blob: 02d11bbc2ab6671aea3a4ffe7b99b81a479b5f89 [file] [log] [blame]
Dan Gohman3b172f12010-04-22 20:06:42 +00001//===-- FastISel.cpp - Implementation of the FastISel class ---------------===//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the implementation of the FastISel class.
11//
Dan Gohman5ec9efd2008-09-30 20:48:29 +000012// "Fast" instruction selection is designed to emit very poor code quickly.
13// Also, it is not designed to be able to do much lowering, so most illegal
Chris Lattner44d2a982008-10-13 01:59:13 +000014// types (e.g. i64 on 32-bit targets) and operations are not supported. It is
15// also not intended to be able to do much optimization, except in a few cases
16// where doing optimizations reduces overall compile time. For example, folding
17// constants into immediate fields is often done, because it's cheap and it
18// reduces the number of instructions later phases have to examine.
Dan Gohman5ec9efd2008-09-30 20:48:29 +000019//
20// "Fast" instruction selection is able to fail gracefully and transfer
21// control to the SelectionDAG selector for operations that it doesn't
Chris Lattner44d2a982008-10-13 01:59:13 +000022// support. In many cases, this allows us to avoid duplicating a lot of
Dan Gohman5ec9efd2008-09-30 20:48:29 +000023// the complicated lowering logic that SelectionDAG currently has.
24//
25// The intended use for "fast" instruction selection is "-O0" mode
26// compilation, where the quality of the generated code is irrelevant when
Chris Lattner44d2a982008-10-13 01:59:13 +000027// weighed against the speed at which the code can be generated. Also,
Dan Gohman5ec9efd2008-09-30 20:48:29 +000028// at -O0, the LLVM optimizers are not running, and this makes the
29// compile time of codegen a much higher portion of the overall compile
Chris Lattner44d2a982008-10-13 01:59:13 +000030// time. Despite its limitations, "fast" instruction selection is able to
Dan Gohman5ec9efd2008-09-30 20:48:29 +000031// handle enough code on its own to provide noticeable overall speedups
32// in -O0 compiles.
33//
34// Basic operations are supported in a target-independent way, by reading
35// the same instruction descriptions that the SelectionDAG selector reads,
36// and identifying simple arithmetic operations that can be directly selected
Chris Lattner44d2a982008-10-13 01:59:13 +000037// from simple operators. More complicated operations currently require
Dan Gohman5ec9efd2008-09-30 20:48:29 +000038// target-specific code.
39//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000040//===----------------------------------------------------------------------===//
41
Dan Gohman33134c42008-09-25 17:05:24 +000042#include "llvm/Function.h"
43#include "llvm/GlobalVariable.h"
Dan Gohman6f2766d2008-08-19 22:31:46 +000044#include "llvm/Instructions.h"
Dan Gohman33134c42008-09-25 17:05:24 +000045#include "llvm/IntrinsicInst.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000046#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000047#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000048#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman33134c42008-09-25 17:05:24 +000049#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000050#include "llvm/CodeGen/MachineRegisterInfo.h"
Devang Patel83489bb2009-01-13 00:35:13 +000051#include "llvm/Analysis/DebugInfo.h"
Dan Gohman7fbcc982010-07-01 03:49:38 +000052#include "llvm/Analysis/Loads.h"
Evan Cheng83785c82008-08-20 22:45:34 +000053#include "llvm/Target/TargetData.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000054#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000055#include "llvm/Target/TargetLowering.h"
Dan Gohmanbb466332008-08-20 21:05:57 +000056#include "llvm/Target/TargetMachine.h"
Dan Gohmanba5be5c2010-04-20 15:00:41 +000057#include "llvm/Support/ErrorHandling.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000058using namespace llvm;
59
Dan Gohmanbf87e242010-07-09 00:39:23 +000060/// startNewBlock - Set the current block to which generated machine
61/// instructions will be appended, and clear the local CSE map.
62///
63void FastISel::startNewBlock() {
64 LocalValueMap.clear();
65
66 // Start out as null, meaining no local-value instructions have
67 // been emitted.
68 LastLocalValue = 0;
69
70 // Advance the last local value past any EH_LABEL instructions.
71 MachineBasicBlock::iterator
72 I = FuncInfo.MBB->begin(), E = FuncInfo.MBB->end();
73 while (I != E && I->getOpcode() == TargetOpcode::EH_LABEL) {
74 LastLocalValue = I;
75 ++I;
76 }
77}
78
Dan Gohmana6cb6412010-05-11 23:54:07 +000079bool FastISel::hasTrivialKill(const Value *V) const {
Dan Gohman7f0d6952010-05-14 22:53:18 +000080 // Don't consider constants or arguments to have trivial kills.
Dan Gohmana6cb6412010-05-11 23:54:07 +000081 const Instruction *I = dyn_cast<Instruction>(V);
Dan Gohman7f0d6952010-05-14 22:53:18 +000082 if (!I)
83 return false;
84
85 // No-op casts are trivially coalesced by fast-isel.
86 if (const CastInst *Cast = dyn_cast<CastInst>(I))
87 if (Cast->isNoopCast(TD.getIntPtrType(Cast->getContext())) &&
88 !hasTrivialKill(Cast->getOperand(0)))
89 return false;
90
91 // Only instructions with a single use in the same basic block are considered
92 // to have trivial kills.
93 return I->hasOneUse() &&
94 !(I->getOpcode() == Instruction::BitCast ||
95 I->getOpcode() == Instruction::PtrToInt ||
96 I->getOpcode() == Instruction::IntToPtr) &&
Dan Gohmane1308d82010-05-13 19:19:32 +000097 cast<Instruction>(I->use_begin())->getParent() == I->getParent();
Dan Gohmana6cb6412010-05-11 23:54:07 +000098}
99
Dan Gohman46510a72010-04-15 01:51:59 +0000100unsigned FastISel::getRegForValue(const Value *V) {
Owen Andersone50ed302009-08-10 22:56:29 +0000101 EVT RealVT = TLI.getValueType(V->getType(), /*AllowUnknown=*/true);
Dan Gohman4fd55282009-04-07 20:40:11 +0000102 // Don't handle non-simple values in FastISel.
103 if (!RealVT.isSimple())
104 return 0;
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000105
106 // Ignore illegal types. We must do this before looking up the value
107 // in ValueMap because Arguments are given virtual registers regardless
108 // of whether FastISel can handle them.
Owen Anderson825b72b2009-08-11 20:47:22 +0000109 MVT VT = RealVT.getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000110 if (!TLI.isTypeLegal(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000111 // Promote MVT::i1 to a legal type though, because it's common and easy.
112 if (VT == MVT::i1)
Owen Anderson23b9b192009-08-12 00:36:31 +0000113 VT = TLI.getTypeToTransformTo(V->getContext(), VT).getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000114 else
115 return 0;
116 }
117
Dan Gohman104e4ce2008-09-03 23:32:19 +0000118 // Look up the value to see if we already have a register for it. We
119 // cache values defined by Instructions across blocks, and other values
120 // only locally. This is because Instructions already have the SSA
Dan Gohman5c9cf192010-01-12 04:30:26 +0000121 // def-dominates-use requirement enforced.
Dan Gohmana4160c32010-07-07 16:29:44 +0000122 DenseMap<const Value *, unsigned>::iterator I = FuncInfo.ValueMap.find(V);
Dan Gohmanbf87e242010-07-09 00:39:23 +0000123 if (I != FuncInfo.ValueMap.end()) {
124 unsigned Reg = I->second;
125 return Reg;
126 }
Dan Gohman104e4ce2008-09-03 23:32:19 +0000127 unsigned Reg = LocalValueMap[V];
128 if (Reg != 0)
129 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000130
Dan Gohman97c94b82010-05-06 00:02:14 +0000131 // In bottom-up mode, just create the virtual register which will be used
132 // to hold the value. It will be materialized later.
Dan Gohmanbf87e242010-07-09 00:39:23 +0000133 if (isa<Instruction>(V) &&
134 (!isa<AllocaInst>(V) ||
135 !FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(V))))
136 return FuncInfo.InitializeRegForValue(V);
Dan Gohman97c94b82010-05-06 00:02:14 +0000137
Dan Gohmanbf87e242010-07-09 00:39:23 +0000138 MachineBasicBlock::iterator SaveInsertPt = enterLocalValueArea();
139
140 // Materialize the value in a register. Emit any instructions in the
141 // local value area.
142 Reg = materializeRegForValue(V, VT);
143
144 leaveLocalValueArea(SaveInsertPt);
145
146 return Reg;
Dan Gohman1fdc6142010-05-03 23:36:34 +0000147}
148
149/// materializeRegForValue - Helper for getRegForVale. This function is
150/// called when the value isn't already available in a register and must
151/// be materialized with new instructions.
152unsigned FastISel::materializeRegForValue(const Value *V, MVT VT) {
153 unsigned Reg = 0;
154
Dan Gohman46510a72010-04-15 01:51:59 +0000155 if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000156 if (CI->getValue().getActiveBits() <= 64)
157 Reg = FastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Dan Gohman0586d912008-09-10 20:11:02 +0000158 } else if (isa<AllocaInst>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000159 Reg = TargetMaterializeAlloca(cast<AllocaInst>(V));
Dan Gohman205d9252008-08-28 21:19:07 +0000160 } else if (isa<ConstantPointerNull>(V)) {
Dan Gohman1e9e8c32008-10-07 22:03:27 +0000161 // Translate this as an integer zero so that it can be
162 // local-CSE'd with actual integer zeros.
Owen Anderson1d0be152009-08-13 21:58:54 +0000163 Reg =
164 getRegForValue(Constant::getNullValue(TD.getIntPtrType(V->getContext())));
Dan Gohman46510a72010-04-15 01:51:59 +0000165 } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Dan Gohman4183e312010-04-13 17:07:06 +0000166 // Try to emit the constant directly.
Dan Gohman104e4ce2008-09-03 23:32:19 +0000167 Reg = FastEmit_f(VT, VT, ISD::ConstantFP, CF);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000168
169 if (!Reg) {
Dan Gohman4183e312010-04-13 17:07:06 +0000170 // Try to emit the constant by using an integer constant with a cast.
Dan Gohmanad368ac2008-08-27 18:10:19 +0000171 const APFloat &Flt = CF->getValueAPF();
Owen Andersone50ed302009-08-10 22:56:29 +0000172 EVT IntVT = TLI.getPointerTy();
Dan Gohmanad368ac2008-08-27 18:10:19 +0000173
174 uint64_t x[2];
175 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000176 bool isExact;
177 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
178 APFloat::rmTowardZero, &isExact);
179 if (isExact) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000180 APInt IntVal(IntBitWidth, 2, x);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000181
Owen Andersone922c022009-07-22 00:24:57 +0000182 unsigned IntegerReg =
Owen Andersoneed707b2009-07-24 23:12:02 +0000183 getRegForValue(ConstantInt::get(V->getContext(), IntVal));
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000184 if (IntegerReg != 0)
Dan Gohmana6cb6412010-05-11 23:54:07 +0000185 Reg = FastEmit_r(IntVT.getSimpleVT(), VT, ISD::SINT_TO_FP,
186 IntegerReg, /*Kill=*/false);
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000187 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000188 }
Dan Gohman46510a72010-04-15 01:51:59 +0000189 } else if (const Operator *Op = dyn_cast<Operator>(V)) {
Dan Gohman20d4be12010-07-01 02:58:57 +0000190 if (!SelectOperator(Op, Op->getOpcode()))
191 if (!isa<Instruction>(Op) ||
192 !TargetSelectInstruction(cast<Instruction>(Op)))
193 return 0;
Dan Gohman37db6cd2010-06-21 14:17:46 +0000194 Reg = lookUpRegForValue(Op);
Dan Gohman205d9252008-08-28 21:19:07 +0000195 } else if (isa<UndefValue>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +0000196 Reg = createResultReg(TLI.getRegClassFor(VT));
Dan Gohmanbf87e242010-07-09 00:39:23 +0000197 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
198 TII.get(TargetOpcode::IMPLICIT_DEF), Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000199 }
Owen Andersond5d81a42008-09-03 17:51:57 +0000200
Dan Gohmandceffe62008-09-25 01:28:51 +0000201 // If target-independent code couldn't handle the value, give target-specific
202 // code a try.
Owen Anderson6e607452008-09-05 23:36:01 +0000203 if (!Reg && isa<Constant>(V))
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000204 Reg = TargetMaterializeConstant(cast<Constant>(V));
Owen Anderson6e607452008-09-05 23:36:01 +0000205
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000206 // Don't cache constant materializations in the general ValueMap.
207 // To do so would require tracking what uses they dominate.
Dan Gohmanbf87e242010-07-09 00:39:23 +0000208 if (Reg != 0) {
Dan Gohmandceffe62008-09-25 01:28:51 +0000209 LocalValueMap[V] = Reg;
Dan Gohmanbf87e242010-07-09 00:39:23 +0000210 LastLocalValue = MRI.getVRegDef(Reg);
211 }
Dan Gohman104e4ce2008-09-03 23:32:19 +0000212 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000213}
214
Dan Gohman46510a72010-04-15 01:51:59 +0000215unsigned FastISel::lookUpRegForValue(const Value *V) {
Evan Cheng59fbc802008-09-09 01:26:59 +0000216 // Look up the value to see if we already have a register for it. We
217 // cache values defined by Instructions across blocks, and other values
218 // only locally. This is because Instructions already have the SSA
Dan Gohman1fdc6142010-05-03 23:36:34 +0000219 // def-dominates-use requirement enforced.
Dan Gohmana4160c32010-07-07 16:29:44 +0000220 DenseMap<const Value *, unsigned>::iterator I = FuncInfo.ValueMap.find(V);
221 if (I != FuncInfo.ValueMap.end())
Dan Gohman3193a682010-06-21 14:21:47 +0000222 return I->second;
Evan Cheng59fbc802008-09-09 01:26:59 +0000223 return LocalValueMap[V];
224}
225
Owen Andersoncc54e762008-08-30 00:38:46 +0000226/// UpdateValueMap - Update the value map to include the new mapping for this
227/// instruction, or insert an extra copy to get the result in a previous
228/// determined register.
229/// NOTE: This is only necessary because we might select a block that uses
230/// a value before we select the block that defines the value. It might be
231/// possible to fix this by selecting blocks in reverse postorder.
Dan Gohman46510a72010-04-15 01:51:59 +0000232unsigned FastISel::UpdateValueMap(const Value *I, unsigned Reg) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000233 if (!isa<Instruction>(I)) {
234 LocalValueMap[I] = Reg;
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000235 return Reg;
Dan Gohman40b189e2008-09-05 18:18:20 +0000236 }
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000237
Dan Gohmana4160c32010-07-07 16:29:44 +0000238 unsigned &AssignedReg = FuncInfo.ValueMap[I];
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000239 if (AssignedReg == 0)
Dan Gohmanbf87e242010-07-09 00:39:23 +0000240 // Use the new register.
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000241 AssignedReg = Reg;
Chris Lattner36e39462009-04-12 07:46:30 +0000242 else if (Reg != AssignedReg) {
Dan Gohmanbf87e242010-07-09 00:39:23 +0000243 // Arrange for uses of AssignedReg to be replaced by uses of Reg.
244 FuncInfo.RegFixups[AssignedReg] = Reg;
245
246 AssignedReg = Reg;
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000247 }
Dan Gohmanbf87e242010-07-09 00:39:23 +0000248
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000249 return AssignedReg;
Owen Andersoncc54e762008-08-30 00:38:46 +0000250}
251
Dan Gohmana6cb6412010-05-11 23:54:07 +0000252std::pair<unsigned, bool> FastISel::getRegForGEPIndex(const Value *Idx) {
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000253 unsigned IdxN = getRegForValue(Idx);
254 if (IdxN == 0)
255 // Unhandled operand. Halt "fast" selection and bail.
Dan Gohmana6cb6412010-05-11 23:54:07 +0000256 return std::pair<unsigned, bool>(0, false);
257
258 bool IdxNIsKill = hasTrivialKill(Idx);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000259
260 // If the index is smaller or larger than intptr_t, truncate or extend it.
Owen Anderson766b5ef2009-08-11 21:59:30 +0000261 MVT PtrVT = TLI.getPointerTy();
Owen Andersone50ed302009-08-10 22:56:29 +0000262 EVT IdxVT = EVT::getEVT(Idx->getType(), /*HandleUnknown=*/false);
Dan Gohmana6cb6412010-05-11 23:54:07 +0000263 if (IdxVT.bitsLT(PtrVT)) {
264 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::SIGN_EXTEND,
265 IdxN, IdxNIsKill);
266 IdxNIsKill = true;
267 }
268 else if (IdxVT.bitsGT(PtrVT)) {
269 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::TRUNCATE,
270 IdxN, IdxNIsKill);
271 IdxNIsKill = true;
272 }
273 return std::pair<unsigned, bool>(IdxN, IdxNIsKill);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000274}
275
Dan Gohmanbf87e242010-07-09 00:39:23 +0000276void FastISel::recomputeInsertPt() {
277 if (getLastLocalValue()) {
278 FuncInfo.InsertPt = getLastLocalValue();
279 ++FuncInfo.InsertPt;
280 } else
281 FuncInfo.InsertPt = FuncInfo.MBB->getFirstNonPHI();
282
283 // Now skip past any EH_LABELs, which must remain at the beginning.
284 while (FuncInfo.InsertPt != FuncInfo.MBB->end() &&
285 FuncInfo.InsertPt->getOpcode() == TargetOpcode::EH_LABEL)
286 ++FuncInfo.InsertPt;
287}
288
289MachineBasicBlock::iterator FastISel::enterLocalValueArea() {
290 MachineBasicBlock::iterator OldInsertPt = FuncInfo.InsertPt;
291 recomputeInsertPt();
292 return OldInsertPt;
293}
294
295void FastISel::leaveLocalValueArea(MachineBasicBlock::iterator OldInsertPt) {
296 if (FuncInfo.InsertPt != FuncInfo.MBB->begin())
297 LastLocalValue = llvm::prior(FuncInfo.InsertPt);
298
299 // Restore the previous insert position.
300 FuncInfo.InsertPt = OldInsertPt;
301}
302
Dan Gohmanbdedd442008-08-20 00:11:48 +0000303/// SelectBinaryOp - Select and emit code for a binary operator instruction,
304/// which has an opcode which directly corresponds to the given ISD opcode.
305///
Dan Gohman46510a72010-04-15 01:51:59 +0000306bool FastISel::SelectBinaryOp(const User *I, unsigned ISDOpcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000307 EVT VT = EVT::getEVT(I->getType(), /*HandleUnknown=*/true);
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 if (VT == MVT::Other || !VT.isSimple())
Dan Gohmanbdedd442008-08-20 00:11:48 +0000309 // Unhandled type. Halt "fast" selection and bail.
310 return false;
Dan Gohman638c6832008-09-05 18:44:22 +0000311
Dan Gohmanb71fea22008-08-26 20:52:40 +0000312 // We only handle legal types. For example, on x86-32 the instruction
313 // selector contains all of the 64-bit instructions from x86-64,
314 // under the assumption that i64 won't be used if the target doesn't
315 // support it.
Dan Gohman638c6832008-09-05 18:44:22 +0000316 if (!TLI.isTypeLegal(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000317 // MVT::i1 is special. Allow AND, OR, or XOR because they
Dan Gohman638c6832008-09-05 18:44:22 +0000318 // don't require additional zeroing, which makes them easy.
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 if (VT == MVT::i1 &&
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000320 (ISDOpcode == ISD::AND || ISDOpcode == ISD::OR ||
321 ISDOpcode == ISD::XOR))
Owen Anderson23b9b192009-08-12 00:36:31 +0000322 VT = TLI.getTypeToTransformTo(I->getContext(), VT);
Dan Gohman638c6832008-09-05 18:44:22 +0000323 else
324 return false;
325 }
Dan Gohmanbdedd442008-08-20 00:11:48 +0000326
Dan Gohman3df24e62008-09-03 23:12:08 +0000327 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000328 if (Op0 == 0)
329 // Unhandled operand. Halt "fast" selection and bail.
330 return false;
331
Dan Gohmana6cb6412010-05-11 23:54:07 +0000332 bool Op0IsKill = hasTrivialKill(I->getOperand(0));
333
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000334 // Check if the second operand is a constant and handle it appropriately.
335 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000336 unsigned ResultReg = FastEmit_ri(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000337 ISDOpcode, Op0, Op0IsKill,
338 CI->getZExtValue());
Dan Gohmanad368ac2008-08-27 18:10:19 +0000339 if (ResultReg != 0) {
340 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000341 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000342 return true;
343 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000344 }
345
Dan Gohman10df0fa2008-08-27 01:09:54 +0000346 // Check if the second operand is a constant float.
347 if (ConstantFP *CF = dyn_cast<ConstantFP>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000348 unsigned ResultReg = FastEmit_rf(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000349 ISDOpcode, Op0, Op0IsKill, CF);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000350 if (ResultReg != 0) {
351 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000352 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000353 return true;
354 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000355 }
356
Dan Gohman3df24e62008-09-03 23:12:08 +0000357 unsigned Op1 = getRegForValue(I->getOperand(1));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000358 if (Op1 == 0)
359 // Unhandled operand. Halt "fast" selection and bail.
360 return false;
361
Dan Gohmana6cb6412010-05-11 23:54:07 +0000362 bool Op1IsKill = hasTrivialKill(I->getOperand(1));
363
Dan Gohmanad368ac2008-08-27 18:10:19 +0000364 // Now we have both operands in registers. Emit the instruction.
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000365 unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000366 ISDOpcode,
367 Op0, Op0IsKill,
368 Op1, Op1IsKill);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000369 if (ResultReg == 0)
370 // Target-specific code wasn't able to find a machine opcode for
371 // the given ISD opcode and type. Halt "fast" selection and bail.
372 return false;
373
Dan Gohman8014e862008-08-20 00:23:20 +0000374 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000375 UpdateValueMap(I, ResultReg);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000376 return true;
377}
378
Dan Gohman46510a72010-04-15 01:51:59 +0000379bool FastISel::SelectGetElementPtr(const User *I) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000380 unsigned N = getRegForValue(I->getOperand(0));
Evan Cheng83785c82008-08-20 22:45:34 +0000381 if (N == 0)
382 // Unhandled operand. Halt "fast" selection and bail.
383 return false;
384
Dan Gohmana6cb6412010-05-11 23:54:07 +0000385 bool NIsKill = hasTrivialKill(I->getOperand(0));
386
Evan Cheng83785c82008-08-20 22:45:34 +0000387 const Type *Ty = I->getOperand(0)->getType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 MVT VT = TLI.getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +0000389 for (GetElementPtrInst::const_op_iterator OI = I->op_begin()+1,
390 E = I->op_end(); OI != E; ++OI) {
391 const Value *Idx = *OI;
Evan Cheng83785c82008-08-20 22:45:34 +0000392 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
393 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
394 if (Field) {
395 // N = N + Offset
396 uint64_t Offs = TD.getStructLayout(StTy)->getElementOffset(Field);
397 // FIXME: This can be optimized by combining the add with a
398 // subsequent one.
Dan Gohmana6cb6412010-05-11 23:54:07 +0000399 N = FastEmit_ri_(VT, ISD::ADD, N, NIsKill, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000400 if (N == 0)
401 // Unhandled operand. Halt "fast" selection and bail.
402 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000403 NIsKill = true;
Evan Cheng83785c82008-08-20 22:45:34 +0000404 }
405 Ty = StTy->getElementType(Field);
406 } else {
407 Ty = cast<SequentialType>(Ty)->getElementType();
408
409 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +0000410 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +0000411 if (CI->isZero()) continue;
Evan Cheng83785c82008-08-20 22:45:34 +0000412 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +0000413 TD.getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Dan Gohmana6cb6412010-05-11 23:54:07 +0000414 N = FastEmit_ri_(VT, ISD::ADD, N, NIsKill, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000415 if (N == 0)
416 // Unhandled operand. Halt "fast" selection and bail.
417 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000418 NIsKill = true;
Evan Cheng83785c82008-08-20 22:45:34 +0000419 continue;
420 }
421
422 // N = N + Idx * ElementSize;
Duncan Sands777d2302009-05-09 07:06:46 +0000423 uint64_t ElementSize = TD.getTypeAllocSize(Ty);
Dan Gohmana6cb6412010-05-11 23:54:07 +0000424 std::pair<unsigned, bool> Pair = getRegForGEPIndex(Idx);
425 unsigned IdxN = Pair.first;
426 bool IdxNIsKill = Pair.second;
Evan Cheng83785c82008-08-20 22:45:34 +0000427 if (IdxN == 0)
428 // Unhandled operand. Halt "fast" selection and bail.
429 return false;
430
Dan Gohman80bc6e22008-08-26 20:57:08 +0000431 if (ElementSize != 1) {
Dan Gohmana6cb6412010-05-11 23:54:07 +0000432 IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, IdxNIsKill, ElementSize, VT);
Dan Gohman80bc6e22008-08-26 20:57:08 +0000433 if (IdxN == 0)
434 // Unhandled operand. Halt "fast" selection and bail.
435 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000436 IdxNIsKill = true;
Dan Gohman80bc6e22008-08-26 20:57:08 +0000437 }
Dan Gohmana6cb6412010-05-11 23:54:07 +0000438 N = FastEmit_rr(VT, VT, ISD::ADD, N, NIsKill, IdxN, IdxNIsKill);
Evan Cheng83785c82008-08-20 22:45:34 +0000439 if (N == 0)
440 // Unhandled operand. Halt "fast" selection and bail.
441 return false;
442 }
443 }
444
445 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000446 UpdateValueMap(I, N);
Evan Cheng83785c82008-08-20 22:45:34 +0000447 return true;
Dan Gohmanbdedd442008-08-20 00:11:48 +0000448}
449
Dan Gohman46510a72010-04-15 01:51:59 +0000450bool FastISel::SelectCall(const User *I) {
451 const Function *F = cast<CallInst>(I)->getCalledFunction();
Dan Gohman33134c42008-09-25 17:05:24 +0000452 if (!F) return false;
453
Dan Gohman4183e312010-04-13 17:07:06 +0000454 // Handle selected intrinsic function calls.
Dan Gohman33134c42008-09-25 17:05:24 +0000455 unsigned IID = F->getIntrinsicID();
456 switch (IID) {
457 default: break;
Bill Wendling92c1e122009-02-13 02:16:35 +0000458 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +0000459 const DbgDeclareInst *DI = cast<DbgDeclareInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +0000460 if (!DIVariable(DI->getVariable()).Verify() ||
Dan Gohmana4160c32010-07-07 16:29:44 +0000461 !FuncInfo.MF->getMMI().hasDebugInfo())
Devang Patel7e1e31f2009-07-02 22:43:26 +0000462 return true;
463
Dan Gohman46510a72010-04-15 01:51:59 +0000464 const Value *Address = DI->getAddress();
Dale Johannesendc918562010-02-06 02:26:02 +0000465 if (!Address)
466 return true;
Dale Johannesen343b42e2010-04-07 01:15:14 +0000467 if (isa<UndefValue>(Address))
468 return true;
Dan Gohman46510a72010-04-15 01:51:59 +0000469 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
Devang Patel7e1e31f2009-07-02 22:43:26 +0000470 // Don't handle byval struct arguments or VLAs, for example.
Dale Johannesen7dc78402010-04-25 21:03:54 +0000471 // Note that if we have a byval struct argument, fast ISel is turned off;
472 // those are handled in SelectionDAGBuilder.
Devang Patel54fc4d62010-04-28 19:27:33 +0000473 if (AI) {
474 DenseMap<const AllocaInst*, int>::iterator SI =
Dan Gohmana4160c32010-07-07 16:29:44 +0000475 FuncInfo.StaticAllocaMap.find(AI);
476 if (SI == FuncInfo.StaticAllocaMap.end()) break; // VLAs.
Devang Patel54fc4d62010-04-28 19:27:33 +0000477 int FI = SI->second;
478 if (!DI->getDebugLoc().isUnknown())
Dan Gohmana4160c32010-07-07 16:29:44 +0000479 FuncInfo.MF->getMMI().setVariableDbgInfo(DI->getVariable(),
480 FI, DI->getDebugLoc());
Devang Patel54fc4d62010-04-28 19:27:33 +0000481 } else
482 // Building the map above is target independent. Generating DBG_VALUE
483 // inline is target dependent; do this now.
484 (void)TargetSelectInstruction(cast<Instruction>(I));
Dan Gohman33134c42008-09-25 17:05:24 +0000485 return true;
Bill Wendling92c1e122009-02-13 02:16:35 +0000486 }
Dale Johannesen45df7612010-02-26 20:01:55 +0000487 case Intrinsic::dbg_value: {
Dale Johannesen343b42e2010-04-07 01:15:14 +0000488 // This form of DBG_VALUE is target-independent.
Dan Gohman46510a72010-04-15 01:51:59 +0000489 const DbgValueInst *DI = cast<DbgValueInst>(I);
Dale Johannesen45df7612010-02-26 20:01:55 +0000490 const TargetInstrDesc &II = TII.get(TargetOpcode::DBG_VALUE);
Dan Gohman46510a72010-04-15 01:51:59 +0000491 const Value *V = DI->getValue();
Dale Johannesen45df7612010-02-26 20:01:55 +0000492 if (!V) {
493 // Currently the optimizer can produce this; insert an undef to
494 // help debugging. Probably the optimizer should not do this.
Dan Gohmanbf87e242010-07-09 00:39:23 +0000495 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
496 .addReg(0U).addImm(DI->getOffset())
497 .addMetadata(DI->getVariable());
Dan Gohman46510a72010-04-15 01:51:59 +0000498 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dan Gohmanbf87e242010-07-09 00:39:23 +0000499 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
500 .addImm(CI->getZExtValue()).addImm(DI->getOffset())
501 .addMetadata(DI->getVariable());
Dan Gohman46510a72010-04-15 01:51:59 +0000502 } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Dan Gohmanbf87e242010-07-09 00:39:23 +0000503 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
504 .addFPImm(CF).addImm(DI->getOffset())
505 .addMetadata(DI->getVariable());
Dale Johannesen45df7612010-02-26 20:01:55 +0000506 } else if (unsigned Reg = lookUpRegForValue(V)) {
Dan Gohmanbf87e242010-07-09 00:39:23 +0000507 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
508 .addReg(Reg, RegState::Debug).addImm(DI->getOffset())
509 .addMetadata(DI->getVariable());
Dale Johannesen45df7612010-02-26 20:01:55 +0000510 } else {
511 // We can't yet handle anything else here because it would require
512 // generating code, thus altering codegen because of debug info.
513 // Insert an undef so we can see what we dropped.
Dan Gohmanbf87e242010-07-09 00:39:23 +0000514 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
515 .addReg(0U).addImm(DI->getOffset())
516 .addMetadata(DI->getVariable());
Dale Johannesen45df7612010-02-26 20:01:55 +0000517 }
518 return true;
519 }
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000520 case Intrinsic::eh_exception: {
Owen Andersone50ed302009-08-10 22:56:29 +0000521 EVT VT = TLI.getValueType(I->getType());
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000522 switch (TLI.getOperationAction(ISD::EXCEPTIONADDR, VT)) {
523 default: break;
524 case TargetLowering::Expand: {
Dan Gohmanbf87e242010-07-09 00:39:23 +0000525 assert(FuncInfo.MBB->isLandingPad() &&
526 "Call to eh.exception not in landing pad!");
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000527 unsigned Reg = TLI.getExceptionAddressRegister();
528 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
529 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbf87e242010-07-09 00:39:23 +0000530 bool InsertedCopy = TII.copyRegToReg(*FuncInfo.MBB, FuncInfo.InsertPt,
531 ResultReg, Reg, RC, RC, DL);
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000532 assert(InsertedCopy && "Can't copy address registers!");
Evan Cheng24ac4082008-11-24 07:09:49 +0000533 InsertedCopy = InsertedCopy;
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000534 UpdateValueMap(I, ResultReg);
535 return true;
536 }
537 }
538 break;
539 }
Duncan Sandsb01bbdc2009-10-14 16:11:37 +0000540 case Intrinsic::eh_selector: {
Owen Andersone50ed302009-08-10 22:56:29 +0000541 EVT VT = TLI.getValueType(I->getType());
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000542 switch (TLI.getOperationAction(ISD::EHSELECTION, VT)) {
543 default: break;
544 case TargetLowering::Expand: {
Dan Gohmanbf87e242010-07-09 00:39:23 +0000545 if (FuncInfo.MBB->isLandingPad())
546 AddCatchInfo(*cast<CallInst>(I), &FuncInfo.MF->getMMI(), FuncInfo.MBB);
Chris Lattnered3a8062010-04-05 06:05:26 +0000547 else {
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000548#ifndef NDEBUG
Dan Gohmana4160c32010-07-07 16:29:44 +0000549 FuncInfo.CatchInfoLost.insert(cast<CallInst>(I));
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000550#endif
Chris Lattnered3a8062010-04-05 06:05:26 +0000551 // FIXME: Mark exception selector register as live in. Hack for PR1508.
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000552 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohmanbf87e242010-07-09 00:39:23 +0000553 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000554 }
Chris Lattnered3a8062010-04-05 06:05:26 +0000555
556 unsigned Reg = TLI.getExceptionSelectorRegister();
557 EVT SrcVT = TLI.getPointerTy();
558 const TargetRegisterClass *RC = TLI.getRegClassFor(SrcVT);
559 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbf87e242010-07-09 00:39:23 +0000560 bool InsertedCopy = TII.copyRegToReg(*FuncInfo.MBB, FuncInfo.InsertPt,
561 ResultReg, Reg, RC, RC, DL);
Chris Lattnered3a8062010-04-05 06:05:26 +0000562 assert(InsertedCopy && "Can't copy address registers!");
563 InsertedCopy = InsertedCopy;
564
Dan Gohmana6cb6412010-05-11 23:54:07 +0000565 bool ResultRegIsKill = hasTrivialKill(I);
566
Chris Lattnered3a8062010-04-05 06:05:26 +0000567 // Cast the register to the type of the selector.
568 if (SrcVT.bitsGT(MVT::i32))
569 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), MVT::i32, ISD::TRUNCATE,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000570 ResultReg, ResultRegIsKill);
Chris Lattnered3a8062010-04-05 06:05:26 +0000571 else if (SrcVT.bitsLT(MVT::i32))
572 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), MVT::i32,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000573 ISD::SIGN_EXTEND, ResultReg, ResultRegIsKill);
Chris Lattnered3a8062010-04-05 06:05:26 +0000574 if (ResultReg == 0)
575 // Unhandled operand. Halt "fast" selection and bail.
576 return false;
577
578 UpdateValueMap(I, ResultReg);
579
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000580 return true;
581 }
582 }
583 break;
584 }
Dan Gohman33134c42008-09-25 17:05:24 +0000585 }
Dan Gohman4183e312010-04-13 17:07:06 +0000586
587 // An arbitrary call. Bail.
Dan Gohman33134c42008-09-25 17:05:24 +0000588 return false;
589}
590
Dan Gohman46510a72010-04-15 01:51:59 +0000591bool FastISel::SelectCast(const User *I, unsigned Opcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000592 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
593 EVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000594
Owen Anderson825b72b2009-08-11 20:47:22 +0000595 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
596 DstVT == MVT::Other || !DstVT.isSimple())
Owen Andersond0533c92008-08-26 23:46:32 +0000597 // Unhandled type. Halt "fast" selection and bail.
598 return false;
599
Dan Gohman474d3b32009-03-13 23:53:06 +0000600 // Check if the destination type is legal. Or as a special case,
601 // it may be i1 if we're doing a truncate because that's
602 // easy and somewhat common.
603 if (!TLI.isTypeLegal(DstVT))
Owen Anderson825b72b2009-08-11 20:47:22 +0000604 if (DstVT != MVT::i1 || Opcode != ISD::TRUNCATE)
Dan Gohman91b6f972008-10-03 01:28:47 +0000605 // Unhandled type. Halt "fast" selection and bail.
606 return false;
Dan Gohman474d3b32009-03-13 23:53:06 +0000607
608 // Check if the source operand is legal. Or as a special case,
609 // it may be i1 if we're doing zero-extension because that's
610 // easy and somewhat common.
611 if (!TLI.isTypeLegal(SrcVT))
Owen Anderson825b72b2009-08-11 20:47:22 +0000612 if (SrcVT != MVT::i1 || Opcode != ISD::ZERO_EXTEND)
Dan Gohman474d3b32009-03-13 23:53:06 +0000613 // Unhandled type. Halt "fast" selection and bail.
614 return false;
615
Dan Gohman3df24e62008-09-03 23:12:08 +0000616 unsigned InputReg = getRegForValue(I->getOperand(0));
Owen Andersond0533c92008-08-26 23:46:32 +0000617 if (!InputReg)
618 // Unhandled operand. Halt "fast" selection and bail.
619 return false;
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000620
Dan Gohmana6cb6412010-05-11 23:54:07 +0000621 bool InputRegIsKill = hasTrivialKill(I->getOperand(0));
622
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000623 // If the operand is i1, arrange for the high bits in the register to be zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000624 if (SrcVT == MVT::i1) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000625 SrcVT = TLI.getTypeToTransformTo(I->getContext(), SrcVT);
Dan Gohmana6cb6412010-05-11 23:54:07 +0000626 InputReg = FastEmitZExtFromI1(SrcVT.getSimpleVT(), InputReg, InputRegIsKill);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000627 if (!InputReg)
628 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000629 InputRegIsKill = true;
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000630 }
Dan Gohman474d3b32009-03-13 23:53:06 +0000631 // If the result is i1, truncate to the target's type for i1 first.
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 if (DstVT == MVT::i1)
Owen Anderson23b9b192009-08-12 00:36:31 +0000633 DstVT = TLI.getTypeToTransformTo(I->getContext(), DstVT);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000634
Owen Andersond0533c92008-08-26 23:46:32 +0000635 unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(),
636 DstVT.getSimpleVT(),
637 Opcode,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000638 InputReg, InputRegIsKill);
Owen Andersond0533c92008-08-26 23:46:32 +0000639 if (!ResultReg)
640 return false;
641
Dan Gohman3df24e62008-09-03 23:12:08 +0000642 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000643 return true;
644}
645
Dan Gohman46510a72010-04-15 01:51:59 +0000646bool FastISel::SelectBitCast(const User *I) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000647 // If the bitcast doesn't change the type, just use the operand value.
648 if (I->getType() == I->getOperand(0)->getType()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000649 unsigned Reg = getRegForValue(I->getOperand(0));
Dan Gohmana318dab2008-08-27 20:41:38 +0000650 if (Reg == 0)
651 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000652 UpdateValueMap(I, Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000653 return true;
654 }
655
656 // Bitcasts of other values become reg-reg copies or BIT_CONVERT operators.
Owen Andersone50ed302009-08-10 22:56:29 +0000657 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
658 EVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000659
Owen Anderson825b72b2009-08-11 20:47:22 +0000660 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
661 DstVT == MVT::Other || !DstVT.isSimple() ||
Owen Andersond0533c92008-08-26 23:46:32 +0000662 !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
663 // Unhandled type. Halt "fast" selection and bail.
664 return false;
665
Dan Gohman3df24e62008-09-03 23:12:08 +0000666 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmanad368ac2008-08-27 18:10:19 +0000667 if (Op0 == 0)
668 // Unhandled operand. Halt "fast" selection and bail.
Owen Andersond0533c92008-08-26 23:46:32 +0000669 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000670
671 bool Op0IsKill = hasTrivialKill(I->getOperand(0));
Owen Andersond0533c92008-08-26 23:46:32 +0000672
Dan Gohmanad368ac2008-08-27 18:10:19 +0000673 // First, try to perform the bitcast by inserting a reg-reg copy.
674 unsigned ResultReg = 0;
675 if (SrcVT.getSimpleVT() == DstVT.getSimpleVT()) {
676 TargetRegisterClass* SrcClass = TLI.getRegClassFor(SrcVT);
677 TargetRegisterClass* DstClass = TLI.getRegClassFor(DstVT);
678 ResultReg = createResultReg(DstClass);
679
Dan Gohmanbf87e242010-07-09 00:39:23 +0000680 bool InsertedCopy = TII.copyRegToReg(*FuncInfo.MBB, FuncInfo.InsertPt,
681 ResultReg, Op0,
682 DstClass, SrcClass, DL);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000683 if (!InsertedCopy)
684 ResultReg = 0;
685 }
686
687 // If the reg-reg copy failed, select a BIT_CONVERT opcode.
688 if (!ResultReg)
689 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000690 ISD::BIT_CONVERT, Op0, Op0IsKill);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000691
692 if (!ResultReg)
Owen Andersond0533c92008-08-26 23:46:32 +0000693 return false;
694
Dan Gohman3df24e62008-09-03 23:12:08 +0000695 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000696 return true;
697}
698
Dan Gohman3df24e62008-09-03 23:12:08 +0000699bool
Dan Gohman46510a72010-04-15 01:51:59 +0000700FastISel::SelectInstruction(const Instruction *I) {
Dan Gohmane8c92dd2010-04-23 15:29:50 +0000701 // Just before the terminator instruction, insert instructions to
702 // feed PHI nodes in successor blocks.
703 if (isa<TerminatorInst>(I))
704 if (!HandlePHINodesInSuccessorBlocks(I->getParent()))
705 return false;
706
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000707 DL = I->getDebugLoc();
708
Dan Gohman6e3ff372009-12-05 01:27:58 +0000709 // First, try doing target-independent selection.
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000710 if (SelectOperator(I, I->getOpcode())) {
711 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000712 return true;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000713 }
Dan Gohman6e3ff372009-12-05 01:27:58 +0000714
715 // Next, try calling the target to attempt to handle the instruction.
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000716 if (TargetSelectInstruction(I)) {
717 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000718 return true;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000719 }
Dan Gohman6e3ff372009-12-05 01:27:58 +0000720
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000721 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000722 return false;
Dan Gohman40b189e2008-09-05 18:18:20 +0000723}
724
Dan Gohmand98d6202008-10-02 22:15:21 +0000725/// FastEmitBranch - Emit an unconditional branch to the given block,
726/// unless it is the immediate (fall-through) successor, and update
727/// the CFG.
728void
Stuart Hastings3bf91252010-06-17 22:43:56 +0000729FastISel::FastEmitBranch(MachineBasicBlock *MSucc, DebugLoc DL) {
Dan Gohmanbf87e242010-07-09 00:39:23 +0000730 if (FuncInfo.MBB->isLayoutSuccessor(MSucc)) {
Dan Gohmand98d6202008-10-02 22:15:21 +0000731 // The unconditional fall-through case, which needs no instructions.
732 } else {
733 // The unconditional branch case.
Dan Gohmanbf87e242010-07-09 00:39:23 +0000734 TII.InsertBranch(*FuncInfo.MBB, MSucc, NULL,
735 SmallVector<MachineOperand, 0>(), DL);
Dan Gohmand98d6202008-10-02 22:15:21 +0000736 }
Dan Gohmanbf87e242010-07-09 00:39:23 +0000737 FuncInfo.MBB->addSuccessor(MSucc);
Dan Gohmand98d6202008-10-02 22:15:21 +0000738}
739
Dan Gohman3d45a852009-09-03 22:53:57 +0000740/// SelectFNeg - Emit an FNeg operation.
741///
742bool
Dan Gohman46510a72010-04-15 01:51:59 +0000743FastISel::SelectFNeg(const User *I) {
Dan Gohman3d45a852009-09-03 22:53:57 +0000744 unsigned OpReg = getRegForValue(BinaryOperator::getFNegArgument(I));
745 if (OpReg == 0) return false;
746
Dan Gohmana6cb6412010-05-11 23:54:07 +0000747 bool OpRegIsKill = hasTrivialKill(I);
748
Dan Gohman4a215a12009-09-11 00:36:43 +0000749 // If the target has ISD::FNEG, use it.
750 EVT VT = TLI.getValueType(I->getType());
751 unsigned ResultReg = FastEmit_r(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000752 ISD::FNEG, OpReg, OpRegIsKill);
Dan Gohman4a215a12009-09-11 00:36:43 +0000753 if (ResultReg != 0) {
754 UpdateValueMap(I, ResultReg);
755 return true;
756 }
757
Dan Gohman5e5abb72009-09-11 00:34:46 +0000758 // Bitcast the value to integer, twiddle the sign bit with xor,
759 // and then bitcast it back to floating-point.
Dan Gohman3d45a852009-09-03 22:53:57 +0000760 if (VT.getSizeInBits() > 64) return false;
Dan Gohman5e5abb72009-09-11 00:34:46 +0000761 EVT IntVT = EVT::getIntegerVT(I->getContext(), VT.getSizeInBits());
762 if (!TLI.isTypeLegal(IntVT))
763 return false;
764
765 unsigned IntReg = FastEmit_r(VT.getSimpleVT(), IntVT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000766 ISD::BIT_CONVERT, OpReg, OpRegIsKill);
Dan Gohman5e5abb72009-09-11 00:34:46 +0000767 if (IntReg == 0)
768 return false;
769
Dan Gohmana6cb6412010-05-11 23:54:07 +0000770 unsigned IntResultReg = FastEmit_ri_(IntVT.getSimpleVT(), ISD::XOR,
771 IntReg, /*Kill=*/true,
Dan Gohman5e5abb72009-09-11 00:34:46 +0000772 UINT64_C(1) << (VT.getSizeInBits()-1),
773 IntVT.getSimpleVT());
774 if (IntResultReg == 0)
775 return false;
776
777 ResultReg = FastEmit_r(IntVT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000778 ISD::BIT_CONVERT, IntResultReg, /*Kill=*/true);
Dan Gohman3d45a852009-09-03 22:53:57 +0000779 if (ResultReg == 0)
780 return false;
781
782 UpdateValueMap(I, ResultReg);
783 return true;
784}
785
Dan Gohman40b189e2008-09-05 18:18:20 +0000786bool
Dan Gohman7fbcc982010-07-01 03:49:38 +0000787FastISel::SelectLoad(const User *I) {
788 LoadInst *LI = const_cast<LoadInst *>(cast<LoadInst>(I));
789
790 // For a load from an alloca, make a limited effort to find the value
791 // already available in a register, avoiding redundant loads.
792 if (!LI->isVolatile() && isa<AllocaInst>(LI->getPointerOperand())) {
793 BasicBlock::iterator ScanFrom = LI;
794 if (const Value *V = FindAvailableLoadedValue(LI->getPointerOperand(),
795 LI->getParent(), ScanFrom)) {
Dan Gohmanbf87e242010-07-09 00:39:23 +0000796 if (!V->use_empty() &&
797 (!isa<Instruction>(V) ||
798 cast<Instruction>(V)->getParent() == LI->getParent() ||
799 (isa<AllocaInst>(V) &&
800 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(V)))) &&
801 (!isa<Argument>(V) ||
802 LI->getParent() == &LI->getParent()->getParent()->getEntryBlock())) {
Dan Gohman7fbcc982010-07-01 03:49:38 +0000803 unsigned ResultReg = getRegForValue(V);
804 if (ResultReg != 0) {
805 UpdateValueMap(I, ResultReg);
806 return true;
807 }
Dan Gohmanbf87e242010-07-09 00:39:23 +0000808 }
Dan Gohman7fbcc982010-07-01 03:49:38 +0000809 }
810 }
811
812 return false;
813}
814
815bool
Dan Gohman46510a72010-04-15 01:51:59 +0000816FastISel::SelectOperator(const User *I, unsigned Opcode) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000817 switch (Opcode) {
Dan Gohman7fbcc982010-07-01 03:49:38 +0000818 case Instruction::Load:
819 return SelectLoad(I);
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000820 case Instruction::Add:
821 return SelectBinaryOp(I, ISD::ADD);
822 case Instruction::FAdd:
823 return SelectBinaryOp(I, ISD::FADD);
824 case Instruction::Sub:
825 return SelectBinaryOp(I, ISD::SUB);
826 case Instruction::FSub:
Dan Gohman3d45a852009-09-03 22:53:57 +0000827 // FNeg is currently represented in LLVM IR as a special case of FSub.
828 if (BinaryOperator::isFNeg(I))
829 return SelectFNeg(I);
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000830 return SelectBinaryOp(I, ISD::FSUB);
831 case Instruction::Mul:
832 return SelectBinaryOp(I, ISD::MUL);
833 case Instruction::FMul:
834 return SelectBinaryOp(I, ISD::FMUL);
Dan Gohman3df24e62008-09-03 23:12:08 +0000835 case Instruction::SDiv:
836 return SelectBinaryOp(I, ISD::SDIV);
837 case Instruction::UDiv:
838 return SelectBinaryOp(I, ISD::UDIV);
839 case Instruction::FDiv:
840 return SelectBinaryOp(I, ISD::FDIV);
841 case Instruction::SRem:
842 return SelectBinaryOp(I, ISD::SREM);
843 case Instruction::URem:
844 return SelectBinaryOp(I, ISD::UREM);
845 case Instruction::FRem:
846 return SelectBinaryOp(I, ISD::FREM);
847 case Instruction::Shl:
848 return SelectBinaryOp(I, ISD::SHL);
849 case Instruction::LShr:
850 return SelectBinaryOp(I, ISD::SRL);
851 case Instruction::AShr:
852 return SelectBinaryOp(I, ISD::SRA);
853 case Instruction::And:
854 return SelectBinaryOp(I, ISD::AND);
855 case Instruction::Or:
856 return SelectBinaryOp(I, ISD::OR);
857 case Instruction::Xor:
858 return SelectBinaryOp(I, ISD::XOR);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000859
Dan Gohman3df24e62008-09-03 23:12:08 +0000860 case Instruction::GetElementPtr:
861 return SelectGetElementPtr(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000862
Dan Gohman3df24e62008-09-03 23:12:08 +0000863 case Instruction::Br: {
Dan Gohman46510a72010-04-15 01:51:59 +0000864 const BranchInst *BI = cast<BranchInst>(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000865
Dan Gohman3df24e62008-09-03 23:12:08 +0000866 if (BI->isUnconditional()) {
Dan Gohman46510a72010-04-15 01:51:59 +0000867 const BasicBlock *LLVMSucc = BI->getSuccessor(0);
Dan Gohmana4160c32010-07-07 16:29:44 +0000868 MachineBasicBlock *MSucc = FuncInfo.MBBMap[LLVMSucc];
Stuart Hastings3bf91252010-06-17 22:43:56 +0000869 FastEmitBranch(MSucc, BI->getDebugLoc());
Dan Gohman3df24e62008-09-03 23:12:08 +0000870 return true;
Owen Anderson9d5b4162008-08-27 00:31:01 +0000871 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000872
873 // Conditional branches are not handed yet.
874 // Halt "fast" selection and bail.
875 return false;
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000876 }
877
Dan Gohman087c8502008-09-05 01:08:41 +0000878 case Instruction::Unreachable:
879 // Nothing to emit.
880 return true;
881
Dan Gohman0586d912008-09-10 20:11:02 +0000882 case Instruction::Alloca:
883 // FunctionLowering has the static-sized case covered.
Dan Gohmana4160c32010-07-07 16:29:44 +0000884 if (FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(I)))
Dan Gohman0586d912008-09-10 20:11:02 +0000885 return true;
886
887 // Dynamic-sized alloca is not handled yet.
888 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000889
Dan Gohman33134c42008-09-25 17:05:24 +0000890 case Instruction::Call:
891 return SelectCall(I);
892
Dan Gohman3df24e62008-09-03 23:12:08 +0000893 case Instruction::BitCast:
894 return SelectBitCast(I);
895
896 case Instruction::FPToSI:
897 return SelectCast(I, ISD::FP_TO_SINT);
898 case Instruction::ZExt:
899 return SelectCast(I, ISD::ZERO_EXTEND);
900 case Instruction::SExt:
901 return SelectCast(I, ISD::SIGN_EXTEND);
902 case Instruction::Trunc:
903 return SelectCast(I, ISD::TRUNCATE);
904 case Instruction::SIToFP:
905 return SelectCast(I, ISD::SINT_TO_FP);
906
907 case Instruction::IntToPtr: // Deliberate fall-through.
908 case Instruction::PtrToInt: {
Owen Andersone50ed302009-08-10 22:56:29 +0000909 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
910 EVT DstVT = TLI.getValueType(I->getType());
Dan Gohman3df24e62008-09-03 23:12:08 +0000911 if (DstVT.bitsGT(SrcVT))
912 return SelectCast(I, ISD::ZERO_EXTEND);
913 if (DstVT.bitsLT(SrcVT))
914 return SelectCast(I, ISD::TRUNCATE);
915 unsigned Reg = getRegForValue(I->getOperand(0));
916 if (Reg == 0) return false;
917 UpdateValueMap(I, Reg);
918 return true;
919 }
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000920
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000921 case Instruction::PHI:
922 llvm_unreachable("FastISel shouldn't visit PHI nodes!");
923
Dan Gohman3df24e62008-09-03 23:12:08 +0000924 default:
925 // Unhandled instruction. Halt "fast" selection and bail.
926 return false;
927 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000928}
929
Dan Gohmana4160c32010-07-07 16:29:44 +0000930FastISel::FastISel(FunctionLoweringInfo &funcInfo)
Dan Gohmanbf87e242010-07-09 00:39:23 +0000931 : FuncInfo(funcInfo),
Dan Gohmana4160c32010-07-07 16:29:44 +0000932 MRI(FuncInfo.MF->getRegInfo()),
933 MFI(*FuncInfo.MF->getFrameInfo()),
934 MCP(*FuncInfo.MF->getConstantPool()),
935 TM(FuncInfo.MF->getTarget()),
Dan Gohman22bb3112008-08-22 00:20:26 +0000936 TD(*TM.getTargetData()),
937 TII(*TM.getInstrInfo()),
Dan Gohmana7a0ed72010-05-05 23:58:35 +0000938 TLI(*TM.getTargetLowering()),
Dan Gohmanbf87e242010-07-09 00:39:23 +0000939 TRI(*TM.getRegisterInfo()) {
Dan Gohmanbb466332008-08-20 21:05:57 +0000940}
941
Dan Gohmane285a742008-08-14 21:51:29 +0000942FastISel::~FastISel() {}
943
Owen Anderson825b72b2009-08-11 20:47:22 +0000944unsigned FastISel::FastEmit_(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000945 unsigned) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000946 return 0;
947}
948
Owen Anderson825b72b2009-08-11 20:47:22 +0000949unsigned FastISel::FastEmit_r(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000950 unsigned,
951 unsigned /*Op0*/, bool /*Op0IsKill*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000952 return 0;
953}
954
Owen Anderson825b72b2009-08-11 20:47:22 +0000955unsigned FastISel::FastEmit_rr(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000956 unsigned,
957 unsigned /*Op0*/, bool /*Op0IsKill*/,
958 unsigned /*Op1*/, bool /*Op1IsKill*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000959 return 0;
960}
961
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000962unsigned FastISel::FastEmit_i(MVT, MVT, unsigned, uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000963 return 0;
964}
965
Owen Anderson825b72b2009-08-11 20:47:22 +0000966unsigned FastISel::FastEmit_f(MVT, MVT,
Dan Gohman46510a72010-04-15 01:51:59 +0000967 unsigned, const ConstantFP * /*FPImm*/) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000968 return 0;
969}
970
Owen Anderson825b72b2009-08-11 20:47:22 +0000971unsigned FastISel::FastEmit_ri(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000972 unsigned,
973 unsigned /*Op0*/, bool /*Op0IsKill*/,
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000974 uint64_t /*Imm*/) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000975 return 0;
976}
977
Owen Anderson825b72b2009-08-11 20:47:22 +0000978unsigned FastISel::FastEmit_rf(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000979 unsigned,
980 unsigned /*Op0*/, bool /*Op0IsKill*/,
Dan Gohman46510a72010-04-15 01:51:59 +0000981 const ConstantFP * /*FPImm*/) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000982 return 0;
983}
984
Owen Anderson825b72b2009-08-11 20:47:22 +0000985unsigned FastISel::FastEmit_rri(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000986 unsigned,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000987 unsigned /*Op0*/, bool /*Op0IsKill*/,
988 unsigned /*Op1*/, bool /*Op1IsKill*/,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000989 uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000990 return 0;
991}
992
993/// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries
994/// to emit an instruction with an immediate operand using FastEmit_ri.
995/// If that fails, it materializes the immediate into a register and try
996/// FastEmit_rr instead.
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000997unsigned FastISel::FastEmit_ri_(MVT VT, unsigned Opcode,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000998 unsigned Op0, bool Op0IsKill,
999 uint64_t Imm, MVT ImmType) {
Evan Cheng83785c82008-08-20 22:45:34 +00001000 // First check if immediate type is legal. If not, we can't use the ri form.
Dan Gohmana6cb6412010-05-11 23:54:07 +00001001 unsigned ResultReg = FastEmit_ri(VT, VT, Opcode, Op0, Op0IsKill, Imm);
Evan Cheng83785c82008-08-20 22:45:34 +00001002 if (ResultReg != 0)
1003 return ResultReg;
Owen Anderson0f84e4e2008-08-25 23:58:18 +00001004 unsigned MaterialReg = FastEmit_i(ImmType, ImmType, ISD::Constant, Imm);
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001005 if (MaterialReg == 0)
1006 return 0;
Dan Gohmana6cb6412010-05-11 23:54:07 +00001007 return FastEmit_rr(VT, VT, Opcode,
1008 Op0, Op0IsKill,
1009 MaterialReg, /*Kill=*/true);
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001010}
1011
Dan Gohman10df0fa2008-08-27 01:09:54 +00001012/// FastEmit_rf_ - This method is a wrapper of FastEmit_ri. It first tries
1013/// to emit an instruction with a floating-point immediate operand using
1014/// FastEmit_rf. If that fails, it materializes the immediate into a register
1015/// and try FastEmit_rr instead.
Dan Gohman7c3ecb62010-01-05 22:26:32 +00001016unsigned FastISel::FastEmit_rf_(MVT VT, unsigned Opcode,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001017 unsigned Op0, bool Op0IsKill,
1018 const ConstantFP *FPImm, MVT ImmType) {
Dan Gohman10df0fa2008-08-27 01:09:54 +00001019 // First check if immediate type is legal. If not, we can't use the rf form.
Dan Gohmana6cb6412010-05-11 23:54:07 +00001020 unsigned ResultReg = FastEmit_rf(VT, VT, Opcode, Op0, Op0IsKill, FPImm);
Dan Gohman10df0fa2008-08-27 01:09:54 +00001021 if (ResultReg != 0)
1022 return ResultReg;
1023
1024 // Materialize the constant in a register.
1025 unsigned MaterialReg = FastEmit_f(ImmType, ImmType, ISD::ConstantFP, FPImm);
1026 if (MaterialReg == 0) {
Dan Gohman96a99992008-08-27 18:01:42 +00001027 // If the target doesn't have a way to directly enter a floating-point
1028 // value into a register, use an alternate approach.
1029 // TODO: The current approach only supports floating-point constants
1030 // that can be constructed by conversion from integer values. This should
1031 // be replaced by code that creates a load from a constant-pool entry,
1032 // which will require some target-specific work.
Dan Gohman10df0fa2008-08-27 01:09:54 +00001033 const APFloat &Flt = FPImm->getValueAPF();
Owen Andersone50ed302009-08-10 22:56:29 +00001034 EVT IntVT = TLI.getPointerTy();
Dan Gohman10df0fa2008-08-27 01:09:54 +00001035
1036 uint64_t x[2];
1037 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +00001038 bool isExact;
1039 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
1040 APFloat::rmTowardZero, &isExact);
1041 if (!isExact)
Dan Gohman10df0fa2008-08-27 01:09:54 +00001042 return 0;
1043 APInt IntVal(IntBitWidth, 2, x);
1044
1045 unsigned IntegerReg = FastEmit_i(IntVT.getSimpleVT(), IntVT.getSimpleVT(),
1046 ISD::Constant, IntVal.getZExtValue());
1047 if (IntegerReg == 0)
1048 return 0;
1049 MaterialReg = FastEmit_r(IntVT.getSimpleVT(), VT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001050 ISD::SINT_TO_FP, IntegerReg, /*Kill=*/true);
Dan Gohman10df0fa2008-08-27 01:09:54 +00001051 if (MaterialReg == 0)
1052 return 0;
1053 }
Dan Gohmana6cb6412010-05-11 23:54:07 +00001054 return FastEmit_rr(VT, VT, Opcode,
1055 Op0, Op0IsKill,
1056 MaterialReg, /*Kill=*/true);
Dan Gohman10df0fa2008-08-27 01:09:54 +00001057}
1058
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001059unsigned FastISel::createResultReg(const TargetRegisterClass* RC) {
1060 return MRI.createVirtualRegister(RC);
Evan Cheng83785c82008-08-20 22:45:34 +00001061}
1062
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001063unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode,
Dan Gohman77ad7962008-08-20 18:09:38 +00001064 const TargetRegisterClass* RC) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001065 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +00001066 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001067
Dan Gohmanbf87e242010-07-09 00:39:23 +00001068 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001069 return ResultReg;
1070}
1071
1072unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode,
1073 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001074 unsigned Op0, bool Op0IsKill) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001075 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +00001076 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001077
Evan Cheng5960e4e2008-09-08 08:38:20 +00001078 if (II.getNumDefs() >= 1)
Dan Gohmanbf87e242010-07-09 00:39:23 +00001079 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
1080 .addReg(Op0, Op0IsKill * RegState::Kill);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001081 else {
Dan Gohmanbf87e242010-07-09 00:39:23 +00001082 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
1083 .addReg(Op0, Op0IsKill * RegState::Kill);
1084 bool InsertedCopy = TII.copyRegToReg(*FuncInfo.MBB, FuncInfo.InsertPt,
1085 ResultReg, II.ImplicitDefs[0],
1086 RC, RC, DL);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001087 if (!InsertedCopy)
1088 ResultReg = 0;
1089 }
1090
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001091 return ResultReg;
1092}
1093
1094unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
1095 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001096 unsigned Op0, bool Op0IsKill,
1097 unsigned Op1, bool Op1IsKill) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001098 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +00001099 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001100
Evan Cheng5960e4e2008-09-08 08:38:20 +00001101 if (II.getNumDefs() >= 1)
Dan Gohmanbf87e242010-07-09 00:39:23 +00001102 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001103 .addReg(Op0, Op0IsKill * RegState::Kill)
1104 .addReg(Op1, Op1IsKill * RegState::Kill);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001105 else {
Dan Gohmanbf87e242010-07-09 00:39:23 +00001106 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001107 .addReg(Op0, Op0IsKill * RegState::Kill)
1108 .addReg(Op1, Op1IsKill * RegState::Kill);
Dan Gohmanbf87e242010-07-09 00:39:23 +00001109 bool InsertedCopy = TII.copyRegToReg(*FuncInfo.MBB, FuncInfo.InsertPt,
1110 ResultReg, II.ImplicitDefs[0],
1111 RC, RC, DL);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001112 if (!InsertedCopy)
1113 ResultReg = 0;
1114 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001115 return ResultReg;
1116}
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001117
1118unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
1119 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001120 unsigned Op0, bool Op0IsKill,
1121 uint64_t Imm) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001122 unsigned ResultReg = createResultReg(RC);
1123 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
1124
Evan Cheng5960e4e2008-09-08 08:38:20 +00001125 if (II.getNumDefs() >= 1)
Dan Gohmanbf87e242010-07-09 00:39:23 +00001126 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001127 .addReg(Op0, Op0IsKill * RegState::Kill)
1128 .addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001129 else {
Dan Gohmanbf87e242010-07-09 00:39:23 +00001130 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001131 .addReg(Op0, Op0IsKill * RegState::Kill)
1132 .addImm(Imm);
Dan Gohmanbf87e242010-07-09 00:39:23 +00001133 bool InsertedCopy = TII.copyRegToReg(*FuncInfo.MBB, FuncInfo.InsertPt,
1134 ResultReg, II.ImplicitDefs[0],
1135 RC, RC, DL);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001136 if (!InsertedCopy)
1137 ResultReg = 0;
1138 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001139 return ResultReg;
1140}
1141
Dan Gohman10df0fa2008-08-27 01:09:54 +00001142unsigned FastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
1143 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001144 unsigned Op0, bool Op0IsKill,
1145 const ConstantFP *FPImm) {
Dan Gohman10df0fa2008-08-27 01:09:54 +00001146 unsigned ResultReg = createResultReg(RC);
1147 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
1148
Evan Cheng5960e4e2008-09-08 08:38:20 +00001149 if (II.getNumDefs() >= 1)
Dan Gohmanbf87e242010-07-09 00:39:23 +00001150 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001151 .addReg(Op0, Op0IsKill * RegState::Kill)
1152 .addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001153 else {
Dan Gohmanbf87e242010-07-09 00:39:23 +00001154 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001155 .addReg(Op0, Op0IsKill * RegState::Kill)
1156 .addFPImm(FPImm);
Dan Gohmanbf87e242010-07-09 00:39:23 +00001157 bool InsertedCopy = TII.copyRegToReg(*FuncInfo.MBB, FuncInfo.InsertPt,
1158 ResultReg, II.ImplicitDefs[0],
1159 RC, RC, DL);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001160 if (!InsertedCopy)
1161 ResultReg = 0;
1162 }
Dan Gohman10df0fa2008-08-27 01:09:54 +00001163 return ResultReg;
1164}
1165
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001166unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
1167 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001168 unsigned Op0, bool Op0IsKill,
1169 unsigned Op1, bool Op1IsKill,
1170 uint64_t Imm) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001171 unsigned ResultReg = createResultReg(RC);
1172 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
1173
Evan Cheng5960e4e2008-09-08 08:38:20 +00001174 if (II.getNumDefs() >= 1)
Dan Gohmanbf87e242010-07-09 00:39:23 +00001175 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001176 .addReg(Op0, Op0IsKill * RegState::Kill)
1177 .addReg(Op1, Op1IsKill * RegState::Kill)
1178 .addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001179 else {
Dan Gohmanbf87e242010-07-09 00:39:23 +00001180 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001181 .addReg(Op0, Op0IsKill * RegState::Kill)
1182 .addReg(Op1, Op1IsKill * RegState::Kill)
1183 .addImm(Imm);
Dan Gohmanbf87e242010-07-09 00:39:23 +00001184 bool InsertedCopy = TII.copyRegToReg(*FuncInfo.MBB, FuncInfo.InsertPt,
1185 ResultReg, II.ImplicitDefs[0],
1186 RC, RC, DL);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001187 if (!InsertedCopy)
1188 ResultReg = 0;
1189 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001190 return ResultReg;
1191}
Owen Anderson6d0c25e2008-08-25 20:20:32 +00001192
1193unsigned FastISel::FastEmitInst_i(unsigned MachineInstOpcode,
1194 const TargetRegisterClass *RC,
1195 uint64_t Imm) {
1196 unsigned ResultReg = createResultReg(RC);
1197 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
1198
Evan Cheng5960e4e2008-09-08 08:38:20 +00001199 if (II.getNumDefs() >= 1)
Dan Gohmanbf87e242010-07-09 00:39:23 +00001200 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001201 else {
Dan Gohmanbf87e242010-07-09 00:39:23 +00001202 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II).addImm(Imm);
1203 bool InsertedCopy = TII.copyRegToReg(*FuncInfo.MBB, FuncInfo.InsertPt,
1204 ResultReg, II.ImplicitDefs[0],
1205 RC, RC, DL);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001206 if (!InsertedCopy)
1207 ResultReg = 0;
1208 }
Owen Anderson6d0c25e2008-08-25 20:20:32 +00001209 return ResultReg;
Evan Chengb41aec52008-08-25 22:20:39 +00001210}
Owen Anderson8970f002008-08-27 22:30:02 +00001211
Owen Anderson825b72b2009-08-11 20:47:22 +00001212unsigned FastISel::FastEmitInst_extractsubreg(MVT RetVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001213 unsigned Op0, bool Op0IsKill,
1214 uint32_t Idx) {
Evan Cheng536ab132009-01-22 09:10:11 +00001215 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001216 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
1217 "Cannot yet extract from physregs");
Dan Gohmanbf87e242010-07-09 00:39:23 +00001218 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
1219 DL, TII.get(TargetOpcode::COPY), ResultReg)
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001220 .addReg(Op0, getKillRegState(Op0IsKill), Idx);
Owen Anderson8970f002008-08-27 22:30:02 +00001221 return ResultReg;
1222}
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001223
1224/// FastEmitZExtFromI1 - Emit MachineInstrs to compute the value of Op
1225/// with all but the least significant bit set to zero.
Dan Gohmana6cb6412010-05-11 23:54:07 +00001226unsigned FastISel::FastEmitZExtFromI1(MVT VT, unsigned Op0, bool Op0IsKill) {
1227 return FastEmit_ri(VT, VT, ISD::AND, Op0, Op0IsKill, 1);
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001228}
Dan Gohmanf81eca02010-04-22 20:46:50 +00001229
1230/// HandlePHINodesInSuccessorBlocks - Handle PHI nodes in successor blocks.
1231/// Emit code to ensure constants are copied into registers when needed.
1232/// Remember the virtual registers that need to be added to the Machine PHI
1233/// nodes as input. We cannot just directly add them, because expansion
1234/// might result in multiple MBB's for one BB. As such, the start of the
1235/// BB might correspond to a different MBB than the end.
1236bool FastISel::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
1237 const TerminatorInst *TI = LLVMBB->getTerminator();
1238
1239 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
Dan Gohmana4160c32010-07-07 16:29:44 +00001240 unsigned OrigNumPHINodesToUpdate = FuncInfo.PHINodesToUpdate.size();
Dan Gohmanf81eca02010-04-22 20:46:50 +00001241
1242 // Check successor nodes' PHI nodes that expect a constant to be available
1243 // from this block.
1244 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
1245 const BasicBlock *SuccBB = TI->getSuccessor(succ);
1246 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmana4160c32010-07-07 16:29:44 +00001247 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Dan Gohmanf81eca02010-04-22 20:46:50 +00001248
1249 // If this terminator has multiple identical successors (common for
1250 // switches), only handle each succ once.
1251 if (!SuccsHandled.insert(SuccMBB)) continue;
1252
1253 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
1254
1255 // At this point we know that there is a 1-1 correspondence between LLVM PHI
1256 // nodes and Machine PHI nodes, but the incoming operands have not been
1257 // emitted yet.
1258 for (BasicBlock::const_iterator I = SuccBB->begin();
1259 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanfb95f892010-05-07 01:10:20 +00001260
Dan Gohmanf81eca02010-04-22 20:46:50 +00001261 // Ignore dead phi's.
1262 if (PN->use_empty()) continue;
1263
1264 // Only handle legal types. Two interesting things to note here. First,
1265 // by bailing out early, we may leave behind some dead instructions,
1266 // since SelectionDAG's HandlePHINodesInSuccessorBlocks will insert its
1267 // own moves. Second, this check is necessary becuase FastISel doesn't
Dan Gohman89496d02010-07-02 00:10:16 +00001268 // use CreateRegs to create registers, so it always creates
Dan Gohmanf81eca02010-04-22 20:46:50 +00001269 // exactly one register for each non-void instruction.
1270 EVT VT = TLI.getValueType(PN->getType(), /*AllowUnknown=*/true);
1271 if (VT == MVT::Other || !TLI.isTypeLegal(VT)) {
1272 // Promote MVT::i1.
1273 if (VT == MVT::i1)
1274 VT = TLI.getTypeToTransformTo(LLVMBB->getContext(), VT);
1275 else {
Dan Gohmana4160c32010-07-07 16:29:44 +00001276 FuncInfo.PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
Dan Gohmanf81eca02010-04-22 20:46:50 +00001277 return false;
1278 }
1279 }
1280
1281 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
1282
Dan Gohmanfb95f892010-05-07 01:10:20 +00001283 // Set the DebugLoc for the copy. Prefer the location of the operand
1284 // if there is one; use the location of the PHI otherwise.
1285 DL = PN->getDebugLoc();
1286 if (const Instruction *Inst = dyn_cast<Instruction>(PHIOp))
1287 DL = Inst->getDebugLoc();
1288
Dan Gohmanf81eca02010-04-22 20:46:50 +00001289 unsigned Reg = getRegForValue(PHIOp);
1290 if (Reg == 0) {
Dan Gohmana4160c32010-07-07 16:29:44 +00001291 FuncInfo.PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
Dan Gohmanf81eca02010-04-22 20:46:50 +00001292 return false;
1293 }
Dan Gohmana4160c32010-07-07 16:29:44 +00001294 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg));
Dan Gohmanfb95f892010-05-07 01:10:20 +00001295 DL = DebugLoc();
Dan Gohmanf81eca02010-04-22 20:46:50 +00001296 }
1297 }
1298
1299 return true;
1300}