blob: c27d6309fe9fed47d5a039976ca8e791297e8eba [file] [log] [blame]
Jim Grosbach7842a742012-02-17 17:35:10 +00001//===-- LiveRangeEdit.cpp - Basic tools for editing a register live range -===//
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// The LiveRangeEdit class represents changes done to a virtual register when it
11// is spilled or split.
12//===----------------------------------------------------------------------===//
13
Chandler Carruthd04a8d42012-12-03 16:50:05 +000014#include "llvm/CodeGen/LiveRangeEdit.h"
Jakob Stoklund Olesene9bd4ea2011-05-05 17:22:53 +000015#include "llvm/ADT/Statistic.h"
Jakob Stoklund Olesen6094bd82011-03-29 21:20:19 +000016#include "llvm/CodeGen/CalcSpillWeights.h"
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000017#include "llvm/CodeGen/LiveIntervalAnalysis.h"
18#include "llvm/CodeGen/MachineRegisterInfo.h"
Jakob Stoklund Olesen1ead68d2012-11-28 19:13:06 +000019#include "llvm/CodeGen/VirtRegMap.h"
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +000020#include "llvm/Support/Debug.h"
21#include "llvm/Support/raw_ostream.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000022#include "llvm/Target/TargetInstrInfo.h"
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000023
24using namespace llvm;
25
Stephen Hinesdce4a402014-05-29 02:49:00 -070026#define DEBUG_TYPE "regalloc"
27
Jakob Stoklund Olesene9bd4ea2011-05-05 17:22:53 +000028STATISTIC(NumDCEDeleted, "Number of instructions deleted by DCE");
29STATISTIC(NumDCEFoldedLoads, "Number of single use loads folded after DCE");
30STATISTIC(NumFracRanges, "Number of live ranges fractured by DCE");
31
David Blaikie2d24e2a2011-12-20 02:50:00 +000032void LiveRangeEdit::Delegate::anchor() { }
33
Mark Laceye742d682013-08-14 23:50:16 +000034LiveInterval &LiveRangeEdit::createEmptyIntervalFrom(unsigned OldReg) {
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +000035 unsigned VReg = MRI.createVirtualRegister(MRI.getRegClass(OldReg));
Pete Cooper2e267ae2012-04-03 00:28:46 +000036 if (VRM) {
Pete Cooper2e267ae2012-04-03 00:28:46 +000037 VRM->setIsSplitFromReg(VReg, VRM->getOriginal(OldReg));
38 }
Mark Laceye742d682013-08-14 23:50:16 +000039 LiveInterval &LI = LIS.createEmptyInterval(VReg);
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +000040 return LI;
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000041}
42
Mark Laceye742d682013-08-14 23:50:16 +000043unsigned LiveRangeEdit::createFrom(unsigned OldReg) {
44 unsigned VReg = MRI.createVirtualRegister(MRI.getRegClass(OldReg));
45 if (VRM) {
46 VRM->setIsSplitFromReg(VReg, VRM->getOriginal(OldReg));
47 }
48 return VReg;
49}
50
Jakob Stoklund Olesen3b7d9172011-04-20 22:14:20 +000051bool LiveRangeEdit::checkRematerializable(VNInfo *VNI,
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +000052 const MachineInstr *DefMI,
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +000053 AliasAnalysis *aa) {
54 assert(DefMI && "Missing instruction");
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +000055 ScannedRemattable = true;
Pete Cooper8a06af92012-04-02 22:22:53 +000056 if (!TII.isTriviallyReMaterializable(DefMI, aa))
Jakob Stoklund Olesen3b7d9172011-04-20 22:14:20 +000057 return false;
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +000058 Remattable.insert(VNI);
Jakob Stoklund Olesen3b7d9172011-04-20 22:14:20 +000059 return true;
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +000060}
61
Pete Cooper8a06af92012-04-02 22:22:53 +000062void LiveRangeEdit::scanRemattable(AliasAnalysis *aa) {
Jakob Stoklund Olesen20942dc2012-05-19 05:25:46 +000063 for (LiveInterval::vni_iterator I = getParent().vni_begin(),
64 E = getParent().vni_end(); I != E; ++I) {
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000065 VNInfo *VNI = *I;
66 if (VNI->isUnused())
67 continue;
Pete Cooper8a06af92012-04-02 22:22:53 +000068 MachineInstr *DefMI = LIS.getInstructionFromIndex(VNI->def);
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000069 if (!DefMI)
70 continue;
Pete Cooper8a06af92012-04-02 22:22:53 +000071 checkRematerializable(VNI, DefMI, aa);
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000072 }
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +000073 ScannedRemattable = true;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000074}
75
Pete Cooper8a06af92012-04-02 22:22:53 +000076bool LiveRangeEdit::anyRematerializable(AliasAnalysis *aa) {
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +000077 if (!ScannedRemattable)
Pete Cooper8a06af92012-04-02 22:22:53 +000078 scanRemattable(aa);
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +000079 return !Remattable.empty();
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000080}
81
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000082/// allUsesAvailableAt - Return true if all registers used by OrigMI at
83/// OrigIdx are also available with the same value at UseIdx.
84bool LiveRangeEdit::allUsesAvailableAt(const MachineInstr *OrigMI,
85 SlotIndex OrigIdx,
Jakub Staszakc2248b02013-03-18 23:40:46 +000086 SlotIndex UseIdx) const {
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +000087 OrigIdx = OrigIdx.getRegSlot(true);
88 UseIdx = UseIdx.getRegSlot(true);
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000089 for (unsigned i = 0, e = OrigMI->getNumOperands(); i != e; ++i) {
90 const MachineOperand &MO = OrigMI->getOperand(i);
Jakob Stoklund Olesen834a9cd2012-06-22 17:31:01 +000091 if (!MO.isReg() || !MO.getReg() || !MO.readsReg())
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000092 continue;
Jakob Stoklund Olesen834a9cd2012-06-22 17:31:01 +000093
94 // We can't remat physreg uses, unless it is a constant.
95 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg())) {
Jakob Stoklund Olesenddc26d82012-09-27 16:34:19 +000096 if (MRI.isConstantPhysReg(MO.getReg(), *OrigMI->getParent()->getParent()))
Jakob Stoklund Olesen834a9cd2012-06-22 17:31:01 +000097 continue;
98 return false;
99 }
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000100
Pete Cooper8a06af92012-04-02 22:22:53 +0000101 LiveInterval &li = LIS.getInterval(MO.getReg());
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000102 const VNInfo *OVNI = li.getVNInfoAt(OrigIdx);
103 if (!OVNI)
104 continue;
Jakob Stoklund Olesen320db3f2012-10-16 22:51:58 +0000105
106 // Don't allow rematerialization immediately after the original def.
107 // It would be incorrect if OrigMI redefines the register.
108 // See PR14098.
109 if (SlotIndex::isSameInstr(OrigIdx, UseIdx))
110 return false;
111
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000112 if (OVNI != li.getVNInfoAt(UseIdx))
113 return false;
114 }
115 return true;
116}
117
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000118bool LiveRangeEdit::canRematerializeAt(Remat &RM,
119 SlotIndex UseIdx,
Pete Cooper8a06af92012-04-02 22:22:53 +0000120 bool cheapAsAMove) {
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +0000121 assert(ScannedRemattable && "Call anyRematerializable first");
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000122
123 // Use scanRemattable info.
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +0000124 if (!Remattable.count(RM.ParentVNI))
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000125 return false;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000126
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +0000127 // No defining instruction provided.
128 SlotIndex DefIdx;
129 if (RM.OrigMI)
Pete Cooper8a06af92012-04-02 22:22:53 +0000130 DefIdx = LIS.getInstructionIndex(RM.OrigMI);
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +0000131 else {
132 DefIdx = RM.ParentVNI->def;
Pete Cooper8a06af92012-04-02 22:22:53 +0000133 RM.OrigMI = LIS.getInstructionFromIndex(DefIdx);
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +0000134 assert(RM.OrigMI && "No defining instruction for remattable value");
135 }
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000136
137 // If only cheap remats were requested, bail out early.
Stephen Hinesbfc2d682014-10-17 08:47:43 -0700138 if (cheapAsAMove && !TII.isAsCheapAsAMove(RM.OrigMI))
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000139 return false;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000140
141 // Verify that all used registers are available with the same values.
Pete Cooper8a06af92012-04-02 22:22:53 +0000142 if (!allUsesAvailableAt(RM.OrigMI, DefIdx, UseIdx))
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000143 return false;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000144
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000145 return true;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000146}
147
148SlotIndex LiveRangeEdit::rematerializeAt(MachineBasicBlock &MBB,
149 MachineBasicBlock::iterator MI,
150 unsigned DestReg,
151 const Remat &RM,
Jakob Stoklund Olesenbb30dd42011-05-02 05:29:58 +0000152 const TargetRegisterInfo &tri,
153 bool Late) {
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000154 assert(RM.OrigMI && "Invalid remat");
Pete Cooper8a06af92012-04-02 22:22:53 +0000155 TII.reMaterialize(MBB, MI, DestReg, 0, RM.OrigMI, tri);
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +0000156 Rematted.insert(RM.ParentVNI);
Pete Cooper8a06af92012-04-02 22:22:53 +0000157 return LIS.getSlotIndexes()->insertMachineInstrInMaps(--MI, Late)
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000158 .getRegSlot();
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000159}
160
Pete Cooper8a06af92012-04-02 22:22:53 +0000161void LiveRangeEdit::eraseVirtReg(unsigned Reg) {
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +0000162 if (TheDelegate && TheDelegate->LRE_CanEraseVirtReg(Reg))
Jakob Stoklund Olesen7792e982011-03-13 01:23:11 +0000163 LIS.removeInterval(Reg);
164}
165
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000166bool LiveRangeEdit::foldAsLoad(LiveInterval *LI,
Pete Cooper8a06af92012-04-02 22:22:53 +0000167 SmallVectorImpl<MachineInstr*> &Dead) {
Stephen Hinesdce4a402014-05-29 02:49:00 -0700168 MachineInstr *DefMI = nullptr, *UseMI = nullptr;
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000169
170 // Check that there is a single def and a single use.
Stephen Hines36b56882014-04-23 16:57:46 -0700171 for (MachineOperand &MO : MRI.reg_nodbg_operands(LI->reg)) {
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000172 MachineInstr *MI = MO.getParent();
173 if (MO.isDef()) {
174 if (DefMI && DefMI != MI)
175 return false;
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000176 if (!MI->canFoldAsLoad())
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000177 return false;
178 DefMI = MI;
179 } else if (!MO.isUndef()) {
180 if (UseMI && UseMI != MI)
181 return false;
182 // FIXME: Targets don't know how to fold subreg uses.
183 if (MO.getSubReg())
184 return false;
185 UseMI = MI;
186 }
187 }
188 if (!DefMI || !UseMI)
189 return false;
190
Jakob Stoklund Olesen2ec0cda2012-07-20 21:29:31 +0000191 // Since we're moving the DefMI load, make sure we're not extending any live
192 // ranges.
193 if (!allUsesAvailableAt(DefMI,
194 LIS.getInstructionIndex(DefMI),
195 LIS.getInstructionIndex(UseMI)))
196 return false;
197
198 // We also need to make sure it is safe to move the load.
199 // Assume there are stores between DefMI and UseMI.
200 bool SawStore = true;
Stephen Hinesdce4a402014-05-29 02:49:00 -0700201 if (!DefMI->isSafeToMove(&TII, nullptr, SawStore))
Jakob Stoklund Olesen2ec0cda2012-07-20 21:29:31 +0000202 return false;
203
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000204 DEBUG(dbgs() << "Try to fold single def: " << *DefMI
205 << " into single use: " << *UseMI);
206
207 SmallVector<unsigned, 8> Ops;
208 if (UseMI->readsWritesVirtualRegister(LI->reg, &Ops).second)
209 return false;
210
211 MachineInstr *FoldMI = TII.foldMemoryOperand(UseMI, Ops, DefMI);
212 if (!FoldMI)
213 return false;
214 DEBUG(dbgs() << " folded: " << *FoldMI);
215 LIS.ReplaceMachineInstrInMaps(UseMI, FoldMI);
216 UseMI->eraseFromParent();
Stephen Hinesdce4a402014-05-29 02:49:00 -0700217 DefMI->addRegisterDead(LI->reg, nullptr);
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000218 Dead.push_back(DefMI);
Jakob Stoklund Olesene9bd4ea2011-05-05 17:22:53 +0000219 ++NumDCEFoldedLoads;
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000220 return true;
221}
222
Andrew Trickf1f99f32013-06-21 18:33:17 +0000223/// Find all live intervals that need to shrink, then remove the instruction.
224void LiveRangeEdit::eliminateDeadDef(MachineInstr *MI, ToShrinkSet &ToShrink) {
225 assert(MI->allDefsAreDead() && "Def isn't really dead");
226 SlotIndex Idx = LIS.getInstructionIndex(MI).getRegSlot();
227
Andrew Trick52961622013-06-22 00:33:48 +0000228 // Never delete a bundled instruction.
229 if (MI->isBundled()) {
230 return;
231 }
Andrew Trickf1f99f32013-06-21 18:33:17 +0000232 // Never delete inline asm.
233 if (MI->isInlineAsm()) {
234 DEBUG(dbgs() << "Won't delete: " << Idx << '\t' << *MI);
235 return;
236 }
237
238 // Use the same criteria as DeadMachineInstructionElim.
239 bool SawStore = false;
Stephen Hinesdce4a402014-05-29 02:49:00 -0700240 if (!MI->isSafeToMove(&TII, nullptr, SawStore)) {
Andrew Trickf1f99f32013-06-21 18:33:17 +0000241 DEBUG(dbgs() << "Can't delete: " << Idx << '\t' << *MI);
242 return;
243 }
244
245 DEBUG(dbgs() << "Deleting dead def " << Idx << '\t' << *MI);
246
247 // Collect virtual registers to be erased after MI is gone.
248 SmallVector<unsigned, 8> RegsToErase;
249 bool ReadsPhysRegs = false;
250
251 // Check for live intervals that may shrink
252 for (MachineInstr::mop_iterator MOI = MI->operands_begin(),
253 MOE = MI->operands_end(); MOI != MOE; ++MOI) {
254 if (!MOI->isReg())
255 continue;
256 unsigned Reg = MOI->getReg();
257 if (!TargetRegisterInfo::isVirtualRegister(Reg)) {
258 // Check if MI reads any unreserved physregs.
259 if (Reg && MOI->readsReg() && !MRI.isReserved(Reg))
260 ReadsPhysRegs = true;
Andrew Trick03dca5e2013-06-21 18:33:20 +0000261 else if (MOI->isDef()) {
262 for (MCRegUnitIterator Units(Reg, MRI.getTargetRegisterInfo());
263 Units.isValid(); ++Units) {
Matthias Braun4f3b5e82013-10-10 21:29:02 +0000264 if (LiveRange *LR = LIS.getCachedRegUnit(*Units)) {
265 if (VNInfo *VNI = LR->getVNInfoAt(Idx))
266 LR->removeValNo(VNI);
Andrew Trick03dca5e2013-06-21 18:33:20 +0000267 }
268 }
269 }
Andrew Trickf1f99f32013-06-21 18:33:17 +0000270 continue;
271 }
272 LiveInterval &LI = LIS.getInterval(Reg);
273
274 // Shrink read registers, unless it is likely to be expensive and
275 // unlikely to change anything. We typically don't want to shrink the
276 // PIC base register that has lots of uses everywhere.
277 // Always shrink COPY uses that probably come from live range splitting.
278 if (MI->readsVirtualRegister(Reg) &&
279 (MI->isCopy() || MOI->isDef() || MRI.hasOneNonDBGUse(Reg) ||
Matthias Braun5649e252013-10-10 21:28:52 +0000280 LI.Query(Idx).isKill()))
Andrew Trickf1f99f32013-06-21 18:33:17 +0000281 ToShrink.insert(&LI);
282
283 // Remove defined value.
284 if (MOI->isDef()) {
285 if (VNInfo *VNI = LI.getVNInfoAt(Idx)) {
286 if (TheDelegate)
287 TheDelegate->LRE_WillShrinkVirtReg(LI.reg);
288 LI.removeValNo(VNI);
289 if (LI.empty())
290 RegsToErase.push_back(Reg);
291 }
292 }
293 }
294
295 // Currently, we don't support DCE of physreg live ranges. If MI reads
296 // any unreserved physregs, don't erase the instruction, but turn it into
297 // a KILL instead. This way, the physreg live ranges don't end up
298 // dangling.
299 // FIXME: It would be better to have something like shrinkToUses() for
300 // physregs. That could potentially enable more DCE and it would free up
301 // the physreg. It would not happen often, though.
302 if (ReadsPhysRegs) {
303 MI->setDesc(TII.get(TargetOpcode::KILL));
304 // Remove all operands that aren't physregs.
305 for (unsigned i = MI->getNumOperands(); i; --i) {
306 const MachineOperand &MO = MI->getOperand(i-1);
307 if (MO.isReg() && TargetRegisterInfo::isPhysicalRegister(MO.getReg()))
308 continue;
309 MI->RemoveOperand(i-1);
310 }
311 DEBUG(dbgs() << "Converted physregs to:\t" << *MI);
312 } else {
313 if (TheDelegate)
314 TheDelegate->LRE_WillEraseInstruction(MI);
315 LIS.RemoveMachineInstrFromMaps(MI);
316 MI->eraseFromParent();
317 ++NumDCEDeleted;
318 }
319
320 // Erase any virtregs that are now empty and unused. There may be <undef>
321 // uses around. Keep the empty live range in that case.
322 for (unsigned i = 0, e = RegsToErase.size(); i != e; ++i) {
323 unsigned Reg = RegsToErase[i];
324 if (LIS.hasInterval(Reg) && MRI.reg_nodbg_empty(Reg)) {
325 ToShrink.remove(&LIS.getInterval(Reg));
326 eraseVirtReg(Reg);
327 }
328 }
329}
330
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000331void LiveRangeEdit::eliminateDeadDefs(SmallVectorImpl<MachineInstr*> &Dead,
Pete Cooper4777ebb2011-12-12 22:16:27 +0000332 ArrayRef<unsigned> RegsBeingSpilled) {
Andrew Trickf1f99f32013-06-21 18:33:17 +0000333 ToShrinkSet ToShrink;
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000334
335 for (;;) {
336 // Erase all dead defs.
Andrew Trickf1f99f32013-06-21 18:33:17 +0000337 while (!Dead.empty())
338 eliminateDeadDef(Dead.pop_back_val(), ToShrink);
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000339
340 if (ToShrink.empty())
341 break;
342
343 // Shrink just one live interval. Then delete new dead defs.
Jakob Stoklund Olesen1d5b8452011-03-16 22:56:16 +0000344 LiveInterval *LI = ToShrink.back();
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000345 ToShrink.pop_back();
Pete Cooper8a06af92012-04-02 22:22:53 +0000346 if (foldAsLoad(LI, Dead))
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000347 continue;
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +0000348 if (TheDelegate)
349 TheDelegate->LRE_WillShrinkVirtReg(LI->reg);
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000350 if (!LIS.shrinkToUses(LI, &Dead))
351 continue;
Andrew Trick005622f2013-06-21 18:33:14 +0000352
Pete Cooper4777ebb2011-12-12 22:16:27 +0000353 // Don't create new intervals for a register being spilled.
354 // The new intervals would have to be spilled anyway so its not worth it.
355 // Also they currently aren't spilled so creating them and not spilling
356 // them results in incorrect code.
357 bool BeingSpilled = false;
358 for (unsigned i = 0, e = RegsBeingSpilled.size(); i != e; ++i) {
359 if (LI->reg == RegsBeingSpilled[i]) {
360 BeingSpilled = true;
361 break;
362 }
363 }
Andrew Trick005622f2013-06-21 18:33:14 +0000364
Pete Cooper4777ebb2011-12-12 22:16:27 +0000365 if (BeingSpilled) continue;
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000366
367 // LI may have been separated, create new intervals.
Jakob Stoklund Olesen1c6d3872013-08-14 17:28:52 +0000368 LI->RenumberValues();
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000369 ConnectedVNInfoEqClasses ConEQ(LIS);
370 unsigned NumComp = ConEQ.Classify(LI);
371 if (NumComp <= 1)
372 continue;
Jakob Stoklund Olesene9bd4ea2011-05-05 17:22:53 +0000373 ++NumFracRanges;
Pete Cooper2e267ae2012-04-03 00:28:46 +0000374 bool IsOriginal = VRM && VRM->getOriginal(LI->reg) == LI->reg;
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000375 DEBUG(dbgs() << NumComp << " components: " << *LI << '\n');
376 SmallVector<LiveInterval*, 8> Dups(1, LI);
Jakob Stoklund Olesenf22ca3f2011-03-30 02:52:39 +0000377 for (unsigned i = 1; i != NumComp; ++i) {
Mark Laceye742d682013-08-14 23:50:16 +0000378 Dups.push_back(&createEmptyIntervalFrom(LI->reg));
Jakob Stoklund Olesen9693d4c2011-07-05 15:38:41 +0000379 // If LI is an original interval that hasn't been split yet, make the new
380 // intervals their own originals instead of referring to LI. The original
381 // interval must contain all the split products, and LI doesn't.
382 if (IsOriginal)
Pete Cooper8a06af92012-04-02 22:22:53 +0000383 VRM->setIsSplitFromReg(Dups.back()->reg, 0);
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +0000384 if (TheDelegate)
385 TheDelegate->LRE_DidCloneVirtReg(Dups.back()->reg, LI->reg);
Jakob Stoklund Olesenf22ca3f2011-03-30 02:52:39 +0000386 }
Jakob Stoklund Olesen1edc3cf2011-04-11 15:00:39 +0000387 ConEQ.Distribute(&Dups[0], MRI);
Jakob Stoklund Olesen7ebed912012-05-19 23:34:59 +0000388 DEBUG({
389 for (unsigned i = 0; i != NumComp; ++i)
390 dbgs() << '\t' << *Dups[i] << '\n';
391 });
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000392 }
393}
394
Mark Lacey03fe68e2013-08-14 23:50:09 +0000395// Keep track of new virtual registers created via
396// MachineRegisterInfo::createVirtualRegister.
397void
398LiveRangeEdit::MRI_NoteNewVirtualRegister(unsigned VReg)
399{
400 if (VRM)
401 VRM->grow();
402
403 NewRegs.push_back(VReg);
404}
405
Benjamin Kramer4eed7562013-06-17 19:00:36 +0000406void
407LiveRangeEdit::calculateRegClassAndHint(MachineFunction &MF,
408 const MachineLoopInfo &Loops,
409 const MachineBlockFrequencyInfo &MBFI) {
410 VirtRegAuxInfo VRAI(MF, LIS, Loops, MBFI);
Mark Lacey1feb5852013-08-14 23:50:04 +0000411 for (unsigned I = 0, Size = size(); I < Size; ++I) {
412 LiveInterval &LI = LIS.getInterval(get(I));
Jakob Stoklund Olesen6d1fd0b2011-08-09 16:46:27 +0000413 if (MRI.recomputeRegClass(LI.reg, MF.getTarget()))
414 DEBUG(dbgs() << "Inflated " << PrintReg(LI.reg) << " to "
415 << MRI.getRegClass(LI.reg)->getName() << '\n');
Arnaud A. de Grandmaison095f9942013-11-11 19:04:45 +0000416 VRAI.calculateSpillWeightAndHint(LI);
Jakob Stoklund Olesen6094bd82011-03-29 21:20:19 +0000417 }
418}