blob: 14cab0986b9abf86dd13921f6e69159163ece29b [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMConstantPoolValue.h"
18#include "ARMISelLowering.h"
19#include "ARMMachineFunctionInfo.h"
20#include "ARMRegisterInfo.h"
21#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000023#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000024#include "llvm/CallingConv.h"
25#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000026#include "llvm/Function.h"
Evan Cheng27707472007-03-16 08:43:56 +000027#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000028#include "llvm/Intrinsics.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/GlobalValue.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000030#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000031#include "llvm/CodeGen/MachineBasicBlock.h"
32#include "llvm/CodeGen/MachineFrameInfo.h"
33#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000037#include "llvm/CodeGen/SelectionDAG.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000038#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000039#include "llvm/ADT/VectorExtras.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000040#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000041#include "llvm/Support/MathExtras.h"
Evan Chenga8e29892007-01-19 07:51:42 +000042using namespace llvm;
43
Owen Andersone50ed302009-08-10 22:56:29 +000044static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000048static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000049 CCValAssign::LocInfo &LocInfo,
50 ISD::ArgFlagsTy &ArgFlags,
51 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000052static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000053 CCValAssign::LocInfo &LocInfo,
54 ISD::ArgFlagsTy &ArgFlags,
55 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000056static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000057 CCValAssign::LocInfo &LocInfo,
58 ISD::ArgFlagsTy &ArgFlags,
59 CCState &State);
60
Owen Andersone50ed302009-08-10 22:56:29 +000061void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
62 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000063 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000064 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000065 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
66 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000067
Owen Anderson70671842009-08-10 20:18:46 +000068 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000069 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000070 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000071 }
72
Owen Andersone50ed302009-08-10 22:56:29 +000073 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000074 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000075 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000076 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +000077 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
78 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
79 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
80 setOperationAction(ISD::SCALAR_TO_VECTOR, VT.getSimpleVT(), Custom);
81 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +000082 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +000083 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
84 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
85 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +000086 }
87
88 // Promote all bit-wise operations.
89 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +000090 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000091 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
92 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +000093 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000094 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000095 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +000096 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000097 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000098 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000099 }
100}
101
Owen Andersone50ed302009-08-10 22:56:29 +0000102void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000103 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000104 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000105}
106
Owen Andersone50ed302009-08-10 22:56:29 +0000107void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000108 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000109 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000110}
111
Chris Lattnerf0144122009-07-28 03:13:23 +0000112static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
113 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Chris Lattnerf26e03b2009-07-31 17:42:42 +0000114 return new TargetLoweringObjectFileMachO();
Chris Lattner80ec2792009-08-02 00:34:36 +0000115 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000116}
117
Evan Chenga8e29892007-01-19 07:51:42 +0000118ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000119 : TargetLowering(TM, createTLOF(TM)), ARMPCLabelIndex(0) {
Evan Chenga8e29892007-01-19 07:51:42 +0000120 Subtarget = &TM.getSubtarget<ARMSubtarget>();
121
Evan Chengb1df8f22007-04-27 08:15:43 +0000122 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000123 // Uses VFP for Thumb libfuncs if available.
124 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
125 // Single-precision floating-point arithmetic.
126 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
127 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
128 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
129 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000130
Evan Chengb1df8f22007-04-27 08:15:43 +0000131 // Double-precision floating-point arithmetic.
132 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
133 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
134 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
135 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000136
Evan Chengb1df8f22007-04-27 08:15:43 +0000137 // Single-precision comparisons.
138 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
139 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
140 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
141 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
142 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
143 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
144 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
145 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000146
Evan Chengb1df8f22007-04-27 08:15:43 +0000147 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
148 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
149 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
150 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
151 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
152 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
153 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
154 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000155
Evan Chengb1df8f22007-04-27 08:15:43 +0000156 // Double-precision comparisons.
157 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
158 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
159 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
160 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
161 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
162 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
163 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
164 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000165
Evan Chengb1df8f22007-04-27 08:15:43 +0000166 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
167 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
168 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
169 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
170 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
171 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
172 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
173 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000174
Evan Chengb1df8f22007-04-27 08:15:43 +0000175 // Floating-point to integer conversions.
176 // i64 conversions are done via library routines even when generating VFP
177 // instructions, so use the same ones.
178 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
179 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
180 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
181 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000182
Evan Chengb1df8f22007-04-27 08:15:43 +0000183 // Conversions between floating types.
184 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
185 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
186
187 // Integer to floating-point conversions.
188 // i64 conversions are done via library routines even when generating VFP
189 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000190 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
191 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000192 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
193 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
194 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
195 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
196 }
Evan Chenga8e29892007-01-19 07:51:42 +0000197 }
198
Bob Wilson2f954612009-05-22 17:38:41 +0000199 // These libcalls are not available in 32-bit.
200 setLibcallName(RTLIB::SHL_I128, 0);
201 setLibcallName(RTLIB::SRL_I128, 0);
202 setLibcallName(RTLIB::SRA_I128, 0);
203
David Goodwinf1daf7d2009-07-08 23:10:31 +0000204 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000205 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000206 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000208 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000209 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
210 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000211
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000213 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000214
215 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 addDRTypeForNEON(MVT::v2f32);
217 addDRTypeForNEON(MVT::v8i8);
218 addDRTypeForNEON(MVT::v4i16);
219 addDRTypeForNEON(MVT::v2i32);
220 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000221
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 addQRTypeForNEON(MVT::v4f32);
223 addQRTypeForNEON(MVT::v2f64);
224 addQRTypeForNEON(MVT::v16i8);
225 addQRTypeForNEON(MVT::v8i16);
226 addQRTypeForNEON(MVT::v4i32);
227 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000228
229 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
230 setTargetDAGCombine(ISD::SHL);
231 setTargetDAGCombine(ISD::SRL);
232 setTargetDAGCombine(ISD::SRA);
233 setTargetDAGCombine(ISD::SIGN_EXTEND);
234 setTargetDAGCombine(ISD::ZERO_EXTEND);
235 setTargetDAGCombine(ISD::ANY_EXTEND);
236 }
237
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000238 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000239
240 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000242
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000243 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000245
Evan Chenga8e29892007-01-19 07:51:42 +0000246 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000247 if (!Subtarget->isThumb1Only()) {
248 for (unsigned im = (unsigned)ISD::PRE_INC;
249 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 setIndexedLoadAction(im, MVT::i1, Legal);
251 setIndexedLoadAction(im, MVT::i8, Legal);
252 setIndexedLoadAction(im, MVT::i16, Legal);
253 setIndexedLoadAction(im, MVT::i32, Legal);
254 setIndexedStoreAction(im, MVT::i1, Legal);
255 setIndexedStoreAction(im, MVT::i8, Legal);
256 setIndexedStoreAction(im, MVT::i16, Legal);
257 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000258 }
Evan Chenga8e29892007-01-19 07:51:42 +0000259 }
260
261 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000262 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::MUL, MVT::i64, Expand);
264 setOperationAction(ISD::MULHU, MVT::i32, Expand);
265 setOperationAction(ISD::MULHS, MVT::i32, Expand);
266 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
267 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000268 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setOperationAction(ISD::MUL, MVT::i64, Expand);
270 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000271 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000273 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
275 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
276 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
277 setOperationAction(ISD::SRL, MVT::i64, Custom);
278 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000279
280 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::ROTL, MVT::i32, Expand);
282 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
283 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000284 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000286
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000287 // Only ARMv6 has BSWAP.
288 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000289 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000290
Evan Chenga8e29892007-01-19 07:51:42 +0000291 // These are expanded into libcalls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::SDIV, MVT::i32, Expand);
293 setOperationAction(ISD::UDIV, MVT::i32, Expand);
294 setOperationAction(ISD::SREM, MVT::i32, Expand);
295 setOperationAction(ISD::UREM, MVT::i32, Expand);
296 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
297 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000298
Evan Chenga8e29892007-01-19 07:51:42 +0000299 // Support label based line numbers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
301 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000302
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
304 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
305 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
306 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000307
Evan Chenga8e29892007-01-19 07:51:42 +0000308 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 setOperationAction(ISD::VASTART, MVT::Other, Custom);
310 setOperationAction(ISD::VAARG, MVT::Other, Expand);
311 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
312 setOperationAction(ISD::VAEND, MVT::Other, Expand);
313 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
314 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000315 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
316 // FIXME: Shouldn't need this, since no register is used, but the legalizer
317 // doesn't yet know how to not do that for SjLj.
318 setExceptionSelectorRegister(ARM::R0);
Evan Cheng86198642009-08-07 00:34:42 +0000319 if (Subtarget->isThumb())
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Evan Cheng86198642009-08-07 00:34:42 +0000321 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
323 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000324
Evan Chengd27c9fc2009-07-03 01:43:10 +0000325 if (!Subtarget->hasV6Ops() && !Subtarget->isThumb2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
327 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000328 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000330
David Goodwinf1daf7d2009-07-08 23:10:31 +0000331 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Evan Chengc7c77292008-11-04 19:57:48 +0000332 // Turn f64->i64 into FMRRD, i64 -> f64 to FMDRR iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000334
335 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
337 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom);
338 setOperationAction(ISD::INTRINSIC_VOID, MVT::Other, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000339
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::SETCC, MVT::i32, Expand);
341 setOperationAction(ISD::SETCC, MVT::f32, Expand);
342 setOperationAction(ISD::SETCC, MVT::f64, Expand);
343 setOperationAction(ISD::SELECT, MVT::i32, Expand);
344 setOperationAction(ISD::SELECT, MVT::f32, Expand);
345 setOperationAction(ISD::SELECT, MVT::f64, Expand);
346 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
347 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
348 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000349
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
351 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
352 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
353 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
354 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000355
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000356 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::FSIN, MVT::f64, Expand);
358 setOperationAction(ISD::FSIN, MVT::f32, Expand);
359 setOperationAction(ISD::FCOS, MVT::f32, Expand);
360 setOperationAction(ISD::FCOS, MVT::f64, Expand);
361 setOperationAction(ISD::FREM, MVT::f64, Expand);
362 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000363 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
365 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000366 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::FPOW, MVT::f64, Expand);
368 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000369
Evan Chenga8e29892007-01-19 07:51:42 +0000370 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
David Goodwinf1daf7d2009-07-08 23:10:31 +0000371 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
373 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
374 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
375 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000376 }
Evan Chenga8e29892007-01-19 07:51:42 +0000377
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000378 // We have target-specific dag combine patterns for the following nodes:
379 // ARMISD::FMRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000380 setTargetDAGCombine(ISD::ADD);
381 setTargetDAGCombine(ISD::SUB);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000382
Evan Chenga8e29892007-01-19 07:51:42 +0000383 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Chenga8e29892007-01-19 07:51:42 +0000384 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000385 setIfCvtBlockSizeLimit(Subtarget->isThumb() ? 0 : 10);
Evan Cheng97e604e2007-06-19 23:55:02 +0000386 setIfCvtDupBlockSizeLimit(Subtarget->isThumb() ? 0 : 2);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000387
Evan Cheng8557c2b2009-06-19 01:51:50 +0000388 if (!Subtarget->isThumb()) {
389 // Use branch latency information to determine if-conversion limits.
Evan Chengb1019482009-06-19 07:06:07 +0000390 // FIXME: If-converter should use instruction latency of the branch being
391 // eliminated to compute the threshold. For ARMv6, the branch "latency"
392 // varies depending on whether it's dynamically or statically predicted
393 // and on whether the destination is in the prefetch buffer.
Evan Cheng8557c2b2009-06-19 01:51:50 +0000394 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
395 const InstrItineraryData &InstrItins = Subtarget->getInstrItineraryData();
Evan Cheng7a42b082009-06-19 06:56:26 +0000396 unsigned Latency= InstrItins.getLatency(TII->get(ARM::Bcc).getSchedClass());
Evan Cheng8557c2b2009-06-19 01:51:50 +0000397 if (Latency > 1) {
398 setIfCvtBlockSizeLimit(Latency-1);
399 if (Latency > 2)
400 setIfCvtDupBlockSizeLimit(Latency-2);
401 } else {
402 setIfCvtBlockSizeLimit(10);
403 setIfCvtDupBlockSizeLimit(2);
404 }
405 }
406
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000407 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Bob Wilsone6abdff2009-05-18 20:55:32 +0000408 // Do not enable CodePlacementOpt for now: it currently runs after the
409 // ARMConstantIslandPass and messes up branch relaxation and placement
410 // of constant islands.
411 // benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000412}
413
Evan Chenga8e29892007-01-19 07:51:42 +0000414const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
415 switch (Opcode) {
416 default: return 0;
417 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000418 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
419 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000420 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000421 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
422 case ARMISD::tCALL: return "ARMISD::tCALL";
423 case ARMISD::BRCOND: return "ARMISD::BRCOND";
424 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000425 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000426 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
427 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
428 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000429 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000430 case ARMISD::CMPFP: return "ARMISD::CMPFP";
431 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
432 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
433 case ARMISD::CMOV: return "ARMISD::CMOV";
434 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000435
Evan Chenga8e29892007-01-19 07:51:42 +0000436 case ARMISD::FTOSI: return "ARMISD::FTOSI";
437 case ARMISD::FTOUI: return "ARMISD::FTOUI";
438 case ARMISD::SITOF: return "ARMISD::SITOF";
439 case ARMISD::UITOF: return "ARMISD::UITOF";
Evan Chenga8e29892007-01-19 07:51:42 +0000440
441 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
442 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
443 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000444
Evan Chenga8e29892007-01-19 07:51:42 +0000445 case ARMISD::FMRRD: return "ARMISD::FMRRD";
446 case ARMISD::FMDRR: return "ARMISD::FMDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000447
448 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000449
Evan Cheng86198642009-08-07 00:34:42 +0000450 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
451
Bob Wilson5bafff32009-06-22 23:27:02 +0000452 case ARMISD::VCEQ: return "ARMISD::VCEQ";
453 case ARMISD::VCGE: return "ARMISD::VCGE";
454 case ARMISD::VCGEU: return "ARMISD::VCGEU";
455 case ARMISD::VCGT: return "ARMISD::VCGT";
456 case ARMISD::VCGTU: return "ARMISD::VCGTU";
457 case ARMISD::VTST: return "ARMISD::VTST";
458
459 case ARMISD::VSHL: return "ARMISD::VSHL";
460 case ARMISD::VSHRs: return "ARMISD::VSHRs";
461 case ARMISD::VSHRu: return "ARMISD::VSHRu";
462 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
463 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
464 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
465 case ARMISD::VSHRN: return "ARMISD::VSHRN";
466 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
467 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
468 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
469 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
470 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
471 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
472 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
473 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
474 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
475 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
476 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
477 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
478 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
479 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
480 case ARMISD::VDUPLANEQ: return "ARMISD::VDUPLANEQ";
Bob Wilsona599bff2009-08-04 00:36:16 +0000481 case ARMISD::VLD2D: return "ARMISD::VLD2D";
482 case ARMISD::VLD3D: return "ARMISD::VLD3D";
483 case ARMISD::VLD4D: return "ARMISD::VLD4D";
Bob Wilsonb36ec862009-08-06 18:47:44 +0000484 case ARMISD::VST2D: return "ARMISD::VST2D";
485 case ARMISD::VST3D: return "ARMISD::VST3D";
486 case ARMISD::VST4D: return "ARMISD::VST4D";
Bob Wilsond8e17572009-08-12 22:31:50 +0000487 case ARMISD::VREV64: return "ARMISD::VREV64";
488 case ARMISD::VREV32: return "ARMISD::VREV32";
489 case ARMISD::VREV16: return "ARMISD::VREV16";
Evan Chenga8e29892007-01-19 07:51:42 +0000490 }
491}
492
Bill Wendlingb4202b82009-07-01 18:50:55 +0000493/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000494unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
495 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
496}
497
Evan Chenga8e29892007-01-19 07:51:42 +0000498//===----------------------------------------------------------------------===//
499// Lowering Code
500//===----------------------------------------------------------------------===//
501
Evan Chenga8e29892007-01-19 07:51:42 +0000502/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
503static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
504 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000505 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000506 case ISD::SETNE: return ARMCC::NE;
507 case ISD::SETEQ: return ARMCC::EQ;
508 case ISD::SETGT: return ARMCC::GT;
509 case ISD::SETGE: return ARMCC::GE;
510 case ISD::SETLT: return ARMCC::LT;
511 case ISD::SETLE: return ARMCC::LE;
512 case ISD::SETUGT: return ARMCC::HI;
513 case ISD::SETUGE: return ARMCC::HS;
514 case ISD::SETULT: return ARMCC::LO;
515 case ISD::SETULE: return ARMCC::LS;
516 }
517}
518
519/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC. It
520/// returns true if the operands should be inverted to form the proper
521/// comparison.
522static bool FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
523 ARMCC::CondCodes &CondCode2) {
524 bool Invert = false;
525 CondCode2 = ARMCC::AL;
526 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000527 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000528 case ISD::SETEQ:
529 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
530 case ISD::SETGT:
531 case ISD::SETOGT: CondCode = ARMCC::GT; break;
532 case ISD::SETGE:
533 case ISD::SETOGE: CondCode = ARMCC::GE; break;
534 case ISD::SETOLT: CondCode = ARMCC::MI; break;
535 case ISD::SETOLE: CondCode = ARMCC::GT; Invert = true; break;
536 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
537 case ISD::SETO: CondCode = ARMCC::VC; break;
538 case ISD::SETUO: CondCode = ARMCC::VS; break;
539 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
540 case ISD::SETUGT: CondCode = ARMCC::HI; break;
541 case ISD::SETUGE: CondCode = ARMCC::PL; break;
542 case ISD::SETLT:
543 case ISD::SETULT: CondCode = ARMCC::LT; break;
544 case ISD::SETLE:
545 case ISD::SETULE: CondCode = ARMCC::LE; break;
546 case ISD::SETNE:
547 case ISD::SETUNE: CondCode = ARMCC::NE; break;
548 }
549 return Invert;
550}
551
Bob Wilson1f595bb2009-04-17 19:07:39 +0000552//===----------------------------------------------------------------------===//
553// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000554//===----------------------------------------------------------------------===//
555
556#include "ARMGenCallingConv.inc"
557
558// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000559static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000560 CCValAssign::LocInfo &LocInfo,
561 CCState &State, bool CanFail) {
562 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
563
564 // Try to get the first register.
565 if (unsigned Reg = State.AllocateReg(RegList, 4))
566 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
567 else {
568 // For the 2nd half of a v2f64, do not fail.
569 if (CanFail)
570 return false;
571
572 // Put the whole thing on the stack.
573 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
574 State.AllocateStack(8, 4),
575 LocVT, LocInfo));
576 return true;
577 }
578
579 // Try to get the second register.
580 if (unsigned Reg = State.AllocateReg(RegList, 4))
581 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
582 else
583 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
584 State.AllocateStack(4, 4),
585 LocVT, LocInfo));
586 return true;
587}
588
Owen Andersone50ed302009-08-10 22:56:29 +0000589static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000590 CCValAssign::LocInfo &LocInfo,
591 ISD::ArgFlagsTy &ArgFlags,
592 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000593 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
594 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000595 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000596 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
597 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000598 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000599}
600
601// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000602static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000603 CCValAssign::LocInfo &LocInfo,
604 CCState &State, bool CanFail) {
605 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
606 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
607
608 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
609 if (Reg == 0) {
610 // For the 2nd half of a v2f64, do not just fail.
611 if (CanFail)
612 return false;
613
614 // Put the whole thing on the stack.
615 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
616 State.AllocateStack(8, 8),
617 LocVT, LocInfo));
618 return true;
619 }
620
621 unsigned i;
622 for (i = 0; i < 2; ++i)
623 if (HiRegList[i] == Reg)
624 break;
625
626 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
627 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
628 LocVT, LocInfo));
629 return true;
630}
631
Owen Andersone50ed302009-08-10 22:56:29 +0000632static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000633 CCValAssign::LocInfo &LocInfo,
634 ISD::ArgFlagsTy &ArgFlags,
635 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000636 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
637 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000638 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000639 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
640 return false;
641 return true; // we handled it
642}
643
Owen Andersone50ed302009-08-10 22:56:29 +0000644static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000645 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000646 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
647 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
648
Bob Wilsone65586b2009-04-17 20:40:45 +0000649 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
650 if (Reg == 0)
651 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000652
Bob Wilsone65586b2009-04-17 20:40:45 +0000653 unsigned i;
654 for (i = 0; i < 2; ++i)
655 if (HiRegList[i] == Reg)
656 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000657
Bob Wilson5bafff32009-06-22 23:27:02 +0000658 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000659 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000660 LocVT, LocInfo));
661 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000662}
663
Owen Andersone50ed302009-08-10 22:56:29 +0000664static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000665 CCValAssign::LocInfo &LocInfo,
666 ISD::ArgFlagsTy &ArgFlags,
667 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000668 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
669 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000670 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000671 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000672 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000673}
674
Owen Andersone50ed302009-08-10 22:56:29 +0000675static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000676 CCValAssign::LocInfo &LocInfo,
677 ISD::ArgFlagsTy &ArgFlags,
678 CCState &State) {
679 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
680 State);
681}
682
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000683/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
684/// given CallingConvention value.
685CCAssignFn *ARMTargetLowering::CCAssignFnForNode(unsigned CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000686 bool Return,
687 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000688 switch (CC) {
689 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000690 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000691 case CallingConv::C:
692 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000693 // Use target triple & subtarget features to do actual dispatch.
694 if (Subtarget->isAAPCS_ABI()) {
695 if (Subtarget->hasVFP2() &&
696 FloatABIType == FloatABI::Hard && !isVarArg)
697 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
698 else
699 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
700 } else
701 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000702 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000703 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000704 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000705 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000706 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000707 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000708 }
709}
710
Dan Gohman98ca4f22009-08-05 01:29:28 +0000711/// LowerCallResult - Lower the result values of a call into the
712/// appropriate copies out of appropriate physical registers.
713SDValue
714ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
715 unsigned CallConv, bool isVarArg,
716 const SmallVectorImpl<ISD::InputArg> &Ins,
717 DebugLoc dl, SelectionDAG &DAG,
718 SmallVectorImpl<SDValue> &InVals) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000719
Bob Wilson1f595bb2009-04-17 19:07:39 +0000720 // Assign locations to each value returned by this call.
721 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000722 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000723 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000724 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000725 CCAssignFnForNode(CallConv, /* Return*/ true,
726 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000727
728 // Copy all of the result registers out of their specified physreg.
729 for (unsigned i = 0; i != RVLocs.size(); ++i) {
730 CCValAssign VA = RVLocs[i];
731
Bob Wilson80915242009-04-25 00:33:20 +0000732 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000733 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000734 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000735 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000736 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000737 Chain = Lo.getValue(1);
738 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000739 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000740 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000741 InFlag);
742 Chain = Hi.getValue(1);
743 InFlag = Hi.getValue(2);
Owen Anderson825b72b2009-08-11 20:47:22 +0000744 Val = DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000745
Owen Anderson825b72b2009-08-11 20:47:22 +0000746 if (VA.getLocVT() == MVT::v2f64) {
747 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
748 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
749 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000750
751 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000752 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000753 Chain = Lo.getValue(1);
754 InFlag = Lo.getValue(2);
755 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000756 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000757 Chain = Hi.getValue(1);
758 InFlag = Hi.getValue(2);
Owen Anderson825b72b2009-08-11 20:47:22 +0000759 Val = DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
760 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
761 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000762 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000763 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000764 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
765 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000766 Chain = Val.getValue(1);
767 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000768 }
Bob Wilson80915242009-04-25 00:33:20 +0000769
770 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000771 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000772 case CCValAssign::Full: break;
773 case CCValAssign::BCvt:
774 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
775 break;
776 }
777
Dan Gohman98ca4f22009-08-05 01:29:28 +0000778 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000779 }
780
Dan Gohman98ca4f22009-08-05 01:29:28 +0000781 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000782}
783
784/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
785/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000786/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000787/// a byval function parameter.
788/// Sometimes what we are copying is the end of a larger object, the part that
789/// does not fit in registers.
790static SDValue
791CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
792 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
793 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000794 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000795 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
796 /*AlwaysInline=*/false, NULL, 0, NULL, 0);
797}
798
Bob Wilsondee46d72009-04-17 20:35:10 +0000799/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000800SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000801ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
802 SDValue StackPtr, SDValue Arg,
803 DebugLoc dl, SelectionDAG &DAG,
804 const CCValAssign &VA,
805 ISD::ArgFlagsTy Flags) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000806 unsigned LocMemOffset = VA.getLocMemOffset();
807 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
808 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
809 if (Flags.isByVal()) {
810 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
811 }
812 return DAG.getStore(Chain, dl, Arg, PtrOff,
813 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chenga8e29892007-01-19 07:51:42 +0000814}
815
Dan Gohman98ca4f22009-08-05 01:29:28 +0000816void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000817 SDValue Chain, SDValue &Arg,
818 RegsToPassVector &RegsToPass,
819 CCValAssign &VA, CCValAssign &NextVA,
820 SDValue &StackPtr,
821 SmallVector<SDValue, 8> &MemOpChains,
822 ISD::ArgFlagsTy Flags) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000823
824 SDValue fmrrd = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +0000826 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
827
828 if (NextVA.isRegLoc())
829 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
830 else {
831 assert(NextVA.isMemLoc());
832 if (StackPtr.getNode() == 0)
833 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
834
Dan Gohman98ca4f22009-08-05 01:29:28 +0000835 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
836 dl, DAG, NextVA,
837 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000838 }
839}
840
Dan Gohman98ca4f22009-08-05 01:29:28 +0000841/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +0000842/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
843/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000844SDValue
845ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
846 unsigned CallConv, bool isVarArg,
847 bool isTailCall,
848 const SmallVectorImpl<ISD::OutputArg> &Outs,
849 const SmallVectorImpl<ISD::InputArg> &Ins,
850 DebugLoc dl, SelectionDAG &DAG,
851 SmallVectorImpl<SDValue> &InVals) {
Evan Chenga8e29892007-01-19 07:51:42 +0000852
Bob Wilson1f595bb2009-04-17 19:07:39 +0000853 // Analyze operands of the call, assigning locations to each operand.
854 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000855 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
856 *DAG.getContext());
857 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000858 CCAssignFnForNode(CallConv, /* Return*/ false,
859 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +0000860
Bob Wilson1f595bb2009-04-17 19:07:39 +0000861 // Get a count of how many bytes are to be pushed on the stack.
862 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +0000863
864 // Adjust the stack pointer for the new arguments...
865 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +0000866 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +0000867
Owen Anderson825b72b2009-08-11 20:47:22 +0000868 SDValue StackPtr = DAG.getRegister(ARM::SP, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000869
Bob Wilson5bafff32009-06-22 23:27:02 +0000870 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000871 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +0000872
Bob Wilson1f595bb2009-04-17 19:07:39 +0000873 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +0000874 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000875 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
876 i != e;
877 ++i, ++realArgIdx) {
878 CCValAssign &VA = ArgLocs[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +0000879 SDValue Arg = Outs[realArgIdx].Val;
880 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +0000881
Bob Wilson1f595bb2009-04-17 19:07:39 +0000882 // Promote the value if needed.
883 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000884 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +0000885 case CCValAssign::Full: break;
886 case CCValAssign::SExt:
887 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
888 break;
889 case CCValAssign::ZExt:
890 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
891 break;
892 case CCValAssign::AExt:
893 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
894 break;
895 case CCValAssign::BCvt:
896 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
897 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000898 }
899
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000900 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +0000901 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 if (VA.getLocVT() == MVT::v2f64) {
903 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
904 DAG.getConstant(0, MVT::i32));
905 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
906 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000907
Dan Gohman98ca4f22009-08-05 01:29:28 +0000908 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000909 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
910
911 VA = ArgLocs[++i]; // skip ahead to next loc
912 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000913 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000914 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
915 } else {
916 assert(VA.isMemLoc());
917 if (StackPtr.getNode() == 0)
918 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
919
Dan Gohman98ca4f22009-08-05 01:29:28 +0000920 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
921 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000922 }
923 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000924 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000925 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000926 }
927 } else if (VA.isRegLoc()) {
928 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
929 } else {
930 assert(VA.isMemLoc());
931 if (StackPtr.getNode() == 0)
932 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
933
Dan Gohman98ca4f22009-08-05 01:29:28 +0000934 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
935 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000936 }
Evan Chenga8e29892007-01-19 07:51:42 +0000937 }
938
939 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +0000940 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +0000941 &MemOpChains[0], MemOpChains.size());
942
943 // Build a sequence of copy-to-reg nodes chained together with token chain
944 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +0000945 SDValue InFlag;
Evan Chenga8e29892007-01-19 07:51:42 +0000946 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Bob Wilson2dc4f542009-03-20 22:42:55 +0000947 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000948 RegsToPass[i].second, InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +0000949 InFlag = Chain.getValue(1);
950 }
951
Bill Wendling056292f2008-09-16 21:48:12 +0000952 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
953 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
954 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +0000955 bool isDirect = false;
956 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +0000957 bool isLocalARMFunc = false;
Evan Chenga8e29892007-01-19 07:51:42 +0000958 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
959 GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +0000960 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +0000961 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +0000962 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +0000963 getTargetMachine().getRelocationModel() != Reloc::Static;
964 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +0000965 // ARM call to a local ARM function is predicable.
966 isLocalARMFunc = !Subtarget->isThumb() && !isExt;
Evan Chengc60e76d2007-01-30 20:37:08 +0000967 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +0000968 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chengc60e76d2007-01-30 20:37:08 +0000969 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMPCLabelIndex,
970 ARMCP::CPStub, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +0000971 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +0000972 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000973 Callee = DAG.getLoad(getPointerTy(), dl,
974 DAG.getEntryNode(), CPAddr, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000975 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000976 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000977 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +0000978 } else
979 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +0000980 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000981 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +0000982 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +0000983 getTargetMachine().getRelocationModel() != Reloc::Static;
984 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +0000985 // tBX takes a register source operand.
986 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +0000987 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chengc60e76d2007-01-30 20:37:08 +0000988 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(Sym, ARMPCLabelIndex,
989 ARMCP::CPStub, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +0000990 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +0000991 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000992 Callee = DAG.getLoad(getPointerTy(), dl,
Bob Wilson2dc4f542009-03-20 22:42:55 +0000993 DAG.getEntryNode(), CPAddr, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000994 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000995 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000996 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +0000997 } else
Bill Wendling056292f2008-09-16 21:48:12 +0000998 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +0000999 }
1000
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001001 // FIXME: handle tail calls differently.
1002 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001003 if (Subtarget->isThumb()) {
1004 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001005 CallOpc = ARMISD::CALL_NOLINK;
1006 else
1007 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1008 } else {
1009 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001010 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1011 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001012 }
David Goodwinf1daf7d2009-07-08 23:10:31 +00001013 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb1Only()) {
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +00001014 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Owen Anderson825b72b2009-08-11 20:47:22 +00001015 Chain = DAG.getCopyToReg(Chain, dl, ARM::LR, DAG.getUNDEF(MVT::i32),InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001016 InFlag = Chain.getValue(1);
1017 }
1018
Dan Gohman475871a2008-07-27 21:46:04 +00001019 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001020 Ops.push_back(Chain);
1021 Ops.push_back(Callee);
1022
1023 // Add argument registers to the end of the list so that they are known live
1024 // into the call.
1025 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1026 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1027 RegsToPass[i].second.getValueType()));
1028
Gabor Greifba36cb52008-08-28 21:40:38 +00001029 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001030 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001031 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001032 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001033 &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001034 InFlag = Chain.getValue(1);
1035
Chris Lattnere563bbc2008-10-11 22:08:30 +00001036 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1037 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001038 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001039 InFlag = Chain.getValue(1);
1040
Bob Wilson1f595bb2009-04-17 19:07:39 +00001041 // Handle result values, copying them out of physregs into vregs that we
1042 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001043 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1044 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001045}
1046
Dan Gohman98ca4f22009-08-05 01:29:28 +00001047SDValue
1048ARMTargetLowering::LowerReturn(SDValue Chain,
1049 unsigned CallConv, bool isVarArg,
1050 const SmallVectorImpl<ISD::OutputArg> &Outs,
1051 DebugLoc dl, SelectionDAG &DAG) {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001052
Bob Wilsondee46d72009-04-17 20:35:10 +00001053 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001054 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001055
Bob Wilsondee46d72009-04-17 20:35:10 +00001056 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001057 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1058 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001059
Dan Gohman98ca4f22009-08-05 01:29:28 +00001060 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001061 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1062 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001063
1064 // If this is the first return lowered for this function, add
1065 // the regs to the liveout set for the function.
1066 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1067 for (unsigned i = 0; i != RVLocs.size(); ++i)
1068 if (RVLocs[i].isRegLoc())
1069 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001070 }
1071
Bob Wilson1f595bb2009-04-17 19:07:39 +00001072 SDValue Flag;
1073
1074 // Copy the result values into the output registers.
1075 for (unsigned i = 0, realRVLocIdx = 0;
1076 i != RVLocs.size();
1077 ++i, ++realRVLocIdx) {
1078 CCValAssign &VA = RVLocs[i];
1079 assert(VA.isRegLoc() && "Can only return in registers!");
1080
Dan Gohman98ca4f22009-08-05 01:29:28 +00001081 SDValue Arg = Outs[realRVLocIdx].Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001082
1083 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001084 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001085 case CCValAssign::Full: break;
1086 case CCValAssign::BCvt:
1087 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1088 break;
1089 }
1090
Bob Wilson1f595bb2009-04-17 19:07:39 +00001091 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001092 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001093 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001094 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1095 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001096 SDValue HalfGPRs = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001097 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001098
1099 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1100 Flag = Chain.getValue(1);
1101 VA = RVLocs[++i]; // skip ahead to next loc
1102 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1103 HalfGPRs.getValue(1), Flag);
1104 Flag = Chain.getValue(1);
1105 VA = RVLocs[++i]; // skip ahead to next loc
1106
1107 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001108 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1109 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001110 }
1111 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1112 // available.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001113 SDValue fmrrd = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001114 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001115 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001116 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001117 VA = RVLocs[++i]; // skip ahead to next loc
1118 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1119 Flag);
1120 } else
1121 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1122
Bob Wilsondee46d72009-04-17 20:35:10 +00001123 // Guarantee that all emitted copies are
1124 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001125 Flag = Chain.getValue(1);
1126 }
1127
1128 SDValue result;
1129 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001130 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001131 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001132 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001133
1134 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001135}
1136
Bob Wilson2dc4f542009-03-20 22:42:55 +00001137// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
Bob Wilsond2559bf2009-07-13 18:11:36 +00001138// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
Bill Wendling056292f2008-09-16 21:48:12 +00001139// one of the above mentioned nodes. It has to be wrapped because otherwise
1140// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1141// be used to form addressing mode. These wrapped nodes will be selected
1142// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001143static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001144 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001145 // FIXME there is no actual debug info here
1146 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001147 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001148 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001149 if (CP->isMachineConstantPoolEntry())
1150 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1151 CP->getAlignment());
1152 else
1153 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1154 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001155 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001156}
1157
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001158// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001159SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001160ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
1161 SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001162 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001163 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001164 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1165 ARMConstantPoolValue *CPV =
1166 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex, ARMCP::CPValue,
1167 PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001168 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001169 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001170 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001171 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001172
Owen Anderson825b72b2009-08-11 20:47:22 +00001173 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001174 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001175
1176 // call __tls_get_addr.
1177 ArgListTy Args;
1178 ArgListEntry Entry;
1179 Entry.Node = Argument;
1180 Entry.Ty = (const Type *) Type::Int32Ty;
1181 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001182 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001183 std::pair<SDValue, SDValue> CallResult =
Dale Johannesen86098bd2008-09-26 19:31:26 +00001184 LowerCallTo(Chain, (const Type *) Type::Int32Ty, false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001185 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001186 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001187 return CallResult.first;
1188}
1189
1190// Lower ISD::GlobalTLSAddress using the "initial exec" or
1191// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001192SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001193ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001194 SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001195 GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001196 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001197 SDValue Offset;
1198 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001199 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001200 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001201 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001202
Chris Lattner4fb63d02009-07-15 04:12:33 +00001203 if (GV->isDeclaration()) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001204 // initial exec model
1205 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1206 ARMConstantPoolValue *CPV =
1207 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex, ARMCP::CPValue,
1208 PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001209 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001210 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001211 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001212 Chain = Offset.getValue(1);
1213
Owen Anderson825b72b2009-08-11 20:47:22 +00001214 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001215 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001216
Dale Johannesen33c960f2009-02-04 20:06:27 +00001217 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001218 } else {
1219 // local exec model
1220 ARMConstantPoolValue *CPV =
1221 new ARMConstantPoolValue(GV, ARMCP::CPValue, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001222 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001223 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001224 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001225 }
1226
1227 // The address of the thread local variable is the add of the thread
1228 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001229 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001230}
1231
Dan Gohman475871a2008-07-27 21:46:04 +00001232SDValue
1233ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001234 // TODO: implement the "local dynamic" model
1235 assert(Subtarget->isTargetELF() &&
1236 "TLS not implemented for non-ELF targets");
1237 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1238 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1239 // otherwise use the "Local Exec" TLS Model
1240 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1241 return LowerToTLSGeneralDynamicModel(GA, DAG);
1242 else
1243 return LowerToTLSExecModels(GA, DAG);
1244}
1245
Dan Gohman475871a2008-07-27 21:46:04 +00001246SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001247 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001248 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001249 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001250 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1251 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1252 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001253 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001254 ARMConstantPoolValue *CPV =
1255 new ARMConstantPoolValue(GV, ARMCP::CPValue, UseGOTOFF ? "GOTOFF":"GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001256 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001257 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001258 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Dale Johannesen33c960f2009-02-04 20:06:27 +00001259 CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001260 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001261 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001262 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001263 if (!UseGOTOFF)
Dale Johannesen33c960f2009-02-04 20:06:27 +00001264 Result = DAG.getLoad(PtrVT, dl, Chain, Result, NULL, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001265 return Result;
1266 } else {
Evan Cheng1606e8e2009-03-13 07:51:59 +00001267 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001268 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001269 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001270 }
1271}
1272
Evan Chenga8e29892007-01-19 07:51:42 +00001273/// GVIsIndirectSymbol - true if the GV will be accessed via an indirect symbol
Evan Cheng97c9bb52007-05-04 00:26:58 +00001274/// even in non-static mode.
1275static bool GVIsIndirectSymbol(GlobalValue *GV, Reloc::Model RelocM) {
Evan Chengae94e592008-12-05 01:06:39 +00001276 // If symbol visibility is hidden, the extra load is not needed if
1277 // the symbol is definitely defined in the current translation unit.
Chris Lattner4fb63d02009-07-15 04:12:33 +00001278 bool isDecl = GV->isDeclaration() || GV->hasAvailableExternallyLinkage();
Evan Chengae94e592008-12-05 01:06:39 +00001279 if (GV->hasHiddenVisibility() && (!isDecl && !GV->hasCommonLinkage()))
1280 return false;
Duncan Sands667d4b82009-03-07 15:45:40 +00001281 return RelocM != Reloc::Static && (isDecl || GV->isWeakForLinker());
Evan Chenga8e29892007-01-19 07:51:42 +00001282}
1283
Dan Gohman475871a2008-07-27 21:46:04 +00001284SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001285 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001286 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001287 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001288 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1289 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Cheng97c9bb52007-05-04 00:26:58 +00001290 bool IsIndirect = GVIsIndirectSymbol(GV, RelocM);
Dan Gohman475871a2008-07-27 21:46:04 +00001291 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001292 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001293 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001294 else {
1295 unsigned PCAdj = (RelocM != Reloc::PIC_)
1296 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Evan Chengc60e76d2007-01-30 20:37:08 +00001297 ARMCP::ARMCPKind Kind = IsIndirect ? ARMCP::CPNonLazyPtr
1298 : ARMCP::CPValue;
Evan Chenga8e29892007-01-19 07:51:42 +00001299 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMPCLabelIndex,
Evan Chengc60e76d2007-01-30 20:37:08 +00001300 Kind, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001301 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001302 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001303 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001304
Dale Johannesen33c960f2009-02-04 20:06:27 +00001305 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001306 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001307
1308 if (RelocM == Reloc::PIC_) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001309 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001310 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001311 }
1312 if (IsIndirect)
Dale Johannesen33c960f2009-02-04 20:06:27 +00001313 Result = DAG.getLoad(PtrVT, dl, Chain, Result, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001314
1315 return Result;
1316}
1317
Dan Gohman475871a2008-07-27 21:46:04 +00001318SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001319 SelectionDAG &DAG){
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001320 assert(Subtarget->isTargetELF() &&
1321 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Owen Andersone50ed302009-08-10 22:56:29 +00001322 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001323 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001324 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
1325 ARMConstantPoolValue *CPV = new ARMConstantPoolValue("_GLOBAL_OFFSET_TABLE_",
1326 ARMPCLabelIndex,
1327 ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001328 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001329 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001330 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001331 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001332 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001333}
1334
Bob Wilsona599bff2009-08-04 00:36:16 +00001335static SDValue LowerNeonVLDIntrinsic(SDValue Op, SelectionDAG &DAG,
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001336 unsigned Opcode) {
Bob Wilsona599bff2009-08-04 00:36:16 +00001337 SDNode *Node = Op.getNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001338 EVT VT = Node->getValueType(0);
Bob Wilsona599bff2009-08-04 00:36:16 +00001339 DebugLoc dl = Op.getDebugLoc();
1340
1341 if (!VT.is64BitVector())
1342 return SDValue(); // unimplemented
1343
1344 SDValue Ops[] = { Node->getOperand(0),
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001345 Node->getOperand(2) };
1346 return DAG.getNode(Opcode, dl, Node->getVTList(), Ops, 2);
Bob Wilsona599bff2009-08-04 00:36:16 +00001347}
1348
Bob Wilsonb36ec862009-08-06 18:47:44 +00001349static SDValue LowerNeonVSTIntrinsic(SDValue Op, SelectionDAG &DAG,
1350 unsigned Opcode, unsigned NumVecs) {
1351 SDNode *Node = Op.getNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001352 EVT VT = Node->getOperand(3).getValueType();
Bob Wilsonb36ec862009-08-06 18:47:44 +00001353 DebugLoc dl = Op.getDebugLoc();
1354
1355 if (!VT.is64BitVector())
1356 return SDValue(); // unimplemented
1357
1358 SmallVector<SDValue, 6> Ops;
1359 Ops.push_back(Node->getOperand(0));
1360 Ops.push_back(Node->getOperand(2));
1361 for (unsigned N = 0; N < NumVecs; ++N)
1362 Ops.push_back(Node->getOperand(N + 3));
Owen Anderson825b72b2009-08-11 20:47:22 +00001363 return DAG.getNode(Opcode, dl, MVT::Other, Ops.data(), Ops.size());
Bob Wilsonb36ec862009-08-06 18:47:44 +00001364}
1365
Bob Wilsona599bff2009-08-04 00:36:16 +00001366SDValue
1367ARMTargetLowering::LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG) {
1368 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
1369 switch (IntNo) {
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001370 case Intrinsic::arm_neon_vld2:
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001371 return LowerNeonVLDIntrinsic(Op, DAG, ARMISD::VLD2D);
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001372 case Intrinsic::arm_neon_vld3:
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001373 return LowerNeonVLDIntrinsic(Op, DAG, ARMISD::VLD3D);
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001374 case Intrinsic::arm_neon_vld4:
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001375 return LowerNeonVLDIntrinsic(Op, DAG, ARMISD::VLD4D);
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001376 case Intrinsic::arm_neon_vst2:
Bob Wilsonb36ec862009-08-06 18:47:44 +00001377 return LowerNeonVSTIntrinsic(Op, DAG, ARMISD::VST2D, 2);
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001378 case Intrinsic::arm_neon_vst3:
Bob Wilsonb36ec862009-08-06 18:47:44 +00001379 return LowerNeonVSTIntrinsic(Op, DAG, ARMISD::VST3D, 3);
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001380 case Intrinsic::arm_neon_vst4:
Bob Wilsonb36ec862009-08-06 18:47:44 +00001381 return LowerNeonVSTIntrinsic(Op, DAG, ARMISD::VST4D, 4);
Bob Wilsona599bff2009-08-04 00:36:16 +00001382 default: return SDValue(); // Don't custom lower most intrinsics.
1383 }
1384}
1385
Jim Grosbach0e0da732009-05-12 23:59:14 +00001386SDValue
1387ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001388 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001389 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001390 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001391 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001392 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001393 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001394 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1395 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001396 case Intrinsic::eh_sjlj_lsda: {
1397 // blah. horrible, horrible hack with the forced magic name.
1398 // really need to clean this up. It belongs in the target-independent
1399 // layer somehow that doesn't require the coupling with the asm
1400 // printer.
1401 MachineFunction &MF = DAG.getMachineFunction();
1402 EVT PtrVT = getPointerTy();
1403 DebugLoc dl = Op.getDebugLoc();
1404 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1405 SDValue CPAddr;
1406 unsigned PCAdj = (RelocM != Reloc::PIC_)
1407 ? 0 : (Subtarget->isThumb() ? 4 : 8);
1408 ARMCP::ARMCPKind Kind = ARMCP::CPValue;
1409 // Save off the LSDA name for the AsmPrinter to use when it's time
1410 // to emit the table
1411 std::string LSDAName = "L_lsda_";
1412 LSDAName += MF.getFunction()->getName();
1413 ARMConstantPoolValue *CPV =
1414 new ARMConstantPoolValue(LSDAName.c_str(), ARMPCLabelIndex, Kind, PCAdj);
1415 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001416 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001417 SDValue Result =
1418 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
1419 SDValue Chain = Result.getValue(1);
1420
1421 if (RelocM == Reloc::PIC_) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001422 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001423 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1424 }
1425 return Result;
1426 }
Jim Grosbachf9570122009-05-14 00:46:35 +00001427 case Intrinsic::eh_sjlj_setjmp:
Owen Anderson825b72b2009-08-11 20:47:22 +00001428 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(1));
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001429 }
1430}
1431
Dan Gohman475871a2008-07-27 21:46:04 +00001432static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001433 unsigned VarArgsFrameIndex) {
Evan Chenga8e29892007-01-19 07:51:42 +00001434 // vastart just stores the address of the VarArgsFrameIndex slot into the
1435 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001436 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001437 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001438 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001439 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001440 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001441}
1442
Dan Gohman475871a2008-07-27 21:46:04 +00001443SDValue
Evan Cheng86198642009-08-07 00:34:42 +00001444ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) {
1445 SDNode *Node = Op.getNode();
1446 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001447 EVT VT = Node->getValueType(0);
Evan Cheng86198642009-08-07 00:34:42 +00001448 SDValue Chain = Op.getOperand(0);
1449 SDValue Size = Op.getOperand(1);
1450 SDValue Align = Op.getOperand(2);
1451
1452 // Chain the dynamic stack allocation so that it doesn't modify the stack
1453 // pointer when other instructions are using the stack.
1454 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
1455
1456 unsigned AlignVal = cast<ConstantSDNode>(Align)->getZExtValue();
1457 unsigned StackAlign = getTargetMachine().getFrameInfo()->getStackAlignment();
1458 if (AlignVal > StackAlign)
1459 // Do this now since selection pass cannot introduce new target
1460 // independent node.
1461 Align = DAG.getConstant(-(uint64_t)AlignVal, VT);
1462
1463 // In Thumb1 mode, there isn't a "sub r, sp, r" instruction, we will end up
1464 // using a "add r, sp, r" instead. Negate the size now so we don't have to
1465 // do even more horrible hack later.
1466 MachineFunction &MF = DAG.getMachineFunction();
1467 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1468 if (AFI->isThumb1OnlyFunction()) {
1469 bool Negate = true;
1470 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Size);
1471 if (C) {
1472 uint32_t Val = C->getZExtValue();
1473 if (Val <= 508 && ((Val & 3) == 0))
1474 Negate = false;
1475 }
1476 if (Negate)
1477 Size = DAG.getNode(ISD::SUB, dl, VT, DAG.getConstant(0, VT), Size);
1478 }
1479
Owen Anderson825b72b2009-08-11 20:47:22 +00001480 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
Evan Cheng86198642009-08-07 00:34:42 +00001481 SDValue Ops1[] = { Chain, Size, Align };
1482 SDValue Res = DAG.getNode(ARMISD::DYN_ALLOC, dl, VTList, Ops1, 3);
1483 Chain = Res.getValue(1);
1484 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, true),
1485 DAG.getIntPtrConstant(0, true), SDValue());
1486 SDValue Ops2[] = { Res, Chain };
1487 return DAG.getMergeValues(Ops2, 2, dl);
1488}
1489
1490SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001491ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1492 SDValue &Root, SelectionDAG &DAG,
1493 DebugLoc dl) {
1494 MachineFunction &MF = DAG.getMachineFunction();
1495 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1496
1497 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001498 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001499 RC = ARM::tGPRRegisterClass;
1500 else
1501 RC = ARM::GPRRegisterClass;
1502
1503 // Transform the arguments stored in physical registers into virtual ones.
1504 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001505 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001506
1507 SDValue ArgValue2;
1508 if (NextVA.isMemLoc()) {
1509 unsigned ArgSize = NextVA.getLocVT().getSizeInBits()/8;
1510 MachineFrameInfo *MFI = MF.getFrameInfo();
1511 int FI = MFI->CreateFixedObject(ArgSize, NextVA.getLocMemOffset());
1512
1513 // Create load node to retrieve arguments from the stack.
1514 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00001515 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN, NULL, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00001516 } else {
1517 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001518 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001519 }
1520
Owen Anderson825b72b2009-08-11 20:47:22 +00001521 return DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00001522}
1523
1524SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001525ARMTargetLowering::LowerFormalArguments(SDValue Chain,
1526 unsigned CallConv, bool isVarArg,
1527 const SmallVectorImpl<ISD::InputArg>
1528 &Ins,
1529 DebugLoc dl, SelectionDAG &DAG,
1530 SmallVectorImpl<SDValue> &InVals) {
1531
Bob Wilson1f595bb2009-04-17 19:07:39 +00001532 MachineFunction &MF = DAG.getMachineFunction();
1533 MachineFrameInfo *MFI = MF.getFrameInfo();
1534
Bob Wilson1f595bb2009-04-17 19:07:39 +00001535 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1536
1537 // Assign locations to all of the incoming arguments.
1538 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001539 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1540 *DAG.getContext());
1541 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001542 CCAssignFnForNode(CallConv, /* Return*/ false,
1543 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001544
1545 SmallVector<SDValue, 16> ArgValues;
1546
1547 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1548 CCValAssign &VA = ArgLocs[i];
1549
Bob Wilsondee46d72009-04-17 20:35:10 +00001550 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001551 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001552 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00001553
Bob Wilson5bafff32009-06-22 23:27:02 +00001554 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001555 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001556 // f64 and vector types are split up into multiple registers or
1557 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00001558 RegVT = MVT::i32;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001559
Owen Anderson825b72b2009-08-11 20:47:22 +00001560 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001561 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001562 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00001563 VA = ArgLocs[++i]; // skip ahead to next loc
1564 SDValue ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001565 Chain, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001566 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1567 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001568 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001569 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001570 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
1571 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001572 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001573
Bob Wilson5bafff32009-06-22 23:27:02 +00001574 } else {
1575 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001576
Owen Anderson825b72b2009-08-11 20:47:22 +00001577 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00001578 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001579 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00001580 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001581 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001582 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001583 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001584 RC = (AFI->isThumb1OnlyFunction() ?
1585 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00001586 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001587 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00001588
1589 // Transform the arguments in physical registers into virtual ones.
1590 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001591 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001592 }
1593
1594 // If this is an 8 or 16-bit value, it is really passed promoted
1595 // to 32 bits. Insert an assert[sz]ext to capture this, then
1596 // truncate to the right size.
1597 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001598 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001599 case CCValAssign::Full: break;
1600 case CCValAssign::BCvt:
1601 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1602 break;
1603 case CCValAssign::SExt:
1604 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
1605 DAG.getValueType(VA.getValVT()));
1606 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1607 break;
1608 case CCValAssign::ZExt:
1609 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
1610 DAG.getValueType(VA.getValVT()));
1611 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1612 break;
1613 }
1614
Dan Gohman98ca4f22009-08-05 01:29:28 +00001615 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001616
1617 } else { // VA.isRegLoc()
1618
1619 // sanity check
1620 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00001621 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001622
1623 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
1624 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset());
1625
Bob Wilsondee46d72009-04-17 20:35:10 +00001626 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001627 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001628 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN, NULL, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001629 }
1630 }
1631
1632 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00001633 if (isVarArg) {
1634 static const unsigned GPRArgRegs[] = {
1635 ARM::R0, ARM::R1, ARM::R2, ARM::R3
1636 };
1637
Bob Wilsondee46d72009-04-17 20:35:10 +00001638 unsigned NumGPRs = CCInfo.getFirstUnallocated
1639 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001640
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001641 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
1642 unsigned VARegSize = (4 - NumGPRs) * 4;
1643 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001644 unsigned ArgOffset = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001645 if (VARegSaveSize) {
1646 // If this function is vararg, store any remaining integer argument regs
1647 // to their spots on the stack so that they may be loaded by deferencing
1648 // the result of va_next.
1649 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001650 ArgOffset = CCInfo.getNextStackOffset();
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001651 VarArgsFrameIndex = MFI->CreateFixedObject(VARegSaveSize, ArgOffset +
1652 VARegSaveSize - VARegSize);
Dan Gohman475871a2008-07-27 21:46:04 +00001653 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001654
Dan Gohman475871a2008-07-27 21:46:04 +00001655 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001656 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001657 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001658 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001659 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001660 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00001661 RC = ARM::GPRRegisterClass;
1662
Bob Wilson998e1252009-04-20 18:36:57 +00001663 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001664 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001665 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001666 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001667 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00001668 DAG.getConstant(4, getPointerTy()));
1669 }
1670 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001671 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001672 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001673 } else
1674 // This will point to the next argument passed via stack.
1675 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset);
1676 }
1677
Dan Gohman98ca4f22009-08-05 01:29:28 +00001678 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00001679}
1680
1681/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00001682static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00001683 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001684 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00001685 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00001686 // Maybe this has already been legalized into the constant pool?
1687 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00001688 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001689 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
1690 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001691 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00001692 }
1693 }
1694 return false;
1695}
1696
David Goodwinf1daf7d2009-07-08 23:10:31 +00001697static bool isLegalCmpImmediate(unsigned C, bool isThumb1Only) {
1698 return ( isThumb1Only && (C & ~255U) == 0) ||
1699 (!isThumb1Only && ARM_AM::getSOImmVal(C) != -1);
Evan Chenga8e29892007-01-19 07:51:42 +00001700}
1701
1702/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
1703/// the given operands.
Dan Gohman475871a2008-07-27 21:46:04 +00001704static SDValue getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
David Goodwinf1daf7d2009-07-08 23:10:31 +00001705 SDValue &ARMCC, SelectionDAG &DAG, bool isThumb1Only,
Dale Johannesende064702009-02-06 21:50:26 +00001706 DebugLoc dl) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001707 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001708 unsigned C = RHSC->getZExtValue();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001709 if (!isLegalCmpImmediate(C, isThumb1Only)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001710 // Constant does not fit, try adjusting it by one?
1711 switch (CC) {
1712 default: break;
1713 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00001714 case ISD::SETGE:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001715 if (isLegalCmpImmediate(C-1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001716 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001717 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001718 }
1719 break;
1720 case ISD::SETULT:
1721 case ISD::SETUGE:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001722 if (C > 0 && isLegalCmpImmediate(C-1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001723 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001724 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001725 }
1726 break;
1727 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00001728 case ISD::SETGT:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001729 if (isLegalCmpImmediate(C+1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001730 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001731 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001732 }
1733 break;
1734 case ISD::SETULE:
1735 case ISD::SETUGT:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001736 if (C < 0xffffffff && isLegalCmpImmediate(C+1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001737 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001738 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001739 }
1740 break;
1741 }
1742 }
1743 }
1744
1745 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001746 ARMISD::NodeType CompareType;
1747 switch (CondCode) {
1748 default:
1749 CompareType = ARMISD::CMP;
1750 break;
1751 case ARMCC::EQ:
1752 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00001753 // Uses only Z Flag
1754 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001755 break;
1756 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001757 ARMCC = DAG.getConstant(CondCode, MVT::i32);
1758 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001759}
1760
1761/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001762static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Dale Johannesende064702009-02-06 21:50:26 +00001763 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001764 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00001765 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00001766 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001767 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001768 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
1769 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001770}
1771
Dan Gohman475871a2008-07-27 21:46:04 +00001772static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001773 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001774 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001775 SDValue LHS = Op.getOperand(0);
1776 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001777 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001778 SDValue TrueVal = Op.getOperand(2);
1779 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00001780 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001781
Owen Anderson825b72b2009-08-11 20:47:22 +00001782 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001783 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001784 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
David Goodwinf1daf7d2009-07-08 23:10:31 +00001785 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb1Only(), dl);
Dale Johannesende064702009-02-06 21:50:26 +00001786 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001787 }
1788
1789 ARMCC::CondCodes CondCode, CondCode2;
1790 if (FPCCToARMCC(CC, CondCode, CondCode2))
1791 std::swap(TrueVal, FalseVal);
1792
Owen Anderson825b72b2009-08-11 20:47:22 +00001793 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1794 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001795 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
1796 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00001797 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001798 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001799 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001800 // FIXME: Needs another CMP because flag can have but one use.
Dale Johannesende064702009-02-06 21:50:26 +00001801 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001802 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Dale Johannesende064702009-02-06 21:50:26 +00001803 Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00001804 }
1805 return Result;
1806}
1807
Dan Gohman475871a2008-07-27 21:46:04 +00001808static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001809 const ARMSubtarget *ST) {
Dan Gohman475871a2008-07-27 21:46:04 +00001810 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001811 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001812 SDValue LHS = Op.getOperand(2);
1813 SDValue RHS = Op.getOperand(3);
1814 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00001815 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001816
Owen Anderson825b72b2009-08-11 20:47:22 +00001817 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001818 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001819 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
David Goodwinf1daf7d2009-07-08 23:10:31 +00001820 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb1Only(), dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001821 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Dale Johannesende064702009-02-06 21:50:26 +00001822 Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001823 }
1824
Owen Anderson825b72b2009-08-11 20:47:22 +00001825 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Chenga8e29892007-01-19 07:51:42 +00001826 ARMCC::CondCodes CondCode, CondCode2;
1827 if (FPCCToARMCC(CC, CondCode, CondCode2))
1828 // Swap the LHS/RHS of the comparison if needed.
1829 std::swap(LHS, RHS);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001830
Dale Johannesende064702009-02-06 21:50:26 +00001831 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001832 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1833 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
1834 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001835 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00001836 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001837 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001838 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001839 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00001840 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001841 }
1842 return Res;
1843}
1844
Dan Gohman475871a2008-07-27 21:46:04 +00001845SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) {
1846 SDValue Chain = Op.getOperand(0);
1847 SDValue Table = Op.getOperand(1);
1848 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001849 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001850
Owen Andersone50ed302009-08-10 22:56:29 +00001851 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00001852 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
1853 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00001854 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00001855 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00001856 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00001857 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
1858 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00001859 if (Subtarget->isThumb2()) {
1860 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
1861 // which does another jump to the destination. This also makes it easier
1862 // to translate it to TBB / TBH later.
1863 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00001864 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00001865 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001866 }
Evan Cheng66ac5312009-07-25 00:33:29 +00001867 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001868 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr, NULL, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00001869 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001870 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00001871 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001872 } else {
1873 Addr = DAG.getLoad(PTy, dl, Chain, Addr, NULL, 0);
1874 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00001875 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001876 }
Evan Chenga8e29892007-01-19 07:51:42 +00001877}
1878
Dan Gohman475871a2008-07-27 21:46:04 +00001879static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
Dale Johannesende064702009-02-06 21:50:26 +00001880 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001881 unsigned Opc =
1882 Op.getOpcode() == ISD::FP_TO_SINT ? ARMISD::FTOSI : ARMISD::FTOUI;
Owen Anderson825b72b2009-08-11 20:47:22 +00001883 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
1884 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001885}
1886
Dan Gohman475871a2008-07-27 21:46:04 +00001887static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001888 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001889 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001890 unsigned Opc =
1891 Op.getOpcode() == ISD::SINT_TO_FP ? ARMISD::SITOF : ARMISD::UITOF;
1892
Owen Anderson825b72b2009-08-11 20:47:22 +00001893 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
Dale Johannesende064702009-02-06 21:50:26 +00001894 return DAG.getNode(Opc, dl, VT, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001895}
1896
Dan Gohman475871a2008-07-27 21:46:04 +00001897static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00001898 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00001899 SDValue Tmp0 = Op.getOperand(0);
1900 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00001901 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001902 EVT VT = Op.getValueType();
1903 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001904 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
1905 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001906 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
1907 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001908 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001909}
1910
Jim Grosbach0e0da732009-05-12 23:59:14 +00001911SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
1912 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1913 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00001914 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001915 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
1916 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00001917 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00001918 ? ARM::R7 : ARM::R11;
1919 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
1920 while (Depth--)
1921 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
1922 return FrameAddr;
1923}
1924
Dan Gohman475871a2008-07-27 21:46:04 +00001925SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00001926ARMTargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Dan Gohman475871a2008-07-27 21:46:04 +00001927 SDValue Chain,
1928 SDValue Dst, SDValue Src,
1929 SDValue Size, unsigned Align,
Dan Gohman707e0182008-04-12 04:36:06 +00001930 bool AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00001931 const Value *DstSV, uint64_t DstSVOff,
1932 const Value *SrcSV, uint64_t SrcSVOff){
Evan Cheng4102eb52007-10-22 22:11:27 +00001933 // Do repeated 4-byte loads and stores. To be improved.
Dan Gohman707e0182008-04-12 04:36:06 +00001934 // This requires 4-byte alignment.
1935 if ((Align & 3) != 0)
Dan Gohman475871a2008-07-27 21:46:04 +00001936 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001937 // This requires the copy size to be a constant, preferrably
1938 // within a subtarget-specific limit.
1939 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
1940 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00001941 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001942 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001943 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00001944 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001945
1946 unsigned BytesLeft = SizeVal & 3;
1947 unsigned NumMemOps = SizeVal >> 2;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001948 unsigned EmittedNumMemOps = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001949 EVT VT = MVT::i32;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001950 unsigned VTSize = 4;
Evan Cheng4102eb52007-10-22 22:11:27 +00001951 unsigned i = 0;
Evan Chenge5e7ce42007-05-18 01:19:57 +00001952 const unsigned MAX_LOADS_IN_LDM = 6;
Dan Gohman475871a2008-07-27 21:46:04 +00001953 SDValue TFOps[MAX_LOADS_IN_LDM];
1954 SDValue Loads[MAX_LOADS_IN_LDM];
Dan Gohman1f13c682008-04-28 17:15:20 +00001955 uint64_t SrcOff = 0, DstOff = 0;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001956
Evan Cheng4102eb52007-10-22 22:11:27 +00001957 // Emit up to MAX_LOADS_IN_LDM loads, then a TokenFactor barrier, then the
1958 // same number of stores. The loads and stores will get combined into
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001959 // ldm/stm later on.
Evan Cheng4102eb52007-10-22 22:11:27 +00001960 while (EmittedNumMemOps < NumMemOps) {
1961 for (i = 0;
1962 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00001963 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00001964 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
1965 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001966 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001967 TFOps[i] = Loads[i].getValue(1);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001968 SrcOff += VTSize;
1969 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001970 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001971
Evan Cheng4102eb52007-10-22 22:11:27 +00001972 for (i = 0;
1973 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00001974 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00001975 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
1976 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001977 DstSV, DstSVOff + DstOff);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001978 DstOff += VTSize;
1979 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001980 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00001981
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001982 EmittedNumMemOps += i;
1983 }
1984
Bob Wilson2dc4f542009-03-20 22:42:55 +00001985 if (BytesLeft == 0)
Evan Cheng4102eb52007-10-22 22:11:27 +00001986 return Chain;
1987
1988 // Issue loads / stores for the trailing (1 - 3) bytes.
1989 unsigned BytesLeftSave = BytesLeft;
1990 i = 0;
1991 while (BytesLeft) {
1992 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001993 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00001994 VTSize = 2;
1995 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00001996 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00001997 VTSize = 1;
1998 }
1999
Dale Johannesen0f502f62009-02-03 22:26:09 +00002000 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002001 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2002 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00002003 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00002004 TFOps[i] = Loads[i].getValue(1);
2005 ++i;
2006 SrcOff += VTSize;
2007 BytesLeft -= VTSize;
2008 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002009 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002010
2011 i = 0;
2012 BytesLeft = BytesLeftSave;
2013 while (BytesLeft) {
2014 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002015 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002016 VTSize = 2;
2017 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002018 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002019 VTSize = 1;
2020 }
2021
Dale Johannesen0f502f62009-02-03 22:26:09 +00002022 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00002023 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2024 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00002025 DstSV, DstSVOff + DstOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00002026 ++i;
2027 DstOff += VTSize;
2028 BytesLeft -= VTSize;
2029 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002030 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002031}
2032
Duncan Sands1607f052008-12-01 11:39:25 +00002033static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00002034 SDValue Op = N->getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +00002035 DebugLoc dl = N->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002036 if (N->getValueType(0) == MVT::f64) {
Evan Chengc7c77292008-11-04 19:57:48 +00002037 // Turn i64->f64 into FMDRR.
Owen Anderson825b72b2009-08-11 20:47:22 +00002038 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2039 DAG.getConstant(0, MVT::i32));
2040 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2041 DAG.getConstant(1, MVT::i32));
2042 return DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
Evan Chengc7c77292008-11-04 19:57:48 +00002043 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002044
Evan Chengc7c77292008-11-04 19:57:48 +00002045 // Turn f64->i64 into FMRRD.
Bob Wilson2dc4f542009-03-20 22:42:55 +00002046 SDValue Cvt = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002047 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002048
Chris Lattner27a6c732007-11-24 07:07:01 +00002049 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002050 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
Chris Lattner27a6c732007-11-24 07:07:01 +00002051}
2052
Bob Wilson5bafff32009-06-22 23:27:02 +00002053/// getZeroVector - Returns a vector of specified type with all zero elements.
2054///
Owen Andersone50ed302009-08-10 22:56:29 +00002055static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002056 assert(VT.isVector() && "Expected a vector type");
2057
2058 // Zero vectors are used to represent vector negation and in those cases
2059 // will be implemented with the NEON VNEG instruction. However, VNEG does
2060 // not support i64 elements, so sometimes the zero vectors will need to be
2061 // explicitly constructed. For those cases, and potentially other uses in
2062 // the future, always build zero vectors as <4 x i32> or <2 x i32> bitcasted
2063 // to their dest type. This ensures they get CSE'd.
2064 SDValue Vec;
Owen Anderson825b72b2009-08-11 20:47:22 +00002065 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002066 if (VT.getSizeInBits() == 64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002067 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Bob Wilson5bafff32009-06-22 23:27:02 +00002068 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002069 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bob Wilson5bafff32009-06-22 23:27:02 +00002070
2071 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2072}
2073
2074/// getOnesVector - Returns a vector of specified type with all bits set.
2075///
Owen Andersone50ed302009-08-10 22:56:29 +00002076static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002077 assert(VT.isVector() && "Expected a vector type");
2078
2079 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2080 // type. This ensures they get CSE'd.
2081 SDValue Vec;
Owen Anderson825b72b2009-08-11 20:47:22 +00002082 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002083 if (VT.getSizeInBits() == 64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002084 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Bob Wilson5bafff32009-06-22 23:27:02 +00002085 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002086 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bob Wilson5bafff32009-06-22 23:27:02 +00002087
2088 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2089}
2090
2091static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2092 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002093 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002094 DebugLoc dl = N->getDebugLoc();
2095
2096 // Lower vector shifts on NEON to use VSHL.
2097 if (VT.isVector()) {
2098 assert(ST->hasNEON() && "unexpected vector shift");
2099
2100 // Left shifts translate directly to the vshiftu intrinsic.
2101 if (N->getOpcode() == ISD::SHL)
2102 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002103 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002104 N->getOperand(0), N->getOperand(1));
2105
2106 assert((N->getOpcode() == ISD::SRA ||
2107 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2108
2109 // NEON uses the same intrinsics for both left and right shifts. For
2110 // right shifts, the shift amounts are negative, so negate the vector of
2111 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002112 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002113 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2114 getZeroVector(ShiftVT, DAG, dl),
2115 N->getOperand(1));
2116 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2117 Intrinsic::arm_neon_vshifts :
2118 Intrinsic::arm_neon_vshiftu);
2119 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002120 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002121 N->getOperand(0), NegatedCount);
2122 }
2123
Owen Anderson825b72b2009-08-11 20:47:22 +00002124 assert(VT == MVT::i64 &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002125 (N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
2126 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002127
Chris Lattner27a6c732007-11-24 07:07:01 +00002128 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2129 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002130 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002131 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002132
Chris Lattner27a6c732007-11-24 07:07:01 +00002133 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002134 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002135
Chris Lattner27a6c732007-11-24 07:07:01 +00002136 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002137 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2138 DAG.getConstant(0, MVT::i32));
2139 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2140 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002141
Chris Lattner27a6c732007-11-24 07:07:01 +00002142 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2143 // captures the result into a carry flag.
2144 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002145 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002146
Chris Lattner27a6c732007-11-24 07:07:01 +00002147 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002148 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002149
Chris Lattner27a6c732007-11-24 07:07:01 +00002150 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002151 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002152}
2153
Bob Wilson5bafff32009-06-22 23:27:02 +00002154static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2155 SDValue TmpOp0, TmpOp1;
2156 bool Invert = false;
2157 bool Swap = false;
2158 unsigned Opc = 0;
2159
2160 SDValue Op0 = Op.getOperand(0);
2161 SDValue Op1 = Op.getOperand(1);
2162 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002163 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002164 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2165 DebugLoc dl = Op.getDebugLoc();
2166
2167 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2168 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002169 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002170 case ISD::SETUNE:
2171 case ISD::SETNE: Invert = true; // Fallthrough
2172 case ISD::SETOEQ:
2173 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2174 case ISD::SETOLT:
2175 case ISD::SETLT: Swap = true; // Fallthrough
2176 case ISD::SETOGT:
2177 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2178 case ISD::SETOLE:
2179 case ISD::SETLE: Swap = true; // Fallthrough
2180 case ISD::SETOGE:
2181 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2182 case ISD::SETUGE: Swap = true; // Fallthrough
2183 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2184 case ISD::SETUGT: Swap = true; // Fallthrough
2185 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2186 case ISD::SETUEQ: Invert = true; // Fallthrough
2187 case ISD::SETONE:
2188 // Expand this to (OLT | OGT).
2189 TmpOp0 = Op0;
2190 TmpOp1 = Op1;
2191 Opc = ISD::OR;
2192 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2193 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2194 break;
2195 case ISD::SETUO: Invert = true; // Fallthrough
2196 case ISD::SETO:
2197 // Expand this to (OLT | OGE).
2198 TmpOp0 = Op0;
2199 TmpOp1 = Op1;
2200 Opc = ISD::OR;
2201 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2202 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2203 break;
2204 }
2205 } else {
2206 // Integer comparisons.
2207 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002208 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002209 case ISD::SETNE: Invert = true;
2210 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2211 case ISD::SETLT: Swap = true;
2212 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2213 case ISD::SETLE: Swap = true;
2214 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2215 case ISD::SETULT: Swap = true;
2216 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2217 case ISD::SETULE: Swap = true;
2218 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2219 }
2220
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002221 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002222 if (Opc == ARMISD::VCEQ) {
2223
2224 SDValue AndOp;
2225 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2226 AndOp = Op0;
2227 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2228 AndOp = Op1;
2229
2230 // Ignore bitconvert.
2231 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2232 AndOp = AndOp.getOperand(0);
2233
2234 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2235 Opc = ARMISD::VTST;
2236 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2237 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2238 Invert = !Invert;
2239 }
2240 }
2241 }
2242
2243 if (Swap)
2244 std::swap(Op0, Op1);
2245
2246 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2247
2248 if (Invert)
2249 Result = DAG.getNOT(dl, Result, VT);
2250
2251 return Result;
2252}
2253
2254/// isVMOVSplat - Check if the specified splat value corresponds to an immediate
2255/// VMOV instruction, and if so, return the constant being splatted.
2256static SDValue isVMOVSplat(uint64_t SplatBits, uint64_t SplatUndef,
2257 unsigned SplatBitSize, SelectionDAG &DAG) {
2258 switch (SplatBitSize) {
2259 case 8:
2260 // Any 1-byte value is OK.
2261 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Owen Anderson825b72b2009-08-11 20:47:22 +00002262 return DAG.getTargetConstant(SplatBits, MVT::i8);
Bob Wilson5bafff32009-06-22 23:27:02 +00002263
2264 case 16:
2265 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
2266 if ((SplatBits & ~0xff) == 0 ||
2267 (SplatBits & ~0xff00) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002268 return DAG.getTargetConstant(SplatBits, MVT::i16);
Bob Wilson5bafff32009-06-22 23:27:02 +00002269 break;
2270
2271 case 32:
2272 // NEON's 32-bit VMOV supports splat values where:
2273 // * only one byte is nonzero, or
2274 // * the least significant byte is 0xff and the second byte is nonzero, or
2275 // * the least significant 2 bytes are 0xff and the third is nonzero.
2276 if ((SplatBits & ~0xff) == 0 ||
2277 (SplatBits & ~0xff00) == 0 ||
2278 (SplatBits & ~0xff0000) == 0 ||
2279 (SplatBits & ~0xff000000) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002280 return DAG.getTargetConstant(SplatBits, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002281
2282 if ((SplatBits & ~0xffff) == 0 &&
2283 ((SplatBits | SplatUndef) & 0xff) == 0xff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002284 return DAG.getTargetConstant(SplatBits | 0xff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002285
2286 if ((SplatBits & ~0xffffff) == 0 &&
2287 ((SplatBits | SplatUndef) & 0xffff) == 0xffff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002288 return DAG.getTargetConstant(SplatBits | 0xffff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002289
2290 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2291 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2292 // VMOV.I32. A (very) minor optimization would be to replicate the value
2293 // and fall through here to test for a valid 64-bit splat. But, then the
2294 // caller would also need to check and handle the change in size.
2295 break;
2296
2297 case 64: {
2298 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
2299 uint64_t BitMask = 0xff;
2300 uint64_t Val = 0;
2301 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
2302 if (((SplatBits | SplatUndef) & BitMask) == BitMask)
2303 Val |= BitMask;
2304 else if ((SplatBits & BitMask) != 0)
2305 return SDValue();
2306 BitMask <<= 8;
2307 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002308 return DAG.getTargetConstant(Val, MVT::i64);
Bob Wilson5bafff32009-06-22 23:27:02 +00002309 }
2310
2311 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002312 llvm_unreachable("unexpected size for isVMOVSplat");
Bob Wilson5bafff32009-06-22 23:27:02 +00002313 break;
2314 }
2315
2316 return SDValue();
2317}
2318
2319/// getVMOVImm - If this is a build_vector of constants which can be
2320/// formed by using a VMOV instruction of the specified element size,
2321/// return the constant being splatted. The ByteSize field indicates the
2322/// number of bytes of each element [1248].
2323SDValue ARM::getVMOVImm(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
2324 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N);
2325 APInt SplatBits, SplatUndef;
2326 unsigned SplatBitSize;
2327 bool HasAnyUndefs;
2328 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2329 HasAnyUndefs, ByteSize * 8))
2330 return SDValue();
2331
2332 if (SplatBitSize > ByteSize * 8)
2333 return SDValue();
2334
2335 return isVMOVSplat(SplatBits.getZExtValue(), SplatUndef.getZExtValue(),
2336 SplatBitSize, DAG);
2337}
2338
Bob Wilson8bb9e482009-07-26 00:39:34 +00002339/// isVREVMask - Check if a vector shuffle corresponds to a VREV
2340/// instruction with the specified blocksize. (The order of the elements
2341/// within each block of the vector is reversed.)
Bob Wilsond8e17572009-08-12 22:31:50 +00002342static bool isVREVMask(ShuffleVectorSDNode *N, unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00002343 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
2344 "Only possible block sizes for VREV are: 16, 32, 64");
2345
Owen Andersone50ed302009-08-10 22:56:29 +00002346 EVT VT = N->getValueType(0);
Bob Wilson8bb9e482009-07-26 00:39:34 +00002347 unsigned NumElts = VT.getVectorNumElements();
2348 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2349 unsigned BlockElts = N->getMaskElt(0) + 1;
2350
2351 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
2352 return false;
2353
2354 for (unsigned i = 0; i < NumElts; ++i) {
2355 if ((unsigned) N->getMaskElt(i) !=
2356 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
2357 return false;
2358 }
2359
2360 return true;
2361}
2362
Owen Andersone50ed302009-08-10 22:56:29 +00002363static SDValue BuildSplat(SDValue Val, EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002364 // Canonicalize all-zeros and all-ones vectors.
Bob Wilsond06791f2009-08-13 01:57:47 +00002365 ConstantSDNode *ConstVal = cast<ConstantSDNode>(Val.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002366 if (ConstVal->isNullValue())
2367 return getZeroVector(VT, DAG, dl);
2368 if (ConstVal->isAllOnesValue())
2369 return getOnesVector(VT, DAG, dl);
2370
Owen Andersone50ed302009-08-10 22:56:29 +00002371 EVT CanonicalVT;
Bob Wilson5bafff32009-06-22 23:27:02 +00002372 if (VT.is64BitVector()) {
2373 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002374 case 8: CanonicalVT = MVT::v8i8; break;
2375 case 16: CanonicalVT = MVT::v4i16; break;
2376 case 32: CanonicalVT = MVT::v2i32; break;
2377 case 64: CanonicalVT = MVT::v1i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002378 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002379 }
2380 } else {
2381 assert(VT.is128BitVector() && "unknown splat vector size");
2382 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002383 case 8: CanonicalVT = MVT::v16i8; break;
2384 case 16: CanonicalVT = MVT::v8i16; break;
2385 case 32: CanonicalVT = MVT::v4i32; break;
2386 case 64: CanonicalVT = MVT::v2i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002387 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002388 }
2389 }
2390
2391 // Build a canonical splat for this value.
2392 SmallVector<SDValue, 8> Ops;
2393 Ops.assign(CanonicalVT.getVectorNumElements(), Val);
2394 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, &Ops[0],
2395 Ops.size());
2396 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Res);
2397}
2398
2399// If this is a case we can't handle, return null and let the default
2400// expansion code take care of it.
2401static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00002402 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002403 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002404 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002405
2406 APInt SplatBits, SplatUndef;
2407 unsigned SplatBitSize;
2408 bool HasAnyUndefs;
2409 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
2410 SDValue Val = isVMOVSplat(SplatBits.getZExtValue(),
2411 SplatUndef.getZExtValue(), SplatBitSize, DAG);
2412 if (Val.getNode())
Bob Wilsoncf661e22009-07-30 00:31:25 +00002413 return BuildSplat(Val, VT, DAG, dl);
2414 }
2415
2416 // If there are only 2 elements in a 128-bit vector, insert them into an
2417 // undef vector. This handles the common case for 128-bit vector argument
2418 // passing, where the insertions should be translated to subreg accesses
2419 // with no real instructions.
2420 if (VT.is128BitVector() && Op.getNumOperands() == 2) {
2421 SDValue Val = DAG.getUNDEF(VT);
2422 SDValue Op0 = Op.getOperand(0);
2423 SDValue Op1 = Op.getOperand(1);
2424 if (Op0.getOpcode() != ISD::UNDEF)
2425 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op0,
2426 DAG.getIntPtrConstant(0));
2427 if (Op1.getOpcode() != ISD::UNDEF)
2428 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op1,
2429 DAG.getIntPtrConstant(1));
2430 return Val;
Bob Wilson5bafff32009-06-22 23:27:02 +00002431 }
2432
2433 return SDValue();
2434}
2435
2436static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00002437 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Bob Wilsond8e17572009-08-12 22:31:50 +00002438 DebugLoc dl = Op.getDebugLoc();
2439 EVT VT = Op.getValueType();
2440
Bob Wilson28865062009-08-13 02:13:04 +00002441 // Convert shuffles that are directly supported on NEON to target-specific
2442 // DAG nodes, instead of keeping them as shuffles and matching them again
2443 // during code selection. This is more efficient and avoids the possibility
2444 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00002445 // FIXME: floating-point vectors should be canonicalized to integer vectors
2446 // of the same time so that they get CSEd properly.
Bob Wilsond8e17572009-08-12 22:31:50 +00002447 if (isVREVMask(SVN, 64))
2448 return DAG.getNode(ARMISD::VREV64, dl, VT, SVN->getOperand(0));
2449 if (isVREVMask(SVN, 32))
2450 return DAG.getNode(ARMISD::VREV32, dl, VT, SVN->getOperand(0));
2451 if (isVREVMask(SVN, 16))
2452 return DAG.getNode(ARMISD::VREV16, dl, VT, SVN->getOperand(0));
2453
Bob Wilson5bafff32009-06-22 23:27:02 +00002454 return Op;
2455}
2456
2457static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
2458 return Op;
2459}
2460
2461static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002462 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002463 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002464 assert((VT == MVT::i8 || VT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00002465 "unexpected type for custom-lowering vector extract");
2466 SDValue Vec = Op.getOperand(0);
2467 SDValue Lane = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002468 Op = DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
2469 Op = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Op, DAG.getValueType(VT));
Bob Wilson5bafff32009-06-22 23:27:02 +00002470 return DAG.getNode(ISD::TRUNCATE, dl, VT, Op);
2471}
2472
Bob Wilsona6d65862009-08-03 20:36:38 +00002473static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
2474 // The only time a CONCAT_VECTORS operation can have legal types is when
2475 // two 64-bit vectors are concatenated to a 128-bit vector.
2476 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
2477 "unexpected CONCAT_VECTORS");
2478 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002479 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00002480 SDValue Op0 = Op.getOperand(0);
2481 SDValue Op1 = Op.getOperand(1);
2482 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00002483 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
2484 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00002485 DAG.getIntPtrConstant(0));
2486 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00002487 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
2488 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00002489 DAG.getIntPtrConstant(1));
2490 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00002491}
2492
Dan Gohman475871a2008-07-27 21:46:04 +00002493SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00002494 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002495 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00002496 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002497 case ISD::GlobalAddress:
2498 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
2499 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002500 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00002501 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG, Subtarget);
2502 case ISD::BR_CC: return LowerBR_CC(Op, DAG, Subtarget);
2503 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Evan Cheng86198642009-08-07 00:34:42 +00002504 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00002505 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
2506 case ISD::SINT_TO_FP:
2507 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
2508 case ISD::FP_TO_SINT:
2509 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
2510 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00002511 case ISD::RETURNADDR: break;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002512 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002513 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Bob Wilsonb36ec862009-08-06 18:47:44 +00002514 case ISD::INTRINSIC_VOID:
Bob Wilsona599bff2009-08-04 00:36:16 +00002515 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002516 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00002517 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00002518 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00002519 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00002520 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
2521 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
2522 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
2523 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
2524 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
2525 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00002526 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00002527 }
Dan Gohman475871a2008-07-27 21:46:04 +00002528 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00002529}
2530
Duncan Sands1607f052008-12-01 11:39:25 +00002531/// ReplaceNodeResults - Replace the results of node with an illegal result
2532/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00002533void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
2534 SmallVectorImpl<SDValue>&Results,
2535 SelectionDAG &DAG) {
Chris Lattner27a6c732007-11-24 07:07:01 +00002536 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00002537 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002538 llvm_unreachable("Don't know how to custom expand this!");
Duncan Sands1607f052008-12-01 11:39:25 +00002539 return;
2540 case ISD::BIT_CONVERT:
2541 Results.push_back(ExpandBIT_CONVERT(N, DAG));
2542 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00002543 case ISD::SRL:
Duncan Sands1607f052008-12-01 11:39:25 +00002544 case ISD::SRA: {
Bob Wilson5bafff32009-06-22 23:27:02 +00002545 SDValue Res = LowerShift(N, DAG, Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00002546 if (Res.getNode())
2547 Results.push_back(Res);
2548 return;
2549 }
Chris Lattner27a6c732007-11-24 07:07:01 +00002550 }
2551}
Chris Lattner27a6c732007-11-24 07:07:01 +00002552
Evan Chenga8e29892007-01-19 07:51:42 +00002553//===----------------------------------------------------------------------===//
2554// ARM Scheduler Hooks
2555//===----------------------------------------------------------------------===//
2556
2557MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00002558ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00002559 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002560 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00002561 DebugLoc dl = MI->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002562 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00002563 default:
2564 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng007ea272009-08-12 05:17:19 +00002565 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00002566 // To "insert" a SELECT_CC instruction, we actually have to insert the
2567 // diamond control-flow pattern. The incoming instruction knows the
2568 // destination vreg to set, the condition code register to branch on, the
2569 // true/false values to select between, and a branch opcode to use.
2570 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002571 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00002572 ++It;
2573
2574 // thisMBB:
2575 // ...
2576 // TrueVal = ...
2577 // cmpTY ccX, r1, r2
2578 // bCC copy1MBB
2579 // fallthrough --> copy0MBB
2580 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002581 MachineFunction *F = BB->getParent();
2582 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
2583 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesenb6728402009-02-13 02:25:56 +00002584 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00002585 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002586 F->insert(It, copy0MBB);
2587 F->insert(It, sinkMBB);
Evan Chenga8e29892007-01-19 07:51:42 +00002588 // Update machine-CFG edges by first adding all successors of the current
2589 // block to the new block which will contain the Phi node for the select.
2590 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
2591 e = BB->succ_end(); i != e; ++i)
2592 sinkMBB->addSuccessor(*i);
2593 // Next, remove all successors of the current block, and add the true
2594 // and fallthrough blocks as its successors.
2595 while(!BB->succ_empty())
2596 BB->removeSuccessor(BB->succ_begin());
2597 BB->addSuccessor(copy0MBB);
2598 BB->addSuccessor(sinkMBB);
2599
2600 // copy0MBB:
2601 // %FalseValue = ...
2602 // # fallthrough to sinkMBB
2603 BB = copy0MBB;
2604
2605 // Update machine-CFG edges
2606 BB->addSuccessor(sinkMBB);
2607
2608 // sinkMBB:
2609 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
2610 // ...
2611 BB = sinkMBB;
Dale Johannesenb6728402009-02-13 02:25:56 +00002612 BuildMI(BB, dl, TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00002613 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
2614 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
2615
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002616 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00002617 return BB;
2618 }
Evan Cheng86198642009-08-07 00:34:42 +00002619
2620 case ARM::tANDsp:
2621 case ARM::tADDspr_:
2622 case ARM::tSUBspi_:
2623 case ARM::t2SUBrSPi_:
2624 case ARM::t2SUBrSPi12_:
2625 case ARM::t2SUBrSPs_: {
2626 MachineFunction *MF = BB->getParent();
2627 unsigned DstReg = MI->getOperand(0).getReg();
2628 unsigned SrcReg = MI->getOperand(1).getReg();
2629 bool DstIsDead = MI->getOperand(0).isDead();
2630 bool SrcIsKill = MI->getOperand(1).isKill();
2631
2632 if (SrcReg != ARM::SP) {
2633 // Copy the source to SP from virtual register.
2634 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
2635 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
2636 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
2637 BuildMI(BB, dl, TII->get(CopyOpc), ARM::SP)
2638 .addReg(SrcReg, getKillRegState(SrcIsKill));
2639 }
2640
2641 unsigned OpOpc = 0;
2642 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
2643 switch (MI->getOpcode()) {
2644 default:
2645 llvm_unreachable("Unexpected pseudo instruction!");
2646 case ARM::tANDsp:
2647 OpOpc = ARM::tAND;
2648 NeedPred = true;
2649 break;
2650 case ARM::tADDspr_:
2651 OpOpc = ARM::tADDspr;
2652 break;
2653 case ARM::tSUBspi_:
2654 OpOpc = ARM::tSUBspi;
2655 break;
2656 case ARM::t2SUBrSPi_:
2657 OpOpc = ARM::t2SUBrSPi;
2658 NeedPred = true; NeedCC = true;
2659 break;
2660 case ARM::t2SUBrSPi12_:
2661 OpOpc = ARM::t2SUBrSPi12;
2662 NeedPred = true;
2663 break;
2664 case ARM::t2SUBrSPs_:
2665 OpOpc = ARM::t2SUBrSPs;
2666 NeedPred = true; NeedCC = true; NeedOp3 = true;
2667 break;
2668 }
2669 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(OpOpc), ARM::SP);
2670 if (OpOpc == ARM::tAND)
2671 AddDefaultT1CC(MIB);
2672 MIB.addReg(ARM::SP);
2673 MIB.addOperand(MI->getOperand(2));
2674 if (NeedOp3)
2675 MIB.addOperand(MI->getOperand(3));
2676 if (NeedPred)
2677 AddDefaultPred(MIB);
2678 if (NeedCC)
2679 AddDefaultCC(MIB);
2680
2681 // Copy the result from SP to virtual register.
2682 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
2683 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
2684 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
2685 BuildMI(BB, dl, TII->get(CopyOpc))
2686 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
2687 .addReg(ARM::SP);
2688 MF->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
2689 return BB;
2690 }
Evan Chenga8e29892007-01-19 07:51:42 +00002691 }
2692}
2693
2694//===----------------------------------------------------------------------===//
2695// ARM Optimization Hooks
2696//===----------------------------------------------------------------------===//
2697
Chris Lattnerd1980a52009-03-12 06:52:53 +00002698static
2699SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
2700 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00002701 SelectionDAG &DAG = DCI.DAG;
2702 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00002703 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00002704 unsigned Opc = N->getOpcode();
2705 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
2706 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
2707 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
2708 ISD::CondCode CC = ISD::SETCC_INVALID;
2709
2710 if (isSlctCC) {
2711 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
2712 } else {
2713 SDValue CCOp = Slct.getOperand(0);
2714 if (CCOp.getOpcode() == ISD::SETCC)
2715 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
2716 }
2717
2718 bool DoXform = false;
2719 bool InvCC = false;
2720 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
2721 "Bad input!");
2722
2723 if (LHS.getOpcode() == ISD::Constant &&
2724 cast<ConstantSDNode>(LHS)->isNullValue()) {
2725 DoXform = true;
2726 } else if (CC != ISD::SETCC_INVALID &&
2727 RHS.getOpcode() == ISD::Constant &&
2728 cast<ConstantSDNode>(RHS)->isNullValue()) {
2729 std::swap(LHS, RHS);
2730 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002731 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00002732 Op0.getOperand(0).getValueType();
2733 bool isInt = OpVT.isInteger();
2734 CC = ISD::getSetCCInverse(CC, isInt);
2735
2736 if (!TLI.isCondCodeLegal(CC, OpVT))
2737 return SDValue(); // Inverse operator isn't legal.
2738
2739 DoXform = true;
2740 InvCC = true;
2741 }
2742
2743 if (DoXform) {
2744 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
2745 if (isSlctCC)
2746 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
2747 Slct.getOperand(0), Slct.getOperand(1), CC);
2748 SDValue CCOp = Slct.getOperand(0);
2749 if (InvCC)
2750 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
2751 CCOp.getOperand(0), CCOp.getOperand(1), CC);
2752 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
2753 CCOp, OtherOp, Result);
2754 }
2755 return SDValue();
2756}
2757
2758/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
2759static SDValue PerformADDCombine(SDNode *N,
2760 TargetLowering::DAGCombinerInfo &DCI) {
2761 // added by evan in r37685 with no testcase.
2762 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002763
Chris Lattnerd1980a52009-03-12 06:52:53 +00002764 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
2765 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
2766 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
2767 if (Result.getNode()) return Result;
2768 }
2769 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
2770 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
2771 if (Result.getNode()) return Result;
2772 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002773
Chris Lattnerd1980a52009-03-12 06:52:53 +00002774 return SDValue();
2775}
2776
2777/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
2778static SDValue PerformSUBCombine(SDNode *N,
2779 TargetLowering::DAGCombinerInfo &DCI) {
2780 // added by evan in r37685 with no testcase.
2781 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002782
Chris Lattnerd1980a52009-03-12 06:52:53 +00002783 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
2784 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
2785 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
2786 if (Result.getNode()) return Result;
2787 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002788
Chris Lattnerd1980a52009-03-12 06:52:53 +00002789 return SDValue();
2790}
2791
2792
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002793/// PerformFMRRDCombine - Target-specific dag combine xforms for ARMISD::FMRRD.
Bob Wilson2dc4f542009-03-20 22:42:55 +00002794static SDValue PerformFMRRDCombine(SDNode *N,
2795 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002796 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00002797 SDValue InDouble = N->getOperand(0);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002798 if (InDouble.getOpcode() == ARMISD::FMDRR)
2799 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00002800 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002801}
2802
Bob Wilson5bafff32009-06-22 23:27:02 +00002803/// getVShiftImm - Check if this is a valid build_vector for the immediate
2804/// operand of a vector shift operation, where all the elements of the
2805/// build_vector must have the same constant integer value.
2806static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
2807 // Ignore bit_converts.
2808 while (Op.getOpcode() == ISD::BIT_CONVERT)
2809 Op = Op.getOperand(0);
2810 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
2811 APInt SplatBits, SplatUndef;
2812 unsigned SplatBitSize;
2813 bool HasAnyUndefs;
2814 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2815 HasAnyUndefs, ElementBits) ||
2816 SplatBitSize > ElementBits)
2817 return false;
2818 Cnt = SplatBits.getSExtValue();
2819 return true;
2820}
2821
2822/// isVShiftLImm - Check if this is a valid build_vector for the immediate
2823/// operand of a vector shift left operation. That value must be in the range:
2824/// 0 <= Value < ElementBits for a left shift; or
2825/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00002826static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002827 assert(VT.isVector() && "vector shift count is not a vector type");
2828 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
2829 if (! getVShiftImm(Op, ElementBits, Cnt))
2830 return false;
2831 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
2832}
2833
2834/// isVShiftRImm - Check if this is a valid build_vector for the immediate
2835/// operand of a vector shift right operation. For a shift opcode, the value
2836/// is positive, but for an intrinsic the value count must be negative. The
2837/// absolute value must be in the range:
2838/// 1 <= |Value| <= ElementBits for a right shift; or
2839/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00002840static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00002841 int64_t &Cnt) {
2842 assert(VT.isVector() && "vector shift count is not a vector type");
2843 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
2844 if (! getVShiftImm(Op, ElementBits, Cnt))
2845 return false;
2846 if (isIntrinsic)
2847 Cnt = -Cnt;
2848 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
2849}
2850
2851/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
2852static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
2853 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
2854 switch (IntNo) {
2855 default:
2856 // Don't do anything for most intrinsics.
2857 break;
2858
2859 // Vector shifts: check for immediate versions and lower them.
2860 // Note: This is done during DAG combining instead of DAG legalizing because
2861 // the build_vectors for 64-bit vector element shift counts are generally
2862 // not legal, and it is hard to see their values after they get legalized to
2863 // loads from a constant pool.
2864 case Intrinsic::arm_neon_vshifts:
2865 case Intrinsic::arm_neon_vshiftu:
2866 case Intrinsic::arm_neon_vshiftls:
2867 case Intrinsic::arm_neon_vshiftlu:
2868 case Intrinsic::arm_neon_vshiftn:
2869 case Intrinsic::arm_neon_vrshifts:
2870 case Intrinsic::arm_neon_vrshiftu:
2871 case Intrinsic::arm_neon_vrshiftn:
2872 case Intrinsic::arm_neon_vqshifts:
2873 case Intrinsic::arm_neon_vqshiftu:
2874 case Intrinsic::arm_neon_vqshiftsu:
2875 case Intrinsic::arm_neon_vqshiftns:
2876 case Intrinsic::arm_neon_vqshiftnu:
2877 case Intrinsic::arm_neon_vqshiftnsu:
2878 case Intrinsic::arm_neon_vqrshiftns:
2879 case Intrinsic::arm_neon_vqrshiftnu:
2880 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00002881 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002882 int64_t Cnt;
2883 unsigned VShiftOpc = 0;
2884
2885 switch (IntNo) {
2886 case Intrinsic::arm_neon_vshifts:
2887 case Intrinsic::arm_neon_vshiftu:
2888 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
2889 VShiftOpc = ARMISD::VSHL;
2890 break;
2891 }
2892 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
2893 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
2894 ARMISD::VSHRs : ARMISD::VSHRu);
2895 break;
2896 }
2897 return SDValue();
2898
2899 case Intrinsic::arm_neon_vshiftls:
2900 case Intrinsic::arm_neon_vshiftlu:
2901 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
2902 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002903 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00002904
2905 case Intrinsic::arm_neon_vrshifts:
2906 case Intrinsic::arm_neon_vrshiftu:
2907 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
2908 break;
2909 return SDValue();
2910
2911 case Intrinsic::arm_neon_vqshifts:
2912 case Intrinsic::arm_neon_vqshiftu:
2913 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
2914 break;
2915 return SDValue();
2916
2917 case Intrinsic::arm_neon_vqshiftsu:
2918 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
2919 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002920 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00002921
2922 case Intrinsic::arm_neon_vshiftn:
2923 case Intrinsic::arm_neon_vrshiftn:
2924 case Intrinsic::arm_neon_vqshiftns:
2925 case Intrinsic::arm_neon_vqshiftnu:
2926 case Intrinsic::arm_neon_vqshiftnsu:
2927 case Intrinsic::arm_neon_vqrshiftns:
2928 case Intrinsic::arm_neon_vqrshiftnu:
2929 case Intrinsic::arm_neon_vqrshiftnsu:
2930 // Narrowing shifts require an immediate right shift.
2931 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
2932 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002933 llvm_unreachable("invalid shift count for narrowing vector shift intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00002934
2935 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002936 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00002937 }
2938
2939 switch (IntNo) {
2940 case Intrinsic::arm_neon_vshifts:
2941 case Intrinsic::arm_neon_vshiftu:
2942 // Opcode already set above.
2943 break;
2944 case Intrinsic::arm_neon_vshiftls:
2945 case Intrinsic::arm_neon_vshiftlu:
2946 if (Cnt == VT.getVectorElementType().getSizeInBits())
2947 VShiftOpc = ARMISD::VSHLLi;
2948 else
2949 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
2950 ARMISD::VSHLLs : ARMISD::VSHLLu);
2951 break;
2952 case Intrinsic::arm_neon_vshiftn:
2953 VShiftOpc = ARMISD::VSHRN; break;
2954 case Intrinsic::arm_neon_vrshifts:
2955 VShiftOpc = ARMISD::VRSHRs; break;
2956 case Intrinsic::arm_neon_vrshiftu:
2957 VShiftOpc = ARMISD::VRSHRu; break;
2958 case Intrinsic::arm_neon_vrshiftn:
2959 VShiftOpc = ARMISD::VRSHRN; break;
2960 case Intrinsic::arm_neon_vqshifts:
2961 VShiftOpc = ARMISD::VQSHLs; break;
2962 case Intrinsic::arm_neon_vqshiftu:
2963 VShiftOpc = ARMISD::VQSHLu; break;
2964 case Intrinsic::arm_neon_vqshiftsu:
2965 VShiftOpc = ARMISD::VQSHLsu; break;
2966 case Intrinsic::arm_neon_vqshiftns:
2967 VShiftOpc = ARMISD::VQSHRNs; break;
2968 case Intrinsic::arm_neon_vqshiftnu:
2969 VShiftOpc = ARMISD::VQSHRNu; break;
2970 case Intrinsic::arm_neon_vqshiftnsu:
2971 VShiftOpc = ARMISD::VQSHRNsu; break;
2972 case Intrinsic::arm_neon_vqrshiftns:
2973 VShiftOpc = ARMISD::VQRSHRNs; break;
2974 case Intrinsic::arm_neon_vqrshiftnu:
2975 VShiftOpc = ARMISD::VQRSHRNu; break;
2976 case Intrinsic::arm_neon_vqrshiftnsu:
2977 VShiftOpc = ARMISD::VQRSHRNsu; break;
2978 }
2979
2980 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00002981 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00002982 }
2983
2984 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00002985 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002986 int64_t Cnt;
2987 unsigned VShiftOpc = 0;
2988
2989 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
2990 VShiftOpc = ARMISD::VSLI;
2991 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
2992 VShiftOpc = ARMISD::VSRI;
2993 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00002994 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00002995 }
2996
2997 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
2998 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00002999 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003000 }
3001
3002 case Intrinsic::arm_neon_vqrshifts:
3003 case Intrinsic::arm_neon_vqrshiftu:
3004 // No immediate versions of these to check for.
3005 break;
3006 }
3007
3008 return SDValue();
3009}
3010
3011/// PerformShiftCombine - Checks for immediate versions of vector shifts and
3012/// lowers them. As with the vector shift intrinsics, this is done during DAG
3013/// combining instead of DAG legalizing because the build_vectors for 64-bit
3014/// vector element shift counts are generally not legal, and it is hard to see
3015/// their values after they get legalized to loads from a constant pool.
3016static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
3017 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003018 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003019
3020 // Nothing to be done for scalar shifts.
3021 if (! VT.isVector())
3022 return SDValue();
3023
3024 assert(ST->hasNEON() && "unexpected vector shift");
3025 int64_t Cnt;
3026
3027 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003028 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003029
3030 case ISD::SHL:
3031 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
3032 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003033 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003034 break;
3035
3036 case ISD::SRA:
3037 case ISD::SRL:
3038 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
3039 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
3040 ARMISD::VSHRs : ARMISD::VSHRu);
3041 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003042 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003043 }
3044 }
3045 return SDValue();
3046}
3047
3048/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
3049/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
3050static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
3051 const ARMSubtarget *ST) {
3052 SDValue N0 = N->getOperand(0);
3053
3054 // Check for sign- and zero-extensions of vector extract operations of 8-
3055 // and 16-bit vector elements. NEON supports these directly. They are
3056 // handled during DAG combining because type legalization will promote them
3057 // to 32-bit types and it is messy to recognize the operations after that.
3058 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
3059 SDValue Vec = N0.getOperand(0);
3060 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00003061 EVT VT = N->getValueType(0);
3062 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003063 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3064
Owen Anderson825b72b2009-08-11 20:47:22 +00003065 if (VT == MVT::i32 &&
3066 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00003067 TLI.isTypeLegal(Vec.getValueType())) {
3068
3069 unsigned Opc = 0;
3070 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003071 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003072 case ISD::SIGN_EXTEND:
3073 Opc = ARMISD::VGETLANEs;
3074 break;
3075 case ISD::ZERO_EXTEND:
3076 case ISD::ANY_EXTEND:
3077 Opc = ARMISD::VGETLANEu;
3078 break;
3079 }
3080 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
3081 }
3082 }
3083
3084 return SDValue();
3085}
3086
Dan Gohman475871a2008-07-27 21:46:04 +00003087SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003088 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003089 switch (N->getOpcode()) {
3090 default: break;
Chris Lattnerd1980a52009-03-12 06:52:53 +00003091 case ISD::ADD: return PerformADDCombine(N, DCI);
3092 case ISD::SUB: return PerformSUBCombine(N, DCI);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003093 case ARMISD::FMRRD: return PerformFMRRDCombine(N, DCI);
Bob Wilson5bafff32009-06-22 23:27:02 +00003094 case ISD::INTRINSIC_WO_CHAIN:
3095 return PerformIntrinsicCombine(N, DCI.DAG);
3096 case ISD::SHL:
3097 case ISD::SRA:
3098 case ISD::SRL:
3099 return PerformShiftCombine(N, DCI.DAG, Subtarget);
3100 case ISD::SIGN_EXTEND:
3101 case ISD::ZERO_EXTEND:
3102 case ISD::ANY_EXTEND:
3103 return PerformExtendCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003104 }
Dan Gohman475871a2008-07-27 21:46:04 +00003105 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003106}
3107
Evan Chengb01fad62007-03-12 23:30:29 +00003108/// isLegalAddressImmediate - Return true if the integer value can be used
3109/// as the offset of the target addressing mode for load / store of the
3110/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00003111static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00003112 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00003113 if (V == 0)
3114 return true;
3115
Evan Cheng65011532009-03-09 19:15:00 +00003116 if (!VT.isSimple())
3117 return false;
3118
David Goodwinf1daf7d2009-07-08 23:10:31 +00003119 if (Subtarget->isThumb()) { // FIXME for thumb2
Evan Chengb01fad62007-03-12 23:30:29 +00003120 if (V < 0)
3121 return false;
3122
3123 unsigned Scale = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00003124 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00003125 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00003126 case MVT::i1:
3127 case MVT::i8:
Evan Chengb01fad62007-03-12 23:30:29 +00003128 // Scale == 1;
3129 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003130 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00003131 // Scale == 2;
3132 Scale = 2;
3133 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003134 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00003135 // Scale == 4;
3136 Scale = 4;
3137 break;
3138 }
3139
3140 if ((V & (Scale - 1)) != 0)
3141 return false;
3142 V /= Scale;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003143 return V == (V & ((1LL << 5) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00003144 }
3145
3146 if (V < 0)
3147 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00003148 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00003149 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00003150 case MVT::i1:
3151 case MVT::i8:
3152 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00003153 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003154 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003155 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00003156 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003157 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003158 case MVT::f32:
3159 case MVT::f64:
Evan Chengb01fad62007-03-12 23:30:29 +00003160 if (!Subtarget->hasVFP2())
3161 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00003162 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00003163 return false;
3164 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003165 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00003166 }
Evan Chenga8e29892007-01-19 07:51:42 +00003167}
3168
Chris Lattner37caf8c2007-04-09 23:33:39 +00003169/// isLegalAddressingMode - Return true if the addressing mode represented
3170/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003171bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00003172 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003173 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00003174 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00003175 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003176
Chris Lattner37caf8c2007-04-09 23:33:39 +00003177 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003178 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00003179 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003180
Chris Lattner37caf8c2007-04-09 23:33:39 +00003181 switch (AM.Scale) {
3182 case 0: // no scale reg, must be "r+i" or "r", or "i".
3183 break;
3184 case 1:
David Goodwinf1daf7d2009-07-08 23:10:31 +00003185 if (Subtarget->isThumb()) // FIXME for thumb2
Chris Lattner37caf8c2007-04-09 23:33:39 +00003186 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00003187 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00003188 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00003189 // ARM doesn't support any R+R*scale+imm addr modes.
3190 if (AM.BaseOffs)
3191 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003192
Bob Wilson2c7dab12009-04-08 17:55:28 +00003193 if (!VT.isSimple())
3194 return false;
3195
Chris Lattnereb13d1b2007-04-10 03:48:29 +00003196 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00003197 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00003198 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00003199 case MVT::i1:
3200 case MVT::i8:
3201 case MVT::i32:
3202 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00003203 // This assumes i64 is legalized to a pair of i32. If not (i.e.
3204 // ldrd / strd are used, then its address mode is same as i16.
3205 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00003206 if (Scale < 0) Scale = -Scale;
3207 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00003208 return true;
3209 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00003210 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00003211 case MVT::i16:
Chris Lattner37caf8c2007-04-09 23:33:39 +00003212 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00003213 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00003214 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00003215 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003216
Owen Anderson825b72b2009-08-11 20:47:22 +00003217 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00003218 // Note, we allow "void" uses (basically, uses that aren't loads or
3219 // stores), because arm allows folding a scale into many arithmetic
3220 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003221
Chris Lattner37caf8c2007-04-09 23:33:39 +00003222 // Allow r << imm, but the imm has to be a multiple of two.
3223 if (AM.Scale & 1) return false;
3224 return isPowerOf2_32(AM.Scale);
3225 }
3226 break;
Evan Chengb01fad62007-03-12 23:30:29 +00003227 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00003228 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00003229}
3230
Owen Andersone50ed302009-08-10 22:56:29 +00003231static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00003232 bool isSEXTLoad, SDValue &Base,
3233 SDValue &Offset, bool &isInc,
3234 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00003235 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
3236 return false;
3237
Owen Anderson825b72b2009-08-11 20:47:22 +00003238 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00003239 // AddressingMode 3
3240 Base = Ptr->getOperand(0);
3241 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003242 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003243 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003244 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00003245 isInc = false;
3246 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3247 return true;
3248 }
3249 }
3250 isInc = (Ptr->getOpcode() == ISD::ADD);
3251 Offset = Ptr->getOperand(1);
3252 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00003253 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00003254 // AddressingMode 2
3255 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003256 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003257 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003258 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00003259 isInc = false;
3260 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3261 Base = Ptr->getOperand(0);
3262 return true;
3263 }
3264 }
3265
3266 if (Ptr->getOpcode() == ISD::ADD) {
3267 isInc = true;
3268 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
3269 if (ShOpcVal != ARM_AM::no_shift) {
3270 Base = Ptr->getOperand(1);
3271 Offset = Ptr->getOperand(0);
3272 } else {
3273 Base = Ptr->getOperand(0);
3274 Offset = Ptr->getOperand(1);
3275 }
3276 return true;
3277 }
3278
3279 isInc = (Ptr->getOpcode() == ISD::ADD);
3280 Base = Ptr->getOperand(0);
3281 Offset = Ptr->getOperand(1);
3282 return true;
3283 }
3284
3285 // FIXME: Use FLDM / FSTM to emulate indexed FP load / store.
3286 return false;
3287}
3288
Owen Andersone50ed302009-08-10 22:56:29 +00003289static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00003290 bool isSEXTLoad, SDValue &Base,
3291 SDValue &Offset, bool &isInc,
3292 SelectionDAG &DAG) {
3293 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
3294 return false;
3295
3296 Base = Ptr->getOperand(0);
3297 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
3298 int RHSC = (int)RHS->getZExtValue();
3299 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
3300 assert(Ptr->getOpcode() == ISD::ADD);
3301 isInc = false;
3302 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3303 return true;
3304 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
3305 isInc = Ptr->getOpcode() == ISD::ADD;
3306 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
3307 return true;
3308 }
3309 }
3310
3311 return false;
3312}
3313
Evan Chenga8e29892007-01-19 07:51:42 +00003314/// getPreIndexedAddressParts - returns true by value, base pointer and
3315/// offset pointer and addressing mode by reference if the node's address
3316/// can be legally represented as pre-indexed load / store address.
3317bool
Dan Gohman475871a2008-07-27 21:46:04 +00003318ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
3319 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003320 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00003321 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003322 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00003323 return false;
3324
Owen Andersone50ed302009-08-10 22:56:29 +00003325 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00003326 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00003327 bool isSEXTLoad = false;
3328 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
3329 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003330 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003331 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
3332 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
3333 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003334 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003335 } else
3336 return false;
3337
3338 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00003339 bool isLegal = false;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00003340 if (Subtarget->isThumb() && Subtarget->hasThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00003341 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
3342 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00003343 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00003344 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00003345 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00003346 if (!isLegal)
3347 return false;
3348
3349 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
3350 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00003351}
3352
3353/// getPostIndexedAddressParts - returns true by value, base pointer and
3354/// offset pointer and addressing mode by reference if this node can be
3355/// combined with a load / store to form a post-indexed load / store.
3356bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00003357 SDValue &Base,
3358 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003359 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00003360 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003361 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00003362 return false;
3363
Owen Andersone50ed302009-08-10 22:56:29 +00003364 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00003365 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00003366 bool isSEXTLoad = false;
3367 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003368 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003369 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
3370 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003371 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003372 } else
3373 return false;
3374
3375 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00003376 bool isLegal = false;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00003377 if (Subtarget->isThumb() && Subtarget->hasThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00003378 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003379 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00003380 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00003381 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
3382 isInc, DAG);
3383 if (!isLegal)
3384 return false;
3385
3386 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
3387 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00003388}
3389
Dan Gohman475871a2008-07-27 21:46:04 +00003390void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003391 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003392 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003393 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00003394 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00003395 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003396 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00003397 switch (Op.getOpcode()) {
3398 default: break;
3399 case ARMISD::CMOV: {
3400 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00003401 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00003402 if (KnownZero == 0 && KnownOne == 0) return;
3403
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003404 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00003405 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
3406 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00003407 KnownZero &= KnownZeroRHS;
3408 KnownOne &= KnownOneRHS;
3409 return;
3410 }
3411 }
3412}
3413
3414//===----------------------------------------------------------------------===//
3415// ARM Inline Assembly Support
3416//===----------------------------------------------------------------------===//
3417
3418/// getConstraintType - Given a constraint letter, return the type of
3419/// constraint it is for this target.
3420ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00003421ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
3422 if (Constraint.size() == 1) {
3423 switch (Constraint[0]) {
3424 default: break;
3425 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003426 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00003427 }
Evan Chenga8e29892007-01-19 07:51:42 +00003428 }
Chris Lattner4234f572007-03-25 02:14:49 +00003429 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00003430}
3431
Bob Wilson2dc4f542009-03-20 22:42:55 +00003432std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00003433ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003434 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003435 if (Constraint.size() == 1) {
3436 // GCC RS6000 Constraint Letters
3437 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003438 case 'l':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003439 if (Subtarget->isThumb1Only())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00003440 return std::make_pair(0U, ARM::tGPRRegisterClass);
3441 else
3442 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003443 case 'r':
3444 return std::make_pair(0U, ARM::GPRRegisterClass);
3445 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00003446 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003447 return std::make_pair(0U, ARM::SPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00003448 if (VT == MVT::f64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003449 return std::make_pair(0U, ARM::DPRRegisterClass);
3450 break;
Evan Chenga8e29892007-01-19 07:51:42 +00003451 }
3452 }
3453 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3454}
3455
3456std::vector<unsigned> ARMTargetLowering::
3457getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003458 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003459 if (Constraint.size() != 1)
3460 return std::vector<unsigned>();
3461
3462 switch (Constraint[0]) { // GCC ARM Constraint Letters
3463 default: break;
3464 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00003465 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
3466 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
3467 0);
Evan Chenga8e29892007-01-19 07:51:42 +00003468 case 'r':
3469 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
3470 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
3471 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
3472 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003473 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00003474 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003475 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
3476 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
3477 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
3478 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
3479 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
3480 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
3481 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
3482 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003483 if (VT == MVT::f64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003484 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
3485 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
3486 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
3487 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
3488 break;
Evan Chenga8e29892007-01-19 07:51:42 +00003489 }
3490
3491 return std::vector<unsigned>();
3492}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003493
3494/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3495/// vector. If it is invalid, don't add anything to Ops.
3496void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3497 char Constraint,
3498 bool hasMemory,
3499 std::vector<SDValue>&Ops,
3500 SelectionDAG &DAG) const {
3501 SDValue Result(0, 0);
3502
3503 switch (Constraint) {
3504 default: break;
3505 case 'I': case 'J': case 'K': case 'L':
3506 case 'M': case 'N': case 'O':
3507 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
3508 if (!C)
3509 return;
3510
3511 int64_t CVal64 = C->getSExtValue();
3512 int CVal = (int) CVal64;
3513 // None of these constraints allow values larger than 32 bits. Check
3514 // that the value fits in an int.
3515 if (CVal != CVal64)
3516 return;
3517
3518 switch (Constraint) {
3519 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003520 if (Subtarget->isThumb1Only()) {
3521 // This must be a constant between 0 and 255, for ADD
3522 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003523 if (CVal >= 0 && CVal <= 255)
3524 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00003525 } else if (Subtarget->isThumb2()) {
3526 // A constant that can be used as an immediate value in a
3527 // data-processing instruction.
3528 if (ARM_AM::getT2SOImmVal(CVal) != -1)
3529 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003530 } else {
3531 // A constant that can be used as an immediate value in a
3532 // data-processing instruction.
3533 if (ARM_AM::getSOImmVal(CVal) != -1)
3534 break;
3535 }
3536 return;
3537
3538 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003539 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003540 // This must be a constant between -255 and -1, for negated ADD
3541 // immediates. This can be used in GCC with an "n" modifier that
3542 // prints the negated value, for use with SUB instructions. It is
3543 // not useful otherwise but is implemented for compatibility.
3544 if (CVal >= -255 && CVal <= -1)
3545 break;
3546 } else {
3547 // This must be a constant between -4095 and 4095. It is not clear
3548 // what this constraint is intended for. Implemented for
3549 // compatibility with GCC.
3550 if (CVal >= -4095 && CVal <= 4095)
3551 break;
3552 }
3553 return;
3554
3555 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003556 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003557 // A 32-bit value where only one byte has a nonzero value. Exclude
3558 // zero to match GCC. This constraint is used by GCC internally for
3559 // constants that can be loaded with a move/shift combination.
3560 // It is not useful otherwise but is implemented for compatibility.
3561 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
3562 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00003563 } else if (Subtarget->isThumb2()) {
3564 // A constant whose bitwise inverse can be used as an immediate
3565 // value in a data-processing instruction. This can be used in GCC
3566 // with a "B" modifier that prints the inverted value, for use with
3567 // BIC and MVN instructions. It is not useful otherwise but is
3568 // implemented for compatibility.
3569 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
3570 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003571 } else {
3572 // A constant whose bitwise inverse can be used as an immediate
3573 // value in a data-processing instruction. This can be used in GCC
3574 // with a "B" modifier that prints the inverted value, for use with
3575 // BIC and MVN instructions. It is not useful otherwise but is
3576 // implemented for compatibility.
3577 if (ARM_AM::getSOImmVal(~CVal) != -1)
3578 break;
3579 }
3580 return;
3581
3582 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003583 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003584 // This must be a constant between -7 and 7,
3585 // for 3-operand ADD/SUB immediate instructions.
3586 if (CVal >= -7 && CVal < 7)
3587 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00003588 } else if (Subtarget->isThumb2()) {
3589 // A constant whose negation can be used as an immediate value in a
3590 // data-processing instruction. This can be used in GCC with an "n"
3591 // modifier that prints the negated value, for use with SUB
3592 // instructions. It is not useful otherwise but is implemented for
3593 // compatibility.
3594 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
3595 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003596 } else {
3597 // A constant whose negation can be used as an immediate value in a
3598 // data-processing instruction. This can be used in GCC with an "n"
3599 // modifier that prints the negated value, for use with SUB
3600 // instructions. It is not useful otherwise but is implemented for
3601 // compatibility.
3602 if (ARM_AM::getSOImmVal(-CVal) != -1)
3603 break;
3604 }
3605 return;
3606
3607 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003608 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003609 // This must be a multiple of 4 between 0 and 1020, for
3610 // ADD sp + immediate.
3611 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
3612 break;
3613 } else {
3614 // A power of two or a constant between 0 and 32. This is used in
3615 // GCC for the shift amount on shifted register operands, but it is
3616 // useful in general for any shift amounts.
3617 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
3618 break;
3619 }
3620 return;
3621
3622 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003623 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003624 // This must be a constant between 0 and 31, for shift amounts.
3625 if (CVal >= 0 && CVal <= 31)
3626 break;
3627 }
3628 return;
3629
3630 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003631 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003632 // This must be a multiple of 4 between -508 and 508, for
3633 // ADD/SUB sp = sp + immediate.
3634 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
3635 break;
3636 }
3637 return;
3638 }
3639 Result = DAG.getTargetConstant(CVal, Op.getValueType());
3640 break;
3641 }
3642
3643 if (Result.getNode()) {
3644 Ops.push_back(Result);
3645 return;
3646 }
3647 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
3648 Ops, DAG);
3649}