blob: 5e7ce0bd1fc29fe26ed63f6620c87d0df4451731 [file] [log] [blame]
Daniel Dunbar12783d12010-02-21 21:54:14 +00001//===-- X86AsmBackend.cpp - X86 Assembler Backend -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "llvm/Target/TargetAsmBackend.h"
11#include "X86.h"
Daniel Dunbar87190c42010-03-19 09:28:12 +000012#include "X86FixupKinds.h"
Daniel Dunbar82968002010-03-23 01:39:09 +000013#include "llvm/ADT/Twine.h"
Daniel Dunbar87190c42010-03-19 09:28:12 +000014#include "llvm/MC/MCAssembler.h"
Rafael Espindola285b3e52010-12-17 16:59:53 +000015#include "llvm/MC/MCELFObjectWriter.h"
Daniel Dunbara5d0b542010-05-06 20:34:01 +000016#include "llvm/MC/MCExpr.h"
Daniel Dunbar2761fc42010-12-16 03:20:06 +000017#include "llvm/MC/MCFixupKindInfo.h"
Daniel Dunbaraa4b7dd2010-12-16 16:08:33 +000018#include "llvm/MC/MCMachObjectWriter.h"
Rafael Espindolaf230df92010-10-16 18:23:53 +000019#include "llvm/MC/MCObjectFormat.h"
Daniel Dunbar337055e2010-03-23 03:13:05 +000020#include "llvm/MC/MCObjectWriter.h"
Michael J. Spencerdfd30182010-07-27 06:46:15 +000021#include "llvm/MC/MCSectionCOFF.h"
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +000022#include "llvm/MC/MCSectionELF.h"
Daniel Dunbard6e59082010-03-15 21:56:50 +000023#include "llvm/MC/MCSectionMachO.h"
Daniel Dunbar36d76a82010-11-27 04:38:36 +000024#include "llvm/Object/MachOFormat.h"
Wesley Peckeecb8582010-10-22 15:52:49 +000025#include "llvm/Support/ELF.h"
Daniel Dunbar82968002010-03-23 01:39:09 +000026#include "llvm/Support/ErrorHandling.h"
27#include "llvm/Support/raw_ostream.h"
Daniel Dunbar12783d12010-02-21 21:54:14 +000028#include "llvm/Target/TargetRegistry.h"
29#include "llvm/Target/TargetAsmBackend.h"
30using namespace llvm;
31
Daniel Dunbar87190c42010-03-19 09:28:12 +000032static unsigned getFixupKindLog2Size(unsigned Kind) {
33 switch (Kind) {
34 default: assert(0 && "invalid fixup kind!");
Rafael Espindolae04ed7e2010-11-28 14:17:56 +000035 case FK_PCRel_1:
Daniel Dunbar87190c42010-03-19 09:28:12 +000036 case FK_Data_1: return 0;
Rafael Espindolae04ed7e2010-11-28 14:17:56 +000037 case FK_PCRel_2:
Daniel Dunbar87190c42010-03-19 09:28:12 +000038 case FK_Data_2: return 1;
Rafael Espindolae04ed7e2010-11-28 14:17:56 +000039 case FK_PCRel_4:
Daniel Dunbar87190c42010-03-19 09:28:12 +000040 case X86::reloc_riprel_4byte:
41 case X86::reloc_riprel_4byte_movq_load:
Rafael Espindolaa8c02c32010-09-30 03:11:42 +000042 case X86::reloc_signed_4byte:
Rafael Espindola24ba4f72010-10-24 17:35:42 +000043 case X86::reloc_global_offset_table:
Daniel Dunbar87190c42010-03-19 09:28:12 +000044 case FK_Data_4: return 2;
45 case FK_Data_8: return 3;
46 }
47}
48
Chris Lattner9fc05222010-07-07 22:27:31 +000049namespace {
Daniel Dunbarae5abd52010-12-16 16:09:19 +000050class X86MachObjectWriter : public MCMachObjectTargetWriter {
Daniel Dunbar5d05d972010-12-16 17:21:02 +000051public:
52 X86MachObjectWriter(bool Is64Bit, uint32_t CPUType,
53 uint32_t CPUSubtype)
Daniel Dunbarb8742272010-12-17 05:50:29 +000054 : MCMachObjectTargetWriter(Is64Bit, CPUType, CPUSubtype,
55 /*UseAggressiveSymbolFolding=*/Is64Bit) {}
Daniel Dunbarae5abd52010-12-16 16:09:19 +000056};
57
Rafael Espindola6024c972010-12-17 17:45:22 +000058class X86ELFObjectWriter : public MCELFObjectTargetWriter {
59public:
Rafael Espindolabff66a82010-12-18 03:27:34 +000060 X86ELFObjectWriter(bool is64Bit, Triple::OSType OSType, uint16_t EMachine,
61 bool HasRelocationAddend)
62 : MCELFObjectTargetWriter(is64Bit, OSType, EMachine, HasRelocationAddend) {}
Rafael Espindola6024c972010-12-17 17:45:22 +000063};
64
Daniel Dunbar12783d12010-02-21 21:54:14 +000065class X86AsmBackend : public TargetAsmBackend {
66public:
Daniel Dunbar6c27f5e2010-03-11 01:34:16 +000067 X86AsmBackend(const Target &T)
Rafael Espindolafd467972010-11-26 04:24:21 +000068 : TargetAsmBackend() {}
Daniel Dunbar87190c42010-03-19 09:28:12 +000069
Daniel Dunbar2761fc42010-12-16 03:20:06 +000070 unsigned getNumFixupKinds() const {
71 return X86::NumTargetFixupKinds;
72 }
73
74 const MCFixupKindInfo &getFixupKindInfo(MCFixupKind Kind) const {
75 const static MCFixupKindInfo Infos[X86::NumTargetFixupKinds] = {
76 { "reloc_riprel_4byte", 0, 4 * 8, MCFixupKindInfo::FKF_IsPCRel },
77 { "reloc_riprel_4byte_movq_load", 0, 4 * 8, MCFixupKindInfo::FKF_IsPCRel},
78 { "reloc_signed_4byte", 0, 4 * 8, 0},
79 { "reloc_global_offset_table", 0, 4 * 8, 0}
80 };
81
82 if (Kind < FirstTargetFixupKind)
83 return TargetAsmBackend::getFixupKindInfo(Kind);
84
85 assert(unsigned(Kind - FirstTargetFixupKind) < getNumFixupKinds() &&
86 "Invalid kind!");
87 return Infos[Kind - FirstTargetFixupKind];
88 }
89
Rafael Espindola179821a2010-12-06 19:08:48 +000090 void ApplyFixup(const MCFixup &Fixup, char *Data, unsigned DataSize,
Daniel Dunbar87190c42010-03-19 09:28:12 +000091 uint64_t Value) const {
Daniel Dunbar482ad802010-05-26 15:18:31 +000092 unsigned Size = 1 << getFixupKindLog2Size(Fixup.getKind());
Daniel Dunbar87190c42010-03-19 09:28:12 +000093
Rafael Espindola179821a2010-12-06 19:08:48 +000094 assert(Fixup.getOffset() + Size <= DataSize &&
Daniel Dunbar87190c42010-03-19 09:28:12 +000095 "Invalid fixup offset!");
96 for (unsigned i = 0; i != Size; ++i)
Rafael Espindola179821a2010-12-06 19:08:48 +000097 Data[Fixup.getOffset() + i] = uint8_t(Value >> (i * 8));
Daniel Dunbar87190c42010-03-19 09:28:12 +000098 }
Daniel Dunbar82968002010-03-23 01:39:09 +000099
Daniel Dunbar84882522010-05-26 17:45:29 +0000100 bool MayNeedRelaxation(const MCInst &Inst) const;
Daniel Dunbar337055e2010-03-23 03:13:05 +0000101
Daniel Dunbar95506d42010-05-26 18:15:06 +0000102 void RelaxInstruction(const MCInst &Inst, MCInst &Res) const;
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000103
104 bool WriteNopData(uint64_t Count, MCObjectWriter *OW) const;
Daniel Dunbar12783d12010-02-21 21:54:14 +0000105};
Michael J. Spencerec38de22010-10-10 22:04:20 +0000106} // end anonymous namespace
Daniel Dunbar12783d12010-02-21 21:54:14 +0000107
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000108static unsigned getRelaxedOpcodeBranch(unsigned Op) {
Daniel Dunbar82968002010-03-23 01:39:09 +0000109 switch (Op) {
110 default:
111 return Op;
112
113 case X86::JAE_1: return X86::JAE_4;
114 case X86::JA_1: return X86::JA_4;
115 case X86::JBE_1: return X86::JBE_4;
116 case X86::JB_1: return X86::JB_4;
117 case X86::JE_1: return X86::JE_4;
118 case X86::JGE_1: return X86::JGE_4;
119 case X86::JG_1: return X86::JG_4;
120 case X86::JLE_1: return X86::JLE_4;
121 case X86::JL_1: return X86::JL_4;
122 case X86::JMP_1: return X86::JMP_4;
123 case X86::JNE_1: return X86::JNE_4;
124 case X86::JNO_1: return X86::JNO_4;
125 case X86::JNP_1: return X86::JNP_4;
126 case X86::JNS_1: return X86::JNS_4;
127 case X86::JO_1: return X86::JO_4;
128 case X86::JP_1: return X86::JP_4;
129 case X86::JS_1: return X86::JS_4;
130 }
131}
132
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000133static unsigned getRelaxedOpcodeArith(unsigned Op) {
134 switch (Op) {
135 default:
136 return Op;
137
138 // IMUL
139 case X86::IMUL16rri8: return X86::IMUL16rri;
140 case X86::IMUL16rmi8: return X86::IMUL16rmi;
141 case X86::IMUL32rri8: return X86::IMUL32rri;
142 case X86::IMUL32rmi8: return X86::IMUL32rmi;
143 case X86::IMUL64rri8: return X86::IMUL64rri32;
144 case X86::IMUL64rmi8: return X86::IMUL64rmi32;
145
146 // AND
147 case X86::AND16ri8: return X86::AND16ri;
148 case X86::AND16mi8: return X86::AND16mi;
149 case X86::AND32ri8: return X86::AND32ri;
150 case X86::AND32mi8: return X86::AND32mi;
151 case X86::AND64ri8: return X86::AND64ri32;
152 case X86::AND64mi8: return X86::AND64mi32;
153
154 // OR
155 case X86::OR16ri8: return X86::OR16ri;
156 case X86::OR16mi8: return X86::OR16mi;
157 case X86::OR32ri8: return X86::OR32ri;
158 case X86::OR32mi8: return X86::OR32mi;
159 case X86::OR64ri8: return X86::OR64ri32;
160 case X86::OR64mi8: return X86::OR64mi32;
161
162 // XOR
163 case X86::XOR16ri8: return X86::XOR16ri;
164 case X86::XOR16mi8: return X86::XOR16mi;
165 case X86::XOR32ri8: return X86::XOR32ri;
166 case X86::XOR32mi8: return X86::XOR32mi;
167 case X86::XOR64ri8: return X86::XOR64ri32;
168 case X86::XOR64mi8: return X86::XOR64mi32;
169
170 // ADD
171 case X86::ADD16ri8: return X86::ADD16ri;
172 case X86::ADD16mi8: return X86::ADD16mi;
173 case X86::ADD32ri8: return X86::ADD32ri;
174 case X86::ADD32mi8: return X86::ADD32mi;
175 case X86::ADD64ri8: return X86::ADD64ri32;
176 case X86::ADD64mi8: return X86::ADD64mi32;
177
178 // SUB
179 case X86::SUB16ri8: return X86::SUB16ri;
180 case X86::SUB16mi8: return X86::SUB16mi;
181 case X86::SUB32ri8: return X86::SUB32ri;
182 case X86::SUB32mi8: return X86::SUB32mi;
183 case X86::SUB64ri8: return X86::SUB64ri32;
184 case X86::SUB64mi8: return X86::SUB64mi32;
185
186 // CMP
187 case X86::CMP16ri8: return X86::CMP16ri;
188 case X86::CMP16mi8: return X86::CMP16mi;
189 case X86::CMP32ri8: return X86::CMP32ri;
190 case X86::CMP32mi8: return X86::CMP32mi;
191 case X86::CMP64ri8: return X86::CMP64ri32;
192 case X86::CMP64mi8: return X86::CMP64mi32;
Rafael Espindola1ee03a82010-12-18 01:01:34 +0000193
194 // PUSH
195 case X86::PUSHi8: return X86::PUSHi32;
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000196 }
197}
198
199static unsigned getRelaxedOpcode(unsigned Op) {
200 unsigned R = getRelaxedOpcodeArith(Op);
201 if (R != Op)
202 return R;
203 return getRelaxedOpcodeBranch(Op);
204}
205
Daniel Dunbar84882522010-05-26 17:45:29 +0000206bool X86AsmBackend::MayNeedRelaxation(const MCInst &Inst) const {
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000207 // Branches can always be relaxed.
208 if (getRelaxedOpcodeBranch(Inst.getOpcode()) != Inst.getOpcode())
209 return true;
210
Daniel Dunbar84882522010-05-26 17:45:29 +0000211 // Check if this instruction is ever relaxable.
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000212 if (getRelaxedOpcodeArith(Inst.getOpcode()) == Inst.getOpcode())
Daniel Dunbar84882522010-05-26 17:45:29 +0000213 return false;
Daniel Dunbar482ad802010-05-26 15:18:31 +0000214
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000215
216 // Check if it has an expression and is not RIP relative.
217 bool hasExp = false;
218 bool hasRIP = false;
219 for (unsigned i = 0; i < Inst.getNumOperands(); ++i) {
220 const MCOperand &Op = Inst.getOperand(i);
221 if (Op.isExpr())
222 hasExp = true;
223
224 if (Op.isReg() && Op.getReg() == X86::RIP)
225 hasRIP = true;
226 }
227
228 // FIXME: Why exactly do we need the !hasRIP? Is it just a limitation on
229 // how we do relaxations?
230 return hasExp && !hasRIP;
Daniel Dunbar337055e2010-03-23 03:13:05 +0000231}
232
Daniel Dunbar82968002010-03-23 01:39:09 +0000233// FIXME: Can tblgen help at all here to verify there aren't other instructions
234// we can relax?
Daniel Dunbar95506d42010-05-26 18:15:06 +0000235void X86AsmBackend::RelaxInstruction(const MCInst &Inst, MCInst &Res) const {
Daniel Dunbar82968002010-03-23 01:39:09 +0000236 // The only relaxations X86 does is from a 1byte pcrel to a 4byte pcrel.
Daniel Dunbar95506d42010-05-26 18:15:06 +0000237 unsigned RelaxedOp = getRelaxedOpcode(Inst.getOpcode());
Daniel Dunbar82968002010-03-23 01:39:09 +0000238
Daniel Dunbar95506d42010-05-26 18:15:06 +0000239 if (RelaxedOp == Inst.getOpcode()) {
Daniel Dunbar82968002010-03-23 01:39:09 +0000240 SmallString<256> Tmp;
241 raw_svector_ostream OS(Tmp);
Daniel Dunbar95506d42010-05-26 18:15:06 +0000242 Inst.dump_pretty(OS);
Daniel Dunbarc9adb8c2010-05-26 15:18:13 +0000243 OS << "\n";
Chris Lattner75361b62010-04-07 22:58:41 +0000244 report_fatal_error("unexpected instruction to relax: " + OS.str());
Daniel Dunbar82968002010-03-23 01:39:09 +0000245 }
246
Daniel Dunbar95506d42010-05-26 18:15:06 +0000247 Res = Inst;
Daniel Dunbar82968002010-03-23 01:39:09 +0000248 Res.setOpcode(RelaxedOp);
249}
250
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000251/// WriteNopData - Write optimal nops to the output file for the \arg Count
252/// bytes. This returns the number of bytes written. It may return 0 if
253/// the \arg Count is more than the maximum optimal nops.
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000254bool X86AsmBackend::WriteNopData(uint64_t Count, MCObjectWriter *OW) const {
Rafael Espindola2ace1b62010-11-25 17:14:16 +0000255 static const uint8_t Nops[10][10] = {
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000256 // nop
257 {0x90},
258 // xchg %ax,%ax
259 {0x66, 0x90},
260 // nopl (%[re]ax)
261 {0x0f, 0x1f, 0x00},
262 // nopl 0(%[re]ax)
263 {0x0f, 0x1f, 0x40, 0x00},
264 // nopl 0(%[re]ax,%[re]ax,1)
265 {0x0f, 0x1f, 0x44, 0x00, 0x00},
266 // nopw 0(%[re]ax,%[re]ax,1)
267 {0x66, 0x0f, 0x1f, 0x44, 0x00, 0x00},
268 // nopl 0L(%[re]ax)
269 {0x0f, 0x1f, 0x80, 0x00, 0x00, 0x00, 0x00},
270 // nopl 0L(%[re]ax,%[re]ax,1)
271 {0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
272 // nopw 0L(%[re]ax,%[re]ax,1)
273 {0x66, 0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
274 // nopw %cs:0L(%[re]ax,%[re]ax,1)
275 {0x66, 0x2e, 0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000276 };
277
278 // Write an optimal sequence for the first 15 bytes.
Rafael Espindola2ace1b62010-11-25 17:14:16 +0000279 const uint64_t OptimalCount = (Count < 16) ? Count : 15;
280 const uint64_t Prefixes = OptimalCount <= 10 ? 0 : OptimalCount - 10;
281 for (uint64_t i = 0, e = Prefixes; i != e; i++)
282 OW->Write8(0x66);
283 const uint64_t Rest = OptimalCount - Prefixes;
284 for (uint64_t i = 0, e = Rest; i != e; i++)
285 OW->Write8(Nops[Rest - 1][i]);
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000286
287 // Finish with single byte nops.
288 for (uint64_t i = OptimalCount, e = Count; i != e; ++i)
289 OW->Write8(0x90);
290
291 return true;
292}
293
Daniel Dunbar82968002010-03-23 01:39:09 +0000294/* *** */
295
Chris Lattner9fc05222010-07-07 22:27:31 +0000296namespace {
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000297class ELFX86AsmBackend : public X86AsmBackend {
Rafael Espindolaf230df92010-10-16 18:23:53 +0000298 MCELFObjectFormat Format;
299
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000300public:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000301 Triple::OSType OSType;
302 ELFX86AsmBackend(const Target &T, Triple::OSType _OSType)
303 : X86AsmBackend(T), OSType(_OSType) {
Rafael Espindola73ffea42010-09-25 05:42:19 +0000304 HasReliableSymbolDifference = true;
305 }
306
Rafael Espindolaf230df92010-10-16 18:23:53 +0000307 virtual const MCObjectFormat &getObjectFormat() const {
308 return Format;
309 }
310
Rafael Espindola73ffea42010-09-25 05:42:19 +0000311 virtual bool doesSectionRequireSymbols(const MCSection &Section) const {
312 const MCSectionELF &ES = static_cast<const MCSectionELF&>(Section);
313 return ES.getFlags() & MCSectionELF::SHF_MERGE;
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000314 }
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000315};
316
Matt Fleming7efaef62010-05-21 11:39:07 +0000317class ELFX86_32AsmBackend : public ELFX86AsmBackend {
318public:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000319 ELFX86_32AsmBackend(const Target &T, Triple::OSType OSType)
320 : ELFX86AsmBackend(T, OSType) {}
Matt Fleming453db502010-08-16 18:36:14 +0000321
322 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Rafael Espindolabff66a82010-12-18 03:27:34 +0000323 return createELFObjectWriter(new X86ELFObjectWriter(false, OSType,
324 ELF::EM_386, false),
325 OS, /*IsLittleEndian*/ true);
Matt Fleming453db502010-08-16 18:36:14 +0000326 }
Matt Fleming7efaef62010-05-21 11:39:07 +0000327};
328
329class ELFX86_64AsmBackend : public ELFX86AsmBackend {
330public:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000331 ELFX86_64AsmBackend(const Target &T, Triple::OSType OSType)
332 : ELFX86AsmBackend(T, OSType) {}
Matt Fleming453db502010-08-16 18:36:14 +0000333
334 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Rafael Espindolabff66a82010-12-18 03:27:34 +0000335 return createELFObjectWriter(new X86ELFObjectWriter(true, OSType,
336 ELF::EM_X86_64, true),
337 OS, /*IsLittleEndian*/ true);
Matt Fleming453db502010-08-16 18:36:14 +0000338 }
Matt Fleming7efaef62010-05-21 11:39:07 +0000339};
340
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000341class WindowsX86AsmBackend : public X86AsmBackend {
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000342 bool Is64Bit;
Rafael Espindolaf230df92010-10-16 18:23:53 +0000343 MCCOFFObjectFormat Format;
344
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000345public:
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000346 WindowsX86AsmBackend(const Target &T, bool is64Bit)
347 : X86AsmBackend(T)
348 , Is64Bit(is64Bit) {
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000349 }
350
Rafael Espindolaf230df92010-10-16 18:23:53 +0000351 virtual const MCObjectFormat &getObjectFormat() const {
352 return Format;
353 }
354
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000355 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000356 return createWinCOFFObjectWriter(OS, Is64Bit);
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000357 }
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000358};
359
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000360class DarwinX86AsmBackend : public X86AsmBackend {
Rafael Espindolaf230df92010-10-16 18:23:53 +0000361 MCMachOObjectFormat Format;
362
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000363public:
364 DarwinX86AsmBackend(const Target &T)
Daniel Dunbar7b62afa2010-12-17 02:06:08 +0000365 : X86AsmBackend(T) { }
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000366
Rafael Espindolaf230df92010-10-16 18:23:53 +0000367 virtual const MCObjectFormat &getObjectFormat() const {
368 return Format;
369 }
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000370};
371
Daniel Dunbard6e59082010-03-15 21:56:50 +0000372class DarwinX86_32AsmBackend : public DarwinX86AsmBackend {
373public:
374 DarwinX86_32AsmBackend(const Target &T)
375 : DarwinX86AsmBackend(T) {}
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000376
377 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Daniel Dunbar5d05d972010-12-16 17:21:02 +0000378 return createMachObjectWriter(new X86MachObjectWriter(
379 /*Is64Bit=*/false,
380 object::mach::CTM_i386,
381 object::mach::CSX86_ALL),
382 OS, /*IsLittleEndian=*/true);
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000383 }
Daniel Dunbard6e59082010-03-15 21:56:50 +0000384};
385
386class DarwinX86_64AsmBackend : public DarwinX86AsmBackend {
387public:
388 DarwinX86_64AsmBackend(const Target &T)
Daniel Dunbar06829512010-03-18 00:58:53 +0000389 : DarwinX86AsmBackend(T) {
390 HasReliableSymbolDifference = true;
391 }
Daniel Dunbard6e59082010-03-15 21:56:50 +0000392
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000393 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Daniel Dunbar5d05d972010-12-16 17:21:02 +0000394 return createMachObjectWriter(new X86MachObjectWriter(
395 /*Is64Bit=*/true,
396 object::mach::CTM_x86_64,
397 object::mach::CSX86_ALL),
398 OS, /*IsLittleEndian=*/true);
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000399 }
400
Daniel Dunbard6e59082010-03-15 21:56:50 +0000401 virtual bool doesSectionRequireSymbols(const MCSection &Section) const {
402 // Temporary labels in the string literals sections require symbols. The
403 // issue is that the x86_64 relocation format does not allow symbol +
404 // offset, and so the linker does not have enough information to resolve the
405 // access to the appropriate atom unless an external relocation is used. For
406 // non-cstring sections, we expect the compiler to use a non-temporary label
407 // for anything that could have an addend pointing outside the symbol.
408 //
409 // See <rdar://problem/4765733>.
410 const MCSectionMachO &SMO = static_cast<const MCSectionMachO&>(Section);
411 return SMO.getType() == MCSectionMachO::S_CSTRING_LITERALS;
412 }
Daniel Dunbara5f1d572010-05-12 00:38:17 +0000413
414 virtual bool isSectionAtomizable(const MCSection &Section) const {
415 const MCSectionMachO &SMO = static_cast<const MCSectionMachO&>(Section);
416 // Fixed sized data sections are uniqued, they cannot be diced into atoms.
417 switch (SMO.getType()) {
418 default:
419 return true;
420
421 case MCSectionMachO::S_4BYTE_LITERALS:
422 case MCSectionMachO::S_8BYTE_LITERALS:
423 case MCSectionMachO::S_16BYTE_LITERALS:
424 case MCSectionMachO::S_LITERAL_POINTERS:
425 case MCSectionMachO::S_NON_LAZY_SYMBOL_POINTERS:
426 case MCSectionMachO::S_LAZY_SYMBOL_POINTERS:
427 case MCSectionMachO::S_MOD_INIT_FUNC_POINTERS:
428 case MCSectionMachO::S_MOD_TERM_FUNC_POINTERS:
429 case MCSectionMachO::S_INTERPOSING:
430 return false;
431 }
432 }
Daniel Dunbard6e59082010-03-15 21:56:50 +0000433};
434
Michael J. Spencerec38de22010-10-10 22:04:20 +0000435} // end anonymous namespace
Daniel Dunbar12783d12010-02-21 21:54:14 +0000436
437TargetAsmBackend *llvm::createX86_32AsmBackend(const Target &T,
Daniel Dunbar6c27f5e2010-03-11 01:34:16 +0000438 const std::string &TT) {
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000439 switch (Triple(TT).getOS()) {
440 case Triple::Darwin:
Daniel Dunbard6e59082010-03-15 21:56:50 +0000441 return new DarwinX86_32AsmBackend(T);
Benjamin Kramer56d23942010-08-04 15:32:40 +0000442 case Triple::MinGW32:
443 case Triple::Cygwin:
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000444 case Triple::Win32:
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000445 return new WindowsX86AsmBackend(T, false);
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000446 default:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000447 return new ELFX86_32AsmBackend(T, Triple(TT).getOS());
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000448 }
Daniel Dunbar12783d12010-02-21 21:54:14 +0000449}
450
451TargetAsmBackend *llvm::createX86_64AsmBackend(const Target &T,
Daniel Dunbar6c27f5e2010-03-11 01:34:16 +0000452 const std::string &TT) {
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000453 switch (Triple(TT).getOS()) {
454 case Triple::Darwin:
Daniel Dunbard6e59082010-03-15 21:56:50 +0000455 return new DarwinX86_64AsmBackend(T);
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000456 case Triple::MinGW64:
457 case Triple::Cygwin:
458 case Triple::Win32:
459 return new WindowsX86AsmBackend(T, true);
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000460 default:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000461 return new ELFX86_64AsmBackend(T, Triple(TT).getOS());
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000462 }
Daniel Dunbar12783d12010-02-21 21:54:14 +0000463}