blob: a7744b8f7a4eb27516ebd4f64e5407bfc922b0ed [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000016#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000018#include "PPCPerfectShuffle.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000027#include "llvm/CodeGen/SelectionDAG.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000028#include "llvm/CallingConv.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000029#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000031#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000032#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000033#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000034#include "llvm/Support/CommandLine.h"
Jay Foad8d730fb2009-05-11 19:38:09 +000035#include "llvm/DerivedTypes.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000036using namespace llvm;
37
Scott Michelfdc40a02009-02-17 22:15:04 +000038static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
Chris Lattner3ee77402007-06-19 05:46:06 +000039cl::desc("enable preincrement load/store generation on PPC (experimental)"),
40 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000041
Chris Lattner331d1bc2006-11-02 01:44:04 +000042PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Evan Cheng53301922008-07-12 02:23:19 +000043 : TargetLowering(TM), PPCSubTarget(*TM.getSubtargetImpl()) {
Scott Michelfdc40a02009-02-17 22:15:04 +000044
Nate Begeman405e3ec2005-10-21 00:02:42 +000045 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000046
Chris Lattnerd145a612005-09-27 22:18:25 +000047 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000048 setUseUnderscoreSetJmp(true);
49 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000050
Chris Lattner7c5a3d32005-08-16 17:14:42 +000051 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000052 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
53 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
54 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000055
Evan Chengc5484282006-10-04 00:56:09 +000056 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Evan Cheng03294662008-10-14 21:26:46 +000057 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
58 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000059
Chris Lattnerddf89562008-01-17 19:59:44 +000060 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000061
Chris Lattner94e509c2006-11-10 23:58:45 +000062 // PowerPC has pre-inc load and store's.
63 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
64 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
65 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000066 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
67 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
Chris Lattner94e509c2006-11-10 23:58:45 +000068 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
69 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
70 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000071 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
72 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
73
Dale Johannesen6eaeff22007-10-10 01:01:31 +000074 // This is used in the ppcf128->int sequence. Note it has different semantics
75 // from FP_ROUND: that rounds to nearest, this rounds to zero.
76 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +000077
Chris Lattner7c5a3d32005-08-16 17:14:42 +000078 // PowerPC has no SREM/UREM instructions
79 setOperationAction(ISD::SREM, MVT::i32, Expand);
80 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner563ecfb2006-06-27 18:18:41 +000081 setOperationAction(ISD::SREM, MVT::i64, Expand);
82 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +000083
84 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
85 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
86 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
87 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
88 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
89 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
90 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
91 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
92 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000093
Dan Gohmanf96e4de2007-10-11 23:21:31 +000094 // We don't support sin/cos/sqrt/fmod/pow
Chris Lattner7c5a3d32005-08-16 17:14:42 +000095 setOperationAction(ISD::FSIN , MVT::f64, Expand);
96 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000097 setOperationAction(ISD::FREM , MVT::f64, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +000098 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000099 setOperationAction(ISD::FSIN , MVT::f32, Expand);
100 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000101 setOperationAction(ISD::FREM , MVT::f32, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000102 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000103
Dan Gohman1a024862008-01-31 00:41:03 +0000104 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000105
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000106 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000107 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000108 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
109 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
110 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000111
Chris Lattner9601a862006-03-05 05:08:37 +0000112 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
113 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000114
Nate Begemand88fc032006-01-14 03:14:10 +0000115 // PowerPC does not have BSWAP, CTPOP or CTTZ
116 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000117 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
118 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000119 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
120 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
121 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000122
Nate Begeman35ef9132006-01-11 21:21:00 +0000123 // PowerPC does not have ROTR
124 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
Bill Wendling3156b622008-08-31 02:53:19 +0000125 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000126
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000127 // PowerPC does not have Select
128 setOperationAction(ISD::SELECT, MVT::i32, Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000129 setOperationAction(ISD::SELECT, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000130 setOperationAction(ISD::SELECT, MVT::f32, Expand);
131 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000132
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000133 // PowerPC wants to turn select_cc of FP into fsel when possible.
134 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
135 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000136
Nate Begeman750ac1b2006-02-01 07:19:44 +0000137 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000138 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000139
Nate Begeman81e80972006-03-17 01:40:33 +0000140 // PowerPC does not have BRCOND which requires SetCC
141 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000142
143 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000144
Chris Lattnerf7605322005-08-31 21:09:52 +0000145 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
146 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000147
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000148 // PowerPC does not have [U|S]INT_TO_FP
149 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
150 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
151
Chris Lattner53e88452005-12-23 05:13:35 +0000152 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
153 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Chris Lattner5f9faea2006-06-27 18:40:08 +0000154 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
155 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000156
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000157 // We cannot sextinreg(i1). Expand to shifts.
158 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000159
Jim Laskeyabf6d172006-01-05 01:25:28 +0000160 // Support label based line numbers.
Dan Gohman7f460202008-06-30 20:59:49 +0000161 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000162 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000163
Nicolas Geoffray616585b2007-12-21 12:19:44 +0000164 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
165 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
166 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
167 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000168
169
170 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000171 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000172 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000173 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000174 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000175 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000176 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000177 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000178 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
179 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000180
Nate Begeman1db3c922008-08-11 17:36:31 +0000181 // RET must be custom lowered, to meet ABI requirements.
Nate Begemanee625572006-01-27 21:09:22 +0000182 setOperationAction(ISD::RET , MVT::Other, Custom);
Duncan Sands36397f52007-07-27 12:58:54 +0000183
Nate Begeman1db3c922008-08-11 17:36:31 +0000184 // TRAP is legal.
185 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000186
187 // TRAMPOLINE is custom lowered.
188 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
189
Nate Begemanacc398c2006-01-25 18:21:52 +0000190 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
191 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000192
Nicolas Geoffray01119992007-04-03 13:59:52 +0000193 // VAARG is custom lowered with ELF 32 ABI
194 if (TM.getSubtarget<PPCSubtarget>().isELF32_ABI())
195 setOperationAction(ISD::VAARG, MVT::Other, Custom);
196 else
197 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000198
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000199 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000200 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
201 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000202 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Jim Laskeyefc7e522006-12-04 22:04:42 +0000203 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
Jim Laskey2f616bf2006-11-16 22:43:37 +0000204 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
205 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000206
Chris Lattner6d92cad2006-03-26 10:06:40 +0000207 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000208 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000209
Dale Johannesen53e4e442008-11-07 22:54:33 +0000210 // Comparisons that require checking two conditions.
211 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
212 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
213 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
214 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
215 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
216 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
217 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
218 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
219 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
220 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
221 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
222 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000223
Chris Lattnera7a58542006-06-16 17:34:12 +0000224 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000225 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000226 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Jim Laskeyca367b42006-12-15 14:32:57 +0000227 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000228 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner85c671b2006-12-07 01:24:16 +0000229 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Jim Laskeyca367b42006-12-15 14:32:57 +0000230 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000231
Chris Lattner7fbcef72006-03-24 07:53:47 +0000232 // FIXME: disable this lowered code. This generates 64-bit register values,
233 // and we don't model the fact that the top part is clobbered by calls. We
234 // need to flag these together so that the value isn't live across a call.
235 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000236
Nate Begemanae749a92005-10-25 23:48:36 +0000237 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
238 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
239 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000240 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000241 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000242 }
243
Chris Lattnera7a58542006-06-16 17:34:12 +0000244 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000245 // 64-bit PowerPC implementations can support i64 types directly
Nate Begeman9d2b8172005-10-18 00:56:42 +0000246 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000247 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
248 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000249 // 64-bit PowerPC wants to expand i128 shifts itself.
250 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
251 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
252 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000253 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000254 // 32-bit PowerPC wants to expand i64 shifts itself.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +0000255 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
256 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
257 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000258 }
Evan Chengd30bf012006-03-01 01:11:20 +0000259
Nate Begeman425a9692005-11-29 08:17:20 +0000260 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000261 // First set operation action for all vector types to expand. Then we
262 // will selectively turn on ones that can be effectively codegen'd.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000263 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
264 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
265 MVT VT = (MVT::SimpleValueType)i;
266
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000267 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000268 setOperationAction(ISD::ADD , VT, Legal);
269 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000270
Chris Lattner7ff7e672006-04-04 17:25:31 +0000271 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000272 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
273 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000274
275 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000276 setOperationAction(ISD::AND , VT, Promote);
277 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
278 setOperationAction(ISD::OR , VT, Promote);
279 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
280 setOperationAction(ISD::XOR , VT, Promote);
281 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
282 setOperationAction(ISD::LOAD , VT, Promote);
283 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
284 setOperationAction(ISD::SELECT, VT, Promote);
285 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
286 setOperationAction(ISD::STORE, VT, Promote);
287 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000288
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000289 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000290 setOperationAction(ISD::MUL , VT, Expand);
291 setOperationAction(ISD::SDIV, VT, Expand);
292 setOperationAction(ISD::SREM, VT, Expand);
293 setOperationAction(ISD::UDIV, VT, Expand);
294 setOperationAction(ISD::UREM, VT, Expand);
295 setOperationAction(ISD::FDIV, VT, Expand);
296 setOperationAction(ISD::FNEG, VT, Expand);
297 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
298 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
299 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
300 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
301 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
302 setOperationAction(ISD::UDIVREM, VT, Expand);
303 setOperationAction(ISD::SDIVREM, VT, Expand);
304 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
305 setOperationAction(ISD::FPOW, VT, Expand);
306 setOperationAction(ISD::CTPOP, VT, Expand);
307 setOperationAction(ISD::CTLZ, VT, Expand);
308 setOperationAction(ISD::CTTZ, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000309 }
310
Chris Lattner7ff7e672006-04-04 17:25:31 +0000311 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
312 // with merges, splats, etc.
313 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
314
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000315 setOperationAction(ISD::AND , MVT::v4i32, Legal);
316 setOperationAction(ISD::OR , MVT::v4i32, Legal);
317 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
318 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
319 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
320 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000321
Nate Begeman425a9692005-11-29 08:17:20 +0000322 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000323 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000324 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
325 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000326
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000327 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000328 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000329 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000330 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000331
Chris Lattnerb2177b92006-03-19 06:55:52 +0000332 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
333 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000334
Chris Lattner541f91b2006-04-02 00:43:36 +0000335 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
336 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000337 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
338 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000339 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000340
Chris Lattner7b0c58c2006-06-27 17:34:57 +0000341 setShiftAmountType(MVT::i32);
Duncan Sands03228082008-11-23 15:47:28 +0000342 setBooleanContents(ZeroOrOneBooleanContent);
Scott Michelfdc40a02009-02-17 22:15:04 +0000343
Jim Laskey2ad9f172007-02-22 14:56:36 +0000344 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000345 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000346 setExceptionPointerRegister(PPC::X3);
347 setExceptionSelectorRegister(PPC::X4);
348 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000349 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000350 setExceptionPointerRegister(PPC::R3);
351 setExceptionSelectorRegister(PPC::R4);
352 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000353
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000354 // We have target-specific dag combine patterns for the following nodes:
355 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000356 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000357 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000358 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000359
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000360 // Darwin long double math library functions have $LDBL128 appended.
361 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000362 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000363 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
364 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000365 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
366 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000367 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
368 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
369 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
370 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
371 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000372 }
373
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000374 computeRegisterProperties();
375}
376
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000377/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
378/// function arguments in the caller parameter area.
379unsigned PPCTargetLowering::getByValTypeAlignment(const Type *Ty) const {
380 TargetMachine &TM = getTargetMachine();
381 // Darwin passes everything on 4 byte boundary.
382 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
383 return 4;
384 // FIXME Elf TBD
385 return 4;
386}
387
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000388const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
389 switch (Opcode) {
390 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000391 case PPCISD::FSEL: return "PPCISD::FSEL";
392 case PPCISD::FCFID: return "PPCISD::FCFID";
393 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
394 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
395 case PPCISD::STFIWX: return "PPCISD::STFIWX";
396 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
397 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
398 case PPCISD::VPERM: return "PPCISD::VPERM";
399 case PPCISD::Hi: return "PPCISD::Hi";
400 case PPCISD::Lo: return "PPCISD::Lo";
401 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
402 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
403 case PPCISD::SRL: return "PPCISD::SRL";
404 case PPCISD::SRA: return "PPCISD::SRA";
405 case PPCISD::SHL: return "PPCISD::SHL";
406 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
407 case PPCISD::STD_32: return "PPCISD::STD_32";
408 case PPCISD::CALL_ELF: return "PPCISD::CALL_ELF";
409 case PPCISD::CALL_Macho: return "PPCISD::CALL_Macho";
410 case PPCISD::MTCTR: return "PPCISD::MTCTR";
411 case PPCISD::BCTRL_Macho: return "PPCISD::BCTRL_Macho";
412 case PPCISD::BCTRL_ELF: return "PPCISD::BCTRL_ELF";
413 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
414 case PPCISD::MFCR: return "PPCISD::MFCR";
415 case PPCISD::VCMP: return "PPCISD::VCMP";
416 case PPCISD::VCMPo: return "PPCISD::VCMPo";
417 case PPCISD::LBRX: return "PPCISD::LBRX";
418 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000419 case PPCISD::LARX: return "PPCISD::LARX";
420 case PPCISD::STCX: return "PPCISD::STCX";
421 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
422 case PPCISD::MFFS: return "PPCISD::MFFS";
423 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
424 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
425 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
426 case PPCISD::MTFSF: return "PPCISD::MTFSF";
427 case PPCISD::TAILCALL: return "PPCISD::TAILCALL";
428 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000429 }
430}
431
Scott Michel5b8f82e2008-03-10 15:42:14 +0000432
Duncan Sands5480c042009-01-01 15:52:00 +0000433MVT PPCTargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000434 return MVT::i32;
435}
436
437
Chris Lattner1a635d62006-04-14 06:01:58 +0000438//===----------------------------------------------------------------------===//
439// Node matching predicates, for use by the tblgen matching code.
440//===----------------------------------------------------------------------===//
441
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000442/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000443static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000444 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000445 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000446 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000447 // Maybe this has already been legalized into the constant pool?
448 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000449 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000450 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000451 }
452 return false;
453}
454
Chris Lattnerddb739e2006-04-06 17:23:16 +0000455/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
456/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000457static bool isConstantOrUndef(int Op, int Val) {
458 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000459}
460
461/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
462/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000463bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000464 if (!isUnary) {
465 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000466 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000467 return false;
468 } else {
469 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000470 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
471 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000472 return false;
473 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000474 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000475}
476
477/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
478/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000479bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000480 if (!isUnary) {
481 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000482 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
483 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000484 return false;
485 } else {
486 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000487 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
488 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
489 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
490 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000491 return false;
492 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000493 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000494}
495
Chris Lattnercaad1632006-04-06 22:02:42 +0000496/// isVMerge - Common function, used to match vmrg* shuffles.
497///
Nate Begeman9008ca62009-04-27 18:41:29 +0000498static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000499 unsigned LHSStart, unsigned RHSStart) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000500 assert(N->getValueType(0) == MVT::v16i8 &&
501 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000502 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
503 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000504
Chris Lattner116cc482006-04-06 21:11:54 +0000505 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
506 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000507 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000508 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000509 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000510 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000511 return false;
512 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000513 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000514}
515
516/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
517/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman9008ca62009-04-27 18:41:29 +0000518bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
519 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000520 if (!isUnary)
521 return isVMerge(N, UnitSize, 8, 24);
522 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000523}
524
525/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
526/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman9008ca62009-04-27 18:41:29 +0000527bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
528 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000529 if (!isUnary)
530 return isVMerge(N, UnitSize, 0, 16);
531 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000532}
533
534
Chris Lattnerd0608e12006-04-06 18:26:28 +0000535/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
536/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000537int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000538 assert(N->getValueType(0) == MVT::v16i8 &&
539 "PPC only supports shuffles by bytes!");
540
541 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
542
Chris Lattnerd0608e12006-04-06 18:26:28 +0000543 // Find the first non-undef value in the shuffle mask.
544 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000545 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000546 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000547
Chris Lattnerd0608e12006-04-06 18:26:28 +0000548 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000549
Nate Begeman9008ca62009-04-27 18:41:29 +0000550 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000551 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000552 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000553 if (ShiftAmt < i) return -1;
554 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000555
Chris Lattnerf24380e2006-04-06 22:28:36 +0000556 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000557 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000558 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000559 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000560 return -1;
561 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000562 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000563 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000564 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000565 return -1;
566 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000567 return ShiftAmt;
568}
Chris Lattneref819f82006-03-20 06:33:01 +0000569
570/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
571/// specifies a splat of a single element that is suitable for input to
572/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000573bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
574 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000575 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000576
Chris Lattner88a99ef2006-03-20 06:37:44 +0000577 // This is a splat operation if each element of the permute is the same, and
578 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000579 unsigned ElementBase = N->getMaskElt(0);
580
581 // FIXME: Handle UNDEF elements too!
582 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000583 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000584
Nate Begeman9008ca62009-04-27 18:41:29 +0000585 // Check that the indices are consecutive, in the case of a multi-byte element
586 // splatted with a v16i8 mask.
587 for (unsigned i = 1; i != EltSize; ++i)
588 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000589 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000590
Chris Lattner7ff7e672006-04-04 17:25:31 +0000591 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000592 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000593 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000594 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000595 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000596 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000597 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000598}
599
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000600/// isAllNegativeZeroVector - Returns true if all elements of build_vector
601/// are -0.0.
602bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000603 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
604
605 APInt APVal, APUndef;
606 unsigned BitSize;
607 bool HasAnyUndefs;
608
609 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32))
610 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000611 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000612
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000613 return false;
614}
615
Chris Lattneref819f82006-03-20 06:33:01 +0000616/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
617/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000618unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000619 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
620 assert(isSplatShuffleMask(SVOp, EltSize));
621 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000622}
623
Chris Lattnere87192a2006-04-12 17:37:20 +0000624/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000625/// by using a vspltis[bhw] instruction of the specified element size, return
626/// the constant being splatted. The ByteSize field indicates the number of
627/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000628SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
629 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000630
631 // If ByteSize of the splat is bigger than the element size of the
632 // build_vector, then we have a case where we are checking for a splat where
633 // multiple elements of the buildvector are folded together into a single
634 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
635 unsigned EltSize = 16/N->getNumOperands();
636 if (EltSize < ByteSize) {
637 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000638 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000639 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000640
Chris Lattner79d9a882006-04-08 07:14:26 +0000641 // See if all of the elements in the buildvector agree across.
642 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
643 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
644 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000645 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000646
Scott Michelfdc40a02009-02-17 22:15:04 +0000647
Gabor Greifba36cb52008-08-28 21:40:38 +0000648 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000649 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
650 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000651 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000652 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000653
Chris Lattner79d9a882006-04-08 07:14:26 +0000654 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
655 // either constant or undef values that are identical for each chunk. See
656 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000657
Chris Lattner79d9a882006-04-08 07:14:26 +0000658 // Check to see if all of the leading entries are either 0 or -1. If
659 // neither, then this won't fit into the immediate field.
660 bool LeadingZero = true;
661 bool LeadingOnes = true;
662 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000663 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000664
Chris Lattner79d9a882006-04-08 07:14:26 +0000665 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
666 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
667 }
668 // Finally, check the least significant entry.
669 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000670 if (UniquedVals[Multiple-1].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000671 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000672 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000673 if (Val < 16)
674 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
675 }
676 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000677 if (UniquedVals[Multiple-1].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000678 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000679 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000680 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
681 return DAG.getTargetConstant(Val, MVT::i32);
682 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000683
Dan Gohman475871a2008-07-27 21:46:04 +0000684 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000685 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000686
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000687 // Check to see if this buildvec has a single non-undef value in its elements.
688 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
689 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000690 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000691 OpVal = N->getOperand(i);
692 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000693 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000694 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000695
Gabor Greifba36cb52008-08-28 21:40:38 +0000696 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000697
Eli Friedman1a8229b2009-05-24 02:03:36 +0000698 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000699 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000700 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000701 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000702 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
703 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000704 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000705 }
706
707 // If the splat value is larger than the element value, then we can never do
708 // this splat. The only case that we could fit the replicated bits into our
709 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000710 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000711
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000712 // If the element value is larger than the splat value, cut it in half and
713 // check to see if the two halves are equal. Continue doing this until we
714 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
715 while (ValSizeInBytes > ByteSize) {
716 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000717
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000718 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000719 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
720 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000721 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000722 }
723
724 // Properly sign extend the value.
725 int ShAmt = (4-ByteSize)*8;
726 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michelfdc40a02009-02-17 22:15:04 +0000727
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000728 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000729 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000730
Chris Lattner140a58f2006-04-08 06:46:53 +0000731 // Finally, if this value fits in a 5 bit sext field, return it
732 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
733 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000734 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000735}
736
Chris Lattner1a635d62006-04-14 06:01:58 +0000737//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000738// Addressing Mode Selection
739//===----------------------------------------------------------------------===//
740
741/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
742/// or 64-bit immediate, and if the value can be accurately represented as a
743/// sign extension from a 16-bit value. If so, this returns true and the
744/// immediate.
745static bool isIntS16Immediate(SDNode *N, short &Imm) {
746 if (N->getOpcode() != ISD::Constant)
747 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000748
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000749 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000750 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000751 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000752 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000753 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000754}
Dan Gohman475871a2008-07-27 21:46:04 +0000755static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000756 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000757}
758
759
760/// SelectAddressRegReg - Given the specified addressed, check to see if it
761/// can be represented as an indexed [r+r] operation. Returns false if it
762/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000763bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
764 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000765 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000766 short imm = 0;
767 if (N.getOpcode() == ISD::ADD) {
768 if (isIntS16Immediate(N.getOperand(1), imm))
769 return false; // r+i
770 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
771 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000772
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000773 Base = N.getOperand(0);
774 Index = N.getOperand(1);
775 return true;
776 } else if (N.getOpcode() == ISD::OR) {
777 if (isIntS16Immediate(N.getOperand(1), imm))
778 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000779
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000780 // If this is an or of disjoint bitfields, we can codegen this as an add
781 // (for better address arithmetic) if the LHS and RHS of the OR are provably
782 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000783 APInt LHSKnownZero, LHSKnownOne;
784 APInt RHSKnownZero, RHSKnownOne;
785 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000786 APInt::getAllOnesValue(N.getOperand(0)
787 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000788 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000789
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000790 if (LHSKnownZero.getBoolValue()) {
791 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000792 APInt::getAllOnesValue(N.getOperand(1)
793 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000794 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000795 // If all of the bits are known zero on the LHS or RHS, the add won't
796 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000797 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000798 Base = N.getOperand(0);
799 Index = N.getOperand(1);
800 return true;
801 }
802 }
803 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000804
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000805 return false;
806}
807
808/// Returns true if the address N can be represented by a base register plus
809/// a signed 16-bit displacement [r+imm], and if it is not better
810/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000811bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000812 SDValue &Base,
813 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000814 // FIXME dl should come from parent load or store, not from address
815 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000816 // If this can be more profitably realized as r+r, fail.
817 if (SelectAddressRegReg(N, Disp, Base, DAG))
818 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000819
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000820 if (N.getOpcode() == ISD::ADD) {
821 short imm = 0;
822 if (isIntS16Immediate(N.getOperand(1), imm)) {
823 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
824 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
825 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
826 } else {
827 Base = N.getOperand(0);
828 }
829 return true; // [r+i]
830 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
831 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000832 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000833 && "Cannot handle constant offsets yet!");
834 Disp = N.getOperand(1).getOperand(0); // The global address.
835 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
836 Disp.getOpcode() == ISD::TargetConstantPool ||
837 Disp.getOpcode() == ISD::TargetJumpTable);
838 Base = N.getOperand(0);
839 return true; // [&g+r]
840 }
841 } else if (N.getOpcode() == ISD::OR) {
842 short imm = 0;
843 if (isIntS16Immediate(N.getOperand(1), imm)) {
844 // If this is an or of disjoint bitfields, we can codegen this as an add
845 // (for better address arithmetic) if the LHS and RHS of the OR are
846 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000847 APInt LHSKnownZero, LHSKnownOne;
848 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000849 APInt::getAllOnesValue(N.getOperand(0)
850 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000851 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000852
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000853 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000854 // If all of the bits are known zero on the LHS or RHS, the add won't
855 // carry.
856 Base = N.getOperand(0);
857 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
858 return true;
859 }
860 }
861 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
862 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000863
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000864 // If this address fits entirely in a 16-bit sext immediate field, codegen
865 // this as "d, 0"
866 short Imm;
867 if (isIntS16Immediate(CN, Imm)) {
868 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
869 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
870 return true;
871 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000872
873 // Handle 32-bit sext immediates with LIS + addr mode.
874 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000875 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
876 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000877
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000878 // Otherwise, break this down into an LIS + disp.
Chris Lattnerbc681d62007-02-17 06:44:03 +0000879 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000880
Chris Lattnerbc681d62007-02-17 06:44:03 +0000881 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
882 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000883 Base = SDValue(DAG.getTargetNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000884 return true;
885 }
886 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000887
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000888 Disp = DAG.getTargetConstant(0, getPointerTy());
889 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
890 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
891 else
892 Base = N;
893 return true; // [r+0]
894}
895
896/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
897/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000898bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
899 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000900 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000901 // Check to see if we can easily represent this as an [r+r] address. This
902 // will fail if it thinks that the address is more profitably represented as
903 // reg+imm, e.g. where imm = 0.
904 if (SelectAddressRegReg(N, Base, Index, DAG))
905 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000906
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000907 // If the operand is an addition, always emit this as [r+r], since this is
908 // better (for code size, and execution, as the memop does the add for free)
909 // than emitting an explicit add.
910 if (N.getOpcode() == ISD::ADD) {
911 Base = N.getOperand(0);
912 Index = N.getOperand(1);
913 return true;
914 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000915
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000916 // Otherwise, do it the hard way, using R0 as the base register.
917 Base = DAG.getRegister(PPC::R0, N.getValueType());
918 Index = N;
919 return true;
920}
921
922/// SelectAddressRegImmShift - Returns true if the address N can be
923/// represented by a base register plus a signed 14-bit displacement
924/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000925bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
926 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000927 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000928 // FIXME dl should come from the parent load or store, not the address
929 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000930 // If this can be more profitably realized as r+r, fail.
931 if (SelectAddressRegReg(N, Disp, Base, DAG))
932 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000933
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000934 if (N.getOpcode() == ISD::ADD) {
935 short imm = 0;
936 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
937 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
938 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
939 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
940 } else {
941 Base = N.getOperand(0);
942 }
943 return true; // [r+i]
944 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
945 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000946 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000947 && "Cannot handle constant offsets yet!");
948 Disp = N.getOperand(1).getOperand(0); // The global address.
949 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
950 Disp.getOpcode() == ISD::TargetConstantPool ||
951 Disp.getOpcode() == ISD::TargetJumpTable);
952 Base = N.getOperand(0);
953 return true; // [&g+r]
954 }
955 } else if (N.getOpcode() == ISD::OR) {
956 short imm = 0;
957 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
958 // If this is an or of disjoint bitfields, we can codegen this as an add
959 // (for better address arithmetic) if the LHS and RHS of the OR are
960 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000961 APInt LHSKnownZero, LHSKnownOne;
962 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000963 APInt::getAllOnesValue(N.getOperand(0)
964 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000965 LHSKnownZero, LHSKnownOne);
966 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000967 // If all of the bits are known zero on the LHS or RHS, the add won't
968 // carry.
969 Base = N.getOperand(0);
970 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
971 return true;
972 }
973 }
974 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000975 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000976 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000977 // If this address fits entirely in a 14-bit sext immediate field, codegen
978 // this as "d, 0"
979 short Imm;
980 if (isIntS16Immediate(CN, Imm)) {
981 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
982 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
983 return true;
984 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000985
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000986 // Fold the low-part of 32-bit absolute addresses into addr mode.
987 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000988 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
989 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000990
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000991 // Otherwise, break this down into an LIS + disp.
992 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000993 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
994 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000995 Base = SDValue(DAG.getTargetNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000996 return true;
997 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000998 }
999 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001000
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001001 Disp = DAG.getTargetConstant(0, getPointerTy());
1002 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1003 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1004 else
1005 Base = N;
1006 return true; // [r+0]
1007}
1008
1009
1010/// getPreIndexedAddressParts - returns true by value, base pointer and
1011/// offset pointer and addressing mode by reference if the node's address
1012/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001013bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1014 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001015 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001016 SelectionDAG &DAG) const {
Chris Lattner4eab7142006-11-10 02:08:47 +00001017 // Disabled by default for now.
1018 if (!EnablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001019
Dan Gohman475871a2008-07-27 21:46:04 +00001020 SDValue Ptr;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001021 MVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001022 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1023 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001024 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001025
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001026 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +00001027 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001028 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001029 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001030 } else
1031 return false;
1032
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001033 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001034 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001035 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001036
Chris Lattner0851b4f2006-11-15 19:55:13 +00001037 // TODO: Check reg+reg first.
Scott Michelfdc40a02009-02-17 22:15:04 +00001038
Chris Lattner0851b4f2006-11-15 19:55:13 +00001039 // LDU/STU use reg+imm*4, others use reg+imm.
1040 if (VT != MVT::i64) {
1041 // reg + imm
1042 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1043 return false;
1044 } else {
1045 // reg + imm * 4.
1046 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1047 return false;
1048 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001049
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001050 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001051 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1052 // sext i32 to i64 when addr mode is r+i.
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001053 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001054 LD->getExtensionType() == ISD::SEXTLOAD &&
1055 isa<ConstantSDNode>(Offset))
1056 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001057 }
1058
Chris Lattner4eab7142006-11-10 02:08:47 +00001059 AM = ISD::PRE_INC;
1060 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001061}
1062
1063//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001064// LowerOperation implementation
1065//===----------------------------------------------------------------------===//
1066
Scott Michelfdc40a02009-02-17 22:15:04 +00001067SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001068 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001069 MVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001070 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +00001071 Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +00001072 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1073 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001074 // FIXME there isn't really any debug info here
1075 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00001076
1077 const TargetMachine &TM = DAG.getTarget();
Scott Michelfdc40a02009-02-17 22:15:04 +00001078
Dale Johannesende064702009-02-06 21:50:26 +00001079 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, CPI, Zero);
1080 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, CPI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001081
Chris Lattner1a635d62006-04-14 06:01:58 +00001082 // If this is a non-darwin platform, we don't support non-static relo models
1083 // yet.
1084 if (TM.getRelocationModel() == Reloc::Static ||
1085 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1086 // Generate non-pic code that has direct accesses to the constant pool.
1087 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesende064702009-02-06 21:50:26 +00001088 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001089 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001090
Chris Lattner35d86fe2006-07-26 21:12:04 +00001091 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001092 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesende064702009-02-06 21:50:26 +00001093 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00001094 DAG.getNode(PPCISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001095 DebugLoc::getUnknownLoc(), PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001096 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001097
Dale Johannesende064702009-02-06 21:50:26 +00001098 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001099 return Lo;
1100}
1101
Dan Gohman475871a2008-07-27 21:46:04 +00001102SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001103 MVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001104 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001105 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1106 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001107 // FIXME there isn't really any debug loc here
1108 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001109
Nate Begeman37efe672006-04-22 18:53:45 +00001110 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001111
Dale Johannesende064702009-02-06 21:50:26 +00001112 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, JTI, Zero);
1113 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, JTI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001114
Nate Begeman37efe672006-04-22 18:53:45 +00001115 // If this is a non-darwin platform, we don't support non-static relo models
1116 // yet.
1117 if (TM.getRelocationModel() == Reloc::Static ||
1118 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1119 // Generate non-pic code that has direct accesses to the constant pool.
1120 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesende064702009-02-06 21:50:26 +00001121 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001122 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001123
Chris Lattner35d86fe2006-07-26 21:12:04 +00001124 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +00001125 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesende064702009-02-06 21:50:26 +00001126 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00001127 DAG.getNode(PPCISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001128 DebugLoc::getUnknownLoc(), PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +00001129 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001130
Dale Johannesende064702009-02-06 21:50:26 +00001131 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001132 return Lo;
1133}
1134
Scott Michelfdc40a02009-02-17 22:15:04 +00001135SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001136 SelectionDAG &DAG) {
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001137 assert(0 && "TLS not implemented for PPC.");
Dan Gohman475871a2008-07-27 21:46:04 +00001138 return SDValue(); // Not reached
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001139}
1140
Scott Michelfdc40a02009-02-17 22:15:04 +00001141SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
Evan Chengee5c2b82009-01-16 22:57:32 +00001142 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001143 MVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001144 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1145 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +00001146 SDValue GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Dan Gohman475871a2008-07-27 21:46:04 +00001147 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001148 // FIXME there isn't really any debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001149 DebugLoc dl = GSDN->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001150
Chris Lattner1a635d62006-04-14 06:01:58 +00001151 const TargetMachine &TM = DAG.getTarget();
1152
Dale Johannesen33c960f2009-02-04 20:06:27 +00001153 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, GA, Zero);
1154 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, GA, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001155
Chris Lattner1a635d62006-04-14 06:01:58 +00001156 // If this is a non-darwin platform, we don't support non-static relo models
1157 // yet.
1158 if (TM.getRelocationModel() == Reloc::Static ||
1159 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1160 // Generate non-pic code that has direct accesses to globals.
1161 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesen33c960f2009-02-04 20:06:27 +00001162 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001163 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001164
Chris Lattner35d86fe2006-07-26 21:12:04 +00001165 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001166 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesen33c960f2009-02-04 20:06:27 +00001167 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00001168 DAG.getNode(PPCISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001169 DebugLoc::getUnknownLoc(), PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001170 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001171
Dale Johannesen33c960f2009-02-04 20:06:27 +00001172 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Scott Michelfdc40a02009-02-17 22:15:04 +00001173
Chris Lattner57fc62c2006-12-11 23:22:45 +00001174 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV))
Chris Lattner1a635d62006-04-14 06:01:58 +00001175 return Lo;
Scott Michelfdc40a02009-02-17 22:15:04 +00001176
Chris Lattner1a635d62006-04-14 06:01:58 +00001177 // If the global is weak or external, we have to go through the lazy
1178 // resolution stub.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001179 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001180}
1181
Dan Gohman475871a2008-07-27 21:46:04 +00001182SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001183 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001184 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001185
Chris Lattner1a635d62006-04-14 06:01:58 +00001186 // If we're comparing for equality to zero, expose the fact that this is
1187 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1188 // fold the new nodes.
1189 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1190 if (C->isNullValue() && CC == ISD::SETEQ) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001191 MVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001192 SDValue Zext = Op.getOperand(0);
Duncan Sands8e4eb092008-06-08 20:54:56 +00001193 if (VT.bitsLT(MVT::i32)) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001194 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001195 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001196 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001197 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001198 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1199 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00001200 DAG.getConstant(Log2b, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001201 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001202 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001203 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001204 // optimized. FIXME: revisit this when we can custom lower all setcc
1205 // optimizations.
1206 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001207 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001208 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001209
Chris Lattner1a635d62006-04-14 06:01:58 +00001210 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001211 // by xor'ing the rhs with the lhs, which is faster than setting a
1212 // condition register, reading it back out, and masking the correct bit. The
1213 // normal approach here uses sub to do this instead of xor. Using xor exposes
1214 // the result to other bit-twiddling opportunities.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001215 MVT LHSVT = Op.getOperand(0).getValueType();
1216 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
1217 MVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001218 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001219 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001220 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001221 }
Dan Gohman475871a2008-07-27 21:46:04 +00001222 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001223}
1224
Dan Gohman475871a2008-07-27 21:46:04 +00001225SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001226 int VarArgsFrameIndex,
1227 int VarArgsStackOffset,
1228 unsigned VarArgsNumGPR,
1229 unsigned VarArgsNumFPR,
1230 const PPCSubtarget &Subtarget) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001231
Nicolas Geoffray01119992007-04-03 13:59:52 +00001232 assert(0 && "VAARG in ELF32 ABI not implemented yet!");
Dan Gohman475871a2008-07-27 21:46:04 +00001233 return SDValue(); // Not reached
Nicolas Geoffray01119992007-04-03 13:59:52 +00001234}
1235
Bill Wendling77959322008-09-17 00:30:57 +00001236SDValue PPCTargetLowering::LowerTRAMPOLINE(SDValue Op, SelectionDAG &DAG) {
1237 SDValue Chain = Op.getOperand(0);
1238 SDValue Trmp = Op.getOperand(1); // trampoline
1239 SDValue FPtr = Op.getOperand(2); // nested function
1240 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001241 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001242
1243 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1244 bool isPPC64 = (PtrVT == MVT::i64);
1245 const Type *IntPtrTy =
1246 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType();
1247
Scott Michelfdc40a02009-02-17 22:15:04 +00001248 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001249 TargetLowering::ArgListEntry Entry;
1250
1251 Entry.Ty = IntPtrTy;
1252 Entry.Node = Trmp; Args.push_back(Entry);
1253
1254 // TrampSize == (isPPC64 ? 48 : 40);
1255 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
1256 isPPC64 ? MVT::i64 : MVT::i32);
1257 Args.push_back(Entry);
1258
1259 Entry.Node = FPtr; Args.push_back(Entry);
1260 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001261
Bill Wendling77959322008-09-17 00:30:57 +00001262 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1263 std::pair<SDValue, SDValue> CallResult =
1264 LowerCallTo(Chain, Op.getValueType().getTypeForMVT(), false, false,
Dale Johannesen86098bd2008-09-26 19:31:26 +00001265 false, false, CallingConv::C, false,
Bill Wendling77959322008-09-17 00:30:57 +00001266 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001267 Args, DAG, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001268
1269 SDValue Ops[] =
1270 { CallResult.first, CallResult.second };
1271
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00001272 return DAG.getMergeValues(Ops, 2, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001273}
1274
Dan Gohman475871a2008-07-27 21:46:04 +00001275SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bill Wendling77959322008-09-17 00:30:57 +00001276 int VarArgsFrameIndex,
1277 int VarArgsStackOffset,
1278 unsigned VarArgsNumGPR,
1279 unsigned VarArgsNumFPR,
1280 const PPCSubtarget &Subtarget) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001281 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001282
1283 if (Subtarget.isMachoABI()) {
1284 // vastart just stores the address of the VarArgsFrameIndex slot into the
1285 // memory location argument.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001286 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001287 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001288 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001289 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001290 }
1291
1292 // For ELF 32 ABI we follow the layout of the va_list struct.
1293 // We suppose the given va_list is already allocated.
1294 //
1295 // typedef struct {
1296 // char gpr; /* index into the array of 8 GPRs
1297 // * stored in the register save area
1298 // * gpr=0 corresponds to r3,
1299 // * gpr=1 to r4, etc.
1300 // */
1301 // char fpr; /* index into the array of 8 FPRs
1302 // * stored in the register save area
1303 // * fpr=0 corresponds to f1,
1304 // * fpr=1 to f2, etc.
1305 // */
1306 // char *overflow_arg_area;
1307 // /* location on stack that holds
1308 // * the next overflow argument
1309 // */
1310 // char *reg_save_area;
1311 // /* where r3:r10 and f1:f8 (if saved)
1312 // * are stored
1313 // */
1314 // } va_list[1];
1315
1316
Dan Gohman475871a2008-07-27 21:46:04 +00001317 SDValue ArgGPR = DAG.getConstant(VarArgsNumGPR, MVT::i8);
1318 SDValue ArgFPR = DAG.getConstant(VarArgsNumFPR, MVT::i8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001319
Nicolas Geoffray01119992007-04-03 13:59:52 +00001320
Duncan Sands83ec4b62008-06-06 12:08:01 +00001321 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001322
Dan Gohman475871a2008-07-27 21:46:04 +00001323 SDValue StackOffsetFI = DAG.getFrameIndex(VarArgsStackOffset, PtrVT);
1324 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001325
Duncan Sands83ec4b62008-06-06 12:08:01 +00001326 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001327 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001328
Duncan Sands83ec4b62008-06-06 12:08:01 +00001329 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001330 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001331
1332 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001333 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001334
Dan Gohman69de1932008-02-06 22:27:42 +00001335 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001336
Nicolas Geoffray01119992007-04-03 13:59:52 +00001337 // Store first byte : number of int regs
Dale Johannesen33c960f2009-02-04 20:06:27 +00001338 SDValue firstStore = DAG.getStore(Op.getOperand(0), dl, ArgGPR,
Dan Gohman69de1932008-02-06 22:27:42 +00001339 Op.getOperand(1), SV, 0);
1340 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001341 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001342 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001343
Nicolas Geoffray01119992007-04-03 13:59:52 +00001344 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001345 SDValue secondStore =
Dale Johannesen33c960f2009-02-04 20:06:27 +00001346 DAG.getStore(firstStore, dl, ArgFPR, nextPtr, SV, nextOffset);
Dan Gohman69de1932008-02-06 22:27:42 +00001347 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001348 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001349
Nicolas Geoffray01119992007-04-03 13:59:52 +00001350 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001351 SDValue thirdStore =
Dale Johannesen33c960f2009-02-04 20:06:27 +00001352 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr, SV, nextOffset);
Dan Gohman69de1932008-02-06 22:27:42 +00001353 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001354 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001355
1356 // Store third word : arguments given in registers
Dale Johannesen33c960f2009-02-04 20:06:27 +00001357 return DAG.getStore(thirdStore, dl, FR, nextPtr, SV, nextOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001358
Chris Lattner1a635d62006-04-14 06:01:58 +00001359}
1360
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001361#include "PPCGenCallingConv.inc"
1362
Chris Lattner9f0bc652007-02-25 05:34:32 +00001363/// GetFPR - Get the set of FP registers that should be allocated for arguments,
1364/// depending on which subtarget is selected.
1365static const unsigned *GetFPR(const PPCSubtarget &Subtarget) {
1366 if (Subtarget.isMachoABI()) {
1367 static const unsigned FPR[] = {
1368 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1369 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1370 };
1371 return FPR;
1372 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001373
1374
Chris Lattner9f0bc652007-02-25 05:34:32 +00001375 static const unsigned FPR[] = {
1376 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001377 PPC::F8
Chris Lattner9f0bc652007-02-25 05:34:32 +00001378 };
1379 return FPR;
1380}
1381
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001382/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1383/// the stack.
Dan Gohman095cc292008-09-13 01:54:27 +00001384static unsigned CalculateStackSlotSize(SDValue Arg, ISD::ArgFlagsTy Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001385 bool isVarArg, unsigned PtrByteSize) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001386 MVT ArgVT = Arg.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001387 unsigned ArgSize =ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001388 if (Flags.isByVal())
1389 ArgSize = Flags.getByValSize();
1390 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1391
1392 return ArgSize;
1393}
1394
Dan Gohman475871a2008-07-27 21:46:04 +00001395SDValue
Scott Michelfdc40a02009-02-17 22:15:04 +00001396PPCTargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001397 SelectionDAG &DAG,
1398 int &VarArgsFrameIndex,
1399 int &VarArgsStackOffset,
1400 unsigned &VarArgsNumGPR,
1401 unsigned &VarArgsNumFPR,
1402 const PPCSubtarget &Subtarget) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001403 // TODO: add description of PPC stack frame format, or at least some docs.
1404 //
1405 MachineFunction &MF = DAG.getMachineFunction();
1406 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001407 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman475871a2008-07-27 21:46:04 +00001408 SmallVector<SDValue, 8> ArgValues;
1409 SDValue Root = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001410 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001411 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001412
Duncan Sands83ec4b62008-06-06 12:08:01 +00001413 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00001414 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001415 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001416 bool isELF32_ABI = Subtarget.isELF32_ABI();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001417 // Potential tail calls could cause overwriting of argument stack slots.
1418 unsigned CC = MF.getFunction()->getCallingConv();
1419 bool isImmutable = !(PerformTailCallOpt && (CC==CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001420 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001421
Chris Lattner9f0bc652007-02-25 05:34:32 +00001422 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001423 // Area that is at least reserved in caller of this function.
1424 unsigned MinReservedArea = ArgOffset;
1425
Chris Lattnerc91a4752006-06-26 22:48:35 +00001426 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001427 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1428 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1429 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001430 static const unsigned GPR_64[] = { // 64-bit registers.
1431 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1432 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1433 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001434
Chris Lattner9f0bc652007-02-25 05:34:32 +00001435 static const unsigned *FPR = GetFPR(Subtarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00001436
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001437 static const unsigned VR[] = {
1438 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1439 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1440 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001441
Owen Anderson718cb662007-09-07 04:06:50 +00001442 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001443 const unsigned Num_FPR_Regs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00001444 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001445
1446 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001447
Chris Lattnerc91a4752006-06-26 22:48:35 +00001448 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001449
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001450 // In 32-bit non-varargs functions, the stack space for vectors is after the
1451 // stack space for non-vectors. We do not use this space unless we have
1452 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001453 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001454 // that out...for the pathological case, compute VecArgOffset as the
1455 // start of the vector parameter area. Computing VecArgOffset is the
1456 // entire point of the following loop.
1457 // Altivec is not mentioned in the ppc32 Elf Supplement, so I'm not trying
1458 // to handle Elf here.
1459 unsigned VecArgOffset = ArgOffset;
1460 if (!isVarArg && !isPPC64) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001461 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues()-1; ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001462 ++ArgNo) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001463 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
1464 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001465 ISD::ArgFlagsTy Flags =
1466 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001467
Duncan Sands276dcbd2008-03-21 09:14:45 +00001468 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001469 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001470 ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001471 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001472 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1473 VecArgOffset += ArgSize;
1474 continue;
1475 }
1476
Duncan Sands83ec4b62008-06-06 12:08:01 +00001477 switch(ObjectVT.getSimpleVT()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001478 default: assert(0 && "Unhandled argument type!");
1479 case MVT::i32:
1480 case MVT::f32:
1481 VecArgOffset += isPPC64 ? 8 : 4;
1482 break;
1483 case MVT::i64: // PPC64
1484 case MVT::f64:
1485 VecArgOffset += 8;
1486 break;
1487 case MVT::v4f32:
1488 case MVT::v4i32:
1489 case MVT::v8i16:
1490 case MVT::v16i8:
1491 // Nothing to do, we're only looking at Nonvector args here.
1492 break;
1493 }
1494 }
1495 }
1496 // We've found where the vector parameter area in memory is. Skip the
1497 // first 12 parameters; these don't use that memory.
1498 VecArgOffset = ((VecArgOffset+15)/16)*16;
1499 VecArgOffset += 12*16;
1500
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001501 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001502 // entry to a function on PPC, the arguments start after the linkage area,
1503 // although the first ones are often in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00001504 //
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001505 // In the ELF 32 ABI, GPRs and stack are double word align: an argument
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001506 // represented with two words (long long or double) must be copied to an
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001507 // even GPR_idx value or to an even ArgOffset value.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001508
Dan Gohman475871a2008-07-27 21:46:04 +00001509 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001510 unsigned nAltivecParamsAtEnd = 0;
Gabor Greif93c53e52008-08-31 15:37:04 +00001511 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues() - 1;
1512 ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001513 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001514 bool needsLoad = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001515 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
1516 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001517 unsigned ArgSize = ObjSize;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001518 ISD::ArgFlagsTy Flags =
1519 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001520 // See if next argument requires stack alignment in ELF
Scott Michelfdc40a02009-02-17 22:15:04 +00001521 bool Align = Flags.isSplit();
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001522
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001523 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001524
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001525 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
1526 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1527 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
1528 if (isVarArg || isPPC64) {
1529 MinReservedArea = ((MinReservedArea+15)/16)*16;
1530 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
Dan Gohman095cc292008-09-13 01:54:27 +00001531 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001532 isVarArg,
1533 PtrByteSize);
1534 } else nAltivecParamsAtEnd++;
1535 } else
1536 // Calculate min reserved area.
1537 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
Dan Gohman095cc292008-09-13 01:54:27 +00001538 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001539 isVarArg,
1540 PtrByteSize);
1541
Dale Johannesen8419dd62008-03-07 20:27:40 +00001542 // FIXME alignment for ELF may not be right
1543 // FIXME the codegen can be much improved in some cases.
1544 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001545 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001546 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001547 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00001548 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001549 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001550 if (Align && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001551 // Objects of size 1 and 2 are right justified, everything else is
1552 // left justified. This means the memory address is adjusted forwards.
1553 if (ObjSize==1 || ObjSize==2) {
1554 CurArgOffset = CurArgOffset + (4 - ObjSize);
1555 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001556 // The value of the object is its address.
1557 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +00001558 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001559 ArgValues.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001560 if (ObjSize==1 || ObjSize==2) {
1561 if (GPR_idx != Num_GPR_Regs) {
1562 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1563 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001564 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001565 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Dale Johannesen7f96f392008-03-08 01:41:42 +00001566 NULL, 0, ObjSize==1 ? MVT::i8 : MVT::i16 );
1567 MemOps.push_back(Store);
1568 ++GPR_idx;
1569 if (isMachoABI) ArgOffset += PtrByteSize;
1570 } else {
1571 ArgOffset += PtrByteSize;
1572 }
1573 continue;
1574 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001575 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1576 // Store whatever pieces of the object are in registers
1577 // to memory. ArgVal will be address of the beginning of
1578 // the object.
1579 if (GPR_idx != Num_GPR_Regs) {
1580 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1581 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
1582 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +00001583 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001584 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, PtrVT);
1585 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001586 MemOps.push_back(Store);
1587 ++GPR_idx;
1588 if (isMachoABI) ArgOffset += PtrByteSize;
1589 } else {
1590 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
1591 break;
1592 }
1593 }
1594 continue;
1595 }
1596
Duncan Sands83ec4b62008-06-06 12:08:01 +00001597 switch (ObjectVT.getSimpleVT()) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001598 default: assert(0 && "Unhandled argument type!");
1599 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001600 if (!isPPC64) {
1601 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001602 if (Align && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001603
1604 if (GPR_idx != Num_GPR_Regs) {
1605 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1606 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001607 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001608 ++GPR_idx;
1609 } else {
1610 needsLoad = true;
1611 ArgSize = PtrByteSize;
1612 }
1613 // Stack align in ELF
Scott Michelfdc40a02009-02-17 22:15:04 +00001614 if (needsLoad && Align && isELF32_ABI)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001615 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
1616 // All int arguments reserve stack space in Macho ABI.
1617 if (isMachoABI || needsLoad) ArgOffset += PtrByteSize;
1618 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001619 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001620 // FALLTHROUGH
Chris Lattner9f0bc652007-02-25 05:34:32 +00001621 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001622 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001623 unsigned VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
1624 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001625 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001626
1627 if (ObjectVT == MVT::i32) {
1628 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
1629 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001630 if (Flags.isSExt())
Dale Johannesen39355f92009-02-04 02:34:38 +00001631 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001632 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00001633 else if (Flags.isZExt())
Dale Johannesen39355f92009-02-04 02:34:38 +00001634 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001635 DAG.getValueType(ObjectVT));
1636
Dale Johannesen39355f92009-02-04 02:34:38 +00001637 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001638 }
1639
Chris Lattnerc91a4752006-06-26 22:48:35 +00001640 ++GPR_idx;
1641 } else {
1642 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00001643 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001644 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001645 // All int arguments reserve stack space in Macho ABI.
1646 if (isMachoABI || needsLoad) ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001647 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00001648
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001649 case MVT::f32:
1650 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001651 // Every 4 bytes of argument space consumes one of the GPRs available for
1652 // argument passing.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001653 if (GPR_idx != Num_GPR_Regs && isMachoABI) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001654 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001655 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001656 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001657 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001658 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001659 unsigned VReg;
1660 if (ObjectVT == MVT::f32)
Chris Lattner84bc5422007-12-31 04:13:23 +00001661 VReg = RegInfo.createVirtualRegister(&PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001662 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001663 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
1664 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001665 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001666 ++FPR_idx;
1667 } else {
1668 needsLoad = true;
1669 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001670
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001671 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001672 if (needsLoad && Align && isELF32_ABI)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001673 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001674 // All FP arguments reserve stack space in Macho ABI.
1675 if (isMachoABI || needsLoad) ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001676 break;
1677 case MVT::v4f32:
1678 case MVT::v4i32:
1679 case MVT::v8i16:
1680 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00001681 // Note that vector arguments in registers don't reserve stack space,
1682 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001683 if (VR_idx != Num_VR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001684 unsigned VReg = RegInfo.createVirtualRegister(&PPC::VRRCRegClass);
1685 RegInfo.addLiveIn(VR[VR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001686 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00001687 if (isVarArg) {
1688 while ((ArgOffset % 16) != 0) {
1689 ArgOffset += PtrByteSize;
1690 if (GPR_idx != Num_GPR_Regs)
1691 GPR_idx++;
1692 }
1693 ArgOffset += 16;
1694 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs);
1695 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001696 ++VR_idx;
1697 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001698 if (!isVarArg && !isPPC64) {
1699 // Vectors go after all the nonvectors.
1700 CurArgOffset = VecArgOffset;
1701 VecArgOffset += 16;
1702 } else {
1703 // Vectors are aligned.
1704 ArgOffset = ((ArgOffset+15)/16)*16;
1705 CurArgOffset = ArgOffset;
1706 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00001707 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001708 needsLoad = true;
1709 }
1710 break;
1711 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001712
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001713 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001714 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001715 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001716 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001717 CurArgOffset + (ArgSize - ObjSize),
1718 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001719 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001720 ArgVal = DAG.getLoad(ObjectVT, dl, Root, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001721 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001722
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001723 ArgValues.push_back(ArgVal);
1724 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001725
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001726 // Set the size that is at least reserved in caller of this function. Tail
1727 // call optimized function's reserved stack space needs to be aligned so that
1728 // taking the difference between two stack areas will result in an aligned
1729 // stack.
1730 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1731 // Add the Altivec parameters at the end, if needed.
1732 if (nAltivecParamsAtEnd) {
1733 MinReservedArea = ((MinReservedArea+15)/16)*16;
1734 MinReservedArea += 16*nAltivecParamsAtEnd;
1735 }
1736 MinReservedArea =
1737 std::max(MinReservedArea,
1738 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
1739 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1740 getStackAlignment();
1741 unsigned AlignMask = TargetAlign-1;
1742 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
1743 FI->setMinReservedArea(MinReservedArea);
1744
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001745 // If the function takes variable number of arguments, make a frame index for
1746 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001747 if (isVarArg) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001748
Nicolas Geoffray01119992007-04-03 13:59:52 +00001749 int depth;
1750 if (isELF32_ABI) {
1751 VarArgsNumGPR = GPR_idx;
1752 VarArgsNumFPR = FPR_idx;
Scott Michelfdc40a02009-02-17 22:15:04 +00001753
Nicolas Geoffray01119992007-04-03 13:59:52 +00001754 // Make room for Num_GPR_Regs, Num_FPR_Regs and for a possible frame
1755 // pointer.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001756 depth = -(Num_GPR_Regs * PtrVT.getSizeInBits()/8 +
1757 Num_FPR_Regs * MVT(MVT::f64).getSizeInBits()/8 +
1758 PtrVT.getSizeInBits()/8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001759
Duncan Sands83ec4b62008-06-06 12:08:01 +00001760 VarArgsStackOffset = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001761 ArgOffset);
1762
1763 }
1764 else
1765 depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00001766
Duncan Sands83ec4b62008-06-06 12:08:01 +00001767 VarArgsFrameIndex = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001768 depth);
Dan Gohman475871a2008-07-27 21:46:04 +00001769 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001770
Nicolas Geoffray01119992007-04-03 13:59:52 +00001771 // In ELF 32 ABI, the fixed integer arguments of a variadic function are
1772 // stored to the VarArgsFrameIndex on the stack.
1773 if (isELF32_ABI) {
1774 for (GPR_idx = 0; GPR_idx != VarArgsNumGPR; ++GPR_idx) {
Dan Gohman475871a2008-07-27 21:46:04 +00001775 SDValue Val = DAG.getRegister(GPR[GPR_idx], PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001776 SDValue Store = DAG.getStore(Root, dl, Val, FIN, NULL, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001777 MemOps.push_back(Store);
1778 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001779 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001780 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001781 }
1782 }
1783
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001784 // If this function is vararg, store any remaining integer argument regs
1785 // to their spots on the stack so that they may be loaded by deferencing the
1786 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001787 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001788 unsigned VReg;
1789 if (isPPC64)
Chris Lattner84bc5422007-12-31 04:13:23 +00001790 VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001791 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001792 VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001793
Chris Lattner84bc5422007-12-31 04:13:23 +00001794 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001795 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, PtrVT);
1796 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001797 MemOps.push_back(Store);
1798 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001799 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001800 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001801 }
Nicolas Geoffray01119992007-04-03 13:59:52 +00001802
1803 // In ELF 32 ABI, the double arguments are stored to the VarArgsFrameIndex
1804 // on the stack.
1805 if (isELF32_ABI) {
1806 for (FPR_idx = 0; FPR_idx != VarArgsNumFPR; ++FPR_idx) {
Dan Gohman475871a2008-07-27 21:46:04 +00001807 SDValue Val = DAG.getRegister(FPR[FPR_idx], MVT::f64);
Dale Johannesen39355f92009-02-04 02:34:38 +00001808 SDValue Store = DAG.getStore(Root, dl, Val, FIN, NULL, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001809 MemOps.push_back(Store);
1810 // Increment the address by eight for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001811 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001812 PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001813 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001814 }
1815
1816 for (; FPR_idx != Num_FPR_Regs; ++FPR_idx) {
1817 unsigned VReg;
Chris Lattner84bc5422007-12-31 04:13:23 +00001818 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001819
Chris Lattner84bc5422007-12-31 04:13:23 +00001820 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001821 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::f64);
1822 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001823 MemOps.push_back(Store);
1824 // Increment the address by eight for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001825 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001826 PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001827 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001828 }
1829 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001830 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001831
Dale Johannesen8419dd62008-03-07 20:27:40 +00001832 if (!MemOps.empty())
Scott Michelfdc40a02009-02-17 22:15:04 +00001833 Root = DAG.getNode(ISD::TokenFactor, dl,
Dale Johannesen39355f92009-02-04 02:34:38 +00001834 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00001835
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001836 ArgValues.push_back(Root);
Scott Michelfdc40a02009-02-17 22:15:04 +00001837
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001838 // Return the new list of results.
Dale Johannesen39355f92009-02-04 02:34:38 +00001839 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00001840 &ArgValues[0], ArgValues.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001841}
1842
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001843/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
1844/// linkage area.
1845static unsigned
1846CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
1847 bool isPPC64,
1848 bool isMachoABI,
1849 bool isVarArg,
1850 unsigned CC,
Dan Gohman095cc292008-09-13 01:54:27 +00001851 CallSDNode *TheCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001852 unsigned &nAltivecParamsAtEnd) {
1853 // Count how many bytes are to be pushed on the stack, including the linkage
1854 // area, and parameter passing area. We start with 24/48 bytes, which is
1855 // prereserved space for [SP][CR][LR][3 x unused].
1856 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Dan Gohman095cc292008-09-13 01:54:27 +00001857 unsigned NumOps = TheCall->getNumArgs();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001858 unsigned PtrByteSize = isPPC64 ? 8 : 4;
1859
1860 // Add up all the space actually used.
1861 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
1862 // they all go in registers, but we must reserve stack space for them for
1863 // possible use by the caller. In varargs or 64-bit calls, parameters are
1864 // assigned stack space in order, with padding so Altivec parameters are
1865 // 16-byte aligned.
1866 nAltivecParamsAtEnd = 0;
1867 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman095cc292008-09-13 01:54:27 +00001868 SDValue Arg = TheCall->getArg(i);
1869 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001870 MVT ArgVT = Arg.getValueType();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001871 // Varargs Altivec parameters are padded to a 16 byte boundary.
1872 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
1873 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
1874 if (!isVarArg && !isPPC64) {
1875 // Non-varargs Altivec parameters go after all the non-Altivec
1876 // parameters; handle those later so we know how much padding we need.
1877 nAltivecParamsAtEnd++;
1878 continue;
1879 }
1880 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
1881 NumBytes = ((NumBytes+15)/16)*16;
1882 }
Dan Gohman095cc292008-09-13 01:54:27 +00001883 NumBytes += CalculateStackSlotSize(Arg, Flags, isVarArg, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001884 }
1885
1886 // Allow for Altivec parameters at the end, if needed.
1887 if (nAltivecParamsAtEnd) {
1888 NumBytes = ((NumBytes+15)/16)*16;
1889 NumBytes += 16*nAltivecParamsAtEnd;
1890 }
1891
1892 // The prolog code of the callee may store up to 8 GPR argument registers to
1893 // the stack, allowing va_start to index over them in memory if its varargs.
1894 // Because we cannot tell if this is needed on the caller side, we have to
1895 // conservatively assume that it is needed. As such, make sure we have at
1896 // least enough stack space for the caller to store the 8 GPRs.
1897 NumBytes = std::max(NumBytes,
1898 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
1899
1900 // Tail call needs the stack to be aligned.
1901 if (CC==CallingConv::Fast && PerformTailCallOpt) {
1902 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1903 getStackAlignment();
1904 unsigned AlignMask = TargetAlign-1;
1905 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
1906 }
1907
1908 return NumBytes;
1909}
1910
1911/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
1912/// adjusted to accomodate the arguments for the tailcall.
1913static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool IsTailCall,
1914 unsigned ParamSize) {
1915
1916 if (!IsTailCall) return 0;
1917
1918 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
1919 unsigned CallerMinReservedArea = FI->getMinReservedArea();
1920 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
1921 // Remember only if the new adjustement is bigger.
1922 if (SPDiff < FI->getTailCallSPDelta())
1923 FI->setTailCallSPDelta(SPDiff);
1924
1925 return SPDiff;
1926}
1927
1928/// IsEligibleForTailCallElimination - Check to see whether the next instruction
1929/// following the call is a return. A function is eligible if caller/callee
1930/// calling conventions match, currently only fastcc supports tail calls, and
1931/// the function CALL is immediatly followed by a RET.
1932bool
Dan Gohman095cc292008-09-13 01:54:27 +00001933PPCTargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman475871a2008-07-27 21:46:04 +00001934 SDValue Ret,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001935 SelectionDAG& DAG) const {
1936 // Variable argument functions are not supported.
Dan Gohman095cc292008-09-13 01:54:27 +00001937 if (!PerformTailCallOpt || TheCall->isVarArg())
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001938 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001939
Dan Gohman095cc292008-09-13 01:54:27 +00001940 if (CheckTailCallReturnConstraints(TheCall, Ret)) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001941 MachineFunction &MF = DAG.getMachineFunction();
1942 unsigned CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman095cc292008-09-13 01:54:27 +00001943 unsigned CalleeCC = TheCall->getCallingConv();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001944 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
1945 // Functions containing by val parameters are not supported.
Dan Gohman095cc292008-09-13 01:54:27 +00001946 for (unsigned i = 0; i != TheCall->getNumArgs(); i++) {
1947 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001948 if (Flags.isByVal()) return false;
1949 }
1950
Dan Gohman095cc292008-09-13 01:54:27 +00001951 SDValue Callee = TheCall->getCallee();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001952 // Non PIC/GOT tail calls are supported.
1953 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
1954 return true;
1955
1956 // At the moment we can only do local tail calls (in same module, hidden
1957 // or protected) if we are generating PIC.
1958 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1959 return G->getGlobal()->hasHiddenVisibility()
1960 || G->getGlobal()->hasProtectedVisibility();
1961 }
1962 }
1963
1964 return false;
1965}
1966
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001967/// isCallCompatibleAddress - Return the immediate to use if the specified
1968/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00001969static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001970 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1971 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001972
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001973 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001974 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1975 (Addr << 6 >> 6) != Addr)
1976 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00001977
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001978 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00001979 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001980}
1981
Dan Gohman844731a2008-05-13 00:00:25 +00001982namespace {
1983
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001984struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00001985 SDValue Arg;
1986 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001987 int FrameIdx;
1988
1989 TailCallArgumentInfo() : FrameIdx(0) {}
1990};
1991
Dan Gohman844731a2008-05-13 00:00:25 +00001992}
1993
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001994/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
1995static void
1996StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001997 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001998 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001999 SmallVector<SDValue, 8> &MemOpChains,
2000 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002001 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002002 SDValue Arg = TailCallArgs[i].Arg;
2003 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002004 int FI = TailCallArgs[i].FrameIdx;
2005 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002006 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00002007 PseudoSourceValue::getFixedStack(FI),
2008 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002009 }
2010}
2011
2012/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2013/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002014static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002015 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002016 SDValue Chain,
2017 SDValue OldRetAddr,
2018 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002019 int SPDiff,
2020 bool isPPC64,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002021 bool isMachoABI,
2022 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002023 if (SPDiff) {
2024 // Calculate the new stack slot for the return address.
2025 int SlotSize = isPPC64 ? 8 : 4;
2026 int NewRetAddrLoc = SPDiff + PPCFrameInfo::getReturnSaveOffset(isPPC64,
2027 isMachoABI);
2028 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
2029 NewRetAddrLoc);
2030 int NewFPLoc = SPDiff + PPCFrameInfo::getFramePointerSaveOffset(isPPC64,
2031 isMachoABI);
2032 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc);
2033
Duncan Sands83ec4b62008-06-06 12:08:01 +00002034 MVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002035 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002036 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00002037 PseudoSourceValue::getFixedStack(NewRetAddr), 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002038 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002039 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00002040 PseudoSourceValue::getFixedStack(NewFPIdx), 0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002041 }
2042 return Chain;
2043}
2044
2045/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2046/// the position of the argument.
2047static void
2048CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002049 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002050 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2051 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002052 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002053 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002054 MVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002055 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002056 TailCallArgumentInfo Info;
2057 Info.Arg = Arg;
2058 Info.FrameIdxOp = FIN;
2059 Info.FrameIdx = FI;
2060 TailCallArguments.push_back(Info);
2061}
2062
2063/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2064/// stack slot. Returns the chain as result and the loaded frame pointers in
2065/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002066SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002067 int SPDiff,
2068 SDValue Chain,
2069 SDValue &LROpOut,
2070 SDValue &FPOpOut,
2071 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002072 if (SPDiff) {
2073 // Load the LR and FP stack slot for later adjusting.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002074 MVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002075 LROpOut = getReturnAddrFrameIndex(DAG);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002076 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002077 Chain = SDValue(LROpOut.getNode(), 1);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002078 FPOpOut = getFramePointerFrameIndex(DAG);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002079 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002080 Chain = SDValue(FPOpOut.getNode(), 1);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002081 }
2082 return Chain;
2083}
2084
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002085/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002086/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002087/// specified by the specific parameter attribute. The copy will be passed as
2088/// a byval function parameter.
2089/// Sometimes what we are copying is the end of a larger object, the part that
2090/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002091static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002092CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002093 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002094 unsigned Size, DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00002095 SDValue SizeNode = DAG.getConstant(Size, MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002096 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
2097 false, NULL, 0, NULL, 0);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002098}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002099
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002100/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2101/// tail calls.
2102static void
Dan Gohman475871a2008-07-27 21:46:04 +00002103LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2104 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002105 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002106 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002107 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments,
2108 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002109 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002110 if (!isTailCall) {
2111 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002112 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002113 if (isPPC64)
2114 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2115 else
2116 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002117 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002118 DAG.getConstant(ArgOffset, PtrVT));
2119 }
Dale Johannesen33c960f2009-02-04 20:06:27 +00002120 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002121 // Calculate and remember argument location.
2122 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2123 TailCallArguments);
2124}
2125
Dan Gohman475871a2008-07-27 21:46:04 +00002126SDValue PPCTargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG,
Dan Gohman7925ed02008-03-19 21:39:28 +00002127 const PPCSubtarget &Subtarget,
2128 TargetMachine &TM) {
Dan Gohman095cc292008-09-13 01:54:27 +00002129 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
2130 SDValue Chain = TheCall->getChain();
2131 bool isVarArg = TheCall->isVarArg();
2132 unsigned CC = TheCall->getCallingConv();
2133 bool isTailCall = TheCall->isTailCall()
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002134 && CC == CallingConv::Fast && PerformTailCallOpt;
Dan Gohman095cc292008-09-13 01:54:27 +00002135 SDValue Callee = TheCall->getCallee();
2136 unsigned NumOps = TheCall->getNumArgs();
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002137 DebugLoc dl = TheCall->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00002138
Chris Lattner9f0bc652007-02-25 05:34:32 +00002139 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002140 bool isELF32_ABI = Subtarget.isELF32_ABI();
Evan Cheng4360bdc2006-05-25 00:57:32 +00002141
Duncan Sands83ec4b62008-06-06 12:08:01 +00002142 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Chris Lattnerc91a4752006-06-26 22:48:35 +00002143 bool isPPC64 = PtrVT == MVT::i64;
2144 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002145
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002146 MachineFunction &MF = DAG.getMachineFunction();
2147
Chris Lattnerabde4602006-05-16 22:56:08 +00002148 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
2149 // SelectExpr to use to put the arguments in the appropriate registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002150 std::vector<SDValue> args_to_use;
Scott Michelfdc40a02009-02-17 22:15:04 +00002151
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002152 // Mark this function as potentially containing a function that contains a
2153 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2154 // and restoring the callers stack pointer in this functions epilog. This is
2155 // done because by tail calling the called function might overwrite the value
2156 // in this function's (MF) stack pointer stack slot 0(SP).
2157 if (PerformTailCallOpt && CC==CallingConv::Fast)
2158 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2159
2160 unsigned nAltivecParamsAtEnd = 0;
2161
Chris Lattnerabde4602006-05-16 22:56:08 +00002162 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00002163 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002164 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002165 unsigned NumBytes =
2166 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isMachoABI, isVarArg, CC,
Dan Gohman095cc292008-09-13 01:54:27 +00002167 TheCall, nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00002168
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002169 // Calculate by how many bytes the stack has to be adjusted in case of tail
2170 // call optimization.
2171 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00002172
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002173 // Adjust the stack pointer for the new arguments...
2174 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00002175 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00002176 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00002177
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002178 // Load the return address and frame pointer so it can be move somewhere else
2179 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00002180 SDValue LROp, FPOp;
Dale Johannesen33c960f2009-02-04 20:06:27 +00002181 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002182
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002183 // Set up a copy of the stack pointer for use loading and storing any
2184 // arguments that may not fit in the registers available for argument
2185 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00002186 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002187 if (isPPC64)
2188 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2189 else
2190 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00002191
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002192 // Figure out which arguments are going to go in registers, and which in
2193 // memory. Also, if this is a vararg function, floating point operations
2194 // must be stored to our stack, and loaded into integer regs as well, if
2195 // any integer regs are available for argument passing.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002196 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002197 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002198
Chris Lattnerc91a4752006-06-26 22:48:35 +00002199 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00002200 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2201 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2202 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002203 static const unsigned GPR_64[] = { // 64-bit registers.
2204 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2205 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2206 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00002207 static const unsigned *FPR = GetFPR(Subtarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00002208
Chris Lattner9a2a4972006-05-17 06:01:33 +00002209 static const unsigned VR[] = {
2210 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2211 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2212 };
Owen Anderson718cb662007-09-07 04:06:50 +00002213 const unsigned NumGPRs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00002214 const unsigned NumFPRs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00002215 const unsigned NumVRs = array_lengthof( VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00002216
Chris Lattnerc91a4752006-06-26 22:48:35 +00002217 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
2218
Dan Gohman475871a2008-07-27 21:46:04 +00002219 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002220 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2221
Dan Gohman475871a2008-07-27 21:46:04 +00002222 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00002223 for (unsigned i = 0; i != NumOps; ++i) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00002224 bool inMem = false;
Dan Gohman095cc292008-09-13 01:54:27 +00002225 SDValue Arg = TheCall->getArg(i);
2226 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002227 // See if next argument requires stack alignment in ELF
Nicolas Geoffray6ccbbd82008-04-15 08:08:50 +00002228 bool Align = Flags.isSplit();
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002229
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002230 // PtrOff will be used to store the current argument to the stack if a
2231 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00002232 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00002233
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002234 // Stack align in ELF 32
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002235 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002236 PtrOff = DAG.getConstant(ArgOffset + ((ArgOffset/4) % 2) * PtrByteSize,
2237 StackPtr.getValueType());
2238 else
2239 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
2240
Dale Johannesen39355f92009-02-04 02:34:38 +00002241 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00002242
2243 // On PPC64, promote integers to 64-bit values.
2244 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00002245 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
2246 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Dale Johannesen39355f92009-02-04 02:34:38 +00002247 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00002248 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002249
2250 // FIXME Elf untested, what are alignment rules?
Dale Johannesen8419dd62008-03-07 20:27:40 +00002251 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002252 if (Flags.isByVal()) {
2253 unsigned Size = Flags.getByValSize();
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002254 if (isELF32_ABI && Align) GPR_idx += (GPR_idx % 2);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002255 if (Size==1 || Size==2) {
2256 // Very small objects are passed right-justified.
2257 // Everything else is passed left-justified.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002258 MVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002259 if (GPR_idx != NumGPRs) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002260 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Dale Johannesen8419dd62008-03-07 20:27:40 +00002261 NULL, 0, VT);
2262 MemOpChains.push_back(Load.getValue(1));
2263 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2264 if (isMachoABI)
2265 ArgOffset += PtrByteSize;
2266 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00002267 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00002268 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00002269 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00002270 CallSeqStart.getNode()->getOperand(0),
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002271 Flags, DAG, Size, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002272 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00002273 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00002274 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00002275 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2276 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002277 Chain = CallSeqStart = NewCallSeqStart;
2278 ArgOffset += PtrByteSize;
2279 }
2280 continue;
2281 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002282 // Copy entire object into memory. There are cases where gcc-generated
2283 // code assumes it is there, even if it could be put entirely into
2284 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00002285 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00002286 CallSeqStart.getNode()->getOperand(0),
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002287 Flags, DAG, Size, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002288 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00002289 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00002290 CallSeqStart.getNode()->getOperand(1));
2291 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002292 Chain = CallSeqStart = NewCallSeqStart;
2293 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002294 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00002295 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00002296 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002297 if (GPR_idx != NumGPRs) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002298 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg, NULL, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00002299 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002300 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2301 if (isMachoABI)
2302 ArgOffset += PtrByteSize;
2303 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002304 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002305 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002306 }
2307 }
2308 continue;
2309 }
2310
Duncan Sands83ec4b62008-06-06 12:08:01 +00002311 switch (Arg.getValueType().getSimpleVT()) {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002312 default: assert(0 && "Unexpected ValueType for argument!");
2313 case MVT::i32:
Chris Lattnerc91a4752006-06-26 22:48:35 +00002314 case MVT::i64:
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002315 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002316 if (isELF32_ABI && Align) GPR_idx += (GPR_idx % 2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002317 if (GPR_idx != NumGPRs) {
2318 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002319 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002320 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2321 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002322 TailCallArguments, dl);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002323 inMem = true;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002324 }
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002325 if (inMem || isMachoABI) {
2326 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002327 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002328 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
2329
2330 ArgOffset += PtrByteSize;
2331 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002332 break;
2333 case MVT::f32:
2334 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00002335 if (FPR_idx != NumFPRs) {
2336 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
2337
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002338 if (isVarArg) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002339 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002340 MemOpChains.push_back(Store);
2341
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002342 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00002343 if (GPR_idx != NumGPRs) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002344 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002345 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00002346 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
2347 Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002348 }
Jim Laskeyfbb74e62006-12-01 16:30:47 +00002349 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00002350 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00002351 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
2352 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002353 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00002354 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
2355 Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00002356 }
2357 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002358 // If we have any FPRs remaining, we may also have GPRs remaining.
2359 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
2360 // GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002361 if (isMachoABI) {
2362 if (GPR_idx != NumGPRs)
2363 ++GPR_idx;
2364 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
2365 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
2366 ++GPR_idx;
2367 }
Chris Lattnerabde4602006-05-16 22:56:08 +00002368 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002369 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002370 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2371 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002372 TailCallArguments, dl);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002373 inMem = true;
Chris Lattnerabde4602006-05-16 22:56:08 +00002374 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00002375 if (inMem || isMachoABI) {
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002376 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002377 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002378 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00002379 if (isPPC64)
2380 ArgOffset += 8;
2381 else
2382 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
2383 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002384 break;
2385 case MVT::v4f32:
2386 case MVT::v4i32:
2387 case MVT::v8i16:
2388 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002389 if (isVarArg) {
2390 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00002391 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00002392 // V registers; in fact gcc does this only for arguments that are
2393 // prototyped, not for those that match the ... We do it for all
2394 // arguments, seems to work.
2395 while (ArgOffset % 16 !=0) {
2396 ArgOffset += PtrByteSize;
2397 if (GPR_idx != NumGPRs)
2398 GPR_idx++;
2399 }
2400 // We could elide this store in the case where the object fits
2401 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00002402 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00002403 DAG.getConstant(ArgOffset, PtrVT));
Dale Johannesen39355f92009-02-04 02:34:38 +00002404 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002405 MemOpChains.push_back(Store);
2406 if (VR_idx != NumVRs) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002407 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002408 MemOpChains.push_back(Load.getValue(1));
2409 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
2410 }
2411 ArgOffset += 16;
2412 for (unsigned i=0; i<16; i+=PtrByteSize) {
2413 if (GPR_idx == NumGPRs)
2414 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00002415 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00002416 DAG.getConstant(i, PtrVT));
Dale Johannesen39355f92009-02-04 02:34:38 +00002417 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002418 MemOpChains.push_back(Load.getValue(1));
2419 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2420 }
2421 break;
2422 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002423
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002424 // Non-varargs Altivec params generally go in registers, but have
2425 // stack space allocated at the end.
2426 if (VR_idx != NumVRs) {
2427 // Doesn't have GPR space allocated.
2428 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
2429 } else if (nAltivecParamsAtEnd==0) {
2430 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002431 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2432 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002433 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00002434 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00002435 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002436 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00002437 }
Chris Lattnerabde4602006-05-16 22:56:08 +00002438 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002439 // If all Altivec parameters fit in registers, as they usually do,
2440 // they get stack space following the non-Altivec parameters. We
2441 // don't track this here because nobody below needs it.
2442 // If there are more Altivec parameters than fit in registers emit
2443 // the stores here.
2444 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
2445 unsigned j = 0;
2446 // Offset is aligned; skip 1st 12 params which go in V registers.
2447 ArgOffset = ((ArgOffset+15)/16)*16;
2448 ArgOffset += 12*16;
2449 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman095cc292008-09-13 01:54:27 +00002450 SDValue Arg = TheCall->getArg(i);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002451 MVT ArgType = Arg.getValueType();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002452 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
2453 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
2454 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00002455 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002456 // We are emitting Altivec params in order.
2457 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2458 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002459 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002460 ArgOffset += 16;
2461 }
2462 }
2463 }
2464 }
2465
Chris Lattner9a2a4972006-05-17 06:01:33 +00002466 if (!MemOpChains.empty())
Dale Johannesen39355f92009-02-04 02:34:38 +00002467 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00002468 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00002469
Chris Lattner9a2a4972006-05-17 06:01:33 +00002470 // Build a sequence of copy-to-reg nodes chained together with token chain
2471 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00002472 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00002473 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002474 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00002475 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002476 InFlag = Chain.getValue(1);
2477 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002478
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002479 // With the ELF 32 ABI, set CR6 to true if this is a vararg call.
2480 if (isVarArg && isELF32_ABI) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002481 SDValue SetCR(DAG.getTargetNode(PPC::CRSET, dl, MVT::i32), 0);
2482 Chain = DAG.getCopyToReg(Chain, dl, PPC::CR1EQ, SetCR, InFlag);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002483 InFlag = Chain.getValue(1);
2484 }
2485
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002486 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2487 // might overwrite each other in case of tail call optimization.
2488 if (isTailCall) {
Dan Gohman475871a2008-07-27 21:46:04 +00002489 SmallVector<SDValue, 8> MemOpChains2;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002490 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002491 InFlag = SDValue();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002492 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002493 MemOpChains2, dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002494 if (!MemOpChains2.empty())
Dale Johannesen39355f92009-02-04 02:34:38 +00002495 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002496 &MemOpChains2[0], MemOpChains2.size());
2497
2498 // Store the return address to the appropriate stack slot.
2499 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002500 isPPC64, isMachoABI, dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002501 }
2502
2503 // Emit callseq_end just before tailcall node.
2504 if (isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002505 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2506 DAG.getIntPtrConstant(0, true), InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002507 InFlag = Chain.getValue(1);
2508 }
2509
Duncan Sands83ec4b62008-06-06 12:08:01 +00002510 std::vector<MVT> NodeTys;
Chris Lattner4a45abf2006-06-10 01:14:28 +00002511 NodeTys.push_back(MVT::Other); // Returns a chain
2512 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
2513
Dan Gohman475871a2008-07-27 21:46:04 +00002514 SmallVector<SDValue, 8> Ops;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +00002515 unsigned CallOpc = isMachoABI? PPCISD::CALL_Macho : PPCISD::CALL_ELF;
Scott Michelfdc40a02009-02-17 22:15:04 +00002516
Bill Wendling056292f2008-09-16 21:48:12 +00002517 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
2518 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2519 // node so that legalize doesn't hack it.
Nicolas Geoffray5a6c91a2007-12-21 12:22:29 +00002520 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2521 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
Bill Wendling056292f2008-09-16 21:48:12 +00002522 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
2523 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002524 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
2525 // If this is an absolute destination address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00002526 Callee = SDValue(Dest, 0);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002527 else {
2528 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2529 // to do the call, we can't use PPCISD::CALL.
Dan Gohman475871a2008-07-27 21:46:04 +00002530 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Dale Johannesen39355f92009-02-04 02:34:38 +00002531 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
Gabor Greif93c53e52008-08-31 15:37:04 +00002532 2 + (InFlag.getNode() != 0));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002533 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00002534
Chris Lattnerdc9971a2008-03-09 20:49:33 +00002535 // Copy the callee address into R12/X12 on darwin.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002536 if (isMachoABI) {
Chris Lattnerdc9971a2008-03-09 20:49:33 +00002537 unsigned Reg = Callee.getValueType() == MVT::i32 ? PPC::R12 : PPC::X12;
Dale Johannesen39355f92009-02-04 02:34:38 +00002538 Chain = DAG.getCopyToReg(Chain, dl, Reg, Callee, InFlag);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002539 InFlag = Chain.getValue(1);
2540 }
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002541
2542 NodeTys.clear();
2543 NodeTys.push_back(MVT::Other);
2544 NodeTys.push_back(MVT::Flag);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002545 Ops.push_back(Chain);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002546 CallOpc = isMachoABI ? PPCISD::BCTRL_Macho : PPCISD::BCTRL_ELF;
Gabor Greifba36cb52008-08-28 21:40:38 +00002547 Callee.setNode(0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002548 // Add CTR register as callee so a bctr can be emitted later.
2549 if (isTailCall)
2550 Ops.push_back(DAG.getRegister(PPC::CTR, getPointerTy()));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002551 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00002552
Chris Lattner4a45abf2006-06-10 01:14:28 +00002553 // If this is a direct call, pass the chain and the callee.
Gabor Greifba36cb52008-08-28 21:40:38 +00002554 if (Callee.getNode()) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002555 Ops.push_back(Chain);
2556 Ops.push_back(Callee);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002557 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002558 // If this is a tail call add stack pointer delta.
2559 if (isTailCall)
2560 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
2561
Chris Lattner4a45abf2006-06-10 01:14:28 +00002562 // Add argument registers to the end of the list so that they are known live
2563 // into the call.
2564 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michelfdc40a02009-02-17 22:15:04 +00002565 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Chris Lattner4a45abf2006-06-10 01:14:28 +00002566 RegsToPass[i].second.getValueType()));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002567
2568 // When performing tail call optimization the callee pops its arguments off
2569 // the stack. Account for this here so these bytes can be pushed back on in
2570 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2571 int BytesCalleePops =
2572 (CC==CallingConv::Fast && PerformTailCallOpt) ? NumBytes : 0;
2573
Gabor Greifba36cb52008-08-28 21:40:38 +00002574 if (InFlag.getNode())
Chris Lattner4a45abf2006-06-10 01:14:28 +00002575 Ops.push_back(InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002576
2577 // Emit tail call.
2578 if (isTailCall) {
Gabor Greifba36cb52008-08-28 21:40:38 +00002579 assert(InFlag.getNode() &&
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002580 "Flag must be set. Depend on flag being set in LowerRET");
Dale Johannesen39355f92009-02-04 02:34:38 +00002581 Chain = DAG.getNode(PPCISD::TAILCALL, dl,
Dan Gohman095cc292008-09-13 01:54:27 +00002582 TheCall->getVTList(), &Ops[0], Ops.size());
Gabor Greifba36cb52008-08-28 21:40:38 +00002583 return SDValue(Chain.getNode(), Op.getResNo());
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002584 }
2585
Dale Johannesen39355f92009-02-04 02:34:38 +00002586 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Chris Lattner4a45abf2006-06-10 01:14:28 +00002587 InFlag = Chain.getValue(1);
2588
Chris Lattnere563bbc2008-10-11 22:08:30 +00002589 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2590 DAG.getIntPtrConstant(BytesCalleePops, true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002591 InFlag);
Dan Gohman095cc292008-09-13 01:54:27 +00002592 if (TheCall->getValueType(0) != MVT::Other)
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002593 InFlag = Chain.getValue(1);
2594
Dan Gohman475871a2008-07-27 21:46:04 +00002595 SmallVector<SDValue, 16> ResultVals;
Dan Gohman7925ed02008-03-19 21:39:28 +00002596 SmallVector<CCValAssign, 16> RVLocs;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002597 unsigned CallerCC = DAG.getMachineFunction().getFunction()->getCallingConv();
2598 CCState CCInfo(CallerCC, isVarArg, TM, RVLocs);
Dan Gohman095cc292008-09-13 01:54:27 +00002599 CCInfo.AnalyzeCallResult(TheCall, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00002600
Dan Gohman7925ed02008-03-19 21:39:28 +00002601 // Copy all of the result registers out of their specified physreg.
2602 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2603 CCValAssign &VA = RVLocs[i];
Duncan Sands83ec4b62008-06-06 12:08:01 +00002604 MVT VT = VA.getValVT();
Dan Gohman7925ed02008-03-19 21:39:28 +00002605 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00002606 Chain = DAG.getCopyFromReg(Chain, dl,
Dale Johannesen39355f92009-02-04 02:34:38 +00002607 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman7925ed02008-03-19 21:39:28 +00002608 ResultVals.push_back(Chain.getValue(0));
2609 InFlag = Chain.getValue(2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002610 }
Dan Gohman7925ed02008-03-19 21:39:28 +00002611
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002612 // If the function returns void, just return the chain.
Dan Gohman7925ed02008-03-19 21:39:28 +00002613 if (RVLocs.empty())
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002614 return Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00002615
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002616 // Otherwise, merge everything together with a MERGE_VALUES node.
Dan Gohman7925ed02008-03-19 21:39:28 +00002617 ResultVals.push_back(Chain);
Dale Johannesen39355f92009-02-04 02:34:38 +00002618 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00002619 &ResultVals[0], ResultVals.size());
Gabor Greif99a6cb92008-08-26 22:36:50 +00002620 return Res.getValue(Op.getResNo());
Chris Lattnerabde4602006-05-16 22:56:08 +00002621}
2622
Scott Michelfdc40a02009-02-17 22:15:04 +00002623SDValue PPCTargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002624 TargetMachine &TM) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002625 SmallVector<CCValAssign, 16> RVLocs;
2626 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00002627 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Dale Johannesena05dca42009-02-04 23:02:30 +00002628 DebugLoc dl = Op.getDebugLoc();
Chris Lattner52387be2007-06-19 00:13:10 +00002629 CCState CCInfo(CC, isVarArg, TM, RVLocs);
Gabor Greifba36cb52008-08-28 21:40:38 +00002630 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00002631
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002632 // If this is the first return lowered for this function, add the regs to the
2633 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002634 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002635 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00002636 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002637 }
2638
Dan Gohman475871a2008-07-27 21:46:04 +00002639 SDValue Chain = Op.getOperand(0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002640
2641 Chain = GetPossiblePreceedingTailCall(Chain, PPCISD::TAILCALL);
2642 if (Chain.getOpcode() == PPCISD::TAILCALL) {
Dan Gohman475871a2008-07-27 21:46:04 +00002643 SDValue TailCall = Chain;
2644 SDValue TargetAddress = TailCall.getOperand(1);
2645 SDValue StackAdjustment = TailCall.getOperand(2);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002646
2647 assert(((TargetAddress.getOpcode() == ISD::Register &&
2648 cast<RegisterSDNode>(TargetAddress)->getReg() == PPC::CTR) ||
Bill Wendling056292f2008-09-16 21:48:12 +00002649 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002650 TargetAddress.getOpcode() == ISD::TargetGlobalAddress ||
2651 isa<ConstantSDNode>(TargetAddress)) &&
2652 "Expecting an global address, external symbol, absolute value or register");
2653
2654 assert(StackAdjustment.getOpcode() == ISD::Constant &&
2655 "Expecting a const value");
2656
Dan Gohman475871a2008-07-27 21:46:04 +00002657 SmallVector<SDValue,8> Operands;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002658 Operands.push_back(Chain.getOperand(0));
2659 Operands.push_back(TargetAddress);
2660 Operands.push_back(StackAdjustment);
2661 // Copy registers used by the call. Last operand is a flag so it is not
2662 // copied.
2663 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
2664 Operands.push_back(Chain.getOperand(i));
2665 }
Dale Johannesena05dca42009-02-04 23:02:30 +00002666 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Operands[0],
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002667 Operands.size());
2668 }
2669
Dan Gohman475871a2008-07-27 21:46:04 +00002670 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00002671
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002672 // Copy the result values into the output registers.
2673 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2674 CCValAssign &VA = RVLocs[i];
2675 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00002676 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dale Johannesena05dca42009-02-04 23:02:30 +00002677 Op.getOperand(i*2+1), Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002678 Flag = Chain.getValue(1);
2679 }
2680
Gabor Greifba36cb52008-08-28 21:40:38 +00002681 if (Flag.getNode())
Dale Johannesena05dca42009-02-04 23:02:30 +00002682 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002683 else
Dale Johannesena05dca42009-02-04 23:02:30 +00002684 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00002685}
2686
Dan Gohman475871a2008-07-27 21:46:04 +00002687SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Jim Laskeyefc7e522006-12-04 22:04:42 +00002688 const PPCSubtarget &Subtarget) {
2689 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002690 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00002691
Jim Laskeyefc7e522006-12-04 22:04:42 +00002692 // Get the corect type for pointers.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002693 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00002694
2695 // Construct the stack pointer operand.
2696 bool IsPPC64 = Subtarget.isPPC64();
2697 unsigned SP = IsPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00002698 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00002699
2700 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00002701 SDValue Chain = Op.getOperand(0);
2702 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00002703
Jim Laskeyefc7e522006-12-04 22:04:42 +00002704 // Load the old link SP.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002705 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr, NULL, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00002706
Jim Laskeyefc7e522006-12-04 22:04:42 +00002707 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002708 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00002709
Jim Laskeyefc7e522006-12-04 22:04:42 +00002710 // Store the old link SP.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002711 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, NULL, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00002712}
2713
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002714
2715
Dan Gohman475871a2008-07-27 21:46:04 +00002716SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002717PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00002718 MachineFunction &MF = DAG.getMachineFunction();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002719 bool IsPPC64 = PPCSubTarget.isPPC64();
2720 bool isMachoABI = PPCSubTarget.isMachoABI();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002721 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002722
2723 // Get current frame pointer save index. The users of this index will be
2724 // primarily DYNALLOC instructions.
2725 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2726 int RASI = FI->getReturnAddrSaveIndex();
2727
2728 // If the frame pointer save index hasn't been defined yet.
2729 if (!RASI) {
2730 // Find out what the fix offset of the frame pointer save area.
2731 int LROffset = PPCFrameInfo::getReturnSaveOffset(IsPPC64, isMachoABI);
2732 // Allocate the frame index for frame pointer save area.
2733 RASI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, LROffset);
2734 // Save the result.
2735 FI->setReturnAddrSaveIndex(RASI);
2736 }
2737 return DAG.getFrameIndex(RASI, PtrVT);
2738}
2739
Dan Gohman475871a2008-07-27 21:46:04 +00002740SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002741PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
2742 MachineFunction &MF = DAG.getMachineFunction();
2743 bool IsPPC64 = PPCSubTarget.isPPC64();
2744 bool isMachoABI = PPCSubTarget.isMachoABI();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002745 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00002746
2747 // Get current frame pointer save index. The users of this index will be
2748 // primarily DYNALLOC instructions.
2749 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2750 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002751
Jim Laskey2f616bf2006-11-16 22:43:37 +00002752 // If the frame pointer save index hasn't been defined yet.
2753 if (!FPSI) {
2754 // Find out what the fix offset of the frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002755 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64, isMachoABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00002756
Jim Laskey2f616bf2006-11-16 22:43:37 +00002757 // Allocate the frame index for frame pointer save area.
Scott Michelfdc40a02009-02-17 22:15:04 +00002758 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, FPOffset);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002759 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00002760 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002761 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002762 return DAG.getFrameIndex(FPSI, PtrVT);
2763}
Jim Laskey2f616bf2006-11-16 22:43:37 +00002764
Dan Gohman475871a2008-07-27 21:46:04 +00002765SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002766 SelectionDAG &DAG,
2767 const PPCSubtarget &Subtarget) {
Jim Laskey2f616bf2006-11-16 22:43:37 +00002768 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00002769 SDValue Chain = Op.getOperand(0);
2770 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00002771 DebugLoc dl = Op.getDebugLoc();
2772
Jim Laskey2f616bf2006-11-16 22:43:37 +00002773 // Get the corect type for pointers.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002774 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00002775 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00002776 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00002777 DAG.getConstant(0, PtrVT), Size);
2778 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00002779 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002780 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00002781 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Jim Laskey2f616bf2006-11-16 22:43:37 +00002782 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00002783 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002784}
2785
Chris Lattner1a635d62006-04-14 06:01:58 +00002786/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
2787/// possible.
Dan Gohman475871a2008-07-27 21:46:04 +00002788SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00002789 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002790 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
2791 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00002792 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00002793
Chris Lattner1a635d62006-04-14 06:01:58 +00002794 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00002795
Chris Lattner1a635d62006-04-14 06:01:58 +00002796 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00002797 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00002798
Duncan Sands83ec4b62008-06-06 12:08:01 +00002799 MVT ResVT = Op.getValueType();
2800 MVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002801 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2802 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002803 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00002804
Chris Lattner1a635d62006-04-14 06:01:58 +00002805 // If the RHS of the comparison is a 0.0, we don't need to do the
2806 // subtraction at all.
2807 if (isFloatingPointZero(RHS))
2808 switch (CC) {
2809 default: break; // SETUO etc aren't handled by fsel.
2810 case ISD::SETULT:
2811 case ISD::SETLT:
2812 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00002813 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002814 case ISD::SETGE:
2815 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00002816 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
2817 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00002818 case ISD::SETUGT:
2819 case ISD::SETGT:
2820 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00002821 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002822 case ISD::SETLE:
2823 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00002824 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
2825 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
2826 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00002827 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002828
Dan Gohman475871a2008-07-27 21:46:04 +00002829 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00002830 switch (CC) {
2831 default: break; // SETUO etc aren't handled by fsel.
2832 case ISD::SETULT:
2833 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00002834 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Chris Lattner1a635d62006-04-14 06:01:58 +00002835 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00002836 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
2837 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00002838 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002839 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00002840 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Chris Lattner1a635d62006-04-14 06:01:58 +00002841 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00002842 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
2843 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00002844 case ISD::SETUGT:
2845 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00002846 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Chris Lattner1a635d62006-04-14 06:01:58 +00002847 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00002848 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
2849 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00002850 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002851 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00002852 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Chris Lattner1a635d62006-04-14 06:01:58 +00002853 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00002854 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
2855 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00002856 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00002857 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00002858}
2859
Chris Lattner1f873002007-11-28 18:44:47 +00002860// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen3484c092009-02-05 22:07:54 +00002861SDValue PPCTargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG,
2862 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002863 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00002864 SDValue Src = Op.getOperand(0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002865 if (Src.getValueType() == MVT::f32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00002866 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00002867
Dan Gohman475871a2008-07-27 21:46:04 +00002868 SDValue Tmp;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002869 switch (Op.getValueType().getSimpleVT()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00002870 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
2871 case MVT::i32:
Dale Johannesen33c960f2009-02-04 20:06:27 +00002872 Tmp = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00002873 break;
2874 case MVT::i64:
Dale Johannesen33c960f2009-02-04 20:06:27 +00002875 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00002876 break;
2877 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00002878
Chris Lattner1a635d62006-04-14 06:01:58 +00002879 // Convert the FP value to an int value through memory.
Dan Gohman475871a2008-07-27 21:46:04 +00002880 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00002881
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002882 // Emit a store to the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002883 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr, NULL, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002884
2885 // Result is a load from the stack slot. If loading 4 bytes, make sure to
2886 // add in a bias.
Chris Lattner1a635d62006-04-14 06:01:58 +00002887 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00002888 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002889 DAG.getConstant(4, FIPtr.getValueType()));
Dale Johannesen33c960f2009-02-04 20:06:27 +00002890 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002891}
2892
Dan Gohman475871a2008-07-27 21:46:04 +00002893SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002894 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00002895 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
2896 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00002897 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00002898
Chris Lattner1a635d62006-04-14 06:01:58 +00002899 if (Op.getOperand(0).getValueType() == MVT::i64) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002900 SDValue Bits = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002901 MVT::f64, Op.getOperand(0));
2902 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
Chris Lattner1a635d62006-04-14 06:01:58 +00002903 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00002904 FP = DAG.getNode(ISD::FP_ROUND, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002905 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00002906 return FP;
2907 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002908
Chris Lattner1a635d62006-04-14 06:01:58 +00002909 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
2910 "Unhandled SINT_TO_FP type in custom expander!");
2911 // Since we only generate this in 64-bit mode, we can take advantage of
2912 // 64-bit registers. In particular, sign extend the input value into the
2913 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
2914 // then lfd it and fcfid it.
2915 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2916 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002917 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00002918 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002919
Dale Johannesen33c960f2009-02-04 20:06:27 +00002920 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00002921 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002922
Chris Lattner1a635d62006-04-14 06:01:58 +00002923 // STD the extended value into the stack slot.
Dan Gohmana54cf172008-07-11 22:44:52 +00002924 MachineMemOperand MO(PseudoSourceValue::getFixedStack(FrameIdx),
2925 MachineMemOperand::MOStore, 0, 8, 8);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002926 SDValue Store = DAG.getNode(PPCISD::STD_32, dl, MVT::Other,
Chris Lattner1a635d62006-04-14 06:01:58 +00002927 DAG.getEntryNode(), Ext64, FIdx,
Dan Gohman69de1932008-02-06 22:27:42 +00002928 DAG.getMemOperand(MO));
Chris Lattner1a635d62006-04-14 06:01:58 +00002929 // Load the value as a double.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002930 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, NULL, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00002931
Chris Lattner1a635d62006-04-14 06:01:58 +00002932 // FCFID it and return it.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002933 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
Chris Lattner1a635d62006-04-14 06:01:58 +00002934 if (Op.getValueType() == MVT::f32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00002935 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00002936 return FP;
2937}
2938
Dan Gohman475871a2008-07-27 21:46:04 +00002939SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002940 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002941 /*
2942 The rounding mode is in bits 30:31 of FPSR, and has the following
2943 settings:
2944 00 Round to nearest
2945 01 Round to 0
2946 10 Round to +inf
2947 11 Round to -inf
2948
2949 FLT_ROUNDS, on the other hand, expects the following:
2950 -1 Undefined
2951 0 Round to 0
2952 1 Round to nearest
2953 2 Round to +inf
2954 3 Round to -inf
2955
2956 To perform the conversion, we do:
2957 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
2958 */
2959
2960 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002961 MVT VT = Op.getValueType();
2962 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2963 std::vector<MVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00002964 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002965
2966 // Save FP Control Word to register
2967 NodeTys.push_back(MVT::f64); // return register
2968 NodeTys.push_back(MVT::Flag); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00002969 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002970
2971 // Save FP register to stack slot
2972 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00002973 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002974 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002975 StackSlot, NULL, 0);
2976
2977 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00002978 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002979 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
2980 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, NULL, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002981
2982 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00002983 SDValue CWD1 =
Dale Johannesen33c960f2009-02-04 20:06:27 +00002984 DAG.getNode(ISD::AND, dl, MVT::i32,
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002985 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00002986 SDValue CWD2 =
Dale Johannesen33c960f2009-02-04 20:06:27 +00002987 DAG.getNode(ISD::SRL, dl, MVT::i32,
2988 DAG.getNode(ISD::AND, dl, MVT::i32,
2989 DAG.getNode(ISD::XOR, dl, MVT::i32,
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002990 CWD, DAG.getConstant(3, MVT::i32)),
2991 DAG.getConstant(3, MVT::i32)),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00002992 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002993
Dan Gohman475871a2008-07-27 21:46:04 +00002994 SDValue RetVal =
Dale Johannesen33c960f2009-02-04 20:06:27 +00002995 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002996
Duncan Sands83ec4b62008-06-06 12:08:01 +00002997 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00002998 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002999}
3000
Dan Gohman475871a2008-07-27 21:46:04 +00003001SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003002 MVT VT = Op.getValueType();
3003 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003004 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003005 assert(Op.getNumOperands() == 3 &&
3006 VT == Op.getOperand(1).getValueType() &&
3007 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003008
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003009 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003010 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003011 SDValue Lo = Op.getOperand(0);
3012 SDValue Hi = Op.getOperand(1);
3013 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003014 MVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003015
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003016 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003017 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003018 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3019 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3020 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3021 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003022 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003023 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3024 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3025 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003026 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003027 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003028}
3029
Dan Gohman475871a2008-07-27 21:46:04 +00003030SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003031 MVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003032 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003033 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003034 assert(Op.getNumOperands() == 3 &&
3035 VT == Op.getOperand(1).getValueType() &&
3036 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003037
Dan Gohman9ed06db2008-03-07 20:36:53 +00003038 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003039 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003040 SDValue Lo = Op.getOperand(0);
3041 SDValue Hi = Op.getOperand(1);
3042 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003043 MVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003044
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003045 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003046 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003047 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3048 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3049 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3050 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003051 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003052 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3053 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3054 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003055 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003056 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003057}
3058
Dan Gohman475871a2008-07-27 21:46:04 +00003059SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003060 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003061 MVT VT = Op.getValueType();
3062 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003063 assert(Op.getNumOperands() == 3 &&
3064 VT == Op.getOperand(1).getValueType() &&
3065 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003066
Dan Gohman9ed06db2008-03-07 20:36:53 +00003067 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003068 SDValue Lo = Op.getOperand(0);
3069 SDValue Hi = Op.getOperand(1);
3070 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003071 MVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003072
Dale Johannesenf5d97892009-02-04 01:48:28 +00003073 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003074 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003075 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3076 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3077 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3078 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003079 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003080 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3081 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3082 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003083 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003084 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003085 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003086}
3087
3088//===----------------------------------------------------------------------===//
3089// Vector related lowering.
3090//
3091
Chris Lattner4a998b92006-04-17 06:00:21 +00003092/// BuildSplatI - Build a canonical splati of Val with an element size of
3093/// SplatSize. Cast the result to VT.
Dan Gohman475871a2008-07-27 21:46:04 +00003094static SDValue BuildSplatI(int Val, unsigned SplatSize, MVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00003095 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00003096 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003097
Duncan Sands83ec4b62008-06-06 12:08:01 +00003098 static const MVT VTys[] = { // canonical VT to use for each size.
Chris Lattner4a998b92006-04-17 06:00:21 +00003099 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
3100 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003101
Duncan Sands83ec4b62008-06-06 12:08:01 +00003102 MVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003103
Chris Lattner70fa4932006-12-01 01:45:39 +00003104 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3105 if (Val == -1)
3106 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003107
Duncan Sands83ec4b62008-06-06 12:08:01 +00003108 MVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003109
Chris Lattner4a998b92006-04-17 06:00:21 +00003110 // Build a canonical splat for this value.
Eli Friedman1a8229b2009-05-24 02:03:36 +00003111 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003112 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003113 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00003114 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
3115 &Ops[0], Ops.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00003116 return DAG.getNode(ISD::BIT_CONVERT, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003117}
3118
Chris Lattnere7c768e2006-04-18 03:24:30 +00003119/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003120/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003121static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00003122 SelectionDAG &DAG, DebugLoc dl,
3123 MVT DestVT = MVT::Other) {
Chris Lattnere7c768e2006-04-18 03:24:30 +00003124 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003125 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00003126 DAG.getConstant(IID, MVT::i32), LHS, RHS);
3127}
3128
Chris Lattnere7c768e2006-04-18 03:24:30 +00003129/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3130/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003131static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00003132 SDValue Op2, SelectionDAG &DAG,
3133 DebugLoc dl, MVT DestVT = MVT::Other) {
Chris Lattnere7c768e2006-04-18 03:24:30 +00003134 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003135 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Chris Lattnere7c768e2006-04-18 03:24:30 +00003136 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
3137}
3138
3139
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003140/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3141/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003142static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Dale Johannesened2eee62009-02-06 01:31:28 +00003143 MVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003144 // Force LHS/RHS to be the right type.
Dale Johannesened2eee62009-02-06 01:31:28 +00003145 LHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, LHS);
3146 RHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003147
Nate Begeman9008ca62009-04-27 18:41:29 +00003148 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003149 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003150 Ops[i] = i + Amt;
3151 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Dale Johannesened2eee62009-02-06 01:31:28 +00003152 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003153}
3154
Chris Lattnerf1b47082006-04-14 05:19:18 +00003155// If this is a case we can't handle, return null and let the default
3156// expansion code take care of it. If we CAN select this case, and if it
3157// selects to a single instruction, return Op. Otherwise, if we can codegen
3158// this case more efficiently than a constant pool load, lower it to the
3159// sequence of ops that should be used.
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003160SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesened2eee62009-02-06 01:31:28 +00003161 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003162 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3163 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00003164
Bob Wilson24e338e2009-03-02 23:24:16 +00003165 // Check if this is a splat of a constant value.
3166 APInt APSplatBits, APSplatUndef;
3167 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003168 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00003169 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
3170 HasAnyUndefs) || SplatBitSize > 32)
3171 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00003172
Bob Wilsonf2950b02009-03-03 19:26:27 +00003173 unsigned SplatBits = APSplatBits.getZExtValue();
3174 unsigned SplatUndef = APSplatUndef.getZExtValue();
3175 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00003176
Bob Wilsonf2950b02009-03-03 19:26:27 +00003177 // First, handle single instruction cases.
3178
3179 // All zeros?
3180 if (SplatBits == 0) {
3181 // Canonicalize all zero vectors to be v4i32.
3182 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
3183 SDValue Z = DAG.getConstant(0, MVT::i32);
3184 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
3185 Op = DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003186 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003187 return Op;
3188 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003189
Bob Wilsonf2950b02009-03-03 19:26:27 +00003190 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3191 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
3192 (32-SplatBitSize));
3193 if (SextVal >= -16 && SextVal <= 15)
3194 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00003195
3196
Bob Wilsonf2950b02009-03-03 19:26:27 +00003197 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00003198
Bob Wilsonf2950b02009-03-03 19:26:27 +00003199 // If this value is in the range [-32,30] and is even, use:
3200 // tmp = VSPLTI[bhw], result = add tmp, tmp
3201 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
3202 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
3203 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
3204 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3205 }
3206
3207 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
3208 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
3209 // for fneg/fabs.
3210 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
3211 // Make -1 and vspltisw -1:
3212 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
3213
3214 // Make the VSLW intrinsic, computing 0x8000_0000.
3215 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
3216 OnesV, DAG, dl);
3217
3218 // xor by OnesV to invert it.
3219 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
3220 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3221 }
3222
3223 // Check to see if this is a wide variety of vsplti*, binop self cases.
3224 static const signed char SplatCsts[] = {
3225 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
3226 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
3227 };
3228
3229 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
3230 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
3231 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
3232 int i = SplatCsts[idx];
3233
3234 // Figure out what shift amount will be used by altivec if shifted by i in
3235 // this splat size.
3236 unsigned TypeShiftAmt = i & (SplatBitSize-1);
3237
3238 // vsplti + shl self.
3239 if (SextVal == (i << (int)TypeShiftAmt)) {
3240 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
3241 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3242 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
3243 Intrinsic::ppc_altivec_vslw
3244 };
3245 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Dale Johannesened2eee62009-02-06 01:31:28 +00003246 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003247 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003248
Bob Wilsonf2950b02009-03-03 19:26:27 +00003249 // vsplti + srl self.
3250 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
3251 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
3252 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3253 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
3254 Intrinsic::ppc_altivec_vsrw
3255 };
3256 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Dale Johannesened2eee62009-02-06 01:31:28 +00003257 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003258 }
3259
Bob Wilsonf2950b02009-03-03 19:26:27 +00003260 // vsplti + sra self.
3261 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
3262 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
3263 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3264 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
3265 Intrinsic::ppc_altivec_vsraw
3266 };
3267 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3268 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003269 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003270
Bob Wilsonf2950b02009-03-03 19:26:27 +00003271 // vsplti + rol self.
3272 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
3273 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
3274 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
3275 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3276 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
3277 Intrinsic::ppc_altivec_vrlw
3278 };
3279 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3280 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3281 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003282
Bob Wilsonf2950b02009-03-03 19:26:27 +00003283 // t = vsplti c, result = vsldoi t, t, 1
3284 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
3285 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
3286 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003287 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003288 // t = vsplti c, result = vsldoi t, t, 2
3289 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
3290 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
3291 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003292 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003293 // t = vsplti c, result = vsldoi t, t, 3
3294 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
3295 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
3296 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
3297 }
3298 }
3299
3300 // Three instruction sequences.
3301
3302 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
3303 if (SextVal >= 0 && SextVal <= 31) {
3304 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
3305 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
3306 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
3307 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), LHS);
3308 }
3309 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
3310 if (SextVal >= -31 && SextVal <= 0) {
3311 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
3312 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
3313 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
3314 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003315 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003316
Dan Gohman475871a2008-07-27 21:46:04 +00003317 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00003318}
3319
Chris Lattner59138102006-04-17 05:28:54 +00003320/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3321/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00003322static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00003323 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00003324 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00003325 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00003326 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00003327 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003328
Chris Lattner59138102006-04-17 05:28:54 +00003329 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00003330 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00003331 OP_VMRGHW,
3332 OP_VMRGLW,
3333 OP_VSPLTISW0,
3334 OP_VSPLTISW1,
3335 OP_VSPLTISW2,
3336 OP_VSPLTISW3,
3337 OP_VSLDOI4,
3338 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00003339 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00003340 };
Scott Michelfdc40a02009-02-17 22:15:04 +00003341
Chris Lattner59138102006-04-17 05:28:54 +00003342 if (OpNum == OP_COPY) {
3343 if (LHSID == (1*9+2)*9+3) return LHS;
3344 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3345 return RHS;
3346 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003347
Dan Gohman475871a2008-07-27 21:46:04 +00003348 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00003349 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3350 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00003351
Nate Begeman9008ca62009-04-27 18:41:29 +00003352 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00003353 switch (OpNum) {
3354 default: assert(0 && "Unknown i32 permute!");
3355 case OP_VMRGHW:
3356 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
3357 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
3358 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
3359 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
3360 break;
3361 case OP_VMRGLW:
3362 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
3363 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
3364 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
3365 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
3366 break;
3367 case OP_VSPLTISW0:
3368 for (unsigned i = 0; i != 16; ++i)
3369 ShufIdxs[i] = (i&3)+0;
3370 break;
3371 case OP_VSPLTISW1:
3372 for (unsigned i = 0; i != 16; ++i)
3373 ShufIdxs[i] = (i&3)+4;
3374 break;
3375 case OP_VSPLTISW2:
3376 for (unsigned i = 0; i != 16; ++i)
3377 ShufIdxs[i] = (i&3)+8;
3378 break;
3379 case OP_VSPLTISW3:
3380 for (unsigned i = 0; i != 16; ++i)
3381 ShufIdxs[i] = (i&3)+12;
3382 break;
3383 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00003384 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003385 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00003386 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003387 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00003388 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003389 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003390 MVT VT = OpLHS.getValueType();
3391 OpLHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OpLHS);
3392 OpRHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OpRHS);
3393 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
3394 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00003395}
3396
Chris Lattnerf1b47082006-04-14 05:19:18 +00003397/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
3398/// is a shuffle we can handle in a single instruction, return it. Otherwise,
3399/// return the code it can be lowered into. Worst case, it can always be
3400/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00003401SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Nate Begeman9008ca62009-04-27 18:41:29 +00003402 SelectionDAG &DAG) {
Dale Johannesened2eee62009-02-06 01:31:28 +00003403 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003404 SDValue V1 = Op.getOperand(0);
3405 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003406 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
3407 MVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003408
Chris Lattnerf1b47082006-04-14 05:19:18 +00003409 // Cases that are handled by instructions that take permute immediates
3410 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
3411 // selected by the instruction selector.
3412 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003413 if (PPC::isSplatShuffleMask(SVOp, 1) ||
3414 PPC::isSplatShuffleMask(SVOp, 2) ||
3415 PPC::isSplatShuffleMask(SVOp, 4) ||
3416 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
3417 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
3418 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
3419 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
3420 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
3421 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
3422 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
3423 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
3424 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00003425 return Op;
3426 }
3427 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003428
Chris Lattnerf1b47082006-04-14 05:19:18 +00003429 // Altivec has a variety of "shuffle immediates" that take two vector inputs
3430 // and produce a fixed permutation. If any of these match, do not lower to
3431 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00003432 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
3433 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
3434 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
3435 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
3436 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
3437 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
3438 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
3439 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
3440 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00003441 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003442
Chris Lattner59138102006-04-17 05:28:54 +00003443 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
3444 // perfect shuffle table to emit an optimal matching sequence.
Nate Begeman9008ca62009-04-27 18:41:29 +00003445 SmallVector<int, 16> PermMask;
3446 SVOp->getMask(PermMask);
3447
Chris Lattner59138102006-04-17 05:28:54 +00003448 unsigned PFIndexes[4];
3449 bool isFourElementShuffle = true;
3450 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
3451 unsigned EltNo = 8; // Start out undef.
3452 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00003453 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00003454 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00003455
Nate Begeman9008ca62009-04-27 18:41:29 +00003456 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00003457 if ((ByteSource & 3) != j) {
3458 isFourElementShuffle = false;
3459 break;
3460 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003461
Chris Lattner59138102006-04-17 05:28:54 +00003462 if (EltNo == 8) {
3463 EltNo = ByteSource/4;
3464 } else if (EltNo != ByteSource/4) {
3465 isFourElementShuffle = false;
3466 break;
3467 }
3468 }
3469 PFIndexes[i] = EltNo;
3470 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003471
3472 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00003473 // perfect shuffle vector to determine if it is cost effective to do this as
3474 // discrete instructions, or whether we should use a vperm.
3475 if (isFourElementShuffle) {
3476 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00003477 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00003478 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00003479
Chris Lattner59138102006-04-17 05:28:54 +00003480 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3481 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00003482
Chris Lattner59138102006-04-17 05:28:54 +00003483 // Determining when to avoid vperm is tricky. Many things affect the cost
3484 // of vperm, particularly how many times the perm mask needs to be computed.
3485 // For example, if the perm mask can be hoisted out of a loop or is already
3486 // used (perhaps because there are multiple permutes with the same shuffle
3487 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
3488 // the loop requires an extra register.
3489 //
3490 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00003491 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00003492 // available, if this block is within a loop, we should avoid using vperm
3493 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00003494 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00003495 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003496 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003497
Chris Lattnerf1b47082006-04-14 05:19:18 +00003498 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
3499 // vector that will get spilled to the constant pool.
3500 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003501
Chris Lattnerf1b47082006-04-14 05:19:18 +00003502 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
3503 // that it is in input element units, not in bytes. Convert now.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003504 MVT EltVT = V1.getValueType().getVectorElementType();
3505 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00003506
Dan Gohman475871a2008-07-27 21:46:04 +00003507 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00003508 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
3509 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00003510
Chris Lattnerf1b47082006-04-14 05:19:18 +00003511 for (unsigned j = 0; j != BytesPerElement; ++j)
3512 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Eli Friedman1a8229b2009-05-24 02:03:36 +00003513 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00003514 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003515
Evan Chenga87008d2009-02-25 22:49:59 +00003516 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
3517 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00003518 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003519}
3520
Chris Lattner90564f22006-04-18 17:59:36 +00003521/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
3522/// altivec comparison. If it is, return true and fill in Opc/isDot with
3523/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00003524static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00003525 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003526 unsigned IntrinsicID =
3527 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00003528 CompareOpc = -1;
3529 isDot = false;
3530 switch (IntrinsicID) {
3531 default: return false;
3532 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00003533 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
3534 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
3535 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
3536 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
3537 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
3538 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
3539 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
3540 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
3541 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
3542 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
3543 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
3544 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
3545 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00003546
Chris Lattner1a635d62006-04-14 06:01:58 +00003547 // Normal Comparisons.
3548 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
3549 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
3550 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
3551 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
3552 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
3553 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
3554 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
3555 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
3556 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
3557 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
3558 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
3559 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
3560 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
3561 }
Chris Lattner90564f22006-04-18 17:59:36 +00003562 return true;
3563}
3564
3565/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
3566/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00003567SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003568 SelectionDAG &DAG) {
Chris Lattner90564f22006-04-18 17:59:36 +00003569 // If this is a lowered altivec predicate compare, CompareOpc is set to the
3570 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00003571 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00003572 int CompareOpc;
3573 bool isDot;
3574 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00003575 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00003576
Chris Lattner90564f22006-04-18 17:59:36 +00003577 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00003578 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00003579 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner1a635d62006-04-14 06:01:58 +00003580 Op.getOperand(1), Op.getOperand(2),
3581 DAG.getConstant(CompareOpc, MVT::i32));
Dale Johannesen3484c092009-02-05 22:07:54 +00003582 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00003583 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003584
Chris Lattner1a635d62006-04-14 06:01:58 +00003585 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00003586 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00003587 Op.getOperand(2), // LHS
3588 Op.getOperand(3), // RHS
3589 DAG.getConstant(CompareOpc, MVT::i32)
3590 };
Duncan Sands83ec4b62008-06-06 12:08:01 +00003591 std::vector<MVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00003592 VTs.push_back(Op.getOperand(2).getValueType());
3593 VTs.push_back(MVT::Flag);
Dale Johannesen3484c092009-02-05 22:07:54 +00003594 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00003595
Chris Lattner1a635d62006-04-14 06:01:58 +00003596 // Now that we have the comparison, emit a copy from the CR to a GPR.
3597 // This is flagged to the above dot comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00003598 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003599 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00003600 CompNode.getValue(1));
3601
Chris Lattner1a635d62006-04-14 06:01:58 +00003602 // Unpack the result based on how the target uses it.
3603 unsigned BitNo; // Bit # of CR6.
3604 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003605 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00003606 default: // Can't happen, don't crash on invalid number though.
3607 case 0: // Return the value of the EQ bit of CR6.
3608 BitNo = 0; InvertBit = false;
3609 break;
3610 case 1: // Return the inverted value of the EQ bit of CR6.
3611 BitNo = 0; InvertBit = true;
3612 break;
3613 case 2: // Return the value of the LT bit of CR6.
3614 BitNo = 2; InvertBit = false;
3615 break;
3616 case 3: // Return the inverted value of the LT bit of CR6.
3617 BitNo = 2; InvertBit = true;
3618 break;
3619 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003620
Chris Lattner1a635d62006-04-14 06:01:58 +00003621 // Shift the bit into the low position.
Dale Johannesen3484c092009-02-05 22:07:54 +00003622 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
Chris Lattner1a635d62006-04-14 06:01:58 +00003623 DAG.getConstant(8-(3-BitNo), MVT::i32));
3624 // Isolate the bit.
Dale Johannesen3484c092009-02-05 22:07:54 +00003625 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
Chris Lattner1a635d62006-04-14 06:01:58 +00003626 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00003627
Chris Lattner1a635d62006-04-14 06:01:58 +00003628 // If we are supposed to, toggle the bit.
3629 if (InvertBit)
Dale Johannesen3484c092009-02-05 22:07:54 +00003630 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
Chris Lattner1a635d62006-04-14 06:01:58 +00003631 DAG.getConstant(1, MVT::i32));
3632 return Flags;
3633}
3634
Scott Michelfdc40a02009-02-17 22:15:04 +00003635SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003636 SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003637 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00003638 // Create a stack slot that is 16-byte aligned.
3639 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
3640 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003641 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003642 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003643
Chris Lattner1a635d62006-04-14 06:01:58 +00003644 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003645 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Evan Cheng8b2794a2006-10-13 21:14:26 +00003646 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003647 // Load it out.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003648 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003649}
3650
Dan Gohman475871a2008-07-27 21:46:04 +00003651SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) {
Dale Johannesened2eee62009-02-06 01:31:28 +00003652 DebugLoc dl = Op.getDebugLoc();
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003653 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00003654 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003655
Dale Johannesened2eee62009-02-06 01:31:28 +00003656 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
3657 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00003658
Dan Gohman475871a2008-07-27 21:46:04 +00003659 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00003660 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00003661
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003662 // Shrinkify inputs to v8i16.
Dale Johannesened2eee62009-02-06 01:31:28 +00003663 LHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, LHS);
3664 RHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, RHS);
3665 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00003666
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003667 // Low parts multiplied together, generating 32-bit results (we ignore the
3668 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00003669 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Dale Johannesened2eee62009-02-06 01:31:28 +00003670 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00003671
Dan Gohman475871a2008-07-27 21:46:04 +00003672 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00003673 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003674 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00003675 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00003676 Neg16, DAG, dl);
3677 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003678 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003679 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003680
Dale Johannesened2eee62009-02-06 01:31:28 +00003681 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003682
Chris Lattnercea2aa72006-04-18 04:28:57 +00003683 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00003684 LHS, RHS, Zero, DAG, dl);
Chris Lattner19a81522006-04-18 03:57:35 +00003685 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003686 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003687
Chris Lattner19a81522006-04-18 03:57:35 +00003688 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00003689 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Dale Johannesened2eee62009-02-06 01:31:28 +00003690 LHS, RHS, DAG, dl, MVT::v8i16);
3691 EvenParts = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00003692
Chris Lattner19a81522006-04-18 03:57:35 +00003693 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00003694 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Dale Johannesened2eee62009-02-06 01:31:28 +00003695 LHS, RHS, DAG, dl, MVT::v8i16);
3696 OddParts = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00003697
Chris Lattner19a81522006-04-18 03:57:35 +00003698 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00003699 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00003700 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003701 Ops[i*2 ] = 2*i+1;
3702 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00003703 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003704 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003705 } else {
3706 assert(0 && "Unknown mul to lower!");
3707 abort();
3708 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00003709}
3710
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003711/// LowerOperation - Provide custom lowering hooks for some operations.
3712///
Dan Gohman475871a2008-07-27 21:46:04 +00003713SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003714 switch (Op.getOpcode()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003715 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003716 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
3717 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00003718 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00003719 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00003720 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bill Wendling77959322008-09-17 00:30:57 +00003721 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003722 case ISD::VASTART:
Nicolas Geoffray01119992007-04-03 13:59:52 +00003723 return LowerVASTART(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3724 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00003725
3726 case ISD::VAARG:
Nicolas Geoffray01119992007-04-03 13:59:52 +00003727 return LowerVAARG(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3728 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3729
Chris Lattneref957102006-06-21 00:34:03 +00003730 case ISD::FORMAL_ARGUMENTS:
Scott Michelfdc40a02009-02-17 22:15:04 +00003731 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex,
Nicolas Geoffray01119992007-04-03 13:59:52 +00003732 VarArgsStackOffset, VarArgsNumGPR,
3733 VarArgsNumFPR, PPCSubTarget);
3734
Dan Gohman7925ed02008-03-19 21:39:28 +00003735 case ISD::CALL: return LowerCALL(Op, DAG, PPCSubTarget,
3736 getTargetMachine());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003737 case ISD::RET: return LowerRET(Op, DAG, getTargetMachine());
Jim Laskeyefc7e522006-12-04 22:04:42 +00003738 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00003739 case ISD::DYNAMIC_STACKALLOC:
3740 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00003741
Chris Lattner1a635d62006-04-14 06:01:58 +00003742 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen3484c092009-02-05 22:07:54 +00003743 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG,
3744 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00003745 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00003746 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003747
Chris Lattner1a635d62006-04-14 06:01:58 +00003748 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003749 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
3750 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
3751 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003752
Chris Lattner1a635d62006-04-14 06:01:58 +00003753 // Vector-related lowering.
3754 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3755 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
3756 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
3757 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003758 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003759
Chris Lattner3fc027d2007-12-08 06:59:59 +00003760 // Frame & Return address.
3761 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003762 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00003763 }
Dan Gohman475871a2008-07-27 21:46:04 +00003764 return SDValue();
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003765}
3766
Duncan Sands1607f052008-12-01 11:39:25 +00003767void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
3768 SmallVectorImpl<SDValue>&Results,
3769 SelectionDAG &DAG) {
Dale Johannesen3484c092009-02-05 22:07:54 +00003770 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00003771 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00003772 default:
Duncan Sands1607f052008-12-01 11:39:25 +00003773 assert(false && "Do not know how to custom type legalize this operation!");
3774 return;
3775 case ISD::FP_ROUND_INREG: {
3776 assert(N->getValueType(0) == MVT::ppcf128);
3777 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00003778 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesen3484c092009-02-05 22:07:54 +00003779 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00003780 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00003781 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
3782 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00003783 DAG.getIntPtrConstant(1));
3784
3785 // This sequence changes FPSCR to do round-to-zero, adds the two halves
3786 // of the long double, and puts FPSCR back the way it was. We do not
3787 // actually model FPSCR.
3788 std::vector<MVT> NodeTys;
3789 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
3790
3791 NodeTys.push_back(MVT::f64); // Return register
3792 NodeTys.push_back(MVT::Flag); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00003793 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00003794 MFFSreg = Result.getValue(0);
3795 InFlag = Result.getValue(1);
3796
3797 NodeTys.clear();
3798 NodeTys.push_back(MVT::Flag); // Returns a flag
3799 Ops[0] = DAG.getConstant(31, MVT::i32);
3800 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00003801 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00003802 InFlag = Result.getValue(0);
3803
3804 NodeTys.clear();
3805 NodeTys.push_back(MVT::Flag); // Returns a flag
3806 Ops[0] = DAG.getConstant(30, MVT::i32);
3807 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00003808 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00003809 InFlag = Result.getValue(0);
3810
3811 NodeTys.clear();
3812 NodeTys.push_back(MVT::f64); // result of add
3813 NodeTys.push_back(MVT::Flag); // Returns a flag
3814 Ops[0] = Lo;
3815 Ops[1] = Hi;
3816 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00003817 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00003818 FPreg = Result.getValue(0);
3819 InFlag = Result.getValue(1);
3820
3821 NodeTys.clear();
3822 NodeTys.push_back(MVT::f64);
3823 Ops[0] = DAG.getConstant(1, MVT::i32);
3824 Ops[1] = MFFSreg;
3825 Ops[2] = FPreg;
3826 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00003827 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00003828 FPreg = Result.getValue(0);
3829
3830 // We know the low half is about to be thrown away, so just use something
3831 // convenient.
Scott Michelfdc40a02009-02-17 22:15:04 +00003832 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00003833 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00003834 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00003835 }
Duncan Sands1607f052008-12-01 11:39:25 +00003836 case ISD::FP_TO_SINT:
Dale Johannesen3484c092009-02-05 22:07:54 +00003837 Results.push_back(LowerFP_TO_SINT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00003838 return;
Chris Lattner1f873002007-11-28 18:44:47 +00003839 }
3840}
3841
3842
Chris Lattner1a635d62006-04-14 06:01:58 +00003843//===----------------------------------------------------------------------===//
3844// Other Lowering Code
3845//===----------------------------------------------------------------------===//
3846
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003847MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003848PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00003849 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00003850 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003851 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3852
3853 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3854 MachineFunction *F = BB->getParent();
3855 MachineFunction::iterator It = BB;
3856 ++It;
3857
3858 unsigned dest = MI->getOperand(0).getReg();
3859 unsigned ptrA = MI->getOperand(1).getReg();
3860 unsigned ptrB = MI->getOperand(2).getReg();
3861 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00003862 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003863
3864 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
3865 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
3866 F->insert(It, loopMBB);
3867 F->insert(It, exitMBB);
3868 exitMBB->transferSuccessors(BB);
3869
3870 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00003871 unsigned TmpReg = (!BinOpcode) ? incr :
3872 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00003873 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
3874 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003875
3876 // thisMBB:
3877 // ...
3878 // fallthrough --> loopMBB
3879 BB->addSuccessor(loopMBB);
3880
3881 // loopMBB:
3882 // l[wd]arx dest, ptr
3883 // add r0, dest, incr
3884 // st[wd]cx. r0, ptr
3885 // bne- loopMBB
3886 // fallthrough --> exitMBB
3887 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00003888 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003889 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00003890 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00003891 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
3892 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003893 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00003894 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00003895 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003896 BB->addSuccessor(loopMBB);
3897 BB->addSuccessor(exitMBB);
3898
3899 // exitMBB:
3900 // ...
3901 BB = exitMBB;
3902 return BB;
3903}
3904
3905MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00003906PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00003907 MachineBasicBlock *BB,
3908 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00003909 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00003910 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00003911 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3912 // In 64 bit mode we have to use 64 bits for addresses, even though the
3913 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
3914 // registers without caring whether they're 32 or 64, but here we're
3915 // doing actual arithmetic on the addresses.
3916 bool is64bit = PPCSubTarget.isPPC64();
3917
3918 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3919 MachineFunction *F = BB->getParent();
3920 MachineFunction::iterator It = BB;
3921 ++It;
3922
3923 unsigned dest = MI->getOperand(0).getReg();
3924 unsigned ptrA = MI->getOperand(1).getReg();
3925 unsigned ptrB = MI->getOperand(2).getReg();
3926 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00003927 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00003928
3929 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
3930 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
3931 F->insert(It, loopMBB);
3932 F->insert(It, exitMBB);
3933 exitMBB->transferSuccessors(BB);
3934
3935 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00003936 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00003937 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
3938 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00003939 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
3940 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
3941 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
3942 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
3943 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
3944 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
3945 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
3946 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
3947 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
3948 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00003949 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00003950 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00003951 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00003952
3953 // thisMBB:
3954 // ...
3955 // fallthrough --> loopMBB
3956 BB->addSuccessor(loopMBB);
3957
3958 // The 4-byte load must be aligned, while a char or short may be
3959 // anywhere in the word. Hence all this nasty bookkeeping code.
3960 // add ptr1, ptrA, ptrB [copy if ptrA==0]
3961 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00003962 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00003963 // rlwinm ptr, ptr1, 0, 0, 29
3964 // slw incr2, incr, shift
3965 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
3966 // slw mask, mask2, shift
3967 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00003968 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00003969 // add tmp, tmpDest, incr2
3970 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00003971 // and tmp3, tmp, mask
3972 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00003973 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00003974 // bne- loopMBB
3975 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00003976 // srw dest, tmpDest, shift
Dale Johannesen97efa362008-08-28 17:53:09 +00003977
3978 if (ptrA!=PPC::R0) {
3979 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00003980 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00003981 .addReg(ptrA).addReg(ptrB);
3982 } else {
3983 Ptr1Reg = ptrB;
3984 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00003985 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00003986 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00003987 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00003988 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
3989 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00003990 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00003991 .addReg(Ptr1Reg).addImm(0).addImm(61);
3992 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00003993 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00003994 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00003995 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00003996 .addReg(incr).addReg(ShiftReg);
3997 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00003998 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00003999 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004000 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4001 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004002 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004003 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004004 .addReg(Mask2Reg).addReg(ShiftReg);
4005
4006 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004007 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004008 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004009 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004010 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004011 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004012 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004013 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004014 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004015 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004016 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004017 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004018 BuildMI(BB, dl, TII->get(PPC::STWCX))
Dale Johannesen97efa362008-08-28 17:53:09 +00004019 .addReg(Tmp4Reg).addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004020 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004021 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004022 BB->addSuccessor(loopMBB);
4023 BB->addSuccessor(exitMBB);
4024
4025 // exitMBB:
4026 // ...
4027 BB = exitMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004028 BuildMI(BB, dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg).addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004029 return BB;
4030}
4031
4032MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004033PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004034 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004035 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004036
4037 // To "insert" these instructions we actually have to insert their
4038 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004039 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004040 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004041 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004042
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004043 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004044
4045 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4046 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4047 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4048 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4049 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4050
4051 // The incoming instruction knows the destination vreg to set, the
4052 // condition code register to branch on, the true/false values to
4053 // select between, and a branch opcode to use.
4054
4055 // thisMBB:
4056 // ...
4057 // TrueVal = ...
4058 // cmpTY ccX, r1, r2
4059 // bCC copy1MBB
4060 // fallthrough --> copy0MBB
4061 MachineBasicBlock *thisMBB = BB;
4062 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4063 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4064 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004065 DebugLoc dl = MI->getDebugLoc();
4066 BuildMI(BB, dl, TII->get(PPC::BCC))
Evan Cheng53301922008-07-12 02:23:19 +00004067 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4068 F->insert(It, copy0MBB);
4069 F->insert(It, sinkMBB);
4070 // Update machine-CFG edges by transferring all successors of the current
4071 // block to the new block which will contain the Phi node for the select.
4072 sinkMBB->transferSuccessors(BB);
4073 // Next, add the true and fallthrough blocks as its successors.
4074 BB->addSuccessor(copy0MBB);
4075 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004076
Evan Cheng53301922008-07-12 02:23:19 +00004077 // copy0MBB:
4078 // %FalseValue = ...
4079 // # fallthrough to sinkMBB
4080 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00004081
Evan Cheng53301922008-07-12 02:23:19 +00004082 // Update machine-CFG edges
4083 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004084
Evan Cheng53301922008-07-12 02:23:19 +00004085 // sinkMBB:
4086 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4087 // ...
4088 BB = sinkMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004089 BuildMI(BB, dl, TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00004090 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4091 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4092 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004093 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4094 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4095 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4096 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004097 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4098 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4099 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4100 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004101
4102 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4103 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4104 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4105 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004106 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4107 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4108 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4109 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004110
4111 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4112 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4113 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4114 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004115 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4116 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4117 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4118 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004119
4120 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4121 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4122 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4123 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004124 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4125 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4126 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4127 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004128
4129 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00004130 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004131 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00004132 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004133 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00004134 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004135 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00004136 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004137
4138 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4139 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4140 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4141 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004142 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4143 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4144 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4145 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004146
Dale Johannesen0e55f062008-08-29 18:29:46 +00004147 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
4148 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
4149 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
4150 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
4151 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
4152 BB = EmitAtomicBinary(MI, BB, false, 0);
4153 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
4154 BB = EmitAtomicBinary(MI, BB, true, 0);
4155
Evan Cheng53301922008-07-12 02:23:19 +00004156 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4157 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4158 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4159
4160 unsigned dest = MI->getOperand(0).getReg();
4161 unsigned ptrA = MI->getOperand(1).getReg();
4162 unsigned ptrB = MI->getOperand(2).getReg();
4163 unsigned oldval = MI->getOperand(3).getReg();
4164 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004165 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004166
Dale Johannesen65e39732008-08-25 18:53:26 +00004167 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4168 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4169 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00004170 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004171 F->insert(It, loop1MBB);
4172 F->insert(It, loop2MBB);
4173 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00004174 F->insert(It, exitMBB);
4175 exitMBB->transferSuccessors(BB);
4176
4177 // thisMBB:
4178 // ...
4179 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004180 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004181
Dale Johannesen65e39732008-08-25 18:53:26 +00004182 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004183 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00004184 // cmp[wd] dest, oldval
4185 // bne- midMBB
4186 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004187 // st[wd]cx. newval, ptr
4188 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004189 // b exitBB
4190 // midMBB:
4191 // st[wd]cx. dest, ptr
4192 // exitBB:
4193 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004194 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00004195 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004196 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00004197 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004198 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004199 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4200 BB->addSuccessor(loop2MBB);
4201 BB->addSuccessor(midMBB);
4202
4203 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004204 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00004205 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004206 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004207 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004208 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004209 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004210 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004211
Dale Johannesen65e39732008-08-25 18:53:26 +00004212 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004213 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00004214 .addReg(dest).addReg(ptrA).addReg(ptrB);
4215 BB->addSuccessor(exitMBB);
4216
Evan Cheng53301922008-07-12 02:23:19 +00004217 // exitMBB:
4218 // ...
4219 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004220 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
4221 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
4222 // We must use 64-bit registers for addresses when targeting 64-bit,
4223 // since we're actually doing arithmetic on them. Other registers
4224 // can be 32-bit.
4225 bool is64bit = PPCSubTarget.isPPC64();
4226 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
4227
4228 unsigned dest = MI->getOperand(0).getReg();
4229 unsigned ptrA = MI->getOperand(1).getReg();
4230 unsigned ptrB = MI->getOperand(2).getReg();
4231 unsigned oldval = MI->getOperand(3).getReg();
4232 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004233 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004234
4235 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4236 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4237 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
4238 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4239 F->insert(It, loop1MBB);
4240 F->insert(It, loop2MBB);
4241 F->insert(It, midMBB);
4242 F->insert(It, exitMBB);
4243 exitMBB->transferSuccessors(BB);
4244
4245 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004246 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004247 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4248 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004249 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4250 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4251 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4252 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
4253 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
4254 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
4255 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
4256 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4257 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4258 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4259 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4260 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
4261 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
4262 unsigned Ptr1Reg;
4263 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
4264 // thisMBB:
4265 // ...
4266 // fallthrough --> loopMBB
4267 BB->addSuccessor(loop1MBB);
4268
4269 // The 4-byte load must be aligned, while a char or short may be
4270 // anywhere in the word. Hence all this nasty bookkeeping code.
4271 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4272 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004273 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004274 // rlwinm ptr, ptr1, 0, 0, 29
4275 // slw newval2, newval, shift
4276 // slw oldval2, oldval,shift
4277 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4278 // slw mask, mask2, shift
4279 // and newval3, newval2, mask
4280 // and oldval3, oldval2, mask
4281 // loop1MBB:
4282 // lwarx tmpDest, ptr
4283 // and tmp, tmpDest, mask
4284 // cmpw tmp, oldval3
4285 // bne- midMBB
4286 // loop2MBB:
4287 // andc tmp2, tmpDest, mask
4288 // or tmp4, tmp2, newval3
4289 // stwcx. tmp4, ptr
4290 // bne- loop1MBB
4291 // b exitBB
4292 // midMBB:
4293 // stwcx. tmpDest, ptr
4294 // exitBB:
4295 // srw dest, tmpDest, shift
4296 if (ptrA!=PPC::R0) {
4297 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004298 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004299 .addReg(ptrA).addReg(ptrB);
4300 } else {
4301 Ptr1Reg = ptrB;
4302 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004303 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004304 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004305 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004306 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4307 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004308 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004309 .addReg(Ptr1Reg).addImm(0).addImm(61);
4310 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004311 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004312 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004313 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004314 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004315 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004316 .addReg(oldval).addReg(ShiftReg);
4317 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004318 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004319 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004320 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4321 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
4322 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004323 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004324 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004325 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004326 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004327 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004328 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004329 .addReg(OldVal2Reg).addReg(MaskReg);
4330
4331 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004332 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004333 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004334 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
4335 .addReg(TmpDestReg).addReg(MaskReg);
4336 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004337 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004338 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004339 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4340 BB->addSuccessor(loop2MBB);
4341 BB->addSuccessor(midMBB);
4342
4343 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004344 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
4345 .addReg(TmpDestReg).addReg(MaskReg);
4346 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
4347 .addReg(Tmp2Reg).addReg(NewVal3Reg);
4348 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004349 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004350 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004351 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004352 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004353 BB->addSuccessor(loop1MBB);
4354 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004355
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004356 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004357 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004358 .addReg(PPC::R0).addReg(PtrReg);
4359 BB->addSuccessor(exitMBB);
4360
4361 // exitMBB:
4362 // ...
4363 BB = exitMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004364 BuildMI(BB, dl, TII->get(PPC::SRW),dest).addReg(TmpReg).addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004365 } else {
Evan Cheng53301922008-07-12 02:23:19 +00004366 assert(0 && "Unexpected instr type to insert");
4367 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004368
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004369 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004370 return BB;
4371}
4372
Chris Lattner1a635d62006-04-14 06:01:58 +00004373//===----------------------------------------------------------------------===//
4374// Target Optimization Hooks
4375//===----------------------------------------------------------------------===//
4376
Duncan Sands25cf2272008-11-24 14:53:14 +00004377SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
4378 DAGCombinerInfo &DCI) const {
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004379 TargetMachine &TM = getTargetMachine();
4380 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00004381 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004382 switch (N->getOpcode()) {
4383 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004384 case PPCISD::SHL:
4385 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004386 if (C->getZExtValue() == 0) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004387 return N->getOperand(0);
4388 }
4389 break;
4390 case PPCISD::SRL:
4391 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004392 if (C->getZExtValue() == 0) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004393 return N->getOperand(0);
4394 }
4395 break;
4396 case PPCISD::SRA:
4397 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004398 if (C->getZExtValue() == 0 || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004399 C->isAllOnesValue()) // -1 >>s V -> -1.
4400 return N->getOperand(0);
4401 }
4402 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004403
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004404 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00004405 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004406 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
4407 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
4408 // We allow the src/dst to be either f32/f64, but the intermediate
4409 // type must be i64.
Dale Johannesen79217062007-10-23 23:20:14 +00004410 if (N->getOperand(0).getValueType() == MVT::i64 &&
4411 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00004412 SDValue Val = N->getOperand(0).getOperand(0);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004413 if (Val.getValueType() == MVT::f32) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004414 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004415 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004416 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004417
Dale Johannesen3484c092009-02-05 22:07:54 +00004418 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004419 DCI.AddToWorklist(Val.getNode());
Dale Johannesen3484c092009-02-05 22:07:54 +00004420 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004421 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004422 if (N->getValueType(0) == MVT::f32) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004423 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00004424 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00004425 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004426 }
4427 return Val;
4428 } else if (N->getOperand(0).getValueType() == MVT::i32) {
4429 // If the intermediate type is i32, we can avoid the load/store here
4430 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004431 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004432 }
4433 }
4434 break;
Chris Lattner51269842006-03-01 05:50:56 +00004435 case ISD::STORE:
4436 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
4437 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00004438 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00004439 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Dale Johannesen79217062007-10-23 23:20:14 +00004440 N->getOperand(1).getValueType() == MVT::i32 &&
4441 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00004442 SDValue Val = N->getOperand(1).getOperand(0);
Chris Lattner51269842006-03-01 05:50:56 +00004443 if (Val.getValueType() == MVT::f32) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004444 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004445 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004446 }
Dale Johannesen3484c092009-02-05 22:07:54 +00004447 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004448 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004449
Dale Johannesen3484c092009-02-05 22:07:54 +00004450 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00004451 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00004452 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004453 return Val;
4454 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004455
Chris Lattnerd9989382006-07-10 20:56:58 +00004456 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
4457 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00004458 N->getOperand(1).getNode()->hasOneUse() &&
Chris Lattnerd9989382006-07-10 20:56:58 +00004459 (N->getOperand(1).getValueType() == MVT::i32 ||
4460 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00004461 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00004462 // Do an any-extend to 32-bits if this is a half-word input.
4463 if (BSwapOp.getValueType() == MVT::i16)
Dale Johannesen3484c092009-02-05 22:07:54 +00004464 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00004465
Dale Johannesen3484c092009-02-05 22:07:54 +00004466 return DAG.getNode(PPCISD::STBRX, dl, MVT::Other, N->getOperand(0),
4467 BSwapOp, N->getOperand(2), N->getOperand(3),
Chris Lattnerd9989382006-07-10 20:56:58 +00004468 DAG.getValueType(N->getOperand(1).getValueType()));
4469 }
4470 break;
4471 case ISD::BSWAP:
4472 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00004473 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00004474 N->getOperand(0).hasOneUse() &&
4475 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00004476 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00004477 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00004478 // Create the byte-swapping load.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004479 std::vector<MVT> VTs;
Chris Lattnerd9989382006-07-10 20:56:58 +00004480 VTs.push_back(MVT::i32);
4481 VTs.push_back(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004482 SDValue MO = DAG.getMemOperand(LD->getMemOperand());
4483 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00004484 LD->getChain(), // Chain
4485 LD->getBasePtr(), // Ptr
Dan Gohman69de1932008-02-06 22:27:42 +00004486 MO, // MemOperand
Chris Lattner79e490a2006-08-11 17:18:05 +00004487 DAG.getValueType(N->getValueType(0)) // VT
4488 };
Dale Johannesen3484c092009-02-05 22:07:54 +00004489 SDValue BSLoad = DAG.getNode(PPCISD::LBRX, dl, VTs, Ops, 4);
Chris Lattnerd9989382006-07-10 20:56:58 +00004490
Scott Michelfdc40a02009-02-17 22:15:04 +00004491 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00004492 SDValue ResVal = BSLoad;
Chris Lattnerd9989382006-07-10 20:56:58 +00004493 if (N->getValueType(0) == MVT::i16)
Dale Johannesen3484c092009-02-05 22:07:54 +00004494 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00004495
Chris Lattnerd9989382006-07-10 20:56:58 +00004496 // First, combine the bswap away. This makes the value produced by the
4497 // load dead.
4498 DCI.CombineTo(N, ResVal);
4499
4500 // Next, combine the load away, we give it a bogus result value but a real
4501 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00004502 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00004503
Chris Lattnerd9989382006-07-10 20:56:58 +00004504 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00004505 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00004506 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004507
Chris Lattner51269842006-03-01 05:50:56 +00004508 break;
Chris Lattner4468c222006-03-31 06:02:07 +00004509 case PPCISD::VCMP: {
4510 // If a VCMPo node already exists with exactly the same operands as this
4511 // node, use its result instead of this node (VCMPo computes both a CR6 and
4512 // a normal output).
4513 //
4514 if (!N->getOperand(0).hasOneUse() &&
4515 !N->getOperand(1).hasOneUse() &&
4516 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004517
Chris Lattner4468c222006-03-31 06:02:07 +00004518 // Scan all of the users of the LHS, looking for VCMPo's that match.
4519 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004520
Gabor Greifba36cb52008-08-28 21:40:38 +00004521 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00004522 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
4523 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00004524 if (UI->getOpcode() == PPCISD::VCMPo &&
4525 UI->getOperand(1) == N->getOperand(1) &&
4526 UI->getOperand(2) == N->getOperand(2) &&
4527 UI->getOperand(0) == N->getOperand(0)) {
4528 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00004529 break;
4530 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004531
Chris Lattner00901202006-04-18 18:28:22 +00004532 // If there is no VCMPo node, or if the flag value has a single use, don't
4533 // transform this.
4534 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
4535 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004536
4537 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00004538 // chain, this transformation is more complex. Note that multiple things
4539 // could use the value result, which we should ignore.
4540 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004541 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00004542 FlagUser == 0; ++UI) {
4543 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00004544 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00004545 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004546 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00004547 FlagUser = User;
4548 break;
4549 }
4550 }
4551 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004552
Chris Lattner00901202006-04-18 18:28:22 +00004553 // If the user is a MFCR instruction, we know this is safe. Otherwise we
4554 // give up for right now.
4555 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00004556 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00004557 }
4558 break;
4559 }
Chris Lattner90564f22006-04-18 17:59:36 +00004560 case ISD::BR_CC: {
4561 // If this is a branch on an altivec predicate comparison, lower this so
4562 // that we don't have to do a MFCR: instead, branch directly on CR6. This
4563 // lowering is done pre-legalize, because the legalizer lowers the predicate
4564 // compare down to code that is difficult to reassemble.
4565 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00004566 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00004567 int CompareOpc;
4568 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00004569
Chris Lattner90564f22006-04-18 17:59:36 +00004570 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
4571 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
4572 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
4573 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004574
Chris Lattner90564f22006-04-18 17:59:36 +00004575 // If this is a comparison against something other than 0/1, then we know
4576 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004577 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004578 if (Val != 0 && Val != 1) {
4579 if (CC == ISD::SETEQ) // Cond never true, remove branch.
4580 return N->getOperand(0);
4581 // Always !=, turn it into an unconditional branch.
Dale Johannesen3484c092009-02-05 22:07:54 +00004582 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00004583 N->getOperand(0), N->getOperand(4));
4584 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004585
Chris Lattner90564f22006-04-18 17:59:36 +00004586 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004587
Chris Lattner90564f22006-04-18 17:59:36 +00004588 // Create the PPCISD altivec 'dot' comparison node.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004589 std::vector<MVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00004590 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004591 LHS.getOperand(2), // LHS of compare
4592 LHS.getOperand(3), // RHS of compare
4593 DAG.getConstant(CompareOpc, MVT::i32)
4594 };
Chris Lattner90564f22006-04-18 17:59:36 +00004595 VTs.push_back(LHS.getOperand(2).getValueType());
4596 VTs.push_back(MVT::Flag);
Dale Johannesen3484c092009-02-05 22:07:54 +00004597 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004598
Chris Lattner90564f22006-04-18 17:59:36 +00004599 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004600 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004601 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00004602 default: // Can't happen, don't crash on invalid number though.
4603 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004604 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00004605 break;
4606 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004607 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00004608 break;
4609 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004610 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00004611 break;
4612 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004613 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00004614 break;
4615 }
4616
Dale Johannesen3484c092009-02-05 22:07:54 +00004617 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
Chris Lattner90564f22006-04-18 17:59:36 +00004618 DAG.getConstant(CompOpc, MVT::i32),
Chris Lattner18258c62006-11-17 22:37:34 +00004619 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00004620 N->getOperand(4), CompNode.getValue(1));
4621 }
4622 break;
4623 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004624 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004625
Dan Gohman475871a2008-07-27 21:46:04 +00004626 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004627}
4628
Chris Lattner1a635d62006-04-14 06:01:58 +00004629//===----------------------------------------------------------------------===//
4630// Inline Assembly Support
4631//===----------------------------------------------------------------------===//
4632
Dan Gohman475871a2008-07-27 21:46:04 +00004633void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00004634 const APInt &Mask,
Scott Michelfdc40a02009-02-17 22:15:04 +00004635 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004636 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00004637 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004638 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004639 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004640 switch (Op.getOpcode()) {
4641 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00004642 case PPCISD::LBRX: {
4643 // lhbrx is known to have the top bits cleared out.
4644 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
4645 KnownZero = 0xFFFF0000;
4646 break;
4647 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004648 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004649 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004650 default: break;
4651 case Intrinsic::ppc_altivec_vcmpbfp_p:
4652 case Intrinsic::ppc_altivec_vcmpeqfp_p:
4653 case Intrinsic::ppc_altivec_vcmpequb_p:
4654 case Intrinsic::ppc_altivec_vcmpequh_p:
4655 case Intrinsic::ppc_altivec_vcmpequw_p:
4656 case Intrinsic::ppc_altivec_vcmpgefp_p:
4657 case Intrinsic::ppc_altivec_vcmpgtfp_p:
4658 case Intrinsic::ppc_altivec_vcmpgtsb_p:
4659 case Intrinsic::ppc_altivec_vcmpgtsh_p:
4660 case Intrinsic::ppc_altivec_vcmpgtsw_p:
4661 case Intrinsic::ppc_altivec_vcmpgtub_p:
4662 case Intrinsic::ppc_altivec_vcmpgtuh_p:
4663 case Intrinsic::ppc_altivec_vcmpgtuw_p:
4664 KnownZero = ~1U; // All bits but the low one are known to be zero.
4665 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004666 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004667 }
4668 }
4669}
4670
4671
Chris Lattner4234f572007-03-25 02:14:49 +00004672/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00004673/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00004674PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00004675PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
4676 if (Constraint.size() == 1) {
4677 switch (Constraint[0]) {
4678 default: break;
4679 case 'b':
4680 case 'r':
4681 case 'f':
4682 case 'v':
4683 case 'y':
4684 return C_RegisterClass;
4685 }
4686 }
4687 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00004688}
4689
Scott Michelfdc40a02009-02-17 22:15:04 +00004690std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00004691PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004692 MVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00004693 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00004694 // GCC RS6000 Constraint Letters
4695 switch (Constraint[0]) {
4696 case 'b': // R1-R31
4697 case 'r': // R0-R31
4698 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
4699 return std::make_pair(0U, PPC::G8RCRegisterClass);
4700 return std::make_pair(0U, PPC::GPRCRegisterClass);
4701 case 'f':
4702 if (VT == MVT::f32)
4703 return std::make_pair(0U, PPC::F4RCRegisterClass);
4704 else if (VT == MVT::f64)
4705 return std::make_pair(0U, PPC::F8RCRegisterClass);
4706 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004707 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00004708 return std::make_pair(0U, PPC::VRRCRegisterClass);
4709 case 'y': // crrc
4710 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00004711 }
4712 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004713
Chris Lattner331d1bc2006-11-02 01:44:04 +00004714 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00004715}
Chris Lattner763317d2006-02-07 00:47:13 +00004716
Chris Lattner331d1bc2006-11-02 01:44:04 +00004717
Chris Lattner48884cd2007-08-25 00:47:38 +00004718/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Evan Chengda43bcf2008-09-24 00:05:32 +00004719/// vector. If it is invalid, don't add anything to Ops. If hasMemory is true
4720/// it means one of the asm constraint of the inline asm instruction being
4721/// processed is 'm'.
Dan Gohman475871a2008-07-27 21:46:04 +00004722void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op, char Letter,
Evan Chengda43bcf2008-09-24 00:05:32 +00004723 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00004724 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00004725 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00004726 SDValue Result(0,0);
Chris Lattner763317d2006-02-07 00:47:13 +00004727 switch (Letter) {
4728 default: break;
4729 case 'I':
4730 case 'J':
4731 case 'K':
4732 case 'L':
4733 case 'M':
4734 case 'N':
4735 case 'O':
4736 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00004737 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00004738 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004739 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00004740 switch (Letter) {
4741 default: assert(0 && "Unknown constraint letter!");
4742 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004743 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00004744 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004745 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004746 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
4747 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004748 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004749 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004750 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004751 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004752 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004753 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004754 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004755 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004756 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00004757 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004758 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004759 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004760 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00004761 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004762 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004763 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004764 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004765 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004766 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004767 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004768 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00004769 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004770 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004771 }
4772 break;
4773 }
4774 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004775
Gabor Greifba36cb52008-08-28 21:40:38 +00004776 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00004777 Ops.push_back(Result);
4778 return;
4779 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004780
Chris Lattner763317d2006-02-07 00:47:13 +00004781 // Handle standard constraint letters.
Evan Chengda43bcf2008-09-24 00:05:32 +00004782 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, hasMemory, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00004783}
Evan Chengc4c62572006-03-13 23:20:37 +00004784
Chris Lattnerc9addb72007-03-30 23:15:24 +00004785// isLegalAddressingMode - Return true if the addressing mode represented
4786// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00004787bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00004788 const Type *Ty) const {
4789 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00004790
Chris Lattnerc9addb72007-03-30 23:15:24 +00004791 // PPC allows a sign-extended 16-bit immediate field.
4792 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
4793 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00004794
Chris Lattnerc9addb72007-03-30 23:15:24 +00004795 // No global is ever allowed as a base.
4796 if (AM.BaseGV)
4797 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00004798
4799 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00004800 switch (AM.Scale) {
4801 case 0: // "r+i" or just "i", depending on HasBaseReg.
4802 break;
4803 case 1:
4804 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
4805 return false;
4806 // Otherwise we have r+r or r+i.
4807 break;
4808 case 2:
4809 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
4810 return false;
4811 // Allow 2*r as r+r.
4812 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00004813 default:
4814 // No other scales are supported.
4815 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00004816 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004817
Chris Lattnerc9addb72007-03-30 23:15:24 +00004818 return true;
4819}
4820
Evan Chengc4c62572006-03-13 23:20:37 +00004821/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00004822/// as the offset of the target addressing mode for load / store of the
4823/// given type.
4824bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00004825 // PPC allows a sign-extended 16-bit immediate field.
4826 return (V > -(1 << 16) && V < (1 << 16)-1);
4827}
Reid Spencer3a9ec242006-08-28 01:02:49 +00004828
4829bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00004830 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00004831}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004832
Dan Gohman475871a2008-07-27 21:46:04 +00004833SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004834 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004835 // Depths > 0 not supported yet!
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004836 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman475871a2008-07-27 21:46:04 +00004837 return SDValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00004838
4839 MachineFunction &MF = DAG.getMachineFunction();
4840 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Chris Lattner3fc027d2007-12-08 06:59:59 +00004841
Chris Lattner3fc027d2007-12-08 06:59:59 +00004842 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00004843 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004844
4845 // Make sure the function really does not optimize away the store of the RA
4846 // to the stack.
4847 FuncInfo->setLRStoreRequired();
Scott Michelfdc40a02009-02-17 22:15:04 +00004848 return DAG.getLoad(getPointerTy(), dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004849 DAG.getEntryNode(), RetAddrFI, NULL, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00004850}
4851
Dan Gohman475871a2008-07-27 21:46:04 +00004852SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesena05dca42009-02-04 23:02:30 +00004853 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004854 // Depths > 0 not supported yet!
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004855 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman475871a2008-07-27 21:46:04 +00004856 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00004857
Duncan Sands83ec4b62008-06-06 12:08:01 +00004858 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004859 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00004860
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004861 MachineFunction &MF = DAG.getMachineFunction();
4862 MachineFrameInfo *MFI = MF.getFrameInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004863 bool is31 = (NoFramePointerElim || MFI->hasVarSizedObjects())
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004864 && MFI->getStackSize();
4865
4866 if (isPPC64)
Dale Johannesena05dca42009-02-04 23:02:30 +00004867 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, is31 ? PPC::X31 : PPC::X1,
Bill Wendlingb8a80f02007-08-30 00:59:19 +00004868 MVT::i64);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004869 else
Dale Johannesena05dca42009-02-04 23:02:30 +00004870 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, is31 ? PPC::R31 : PPC::R1,
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004871 MVT::i32);
4872}
Dan Gohman54aeea32008-10-21 03:41:46 +00004873
4874bool
4875PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
4876 // The PowerPC target isn't yet aware of offsets.
4877 return false;
4878}