blob: c51ae24c50e3b996dcb414e90be1b041ae92784f [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARMTargetMachine.cpp - Define TargetMachine for ARM ---------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10//
11//===----------------------------------------------------------------------===//
12
13#include "ARMTargetMachine.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000014#include "ARMFrameLowering.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000015#include "ARM.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000016#include "llvm/PassManager.h"
Evan Cheng93072922007-05-16 02:01:49 +000017#include "llvm/CodeGen/Passes.h"
Bill Wendling0481d292011-09-27 22:14:12 +000018#include "llvm/MC/MCAsmInfo.h"
Evan Cheng48575f62010-12-05 22:04:16 +000019#include "llvm/Support/CommandLine.h"
David Greene71847812009-07-14 20:18:05 +000020#include "llvm/Support/FormattedStream.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000021#include "llvm/Support/TargetRegistry.h"
Evan Chenga8e29892007-01-19 07:51:42 +000022#include "llvm/Target/TargetOptions.h"
Devang Patel827454e2011-10-17 17:17:43 +000023#include "llvm/Transforms/Scalar.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000024using namespace llvm;
25
Evan Chengb8cfe4f2011-08-25 01:00:36 +000026static cl::opt<bool>
Evan Cheng77eaaf02011-08-25 01:22:49 +000027EnableGlobalMerge("global-merge", cl::Hidden,
Evan Chengb8cfe4f2011-08-25 01:00:36 +000028 cl::desc("Enable global merge pass"),
29 cl::init(true));
30
Jim Grosbach764ab522009-08-11 15:33:49 +000031extern "C" void LLVMInitializeARMTarget() {
Daniel Dunbar0c795d62009-07-25 06:49:55 +000032 // Register the target.
33 RegisterTargetMachine<ARMTargetMachine> X(TheARMTarget);
34 RegisterTargetMachine<ThumbTargetMachine> Y(TheThumbTarget);
35}
Douglas Gregor1555a232009-06-16 20:12:29 +000036
David Blaikie2d24e2a2011-12-20 02:50:00 +000037
Evan Cheng04321f72007-02-23 03:14:31 +000038/// TargetMachine ctor - Create an ARM architecture model.
39///
Evan Cheng43966132011-07-19 06:37:02 +000040ARMBaseTargetMachine::ARMBaseTargetMachine(const Target &T, StringRef TT,
41 StringRef CPU, StringRef FS,
Nick Lewycky8a8d4792011-12-02 22:16:29 +000042 const TargetOptions &Options,
Evan Chengb95fc312011-11-16 08:38:26 +000043 Reloc::Model RM, CodeModel::Model CM,
44 CodeGenOpt::Level OL)
Nick Lewycky8a8d4792011-12-02 22:16:29 +000045 : LLVMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL),
Evan Cheng94ca42f2011-07-07 00:08:19 +000046 Subtarget(TT, CPU, FS),
Evan Cheng3cc82232008-11-08 07:38:22 +000047 JITInfo(),
Jim Grosbachf22eefba2011-04-06 22:35:47 +000048 InstrItins(Subtarget.getInstrItineraryData()) {
Evan Chengdf214fa2011-06-23 18:15:17 +000049 // Default to soft float ABI
Nick Lewycky8a8d4792011-12-02 22:16:29 +000050 if (Options.FloatABIType == FloatABI::Default)
51 this->Options.FloatABIType = FloatABI::Soft;
Evan Cheng65f24422008-10-30 16:10:54 +000052}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000053
David Blaikie2d24e2a2011-12-20 02:50:00 +000054void ARMTargetMachine::anchor() { }
55
Evan Cheng43966132011-07-19 06:37:02 +000056ARMTargetMachine::ARMTargetMachine(const Target &T, StringRef TT,
57 StringRef CPU, StringRef FS,
Nick Lewycky8a8d4792011-12-02 22:16:29 +000058 const TargetOptions &Options,
Evan Chengb95fc312011-11-16 08:38:26 +000059 Reloc::Model RM, CodeModel::Model CM,
60 CodeGenOpt::Level OL)
Nick Lewycky8a8d4792011-12-02 22:16:29 +000061 : ARMBaseTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL),
62 InstrInfo(Subtarget),
Micah Villmow3574eca2012-10-08 16:38:25 +000063 DL(Subtarget.isAPCS_ABI() ?
Rafael Espindola0febc462010-10-03 18:59:45 +000064 std::string("e-p:32:32-f64:32:64-i64:32:64-"
Lang Hamesbb5b3f32011-10-10 23:42:08 +000065 "v128:32:128-v64:32:64-n32-S32") :
66 Subtarget.isAAPCS_ABI() ?
Rafael Espindola0febc462010-10-03 18:59:45 +000067 std::string("e-p:32:32-f64:64:64-i64:64:64-"
Lang Hamesbb5b3f32011-10-10 23:42:08 +000068 "v128:64:128-v64:64:64-n32-S64") :
69 std::string("e-p:32:32-f64:64:64-i64:64:64-"
70 "v128:64:128-v64:64:64-n32-S32")),
Rafael Espindola0febc462010-10-03 18:59:45 +000071 ELFWriterInfo(*this),
Dan Gohmanff7a5622010-05-11 17:31:57 +000072 TLInfo(*this),
Anton Korobeynikov33464912010-11-15 00:06:54 +000073 TSInfo(*this),
Nadav Rotemcbd9a192012-10-18 23:22:48 +000074 FrameLowering(Subtarget),
75 STTI(&TLInfo) {
Evan Cheng7b4d3112010-08-11 07:17:46 +000076 if (!Subtarget.hasARMOps())
77 report_fatal_error("CPU: '" + Subtarget.getCPUString() + "' does not "
78 "support ARM mode execution!");
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000079}
80
David Blaikie2d24e2a2011-12-20 02:50:00 +000081void ThumbTargetMachine::anchor() { }
82
Evan Cheng43966132011-07-19 06:37:02 +000083ThumbTargetMachine::ThumbTargetMachine(const Target &T, StringRef TT,
84 StringRef CPU, StringRef FS,
Nick Lewycky8a8d4792011-12-02 22:16:29 +000085 const TargetOptions &Options,
Evan Chengb95fc312011-11-16 08:38:26 +000086 Reloc::Model RM, CodeModel::Model CM,
87 CodeGenOpt::Level OL)
Nick Lewycky8a8d4792011-12-02 22:16:29 +000088 : ARMBaseTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL),
Evan Chengbc9b7542009-08-15 07:59:10 +000089 InstrInfo(Subtarget.hasThumb2()
90 ? ((ARMBaseInstrInfo*)new Thumb2InstrInfo(Subtarget))
91 : ((ARMBaseInstrInfo*)new Thumb1InstrInfo(Subtarget))),
Micah Villmow3574eca2012-10-08 16:38:25 +000092 DL(Subtarget.isAPCS_ABI() ?
Rafael Espindola0febc462010-10-03 18:59:45 +000093 std::string("e-p:32:32-f64:32:64-i64:32:64-"
94 "i16:16:32-i8:8:32-i1:8:32-"
Lang Hamesbb5b3f32011-10-10 23:42:08 +000095 "v128:32:128-v64:32:64-a:0:32-n32-S32") :
96 Subtarget.isAAPCS_ABI() ?
Rafael Espindola0febc462010-10-03 18:59:45 +000097 std::string("e-p:32:32-f64:64:64-i64:64:64-"
98 "i16:16:32-i8:8:32-i1:8:32-"
Lang Hamesbb5b3f32011-10-10 23:42:08 +000099 "v128:64:128-v64:64:64-a:0:32-n32-S64") :
100 std::string("e-p:32:32-f64:64:64-i64:64:64-"
101 "i16:16:32-i8:8:32-i1:8:32-"
102 "v128:64:128-v64:64:64-a:0:32-n32-S32")),
Rafael Espindola0febc462010-10-03 18:59:45 +0000103 ELFWriterInfo(*this),
Dan Gohmanff7a5622010-05-11 17:31:57 +0000104 TLInfo(*this),
Anton Korobeynikov33464912010-11-15 00:06:54 +0000105 TSInfo(*this),
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000106 FrameLowering(Subtarget.hasThumb2()
107 ? new ARMFrameLowering(Subtarget)
Nadav Rotemcbd9a192012-10-18 23:22:48 +0000108 : (ARMFrameLowering*)new Thumb1FrameLowering(Subtarget)),
109 STTI(&TLInfo){
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000110}
111
Andrew Trick843ee2e2012-02-03 05:12:41 +0000112namespace {
113/// ARM Code Generator Pass Configuration Options.
114class ARMPassConfig : public TargetPassConfig {
115public:
Andrew Trick061efcf2012-02-04 02:56:59 +0000116 ARMPassConfig(ARMBaseTargetMachine *TM, PassManagerBase &PM)
117 : TargetPassConfig(TM, PM) {}
Andrew Trick843ee2e2012-02-03 05:12:41 +0000118
119 ARMBaseTargetMachine &getARMTargetMachine() const {
120 return getTM<ARMBaseTargetMachine>();
121 }
122
123 const ARMSubtarget &getARMSubtarget() const {
124 return *getARMTargetMachine().getSubtargetImpl();
125 }
126
127 virtual bool addPreISel();
128 virtual bool addInstSelector();
129 virtual bool addPreRegAlloc();
130 virtual bool addPreSched2();
131 virtual bool addPreEmitPass();
132};
133} // namespace
134
Andrew Trick061efcf2012-02-04 02:56:59 +0000135TargetPassConfig *ARMBaseTargetMachine::createPassConfig(PassManagerBase &PM) {
136 return new ARMPassConfig(this, PM);
Andrew Trick843ee2e2012-02-03 05:12:41 +0000137}
138
139bool ARMPassConfig::addPreISel() {
140 if (TM->getOptLevel() != CodeGenOpt::None && EnableGlobalMerge)
Bob Wilson564fbf62012-07-02 19:48:31 +0000141 addPass(createGlobalMergePass(TM->getTargetLowering()));
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000142
143 return false;
144}
145
Andrew Trick843ee2e2012-02-03 05:12:41 +0000146bool ARMPassConfig::addInstSelector() {
Bob Wilson564fbf62012-07-02 19:48:31 +0000147 addPass(createARMISelDag(getARMTargetMachine(), getOptLevel()));
Jush Lu8f506472012-09-27 05:21:41 +0000148
149 const ARMSubtarget *Subtarget = &getARMSubtarget();
150 if (Subtarget->isTargetELF() && !Subtarget->isThumb1Only() &&
151 TM->Options.EnableFastISel)
152 addPass(createARMGlobalBaseRegPass());
Chris Lattner1911fd42006-09-04 04:14:57 +0000153 return false;
154}
Rafael Espindola71f3b942006-09-19 15:49:25 +0000155
Andrew Trick843ee2e2012-02-03 05:12:41 +0000156bool ARMPassConfig::addPreRegAlloc() {
Evan Chenge298ab22009-09-27 09:46:04 +0000157 // FIXME: temporarily disabling load / store optimization pass for Thumb1.
Andrew Trick843ee2e2012-02-03 05:12:41 +0000158 if (getOptLevel() != CodeGenOpt::None && !getARMSubtarget().isThumb1Only())
Bob Wilson564fbf62012-07-02 19:48:31 +0000159 addPass(createARMLoadStoreOptimizationPass(true));
Silviu Baranga616471d2012-09-13 15:05:10 +0000160 if (getOptLevel() != CodeGenOpt::None && getARMSubtarget().isLikeA9())
Bob Wilson564fbf62012-07-02 19:48:31 +0000161 addPass(createMLxExpansionPass());
Evan Chenge7d6df72009-06-13 09:12:55 +0000162 return true;
163}
164
Andrew Trick843ee2e2012-02-03 05:12:41 +0000165bool ARMPassConfig::addPreSched2() {
Evan Cheng792e1f62009-09-30 08:53:01 +0000166 // FIXME: temporarily disabling load / store optimization pass for Thumb1.
Evan Chengb95fc312011-11-16 08:38:26 +0000167 if (getOptLevel() != CodeGenOpt::None) {
Jakob Stoklund Olesendc909bf2012-03-28 22:50:56 +0000168 if (!getARMSubtarget().isThumb1Only()) {
Bob Wilson564fbf62012-07-02 19:48:31 +0000169 addPass(createARMLoadStoreOptimizationPass());
Jakob Stoklund Olesendc909bf2012-03-28 22:50:56 +0000170 printAndVerify("After ARM load / store optimizer");
171 }
Andrew Trick843ee2e2012-02-03 05:12:41 +0000172 if (getARMSubtarget().hasNEON())
Bob Wilson564fbf62012-07-02 19:48:31 +0000173 addPass(createExecutionDependencyFixPass(&ARM::DPRRegClass));
Eric Christopher79ab2fe2010-11-11 20:50:14 +0000174 }
Evan Cheng792e1f62009-09-30 08:53:01 +0000175
Evan Chengb9803a82009-11-06 23:52:48 +0000176 // Expand some pseudo instructions into multiple instructions to allow
177 // proper scheduling.
Bob Wilson564fbf62012-07-02 19:48:31 +0000178 addPass(createARMExpandPseudoPass());
Evan Chengb9803a82009-11-06 23:52:48 +0000179
Evan Chengb95fc312011-11-16 08:38:26 +0000180 if (getOptLevel() != CodeGenOpt::None) {
Andrew Trick843ee2e2012-02-03 05:12:41 +0000181 if (!getARMSubtarget().isThumb1Only())
Bob Wilson3fb99a72012-07-02 19:48:37 +0000182 addPass(&IfConverterID);
Evan Cheng46df4eb2010-06-16 07:35:02 +0000183 }
Andrew Trick843ee2e2012-02-03 05:12:41 +0000184 if (getARMSubtarget().isThumb2())
Bob Wilson564fbf62012-07-02 19:48:31 +0000185 addPass(createThumb2ITBlockPass());
Evan Cheng46df4eb2010-06-16 07:35:02 +0000186
Evan Cheng792e1f62009-09-30 08:53:01 +0000187 return true;
188}
189
Andrew Trick843ee2e2012-02-03 05:12:41 +0000190bool ARMPassConfig::addPreEmitPass() {
191 if (getARMSubtarget().isThumb2()) {
192 if (!getARMSubtarget().prefers32BitThumb())
Bob Wilson564fbf62012-07-02 19:48:31 +0000193 addPass(createThumb2SizeReductionPass());
Evan Chengddfd1372011-12-14 02:11:42 +0000194
195 // Constant island pass work on unbundled instructions.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000196 addPass(&UnpackMachineBundlesID);
Evan Chengddfd1372011-12-14 02:11:42 +0000197 }
Evan Cheng06e16582009-07-10 01:54:42 +0000198
Bob Wilson564fbf62012-07-02 19:48:31 +0000199 addPass(createARMConstantIslandPass());
Evan Chengddfd1372011-12-14 02:11:42 +0000200
Rafael Espindola71f3b942006-09-19 15:49:25 +0000201 return true;
202}
203
Jim Grosbachd4f020a2012-04-06 23:43:50 +0000204bool ARMBaseTargetMachine::addCodeEmitter(PassManagerBase &PM,
205 JITCodeEmitter &JCE) {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000206 // Machine code emitter pass for ARM.
207 PM.add(createARMJITCodeEmitterPass(*this, JCE));
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000208 return false;
209}