blob: 9df7697344d64c5e7bfac99ac3376d6aff2746a4 [file] [log] [blame]
Chris Lattner72614082002-10-25 22:55:53 +00001//===-- InstSelectSimple.cpp - A simple instruction selector for x86 ------===//
John Criswellb576c942003-10-20 19:43:21 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Chris Lattner72614082002-10-25 22:55:53 +00009//
Chris Lattner3e130a22003-01-13 00:32:26 +000010// This file defines a simple peephole instruction selector for the x86 target
Chris Lattner72614082002-10-25 22:55:53 +000011//
12//===----------------------------------------------------------------------===//
13
14#include "X86.h"
Chris Lattner6fc3c522002-11-17 21:11:55 +000015#include "X86InstrBuilder.h"
Misha Brukmanc8893fc2003-10-23 16:22:08 +000016#include "X86InstrInfo.h"
17#include "llvm/Constants.h"
18#include "llvm/DerivedTypes.h"
Chris Lattner72614082002-10-25 22:55:53 +000019#include "llvm/Function.h"
Chris Lattner67580ed2003-05-13 20:21:19 +000020#include "llvm/Instructions.h"
Chris Lattner44827152003-12-28 09:47:19 +000021#include "llvm/IntrinsicLowering.h"
Misha Brukmanc8893fc2003-10-23 16:22:08 +000022#include "llvm/Pass.h"
23#include "llvm/CodeGen/MachineConstantPool.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner341a9372002-10-29 17:43:55 +000025#include "llvm/CodeGen/MachineFunction.h"
Misha Brukmand2cc0172002-11-20 00:58:23 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner94af4142002-12-25 05:13:53 +000027#include "llvm/CodeGen/SSARegMap.h"
Misha Brukmand2cc0172002-11-20 00:58:23 +000028#include "llvm/Target/MRegisterInfo.h"
Misha Brukmanc8893fc2003-10-23 16:22:08 +000029#include "llvm/Target/TargetMachine.h"
Chris Lattner67580ed2003-05-13 20:21:19 +000030#include "llvm/Support/InstVisitor.h"
Chris Lattnercf93cdd2004-01-30 22:13:44 +000031#include "llvm/Support/CFG.h"
Chris Lattner44827152003-12-28 09:47:19 +000032using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000033
Chris Lattnercf93cdd2004-01-30 22:13:44 +000034//#define SMART_FP 1
35
Chris Lattner333b2fa2002-12-13 10:09:43 +000036/// BMI - A special BuildMI variant that takes an iterator to insert the
Chris Lattner8bdd1292003-04-25 21:58:54 +000037/// instruction at as well as a basic block. This is the version for when you
38/// have a destination register in mind.
Brian Gaeke71794c02002-12-13 11:22:48 +000039inline static MachineInstrBuilder BMI(MachineBasicBlock *MBB,
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +000040 MachineBasicBlock::iterator I,
Chris Lattner8cc72d22003-06-03 15:41:58 +000041 int Opcode, unsigned NumOperands,
Chris Lattner333b2fa2002-12-13 10:09:43 +000042 unsigned DestReg) {
43 MachineInstr *MI = new MachineInstr(Opcode, NumOperands+1, true, true);
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +000044 MBB->insert(I, MI);
Chris Lattner333b2fa2002-12-13 10:09:43 +000045 return MachineInstrBuilder(MI).addReg(DestReg, MOTy::Def);
46}
47
Chris Lattnerf08ad9f2002-12-13 10:50:40 +000048/// BMI - A special BuildMI variant that takes an iterator to insert the
49/// instruction at as well as a basic block.
Brian Gaeke71794c02002-12-13 11:22:48 +000050inline static MachineInstrBuilder BMI(MachineBasicBlock *MBB,
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +000051 MachineBasicBlock::iterator I,
Chris Lattner8cc72d22003-06-03 15:41:58 +000052 int Opcode, unsigned NumOperands) {
Chris Lattnerf08ad9f2002-12-13 10:50:40 +000053 MachineInstr *MI = new MachineInstr(Opcode, NumOperands, true, true);
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +000054 MBB->insert(I, MI);
Chris Lattnerf08ad9f2002-12-13 10:50:40 +000055 return MachineInstrBuilder(MI);
56}
57
Chris Lattner333b2fa2002-12-13 10:09:43 +000058
Chris Lattner72614082002-10-25 22:55:53 +000059namespace {
Chris Lattnerb4f68ed2002-10-29 22:37:54 +000060 struct ISel : public FunctionPass, InstVisitor<ISel> {
61 TargetMachine &TM;
Chris Lattnereca195e2003-05-08 19:44:13 +000062 MachineFunction *F; // The function we are compiling into
63 MachineBasicBlock *BB; // The current MBB we are compiling
64 int VarArgsFrameIndex; // FrameIndex for start of varargs area
Chris Lattner72614082002-10-25 22:55:53 +000065
Chris Lattner72614082002-10-25 22:55:53 +000066 std::map<Value*, unsigned> RegMap; // Mapping between Val's and SSA Regs
67
Chris Lattner333b2fa2002-12-13 10:09:43 +000068 // MBBMap - Mapping between LLVM BB -> Machine BB
69 std::map<const BasicBlock*, MachineBasicBlock*> MBBMap;
70
Chris Lattnerf70e0c22003-12-28 21:23:38 +000071 ISel(TargetMachine &tm) : TM(tm), F(0), BB(0) {}
Chris Lattner72614082002-10-25 22:55:53 +000072
73 /// runOnFunction - Top level implementation of instruction selection for
74 /// the entire function.
75 ///
Chris Lattnerb4f68ed2002-10-29 22:37:54 +000076 bool runOnFunction(Function &Fn) {
Chris Lattner44827152003-12-28 09:47:19 +000077 // First pass over the function, lower any unknown intrinsic functions
78 // with the IntrinsicLowering class.
79 LowerUnknownIntrinsicFunctionCalls(Fn);
80
Chris Lattner36b36032002-10-29 23:40:58 +000081 F = &MachineFunction::construct(&Fn, TM);
Chris Lattner333b2fa2002-12-13 10:09:43 +000082
Chris Lattner065faeb2002-12-28 20:24:02 +000083 // Create all of the machine basic blocks for the function...
Chris Lattner333b2fa2002-12-13 10:09:43 +000084 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
85 F->getBasicBlockList().push_back(MBBMap[I] = new MachineBasicBlock(I));
86
Chris Lattner14aa7fe2002-12-16 22:54:46 +000087 BB = &F->front();
Chris Lattnerdbd73722003-05-06 21:32:22 +000088
Chris Lattnerdbd73722003-05-06 21:32:22 +000089 // Copy incoming arguments off of the stack...
Chris Lattner065faeb2002-12-28 20:24:02 +000090 LoadArgumentsToVirtualRegs(Fn);
Chris Lattner14aa7fe2002-12-16 22:54:46 +000091
Chris Lattner333b2fa2002-12-13 10:09:43 +000092 // Instruction select everything except PHI nodes
Chris Lattnerb4f68ed2002-10-29 22:37:54 +000093 visit(Fn);
Chris Lattner333b2fa2002-12-13 10:09:43 +000094
95 // Select the PHI nodes
96 SelectPHINodes();
97
Chris Lattner72614082002-10-25 22:55:53 +000098 RegMap.clear();
Chris Lattner333b2fa2002-12-13 10:09:43 +000099 MBBMap.clear();
Chris Lattnerb4f68ed2002-10-29 22:37:54 +0000100 F = 0;
Chris Lattner2a865b02003-07-26 23:05:37 +0000101 // We always build a machine code representation for the function
102 return true;
Chris Lattner72614082002-10-25 22:55:53 +0000103 }
104
Chris Lattnerf0eb7be2002-12-15 21:13:40 +0000105 virtual const char *getPassName() const {
106 return "X86 Simple Instruction Selection";
107 }
108
Chris Lattner72614082002-10-25 22:55:53 +0000109 /// visitBasicBlock - This method is called when we are visiting a new basic
Chris Lattner33f53b52002-10-29 20:48:56 +0000110 /// block. This simply creates a new MachineBasicBlock to emit code into
111 /// and adds it to the current MachineFunction. Subsequent visit* for
112 /// instructions will be invoked for all instructions in the basic block.
Chris Lattner72614082002-10-25 22:55:53 +0000113 ///
114 void visitBasicBlock(BasicBlock &LLVM_BB) {
Chris Lattner333b2fa2002-12-13 10:09:43 +0000115 BB = MBBMap[&LLVM_BB];
Chris Lattner72614082002-10-25 22:55:53 +0000116 }
117
Chris Lattner44827152003-12-28 09:47:19 +0000118 /// LowerUnknownIntrinsicFunctionCalls - This performs a prepass over the
119 /// function, lowering any calls to unknown intrinsic functions into the
120 /// equivalent LLVM code.
121 void LowerUnknownIntrinsicFunctionCalls(Function &F);
122
Chris Lattner065faeb2002-12-28 20:24:02 +0000123 /// LoadArgumentsToVirtualRegs - Load all of the arguments to this function
124 /// from the stack into virtual registers.
125 ///
126 void LoadArgumentsToVirtualRegs(Function &F);
Chris Lattner333b2fa2002-12-13 10:09:43 +0000127
128 /// SelectPHINodes - Insert machine code to generate phis. This is tricky
129 /// because we have to generate our sources into the source basic blocks,
130 /// not the current one.
131 ///
132 void SelectPHINodes();
133
Chris Lattner72614082002-10-25 22:55:53 +0000134 // Visitation methods for various instructions. These methods simply emit
135 // fixed X86 code for each instruction.
136 //
Brian Gaekefa8d5712002-11-22 11:07:01 +0000137
138 // Control flow operators
Chris Lattner72614082002-10-25 22:55:53 +0000139 void visitReturnInst(ReturnInst &RI);
Chris Lattner2df035b2002-11-02 19:27:56 +0000140 void visitBranchInst(BranchInst &BI);
Chris Lattner3e130a22003-01-13 00:32:26 +0000141
142 struct ValueRecord {
Chris Lattner5e2cb8b2003-08-04 02:12:48 +0000143 Value *Val;
Chris Lattner3e130a22003-01-13 00:32:26 +0000144 unsigned Reg;
145 const Type *Ty;
Chris Lattner5e2cb8b2003-08-04 02:12:48 +0000146 ValueRecord(unsigned R, const Type *T) : Val(0), Reg(R), Ty(T) {}
147 ValueRecord(Value *V) : Val(V), Reg(0), Ty(V->getType()) {}
Chris Lattner3e130a22003-01-13 00:32:26 +0000148 };
149 void doCall(const ValueRecord &Ret, MachineInstr *CallMI,
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000150 const std::vector<ValueRecord> &Args);
Brian Gaekefa8d5712002-11-22 11:07:01 +0000151 void visitCallInst(CallInst &I);
Brian Gaeked0fde302003-11-11 22:41:34 +0000152 void visitIntrinsicCall(Intrinsic::ID ID, CallInst &I);
Chris Lattnere2954c82002-11-02 20:04:26 +0000153
154 // Arithmetic operators
Chris Lattnerf01729e2002-11-02 20:54:46 +0000155 void visitSimpleBinary(BinaryOperator &B, unsigned OpcodeClass);
Chris Lattner68aad932002-11-02 20:13:22 +0000156 void visitAdd(BinaryOperator &B) { visitSimpleBinary(B, 0); }
157 void visitSub(BinaryOperator &B) { visitSimpleBinary(B, 1); }
Chris Lattner8a307e82002-12-16 19:32:50 +0000158 void doMultiply(MachineBasicBlock *MBB, MachineBasicBlock::iterator &MBBI,
Chris Lattner3e130a22003-01-13 00:32:26 +0000159 unsigned DestReg, const Type *DestTy,
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000160 unsigned Op0Reg, unsigned Op1Reg);
Chris Lattnerb2acc512003-10-19 21:09:10 +0000161 void doMultiplyConst(MachineBasicBlock *MBB,
162 MachineBasicBlock::iterator &MBBI,
163 unsigned DestReg, const Type *DestTy,
164 unsigned Op0Reg, unsigned Op1Val);
Chris Lattnerca9671d2002-11-02 20:28:58 +0000165 void visitMul(BinaryOperator &B);
Chris Lattnere2954c82002-11-02 20:04:26 +0000166
Chris Lattnerf01729e2002-11-02 20:54:46 +0000167 void visitDiv(BinaryOperator &B) { visitDivRem(B); }
168 void visitRem(BinaryOperator &B) { visitDivRem(B); }
169 void visitDivRem(BinaryOperator &B);
170
Chris Lattnere2954c82002-11-02 20:04:26 +0000171 // Bitwise operators
Chris Lattner68aad932002-11-02 20:13:22 +0000172 void visitAnd(BinaryOperator &B) { visitSimpleBinary(B, 2); }
173 void visitOr (BinaryOperator &B) { visitSimpleBinary(B, 3); }
174 void visitXor(BinaryOperator &B) { visitSimpleBinary(B, 4); }
Chris Lattnere2954c82002-11-02 20:04:26 +0000175
Chris Lattner6d40c192003-01-16 16:43:00 +0000176 // Comparison operators...
177 void visitSetCondInst(SetCondInst &I);
Chris Lattnerb2acc512003-10-19 21:09:10 +0000178 unsigned EmitComparison(unsigned OpNum, Value *Op0, Value *Op1,
179 MachineBasicBlock *MBB,
180 MachineBasicBlock::iterator &MBBI);
181
Chris Lattner6fc3c522002-11-17 21:11:55 +0000182 // Memory Instructions
183 void visitLoadInst(LoadInst &I);
184 void visitStoreInst(StoreInst &I);
Brian Gaeke20244b72002-12-12 15:33:40 +0000185 void visitGetElementPtrInst(GetElementPtrInst &I);
Brian Gaeke20244b72002-12-12 15:33:40 +0000186 void visitAllocaInst(AllocaInst &I);
Chris Lattner3e130a22003-01-13 00:32:26 +0000187 void visitMallocInst(MallocInst &I);
188 void visitFreeInst(FreeInst &I);
Brian Gaeke20244b72002-12-12 15:33:40 +0000189
Chris Lattnere2954c82002-11-02 20:04:26 +0000190 // Other operators
Brian Gaekea1719c92002-10-31 23:03:59 +0000191 void visitShiftInst(ShiftInst &I);
Chris Lattner333b2fa2002-12-13 10:09:43 +0000192 void visitPHINode(PHINode &I) {} // PHI nodes handled by second pass
Brian Gaekefa8d5712002-11-22 11:07:01 +0000193 void visitCastInst(CastInst &I);
Chris Lattner73815062003-10-18 05:56:40 +0000194 void visitVANextInst(VANextInst &I);
195 void visitVAArgInst(VAArgInst &I);
Chris Lattner72614082002-10-25 22:55:53 +0000196
197 void visitInstruction(Instruction &I) {
198 std::cerr << "Cannot instruction select: " << I;
199 abort();
200 }
201
Brian Gaeke95780cc2002-12-13 07:56:18 +0000202 /// promote32 - Make a value 32-bits wide, and put it somewhere.
Chris Lattner3e130a22003-01-13 00:32:26 +0000203 ///
204 void promote32(unsigned targetReg, const ValueRecord &VR);
205
Chris Lattner3e130a22003-01-13 00:32:26 +0000206 /// emitGEPOperation - Common code shared between visitGetElementPtrInst and
207 /// constant expression GEP support.
208 ///
Chris Lattnerf08ad9f2002-12-13 10:50:40 +0000209 void emitGEPOperation(MachineBasicBlock *BB, MachineBasicBlock::iterator&IP,
Chris Lattner333b2fa2002-12-13 10:09:43 +0000210 Value *Src, User::op_iterator IdxBegin,
Chris Lattnerc0812d82002-12-13 06:56:29 +0000211 User::op_iterator IdxEnd, unsigned TargetReg);
212
Chris Lattner548f61d2003-04-23 17:22:12 +0000213 /// emitCastOperation - Common code shared between visitCastInst and
214 /// constant expression cast support.
215 void emitCastOperation(MachineBasicBlock *BB,MachineBasicBlock::iterator&IP,
216 Value *Src, const Type *DestTy, unsigned TargetReg);
217
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000218 /// emitSimpleBinaryOperation - Common code shared between visitSimpleBinary
219 /// and constant expression support.
220 void emitSimpleBinaryOperation(MachineBasicBlock *BB,
221 MachineBasicBlock::iterator &IP,
222 Value *Op0, Value *Op1,
223 unsigned OperatorClass, unsigned TargetReg);
224
Chris Lattnercadff442003-10-23 17:21:43 +0000225 void emitDivRemOperation(MachineBasicBlock *BB,
226 MachineBasicBlock::iterator &IP,
227 unsigned Op0Reg, unsigned Op1Reg, bool isDiv,
228 const Type *Ty, unsigned TargetReg);
229
Chris Lattner58c41fe2003-08-24 19:19:47 +0000230 /// emitSetCCOperation - Common code shared between visitSetCondInst and
231 /// constant expression support.
232 void emitSetCCOperation(MachineBasicBlock *BB,
233 MachineBasicBlock::iterator &IP,
234 Value *Op0, Value *Op1, unsigned Opcode,
235 unsigned TargetReg);
Brian Gaeke2dd3e1b2003-11-22 05:18:35 +0000236
237 /// emitShiftOperation - Common code shared between visitShiftInst and
238 /// constant expression support.
Brian Gaekedfcc9cf2003-11-22 06:49:41 +0000239 void emitShiftOperation(MachineBasicBlock *MBB,
Brian Gaeke2dd3e1b2003-11-22 05:18:35 +0000240 MachineBasicBlock::iterator &IP,
Brian Gaekedfcc9cf2003-11-22 06:49:41 +0000241 Value *Op, Value *ShiftAmount, bool isLeftShift,
242 const Type *ResultTy, unsigned DestReg);
243
Chris Lattner58c41fe2003-08-24 19:19:47 +0000244
Chris Lattnerc5291f52002-10-27 21:16:59 +0000245 /// copyConstantToRegister - Output the instructions required to put the
246 /// specified constant into the specified register.
247 ///
Chris Lattner8a307e82002-12-16 19:32:50 +0000248 void copyConstantToRegister(MachineBasicBlock *MBB,
249 MachineBasicBlock::iterator &MBBI,
250 Constant *C, unsigned Reg);
Chris Lattnerc5291f52002-10-27 21:16:59 +0000251
Chris Lattner3e130a22003-01-13 00:32:26 +0000252 /// makeAnotherReg - This method returns the next register number we haven't
253 /// yet used.
254 ///
255 /// Long values are handled somewhat specially. They are always allocated
256 /// as pairs of 32 bit integer values. The register number returned is the
257 /// lower 32 bits of the long value, and the regNum+1 is the upper 32 bits
258 /// of the long value.
259 ///
Chris Lattnerc0812d82002-12-13 06:56:29 +0000260 unsigned makeAnotherReg(const Type *Ty) {
Chris Lattner7db1fa92003-07-30 05:33:48 +0000261 assert(dynamic_cast<const X86RegisterInfo*>(TM.getRegisterInfo()) &&
262 "Current target doesn't have X86 reg info??");
263 const X86RegisterInfo *MRI =
264 static_cast<const X86RegisterInfo*>(TM.getRegisterInfo());
Chris Lattner3e130a22003-01-13 00:32:26 +0000265 if (Ty == Type::LongTy || Ty == Type::ULongTy) {
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000266 const TargetRegisterClass *RC = MRI->getRegClassForType(Type::IntTy);
267 // Create the lower part
268 F->getSSARegMap()->createVirtualRegister(RC);
269 // Create the upper part.
270 return F->getSSARegMap()->createVirtualRegister(RC)-1;
Chris Lattner3e130a22003-01-13 00:32:26 +0000271 }
272
Chris Lattnerc0812d82002-12-13 06:56:29 +0000273 // Add the mapping of regnumber => reg class to MachineFunction
Chris Lattner7db1fa92003-07-30 05:33:48 +0000274 const TargetRegisterClass *RC = MRI->getRegClassForType(Ty);
Chris Lattner3e130a22003-01-13 00:32:26 +0000275 return F->getSSARegMap()->createVirtualRegister(RC);
Brian Gaeke20244b72002-12-12 15:33:40 +0000276 }
277
Chris Lattner72614082002-10-25 22:55:53 +0000278 /// getReg - This method turns an LLVM value into a register number. This
279 /// is guaranteed to produce the same register number for a particular value
280 /// every time it is queried.
281 ///
282 unsigned getReg(Value &V) { return getReg(&V); } // Allow references
Chris Lattnerf08ad9f2002-12-13 10:50:40 +0000283 unsigned getReg(Value *V) {
284 // Just append to the end of the current bb.
285 MachineBasicBlock::iterator It = BB->end();
286 return getReg(V, BB, It);
287 }
Brian Gaeke71794c02002-12-13 11:22:48 +0000288 unsigned getReg(Value *V, MachineBasicBlock *MBB,
Chris Lattnerf08ad9f2002-12-13 10:50:40 +0000289 MachineBasicBlock::iterator &IPt) {
Chris Lattner72614082002-10-25 22:55:53 +0000290 unsigned &Reg = RegMap[V];
Misha Brukmand2cc0172002-11-20 00:58:23 +0000291 if (Reg == 0) {
Chris Lattnerc0812d82002-12-13 06:56:29 +0000292 Reg = makeAnotherReg(V->getType());
Misha Brukmand2cc0172002-11-20 00:58:23 +0000293 RegMap[V] = Reg;
Misha Brukmand2cc0172002-11-20 00:58:23 +0000294 }
Chris Lattner72614082002-10-25 22:55:53 +0000295
Chris Lattner6f8fd252002-10-27 21:23:43 +0000296 // If this operand is a constant, emit the code to copy the constant into
297 // the register here...
298 //
Chris Lattnerdbf30f72002-12-04 06:45:19 +0000299 if (Constant *C = dyn_cast<Constant>(V)) {
Chris Lattner8a307e82002-12-16 19:32:50 +0000300 copyConstantToRegister(MBB, IPt, C, Reg);
Chris Lattner14aa7fe2002-12-16 22:54:46 +0000301 RegMap.erase(V); // Assign a new name to this constant if ref'd again
Chris Lattnerdbf30f72002-12-04 06:45:19 +0000302 } else if (GlobalValue *GV = dyn_cast<GlobalValue>(V)) {
303 // Move the address of the global into the register
Chris Lattner3e130a22003-01-13 00:32:26 +0000304 BMI(MBB, IPt, X86::MOVir32, 1, Reg).addGlobalAddress(GV);
Chris Lattner14aa7fe2002-12-16 22:54:46 +0000305 RegMap.erase(V); // Assign a new name to this address if ref'd again
Chris Lattnerdbf30f72002-12-04 06:45:19 +0000306 }
Chris Lattnerc5291f52002-10-27 21:16:59 +0000307
Chris Lattner72614082002-10-25 22:55:53 +0000308 return Reg;
309 }
Chris Lattner72614082002-10-25 22:55:53 +0000310 };
311}
312
Chris Lattner43189d12002-11-17 20:07:45 +0000313/// TypeClass - Used by the X86 backend to group LLVM types by their basic X86
314/// Representation.
315///
316enum TypeClass {
Chris Lattner94af4142002-12-25 05:13:53 +0000317 cByte, cShort, cInt, cFP, cLong
Chris Lattner43189d12002-11-17 20:07:45 +0000318};
319
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000320/// getClass - Turn a primitive type into a "class" number which is based on the
321/// size of the type, and whether or not it is floating point.
322///
Chris Lattner43189d12002-11-17 20:07:45 +0000323static inline TypeClass getClass(const Type *Ty) {
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000324 switch (Ty->getPrimitiveID()) {
325 case Type::SByteTyID:
Chris Lattner43189d12002-11-17 20:07:45 +0000326 case Type::UByteTyID: return cByte; // Byte operands are class #0
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000327 case Type::ShortTyID:
Chris Lattner43189d12002-11-17 20:07:45 +0000328 case Type::UShortTyID: return cShort; // Short operands are class #1
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000329 case Type::IntTyID:
330 case Type::UIntTyID:
Chris Lattner43189d12002-11-17 20:07:45 +0000331 case Type::PointerTyID: return cInt; // Int's and pointers are class #2
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000332
Chris Lattner94af4142002-12-25 05:13:53 +0000333 case Type::FloatTyID:
334 case Type::DoubleTyID: return cFP; // Floating Point is #3
Chris Lattner3e130a22003-01-13 00:32:26 +0000335
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000336 case Type::LongTyID:
Chris Lattner3e130a22003-01-13 00:32:26 +0000337 case Type::ULongTyID: return cLong; // Longs are class #4
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000338 default:
339 assert(0 && "Invalid type to getClass!");
Chris Lattner43189d12002-11-17 20:07:45 +0000340 return cByte; // not reached
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000341 }
342}
Chris Lattnerc5291f52002-10-27 21:16:59 +0000343
Chris Lattner6b993cc2002-12-15 08:02:15 +0000344// getClassB - Just like getClass, but treat boolean values as bytes.
345static inline TypeClass getClassB(const Type *Ty) {
346 if (Ty == Type::BoolTy) return cByte;
347 return getClass(Ty);
348}
349
Chris Lattner06925362002-11-17 21:56:38 +0000350
Chris Lattnerc5291f52002-10-27 21:16:59 +0000351/// copyConstantToRegister - Output the instructions required to put the
352/// specified constant into the specified register.
353///
Chris Lattner8a307e82002-12-16 19:32:50 +0000354void ISel::copyConstantToRegister(MachineBasicBlock *MBB,
355 MachineBasicBlock::iterator &IP,
356 Constant *C, unsigned R) {
Chris Lattnerc0812d82002-12-13 06:56:29 +0000357 if (ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000358 unsigned Class = 0;
359 switch (CE->getOpcode()) {
360 case Instruction::GetElementPtr:
Brian Gaeke68b1edc2002-12-16 04:23:29 +0000361 emitGEPOperation(MBB, IP, CE->getOperand(0),
Chris Lattner333b2fa2002-12-13 10:09:43 +0000362 CE->op_begin()+1, CE->op_end(), R);
Chris Lattnerc0812d82002-12-13 06:56:29 +0000363 return;
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000364 case Instruction::Cast:
Chris Lattner548f61d2003-04-23 17:22:12 +0000365 emitCastOperation(MBB, IP, CE->getOperand(0), CE->getType(), R);
Chris Lattner4b12cde2003-04-21 21:33:44 +0000366 return;
Chris Lattnerc0812d82002-12-13 06:56:29 +0000367
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000368 case Instruction::Xor: ++Class; // FALL THROUGH
369 case Instruction::Or: ++Class; // FALL THROUGH
370 case Instruction::And: ++Class; // FALL THROUGH
371 case Instruction::Sub: ++Class; // FALL THROUGH
372 case Instruction::Add:
373 emitSimpleBinaryOperation(MBB, IP, CE->getOperand(0), CE->getOperand(1),
374 Class, R);
375 return;
376
Chris Lattnercadff442003-10-23 17:21:43 +0000377 case Instruction::Mul: {
378 unsigned Op0Reg = getReg(CE->getOperand(0), MBB, IP);
379 unsigned Op1Reg = getReg(CE->getOperand(1), MBB, IP);
380 doMultiply(MBB, IP, R, CE->getType(), Op0Reg, Op1Reg);
381 return;
382 }
383 case Instruction::Div:
384 case Instruction::Rem: {
385 unsigned Op0Reg = getReg(CE->getOperand(0), MBB, IP);
386 unsigned Op1Reg = getReg(CE->getOperand(1), MBB, IP);
387 emitDivRemOperation(MBB, IP, Op0Reg, Op1Reg,
388 CE->getOpcode() == Instruction::Div,
389 CE->getType(), R);
390 return;
391 }
392
Chris Lattner58c41fe2003-08-24 19:19:47 +0000393 case Instruction::SetNE:
394 case Instruction::SetEQ:
395 case Instruction::SetLT:
396 case Instruction::SetGT:
397 case Instruction::SetLE:
398 case Instruction::SetGE:
399 emitSetCCOperation(MBB, IP, CE->getOperand(0), CE->getOperand(1),
400 CE->getOpcode(), R);
401 return;
402
Brian Gaeke2dd3e1b2003-11-22 05:18:35 +0000403 case Instruction::Shl:
404 case Instruction::Shr:
405 emitShiftOperation(MBB, IP, CE->getOperand(0), CE->getOperand(1),
Brian Gaekedfcc9cf2003-11-22 06:49:41 +0000406 CE->getOpcode() == Instruction::Shl, CE->getType(), R);
407 return;
Brian Gaeke2dd3e1b2003-11-22 05:18:35 +0000408
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000409 default:
410 std::cerr << "Offending expr: " << C << "\n";
Chris Lattnerb2acc512003-10-19 21:09:10 +0000411 assert(0 && "Constant expression not yet handled!\n");
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000412 }
Brian Gaeke20244b72002-12-12 15:33:40 +0000413 }
Chris Lattnerc5291f52002-10-27 21:16:59 +0000414
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000415 if (C->getType()->isIntegral()) {
Chris Lattner6b993cc2002-12-15 08:02:15 +0000416 unsigned Class = getClassB(C->getType());
Chris Lattner3e130a22003-01-13 00:32:26 +0000417
418 if (Class == cLong) {
419 // Copy the value into the register pair.
Chris Lattnerc07736a2003-07-23 15:22:26 +0000420 uint64_t Val = cast<ConstantInt>(C)->getRawValue();
Chris Lattner3e130a22003-01-13 00:32:26 +0000421 BMI(MBB, IP, X86::MOVir32, 1, R).addZImm(Val & 0xFFFFFFFF);
422 BMI(MBB, IP, X86::MOVir32, 1, R+1).addZImm(Val >> 32);
423 return;
424 }
425
Chris Lattner94af4142002-12-25 05:13:53 +0000426 assert(Class <= cInt && "Type not handled yet!");
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000427
428 static const unsigned IntegralOpcodeTab[] = {
429 X86::MOVir8, X86::MOVir16, X86::MOVir32
430 };
431
Chris Lattner6b993cc2002-12-15 08:02:15 +0000432 if (C->getType() == Type::BoolTy) {
433 BMI(MBB, IP, X86::MOVir8, 1, R).addZImm(C == ConstantBool::True);
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000434 } else {
Chris Lattnerc07736a2003-07-23 15:22:26 +0000435 ConstantInt *CI = cast<ConstantInt>(C);
436 BMI(MBB, IP, IntegralOpcodeTab[Class], 1, R).addZImm(CI->getRawValue());
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000437 }
Chris Lattner94af4142002-12-25 05:13:53 +0000438 } else if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
Chris Lattneraf703622004-02-02 18:56:30 +0000439 if (CFP->isExactlyValue(+0.0))
Chris Lattner94af4142002-12-25 05:13:53 +0000440 BMI(MBB, IP, X86::FLD0, 0, R);
Chris Lattneraf703622004-02-02 18:56:30 +0000441 else if (CFP->isExactlyValue(+1.0))
Chris Lattner94af4142002-12-25 05:13:53 +0000442 BMI(MBB, IP, X86::FLD1, 0, R);
443 else {
Chris Lattner3e130a22003-01-13 00:32:26 +0000444 // Otherwise we need to spill the constant to memory...
445 MachineConstantPool *CP = F->getConstantPool();
446 unsigned CPI = CP->getConstantPoolIndex(CFP);
Chris Lattner6c09db22003-10-20 04:11:23 +0000447 const Type *Ty = CFP->getType();
448
449 assert(Ty == Type::FloatTy || Ty == Type::DoubleTy && "Unknown FP type!");
450 unsigned LoadOpcode = Ty == Type::FloatTy ? X86::FLDr32 : X86::FLDr64;
451 addConstantPoolReference(BMI(MBB, IP, LoadOpcode, 4, R), CPI);
Chris Lattner94af4142002-12-25 05:13:53 +0000452 }
453
Chris Lattnerf08ad9f2002-12-13 10:50:40 +0000454 } else if (isa<ConstantPointerNull>(C)) {
Brian Gaeke20244b72002-12-12 15:33:40 +0000455 // Copy zero (null pointer) to the register.
Brian Gaeke71794c02002-12-13 11:22:48 +0000456 BMI(MBB, IP, X86::MOVir32, 1, R).addZImm(0);
Chris Lattnerc0812d82002-12-13 06:56:29 +0000457 } else if (ConstantPointerRef *CPR = dyn_cast<ConstantPointerRef>(C)) {
Brian Gaeke68b1edc2002-12-16 04:23:29 +0000458 unsigned SrcReg = getReg(CPR->getValue(), MBB, IP);
Brian Gaeke71794c02002-12-13 11:22:48 +0000459 BMI(MBB, IP, X86::MOVrr32, 1, R).addReg(SrcReg);
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000460 } else {
Brian Gaeke20244b72002-12-12 15:33:40 +0000461 std::cerr << "Offending constant: " << C << "\n";
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000462 assert(0 && "Type not handled yet!");
Chris Lattnerc5291f52002-10-27 21:16:59 +0000463 }
464}
465
Chris Lattner065faeb2002-12-28 20:24:02 +0000466/// LoadArgumentsToVirtualRegs - Load all of the arguments to this function from
467/// the stack into virtual registers.
468///
469void ISel::LoadArgumentsToVirtualRegs(Function &Fn) {
470 // Emit instructions to load the arguments... On entry to a function on the
471 // X86, the stack frame looks like this:
472 //
473 // [ESP] -- return address
Chris Lattner3e130a22003-01-13 00:32:26 +0000474 // [ESP + 4] -- first argument (leftmost lexically)
475 // [ESP + 8] -- second argument, if first argument is four bytes in size
Chris Lattner065faeb2002-12-28 20:24:02 +0000476 // ...
477 //
Chris Lattnerf158da22003-01-16 02:20:12 +0000478 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
Chris Lattneraa09b752002-12-28 21:08:28 +0000479 MachineFrameInfo *MFI = F->getFrameInfo();
Chris Lattner065faeb2002-12-28 20:24:02 +0000480
481 for (Function::aiterator I = Fn.abegin(), E = Fn.aend(); I != E; ++I) {
482 unsigned Reg = getReg(*I);
483
Chris Lattner065faeb2002-12-28 20:24:02 +0000484 int FI; // Frame object index
Chris Lattner065faeb2002-12-28 20:24:02 +0000485 switch (getClassB(I->getType())) {
486 case cByte:
Chris Lattneraa09b752002-12-28 21:08:28 +0000487 FI = MFI->CreateFixedObject(1, ArgOffset);
Chris Lattner065faeb2002-12-28 20:24:02 +0000488 addFrameReference(BuildMI(BB, X86::MOVmr8, 4, Reg), FI);
489 break;
490 case cShort:
Chris Lattneraa09b752002-12-28 21:08:28 +0000491 FI = MFI->CreateFixedObject(2, ArgOffset);
Chris Lattner065faeb2002-12-28 20:24:02 +0000492 addFrameReference(BuildMI(BB, X86::MOVmr16, 4, Reg), FI);
493 break;
494 case cInt:
Chris Lattneraa09b752002-12-28 21:08:28 +0000495 FI = MFI->CreateFixedObject(4, ArgOffset);
Chris Lattner065faeb2002-12-28 20:24:02 +0000496 addFrameReference(BuildMI(BB, X86::MOVmr32, 4, Reg), FI);
497 break;
Chris Lattner3e130a22003-01-13 00:32:26 +0000498 case cLong:
499 FI = MFI->CreateFixedObject(8, ArgOffset);
500 addFrameReference(BuildMI(BB, X86::MOVmr32, 4, Reg), FI);
501 addFrameReference(BuildMI(BB, X86::MOVmr32, 4, Reg+1), FI, 4);
502 ArgOffset += 4; // longs require 4 additional bytes
503 break;
Chris Lattner065faeb2002-12-28 20:24:02 +0000504 case cFP:
505 unsigned Opcode;
506 if (I->getType() == Type::FloatTy) {
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000507 Opcode = X86::FLDr32;
508 FI = MFI->CreateFixedObject(4, ArgOffset);
Chris Lattner065faeb2002-12-28 20:24:02 +0000509 } else {
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000510 Opcode = X86::FLDr64;
511 FI = MFI->CreateFixedObject(8, ArgOffset);
512 ArgOffset += 4; // doubles require 4 additional bytes
Chris Lattner065faeb2002-12-28 20:24:02 +0000513 }
514 addFrameReference(BuildMI(BB, Opcode, 4, Reg), FI);
515 break;
516 default:
517 assert(0 && "Unhandled argument type!");
518 }
Chris Lattner3e130a22003-01-13 00:32:26 +0000519 ArgOffset += 4; // Each argument takes at least 4 bytes on the stack...
Chris Lattner065faeb2002-12-28 20:24:02 +0000520 }
Chris Lattnereca195e2003-05-08 19:44:13 +0000521
522 // If the function takes variable number of arguments, add a frame offset for
523 // the start of the first vararg value... this is used to expand
524 // llvm.va_start.
525 if (Fn.getFunctionType()->isVarArg())
526 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
Chris Lattner065faeb2002-12-28 20:24:02 +0000527}
528
529
Chris Lattner333b2fa2002-12-13 10:09:43 +0000530/// SelectPHINodes - Insert machine code to generate phis. This is tricky
531/// because we have to generate our sources into the source basic blocks, not
532/// the current one.
533///
534void ISel::SelectPHINodes() {
Chris Lattner3501fea2003-01-14 22:00:31 +0000535 const TargetInstrInfo &TII = TM.getInstrInfo();
Chris Lattner333b2fa2002-12-13 10:09:43 +0000536 const Function &LF = *F->getFunction(); // The LLVM function...
537 for (Function::const_iterator I = LF.begin(), E = LF.end(); I != E; ++I) {
538 const BasicBlock *BB = I;
539 MachineBasicBlock *MBB = MBBMap[I];
540
541 // Loop over all of the PHI nodes in the LLVM basic block...
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000542 MachineInstr* instr = MBB->begin();
Chris Lattner333b2fa2002-12-13 10:09:43 +0000543 for (BasicBlock::const_iterator I = BB->begin();
Chris Lattnera81fc682003-10-19 00:26:11 +0000544 PHINode *PN = const_cast<PHINode*>(dyn_cast<PHINode>(I)); ++I) {
Chris Lattner3e130a22003-01-13 00:32:26 +0000545
Chris Lattner333b2fa2002-12-13 10:09:43 +0000546 // Create a new machine instr PHI node, and insert it.
Chris Lattner3e130a22003-01-13 00:32:26 +0000547 unsigned PHIReg = getReg(*PN);
548 MachineInstr *PhiMI = BuildMI(X86::PHI, PN->getNumOperands(), PHIReg);
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000549 MBB->insert(instr, PhiMI);
Chris Lattner3e130a22003-01-13 00:32:26 +0000550
551 MachineInstr *LongPhiMI = 0;
552 if (PN->getType() == Type::LongTy || PN->getType() == Type::ULongTy) {
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000553 LongPhiMI = BuildMI(X86::PHI, PN->getNumOperands(), PHIReg+1);
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000554 MBB->insert(instr, LongPhiMI);
Chris Lattner3e130a22003-01-13 00:32:26 +0000555 }
Chris Lattner333b2fa2002-12-13 10:09:43 +0000556
Chris Lattnera6e73f12003-05-12 14:22:21 +0000557 // PHIValues - Map of blocks to incoming virtual registers. We use this
558 // so that we only initialize one incoming value for a particular block,
559 // even if the block has multiple entries in the PHI node.
560 //
561 std::map<MachineBasicBlock*, unsigned> PHIValues;
562
Chris Lattner333b2fa2002-12-13 10:09:43 +0000563 for (unsigned i = 0, e = PN->getNumIncomingValues(); i != e; ++i) {
564 MachineBasicBlock *PredMBB = MBBMap[PN->getIncomingBlock(i)];
Chris Lattnera6e73f12003-05-12 14:22:21 +0000565 unsigned ValReg;
566 std::map<MachineBasicBlock*, unsigned>::iterator EntryIt =
567 PHIValues.lower_bound(PredMBB);
Chris Lattner333b2fa2002-12-13 10:09:43 +0000568
Chris Lattnera6e73f12003-05-12 14:22:21 +0000569 if (EntryIt != PHIValues.end() && EntryIt->first == PredMBB) {
570 // We already inserted an initialization of the register for this
571 // predecessor. Recycle it.
572 ValReg = EntryIt->second;
573
574 } else {
Chris Lattnera81fc682003-10-19 00:26:11 +0000575 // Get the incoming value into a virtual register.
Chris Lattnera6e73f12003-05-12 14:22:21 +0000576 //
Chris Lattnera81fc682003-10-19 00:26:11 +0000577 Value *Val = PN->getIncomingValue(i);
578
579 // If this is a constant or GlobalValue, we may have to insert code
580 // into the basic block to compute it into a virtual register.
581 if (isa<Constant>(Val) || isa<GlobalValue>(Val)) {
582 // Because we don't want to clobber any values which might be in
583 // physical registers with the computation of this constant (which
584 // might be arbitrarily complex if it is a constant expression),
585 // just insert the computation at the top of the basic block.
586 MachineBasicBlock::iterator PI = PredMBB->begin();
587
588 // Skip over any PHI nodes though!
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000589 while (PI != PredMBB->end() && PI->getOpcode() == X86::PHI)
Chris Lattnera81fc682003-10-19 00:26:11 +0000590 ++PI;
591
592 ValReg = getReg(Val, PredMBB, PI);
593 } else {
594 ValReg = getReg(Val);
595 }
Chris Lattnera6e73f12003-05-12 14:22:21 +0000596
597 // Remember that we inserted a value for this PHI for this predecessor
598 PHIValues.insert(EntryIt, std::make_pair(PredMBB, ValReg));
599 }
600
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000601 PhiMI->addRegOperand(ValReg);
Chris Lattner3e130a22003-01-13 00:32:26 +0000602 PhiMI->addMachineBasicBlockOperand(PredMBB);
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000603 if (LongPhiMI) {
604 LongPhiMI->addRegOperand(ValReg+1);
605 LongPhiMI->addMachineBasicBlockOperand(PredMBB);
606 }
Chris Lattner333b2fa2002-12-13 10:09:43 +0000607 }
608 }
609 }
610}
611
Chris Lattner6d40c192003-01-16 16:43:00 +0000612// canFoldSetCCIntoBranch - Return the setcc instruction if we can fold it into
613// the conditional branch instruction which is the only user of the cc
614// instruction. This is the case if the conditional branch is the only user of
615// the setcc, and if the setcc is in the same basic block as the conditional
616// branch. We also don't handle long arguments below, so we reject them here as
617// well.
618//
619static SetCondInst *canFoldSetCCIntoBranch(Value *V) {
620 if (SetCondInst *SCI = dyn_cast<SetCondInst>(V))
Chris Lattnerfd059242003-10-15 16:48:29 +0000621 if (SCI->hasOneUse() && isa<BranchInst>(SCI->use_back()) &&
Chris Lattner6d40c192003-01-16 16:43:00 +0000622 SCI->getParent() == cast<BranchInst>(SCI->use_back())->getParent()) {
623 const Type *Ty = SCI->getOperand(0)->getType();
624 if (Ty != Type::LongTy && Ty != Type::ULongTy)
625 return SCI;
626 }
627 return 0;
628}
Chris Lattner333b2fa2002-12-13 10:09:43 +0000629
Chris Lattner6d40c192003-01-16 16:43:00 +0000630// Return a fixed numbering for setcc instructions which does not depend on the
631// order of the opcodes.
632//
633static unsigned getSetCCNumber(unsigned Opcode) {
634 switch(Opcode) {
635 default: assert(0 && "Unknown setcc instruction!");
636 case Instruction::SetEQ: return 0;
637 case Instruction::SetNE: return 1;
638 case Instruction::SetLT: return 2;
Chris Lattner55f6fab2003-01-16 18:07:23 +0000639 case Instruction::SetGE: return 3;
640 case Instruction::SetGT: return 4;
641 case Instruction::SetLE: return 5;
Chris Lattner6d40c192003-01-16 16:43:00 +0000642 }
643}
Chris Lattner06925362002-11-17 21:56:38 +0000644
Chris Lattner6d40c192003-01-16 16:43:00 +0000645// LLVM -> X86 signed X86 unsigned
646// ----- ---------- ------------
647// seteq -> sete sete
648// setne -> setne setne
649// setlt -> setl setb
Chris Lattner55f6fab2003-01-16 18:07:23 +0000650// setge -> setge setae
Chris Lattner6d40c192003-01-16 16:43:00 +0000651// setgt -> setg seta
652// setle -> setle setbe
Chris Lattnerb2acc512003-10-19 21:09:10 +0000653// ----
654// sets // Used by comparison with 0 optimization
655// setns
656static const unsigned SetCCOpcodeTab[2][8] = {
657 { X86::SETEr, X86::SETNEr, X86::SETBr, X86::SETAEr, X86::SETAr, X86::SETBEr,
658 0, 0 },
659 { X86::SETEr, X86::SETNEr, X86::SETLr, X86::SETGEr, X86::SETGr, X86::SETLEr,
660 X86::SETSr, X86::SETNSr },
Chris Lattner6d40c192003-01-16 16:43:00 +0000661};
662
Chris Lattnerb2acc512003-10-19 21:09:10 +0000663// EmitComparison - This function emits a comparison of the two operands,
664// returning the extended setcc code to use.
665unsigned ISel::EmitComparison(unsigned OpNum, Value *Op0, Value *Op1,
666 MachineBasicBlock *MBB,
667 MachineBasicBlock::iterator &IP) {
Brian Gaeke1749d632002-11-07 17:59:21 +0000668 // The arguments are already supposed to be of the same type.
Chris Lattner6d40c192003-01-16 16:43:00 +0000669 const Type *CompTy = Op0->getType();
Chris Lattner3e130a22003-01-13 00:32:26 +0000670 unsigned Class = getClassB(CompTy);
Chris Lattner58c41fe2003-08-24 19:19:47 +0000671 unsigned Op0r = getReg(Op0, MBB, IP);
Chris Lattner333864d2003-06-05 19:30:30 +0000672
673 // Special case handling of: cmp R, i
674 if (Class == cByte || Class == cShort || Class == cInt)
675 if (ConstantInt *CI = dyn_cast<ConstantInt>(Op1)) {
Chris Lattnerc07736a2003-07-23 15:22:26 +0000676 uint64_t Op1v = cast<ConstantInt>(CI)->getRawValue();
677
Chris Lattner333864d2003-06-05 19:30:30 +0000678 // Mask off any upper bits of the constant, if there are any...
679 Op1v &= (1ULL << (8 << Class)) - 1;
680
Chris Lattnerb2acc512003-10-19 21:09:10 +0000681 // If this is a comparison against zero, emit more efficient code. We
682 // can't handle unsigned comparisons against zero unless they are == or
683 // !=. These should have been strength reduced already anyway.
684 if (Op1v == 0 && (CompTy->isSigned() || OpNum < 2)) {
685 static const unsigned TESTTab[] = {
686 X86::TESTrr8, X86::TESTrr16, X86::TESTrr32
687 };
688 BMI(MBB, IP, TESTTab[Class], 2).addReg(Op0r).addReg(Op0r);
689
690 if (OpNum == 2) return 6; // Map jl -> js
691 if (OpNum == 3) return 7; // Map jg -> jns
692 return OpNum;
Chris Lattner333864d2003-06-05 19:30:30 +0000693 }
Chris Lattnerb2acc512003-10-19 21:09:10 +0000694
695 static const unsigned CMPTab[] = {
696 X86::CMPri8, X86::CMPri16, X86::CMPri32
697 };
698
699 BMI(MBB, IP, CMPTab[Class], 2).addReg(Op0r).addZImm(Op1v);
700 return OpNum;
Chris Lattner333864d2003-06-05 19:30:30 +0000701 }
702
Chris Lattner9f08a922004-02-03 18:54:04 +0000703 // Special case handling of comparison against +/- 0.0
704 if (ConstantFP *CFP = dyn_cast<ConstantFP>(Op1))
705 if (CFP->isExactlyValue(+0.0) || CFP->isExactlyValue(-0.0)) {
706 BMI(MBB, IP, X86::FTST, 1).addReg(Op0r);
707 BMI(MBB, IP, X86::FNSTSWr8, 0);
708 BMI(MBB, IP, X86::SAHF, 1);
709 return OpNum;
710 }
711
Chris Lattner58c41fe2003-08-24 19:19:47 +0000712 unsigned Op1r = getReg(Op1, MBB, IP);
Chris Lattner3e130a22003-01-13 00:32:26 +0000713 switch (Class) {
714 default: assert(0 && "Unknown type class!");
715 // Emit: cmp <var1>, <var2> (do the comparison). We can
716 // compare 8-bit with 8-bit, 16-bit with 16-bit, 32-bit with
717 // 32-bit.
718 case cByte:
Chris Lattner58c41fe2003-08-24 19:19:47 +0000719 BMI(MBB, IP, X86::CMPrr8, 2).addReg(Op0r).addReg(Op1r);
Chris Lattner3e130a22003-01-13 00:32:26 +0000720 break;
721 case cShort:
Chris Lattner58c41fe2003-08-24 19:19:47 +0000722 BMI(MBB, IP, X86::CMPrr16, 2).addReg(Op0r).addReg(Op1r);
Chris Lattner3e130a22003-01-13 00:32:26 +0000723 break;
724 case cInt:
Chris Lattner58c41fe2003-08-24 19:19:47 +0000725 BMI(MBB, IP, X86::CMPrr32, 2).addReg(Op0r).addReg(Op1r);
Chris Lattner3e130a22003-01-13 00:32:26 +0000726 break;
727 case cFP:
Chris Lattner58c41fe2003-08-24 19:19:47 +0000728 BMI(MBB, IP, X86::FpUCOM, 2).addReg(Op0r).addReg(Op1r);
729 BMI(MBB, IP, X86::FNSTSWr8, 0);
730 BMI(MBB, IP, X86::SAHF, 1);
Chris Lattner3e130a22003-01-13 00:32:26 +0000731 break;
732
733 case cLong:
734 if (OpNum < 2) { // seteq, setne
735 unsigned LoTmp = makeAnotherReg(Type::IntTy);
736 unsigned HiTmp = makeAnotherReg(Type::IntTy);
737 unsigned FinalTmp = makeAnotherReg(Type::IntTy);
Chris Lattner58c41fe2003-08-24 19:19:47 +0000738 BMI(MBB, IP, X86::XORrr32, 2, LoTmp).addReg(Op0r).addReg(Op1r);
739 BMI(MBB, IP, X86::XORrr32, 2, HiTmp).addReg(Op0r+1).addReg(Op1r+1);
740 BMI(MBB, IP, X86::ORrr32, 2, FinalTmp).addReg(LoTmp).addReg(HiTmp);
Chris Lattner3e130a22003-01-13 00:32:26 +0000741 break; // Allow the sete or setne to be generated from flags set by OR
742 } else {
743 // Emit a sequence of code which compares the high and low parts once
744 // each, then uses a conditional move to handle the overflow case. For
745 // example, a setlt for long would generate code like this:
746 //
747 // AL = lo(op1) < lo(op2) // Signedness depends on operands
748 // BL = hi(op1) < hi(op2) // Always unsigned comparison
749 // dest = hi(op1) == hi(op2) ? AL : BL;
750 //
751
Chris Lattner6d40c192003-01-16 16:43:00 +0000752 // FIXME: This would be much better if we had hierarchical register
Chris Lattner3e130a22003-01-13 00:32:26 +0000753 // classes! Until then, hardcode registers so that we can deal with their
754 // aliases (because we don't have conditional byte moves).
755 //
Chris Lattner58c41fe2003-08-24 19:19:47 +0000756 BMI(MBB, IP, X86::CMPrr32, 2).addReg(Op0r).addReg(Op1r);
757 BMI(MBB, IP, SetCCOpcodeTab[0][OpNum], 0, X86::AL);
758 BMI(MBB, IP, X86::CMPrr32, 2).addReg(Op0r+1).addReg(Op1r+1);
Chris Lattnerb2acc512003-10-19 21:09:10 +0000759 BMI(MBB, IP, SetCCOpcodeTab[CompTy->isSigned()][OpNum], 0, X86::BL);
Chris Lattner58c41fe2003-08-24 19:19:47 +0000760 BMI(MBB, IP, X86::IMPLICIT_DEF, 0, X86::BH);
761 BMI(MBB, IP, X86::IMPLICIT_DEF, 0, X86::AH);
762 BMI(MBB, IP, X86::CMOVErr16, 2, X86::BX).addReg(X86::BX).addReg(X86::AX);
Chris Lattner6d40c192003-01-16 16:43:00 +0000763 // NOTE: visitSetCondInst knows that the value is dumped into the BL
764 // register at this point for long values...
Chris Lattnerb2acc512003-10-19 21:09:10 +0000765 return OpNum;
Chris Lattner3e130a22003-01-13 00:32:26 +0000766 }
767 }
Chris Lattnerb2acc512003-10-19 21:09:10 +0000768 return OpNum;
Chris Lattner6d40c192003-01-16 16:43:00 +0000769}
Chris Lattner3e130a22003-01-13 00:32:26 +0000770
Chris Lattner6d40c192003-01-16 16:43:00 +0000771
772/// SetCC instructions - Here we just emit boilerplate code to set a byte-sized
773/// register, then move it to wherever the result should be.
774///
775void ISel::visitSetCondInst(SetCondInst &I) {
776 if (canFoldSetCCIntoBranch(&I)) return; // Fold this into a branch...
777
Chris Lattner6d40c192003-01-16 16:43:00 +0000778 unsigned DestReg = getReg(I);
Chris Lattner58c41fe2003-08-24 19:19:47 +0000779 MachineBasicBlock::iterator MII = BB->end();
780 emitSetCCOperation(BB, MII, I.getOperand(0), I.getOperand(1), I.getOpcode(),
781 DestReg);
782}
Chris Lattner6d40c192003-01-16 16:43:00 +0000783
Chris Lattner58c41fe2003-08-24 19:19:47 +0000784/// emitSetCCOperation - Common code shared between visitSetCondInst and
785/// constant expression support.
786void ISel::emitSetCCOperation(MachineBasicBlock *MBB,
787 MachineBasicBlock::iterator &IP,
788 Value *Op0, Value *Op1, unsigned Opcode,
789 unsigned TargetReg) {
790 unsigned OpNum = getSetCCNumber(Opcode);
Chris Lattnerb2acc512003-10-19 21:09:10 +0000791 OpNum = EmitComparison(OpNum, Op0, Op1, MBB, IP);
Chris Lattner58c41fe2003-08-24 19:19:47 +0000792
Chris Lattnerb2acc512003-10-19 21:09:10 +0000793 const Type *CompTy = Op0->getType();
794 unsigned CompClass = getClassB(CompTy);
795 bool isSigned = CompTy->isSigned() && CompClass != cFP;
796
797 if (CompClass != cLong || OpNum < 2) {
Chris Lattner6d40c192003-01-16 16:43:00 +0000798 // Handle normal comparisons with a setcc instruction...
Chris Lattner58c41fe2003-08-24 19:19:47 +0000799 BMI(MBB, IP, SetCCOpcodeTab[isSigned][OpNum], 0, TargetReg);
Chris Lattner6d40c192003-01-16 16:43:00 +0000800 } else {
801 // Handle long comparisons by copying the value which is already in BL into
802 // the register we want...
Chris Lattner58c41fe2003-08-24 19:19:47 +0000803 BMI(MBB, IP, X86::MOVrr8, 1, TargetReg).addReg(X86::BL);
Chris Lattner6d40c192003-01-16 16:43:00 +0000804 }
Brian Gaeke1749d632002-11-07 17:59:21 +0000805}
Chris Lattner51b49a92002-11-02 19:45:49 +0000806
Chris Lattner58c41fe2003-08-24 19:19:47 +0000807
808
809
Brian Gaekec2505982002-11-30 11:57:28 +0000810/// promote32 - Emit instructions to turn a narrow operand into a 32-bit-wide
811/// operand, in the specified target register.
Chris Lattner3e130a22003-01-13 00:32:26 +0000812void ISel::promote32(unsigned targetReg, const ValueRecord &VR) {
813 bool isUnsigned = VR.Ty->isUnsigned();
Chris Lattner5e2cb8b2003-08-04 02:12:48 +0000814
815 // Make sure we have the register number for this value...
816 unsigned Reg = VR.Val ? getReg(VR.Val) : VR.Reg;
817
Chris Lattner3e130a22003-01-13 00:32:26 +0000818 switch (getClassB(VR.Ty)) {
Chris Lattner94af4142002-12-25 05:13:53 +0000819 case cByte:
820 // Extend value into target register (8->32)
821 if (isUnsigned)
Chris Lattner5e2cb8b2003-08-04 02:12:48 +0000822 BuildMI(BB, X86::MOVZXr32r8, 1, targetReg).addReg(Reg);
Chris Lattner94af4142002-12-25 05:13:53 +0000823 else
Chris Lattner5e2cb8b2003-08-04 02:12:48 +0000824 BuildMI(BB, X86::MOVSXr32r8, 1, targetReg).addReg(Reg);
Chris Lattner94af4142002-12-25 05:13:53 +0000825 break;
826 case cShort:
827 // Extend value into target register (16->32)
828 if (isUnsigned)
Chris Lattner5e2cb8b2003-08-04 02:12:48 +0000829 BuildMI(BB, X86::MOVZXr32r16, 1, targetReg).addReg(Reg);
Chris Lattner94af4142002-12-25 05:13:53 +0000830 else
Chris Lattner5e2cb8b2003-08-04 02:12:48 +0000831 BuildMI(BB, X86::MOVSXr32r16, 1, targetReg).addReg(Reg);
Chris Lattner94af4142002-12-25 05:13:53 +0000832 break;
833 case cInt:
834 // Move value into target register (32->32)
Chris Lattner5e2cb8b2003-08-04 02:12:48 +0000835 BuildMI(BB, X86::MOVrr32, 1, targetReg).addReg(Reg);
Chris Lattner94af4142002-12-25 05:13:53 +0000836 break;
837 default:
838 assert(0 && "Unpromotable operand class in promote32");
839 }
Brian Gaekec2505982002-11-30 11:57:28 +0000840}
Chris Lattnerc5291f52002-10-27 21:16:59 +0000841
Chris Lattner72614082002-10-25 22:55:53 +0000842/// 'ret' instruction - Here we are interested in meeting the x86 ABI. As such,
843/// we have the following possibilities:
844///
845/// ret void: No return value, simply emit a 'ret' instruction
846/// ret sbyte, ubyte : Extend value into EAX and return
847/// ret short, ushort: Extend value into EAX and return
848/// ret int, uint : Move value into EAX and return
849/// ret pointer : Move value into EAX and return
Chris Lattner06925362002-11-17 21:56:38 +0000850/// ret long, ulong : Move value into EAX/EDX and return
851/// ret float/double : Top of FP stack
Chris Lattner72614082002-10-25 22:55:53 +0000852///
Chris Lattner3e130a22003-01-13 00:32:26 +0000853void ISel::visitReturnInst(ReturnInst &I) {
Chris Lattner94af4142002-12-25 05:13:53 +0000854 if (I.getNumOperands() == 0) {
Chris Lattnercf93cdd2004-01-30 22:13:44 +0000855#ifndef SMART_FP
Alkis Evlogimenos0ef76ca2003-12-21 16:47:43 +0000856 BuildMI(BB, X86::FP_REG_KILL, 0);
Chris Lattnercf93cdd2004-01-30 22:13:44 +0000857#endif
Chris Lattner94af4142002-12-25 05:13:53 +0000858 BuildMI(BB, X86::RET, 0); // Just emit a 'ret' instruction
859 return;
860 }
861
862 Value *RetVal = I.getOperand(0);
Chris Lattner3e130a22003-01-13 00:32:26 +0000863 unsigned RetReg = getReg(RetVal);
864 switch (getClassB(RetVal->getType())) {
Chris Lattner94af4142002-12-25 05:13:53 +0000865 case cByte: // integral return values: extend or move into EAX and return
866 case cShort:
867 case cInt:
Chris Lattner3e130a22003-01-13 00:32:26 +0000868 promote32(X86::EAX, ValueRecord(RetReg, RetVal->getType()));
Chris Lattnerdbd73722003-05-06 21:32:22 +0000869 // Declare that EAX is live on exit
Chris Lattnerc2489032003-05-07 19:21:28 +0000870 BuildMI(BB, X86::IMPLICIT_USE, 2).addReg(X86::EAX).addReg(X86::ESP);
Chris Lattner94af4142002-12-25 05:13:53 +0000871 break;
872 case cFP: // Floats & Doubles: Return in ST(0)
Chris Lattner3e130a22003-01-13 00:32:26 +0000873 BuildMI(BB, X86::FpSETRESULT, 1).addReg(RetReg);
Chris Lattnerdbd73722003-05-06 21:32:22 +0000874 // Declare that top-of-stack is live on exit
Chris Lattnerc2489032003-05-07 19:21:28 +0000875 BuildMI(BB, X86::IMPLICIT_USE, 2).addReg(X86::ST0).addReg(X86::ESP);
Chris Lattner94af4142002-12-25 05:13:53 +0000876 break;
877 case cLong:
Chris Lattner3e130a22003-01-13 00:32:26 +0000878 BuildMI(BB, X86::MOVrr32, 1, X86::EAX).addReg(RetReg);
879 BuildMI(BB, X86::MOVrr32, 1, X86::EDX).addReg(RetReg+1);
Chris Lattnerdbd73722003-05-06 21:32:22 +0000880 // Declare that EAX & EDX are live on exit
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000881 BuildMI(BB, X86::IMPLICIT_USE, 3).addReg(X86::EAX).addReg(X86::EDX)
882 .addReg(X86::ESP);
Chris Lattner3e130a22003-01-13 00:32:26 +0000883 break;
Chris Lattner94af4142002-12-25 05:13:53 +0000884 default:
Chris Lattner3e130a22003-01-13 00:32:26 +0000885 visitInstruction(I);
Chris Lattner94af4142002-12-25 05:13:53 +0000886 }
Chris Lattner43189d12002-11-17 20:07:45 +0000887 // Emit a 'ret' instruction
Chris Lattnercf93cdd2004-01-30 22:13:44 +0000888#ifndef SMART_FP
Alkis Evlogimenos0ef76ca2003-12-21 16:47:43 +0000889 BuildMI(BB, X86::FP_REG_KILL, 0);
Chris Lattnercf93cdd2004-01-30 22:13:44 +0000890#endif
Chris Lattner94af4142002-12-25 05:13:53 +0000891 BuildMI(BB, X86::RET, 0);
Chris Lattner72614082002-10-25 22:55:53 +0000892}
893
Chris Lattner55f6fab2003-01-16 18:07:23 +0000894// getBlockAfter - Return the basic block which occurs lexically after the
895// specified one.
896static inline BasicBlock *getBlockAfter(BasicBlock *BB) {
897 Function::iterator I = BB; ++I; // Get iterator to next block
898 return I != BB->getParent()->end() ? &*I : 0;
899}
900
Chris Lattnercf93cdd2004-01-30 22:13:44 +0000901/// RequiresFPRegKill - The floating point stackifier pass cannot insert
902/// compensation code on critical edges. As such, it requires that we kill all
903/// FP registers on the exit from any blocks that either ARE critical edges, or
904/// branch to a block that has incoming critical edges.
905///
906/// Note that this kill instruction will eventually be eliminated when
907/// restrictions in the stackifier are relaxed.
908///
909static bool RequiresFPRegKill(const BasicBlock *BB) {
910#ifdef SMART_FP
911 for (succ_const_iterator SI = succ_begin(BB), E = succ_end(BB); SI!=E; ++SI) {
912 const BasicBlock *Succ = *SI;
913 pred_const_iterator PI = pred_begin(Succ), PE = pred_end(Succ);
914 ++PI; // Block have at least one predecessory
915 if (PI != PE) { // If it has exactly one, this isn't crit edge
916 // If this block has more than one predecessor, check all of the
917 // predecessors to see if they have multiple successors. If so, then the
918 // block we are analyzing needs an FPRegKill.
919 for (PI = pred_begin(Succ); PI != PE; ++PI) {
920 const BasicBlock *Pred = *PI;
921 succ_const_iterator SI2 = succ_begin(Pred);
922 ++SI2; // There must be at least one successor of this block.
923 if (SI2 != succ_end(Pred))
924 return true; // Yes, we must insert the kill on this edge.
925 }
926 }
927 }
928 // If we got this far, there is no need to insert the kill instruction.
929 return false;
930#else
931 return true;
932#endif
933}
934
Chris Lattner51b49a92002-11-02 19:45:49 +0000935/// visitBranchInst - Handle conditional and unconditional branches here. Note
936/// that since code layout is frozen at this point, that if we are trying to
937/// jump to a block that is the immediate successor of the current block, we can
Chris Lattner6d40c192003-01-16 16:43:00 +0000938/// just make a fall-through (but we don't currently).
Chris Lattner51b49a92002-11-02 19:45:49 +0000939///
Chris Lattner94af4142002-12-25 05:13:53 +0000940void ISel::visitBranchInst(BranchInst &BI) {
Chris Lattner55f6fab2003-01-16 18:07:23 +0000941 BasicBlock *NextBB = getBlockAfter(BI.getParent()); // BB after current one
942
943 if (!BI.isConditional()) { // Unconditional branch?
Chris Lattnercf93cdd2004-01-30 22:13:44 +0000944 if (RequiresFPRegKill(BI.getParent()))
Alkis Evlogimenos9abc8172003-12-20 17:28:15 +0000945 BuildMI(BB, X86::FP_REG_KILL, 0);
Chris Lattnercf93cdd2004-01-30 22:13:44 +0000946 if (BI.getSuccessor(0) != NextBB)
Chris Lattner55f6fab2003-01-16 18:07:23 +0000947 BuildMI(BB, X86::JMP, 1).addPCDisp(BI.getSuccessor(0));
Chris Lattner6d40c192003-01-16 16:43:00 +0000948 return;
949 }
950
951 // See if we can fold the setcc into the branch itself...
952 SetCondInst *SCI = canFoldSetCCIntoBranch(BI.getCondition());
953 if (SCI == 0) {
954 // Nope, cannot fold setcc into this branch. Emit a branch on a condition
955 // computed some other way...
Chris Lattner065faeb2002-12-28 20:24:02 +0000956 unsigned condReg = getReg(BI.getCondition());
Chris Lattner94af4142002-12-25 05:13:53 +0000957 BuildMI(BB, X86::CMPri8, 2).addReg(condReg).addZImm(0);
Chris Lattnercf93cdd2004-01-30 22:13:44 +0000958 if (RequiresFPRegKill(BI.getParent()))
959 BuildMI(BB, X86::FP_REG_KILL, 0);
Chris Lattner55f6fab2003-01-16 18:07:23 +0000960 if (BI.getSuccessor(1) == NextBB) {
961 if (BI.getSuccessor(0) != NextBB)
962 BuildMI(BB, X86::JNE, 1).addPCDisp(BI.getSuccessor(0));
963 } else {
964 BuildMI(BB, X86::JE, 1).addPCDisp(BI.getSuccessor(1));
965
966 if (BI.getSuccessor(0) != NextBB)
967 BuildMI(BB, X86::JMP, 1).addPCDisp(BI.getSuccessor(0));
968 }
Chris Lattner6d40c192003-01-16 16:43:00 +0000969 return;
Chris Lattner94af4142002-12-25 05:13:53 +0000970 }
Chris Lattner6d40c192003-01-16 16:43:00 +0000971
972 unsigned OpNum = getSetCCNumber(SCI->getOpcode());
Chris Lattner58c41fe2003-08-24 19:19:47 +0000973 MachineBasicBlock::iterator MII = BB->end();
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000974 OpNum = EmitComparison(OpNum, SCI->getOperand(0), SCI->getOperand(1), BB,MII);
Chris Lattnerb2acc512003-10-19 21:09:10 +0000975
976 const Type *CompTy = SCI->getOperand(0)->getType();
977 bool isSigned = CompTy->isSigned() && getClassB(CompTy) != cFP;
Chris Lattner6d40c192003-01-16 16:43:00 +0000978
Chris Lattnerb2acc512003-10-19 21:09:10 +0000979
Chris Lattner6d40c192003-01-16 16:43:00 +0000980 // LLVM -> X86 signed X86 unsigned
981 // ----- ---------- ------------
982 // seteq -> je je
983 // setne -> jne jne
984 // setlt -> jl jb
Chris Lattner55f6fab2003-01-16 18:07:23 +0000985 // setge -> jge jae
Chris Lattner6d40c192003-01-16 16:43:00 +0000986 // setgt -> jg ja
987 // setle -> jle jbe
Chris Lattnerb2acc512003-10-19 21:09:10 +0000988 // ----
989 // js // Used by comparison with 0 optimization
990 // jns
991
992 static const unsigned OpcodeTab[2][8] = {
993 { X86::JE, X86::JNE, X86::JB, X86::JAE, X86::JA, X86::JBE, 0, 0 },
994 { X86::JE, X86::JNE, X86::JL, X86::JGE, X86::JG, X86::JLE,
995 X86::JS, X86::JNS },
Chris Lattner6d40c192003-01-16 16:43:00 +0000996 };
997
Chris Lattnercf93cdd2004-01-30 22:13:44 +0000998 if (RequiresFPRegKill(BI.getParent()))
999 BuildMI(BB, X86::FP_REG_KILL, 0);
Chris Lattner55f6fab2003-01-16 18:07:23 +00001000 if (BI.getSuccessor(0) != NextBB) {
1001 BuildMI(BB, OpcodeTab[isSigned][OpNum], 1).addPCDisp(BI.getSuccessor(0));
1002 if (BI.getSuccessor(1) != NextBB)
1003 BuildMI(BB, X86::JMP, 1).addPCDisp(BI.getSuccessor(1));
1004 } else {
1005 // Change to the inverse condition...
1006 if (BI.getSuccessor(1) != NextBB) {
1007 OpNum ^= 1;
1008 BuildMI(BB, OpcodeTab[isSigned][OpNum], 1).addPCDisp(BI.getSuccessor(1));
1009 }
1010 }
Chris Lattner2df035b2002-11-02 19:27:56 +00001011}
1012
Chris Lattner3e130a22003-01-13 00:32:26 +00001013
1014/// doCall - This emits an abstract call instruction, setting up the arguments
1015/// and the return value as appropriate. For the actual function call itself,
1016/// it inserts the specified CallMI instruction into the stream.
1017///
1018void ISel::doCall(const ValueRecord &Ret, MachineInstr *CallMI,
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001019 const std::vector<ValueRecord> &Args) {
Chris Lattner3e130a22003-01-13 00:32:26 +00001020
Chris Lattner065faeb2002-12-28 20:24:02 +00001021 // Count how many bytes are to be pushed on the stack...
1022 unsigned NumBytes = 0;
Misha Brukman0d2cf3a2002-12-04 19:22:53 +00001023
Chris Lattner3e130a22003-01-13 00:32:26 +00001024 if (!Args.empty()) {
1025 for (unsigned i = 0, e = Args.size(); i != e; ++i)
1026 switch (getClassB(Args[i].Ty)) {
Chris Lattner065faeb2002-12-28 20:24:02 +00001027 case cByte: case cShort: case cInt:
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001028 NumBytes += 4; break;
Chris Lattner065faeb2002-12-28 20:24:02 +00001029 case cLong:
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001030 NumBytes += 8; break;
Chris Lattner065faeb2002-12-28 20:24:02 +00001031 case cFP:
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001032 NumBytes += Args[i].Ty == Type::FloatTy ? 4 : 8;
1033 break;
Chris Lattner065faeb2002-12-28 20:24:02 +00001034 default: assert(0 && "Unknown class!");
1035 }
1036
1037 // Adjust the stack pointer for the new arguments...
1038 BuildMI(BB, X86::ADJCALLSTACKDOWN, 1).addZImm(NumBytes);
1039
1040 // Arguments go on the stack in reverse order, as specified by the ABI.
1041 unsigned ArgOffset = 0;
Chris Lattner3e130a22003-01-13 00:32:26 +00001042 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Chris Lattner5e2cb8b2003-08-04 02:12:48 +00001043 unsigned ArgReg = Args[i].Val ? getReg(Args[i].Val) : Args[i].Reg;
Chris Lattner3e130a22003-01-13 00:32:26 +00001044 switch (getClassB(Args[i].Ty)) {
Chris Lattner065faeb2002-12-28 20:24:02 +00001045 case cByte:
1046 case cShort: {
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001047 // Promote arg to 32 bits wide into a temporary register...
1048 unsigned R = makeAnotherReg(Type::UIntTy);
1049 promote32(R, Args[i]);
1050 addRegOffset(BuildMI(BB, X86::MOVrm32, 5),
1051 X86::ESP, ArgOffset).addReg(R);
1052 break;
Chris Lattner065faeb2002-12-28 20:24:02 +00001053 }
1054 case cInt:
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001055 addRegOffset(BuildMI(BB, X86::MOVrm32, 5),
1056 X86::ESP, ArgOffset).addReg(ArgReg);
1057 break;
Chris Lattner3e130a22003-01-13 00:32:26 +00001058 case cLong:
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001059 addRegOffset(BuildMI(BB, X86::MOVrm32, 5),
1060 X86::ESP, ArgOffset).addReg(ArgReg);
1061 addRegOffset(BuildMI(BB, X86::MOVrm32, 5),
1062 X86::ESP, ArgOffset+4).addReg(ArgReg+1);
1063 ArgOffset += 4; // 8 byte entry, not 4.
1064 break;
1065
Chris Lattner065faeb2002-12-28 20:24:02 +00001066 case cFP:
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001067 if (Args[i].Ty == Type::FloatTy) {
1068 addRegOffset(BuildMI(BB, X86::FSTr32, 5),
1069 X86::ESP, ArgOffset).addReg(ArgReg);
1070 } else {
1071 assert(Args[i].Ty == Type::DoubleTy && "Unknown FP type!");
1072 addRegOffset(BuildMI(BB, X86::FSTr64, 5),
1073 X86::ESP, ArgOffset).addReg(ArgReg);
1074 ArgOffset += 4; // 8 byte entry, not 4.
1075 }
1076 break;
Chris Lattner065faeb2002-12-28 20:24:02 +00001077
Chris Lattner3e130a22003-01-13 00:32:26 +00001078 default: assert(0 && "Unknown class!");
Chris Lattner065faeb2002-12-28 20:24:02 +00001079 }
1080 ArgOffset += 4;
Chris Lattner94af4142002-12-25 05:13:53 +00001081 }
Chris Lattner3e130a22003-01-13 00:32:26 +00001082 } else {
1083 BuildMI(BB, X86::ADJCALLSTACKDOWN, 1).addZImm(0);
Chris Lattner94af4142002-12-25 05:13:53 +00001084 }
Chris Lattner6e49a4b2002-12-13 14:13:27 +00001085
Chris Lattner3e130a22003-01-13 00:32:26 +00001086 BB->push_back(CallMI);
Misha Brukman0d2cf3a2002-12-04 19:22:53 +00001087
Chris Lattner065faeb2002-12-28 20:24:02 +00001088 BuildMI(BB, X86::ADJCALLSTACKUP, 1).addZImm(NumBytes);
Chris Lattnera3243642002-12-04 23:45:28 +00001089
1090 // If there is a return value, scavenge the result from the location the call
1091 // leaves it in...
1092 //
Chris Lattner3e130a22003-01-13 00:32:26 +00001093 if (Ret.Ty != Type::VoidTy) {
1094 unsigned DestClass = getClassB(Ret.Ty);
1095 switch (DestClass) {
Brian Gaeke20244b72002-12-12 15:33:40 +00001096 case cByte:
1097 case cShort:
1098 case cInt: {
1099 // Integral results are in %eax, or the appropriate portion
1100 // thereof.
1101 static const unsigned regRegMove[] = {
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001102 X86::MOVrr8, X86::MOVrr16, X86::MOVrr32
Brian Gaeke20244b72002-12-12 15:33:40 +00001103 };
1104 static const unsigned AReg[] = { X86::AL, X86::AX, X86::EAX };
Chris Lattner3e130a22003-01-13 00:32:26 +00001105 BuildMI(BB, regRegMove[DestClass], 1, Ret.Reg).addReg(AReg[DestClass]);
Chris Lattner4fa1acc2002-12-04 23:50:28 +00001106 break;
Brian Gaeke20244b72002-12-12 15:33:40 +00001107 }
Chris Lattner94af4142002-12-25 05:13:53 +00001108 case cFP: // Floating-point return values live in %ST(0)
Chris Lattner3e130a22003-01-13 00:32:26 +00001109 BuildMI(BB, X86::FpGETRESULT, 1, Ret.Reg);
Brian Gaeke20244b72002-12-12 15:33:40 +00001110 break;
Chris Lattner3e130a22003-01-13 00:32:26 +00001111 case cLong: // Long values are left in EDX:EAX
1112 BuildMI(BB, X86::MOVrr32, 1, Ret.Reg).addReg(X86::EAX);
1113 BuildMI(BB, X86::MOVrr32, 1, Ret.Reg+1).addReg(X86::EDX);
1114 break;
1115 default: assert(0 && "Unknown class!");
Chris Lattner4fa1acc2002-12-04 23:50:28 +00001116 }
Chris Lattnera3243642002-12-04 23:45:28 +00001117 }
Brian Gaekefa8d5712002-11-22 11:07:01 +00001118}
Chris Lattner2df035b2002-11-02 19:27:56 +00001119
Chris Lattner3e130a22003-01-13 00:32:26 +00001120
1121/// visitCallInst - Push args on stack and do a procedure call instruction.
1122void ISel::visitCallInst(CallInst &CI) {
1123 MachineInstr *TheCall;
1124 if (Function *F = CI.getCalledFunction()) {
Chris Lattnereca195e2003-05-08 19:44:13 +00001125 // Is it an intrinsic function call?
Brian Gaeked0fde302003-11-11 22:41:34 +00001126 if (Intrinsic::ID ID = (Intrinsic::ID)F->getIntrinsicID()) {
Chris Lattnereca195e2003-05-08 19:44:13 +00001127 visitIntrinsicCall(ID, CI); // Special intrinsics are not handled here
1128 return;
1129 }
1130
Chris Lattner3e130a22003-01-13 00:32:26 +00001131 // Emit a CALL instruction with PC-relative displacement.
1132 TheCall = BuildMI(X86::CALLpcrel32, 1).addGlobalAddress(F, true);
1133 } else { // Emit an indirect call...
1134 unsigned Reg = getReg(CI.getCalledValue());
1135 TheCall = BuildMI(X86::CALLr32, 1).addReg(Reg);
1136 }
1137
1138 std::vector<ValueRecord> Args;
1139 for (unsigned i = 1, e = CI.getNumOperands(); i != e; ++i)
Chris Lattner5e2cb8b2003-08-04 02:12:48 +00001140 Args.push_back(ValueRecord(CI.getOperand(i)));
Chris Lattner3e130a22003-01-13 00:32:26 +00001141
1142 unsigned DestReg = CI.getType() != Type::VoidTy ? getReg(CI) : 0;
1143 doCall(ValueRecord(DestReg, CI.getType()), TheCall, Args);
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001144}
Chris Lattner3e130a22003-01-13 00:32:26 +00001145
Chris Lattneraeb54b82003-08-28 21:23:43 +00001146
Chris Lattner44827152003-12-28 09:47:19 +00001147/// LowerUnknownIntrinsicFunctionCalls - This performs a prepass over the
1148/// function, lowering any calls to unknown intrinsic functions into the
1149/// equivalent LLVM code.
1150void ISel::LowerUnknownIntrinsicFunctionCalls(Function &F) {
1151 for (Function::iterator BB = F.begin(), E = F.end(); BB != E; ++BB)
1152 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; )
1153 if (CallInst *CI = dyn_cast<CallInst>(I++))
1154 if (Function *F = CI->getCalledFunction())
1155 switch (F->getIntrinsicID()) {
Chris Lattneraed386e2003-12-28 09:53:23 +00001156 case Intrinsic::not_intrinsic:
Chris Lattner44827152003-12-28 09:47:19 +00001157 case Intrinsic::va_start:
1158 case Intrinsic::va_copy:
1159 case Intrinsic::va_end:
1160 // We directly implement these intrinsics
1161 break;
1162 default:
1163 // All other intrinsic calls we must lower.
1164 Instruction *Before = CI->getPrev();
Chris Lattnerf70e0c22003-12-28 21:23:38 +00001165 TM.getIntrinsicLowering().LowerIntrinsicCall(CI);
Chris Lattner44827152003-12-28 09:47:19 +00001166 if (Before) { // Move iterator to instruction after call
1167 I = Before; ++I;
1168 } else {
1169 I = BB->begin();
1170 }
1171 }
1172
1173}
1174
Brian Gaeked0fde302003-11-11 22:41:34 +00001175void ISel::visitIntrinsicCall(Intrinsic::ID ID, CallInst &CI) {
Chris Lattnereca195e2003-05-08 19:44:13 +00001176 unsigned TmpReg1, TmpReg2;
1177 switch (ID) {
Brian Gaeked0fde302003-11-11 22:41:34 +00001178 case Intrinsic::va_start:
Chris Lattnereca195e2003-05-08 19:44:13 +00001179 // Get the address of the first vararg value...
Chris Lattner73815062003-10-18 05:56:40 +00001180 TmpReg1 = getReg(CI);
Chris Lattnereca195e2003-05-08 19:44:13 +00001181 addFrameReference(BuildMI(BB, X86::LEAr32, 5, TmpReg1), VarArgsFrameIndex);
Chris Lattnereca195e2003-05-08 19:44:13 +00001182 return;
1183
Brian Gaeked0fde302003-11-11 22:41:34 +00001184 case Intrinsic::va_copy:
Chris Lattner73815062003-10-18 05:56:40 +00001185 TmpReg1 = getReg(CI);
1186 TmpReg2 = getReg(CI.getOperand(1));
1187 BuildMI(BB, X86::MOVrr32, 1, TmpReg1).addReg(TmpReg2);
Chris Lattnereca195e2003-05-08 19:44:13 +00001188 return;
Brian Gaeked0fde302003-11-11 22:41:34 +00001189 case Intrinsic::va_end: return; // Noop on X86
Chris Lattnereca195e2003-05-08 19:44:13 +00001190
Chris Lattner44827152003-12-28 09:47:19 +00001191 default: assert(0 && "Error: unknown intrinsics should have been lowered!");
Chris Lattnereca195e2003-05-08 19:44:13 +00001192 }
1193}
1194
1195
Chris Lattnerb515f6d2003-05-08 20:49:25 +00001196/// visitSimpleBinary - Implement simple binary operators for integral types...
1197/// OperatorClass is one of: 0 for Add, 1 for Sub, 2 for And, 3 for Or, 4 for
1198/// Xor.
1199void ISel::visitSimpleBinary(BinaryOperator &B, unsigned OperatorClass) {
1200 unsigned DestReg = getReg(B);
1201 MachineBasicBlock::iterator MI = BB->end();
1202 emitSimpleBinaryOperation(BB, MI, B.getOperand(0), B.getOperand(1),
1203 OperatorClass, DestReg);
1204}
Chris Lattner3e130a22003-01-13 00:32:26 +00001205
Chris Lattnerb2acc512003-10-19 21:09:10 +00001206/// emitSimpleBinaryOperation - Implement simple binary operators for integral
1207/// types... OperatorClass is one of: 0 for Add, 1 for Sub, 2 for And, 3 for
1208/// Or, 4 for Xor.
Chris Lattner68aad932002-11-02 20:13:22 +00001209///
Chris Lattnerb515f6d2003-05-08 20:49:25 +00001210/// emitSimpleBinaryOperation - Common code shared between visitSimpleBinary
1211/// and constant expression support.
Chris Lattnerb2acc512003-10-19 21:09:10 +00001212///
1213void ISel::emitSimpleBinaryOperation(MachineBasicBlock *MBB,
Chris Lattnerb515f6d2003-05-08 20:49:25 +00001214 MachineBasicBlock::iterator &IP,
1215 Value *Op0, Value *Op1,
Chris Lattnerb2acc512003-10-19 21:09:10 +00001216 unsigned OperatorClass, unsigned DestReg) {
Chris Lattnerb515f6d2003-05-08 20:49:25 +00001217 unsigned Class = getClassB(Op0->getType());
Chris Lattnerb2acc512003-10-19 21:09:10 +00001218
1219 // sub 0, X -> neg X
1220 if (OperatorClass == 1 && Class != cLong)
Chris Lattneraf703622004-02-02 18:56:30 +00001221 if (ConstantInt *CI = dyn_cast<ConstantInt>(Op0)) {
Chris Lattnerb2acc512003-10-19 21:09:10 +00001222 if (CI->isNullValue()) {
1223 unsigned op1Reg = getReg(Op1, MBB, IP);
1224 switch (Class) {
1225 default: assert(0 && "Unknown class for this function!");
1226 case cByte:
1227 BMI(MBB, IP, X86::NEGr8, 1, DestReg).addReg(op1Reg);
1228 return;
1229 case cShort:
1230 BMI(MBB, IP, X86::NEGr16, 1, DestReg).addReg(op1Reg);
1231 return;
1232 case cInt:
1233 BMI(MBB, IP, X86::NEGr32, 1, DestReg).addReg(op1Reg);
1234 return;
1235 }
1236 }
Chris Lattner9f8fd6d2004-02-02 19:31:38 +00001237 } else if (ConstantFP *CFP = dyn_cast<ConstantFP>(Op0))
1238 if (CFP->isExactlyValue(-0.0)) {
1239 // -0.0 - X === -X
1240 unsigned op1Reg = getReg(Op1, MBB, IP);
1241 BMI(MBB, IP, X86::FCHS, 1, DestReg).addReg(op1Reg);
1242 return;
1243 }
Chris Lattnerb2acc512003-10-19 21:09:10 +00001244
Chris Lattner35333e12003-06-05 18:28:55 +00001245 if (!isa<ConstantInt>(Op1) || Class == cLong) {
1246 static const unsigned OpcodeTab[][4] = {
1247 // Arithmetic operators
1248 { X86::ADDrr8, X86::ADDrr16, X86::ADDrr32, X86::FpADD }, // ADD
1249 { X86::SUBrr8, X86::SUBrr16, X86::SUBrr32, X86::FpSUB }, // SUB
1250
1251 // Bitwise operators
1252 { X86::ANDrr8, X86::ANDrr16, X86::ANDrr32, 0 }, // AND
1253 { X86:: ORrr8, X86:: ORrr16, X86:: ORrr32, 0 }, // OR
1254 { X86::XORrr8, X86::XORrr16, X86::XORrr32, 0 }, // XOR
Chris Lattner3e130a22003-01-13 00:32:26 +00001255 };
Chris Lattner35333e12003-06-05 18:28:55 +00001256
1257 bool isLong = false;
1258 if (Class == cLong) {
1259 isLong = true;
1260 Class = cInt; // Bottom 32 bits are handled just like ints
1261 }
1262
1263 unsigned Opcode = OpcodeTab[OperatorClass][Class];
1264 assert(Opcode && "Floating point arguments to logical inst?");
Chris Lattnerb2acc512003-10-19 21:09:10 +00001265 unsigned Op0r = getReg(Op0, MBB, IP);
1266 unsigned Op1r = getReg(Op1, MBB, IP);
1267 BMI(MBB, IP, Opcode, 2, DestReg).addReg(Op0r).addReg(Op1r);
Chris Lattner35333e12003-06-05 18:28:55 +00001268
1269 if (isLong) { // Handle the upper 32 bits of long values...
1270 static const unsigned TopTab[] = {
1271 X86::ADCrr32, X86::SBBrr32, X86::ANDrr32, X86::ORrr32, X86::XORrr32
1272 };
Chris Lattnerb2acc512003-10-19 21:09:10 +00001273 BMI(MBB, IP, TopTab[OperatorClass], 2,
1274 DestReg+1).addReg(Op0r+1).addReg(Op1r+1);
Chris Lattner35333e12003-06-05 18:28:55 +00001275 }
Chris Lattnerb2acc512003-10-19 21:09:10 +00001276 return;
Chris Lattner3e130a22003-01-13 00:32:26 +00001277 }
Chris Lattnerb2acc512003-10-19 21:09:10 +00001278
1279 // Special case: op Reg, <const>
1280 ConstantInt *Op1C = cast<ConstantInt>(Op1);
1281 unsigned Op0r = getReg(Op0, MBB, IP);
1282
1283 // xor X, -1 -> not X
1284 if (OperatorClass == 4 && Op1C->isAllOnesValue()) {
1285 static unsigned const NOTTab[] = { X86::NOTr8, X86::NOTr16, X86::NOTr32 };
1286 BMI(MBB, IP, NOTTab[Class], 1, DestReg).addReg(Op0r);
1287 return;
1288 }
1289
1290 // add X, -1 -> dec X
1291 if (OperatorClass == 0 && Op1C->isAllOnesValue()) {
1292 static unsigned const DECTab[] = { X86::DECr8, X86::DECr16, X86::DECr32 };
1293 BMI(MBB, IP, DECTab[Class], 1, DestReg).addReg(Op0r);
1294 return;
1295 }
1296
1297 // add X, 1 -> inc X
1298 if (OperatorClass == 0 && Op1C->equalsInt(1)) {
1299 static unsigned const DECTab[] = { X86::INCr8, X86::INCr16, X86::INCr32 };
1300 BMI(MBB, IP, DECTab[Class], 1, DestReg).addReg(Op0r);
1301 return;
1302 }
1303
1304 static const unsigned OpcodeTab[][3] = {
1305 // Arithmetic operators
1306 { X86::ADDri8, X86::ADDri16, X86::ADDri32 }, // ADD
1307 { X86::SUBri8, X86::SUBri16, X86::SUBri32 }, // SUB
1308
1309 // Bitwise operators
1310 { X86::ANDri8, X86::ANDri16, X86::ANDri32 }, // AND
1311 { X86:: ORri8, X86:: ORri16, X86:: ORri32 }, // OR
1312 { X86::XORri8, X86::XORri16, X86::XORri32 }, // XOR
1313 };
1314
1315 assert(Class < 3 && "General code handles 64-bit integer types!");
1316 unsigned Opcode = OpcodeTab[OperatorClass][Class];
1317 uint64_t Op1v = cast<ConstantInt>(Op1C)->getRawValue();
1318
1319 // Mask off any upper bits of the constant, if there are any...
1320 Op1v &= (1ULL << (8 << Class)) - 1;
1321 BMI(MBB, IP, Opcode, 2, DestReg).addReg(Op0r).addZImm(Op1v);
Chris Lattnere2954c82002-11-02 20:04:26 +00001322}
1323
Chris Lattner3e130a22003-01-13 00:32:26 +00001324/// doMultiply - Emit appropriate instructions to multiply together the
1325/// registers op0Reg and op1Reg, and put the result in DestReg. The type of the
1326/// result should be given as DestTy.
1327///
Chris Lattner8a307e82002-12-16 19:32:50 +00001328void ISel::doMultiply(MachineBasicBlock *MBB, MachineBasicBlock::iterator &MBBI,
Chris Lattner3e130a22003-01-13 00:32:26 +00001329 unsigned DestReg, const Type *DestTy,
Chris Lattner8a307e82002-12-16 19:32:50 +00001330 unsigned op0Reg, unsigned op1Reg) {
Chris Lattner3e130a22003-01-13 00:32:26 +00001331 unsigned Class = getClass(DestTy);
Chris Lattner94af4142002-12-25 05:13:53 +00001332 switch (Class) {
1333 case cFP: // Floating point multiply
Chris Lattner3e130a22003-01-13 00:32:26 +00001334 BMI(BB, MBBI, X86::FpMUL, 2, DestReg).addReg(op0Reg).addReg(op1Reg);
Chris Lattner94af4142002-12-25 05:13:53 +00001335 return;
Chris Lattner0f1c4612003-06-21 17:16:58 +00001336 case cInt:
1337 case cShort:
Chris Lattnerc01d1232003-10-20 03:42:58 +00001338 BMI(BB, MBBI, Class == cInt ? X86::IMULrr32 : X86::IMULrr16, 2, DestReg)
Chris Lattner0f1c4612003-06-21 17:16:58 +00001339 .addReg(op0Reg).addReg(op1Reg);
1340 return;
1341 case cByte:
1342 // Must use the MUL instruction, which forces use of AL...
1343 BMI(MBB, MBBI, X86::MOVrr8, 1, X86::AL).addReg(op0Reg);
1344 BMI(MBB, MBBI, X86::MULr8, 1).addReg(op1Reg);
1345 BMI(MBB, MBBI, X86::MOVrr8, 1, DestReg).addReg(X86::AL);
1346 return;
Chris Lattner94af4142002-12-25 05:13:53 +00001347 default:
Chris Lattner3e130a22003-01-13 00:32:26 +00001348 case cLong: assert(0 && "doMultiply cannot operate on LONG values!");
Chris Lattner94af4142002-12-25 05:13:53 +00001349 }
Brian Gaeke20244b72002-12-12 15:33:40 +00001350}
1351
Chris Lattnerb2acc512003-10-19 21:09:10 +00001352// ExactLog2 - This function solves for (Val == 1 << (N-1)) and returns N. It
1353// returns zero when the input is not exactly a power of two.
1354static unsigned ExactLog2(unsigned Val) {
1355 if (Val == 0) return 0;
1356 unsigned Count = 0;
1357 while (Val != 1) {
1358 if (Val & 1) return 0;
1359 Val >>= 1;
1360 ++Count;
1361 }
1362 return Count+1;
1363}
1364
1365void ISel::doMultiplyConst(MachineBasicBlock *MBB,
1366 MachineBasicBlock::iterator &IP,
1367 unsigned DestReg, const Type *DestTy,
1368 unsigned op0Reg, unsigned ConstRHS) {
1369 unsigned Class = getClass(DestTy);
1370
1371 // If the element size is exactly a power of 2, use a shift to get it.
1372 if (unsigned Shift = ExactLog2(ConstRHS)) {
1373 switch (Class) {
1374 default: assert(0 && "Unknown class for this function!");
1375 case cByte:
1376 BMI(MBB, IP, X86::SHLir32, 2, DestReg).addReg(op0Reg).addZImm(Shift-1);
1377 return;
1378 case cShort:
1379 BMI(MBB, IP, X86::SHLir32, 2, DestReg).addReg(op0Reg).addZImm(Shift-1);
1380 return;
1381 case cInt:
1382 BMI(MBB, IP, X86::SHLir32, 2, DestReg).addReg(op0Reg).addZImm(Shift-1);
1383 return;
1384 }
1385 }
Chris Lattnerc01d1232003-10-20 03:42:58 +00001386
1387 if (Class == cShort) {
1388 BMI(MBB, IP, X86::IMULri16, 2, DestReg).addReg(op0Reg).addZImm(ConstRHS);
1389 return;
1390 } else if (Class == cInt) {
1391 BMI(MBB, IP, X86::IMULri32, 2, DestReg).addReg(op0Reg).addZImm(ConstRHS);
1392 return;
1393 }
Chris Lattnerb2acc512003-10-19 21:09:10 +00001394
1395 // Most general case, emit a normal multiply...
1396 static const unsigned MOVirTab[] = {
1397 X86::MOVir8, X86::MOVir16, X86::MOVir32
1398 };
1399
1400 unsigned TmpReg = makeAnotherReg(DestTy);
1401 BMI(MBB, IP, MOVirTab[Class], 1, TmpReg).addZImm(ConstRHS);
1402
1403 // Emit a MUL to multiply the register holding the index by
1404 // elementSize, putting the result in OffsetReg.
1405 doMultiply(MBB, IP, DestReg, DestTy, op0Reg, TmpReg);
1406}
1407
Chris Lattnerca9671d2002-11-02 20:28:58 +00001408/// visitMul - Multiplies are not simple binary operators because they must deal
1409/// with the EAX register explicitly.
1410///
1411void ISel::visitMul(BinaryOperator &I) {
Chris Lattner202a2d02002-12-13 13:07:42 +00001412 unsigned Op0Reg = getReg(I.getOperand(0));
Chris Lattner3e130a22003-01-13 00:32:26 +00001413 unsigned DestReg = getReg(I);
1414
1415 // Simple scalar multiply?
1416 if (I.getType() != Type::LongTy && I.getType() != Type::ULongTy) {
Chris Lattnerb2acc512003-10-19 21:09:10 +00001417 if (ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(1))) {
1418 unsigned Val = (unsigned)CI->getRawValue(); // Cannot be 64-bit constant
1419 MachineBasicBlock::iterator MBBI = BB->end();
1420 doMultiplyConst(BB, MBBI, DestReg, I.getType(), Op0Reg, Val);
1421 } else {
1422 unsigned Op1Reg = getReg(I.getOperand(1));
1423 MachineBasicBlock::iterator MBBI = BB->end();
1424 doMultiply(BB, MBBI, DestReg, I.getType(), Op0Reg, Op1Reg);
1425 }
Chris Lattner3e130a22003-01-13 00:32:26 +00001426 } else {
Chris Lattnerb2acc512003-10-19 21:09:10 +00001427 unsigned Op1Reg = getReg(I.getOperand(1));
1428
Chris Lattner3e130a22003-01-13 00:32:26 +00001429 // Long value. We have to do things the hard way...
1430 // Multiply the two low parts... capturing carry into EDX
1431 BuildMI(BB, X86::MOVrr32, 1, X86::EAX).addReg(Op0Reg);
1432 BuildMI(BB, X86::MULr32, 1).addReg(Op1Reg); // AL*BL
1433
1434 unsigned OverflowReg = makeAnotherReg(Type::UIntTy);
1435 BuildMI(BB, X86::MOVrr32, 1, DestReg).addReg(X86::EAX); // AL*BL
1436 BuildMI(BB, X86::MOVrr32, 1, OverflowReg).addReg(X86::EDX); // AL*BL >> 32
1437
1438 MachineBasicBlock::iterator MBBI = BB->end();
Chris Lattner034acf02003-06-21 18:15:27 +00001439 unsigned AHBLReg = makeAnotherReg(Type::UIntTy); // AH*BL
Chris Lattnerc01d1232003-10-20 03:42:58 +00001440 BMI(BB, MBBI, X86::IMULrr32, 2, AHBLReg).addReg(Op0Reg+1).addReg(Op1Reg);
Chris Lattner3e130a22003-01-13 00:32:26 +00001441
1442 unsigned AHBLplusOverflowReg = makeAnotherReg(Type::UIntTy);
1443 BuildMI(BB, X86::ADDrr32, 2, // AH*BL+(AL*BL >> 32)
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001444 AHBLplusOverflowReg).addReg(AHBLReg).addReg(OverflowReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00001445
1446 MBBI = BB->end();
Chris Lattner034acf02003-06-21 18:15:27 +00001447 unsigned ALBHReg = makeAnotherReg(Type::UIntTy); // AL*BH
Chris Lattnerc01d1232003-10-20 03:42:58 +00001448 BMI(BB, MBBI, X86::IMULrr32, 2, ALBHReg).addReg(Op0Reg).addReg(Op1Reg+1);
Chris Lattner3e130a22003-01-13 00:32:26 +00001449
1450 BuildMI(BB, X86::ADDrr32, 2, // AL*BH + AH*BL + (AL*BL >> 32)
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001451 DestReg+1).addReg(AHBLplusOverflowReg).addReg(ALBHReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00001452 }
Chris Lattnerf01729e2002-11-02 20:54:46 +00001453}
Chris Lattnerca9671d2002-11-02 20:28:58 +00001454
Chris Lattner06925362002-11-17 21:56:38 +00001455
Chris Lattnerf01729e2002-11-02 20:54:46 +00001456/// visitDivRem - Handle division and remainder instructions... these
1457/// instruction both require the same instructions to be generated, they just
1458/// select the result from a different register. Note that both of these
1459/// instructions work differently for signed and unsigned operands.
1460///
1461void ISel::visitDivRem(BinaryOperator &I) {
Chris Lattnercadff442003-10-23 17:21:43 +00001462 unsigned Op0Reg = getReg(I.getOperand(0));
1463 unsigned Op1Reg = getReg(I.getOperand(1));
1464 unsigned ResultReg = getReg(I);
Chris Lattner94af4142002-12-25 05:13:53 +00001465
Chris Lattnercadff442003-10-23 17:21:43 +00001466 MachineBasicBlock::iterator IP = BB->end();
1467 emitDivRemOperation(BB, IP, Op0Reg, Op1Reg, I.getOpcode() == Instruction::Div,
1468 I.getType(), ResultReg);
1469}
1470
1471void ISel::emitDivRemOperation(MachineBasicBlock *BB,
1472 MachineBasicBlock::iterator &IP,
1473 unsigned Op0Reg, unsigned Op1Reg, bool isDiv,
1474 const Type *Ty, unsigned ResultReg) {
1475 unsigned Class = getClass(Ty);
Chris Lattner94af4142002-12-25 05:13:53 +00001476 switch (Class) {
Chris Lattner3e130a22003-01-13 00:32:26 +00001477 case cFP: // Floating point divide
Chris Lattnercadff442003-10-23 17:21:43 +00001478 if (isDiv) {
Chris Lattner62b767b2003-11-18 17:47:05 +00001479 BMI(BB, IP, X86::FpDIV, 2, ResultReg).addReg(Op0Reg).addReg(Op1Reg);
Chris Lattner5e2cb8b2003-08-04 02:12:48 +00001480 } else { // Floating point remainder...
Chris Lattner3e130a22003-01-13 00:32:26 +00001481 MachineInstr *TheCall =
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001482 BuildMI(X86::CALLpcrel32, 1).addExternalSymbol("fmod", true);
Chris Lattner3e130a22003-01-13 00:32:26 +00001483 std::vector<ValueRecord> Args;
Chris Lattnercadff442003-10-23 17:21:43 +00001484 Args.push_back(ValueRecord(Op0Reg, Type::DoubleTy));
1485 Args.push_back(ValueRecord(Op1Reg, Type::DoubleTy));
Chris Lattner3e130a22003-01-13 00:32:26 +00001486 doCall(ValueRecord(ResultReg, Type::DoubleTy), TheCall, Args);
1487 }
Chris Lattner94af4142002-12-25 05:13:53 +00001488 return;
Chris Lattner3e130a22003-01-13 00:32:26 +00001489 case cLong: {
1490 static const char *FnName[] =
1491 { "__moddi3", "__divdi3", "__umoddi3", "__udivdi3" };
1492
Chris Lattnercadff442003-10-23 17:21:43 +00001493 unsigned NameIdx = Ty->isUnsigned()*2 + isDiv;
Chris Lattner3e130a22003-01-13 00:32:26 +00001494 MachineInstr *TheCall =
1495 BuildMI(X86::CALLpcrel32, 1).addExternalSymbol(FnName[NameIdx], true);
1496
1497 std::vector<ValueRecord> Args;
Chris Lattnercadff442003-10-23 17:21:43 +00001498 Args.push_back(ValueRecord(Op0Reg, Type::LongTy));
1499 Args.push_back(ValueRecord(Op1Reg, Type::LongTy));
Chris Lattner3e130a22003-01-13 00:32:26 +00001500 doCall(ValueRecord(ResultReg, Type::LongTy), TheCall, Args);
1501 return;
1502 }
1503 case cByte: case cShort: case cInt:
Misha Brukmancf00c4a2003-10-10 17:57:28 +00001504 break; // Small integrals, handled below...
Chris Lattner3e130a22003-01-13 00:32:26 +00001505 default: assert(0 && "Unknown class!");
Chris Lattner94af4142002-12-25 05:13:53 +00001506 }
Chris Lattnerf01729e2002-11-02 20:54:46 +00001507
1508 static const unsigned Regs[] ={ X86::AL , X86::AX , X86::EAX };
1509 static const unsigned MovOpcode[]={ X86::MOVrr8, X86::MOVrr16, X86::MOVrr32 };
Chris Lattner7b52c032003-06-22 03:31:18 +00001510 static const unsigned SarOpcode[]={ X86::SARir8, X86::SARir16, X86::SARir32 };
Alkis Evlogimenosf998a7e2004-01-12 07:22:45 +00001511 static const unsigned ClrOpcode[]={ X86::MOVir8, X86::MOVir16, X86::MOVir32 };
Chris Lattnerf01729e2002-11-02 20:54:46 +00001512 static const unsigned ExtRegs[] ={ X86::AH , X86::DX , X86::EDX };
1513
1514 static const unsigned DivOpcode[][4] = {
Chris Lattner3e130a22003-01-13 00:32:26 +00001515 { X86::DIVr8 , X86::DIVr16 , X86::DIVr32 , 0 }, // Unsigned division
1516 { X86::IDIVr8, X86::IDIVr16, X86::IDIVr32, 0 }, // Signed division
Chris Lattnerf01729e2002-11-02 20:54:46 +00001517 };
1518
Chris Lattnercadff442003-10-23 17:21:43 +00001519 bool isSigned = Ty->isSigned();
Chris Lattnerf01729e2002-11-02 20:54:46 +00001520 unsigned Reg = Regs[Class];
1521 unsigned ExtReg = ExtRegs[Class];
Chris Lattnerf01729e2002-11-02 20:54:46 +00001522
1523 // Put the first operand into one of the A registers...
Chris Lattner62b767b2003-11-18 17:47:05 +00001524 BMI(BB, IP, MovOpcode[Class], 1, Reg).addReg(Op0Reg);
Chris Lattnerf01729e2002-11-02 20:54:46 +00001525
1526 if (isSigned) {
1527 // Emit a sign extension instruction...
Chris Lattnercadff442003-10-23 17:21:43 +00001528 unsigned ShiftResult = makeAnotherReg(Ty);
Chris Lattner62b767b2003-11-18 17:47:05 +00001529 BMI(BB, IP, SarOpcode[Class], 2, ShiftResult).addReg(Op0Reg).addZImm(31);
1530 BMI(BB, IP, MovOpcode[Class], 1, ExtReg).addReg(ShiftResult);
Chris Lattnerf01729e2002-11-02 20:54:46 +00001531 } else {
Alkis Evlogimenosf998a7e2004-01-12 07:22:45 +00001532 // If unsigned, emit a zeroing instruction... (reg = 0)
1533 BMI(BB, IP, ClrOpcode[Class], 2, ExtReg).addZImm(0);
Chris Lattnerf01729e2002-11-02 20:54:46 +00001534 }
1535
Chris Lattner06925362002-11-17 21:56:38 +00001536 // Emit the appropriate divide or remainder instruction...
Chris Lattner62b767b2003-11-18 17:47:05 +00001537 BMI(BB, IP, DivOpcode[isSigned][Class], 1).addReg(Op1Reg);
Chris Lattner06925362002-11-17 21:56:38 +00001538
Chris Lattnerf01729e2002-11-02 20:54:46 +00001539 // Figure out which register we want to pick the result out of...
Chris Lattnercadff442003-10-23 17:21:43 +00001540 unsigned DestReg = isDiv ? Reg : ExtReg;
Chris Lattnerf01729e2002-11-02 20:54:46 +00001541
Chris Lattnerf01729e2002-11-02 20:54:46 +00001542 // Put the result into the destination register...
Chris Lattner62b767b2003-11-18 17:47:05 +00001543 BMI(BB, IP, MovOpcode[Class], 1, ResultReg).addReg(DestReg);
Chris Lattnerca9671d2002-11-02 20:28:58 +00001544}
Chris Lattnere2954c82002-11-02 20:04:26 +00001545
Chris Lattner06925362002-11-17 21:56:38 +00001546
Brian Gaekea1719c92002-10-31 23:03:59 +00001547/// Shift instructions: 'shl', 'sar', 'shr' - Some special cases here
1548/// for constant immediate shift values, and for constant immediate
1549/// shift values equal to 1. Even the general case is sort of special,
1550/// because the shift amount has to be in CL, not just any old register.
1551///
Chris Lattner3e130a22003-01-13 00:32:26 +00001552void ISel::visitShiftInst(ShiftInst &I) {
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00001553 MachineBasicBlock::iterator IP = BB->end ();
1554 emitShiftOperation (BB, IP, I.getOperand (0), I.getOperand (1),
1555 I.getOpcode () == Instruction::Shl, I.getType (),
1556 getReg (I));
1557}
1558
1559/// emitShiftOperation - Common code shared between visitShiftInst and
1560/// constant expression support.
1561void ISel::emitShiftOperation(MachineBasicBlock *MBB,
1562 MachineBasicBlock::iterator &IP,
1563 Value *Op, Value *ShiftAmount, bool isLeftShift,
1564 const Type *ResultTy, unsigned DestReg) {
1565 unsigned SrcReg = getReg (Op, MBB, IP);
1566 bool isSigned = ResultTy->isSigned ();
1567 unsigned Class = getClass (ResultTy);
Chris Lattner3e130a22003-01-13 00:32:26 +00001568
1569 static const unsigned ConstantOperand[][4] = {
1570 { X86::SHRir8, X86::SHRir16, X86::SHRir32, X86::SHRDir32 }, // SHR
1571 { X86::SARir8, X86::SARir16, X86::SARir32, X86::SHRDir32 }, // SAR
1572 { X86::SHLir8, X86::SHLir16, X86::SHLir32, X86::SHLDir32 }, // SHL
1573 { X86::SHLir8, X86::SHLir16, X86::SHLir32, X86::SHLDir32 }, // SAL = SHL
1574 };
Chris Lattnerb1761fc2002-11-02 01:15:18 +00001575
Chris Lattner3e130a22003-01-13 00:32:26 +00001576 static const unsigned NonConstantOperand[][4] = {
1577 { X86::SHRrr8, X86::SHRrr16, X86::SHRrr32 }, // SHR
1578 { X86::SARrr8, X86::SARrr16, X86::SARrr32 }, // SAR
1579 { X86::SHLrr8, X86::SHLrr16, X86::SHLrr32 }, // SHL
1580 { X86::SHLrr8, X86::SHLrr16, X86::SHLrr32 }, // SAL = SHL
1581 };
Chris Lattner796df732002-11-02 00:44:25 +00001582
Chris Lattner3e130a22003-01-13 00:32:26 +00001583 // Longs, as usual, are handled specially...
1584 if (Class == cLong) {
1585 // If we have a constant shift, we can generate much more efficient code
1586 // than otherwise...
1587 //
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00001588 if (ConstantUInt *CUI = dyn_cast<ConstantUInt>(ShiftAmount)) {
Chris Lattner3e130a22003-01-13 00:32:26 +00001589 unsigned Amount = CUI->getValue();
1590 if (Amount < 32) {
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001591 const unsigned *Opc = ConstantOperand[isLeftShift*2+isSigned];
1592 if (isLeftShift) {
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00001593 BMI(MBB, IP, Opc[3], 3,
1594 DestReg+1).addReg(SrcReg+1).addReg(SrcReg).addZImm(Amount);
1595 BMI(MBB, IP, Opc[2], 2, DestReg).addReg(SrcReg).addZImm(Amount);
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001596 } else {
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00001597 BMI(MBB, IP, Opc[3], 3,
1598 DestReg).addReg(SrcReg ).addReg(SrcReg+1).addZImm(Amount);
1599 BMI(MBB, IP, Opc[2], 2, DestReg+1).addReg(SrcReg+1).addZImm(Amount);
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001600 }
Chris Lattner3e130a22003-01-13 00:32:26 +00001601 } else { // Shifting more than 32 bits
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001602 Amount -= 32;
1603 if (isLeftShift) {
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00001604 BMI(MBB, IP, X86::SHLir32, 2,
1605 DestReg + 1).addReg(SrcReg).addZImm(Amount);
1606 BMI(MBB, IP, X86::MOVir32, 1,
1607 DestReg).addZImm(0);
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001608 } else {
1609 unsigned Opcode = isSigned ? X86::SARir32 : X86::SHRir32;
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00001610 BMI(MBB, IP, Opcode, 2, DestReg).addReg(SrcReg+1).addZImm(Amount);
1611 BMI(MBB, IP, X86::MOVir32, 1, DestReg+1).addZImm(0);
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001612 }
Chris Lattner3e130a22003-01-13 00:32:26 +00001613 }
1614 } else {
Chris Lattner9171ef52003-06-01 01:56:54 +00001615 unsigned TmpReg = makeAnotherReg(Type::IntTy);
1616
1617 if (!isLeftShift && isSigned) {
1618 // If this is a SHR of a Long, then we need to do funny sign extension
1619 // stuff. TmpReg gets the value to use as the high-part if we are
1620 // shifting more than 32 bits.
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00001621 BMI(MBB, IP, X86::SARir32, 2, TmpReg).addReg(SrcReg).addZImm(31);
Chris Lattner9171ef52003-06-01 01:56:54 +00001622 } else {
1623 // Other shifts use a fixed zero value if the shift is more than 32
1624 // bits.
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00001625 BMI(MBB, IP, X86::MOVir32, 1, TmpReg).addZImm(0);
Chris Lattner9171ef52003-06-01 01:56:54 +00001626 }
1627
1628 // Initialize CL with the shift amount...
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00001629 unsigned ShiftAmountReg = getReg(ShiftAmount, MBB, IP);
1630 BMI(MBB, IP, X86::MOVrr8, 1, X86::CL).addReg(ShiftAmountReg);
Chris Lattner9171ef52003-06-01 01:56:54 +00001631
1632 unsigned TmpReg2 = makeAnotherReg(Type::IntTy);
1633 unsigned TmpReg3 = makeAnotherReg(Type::IntTy);
1634 if (isLeftShift) {
1635 // TmpReg2 = shld inHi, inLo
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00001636 BMI(MBB, IP, X86::SHLDrr32, 2, TmpReg2).addReg(SrcReg+1).addReg(SrcReg);
Chris Lattner9171ef52003-06-01 01:56:54 +00001637 // TmpReg3 = shl inLo, CL
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00001638 BMI(MBB, IP, X86::SHLrr32, 1, TmpReg3).addReg(SrcReg);
Chris Lattner9171ef52003-06-01 01:56:54 +00001639
1640 // Set the flags to indicate whether the shift was by more than 32 bits.
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00001641 BMI(MBB, IP, X86::TESTri8, 2).addReg(X86::CL).addZImm(32);
Chris Lattner9171ef52003-06-01 01:56:54 +00001642
1643 // DestHi = (>32) ? TmpReg3 : TmpReg2;
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00001644 BMI(MBB, IP, X86::CMOVNErr32, 2,
Chris Lattner9171ef52003-06-01 01:56:54 +00001645 DestReg+1).addReg(TmpReg2).addReg(TmpReg3);
1646 // DestLo = (>32) ? TmpReg : TmpReg3;
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00001647 BMI(MBB, IP, X86::CMOVNErr32, 2,
1648 DestReg).addReg(TmpReg3).addReg(TmpReg);
Chris Lattner9171ef52003-06-01 01:56:54 +00001649 } else {
1650 // TmpReg2 = shrd inLo, inHi
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00001651 BMI(MBB, IP, X86::SHRDrr32, 2, TmpReg2).addReg(SrcReg).addReg(SrcReg+1);
Chris Lattner9171ef52003-06-01 01:56:54 +00001652 // TmpReg3 = s[ah]r inHi, CL
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00001653 BMI(MBB, IP, isSigned ? X86::SARrr32 : X86::SHRrr32, 1, TmpReg3)
Chris Lattner9171ef52003-06-01 01:56:54 +00001654 .addReg(SrcReg+1);
1655
1656 // Set the flags to indicate whether the shift was by more than 32 bits.
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00001657 BMI(MBB, IP, X86::TESTri8, 2).addReg(X86::CL).addZImm(32);
Chris Lattner9171ef52003-06-01 01:56:54 +00001658
1659 // DestLo = (>32) ? TmpReg3 : TmpReg2;
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00001660 BMI(MBB, IP, X86::CMOVNErr32, 2,
Chris Lattner9171ef52003-06-01 01:56:54 +00001661 DestReg).addReg(TmpReg2).addReg(TmpReg3);
1662
1663 // DestHi = (>32) ? TmpReg : TmpReg3;
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00001664 BMI(MBB, IP, X86::CMOVNErr32, 2,
Chris Lattner9171ef52003-06-01 01:56:54 +00001665 DestReg+1).addReg(TmpReg3).addReg(TmpReg);
1666 }
Brian Gaekea1719c92002-10-31 23:03:59 +00001667 }
Chris Lattner3e130a22003-01-13 00:32:26 +00001668 return;
1669 }
Chris Lattnere9913f22002-11-02 01:41:55 +00001670
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00001671 if (ConstantUInt *CUI = dyn_cast<ConstantUInt>(ShiftAmount)) {
Chris Lattner3e130a22003-01-13 00:32:26 +00001672 // The shift amount is constant, guaranteed to be a ubyte. Get its value.
1673 assert(CUI->getType() == Type::UByteTy && "Shift amount not a ubyte?");
Chris Lattnerb1761fc2002-11-02 01:15:18 +00001674
Chris Lattner3e130a22003-01-13 00:32:26 +00001675 const unsigned *Opc = ConstantOperand[isLeftShift*2+isSigned];
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00001676 BMI(MBB, IP, Opc[Class], 2,
1677 DestReg).addReg(SrcReg).addZImm(CUI->getValue());
Chris Lattner3e130a22003-01-13 00:32:26 +00001678 } else { // The shift amount is non-constant.
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00001679 unsigned ShiftAmountReg = getReg (ShiftAmount, MBB, IP);
1680 BMI(MBB, IP, X86::MOVrr8, 1, X86::CL).addReg(ShiftAmountReg);
Chris Lattnerb1761fc2002-11-02 01:15:18 +00001681
Chris Lattner3e130a22003-01-13 00:32:26 +00001682 const unsigned *Opc = NonConstantOperand[isLeftShift*2+isSigned];
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00001683 BMI(MBB, IP, Opc[Class], 1, DestReg).addReg(SrcReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00001684 }
1685}
Chris Lattnerb1761fc2002-11-02 01:15:18 +00001686
Chris Lattner3e130a22003-01-13 00:32:26 +00001687
Chris Lattner6fc3c522002-11-17 21:11:55 +00001688/// visitLoadInst - Implement LLVM load instructions in terms of the x86 'mov'
Chris Lattnere8f0d922002-12-24 00:03:11 +00001689/// instruction. The load and store instructions are the only place where we
1690/// need to worry about the memory layout of the target machine.
Chris Lattner6fc3c522002-11-17 21:11:55 +00001691///
1692void ISel::visitLoadInst(LoadInst &I) {
Chris Lattner94af4142002-12-25 05:13:53 +00001693 unsigned SrcAddrReg = getReg(I.getOperand(0));
1694 unsigned DestReg = getReg(I);
Chris Lattnere8f0d922002-12-24 00:03:11 +00001695
Brian Gaekebfedb912003-07-17 21:30:06 +00001696 unsigned Class = getClassB(I.getType());
Chris Lattner6ac1d712003-10-20 04:48:06 +00001697
1698 if (Class == cLong) {
1699 addDirectMem(BuildMI(BB, X86::MOVmr32, 4, DestReg), SrcAddrReg);
1700 addRegOffset(BuildMI(BB, X86::MOVmr32, 4, DestReg+1), SrcAddrReg, 4);
Chris Lattner94af4142002-12-25 05:13:53 +00001701 return;
1702 }
Chris Lattner6fc3c522002-11-17 21:11:55 +00001703
Chris Lattner6ac1d712003-10-20 04:48:06 +00001704 static const unsigned Opcodes[] = {
1705 X86::MOVmr8, X86::MOVmr16, X86::MOVmr32, X86::FLDr32
Chris Lattner3e130a22003-01-13 00:32:26 +00001706 };
Chris Lattner6ac1d712003-10-20 04:48:06 +00001707 unsigned Opcode = Opcodes[Class];
1708 if (I.getType() == Type::DoubleTy) Opcode = X86::FLDr64;
1709 addDirectMem(BuildMI(BB, Opcode, 4, DestReg), SrcAddrReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00001710}
1711
Chris Lattner6fc3c522002-11-17 21:11:55 +00001712/// visitStoreInst - Implement LLVM store instructions in terms of the x86 'mov'
1713/// instruction.
1714///
1715void ISel::visitStoreInst(StoreInst &I) {
Chris Lattner3e130a22003-01-13 00:32:26 +00001716 unsigned ValReg = getReg(I.getOperand(0));
1717 unsigned AddressReg = getReg(I.getOperand(1));
Chris Lattner6c09db22003-10-20 04:11:23 +00001718
1719 const Type *ValTy = I.getOperand(0)->getType();
1720 unsigned Class = getClassB(ValTy);
Chris Lattner6ac1d712003-10-20 04:48:06 +00001721
1722 if (Class == cLong) {
Chris Lattner6c09db22003-10-20 04:11:23 +00001723 addDirectMem(BuildMI(BB, X86::MOVrm32, 1+4), AddressReg).addReg(ValReg);
1724 addRegOffset(BuildMI(BB, X86::MOVrm32, 1+4), AddressReg,4).addReg(ValReg+1);
Chris Lattner94af4142002-12-25 05:13:53 +00001725 return;
Chris Lattner94af4142002-12-25 05:13:53 +00001726 }
1727
Chris Lattner6ac1d712003-10-20 04:48:06 +00001728 static const unsigned Opcodes[] = {
1729 X86::MOVrm8, X86::MOVrm16, X86::MOVrm32, X86::FSTr32
1730 };
1731 unsigned Opcode = Opcodes[Class];
1732 if (ValTy == Type::DoubleTy) Opcode = X86::FSTr64;
1733 addDirectMem(BuildMI(BB, Opcode, 1+4), AddressReg).addReg(ValReg);
Chris Lattner6fc3c522002-11-17 21:11:55 +00001734}
1735
1736
Brian Gaekec11232a2002-11-26 10:43:30 +00001737/// visitCastInst - Here we have various kinds of copying with or without
1738/// sign extension going on.
Chris Lattner3e130a22003-01-13 00:32:26 +00001739void ISel::visitCastInst(CastInst &CI) {
Chris Lattnerf5854472003-06-21 16:01:24 +00001740 Value *Op = CI.getOperand(0);
1741 // If this is a cast from a 32-bit integer to a Long type, and the only uses
1742 // of the case are GEP instructions, then the cast does not need to be
1743 // generated explicitly, it will be folded into the GEP.
1744 if (CI.getType() == Type::LongTy &&
1745 (Op->getType() == Type::IntTy || Op->getType() == Type::UIntTy)) {
1746 bool AllUsesAreGEPs = true;
1747 for (Value::use_iterator I = CI.use_begin(), E = CI.use_end(); I != E; ++I)
1748 if (!isa<GetElementPtrInst>(*I)) {
1749 AllUsesAreGEPs = false;
1750 break;
1751 }
1752
1753 // No need to codegen this cast if all users are getelementptr instrs...
1754 if (AllUsesAreGEPs) return;
1755 }
1756
Chris Lattner548f61d2003-04-23 17:22:12 +00001757 unsigned DestReg = getReg(CI);
1758 MachineBasicBlock::iterator MI = BB->end();
Chris Lattnerf5854472003-06-21 16:01:24 +00001759 emitCastOperation(BB, MI, Op, CI.getType(), DestReg);
Chris Lattner548f61d2003-04-23 17:22:12 +00001760}
1761
1762/// emitCastOperation - Common code shared between visitCastInst and
1763/// constant expression cast support.
1764void ISel::emitCastOperation(MachineBasicBlock *BB,
1765 MachineBasicBlock::iterator &IP,
1766 Value *Src, const Type *DestTy,
1767 unsigned DestReg) {
Chris Lattner3907d112003-04-23 17:57:48 +00001768 unsigned SrcReg = getReg(Src, BB, IP);
Chris Lattner3e130a22003-01-13 00:32:26 +00001769 const Type *SrcTy = Src->getType();
1770 unsigned SrcClass = getClassB(SrcTy);
Chris Lattner3e130a22003-01-13 00:32:26 +00001771 unsigned DestClass = getClassB(DestTy);
Chris Lattner7d255892002-12-13 11:31:59 +00001772
Chris Lattner3e130a22003-01-13 00:32:26 +00001773 // Implement casts to bool by using compare on the operand followed by set if
1774 // not zero on the result.
1775 if (DestTy == Type::BoolTy) {
Chris Lattner20772542003-06-01 03:38:24 +00001776 switch (SrcClass) {
1777 case cByte:
1778 BMI(BB, IP, X86::TESTrr8, 2).addReg(SrcReg).addReg(SrcReg);
1779 break;
1780 case cShort:
1781 BMI(BB, IP, X86::TESTrr16, 2).addReg(SrcReg).addReg(SrcReg);
1782 break;
1783 case cInt:
1784 BMI(BB, IP, X86::TESTrr32, 2).addReg(SrcReg).addReg(SrcReg);
1785 break;
1786 case cLong: {
1787 unsigned TmpReg = makeAnotherReg(Type::IntTy);
1788 BMI(BB, IP, X86::ORrr32, 2, TmpReg).addReg(SrcReg).addReg(SrcReg+1);
1789 break;
1790 }
1791 case cFP:
1792 assert(0 && "FIXME: implement cast FP to bool");
1793 abort();
1794 }
1795
1796 // If the zero flag is not set, then the value is true, set the byte to
1797 // true.
Chris Lattner548f61d2003-04-23 17:22:12 +00001798 BMI(BB, IP, X86::SETNEr, 1, DestReg);
Chris Lattner94af4142002-12-25 05:13:53 +00001799 return;
1800 }
Chris Lattner3e130a22003-01-13 00:32:26 +00001801
1802 static const unsigned RegRegMove[] = {
1803 X86::MOVrr8, X86::MOVrr16, X86::MOVrr32, X86::FpMOV, X86::MOVrr32
1804 };
1805
1806 // Implement casts between values of the same type class (as determined by
1807 // getClass) by using a register-to-register move.
1808 if (SrcClass == DestClass) {
1809 if (SrcClass <= cInt || (SrcClass == cFP && SrcTy == DestTy)) {
Chris Lattner548f61d2003-04-23 17:22:12 +00001810 BMI(BB, IP, RegRegMove[SrcClass], 1, DestReg).addReg(SrcReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00001811 } else if (SrcClass == cFP) {
1812 if (SrcTy == Type::FloatTy) { // double -> float
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001813 assert(DestTy == Type::DoubleTy && "Unknown cFP member!");
1814 BMI(BB, IP, X86::FpMOV, 1, DestReg).addReg(SrcReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00001815 } else { // float -> double
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001816 assert(SrcTy == Type::DoubleTy && DestTy == Type::FloatTy &&
1817 "Unknown cFP member!");
1818 // Truncate from double to float by storing to memory as short, then
1819 // reading it back.
1820 unsigned FltAlign = TM.getTargetData().getFloatAlignment();
Chris Lattner3e130a22003-01-13 00:32:26 +00001821 int FrameIdx = F->getFrameInfo()->CreateStackObject(4, FltAlign);
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001822 addFrameReference(BMI(BB, IP, X86::FSTr32, 5), FrameIdx).addReg(SrcReg);
1823 addFrameReference(BMI(BB, IP, X86::FLDr32, 5, DestReg), FrameIdx);
Chris Lattner3e130a22003-01-13 00:32:26 +00001824 }
1825 } else if (SrcClass == cLong) {
Chris Lattner548f61d2003-04-23 17:22:12 +00001826 BMI(BB, IP, X86::MOVrr32, 1, DestReg).addReg(SrcReg);
1827 BMI(BB, IP, X86::MOVrr32, 1, DestReg+1).addReg(SrcReg+1);
Chris Lattner3e130a22003-01-13 00:32:26 +00001828 } else {
Chris Lattnerc53544a2003-05-12 20:16:58 +00001829 assert(0 && "Cannot handle this type of cast instruction!");
Chris Lattner548f61d2003-04-23 17:22:12 +00001830 abort();
Brian Gaeked474e9c2002-12-06 10:49:33 +00001831 }
Chris Lattner3e130a22003-01-13 00:32:26 +00001832 return;
1833 }
1834
1835 // Handle cast of SMALLER int to LARGER int using a move with sign extension
1836 // or zero extension, depending on whether the source type was signed.
1837 if (SrcClass <= cInt && (DestClass <= cInt || DestClass == cLong) &&
1838 SrcClass < DestClass) {
1839 bool isLong = DestClass == cLong;
1840 if (isLong) DestClass = cInt;
1841
1842 static const unsigned Opc[][4] = {
1843 { X86::MOVSXr16r8, X86::MOVSXr32r8, X86::MOVSXr32r16, X86::MOVrr32 }, // s
1844 { X86::MOVZXr16r8, X86::MOVZXr32r8, X86::MOVZXr32r16, X86::MOVrr32 } // u
1845 };
1846
1847 bool isUnsigned = SrcTy->isUnsigned();
Chris Lattner548f61d2003-04-23 17:22:12 +00001848 BMI(BB, IP, Opc[isUnsigned][SrcClass + DestClass - 1], 1,
1849 DestReg).addReg(SrcReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00001850
1851 if (isLong) { // Handle upper 32 bits as appropriate...
1852 if (isUnsigned) // Zero out top bits...
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001853 BMI(BB, IP, X86::MOVir32, 1, DestReg+1).addZImm(0);
Chris Lattner3e130a22003-01-13 00:32:26 +00001854 else // Sign extend bottom half...
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001855 BMI(BB, IP, X86::SARir32, 2, DestReg+1).addReg(DestReg).addZImm(31);
Brian Gaeked474e9c2002-12-06 10:49:33 +00001856 }
Chris Lattner3e130a22003-01-13 00:32:26 +00001857 return;
1858 }
1859
1860 // Special case long -> int ...
1861 if (SrcClass == cLong && DestClass == cInt) {
Chris Lattner548f61d2003-04-23 17:22:12 +00001862 BMI(BB, IP, X86::MOVrr32, 1, DestReg).addReg(SrcReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00001863 return;
1864 }
1865
1866 // Handle cast of LARGER int to SMALLER int using a move to EAX followed by a
1867 // move out of AX or AL.
1868 if ((SrcClass <= cInt || SrcClass == cLong) && DestClass <= cInt
1869 && SrcClass > DestClass) {
1870 static const unsigned AReg[] = { X86::AL, X86::AX, X86::EAX, 0, X86::EAX };
Chris Lattner548f61d2003-04-23 17:22:12 +00001871 BMI(BB, IP, RegRegMove[SrcClass], 1, AReg[SrcClass]).addReg(SrcReg);
1872 BMI(BB, IP, RegRegMove[DestClass], 1, DestReg).addReg(AReg[DestClass]);
Chris Lattner3e130a22003-01-13 00:32:26 +00001873 return;
1874 }
1875
1876 // Handle casts from integer to floating point now...
1877 if (DestClass == cFP) {
Chris Lattner4d5a50a2003-05-12 20:36:13 +00001878 // Promote the integer to a type supported by FLD. We do this because there
1879 // are no unsigned FLD instructions, so we must promote an unsigned value to
1880 // a larger signed value, then use FLD on the larger value.
1881 //
1882 const Type *PromoteType = 0;
1883 unsigned PromoteOpcode;
1884 switch (SrcTy->getPrimitiveID()) {
1885 case Type::BoolTyID:
1886 case Type::SByteTyID:
1887 // We don't have the facilities for directly loading byte sized data from
1888 // memory (even signed). Promote it to 16 bits.
1889 PromoteType = Type::ShortTy;
1890 PromoteOpcode = X86::MOVSXr16r8;
1891 break;
1892 case Type::UByteTyID:
1893 PromoteType = Type::ShortTy;
1894 PromoteOpcode = X86::MOVZXr16r8;
1895 break;
1896 case Type::UShortTyID:
1897 PromoteType = Type::IntTy;
1898 PromoteOpcode = X86::MOVZXr32r16;
1899 break;
1900 case Type::UIntTyID: {
1901 // Make a 64 bit temporary... and zero out the top of it...
1902 unsigned TmpReg = makeAnotherReg(Type::LongTy);
1903 BMI(BB, IP, X86::MOVrr32, 1, TmpReg).addReg(SrcReg);
1904 BMI(BB, IP, X86::MOVir32, 1, TmpReg+1).addZImm(0);
1905 SrcTy = Type::LongTy;
1906 SrcClass = cLong;
1907 SrcReg = TmpReg;
1908 break;
1909 }
1910 case Type::ULongTyID:
1911 assert("FIXME: not implemented: cast ulong X to fp type!");
1912 default: // No promotion needed...
1913 break;
1914 }
1915
1916 if (PromoteType) {
1917 unsigned TmpReg = makeAnotherReg(PromoteType);
Chris Lattner548f61d2003-04-23 17:22:12 +00001918 BMI(BB, IP, SrcTy->isSigned() ? X86::MOVSXr16r8 : X86::MOVZXr16r8,
1919 1, TmpReg).addReg(SrcReg);
Chris Lattner4d5a50a2003-05-12 20:36:13 +00001920 SrcTy = PromoteType;
1921 SrcClass = getClass(PromoteType);
Chris Lattner3e130a22003-01-13 00:32:26 +00001922 SrcReg = TmpReg;
1923 }
1924
1925 // Spill the integer to memory and reload it from there...
1926 int FrameIdx =
1927 F->getFrameInfo()->CreateStackObject(SrcTy, TM.getTargetData());
1928
1929 if (SrcClass == cLong) {
Chris Lattner548f61d2003-04-23 17:22:12 +00001930 addFrameReference(BMI(BB, IP, X86::MOVrm32, 5), FrameIdx).addReg(SrcReg);
1931 addFrameReference(BMI(BB, IP, X86::MOVrm32, 5),
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001932 FrameIdx, 4).addReg(SrcReg+1);
Chris Lattner3e130a22003-01-13 00:32:26 +00001933 } else {
1934 static const unsigned Op1[] = { X86::MOVrm8, X86::MOVrm16, X86::MOVrm32 };
Chris Lattner548f61d2003-04-23 17:22:12 +00001935 addFrameReference(BMI(BB, IP, Op1[SrcClass], 5), FrameIdx).addReg(SrcReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00001936 }
1937
1938 static const unsigned Op2[] =
Chris Lattner4d5a50a2003-05-12 20:36:13 +00001939 { 0/*byte*/, X86::FILDr16, X86::FILDr32, 0/*FP*/, X86::FILDr64 };
Chris Lattner548f61d2003-04-23 17:22:12 +00001940 addFrameReference(BMI(BB, IP, Op2[SrcClass], 5, DestReg), FrameIdx);
Chris Lattner3e130a22003-01-13 00:32:26 +00001941 return;
1942 }
1943
1944 // Handle casts from floating point to integer now...
1945 if (SrcClass == cFP) {
1946 // Change the floating point control register to use "round towards zero"
1947 // mode when truncating to an integer value.
1948 //
1949 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Chris Lattner548f61d2003-04-23 17:22:12 +00001950 addFrameReference(BMI(BB, IP, X86::FNSTCWm16, 4), CWFrameIdx);
Chris Lattner3e130a22003-01-13 00:32:26 +00001951
1952 // Load the old value of the high byte of the control word...
1953 unsigned HighPartOfCW = makeAnotherReg(Type::UByteTy);
Chris Lattner548f61d2003-04-23 17:22:12 +00001954 addFrameReference(BMI(BB, IP, X86::MOVmr8, 4, HighPartOfCW), CWFrameIdx, 1);
Chris Lattner3e130a22003-01-13 00:32:26 +00001955
1956 // Set the high part to be round to zero...
Chris Lattner548f61d2003-04-23 17:22:12 +00001957 addFrameReference(BMI(BB, IP, X86::MOVim8, 5), CWFrameIdx, 1).addZImm(12);
Chris Lattner3e130a22003-01-13 00:32:26 +00001958
1959 // Reload the modified control word now...
Chris Lattner548f61d2003-04-23 17:22:12 +00001960 addFrameReference(BMI(BB, IP, X86::FLDCWm16, 4), CWFrameIdx);
Chris Lattner3e130a22003-01-13 00:32:26 +00001961
1962 // Restore the memory image of control word to original value
Chris Lattner548f61d2003-04-23 17:22:12 +00001963 addFrameReference(BMI(BB, IP, X86::MOVrm8, 5),
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001964 CWFrameIdx, 1).addReg(HighPartOfCW);
Chris Lattner3e130a22003-01-13 00:32:26 +00001965
1966 // We don't have the facilities for directly storing byte sized data to
1967 // memory. Promote it to 16 bits. We also must promote unsigned values to
1968 // larger classes because we only have signed FP stores.
1969 unsigned StoreClass = DestClass;
1970 const Type *StoreTy = DestTy;
1971 if (StoreClass == cByte || DestTy->isUnsigned())
1972 switch (StoreClass) {
1973 case cByte: StoreTy = Type::ShortTy; StoreClass = cShort; break;
1974 case cShort: StoreTy = Type::IntTy; StoreClass = cInt; break;
1975 case cInt: StoreTy = Type::LongTy; StoreClass = cLong; break;
Brian Gaeked4615052003-07-18 20:23:43 +00001976 // The following treatment of cLong may not be perfectly right,
1977 // but it survives chains of casts of the form
1978 // double->ulong->double.
1979 case cLong: StoreTy = Type::LongTy; StoreClass = cLong; break;
Chris Lattner3e130a22003-01-13 00:32:26 +00001980 default: assert(0 && "Unknown store class!");
1981 }
1982
1983 // Spill the integer to memory and reload it from there...
1984 int FrameIdx =
1985 F->getFrameInfo()->CreateStackObject(StoreTy, TM.getTargetData());
1986
1987 static const unsigned Op1[] =
1988 { 0, X86::FISTr16, X86::FISTr32, 0, X86::FISTPr64 };
Chris Lattner548f61d2003-04-23 17:22:12 +00001989 addFrameReference(BMI(BB, IP, Op1[StoreClass], 5), FrameIdx).addReg(SrcReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00001990
1991 if (DestClass == cLong) {
Chris Lattner548f61d2003-04-23 17:22:12 +00001992 addFrameReference(BMI(BB, IP, X86::MOVmr32, 4, DestReg), FrameIdx);
1993 addFrameReference(BMI(BB, IP, X86::MOVmr32, 4, DestReg+1), FrameIdx, 4);
Chris Lattner3e130a22003-01-13 00:32:26 +00001994 } else {
1995 static const unsigned Op2[] = { X86::MOVmr8, X86::MOVmr16, X86::MOVmr32 };
Chris Lattner548f61d2003-04-23 17:22:12 +00001996 addFrameReference(BMI(BB, IP, Op2[DestClass], 4, DestReg), FrameIdx);
Chris Lattner3e130a22003-01-13 00:32:26 +00001997 }
1998
1999 // Reload the original control word now...
Chris Lattner548f61d2003-04-23 17:22:12 +00002000 addFrameReference(BMI(BB, IP, X86::FLDCWm16, 4), CWFrameIdx);
Chris Lattner3e130a22003-01-13 00:32:26 +00002001 return;
2002 }
2003
Brian Gaeked474e9c2002-12-06 10:49:33 +00002004 // Anything we haven't handled already, we can't (yet) handle at all.
Chris Lattnerc53544a2003-05-12 20:16:58 +00002005 assert(0 && "Unhandled cast instruction!");
Chris Lattner548f61d2003-04-23 17:22:12 +00002006 abort();
Brian Gaekefa8d5712002-11-22 11:07:01 +00002007}
Brian Gaekea1719c92002-10-31 23:03:59 +00002008
Chris Lattner73815062003-10-18 05:56:40 +00002009/// visitVANextInst - Implement the va_next instruction...
Chris Lattnereca195e2003-05-08 19:44:13 +00002010///
Chris Lattner73815062003-10-18 05:56:40 +00002011void ISel::visitVANextInst(VANextInst &I) {
2012 unsigned VAList = getReg(I.getOperand(0));
Chris Lattnereca195e2003-05-08 19:44:13 +00002013 unsigned DestReg = getReg(I);
2014
Chris Lattnereca195e2003-05-08 19:44:13 +00002015 unsigned Size;
Chris Lattner73815062003-10-18 05:56:40 +00002016 switch (I.getArgType()->getPrimitiveID()) {
Chris Lattnereca195e2003-05-08 19:44:13 +00002017 default:
2018 std::cerr << I;
Chris Lattner73815062003-10-18 05:56:40 +00002019 assert(0 && "Error: bad type for va_next instruction!");
Chris Lattnereca195e2003-05-08 19:44:13 +00002020 return;
2021 case Type::PointerTyID:
2022 case Type::UIntTyID:
2023 case Type::IntTyID:
2024 Size = 4;
Chris Lattnereca195e2003-05-08 19:44:13 +00002025 break;
2026 case Type::ULongTyID:
2027 case Type::LongTyID:
Chris Lattnereca195e2003-05-08 19:44:13 +00002028 case Type::DoubleTyID:
2029 Size = 8;
Chris Lattnereca195e2003-05-08 19:44:13 +00002030 break;
2031 }
2032
2033 // Increment the VAList pointer...
Chris Lattner73815062003-10-18 05:56:40 +00002034 BuildMI(BB, X86::ADDri32, 2, DestReg).addReg(VAList).addZImm(Size);
2035}
Chris Lattnereca195e2003-05-08 19:44:13 +00002036
Chris Lattner73815062003-10-18 05:56:40 +00002037void ISel::visitVAArgInst(VAArgInst &I) {
2038 unsigned VAList = getReg(I.getOperand(0));
2039 unsigned DestReg = getReg(I);
2040
2041 switch (I.getType()->getPrimitiveID()) {
2042 default:
2043 std::cerr << I;
2044 assert(0 && "Error: bad type for va_next instruction!");
2045 return;
2046 case Type::PointerTyID:
2047 case Type::UIntTyID:
2048 case Type::IntTyID:
2049 addDirectMem(BuildMI(BB, X86::MOVmr32, 4, DestReg), VAList);
2050 break;
2051 case Type::ULongTyID:
2052 case Type::LongTyID:
2053 addDirectMem(BuildMI(BB, X86::MOVmr32, 4, DestReg), VAList);
2054 addRegOffset(BuildMI(BB, X86::MOVmr32, 4, DestReg+1), VAList, 4);
2055 break;
2056 case Type::DoubleTyID:
2057 addDirectMem(BuildMI(BB, X86::FLDr64, 4, DestReg), VAList);
2058 break;
2059 }
Chris Lattnereca195e2003-05-08 19:44:13 +00002060}
2061
2062
Chris Lattner3e130a22003-01-13 00:32:26 +00002063void ISel::visitGetElementPtrInst(GetElementPtrInst &I) {
2064 unsigned outputReg = getReg(I);
Chris Lattnerf08ad9f2002-12-13 10:50:40 +00002065 MachineBasicBlock::iterator MI = BB->end();
2066 emitGEPOperation(BB, MI, I.getOperand(0),
Brian Gaeke68b1edc2002-12-16 04:23:29 +00002067 I.op_begin()+1, I.op_end(), outputReg);
Chris Lattnerc0812d82002-12-13 06:56:29 +00002068}
2069
Brian Gaeke71794c02002-12-13 11:22:48 +00002070void ISel::emitGEPOperation(MachineBasicBlock *MBB,
Chris Lattnerf08ad9f2002-12-13 10:50:40 +00002071 MachineBasicBlock::iterator &IP,
Chris Lattner333b2fa2002-12-13 10:09:43 +00002072 Value *Src, User::op_iterator IdxBegin,
Chris Lattnerc0812d82002-12-13 06:56:29 +00002073 User::op_iterator IdxEnd, unsigned TargetReg) {
2074 const TargetData &TD = TM.getTargetData();
2075 const Type *Ty = Src->getType();
Chris Lattner3e130a22003-01-13 00:32:26 +00002076 unsigned BaseReg = getReg(Src, MBB, IP);
Chris Lattnerc0812d82002-12-13 06:56:29 +00002077
Brian Gaeke20244b72002-12-12 15:33:40 +00002078 // GEPs have zero or more indices; we must perform a struct access
2079 // or array access for each one.
Chris Lattnerc0812d82002-12-13 06:56:29 +00002080 for (GetElementPtrInst::op_iterator oi = IdxBegin,
2081 oe = IdxEnd; oi != oe; ++oi) {
Brian Gaeke20244b72002-12-12 15:33:40 +00002082 Value *idx = *oi;
Chris Lattner3e130a22003-01-13 00:32:26 +00002083 unsigned NextReg = BaseReg;
Chris Lattner065faeb2002-12-28 20:24:02 +00002084 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
Brian Gaeke20244b72002-12-12 15:33:40 +00002085 // It's a struct access. idx is the index into the structure,
2086 // which names the field. This index must have ubyte type.
Chris Lattner065faeb2002-12-28 20:24:02 +00002087 const ConstantUInt *CUI = cast<ConstantUInt>(idx);
2088 assert(CUI->getType() == Type::UByteTy
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002089 && "Funny-looking structure index in GEP");
Brian Gaeke20244b72002-12-12 15:33:40 +00002090 // Use the TargetData structure to pick out what the layout of
2091 // the structure is in memory. Since the structure index must
2092 // be constant, we can get its value and use it to find the
2093 // right byte offset from the StructLayout class's list of
2094 // structure member offsets.
Chris Lattnere8f0d922002-12-24 00:03:11 +00002095 unsigned idxValue = CUI->getValue();
Chris Lattner3e130a22003-01-13 00:32:26 +00002096 unsigned FieldOff = TD.getStructLayout(StTy)->MemberOffsets[idxValue];
2097 if (FieldOff) {
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002098 NextReg = makeAnotherReg(Type::UIntTy);
2099 // Emit an ADD to add FieldOff to the basePtr.
2100 BMI(MBB, IP, X86::ADDri32, 2,NextReg).addReg(BaseReg).addZImm(FieldOff);
Chris Lattner3e130a22003-01-13 00:32:26 +00002101 }
Brian Gaeke20244b72002-12-12 15:33:40 +00002102 // The next type is the member of the structure selected by the
2103 // index.
Chris Lattnerd21cd802004-02-09 04:37:31 +00002104 Ty = StTy->getElementType(idxValue);
Chris Lattner065faeb2002-12-28 20:24:02 +00002105 } else if (const SequentialType *SqTy = cast<SequentialType>(Ty)) {
Brian Gaeke20244b72002-12-12 15:33:40 +00002106 // It's an array or pointer access: [ArraySize x ElementType].
Chris Lattner8a307e82002-12-16 19:32:50 +00002107
Brian Gaeke20244b72002-12-12 15:33:40 +00002108 // idx is the index into the array. Unlike with structure
2109 // indices, we may not know its actual value at code-generation
2110 // time.
Chris Lattner8a307e82002-12-16 19:32:50 +00002111 assert(idx->getType() == Type::LongTy && "Bad GEP array index!");
2112
Chris Lattnerf5854472003-06-21 16:01:24 +00002113 // Most GEP instructions use a [cast (int/uint) to LongTy] as their
2114 // operand on X86. Handle this case directly now...
2115 if (CastInst *CI = dyn_cast<CastInst>(idx))
2116 if (CI->getOperand(0)->getType() == Type::IntTy ||
2117 CI->getOperand(0)->getType() == Type::UIntTy)
2118 idx = CI->getOperand(0);
2119
Chris Lattner3e130a22003-01-13 00:32:26 +00002120 // We want to add BaseReg to(idxReg * sizeof ElementType). First, we
Chris Lattner8a307e82002-12-16 19:32:50 +00002121 // must find the size of the pointed-to type (Not coincidentally, the next
2122 // type is the type of the elements in the array).
2123 Ty = SqTy->getElementType();
2124 unsigned elementSize = TD.getTypeSize(Ty);
2125
2126 // If idxReg is a constant, we don't need to perform the multiply!
2127 if (ConstantSInt *CSI = dyn_cast<ConstantSInt>(idx)) {
Chris Lattner3e130a22003-01-13 00:32:26 +00002128 if (!CSI->isNullValue()) {
Chris Lattner8a307e82002-12-16 19:32:50 +00002129 unsigned Offset = elementSize*CSI->getValue();
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002130 NextReg = makeAnotherReg(Type::UIntTy);
Chris Lattner3e130a22003-01-13 00:32:26 +00002131 BMI(MBB, IP, X86::ADDri32, 2,NextReg).addReg(BaseReg).addZImm(Offset);
Chris Lattner8a307e82002-12-16 19:32:50 +00002132 }
2133 } else if (elementSize == 1) {
2134 // If the element size is 1, we don't have to multiply, just add
2135 unsigned idxReg = getReg(idx, MBB, IP);
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002136 NextReg = makeAnotherReg(Type::UIntTy);
Chris Lattner3e130a22003-01-13 00:32:26 +00002137 BMI(MBB, IP, X86::ADDrr32, 2, NextReg).addReg(BaseReg).addReg(idxReg);
Chris Lattner8a307e82002-12-16 19:32:50 +00002138 } else {
2139 unsigned idxReg = getReg(idx, MBB, IP);
2140 unsigned OffsetReg = makeAnotherReg(Type::UIntTy);
Chris Lattnerb2acc512003-10-19 21:09:10 +00002141
2142 doMultiplyConst(MBB, IP, OffsetReg, Type::IntTy, idxReg, elementSize);
2143
Chris Lattner8a307e82002-12-16 19:32:50 +00002144 // Emit an ADD to add OffsetReg to the basePtr.
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002145 NextReg = makeAnotherReg(Type::UIntTy);
Chris Lattner3e130a22003-01-13 00:32:26 +00002146 BMI(MBB, IP, X86::ADDrr32, 2,NextReg).addReg(BaseReg).addReg(OffsetReg);
Chris Lattner8a307e82002-12-16 19:32:50 +00002147 }
Brian Gaeke20244b72002-12-12 15:33:40 +00002148 }
2149 // Now that we are here, further indices refer to subtypes of this
Chris Lattner3e130a22003-01-13 00:32:26 +00002150 // one, so we don't need to worry about BaseReg itself, anymore.
2151 BaseReg = NextReg;
Brian Gaeke20244b72002-12-12 15:33:40 +00002152 }
2153 // After we have processed all the indices, the result is left in
Chris Lattner3e130a22003-01-13 00:32:26 +00002154 // BaseReg. Move it to the register where we were expected to
Brian Gaeke20244b72002-12-12 15:33:40 +00002155 // put the answer. A 32-bit move should do it, because we are in
2156 // ILP32 land.
Chris Lattner3e130a22003-01-13 00:32:26 +00002157 BMI(MBB, IP, X86::MOVrr32, 1, TargetReg).addReg(BaseReg);
Brian Gaeke20244b72002-12-12 15:33:40 +00002158}
2159
2160
Chris Lattner065faeb2002-12-28 20:24:02 +00002161/// visitAllocaInst - If this is a fixed size alloca, allocate space from the
2162/// frame manager, otherwise do it the hard way.
2163///
2164void ISel::visitAllocaInst(AllocaInst &I) {
Brian Gaekee48ec012002-12-13 06:46:31 +00002165 // Find the data size of the alloca inst's getAllocatedType.
Chris Lattner065faeb2002-12-28 20:24:02 +00002166 const Type *Ty = I.getAllocatedType();
2167 unsigned TySize = TM.getTargetData().getTypeSize(Ty);
2168
2169 // If this is a fixed size alloca in the entry block for the function,
2170 // statically stack allocate the space.
2171 //
2172 if (ConstantUInt *CUI = dyn_cast<ConstantUInt>(I.getArraySize())) {
2173 if (I.getParent() == I.getParent()->getParent()->begin()) {
2174 TySize *= CUI->getValue(); // Get total allocated size...
2175 unsigned Alignment = TM.getTargetData().getTypeAlignment(Ty);
2176
2177 // Create a new stack object using the frame manager...
2178 int FrameIdx = F->getFrameInfo()->CreateStackObject(TySize, Alignment);
2179 addFrameReference(BuildMI(BB, X86::LEAr32, 5, getReg(I)), FrameIdx);
2180 return;
2181 }
2182 }
2183
2184 // Create a register to hold the temporary result of multiplying the type size
2185 // constant by the variable amount.
2186 unsigned TotalSizeReg = makeAnotherReg(Type::UIntTy);
2187 unsigned SrcReg1 = getReg(I.getArraySize());
Chris Lattner065faeb2002-12-28 20:24:02 +00002188
2189 // TotalSizeReg = mul <numelements>, <TypeSize>
2190 MachineBasicBlock::iterator MBBI = BB->end();
Chris Lattnerb2acc512003-10-19 21:09:10 +00002191 doMultiplyConst(BB, MBBI, TotalSizeReg, Type::UIntTy, SrcReg1, TySize);
Chris Lattner065faeb2002-12-28 20:24:02 +00002192
2193 // AddedSize = add <TotalSizeReg>, 15
2194 unsigned AddedSizeReg = makeAnotherReg(Type::UIntTy);
2195 BuildMI(BB, X86::ADDri32, 2, AddedSizeReg).addReg(TotalSizeReg).addZImm(15);
2196
2197 // AlignedSize = and <AddedSize>, ~15
2198 unsigned AlignedSize = makeAnotherReg(Type::UIntTy);
2199 BuildMI(BB, X86::ANDri32, 2, AlignedSize).addReg(AddedSizeReg).addZImm(~15);
2200
Brian Gaekee48ec012002-12-13 06:46:31 +00002201 // Subtract size from stack pointer, thereby allocating some space.
Chris Lattner3e130a22003-01-13 00:32:26 +00002202 BuildMI(BB, X86::SUBrr32, 2, X86::ESP).addReg(X86::ESP).addReg(AlignedSize);
Chris Lattner065faeb2002-12-28 20:24:02 +00002203
Brian Gaekee48ec012002-12-13 06:46:31 +00002204 // Put a pointer to the space into the result register, by copying
2205 // the stack pointer.
Chris Lattner065faeb2002-12-28 20:24:02 +00002206 BuildMI(BB, X86::MOVrr32, 1, getReg(I)).addReg(X86::ESP);
2207
Misha Brukman48196b32003-05-03 02:18:17 +00002208 // Inform the Frame Information that we have just allocated a variable-sized
Chris Lattner065faeb2002-12-28 20:24:02 +00002209 // object.
2210 F->getFrameInfo()->CreateVariableSizedObject();
Brian Gaeke20244b72002-12-12 15:33:40 +00002211}
Chris Lattner3e130a22003-01-13 00:32:26 +00002212
2213/// visitMallocInst - Malloc instructions are code generated into direct calls
2214/// to the library malloc.
2215///
2216void ISel::visitMallocInst(MallocInst &I) {
2217 unsigned AllocSize = TM.getTargetData().getTypeSize(I.getAllocatedType());
2218 unsigned Arg;
2219
2220 if (ConstantUInt *C = dyn_cast<ConstantUInt>(I.getOperand(0))) {
2221 Arg = getReg(ConstantUInt::get(Type::UIntTy, C->getValue() * AllocSize));
2222 } else {
2223 Arg = makeAnotherReg(Type::UIntTy);
Chris Lattnerb2acc512003-10-19 21:09:10 +00002224 unsigned Op0Reg = getReg(I.getOperand(0));
Chris Lattner3e130a22003-01-13 00:32:26 +00002225 MachineBasicBlock::iterator MBBI = BB->end();
Chris Lattnerb2acc512003-10-19 21:09:10 +00002226 doMultiplyConst(BB, MBBI, Arg, Type::UIntTy, Op0Reg, AllocSize);
Chris Lattner3e130a22003-01-13 00:32:26 +00002227 }
2228
2229 std::vector<ValueRecord> Args;
2230 Args.push_back(ValueRecord(Arg, Type::UIntTy));
2231 MachineInstr *TheCall = BuildMI(X86::CALLpcrel32,
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002232 1).addExternalSymbol("malloc", true);
Chris Lattner3e130a22003-01-13 00:32:26 +00002233 doCall(ValueRecord(getReg(I), I.getType()), TheCall, Args);
2234}
2235
2236
2237/// visitFreeInst - Free instructions are code gen'd to call the free libc
2238/// function.
2239///
2240void ISel::visitFreeInst(FreeInst &I) {
2241 std::vector<ValueRecord> Args;
Chris Lattner5e2cb8b2003-08-04 02:12:48 +00002242 Args.push_back(ValueRecord(I.getOperand(0)));
Chris Lattner3e130a22003-01-13 00:32:26 +00002243 MachineInstr *TheCall = BuildMI(X86::CALLpcrel32,
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002244 1).addExternalSymbol("free", true);
Chris Lattner3e130a22003-01-13 00:32:26 +00002245 doCall(ValueRecord(0, Type::VoidTy), TheCall, Args);
2246}
2247
Chris Lattnerd281de22003-07-26 23:49:58 +00002248/// createX86SimpleInstructionSelector - This pass converts an LLVM function
Chris Lattnerb4f68ed2002-10-29 22:37:54 +00002249/// into a machine code representation is a very simple peep-hole fashion. The
Chris Lattner72614082002-10-25 22:55:53 +00002250/// generated code sucks but the implementation is nice and simple.
2251///
Chris Lattnerf70e0c22003-12-28 21:23:38 +00002252FunctionPass *llvm::createX86SimpleInstructionSelector(TargetMachine &TM) {
2253 return new ISel(TM);
Chris Lattner72614082002-10-25 22:55:53 +00002254}