blob: c58b8d778cab3d1963cea1cba7805262cb93a33e [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
Jakob Stoklund Olesen4281e202012-01-07 07:39:47 +000018#define DEBUG_TYPE "regalloc"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Chris Lattner015959e2004-05-01 21:24:39 +000020#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000021#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000022#include "llvm/CodeGen/LiveVariables.h"
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000023#include "llvm/CodeGen/MachineDominators.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000024#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000026#include "llvm/CodeGen/Passes.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000027#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000028#include "llvm/Target/TargetInstrInfo.h"
29#include "llvm/Target/TargetMachine.h"
Jakob Stoklund Olesen3dfa38a2012-07-27 20:58:46 +000030#include "llvm/Support/CommandLine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000031#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000032#include "llvm/Support/ErrorHandling.h"
33#include "llvm/Support/raw_ostream.h"
Andrew Trickd35576b2012-02-13 20:44:42 +000034#include "llvm/ADT/DenseSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000035#include "llvm/ADT/STLExtras.h"
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000036#include "LiveRangeCalc.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000037#include <algorithm>
Lang Hamesf41538d2009-06-02 16:53:25 +000038#include <limits>
Jeff Cohen97af7512006-12-02 02:22:01 +000039#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000040using namespace llvm;
41
Jakob Stoklund Olesen3dfa38a2012-07-27 20:58:46 +000042// Switch to the new experimental algorithm for computing live intervals.
43static cl::opt<bool>
44NewLiveIntervals("new-live-intervals", cl::Hidden,
45 cl::desc("Use new algorithm forcomputing live intervals"));
46
Devang Patel19974732007-05-03 01:11:54 +000047char LiveIntervals::ID = 0;
Owen Anderson2ab36d32010-10-12 19:48:12 +000048INITIALIZE_PASS_BEGIN(LiveIntervals, "liveintervals",
49 "Live Interval Analysis", false, false)
Andrew Trick8dd26252012-02-10 04:10:36 +000050INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
Owen Anderson2ab36d32010-10-12 19:48:12 +000051INITIALIZE_PASS_DEPENDENCY(LiveVariables)
Andrew Trick8dd26252012-02-10 04:10:36 +000052INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
Owen Anderson2ab36d32010-10-12 19:48:12 +000053INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
Owen Anderson2ab36d32010-10-12 19:48:12 +000054INITIALIZE_PASS_END(LiveIntervals, "liveintervals",
Owen Andersonce665bd2010-10-07 22:25:06 +000055 "Live Interval Analysis", false, false)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000056
Chris Lattnerf7da2c72006-08-24 22:43:55 +000057void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000058 AU.setPreservesCFG();
Dan Gohman6d69ba82008-07-25 00:02:30 +000059 AU.addRequired<AliasAnalysis>();
60 AU.addPreserved<AliasAnalysis>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000061 AU.addRequired<LiveVariables>();
Evan Cheng148341c2010-08-17 21:00:37 +000062 AU.addPreserved<LiveVariables>();
Andrew Trickd35576b2012-02-13 20:44:42 +000063 AU.addPreservedID(MachineLoopInfoID);
Jakob Stoklund Olesenc4118452012-06-20 23:31:34 +000064 AU.addRequiredTransitiveID(MachineDominatorsID);
Bill Wendling67d65bb2008-01-04 20:54:55 +000065 AU.addPreservedID(MachineDominatorsID);
Lang Hames233a60e2009-11-03 23:52:08 +000066 AU.addPreserved<SlotIndexes>();
67 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000068 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000069}
70
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000071LiveIntervals::LiveIntervals() : MachineFunctionPass(ID),
72 DomTree(0), LRCalc(0) {
73 initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
74}
75
76LiveIntervals::~LiveIntervals() {
77 delete LRCalc;
78}
79
Chris Lattnerf7da2c72006-08-24 22:43:55 +000080void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000081 // Free the live intervals themselves.
Jakob Stoklund Olesen7fa67842012-06-22 20:37:52 +000082 for (unsigned i = 0, e = VirtRegIntervals.size(); i != e; ++i)
83 delete VirtRegIntervals[TargetRegisterInfo::index2VirtReg(i)];
84 VirtRegIntervals.clear();
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +000085 RegMaskSlots.clear();
86 RegMaskBits.clear();
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +000087 RegMaskBlocks.clear();
Lang Hamesffd13262009-07-09 03:57:02 +000088
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000089 for (unsigned i = 0, e = RegUnitIntervals.size(); i != e; ++i)
90 delete RegUnitIntervals[i];
91 RegUnitIntervals.clear();
92
Benjamin Kramerce9a20b2010-06-26 11:30:59 +000093 // Release VNInfo memory regions, VNInfo objects don't need to be dtor'd.
94 VNInfoAllocator.Reset();
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000095}
96
Owen Anderson80b3ce62008-05-28 20:54:50 +000097/// runOnMachineFunction - Register allocate the whole function
98///
99bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000100 MF = &fn;
101 MRI = &MF->getRegInfo();
102 TM = &fn.getTarget();
103 TRI = TM->getRegisterInfo();
104 TII = TM->getInstrInfo();
105 AA = &getAnalysis<AliasAnalysis>();
106 LV = &getAnalysis<LiveVariables>();
107 Indexes = &getAnalysis<SlotIndexes>();
Jakob Stoklund Olesenc4118452012-06-20 23:31:34 +0000108 DomTree = &getAnalysis<MachineDominatorTree>();
109 if (!LRCalc)
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000110 LRCalc = new LiveRangeCalc();
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000111 AllocatableRegs = TRI->getAllocatableSet(fn);
112 ReservedRegs = TRI->getReservedRegs(fn);
Owen Anderson80b3ce62008-05-28 20:54:50 +0000113
Jakob Stoklund Olesen3dfa38a2012-07-27 20:58:46 +0000114 // Allocate space for all virtual registers.
115 VirtRegIntervals.resize(MRI->getNumVirtRegs());
116
117 if (NewLiveIntervals) {
118 // This is the new way of computing live intervals.
119 // It is independent of LiveVariables, and it can run at any time.
120 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
121 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
122 if (MRI->reg_nodbg_empty(Reg))
123 continue;
124 LiveInterval *LI = createInterval(Reg);
125 VirtRegIntervals[Reg] = LI;
126 computeVirtRegInterval(LI);
127 }
128 } else {
129 // This is the old way of computing live intervals.
130 // It depends on LiveVariables.
131 computeIntervals();
132 }
Jakob Stoklund Olesenc4118452012-06-20 23:31:34 +0000133 computeLiveInRegUnits();
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000134
Chris Lattner70ca3582004-09-30 15:59:17 +0000135 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000136 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000137}
138
Chris Lattner70ca3582004-09-30 15:59:17 +0000139/// print - Implement the dump method.
Chris Lattner45cfe542009-08-23 06:03:38 +0000140void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000141 OS << "********** INTERVALS **********\n";
Jakob Stoklund Olesenf658af52012-02-14 23:46:21 +0000142
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000143 // Dump the regunits.
144 for (unsigned i = 0, e = RegUnitIntervals.size(); i != e; ++i)
145 if (LiveInterval *LI = RegUnitIntervals[i])
146 OS << PrintRegUnit(i, TRI) << " = " << *LI << '\n';
147
Jakob Stoklund Olesenf658af52012-02-14 23:46:21 +0000148 // Dump the virtregs.
Jakob Stoklund Olesen7fa67842012-06-22 20:37:52 +0000149 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
150 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
151 if (hasInterval(Reg))
152 OS << PrintReg(Reg) << " = " << getInterval(Reg) << '\n';
153 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000154
Evan Cheng752195e2009-09-14 21:33:42 +0000155 printInstrs(OS);
156}
157
158void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000159 OS << "********** MACHINEINSTRS **********\n";
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000160 MF->print(OS, Indexes);
Chris Lattner70ca3582004-09-30 15:59:17 +0000161}
162
Evan Cheng752195e2009-09-14 21:33:42 +0000163void LiveIntervals::dumpInstrs() const {
David Greene8a342292010-01-04 22:49:02 +0000164 printInstrs(dbgs());
Evan Cheng752195e2009-09-14 21:33:42 +0000165}
166
Evan Chengafff40a2010-05-04 20:26:52 +0000167static
Evan Cheng37499432010-05-05 18:27:40 +0000168bool MultipleDefsBySameMI(const MachineInstr &MI, unsigned MOIdx) {
Evan Chengafff40a2010-05-04 20:26:52 +0000169 unsigned Reg = MI.getOperand(MOIdx).getReg();
170 for (unsigned i = MOIdx+1, e = MI.getNumOperands(); i < e; ++i) {
171 const MachineOperand &MO = MI.getOperand(i);
172 if (!MO.isReg())
173 continue;
174 if (MO.getReg() == Reg && MO.isDef()) {
175 assert(MI.getOperand(MOIdx).getSubReg() != MO.getSubReg() &&
176 MI.getOperand(MOIdx).getSubReg() &&
Jakob Stoklund Olesened2185e2010-07-06 23:26:25 +0000177 (MO.getSubReg() || MO.isImplicit()));
Evan Chengafff40a2010-05-04 20:26:52 +0000178 return true;
179 }
180 }
181 return false;
182}
183
Evan Cheng37499432010-05-05 18:27:40 +0000184/// isPartialRedef - Return true if the specified def at the specific index is
185/// partially re-defining the specified live interval. A common case of this is
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000186/// a definition of the sub-register.
Evan Cheng37499432010-05-05 18:27:40 +0000187bool LiveIntervals::isPartialRedef(SlotIndex MIIdx, MachineOperand &MO,
188 LiveInterval &interval) {
189 if (!MO.getSubReg() || MO.isEarlyClobber())
190 return false;
191
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000192 SlotIndex RedefIndex = MIIdx.getRegSlot();
Evan Cheng37499432010-05-05 18:27:40 +0000193 const LiveRange *OldLR =
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000194 interval.getLiveRangeContaining(RedefIndex.getRegSlot(true));
Lang Hames6e2968c2010-09-25 12:04:16 +0000195 MachineInstr *DefMI = getInstructionFromIndex(OldLR->valno->def);
196 if (DefMI != 0) {
Evan Cheng37499432010-05-05 18:27:40 +0000197 return DefMI->findRegisterDefOperandIdx(interval.reg) != -1;
198 }
199 return false;
200}
201
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000202void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000203 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000204 SlotIndex MIIdx,
Lang Hames86511252009-09-04 20:41:11 +0000205 MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000206 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000207 LiveInterval &interval) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000208 DEBUG(dbgs() << "\t\tregister: " << PrintReg(interval.reg, TRI));
Evan Cheng419852c2008-04-03 16:39:43 +0000209
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000210 // Virtual registers may be defined multiple times (due to phi
211 // elimination and 2-addr elimination). Much of what we do only has to be
212 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000213 // time we see a vreg.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000214 LiveVariables::VarInfo& vi = LV->getVarInfo(interval.reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000215 if (interval.empty()) {
216 // Get the Idx of the defining instructions.
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000217 SlotIndex defIndex = MIIdx.getRegSlot(MO.isEarlyClobber());
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000218
Jakob Stoklund Olesen92b7df02012-03-04 19:19:10 +0000219 // Make sure the first definition is not a partial redefinition.
220 assert(!MO.readsReg() && "First def cannot also read virtual register "
221 "missing <undef> flag?");
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000222
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000223 VNInfo *ValNo = interval.getNextValue(defIndex, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000224 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000225
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000226 // Loop over all of the blocks that the vreg is defined in. There are
227 // two cases we have to handle here. The most common case is a vreg
228 // whose lifetime is contained within a basic block. In this case there
229 // will be a single kill, in MBB, which comes after the definition.
230 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
231 // FIXME: what about dead vars?
Lang Hames233a60e2009-11-03 23:52:08 +0000232 SlotIndex killIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000233 if (vi.Kills[0] != mi)
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000234 killIdx = getInstructionIndex(vi.Kills[0]).getRegSlot();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000235 else
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000236 killIdx = defIndex.getDeadSlot();
Chris Lattner6097d132004-07-19 02:15:56 +0000237
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000238 // If the kill happens after the definition, we have an intra-block
239 // live range.
240 if (killIdx > defIndex) {
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000241 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000242 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000243 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000244 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000245 DEBUG(dbgs() << " +" << LR << "\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000246 return;
247 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000248 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000249
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000250 // The other case we handle is when a virtual register lives to the end
251 // of the defining block, potentially live across some blocks, then is
252 // live into some number of blocks, but gets killed. Start by adding a
253 // range that goes from this definition to the end of the defining block.
Lang Hames74ab5ee2009-12-22 00:11:50 +0000254 LiveRange NewLR(defIndex, getMBBEndIdx(mbb), ValNo);
David Greene8a342292010-01-04 22:49:02 +0000255 DEBUG(dbgs() << " +" << NewLR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000256 interval.addRange(NewLR);
257
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000258 bool PHIJoin = LV->isPHIJoin(interval.reg);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000259
260 if (PHIJoin) {
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +0000261 // A phi join register is killed at the end of the MBB and revived as a
262 // new valno in the killing blocks.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000263 assert(vi.AliveBlocks.empty() && "Phi join can't pass through blocks");
264 DEBUG(dbgs() << " phi-join");
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000265 ValNo->setHasPHIKill(true);
266 } else {
267 // Iterate over all of the blocks that the variable is completely
268 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
269 // live interval.
270 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
271 E = vi.AliveBlocks.end(); I != E; ++I) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000272 MachineBasicBlock *aliveBlock = MF->getBlockNumbered(*I);
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +0000273 LiveRange LR(getMBBStartIdx(aliveBlock), getMBBEndIdx(aliveBlock),
274 ValNo);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000275 interval.addRange(LR);
276 DEBUG(dbgs() << " +" << LR);
277 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000278 }
279
280 // Finally, this virtual register is live from the start of any killing
281 // block to the 'use' slot of the killing instruction.
282 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
283 MachineInstr *Kill = vi.Kills[i];
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000284 SlotIndex Start = getMBBStartIdx(Kill->getParent());
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000285 SlotIndex killIdx = getInstructionIndex(Kill).getRegSlot();
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000286
287 // Create interval with one of a NEW value number. Note that this value
288 // number isn't actually defined by an instruction, weird huh? :)
289 if (PHIJoin) {
Lang Hames6e2968c2010-09-25 12:04:16 +0000290 assert(getInstructionFromIndex(Start) == 0 &&
291 "PHI def index points at actual instruction.");
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000292 ValNo = interval.getNextValue(Start, VNInfoAllocator);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000293 }
294 LiveRange LR(Start, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000295 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000296 DEBUG(dbgs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000297 }
298
299 } else {
Evan Cheng37499432010-05-05 18:27:40 +0000300 if (MultipleDefsBySameMI(*mi, MOIdx))
Nick Lewycky761fd4c2010-05-20 03:30:09 +0000301 // Multiple defs of the same virtual register by the same instruction.
302 // e.g. %reg1031:5<def>, %reg1031:6<def> = VLD1q16 %reg1024<kill>, ...
Evan Chengafff40a2010-05-04 20:26:52 +0000303 // This is likely due to elimination of REG_SEQUENCE instructions. Return
304 // here since there is nothing to do.
305 return;
306
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000307 // If this is the second time we see a virtual register definition, it
308 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000309 // the result of two address elimination, then the vreg is one of the
310 // def-and-use register operand.
Evan Cheng37499432010-05-05 18:27:40 +0000311
312 // It may also be partial redef like this:
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000313 // 80 %reg1041:6<def> = VSHRNv4i16 %reg1034<kill>, 12, pred:14, pred:%reg0
314 // 120 %reg1041:5<def> = VSHRNv4i16 %reg1039<kill>, 12, pred:14, pred:%reg0
Evan Cheng37499432010-05-05 18:27:40 +0000315 bool PartReDef = isPartialRedef(MIIdx, MO, interval);
316 if (PartReDef || mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000317 // If this is a two-address definition, then we have already processed
318 // the live range. The only problem is that we didn't realize there
319 // are actually two values in the live interval. Because of this we
320 // need to take the LiveRegion that defines this register and split it
321 // into two values.
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000322 SlotIndex RedefIndex = MIIdx.getRegSlot(MO.isEarlyClobber());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000323
Lang Hames35f291d2009-09-12 03:34:03 +0000324 const LiveRange *OldLR =
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000325 interval.getLiveRangeContaining(RedefIndex.getRegSlot(true));
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000326 VNInfo *OldValNo = OldLR->valno;
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000327 SlotIndex DefIndex = OldValNo->def.getRegSlot();
Evan Cheng4f8ff162007-08-11 00:59:19 +0000328
Jakob Stoklund Olesenc66d0f22010-06-16 21:29:40 +0000329 // Delete the previous value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000330 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000331 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000332
Chris Lattner91725b72006-08-31 05:54:43 +0000333 // The new value number (#1) is defined by the instruction we claimed
334 // defined value #0.
Lang Hames6e2968c2010-09-25 12:04:16 +0000335 VNInfo *ValNo = interval.createValueCopy(OldValNo, VNInfoAllocator);
Lang Hames857c4e02009-06-17 21:01:20 +0000336
Chris Lattner91725b72006-08-31 05:54:43 +0000337 // Value#0 is now defined by the 2-addr instruction.
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000338 OldValNo->def = RedefIndex;
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000339
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000340 // Add the new live interval which replaces the range for the input copy.
341 LiveRange LR(DefIndex, RedefIndex, ValNo);
David Greene8a342292010-01-04 22:49:02 +0000342 DEBUG(dbgs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000343 interval.addRange(LR);
344
345 // If this redefinition is dead, we need to add a dummy unit live
346 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000347 if (MO.isDead())
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000348 interval.addRange(LiveRange(RedefIndex, RedefIndex.getDeadSlot(),
Lang Hames233a60e2009-11-03 23:52:08 +0000349 OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000350
Jakob Stoklund Olesenb77ec7d2012-06-05 22:51:54 +0000351 DEBUG(dbgs() << " RESULT: " << interval);
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000352 } else if (LV->isPHIJoin(interval.reg)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000353 // In the case of PHI elimination, each variable definition is only
354 // live until the end of the block. We've already taken care of the
355 // rest of the live range.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000356
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000357 SlotIndex defIndex = MIIdx.getRegSlot();
Evan Chengfb112882009-03-23 08:01:15 +0000358 if (MO.isEarlyClobber())
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000359 defIndex = MIIdx.getRegSlot(true);
Evan Cheng752195e2009-09-14 21:33:42 +0000360
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000361 VNInfo *ValNo = interval.getNextValue(defIndex, VNInfoAllocator);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000362
Lang Hames74ab5ee2009-12-22 00:11:50 +0000363 SlotIndex killIndex = getMBBEndIdx(mbb);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000364 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000365 interval.addRange(LR);
Lang Hames857c4e02009-06-17 21:01:20 +0000366 ValNo->setHasPHIKill(true);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000367 DEBUG(dbgs() << " phi-join +" << LR);
Evan Cheng37499432010-05-05 18:27:40 +0000368 } else {
369 llvm_unreachable("Multiply defined register");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000370 }
371 }
372
David Greene8a342292010-01-04 22:49:02 +0000373 DEBUG(dbgs() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000374}
375
Chris Lattnerf35fef72004-07-23 21:24:19 +0000376void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
377 MachineBasicBlock::iterator MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000378 SlotIndex MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000379 MachineOperand& MO,
380 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000381 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000382 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000383 getOrCreateInterval(MO.getReg()));
Evan Chengb371f452007-02-19 21:49:54 +0000384}
385
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000386/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000387/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000388/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000389/// which a variable is live
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000390void LiveIntervals::computeIntervals() {
David Greene8a342292010-01-04 22:49:02 +0000391 DEBUG(dbgs() << "********** COMPUTING LIVE INTERVALS **********\n"
Bill Wendling8e6179f2009-08-22 20:18:03 +0000392 << "********** Function: "
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000393 << ((Value*)MF->getFunction())->getName() << '\n');
Evan Chengd129d732009-07-17 19:43:40 +0000394
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000395 RegMaskBlocks.resize(MF->getNumBlockIDs());
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000396
Evan Chengd129d732009-07-17 19:43:40 +0000397 SmallVector<unsigned, 8> UndefUses;
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000398 for (MachineFunction::iterator MBBI = MF->begin(), E = MF->end();
Chris Lattner428b92e2006-09-15 03:57:23 +0000399 MBBI != E; ++MBBI) {
400 MachineBasicBlock *MBB = MBBI;
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000401 RegMaskBlocks[MBB->getNumber()].first = RegMaskSlots.size();
402
Evan Cheng00a99a32010-02-06 09:07:11 +0000403 if (MBB->empty())
404 continue;
405
Owen Anderson134eb732008-09-21 20:43:24 +0000406 // Track the index of the current machine instr.
Lang Hames233a60e2009-11-03 23:52:08 +0000407 SlotIndex MIIndex = getMBBStartIdx(MBB);
Bob Wilsonad98f792010-05-03 21:38:11 +0000408 DEBUG(dbgs() << "BB#" << MBB->getNumber()
409 << ":\t\t# derived from " << MBB->getName() << "\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000410
Owen Anderson99500ae2008-09-15 22:00:38 +0000411 // Skip over empty initial indices.
Lang Hames233a60e2009-11-03 23:52:08 +0000412 if (getInstructionFromIndex(MIIndex) == 0)
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000413 MIIndex = Indexes->getNextNonNullIndex(MIIndex);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000414
Dale Johannesen1caedd02010-01-22 22:38:21 +0000415 for (MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
416 MI != miEnd; ++MI) {
David Greene8a342292010-01-04 22:49:02 +0000417 DEBUG(dbgs() << MIIndex << "\t" << *MI);
Chris Lattner518bb532010-02-09 19:54:29 +0000418 if (MI->isDebugValue())
Dale Johannesen1caedd02010-01-22 22:38:21 +0000419 continue;
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000420 assert(Indexes->getInstructionFromIndex(MIIndex) == MI &&
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000421 "Lost SlotIndex synchronization");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000422
Evan Cheng438f7bc2006-11-10 08:43:01 +0000423 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000424 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
425 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000426
427 // Collect register masks.
428 if (MO.isRegMask()) {
429 RegMaskSlots.push_back(MIIndex.getRegSlot());
430 RegMaskBits.push_back(MO.getRegMask());
431 continue;
432 }
433
Jakob Stoklund Olesen27b76692012-06-22 18:20:50 +0000434 if (!MO.isReg() || !TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengd129d732009-07-17 19:43:40 +0000435 continue;
436
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000437 // handle register defs - build intervals
Evan Chengd129d732009-07-17 19:43:40 +0000438 if (MO.isDef())
Evan Chengef0732d2008-07-10 07:35:43 +0000439 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengd129d732009-07-17 19:43:40 +0000440 else if (MO.isUndef())
441 UndefUses.push_back(MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000442 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000443
Lang Hames233a60e2009-11-03 23:52:08 +0000444 // Move to the next instr slot.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000445 MIIndex = Indexes->getNextNonNullIndex(MIIndex);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000446 }
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000447
448 // Compute the number of register mask instructions in this block.
449 std::pair<unsigned, unsigned> &RMB = RegMaskBlocks[MBB->getNumber()];
450 RMB.second = RegMaskSlots.size() - RMB.first;;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000451 }
Evan Chengd129d732009-07-17 19:43:40 +0000452
453 // Create empty intervals for registers defined by implicit_def's (except
454 // for those implicit_def that define values which are liveout of their
455 // blocks.
456 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
457 unsigned UndefReg = UndefUses[i];
458 (void)getOrCreateInterval(UndefReg);
459 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000460}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000461
Owen Anderson03857b22008-08-13 21:49:13 +0000462LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000463 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +0000464 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000465}
Evan Chengf2fbca62007-11-12 06:35:08 +0000466
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000467
Jakob Stoklund Olesen3dfa38a2012-07-27 20:58:46 +0000468/// computeVirtRegInterval - Compute the live interval of a virtual register,
469/// based on defs and uses.
470void LiveIntervals::computeVirtRegInterval(LiveInterval *LI) {
471 assert(LRCalc && "LRCalc not initialized.");
472 assert(LI->empty() && "Should only compute empty intervals.");
473 LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator());
474 LRCalc->createDeadDefs(LI);
475 LRCalc->extendToUses(LI);
476}
477
478
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000479//===----------------------------------------------------------------------===//
480// Register Unit Liveness
481//===----------------------------------------------------------------------===//
482//
483// Fixed interference typically comes from ABI boundaries: Function arguments
484// and return values are passed in fixed registers, and so are exception
485// pointers entering landing pads. Certain instructions require values to be
486// present in specific registers. That is also represented through fixed
487// interference.
488//
489
490/// computeRegUnitInterval - Compute the live interval of a register unit, based
491/// on the uses and defs of aliasing registers. The interval should be empty,
492/// or contain only dead phi-defs from ABI blocks.
493void LiveIntervals::computeRegUnitInterval(LiveInterval *LI) {
494 unsigned Unit = LI->reg;
495
496 assert(LRCalc && "LRCalc not initialized.");
497 LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator());
498
499 // The physregs aliasing Unit are the roots and their super-registers.
500 // Create all values as dead defs before extending to uses. Note that roots
501 // may share super-registers. That's OK because createDeadDefs() is
502 // idempotent. It is very rare for a register unit to have multiple roots, so
503 // uniquing super-registers is probably not worthwhile.
504 for (MCRegUnitRootIterator Roots(Unit, TRI); Roots.isValid(); ++Roots) {
505 unsigned Root = *Roots;
506 if (!MRI->reg_empty(Root))
507 LRCalc->createDeadDefs(LI, Root);
508 for (MCSuperRegIterator Supers(Root, TRI); Supers.isValid(); ++Supers) {
509 if (!MRI->reg_empty(*Supers))
510 LRCalc->createDeadDefs(LI, *Supers);
511 }
512 }
513
514 // Now extend LI to reach all uses.
515 // Ignore uses of reserved registers. We only track defs of those.
516 for (MCRegUnitRootIterator Roots(Unit, TRI); Roots.isValid(); ++Roots) {
517 unsigned Root = *Roots;
518 if (!isReserved(Root) && !MRI->reg_empty(Root))
519 LRCalc->extendToUses(LI, Root);
520 for (MCSuperRegIterator Supers(Root, TRI); Supers.isValid(); ++Supers) {
521 unsigned Reg = *Supers;
522 if (!isReserved(Reg) && !MRI->reg_empty(Reg))
523 LRCalc->extendToUses(LI, Reg);
524 }
525 }
526}
527
528
529/// computeLiveInRegUnits - Precompute the live ranges of any register units
530/// that are live-in to an ABI block somewhere. Register values can appear
531/// without a corresponding def when entering the entry block or a landing pad.
532///
533void LiveIntervals::computeLiveInRegUnits() {
534 RegUnitIntervals.resize(TRI->getNumRegUnits());
535 DEBUG(dbgs() << "Computing live-in reg-units in ABI blocks.\n");
536
537 // Keep track of the intervals allocated.
538 SmallVector<LiveInterval*, 8> NewIntvs;
539
540 // Check all basic blocks for live-ins.
541 for (MachineFunction::const_iterator MFI = MF->begin(), MFE = MF->end();
542 MFI != MFE; ++MFI) {
543 const MachineBasicBlock *MBB = MFI;
544
545 // We only care about ABI blocks: Entry + landing pads.
546 if ((MFI != MF->begin() && !MBB->isLandingPad()) || MBB->livein_empty())
547 continue;
548
549 // Create phi-defs at Begin for all live-in registers.
550 SlotIndex Begin = Indexes->getMBBStartIdx(MBB);
551 DEBUG(dbgs() << Begin << "\tBB#" << MBB->getNumber());
552 for (MachineBasicBlock::livein_iterator LII = MBB->livein_begin(),
553 LIE = MBB->livein_end(); LII != LIE; ++LII) {
554 for (MCRegUnitIterator Units(*LII, TRI); Units.isValid(); ++Units) {
555 unsigned Unit = *Units;
556 LiveInterval *Intv = RegUnitIntervals[Unit];
557 if (!Intv) {
558 Intv = RegUnitIntervals[Unit] = new LiveInterval(Unit, HUGE_VALF);
559 NewIntvs.push_back(Intv);
560 }
561 VNInfo *VNI = Intv->createDeadDef(Begin, getVNInfoAllocator());
Matt Beaumont-Gay05b46f02012-06-05 23:00:03 +0000562 (void)VNI;
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000563 DEBUG(dbgs() << ' ' << PrintRegUnit(Unit, TRI) << '#' << VNI->id);
564 }
565 }
566 DEBUG(dbgs() << '\n');
567 }
568 DEBUG(dbgs() << "Created " << NewIntvs.size() << " new intervals.\n");
569
570 // Compute the 'normal' part of the intervals.
571 for (unsigned i = 0, e = NewIntvs.size(); i != e; ++i)
572 computeRegUnitInterval(NewIntvs[i]);
573}
574
575
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000576/// shrinkToUses - After removing some uses of a register, shrink its live
577/// range to just the remaining uses. This method does not compute reaching
578/// defs for new uses, and it doesn't remove dead defs.
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000579bool LiveIntervals::shrinkToUses(LiveInterval *li,
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000580 SmallVectorImpl<MachineInstr*> *dead) {
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000581 DEBUG(dbgs() << "Shrink: " << *li << '\n');
582 assert(TargetRegisterInfo::isVirtualRegister(li->reg)
Lang Hames567cdba2012-01-03 20:05:57 +0000583 && "Can only shrink virtual registers");
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000584 // Find all the values used, including PHI kills.
585 SmallVector<std::pair<SlotIndex, VNInfo*>, 16> WorkList;
586
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000587 // Blocks that have already been added to WorkList as live-out.
588 SmallPtrSet<MachineBasicBlock*, 16> LiveOut;
589
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000590 // Visit all instructions reading li->reg.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000591 for (MachineRegisterInfo::reg_iterator I = MRI->reg_begin(li->reg);
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000592 MachineInstr *UseMI = I.skipInstruction();) {
593 if (UseMI->isDebugValue() || !UseMI->readsVirtualRegister(li->reg))
594 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000595 SlotIndex Idx = getInstructionIndex(UseMI).getRegSlot();
Jakob Stoklund Olesen97769fc2012-05-20 02:54:52 +0000596 LiveRangeQuery LRQ(*li, Idx);
597 VNInfo *VNI = LRQ.valueIn();
Jakob Stoklund Olesen9ef931e2011-03-18 03:06:04 +0000598 if (!VNI) {
599 // This shouldn't happen: readsVirtualRegister returns true, but there is
600 // no live value. It is likely caused by a target getting <undef> flags
601 // wrong.
602 DEBUG(dbgs() << Idx << '\t' << *UseMI
603 << "Warning: Instr claims to read non-existent value in "
604 << *li << '\n');
605 continue;
606 }
Jakob Stoklund Olesenf054e192011-11-14 18:45:38 +0000607 // Special case: An early-clobber tied operand reads and writes the
Jakob Stoklund Olesen97769fc2012-05-20 02:54:52 +0000608 // register one slot early.
609 if (VNInfo *DefVNI = LRQ.valueDefined())
610 Idx = DefVNI->def;
611
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000612 WorkList.push_back(std::make_pair(Idx, VNI));
613 }
614
615 // Create a new live interval with only minimal live segments per def.
616 LiveInterval NewLI(li->reg, 0);
617 for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end();
618 I != E; ++I) {
619 VNInfo *VNI = *I;
620 if (VNI->isUnused())
621 continue;
Jakob Stoklund Olesen1f81e312011-11-13 22:42:13 +0000622 NewLI.addRange(LiveRange(VNI->def, VNI->def.getDeadSlot(), VNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000623 }
624
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000625 // Keep track of the PHIs that are in use.
626 SmallPtrSet<VNInfo*, 8> UsedPHIs;
627
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000628 // Extend intervals to reach all uses in WorkList.
629 while (!WorkList.empty()) {
630 SlotIndex Idx = WorkList.back().first;
631 VNInfo *VNI = WorkList.back().second;
632 WorkList.pop_back();
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000633 const MachineBasicBlock *MBB = getMBBFromIndex(Idx.getPrevSlot());
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000634 SlotIndex BlockStart = getMBBStartIdx(MBB);
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000635
636 // Extend the live range for VNI to be live at Idx.
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000637 if (VNInfo *ExtVNI = NewLI.extendInBlock(BlockStart, Idx)) {
Nick Lewycky4b11a702011-03-02 01:43:30 +0000638 (void)ExtVNI;
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000639 assert(ExtVNI == VNI && "Unexpected existing value number");
640 // Is this a PHIDef we haven't seen before?
Jakob Stoklund Olesenc29d9b32011-03-03 00:20:51 +0000641 if (!VNI->isPHIDef() || VNI->def != BlockStart || !UsedPHIs.insert(VNI))
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000642 continue;
643 // The PHI is live, make sure the predecessors are live-out.
644 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
645 PE = MBB->pred_end(); PI != PE; ++PI) {
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000646 if (!LiveOut.insert(*PI))
647 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000648 SlotIndex Stop = getMBBEndIdx(*PI);
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000649 // A predecessor is not required to have a live-out value for a PHI.
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000650 if (VNInfo *PVNI = li->getVNInfoBefore(Stop))
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000651 WorkList.push_back(std::make_pair(Stop, PVNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000652 }
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000653 continue;
654 }
655
656 // VNI is live-in to MBB.
657 DEBUG(dbgs() << " live-in at " << BlockStart << '\n');
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000658 NewLI.addRange(LiveRange(BlockStart, Idx, VNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000659
660 // Make sure VNI is live-out from the predecessors.
661 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
662 PE = MBB->pred_end(); PI != PE; ++PI) {
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000663 if (!LiveOut.insert(*PI))
664 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000665 SlotIndex Stop = getMBBEndIdx(*PI);
666 assert(li->getVNInfoBefore(Stop) == VNI &&
667 "Wrong value out of predecessor");
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000668 WorkList.push_back(std::make_pair(Stop, VNI));
669 }
670 }
671
672 // Handle dead values.
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000673 bool CanSeparate = false;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000674 for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end();
675 I != E; ++I) {
676 VNInfo *VNI = *I;
677 if (VNI->isUnused())
678 continue;
679 LiveInterval::iterator LII = NewLI.FindLiveRangeContaining(VNI->def);
680 assert(LII != NewLI.end() && "Missing live range for PHI");
Jakob Stoklund Olesen1f81e312011-11-13 22:42:13 +0000681 if (LII->end != VNI->def.getDeadSlot())
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000682 continue;
Jakob Stoklund Olesena4d34732011-03-02 00:33:01 +0000683 if (VNI->isPHIDef()) {
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000684 // This is a dead PHI. Remove it.
685 VNI->setIsUnused(true);
686 NewLI.removeRange(*LII);
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000687 DEBUG(dbgs() << "Dead PHI at " << VNI->def << " may separate interval\n");
688 CanSeparate = true;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000689 } else {
690 // This is a dead def. Make sure the instruction knows.
691 MachineInstr *MI = getInstructionFromIndex(VNI->def);
692 assert(MI && "No instruction defining live value");
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000693 MI->addRegisterDead(li->reg, TRI);
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000694 if (dead && MI->allDefsAreDead()) {
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000695 DEBUG(dbgs() << "All defs dead: " << VNI->def << '\t' << *MI);
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000696 dead->push_back(MI);
697 }
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000698 }
699 }
700
701 // Move the trimmed ranges back.
702 li->ranges.swap(NewLI.ranges);
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000703 DEBUG(dbgs() << "Shrunk: " << *li << '\n');
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000704 return CanSeparate;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000705}
706
707
Evan Chengf2fbca62007-11-12 06:35:08 +0000708//===----------------------------------------------------------------------===//
709// Register allocator hooks.
710//
711
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000712void LiveIntervals::addKillFlags() {
Jakob Stoklund Olesen12a7be92012-06-20 23:23:59 +0000713 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
714 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000715 if (MRI->reg_nodbg_empty(Reg))
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000716 continue;
Jakob Stoklund Olesen12a7be92012-06-20 23:23:59 +0000717 LiveInterval *LI = &getInterval(Reg);
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000718
719 // Every instruction that kills Reg corresponds to a live range end point.
720 for (LiveInterval::iterator RI = LI->begin(), RE = LI->end(); RI != RE;
721 ++RI) {
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000722 // A block index indicates an MBB edge.
723 if (RI->end.isBlock())
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000724 continue;
725 MachineInstr *MI = getInstructionFromIndex(RI->end);
726 if (!MI)
727 continue;
728 MI->addRegisterKilled(Reg, NULL);
729 }
730 }
731}
732
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000733MachineBasicBlock*
734LiveIntervals::intervalIsInOneMBB(const LiveInterval &LI) const {
735 // A local live range must be fully contained inside the block, meaning it is
736 // defined and killed at instructions, not at block boundaries. It is not
737 // live in or or out of any block.
738 //
739 // It is technically possible to have a PHI-defined live range identical to a
740 // single block, but we are going to return false in that case.
Lang Hames233a60e2009-11-03 23:52:08 +0000741
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000742 SlotIndex Start = LI.beginIndex();
743 if (Start.isBlock())
744 return NULL;
Lang Hames233a60e2009-11-03 23:52:08 +0000745
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000746 SlotIndex Stop = LI.endIndex();
747 if (Stop.isBlock())
748 return NULL;
Lang Hames233a60e2009-11-03 23:52:08 +0000749
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000750 // getMBBFromIndex doesn't need to search the MBB table when both indexes
751 // belong to proper instructions.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000752 MachineBasicBlock *MBB1 = Indexes->getMBBFromIndex(Start);
753 MachineBasicBlock *MBB2 = Indexes->getMBBFromIndex(Stop);
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000754 return MBB1 == MBB2 ? MBB1 : NULL;
Evan Cheng81a03822007-11-17 00:40:40 +0000755}
756
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +0000757float
758LiveIntervals::getSpillWeight(bool isDef, bool isUse, unsigned loopDepth) {
759 // Limit the loop depth ridiculousness.
760 if (loopDepth > 200)
761 loopDepth = 200;
762
763 // The loop depth is used to roughly estimate the number of times the
764 // instruction is executed. Something like 10^d is simple, but will quickly
765 // overflow a float. This expression behaves like 10^d for small d, but is
766 // more tempered for large d. At d=200 we get 6.7e33 which leaves a bit of
767 // headroom before overflow.
NAKAMURA Takumidc5198b2011-03-31 12:11:33 +0000768 // By the way, powf() might be unavailable here. For consistency,
769 // We may take pow(double,double).
770 float lc = std::pow(1 + (100.0 / (loopDepth + 10)), (double)loopDepth);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +0000771
772 return (isDef + isUse) * lc;
773}
774
Owen Andersonc4dc1322008-06-05 17:15:43 +0000775LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesffd13262009-07-09 03:57:02 +0000776 MachineInstr* startInst) {
Owen Andersonc4dc1322008-06-05 17:15:43 +0000777 LiveInterval& Interval = getOrCreateInterval(reg);
778 VNInfo* VN = Interval.getNextValue(
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000779 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000780 getVNInfoAllocator());
Lang Hames857c4e02009-06-17 21:01:20 +0000781 VN->setHasPHIKill(true);
Lang Hames86511252009-09-04 20:41:11 +0000782 LiveRange LR(
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000783 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Lang Hames74ab5ee2009-12-22 00:11:50 +0000784 getMBBEndIdx(startInst->getParent()), VN);
Owen Andersonc4dc1322008-06-05 17:15:43 +0000785 Interval.addRange(LR);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000786
Owen Andersonc4dc1322008-06-05 17:15:43 +0000787 return LR;
788}
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000789
790
791//===----------------------------------------------------------------------===//
792// Register mask functions
793//===----------------------------------------------------------------------===//
794
795bool LiveIntervals::checkRegMaskInterference(LiveInterval &LI,
796 BitVector &UsableRegs) {
797 if (LI.empty())
798 return false;
Jakob Stoklund Olesen9f10ac62012-02-10 01:31:31 +0000799 LiveInterval::iterator LiveI = LI.begin(), LiveE = LI.end();
800
801 // Use a smaller arrays for local live ranges.
802 ArrayRef<SlotIndex> Slots;
803 ArrayRef<const uint32_t*> Bits;
804 if (MachineBasicBlock *MBB = intervalIsInOneMBB(LI)) {
805 Slots = getRegMaskSlotsInBlock(MBB->getNumber());
806 Bits = getRegMaskBitsInBlock(MBB->getNumber());
807 } else {
808 Slots = getRegMaskSlots();
809 Bits = getRegMaskBits();
810 }
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000811
812 // We are going to enumerate all the register mask slots contained in LI.
813 // Start with a binary search of RegMaskSlots to find a starting point.
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000814 ArrayRef<SlotIndex>::iterator SlotI =
815 std::lower_bound(Slots.begin(), Slots.end(), LiveI->start);
816 ArrayRef<SlotIndex>::iterator SlotE = Slots.end();
817
818 // No slots in range, LI begins after the last call.
819 if (SlotI == SlotE)
820 return false;
821
822 bool Found = false;
823 for (;;) {
824 assert(*SlotI >= LiveI->start);
825 // Loop over all slots overlapping this segment.
826 while (*SlotI < LiveI->end) {
827 // *SlotI overlaps LI. Collect mask bits.
828 if (!Found) {
829 // This is the first overlap. Initialize UsableRegs to all ones.
830 UsableRegs.clear();
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000831 UsableRegs.resize(TRI->getNumRegs(), true);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000832 Found = true;
833 }
834 // Remove usable registers clobbered by this mask.
Jakob Stoklund Olesen9f10ac62012-02-10 01:31:31 +0000835 UsableRegs.clearBitsNotInMask(Bits[SlotI-Slots.begin()]);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000836 if (++SlotI == SlotE)
837 return Found;
838 }
839 // *SlotI is beyond the current LI segment.
840 LiveI = LI.advanceTo(LiveI, *SlotI);
841 if (LiveI == LiveE)
842 return Found;
843 // Advance SlotI until it overlaps.
844 while (*SlotI < LiveI->start)
845 if (++SlotI == SlotE)
846 return Found;
847 }
848}
Lang Hames3dc7c512012-02-17 18:44:18 +0000849
850//===----------------------------------------------------------------------===//
851// IntervalUpdate class.
852//===----------------------------------------------------------------------===//
853
Lang Hamesfd6d3212012-02-21 00:00:36 +0000854// HMEditor is a toolkit used by handleMove to trim or extend live intervals.
Lang Hames3dc7c512012-02-17 18:44:18 +0000855class LiveIntervals::HMEditor {
856private:
Lang Hamesecb50622012-02-17 23:43:40 +0000857 LiveIntervals& LIS;
858 const MachineRegisterInfo& MRI;
859 const TargetRegisterInfo& TRI;
860 SlotIndex NewIdx;
Lang Hames3dc7c512012-02-17 18:44:18 +0000861
Lang Hames55fed622012-02-19 03:00:30 +0000862 typedef std::pair<LiveInterval*, LiveRange*> IntRangePair;
863 typedef DenseSet<IntRangePair> RangeSet;
864
Lang Hames6aceab12012-02-19 07:13:05 +0000865 struct RegRanges {
866 LiveRange* Use;
867 LiveRange* EC;
868 LiveRange* Dead;
869 LiveRange* Def;
870 RegRanges() : Use(0), EC(0), Dead(0), Def(0) {}
871 };
872 typedef DenseMap<unsigned, RegRanges> BundleRanges;
873
Lang Hames3dc7c512012-02-17 18:44:18 +0000874public:
Lang Hamesecb50622012-02-17 23:43:40 +0000875 HMEditor(LiveIntervals& LIS, const MachineRegisterInfo& MRI,
876 const TargetRegisterInfo& TRI, SlotIndex NewIdx)
877 : LIS(LIS), MRI(MRI), TRI(TRI), NewIdx(NewIdx) {}
Lang Hames3dc7c512012-02-17 18:44:18 +0000878
Lang Hames55fed622012-02-19 03:00:30 +0000879 // Update intervals for all operands of MI from OldIdx to NewIdx.
880 // This assumes that MI used to be at OldIdx, and now resides at
881 // NewIdx.
Lang Hames4586d252012-02-21 22:29:38 +0000882 void moveAllRangesFrom(MachineInstr* MI, SlotIndex OldIdx) {
Lang Hames6aceab12012-02-19 07:13:05 +0000883 assert(NewIdx != OldIdx && "No-op move? That's a bit strange.");
884
Lang Hames55fed622012-02-19 03:00:30 +0000885 // Collect the operands.
886 RangeSet Entering, Internal, Exiting;
Lang Hamesac027142012-02-19 03:09:55 +0000887 bool hasRegMaskOp = false;
888 collectRanges(MI, Entering, Internal, Exiting, hasRegMaskOp, OldIdx);
Lang Hames55fed622012-02-19 03:00:30 +0000889
Andrew Trickf70af522012-03-21 04:12:16 +0000890 // To keep the LiveRanges valid within an interval, move the ranges closest
891 // to the destination first. This prevents ranges from overlapping, to that
892 // APIs like removeRange still work.
893 if (NewIdx < OldIdx) {
894 moveAllEnteringFrom(OldIdx, Entering);
895 moveAllInternalFrom(OldIdx, Internal);
896 moveAllExitingFrom(OldIdx, Exiting);
897 }
898 else {
899 moveAllExitingFrom(OldIdx, Exiting);
900 moveAllInternalFrom(OldIdx, Internal);
901 moveAllEnteringFrom(OldIdx, Entering);
902 }
Lang Hames55fed622012-02-19 03:00:30 +0000903
Lang Hamesac027142012-02-19 03:09:55 +0000904 if (hasRegMaskOp)
905 updateRegMaskSlots(OldIdx);
906
Lang Hames55fed622012-02-19 03:00:30 +0000907#ifndef NDEBUG
908 LIValidator validator;
Pete Cooper722b6f12012-04-18 20:29:17 +0000909 validator = std::for_each(Entering.begin(), Entering.end(), validator);
910 validator = std::for_each(Internal.begin(), Internal.end(), validator);
911 validator = std::for_each(Exiting.begin(), Exiting.end(), validator);
Lang Hames6aceab12012-02-19 07:13:05 +0000912 assert(validator.rangesOk() && "moveAllOperandsFrom broke liveness.");
Lang Hames55fed622012-02-19 03:00:30 +0000913#endif
914
Lang Hames3dc7c512012-02-17 18:44:18 +0000915 }
916
Lang Hames4586d252012-02-21 22:29:38 +0000917 // Update intervals for all operands of MI to refer to BundleStart's
918 // SlotIndex.
919 void moveAllRangesInto(MachineInstr* MI, MachineInstr* BundleStart) {
Lang Hames6aceab12012-02-19 07:13:05 +0000920 if (MI == BundleStart)
921 return; // Bundling instr with itself - nothing to do.
922
Lang Hamesfd6d3212012-02-21 00:00:36 +0000923 SlotIndex OldIdx = LIS.getSlotIndexes()->getInstructionIndex(MI);
924 assert(LIS.getSlotIndexes()->getInstructionFromIndex(OldIdx) == MI &&
925 "SlotIndex <-> Instruction mapping broken for MI");
926
Lang Hames4586d252012-02-21 22:29:38 +0000927 // Collect all ranges already in the bundle.
928 MachineBasicBlock::instr_iterator BII(BundleStart);
Lang Hames6aceab12012-02-19 07:13:05 +0000929 RangeSet Entering, Internal, Exiting;
930 bool hasRegMaskOp = false;
Lang Hames4586d252012-02-21 22:29:38 +0000931 collectRanges(BII, Entering, Internal, Exiting, hasRegMaskOp, NewIdx);
932 assert(!hasRegMaskOp && "Can't have RegMask operand in bundle.");
933 for (++BII; &*BII == MI || BII->isInsideBundle(); ++BII) {
934 if (&*BII == MI)
935 continue;
936 collectRanges(BII, Entering, Internal, Exiting, hasRegMaskOp, NewIdx);
937 assert(!hasRegMaskOp && "Can't have RegMask operand in bundle.");
938 }
939
940 BundleRanges BR = createBundleRanges(Entering, Internal, Exiting);
941
Lang Hamesf905f692012-05-29 18:19:54 +0000942 Entering.clear();
943 Internal.clear();
944 Exiting.clear();
Lang Hames6aceab12012-02-19 07:13:05 +0000945 collectRanges(MI, Entering, Internal, Exiting, hasRegMaskOp, OldIdx);
Lang Hames4586d252012-02-21 22:29:38 +0000946 assert(!hasRegMaskOp && "Can't have RegMask operand in bundle.");
947
948 DEBUG(dbgs() << "Entering: " << Entering.size() << "\n");
949 DEBUG(dbgs() << "Internal: " << Internal.size() << "\n");
950 DEBUG(dbgs() << "Exiting: " << Exiting.size() << "\n");
Lang Hames6aceab12012-02-19 07:13:05 +0000951
952 moveAllEnteringFromInto(OldIdx, Entering, BR);
953 moveAllInternalFromInto(OldIdx, Internal, BR);
954 moveAllExitingFromInto(OldIdx, Exiting, BR);
955
Lang Hames4586d252012-02-21 22:29:38 +0000956
Lang Hames6aceab12012-02-19 07:13:05 +0000957#ifndef NDEBUG
958 LIValidator validator;
Pete Cooper722b6f12012-04-18 20:29:17 +0000959 validator = std::for_each(Entering.begin(), Entering.end(), validator);
960 validator = std::for_each(Internal.begin(), Internal.end(), validator);
961 validator = std::for_each(Exiting.begin(), Exiting.end(), validator);
Lang Hames6aceab12012-02-19 07:13:05 +0000962 assert(validator.rangesOk() && "moveAllOperandsInto broke liveness.");
963#endif
964 }
965
Lang Hames55fed622012-02-19 03:00:30 +0000966private:
Lang Hames3dc7c512012-02-17 18:44:18 +0000967
Lang Hames55fed622012-02-19 03:00:30 +0000968#ifndef NDEBUG
969 class LIValidator {
970 private:
971 DenseSet<const LiveInterval*> Checked, Bogus;
972 public:
973 void operator()(const IntRangePair& P) {
974 const LiveInterval* LI = P.first;
975 if (Checked.count(LI))
976 return;
977 Checked.insert(LI);
978 if (LI->empty())
979 return;
980 SlotIndex LastEnd = LI->begin()->start;
981 for (LiveInterval::const_iterator LRI = LI->begin(), LRE = LI->end();
982 LRI != LRE; ++LRI) {
983 const LiveRange& LR = *LRI;
984 if (LastEnd > LR.start || LR.start >= LR.end)
985 Bogus.insert(LI);
986 LastEnd = LR.end;
Lang Hames3dc7c512012-02-17 18:44:18 +0000987 }
988 }
Lang Hames3dc7c512012-02-17 18:44:18 +0000989
Lang Hames55fed622012-02-19 03:00:30 +0000990 bool rangesOk() const {
991 return Bogus.empty();
Lang Hames3dc7c512012-02-17 18:44:18 +0000992 }
Lang Hames55fed622012-02-19 03:00:30 +0000993 };
994#endif
Lang Hames3dc7c512012-02-17 18:44:18 +0000995
Lang Hames55fed622012-02-19 03:00:30 +0000996 // Collect IntRangePairs for all operands of MI that may need fixing.
997 // Treat's MI's index as OldIdx (regardless of what it is in SlotIndexes'
998 // maps).
999 void collectRanges(MachineInstr* MI, RangeSet& Entering, RangeSet& Internal,
Lang Hamesac027142012-02-19 03:09:55 +00001000 RangeSet& Exiting, bool& hasRegMaskOp, SlotIndex OldIdx) {
1001 hasRegMaskOp = false;
Lang Hamesecb50622012-02-17 23:43:40 +00001002 for (MachineInstr::mop_iterator MOI = MI->operands_begin(),
1003 MOE = MI->operands_end();
1004 MOI != MOE; ++MOI) {
1005 const MachineOperand& MO = *MOI;
Lang Hamesac027142012-02-19 03:09:55 +00001006
1007 if (MO.isRegMask()) {
1008 hasRegMaskOp = true;
1009 continue;
1010 }
1011
Lang Hamesecb50622012-02-17 23:43:40 +00001012 if (!MO.isReg() || MO.getReg() == 0)
Lang Hames3dc7c512012-02-17 18:44:18 +00001013 continue;
1014
Lang Hamesecb50622012-02-17 23:43:40 +00001015 unsigned Reg = MO.getReg();
Lang Hames3dc7c512012-02-17 18:44:18 +00001016
1017 // TODO: Currently we're skipping uses that are reserved or have no
1018 // interval, but we're not updating their kills. This should be
1019 // fixed.
Jakob Stoklund Olesenbf833f02012-06-19 23:50:18 +00001020 if (TargetRegisterInfo::isPhysicalRegister(Reg) && LIS.isReserved(Reg))
Lang Hames3dc7c512012-02-17 18:44:18 +00001021 continue;
1022
Jakob Stoklund Olesen78241522012-06-20 18:00:57 +00001023 // Collect ranges for register units. These live ranges are computed on
1024 // demand, so just skip any that haven't been computed yet.
Jakob Stoklund Olesene0248742012-06-22 18:38:57 +00001025 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Jakob Stoklund Olesen78241522012-06-20 18:00:57 +00001026 for (MCRegUnitIterator Units(Reg, &TRI); Units.isValid(); ++Units)
1027 if (LiveInterval *LI = LIS.getCachedRegUnit(*Units))
1028 collectRanges(MO, LI, Entering, Internal, Exiting, OldIdx);
Jakob Stoklund Olesene0248742012-06-22 18:38:57 +00001029 } else {
1030 // Collect ranges for individual virtual registers.
Jakob Stoklund Olesenbf833f02012-06-19 23:50:18 +00001031 collectRanges(MO, &LIS.getInterval(Reg),
1032 Entering, Internal, Exiting, OldIdx);
Jakob Stoklund Olesene0248742012-06-22 18:38:57 +00001033 }
Jakob Stoklund Olesenbf833f02012-06-19 23:50:18 +00001034 }
1035 }
Lang Hames55fed622012-02-19 03:00:30 +00001036
Jakob Stoklund Olesenbf833f02012-06-19 23:50:18 +00001037 void collectRanges(const MachineOperand &MO, LiveInterval *LI,
1038 RangeSet &Entering, RangeSet &Internal, RangeSet &Exiting,
1039 SlotIndex OldIdx) {
1040 if (MO.readsReg()) {
1041 LiveRange* LR = LI->getLiveRangeContaining(OldIdx);
1042 if (LR != 0)
1043 Entering.insert(std::make_pair(LI, LR));
1044 }
1045 if (MO.isDef()) {
1046 LiveRange* LR = LI->getLiveRangeContaining(OldIdx.getRegSlot());
1047 assert(LR != 0 && "No live range for def?");
1048 if (LR->end > OldIdx.getDeadSlot())
1049 Exiting.insert(std::make_pair(LI, LR));
1050 else
1051 Internal.insert(std::make_pair(LI, LR));
Lang Hames3dc7c512012-02-17 18:44:18 +00001052 }
Lang Hames3dc7c512012-02-17 18:44:18 +00001053 }
1054
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +00001055 BundleRanges createBundleRanges(RangeSet& Entering,
1056 RangeSet& Internal,
1057 RangeSet& Exiting) {
Lang Hames4586d252012-02-21 22:29:38 +00001058 BundleRanges BR;
Lang Hames6aceab12012-02-19 07:13:05 +00001059
1060 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
Lang Hamesfd6d3212012-02-21 00:00:36 +00001061 EI != EE; ++EI) {
Lang Hames6aceab12012-02-19 07:13:05 +00001062 LiveInterval* LI = EI->first;
1063 LiveRange* LR = EI->second;
1064 BR[LI->reg].Use = LR;
1065 }
1066
1067 for (RangeSet::iterator II = Internal.begin(), IE = Internal.end();
Lang Hamesfd6d3212012-02-21 00:00:36 +00001068 II != IE; ++II) {
Lang Hames6aceab12012-02-19 07:13:05 +00001069 LiveInterval* LI = II->first;
1070 LiveRange* LR = II->second;
1071 if (LR->end.isDead()) {
1072 BR[LI->reg].Dead = LR;
1073 } else {
1074 BR[LI->reg].EC = LR;
1075 }
1076 }
1077
1078 for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end();
Lang Hamesfd6d3212012-02-21 00:00:36 +00001079 EI != EE; ++EI) {
Lang Hames6aceab12012-02-19 07:13:05 +00001080 LiveInterval* LI = EI->first;
1081 LiveRange* LR = EI->second;
1082 BR[LI->reg].Def = LR;
1083 }
1084
1085 return BR;
1086 }
1087
Lang Hamesecb50622012-02-17 23:43:40 +00001088 void moveKillFlags(unsigned reg, SlotIndex OldIdx, SlotIndex newKillIdx) {
1089 MachineInstr* OldKillMI = LIS.getInstructionFromIndex(OldIdx);
1090 if (!OldKillMI->killsRegister(reg))
Lang Hames3dc7c512012-02-17 18:44:18 +00001091 return; // Bail out if we don't have kill flags on the old register.
Lang Hamesecb50622012-02-17 23:43:40 +00001092 MachineInstr* NewKillMI = LIS.getInstructionFromIndex(newKillIdx);
1093 assert(OldKillMI->killsRegister(reg) && "Old 'kill' instr isn't a kill.");
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +00001094 assert(!NewKillMI->killsRegister(reg) &&
1095 "New kill instr is already a kill.");
Lang Hamesecb50622012-02-17 23:43:40 +00001096 OldKillMI->clearRegisterKills(reg, &TRI);
1097 NewKillMI->addRegisterKilled(reg, &TRI);
Lang Hames3dc7c512012-02-17 18:44:18 +00001098 }
1099
Lang Hamesecb50622012-02-17 23:43:40 +00001100 void updateRegMaskSlots(SlotIndex OldIdx) {
1101 SmallVectorImpl<SlotIndex>::iterator RI =
1102 std::lower_bound(LIS.RegMaskSlots.begin(), LIS.RegMaskSlots.end(),
1103 OldIdx);
1104 assert(*RI == OldIdx && "No RegMask at OldIdx.");
1105 *RI = NewIdx;
1106 assert(*prior(RI) < *RI && *RI < *next(RI) &&
Lang Hamesfbc8dd32012-02-17 21:29:41 +00001107 "RegSlots out of order. Did you move one call across another?");
1108 }
Lang Hames55fed622012-02-19 03:00:30 +00001109
1110 // Return the last use of reg between NewIdx and OldIdx.
1111 SlotIndex findLastUseBefore(unsigned Reg, SlotIndex OldIdx) {
1112 SlotIndex LastUse = NewIdx;
1113 for (MachineRegisterInfo::use_nodbg_iterator
1114 UI = MRI.use_nodbg_begin(Reg),
1115 UE = MRI.use_nodbg_end();
Lang Hames038d2d52012-02-19 04:38:25 +00001116 UI != UE; UI.skipInstruction()) {
Lang Hames55fed622012-02-19 03:00:30 +00001117 const MachineInstr* MI = &*UI;
1118 SlotIndex InstSlot = LIS.getSlotIndexes()->getInstructionIndex(MI);
1119 if (InstSlot > LastUse && InstSlot < OldIdx)
1120 LastUse = InstSlot;
1121 }
1122 return LastUse;
1123 }
1124
1125 void moveEnteringUpFrom(SlotIndex OldIdx, IntRangePair& P) {
1126 LiveInterval* LI = P.first;
1127 LiveRange* LR = P.second;
1128 bool LiveThrough = LR->end > OldIdx.getRegSlot();
1129 if (LiveThrough)
1130 return;
1131 SlotIndex LastUse = findLastUseBefore(LI->reg, OldIdx);
1132 if (LastUse != NewIdx)
1133 moveKillFlags(LI->reg, NewIdx, LastUse);
Lang Hames6aceab12012-02-19 07:13:05 +00001134 LR->end = LastUse.getRegSlot();
Lang Hames55fed622012-02-19 03:00:30 +00001135 }
1136
1137 void moveEnteringDownFrom(SlotIndex OldIdx, IntRangePair& P) {
1138 LiveInterval* LI = P.first;
1139 LiveRange* LR = P.second;
Andrew Tricke0b51ab2012-03-21 04:12:01 +00001140 // Extend the LiveRange if NewIdx is past the end.
Lang Hames4a0b2d62012-02-19 06:13:56 +00001141 if (NewIdx > LR->end) {
Andrew Tricke0b51ab2012-03-21 04:12:01 +00001142 // Move kill flags if OldIdx was not originally the end
1143 // (otherwise LR->end points to an invalid slot).
1144 if (LR->end.getRegSlot() != OldIdx.getRegSlot()) {
1145 assert(LR->end > OldIdx && "LiveRange does not cover original slot");
1146 moveKillFlags(LI->reg, LR->end, NewIdx);
1147 }
Lang Hames4a0b2d62012-02-19 06:13:56 +00001148 LR->end = NewIdx.getRegSlot();
Lang Hames55fed622012-02-19 03:00:30 +00001149 }
1150 }
1151
1152 void moveAllEnteringFrom(SlotIndex OldIdx, RangeSet& Entering) {
1153 bool GoingUp = NewIdx < OldIdx;
1154
1155 if (GoingUp) {
1156 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1157 EI != EE; ++EI)
1158 moveEnteringUpFrom(OldIdx, *EI);
1159 } else {
1160 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1161 EI != EE; ++EI)
1162 moveEnteringDownFrom(OldIdx, *EI);
1163 }
1164 }
1165
1166 void moveInternalFrom(SlotIndex OldIdx, IntRangePair& P) {
1167 LiveInterval* LI = P.first;
1168 LiveRange* LR = P.second;
1169 assert(OldIdx < LR->start && LR->start < OldIdx.getDeadSlot() &&
1170 LR->end <= OldIdx.getDeadSlot() &&
1171 "Range should be internal to OldIdx.");
1172 LiveRange Tmp(*LR);
1173 Tmp.start = NewIdx.getRegSlot(LR->start.isEarlyClobber());
1174 Tmp.valno->def = Tmp.start;
1175 Tmp.end = LR->end.isDead() ? NewIdx.getDeadSlot() : NewIdx.getRegSlot();
1176 LI->removeRange(*LR);
1177 LI->addRange(Tmp);
1178 }
1179
1180 void moveAllInternalFrom(SlotIndex OldIdx, RangeSet& Internal) {
1181 for (RangeSet::iterator II = Internal.begin(), IE = Internal.end();
1182 II != IE; ++II)
1183 moveInternalFrom(OldIdx, *II);
1184 }
1185
1186 void moveExitingFrom(SlotIndex OldIdx, IntRangePair& P) {
1187 LiveRange* LR = P.second;
1188 assert(OldIdx < LR->start && LR->start < OldIdx.getDeadSlot() &&
1189 "Range should start in OldIdx.");
1190 assert(LR->end > OldIdx.getDeadSlot() && "Range should exit OldIdx.");
1191 SlotIndex NewStart = NewIdx.getRegSlot(LR->start.isEarlyClobber());
1192 LR->start = NewStart;
1193 LR->valno->def = NewStart;
1194 }
1195
1196 void moveAllExitingFrom(SlotIndex OldIdx, RangeSet& Exiting) {
1197 for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end();
1198 EI != EE; ++EI)
1199 moveExitingFrom(OldIdx, *EI);
1200 }
1201
Lang Hames6aceab12012-02-19 07:13:05 +00001202 void moveEnteringUpFromInto(SlotIndex OldIdx, IntRangePair& P,
1203 BundleRanges& BR) {
1204 LiveInterval* LI = P.first;
1205 LiveRange* LR = P.second;
1206 bool LiveThrough = LR->end > OldIdx.getRegSlot();
1207 if (LiveThrough) {
1208 assert((LR->start < NewIdx || BR[LI->reg].Def == LR) &&
1209 "Def in bundle should be def range.");
1210 assert((BR[LI->reg].Use == 0 || BR[LI->reg].Use == LR) &&
1211 "If bundle has use for this reg it should be LR.");
1212 BR[LI->reg].Use = LR;
1213 return;
1214 }
1215
1216 SlotIndex LastUse = findLastUseBefore(LI->reg, OldIdx);
Lang Hamesfd6d3212012-02-21 00:00:36 +00001217 moveKillFlags(LI->reg, OldIdx, LastUse);
Lang Hames6aceab12012-02-19 07:13:05 +00001218
1219 if (LR->start < NewIdx) {
1220 // Becoming a new entering range.
1221 assert(BR[LI->reg].Dead == 0 && BR[LI->reg].Def == 0 &&
1222 "Bundle shouldn't be re-defining reg mid-range.");
Benjamin Kramer7db76e72012-02-19 12:25:07 +00001223 assert((BR[LI->reg].Use == 0 || BR[LI->reg].Use == LR) &&
Lang Hames6aceab12012-02-19 07:13:05 +00001224 "Bundle shouldn't have different use range for same reg.");
1225 LR->end = LastUse.getRegSlot();
1226 BR[LI->reg].Use = LR;
1227 } else {
1228 // Becoming a new Dead-def.
1229 assert(LR->start == NewIdx.getRegSlot(LR->start.isEarlyClobber()) &&
1230 "Live range starting at unexpected slot.");
1231 assert(BR[LI->reg].Def == LR && "Reg should have def range.");
1232 assert(BR[LI->reg].Dead == 0 &&
1233 "Can't have def and dead def of same reg in a bundle.");
1234 LR->end = LastUse.getDeadSlot();
1235 BR[LI->reg].Dead = BR[LI->reg].Def;
1236 BR[LI->reg].Def = 0;
1237 }
1238 }
1239
1240 void moveEnteringDownFromInto(SlotIndex OldIdx, IntRangePair& P,
1241 BundleRanges& BR) {
1242 LiveInterval* LI = P.first;
1243 LiveRange* LR = P.second;
1244 if (NewIdx > LR->end) {
1245 // Range extended to bundle. Add to bundle uses.
1246 // Note: Currently adds kill flags to bundle start.
1247 assert(BR[LI->reg].Use == 0 &&
1248 "Bundle already has use range for reg.");
1249 moveKillFlags(LI->reg, LR->end, NewIdx);
1250 LR->end = NewIdx.getRegSlot();
1251 BR[LI->reg].Use = LR;
1252 } else {
1253 assert(BR[LI->reg].Use != 0 &&
1254 "Bundle should already have a use range for reg.");
1255 }
1256 }
1257
1258 void moveAllEnteringFromInto(SlotIndex OldIdx, RangeSet& Entering,
1259 BundleRanges& BR) {
1260 bool GoingUp = NewIdx < OldIdx;
1261
1262 if (GoingUp) {
1263 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1264 EI != EE; ++EI)
1265 moveEnteringUpFromInto(OldIdx, *EI, BR);
1266 } else {
1267 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1268 EI != EE; ++EI)
1269 moveEnteringDownFromInto(OldIdx, *EI, BR);
1270 }
1271 }
1272
1273 void moveInternalFromInto(SlotIndex OldIdx, IntRangePair& P,
1274 BundleRanges& BR) {
1275 // TODO: Sane rules for moving ranges into bundles.
1276 }
1277
1278 void moveAllInternalFromInto(SlotIndex OldIdx, RangeSet& Internal,
1279 BundleRanges& BR) {
1280 for (RangeSet::iterator II = Internal.begin(), IE = Internal.end();
1281 II != IE; ++II)
1282 moveInternalFromInto(OldIdx, *II, BR);
1283 }
1284
1285 void moveExitingFromInto(SlotIndex OldIdx, IntRangePair& P,
1286 BundleRanges& BR) {
1287 LiveInterval* LI = P.first;
1288 LiveRange* LR = P.second;
1289
1290 assert(LR->start.isRegister() &&
1291 "Don't know how to merge exiting ECs into bundles yet.");
1292
1293 if (LR->end > NewIdx.getDeadSlot()) {
1294 // This range is becoming an exiting range on the bundle.
1295 // If there was an old dead-def of this reg, delete it.
1296 if (BR[LI->reg].Dead != 0) {
1297 LI->removeRange(*BR[LI->reg].Dead);
1298 BR[LI->reg].Dead = 0;
1299 }
1300 assert(BR[LI->reg].Def == 0 &&
1301 "Can't have two defs for the same variable exiting a bundle.");
1302 LR->start = NewIdx.getRegSlot();
1303 LR->valno->def = LR->start;
1304 BR[LI->reg].Def = LR;
1305 } else {
1306 // This range is becoming internal to the bundle.
1307 assert(LR->end == NewIdx.getRegSlot() &&
1308 "Can't bundle def whose kill is before the bundle");
1309 if (BR[LI->reg].Dead || BR[LI->reg].Def) {
1310 // Already have a def for this. Just delete range.
1311 LI->removeRange(*LR);
1312 } else {
1313 // Make range dead, record.
1314 LR->end = NewIdx.getDeadSlot();
1315 BR[LI->reg].Dead = LR;
1316 assert(BR[LI->reg].Use == LR &&
1317 "Range becoming dead should currently be use.");
1318 }
1319 // In both cases the range is no longer a use on the bundle.
1320 BR[LI->reg].Use = 0;
1321 }
1322 }
1323
1324 void moveAllExitingFromInto(SlotIndex OldIdx, RangeSet& Exiting,
1325 BundleRanges& BR) {
1326 for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end();
1327 EI != EE; ++EI)
1328 moveExitingFromInto(OldIdx, *EI, BR);
1329 }
1330
Lang Hames3dc7c512012-02-17 18:44:18 +00001331};
1332
Lang Hamesecb50622012-02-17 23:43:40 +00001333void LiveIntervals::handleMove(MachineInstr* MI) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001334 SlotIndex OldIndex = Indexes->getInstructionIndex(MI);
1335 Indexes->removeMachineInstrFromMaps(MI);
Lang Hamesecb50622012-02-17 23:43:40 +00001336 SlotIndex NewIndex = MI->isInsideBundle() ?
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001337 Indexes->getInstructionIndex(MI) :
1338 Indexes->insertMachineInstrInMaps(MI);
Lang Hamesecb50622012-02-17 23:43:40 +00001339 assert(getMBBStartIdx(MI->getParent()) <= OldIndex &&
1340 OldIndex < getMBBEndIdx(MI->getParent()) &&
Lang Hames3dc7c512012-02-17 18:44:18 +00001341 "Cannot handle moves across basic block boundaries.");
Lang Hamesecb50622012-02-17 23:43:40 +00001342 assert(!MI->isBundled() && "Can't handle bundled instructions yet.");
Lang Hames3dc7c512012-02-17 18:44:18 +00001343
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001344 HMEditor HME(*this, *MRI, *TRI, NewIndex);
Lang Hames4586d252012-02-21 22:29:38 +00001345 HME.moveAllRangesFrom(MI, OldIndex);
1346}
1347
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +00001348void LiveIntervals::handleMoveIntoBundle(MachineInstr* MI,
1349 MachineInstr* BundleStart) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001350 SlotIndex NewIndex = Indexes->getInstructionIndex(BundleStart);
1351 HMEditor HME(*this, *MRI, *TRI, NewIndex);
Lang Hames4586d252012-02-21 22:29:38 +00001352 HME.moveAllRangesInto(MI, BundleStart);
Lang Hames3dc7c512012-02-17 18:44:18 +00001353}