blob: d79a5aea082a58ad86ffa78eb817f052515a4dab [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/Function.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/InlineAsm.h"
28#include "llvm/Instructions.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000031#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000032#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000033#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000034#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000035#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000036#include "llvm/CodeGen/GCStrategy.h"
37#include "llvm/CodeGen/GCMetadata.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineFrameInfo.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
41#include "llvm/CodeGen/MachineJumpTableInfo.h"
42#include "llvm/CodeGen/MachineModuleInfo.h"
43#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000044#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000045#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000046#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000047#include "llvm/Target/TargetData.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000048#include "llvm/Target/TargetFrameLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000049#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000050#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000053#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000054#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000055#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000056#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000057#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000058#include <algorithm>
59using namespace llvm;
60
Dale Johannesen601d3c02008-09-05 01:48:15 +000061/// LimitFloatPrecision - Generate low-precision inline sequences for
62/// some float libcalls (6, 8 or 12 bits).
63static unsigned LimitFloatPrecision;
64
65static cl::opt<unsigned, true>
66LimitFPPrecision("limit-float-precision",
67 cl::desc("Generate low-precision inline sequences "
68 "for some float libcalls"),
69 cl::location(LimitFloatPrecision),
70 cl::init(0));
71
Andrew Trickde91f3c2010-11-12 17:50:46 +000072// Limit the width of DAG chains. This is important in general to prevent
73// prevent DAG-based analysis from blowing up. For example, alias analysis and
74// load clustering may not complete in reasonable time. It is difficult to
75// recognize and avoid this situation within each individual analysis, and
76// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000077// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000078//
79// MaxParallelChains default is arbitrarily high to avoid affecting
80// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000081// sequence over this should have been converted to llvm.memcpy by the
82// frontend. It easy to induce this behavior with .ll code such as:
83// %buffer = alloca [4096 x i8]
84// %data = load [4096 x i8]* %argPtr
85// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick778583a2011-03-11 17:46:59 +000086static const unsigned MaxParallelChains = 64;
Andrew Trickde91f3c2010-11-12 17:50:46 +000087
Chris Lattner3ac18842010-08-24 23:20:40 +000088static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
89 const SDValue *Parts, unsigned NumParts,
90 EVT PartVT, EVT ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +000091
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000092/// getCopyFromParts - Create a value that contains the specified legal parts
93/// combined into the value they represent. If the parts combine to a type
94/// larger then ValueVT then AssertOp can be used to specify whether the extra
95/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
96/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +000097static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +000098 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +000099 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000100 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000101 if (ValueVT.isVector())
102 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000103
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000104 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000105 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000106 SDValue Val = Parts[0];
107
108 if (NumParts > 1) {
109 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000110 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000111 unsigned PartBits = PartVT.getSizeInBits();
112 unsigned ValueBits = ValueVT.getSizeInBits();
113
114 // Assemble the power of 2 part.
115 unsigned RoundParts = NumParts & (NumParts - 1) ?
116 1 << Log2_32(NumParts) : NumParts;
117 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000118 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000119 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000120 SDValue Lo, Hi;
121
Owen Anderson23b9b192009-08-12 00:36:31 +0000122 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000123
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000124 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000125 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000126 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000127 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000128 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000129 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000130 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
131 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000132 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000133
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000134 if (TLI.isBigEndian())
135 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000136
Chris Lattner3ac18842010-08-24 23:20:40 +0000137 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000138
139 if (RoundParts < NumParts) {
140 // Assemble the trailing non-power-of-2 part.
141 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000142 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000143 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000144 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000145
146 // Combine the round and odd parts.
147 Lo = Val;
148 if (TLI.isBigEndian())
149 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000150 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000151 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
152 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000153 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000154 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000155 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
156 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000157 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000158 } else if (PartVT.isFloatingPoint()) {
159 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000161 "Unexpected split");
162 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000163 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
164 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000165 if (TLI.isBigEndian())
166 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000167 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000168 } else {
169 // FP split into integer parts (soft fp)
170 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
171 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000172 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000173 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000174 }
175 }
176
177 // There is now one part, held in Val. Correct it to match ValueVT.
178 PartVT = Val.getValueType();
179
180 if (PartVT == ValueVT)
181 return Val;
182
Chris Lattner3ac18842010-08-24 23:20:40 +0000183 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000184 if (ValueVT.bitsLT(PartVT)) {
185 // For a truncate, see if we have any information to
186 // indicate whether the truncated bits will always be
187 // zero or sign-extension.
188 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000189 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000190 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000191 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000192 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000193 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000194 }
195
196 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000197 // FP_ROUND's are always exact here.
198 if (ValueVT.bitsLT(Val.getValueType()))
199 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Bill Wendling4533cac2010-01-28 21:51:40 +0000200 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000201
Chris Lattner3ac18842010-08-24 23:20:40 +0000202 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000203 }
204
Bill Wendling4533cac2010-01-28 21:51:40 +0000205 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000206 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000207
Torok Edwinc23197a2009-07-14 16:55:14 +0000208 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000209 return SDValue();
210}
211
Chris Lattner3ac18842010-08-24 23:20:40 +0000212/// getCopyFromParts - Create a value that contains the specified legal parts
213/// combined into the value they represent. If the parts combine to a type
214/// larger then ValueVT then AssertOp can be used to specify whether the extra
215/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
216/// (ISD::AssertSext).
217static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
218 const SDValue *Parts, unsigned NumParts,
219 EVT PartVT, EVT ValueVT) {
220 assert(ValueVT.isVector() && "Not a vector value");
221 assert(NumParts > 0 && "No parts to assemble!");
222 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
223 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000224
Chris Lattner3ac18842010-08-24 23:20:40 +0000225 // Handle a multi-element vector.
226 if (NumParts > 1) {
227 EVT IntermediateVT, RegisterVT;
228 unsigned NumIntermediates;
229 unsigned NumRegs =
230 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
231 NumIntermediates, RegisterVT);
232 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
233 NumParts = NumRegs; // Silence a compiler warning.
234 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
235 assert(RegisterVT == Parts[0].getValueType() &&
236 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000237
Chris Lattner3ac18842010-08-24 23:20:40 +0000238 // Assemble the parts into intermediate operands.
239 SmallVector<SDValue, 8> Ops(NumIntermediates);
240 if (NumIntermediates == NumParts) {
241 // If the register was not expanded, truncate or copy the value,
242 // as appropriate.
243 for (unsigned i = 0; i != NumParts; ++i)
244 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
245 PartVT, IntermediateVT);
246 } else if (NumParts > 0) {
247 // If the intermediate type was expanded, build the intermediate
248 // operands from the parts.
249 assert(NumParts % NumIntermediates == 0 &&
250 "Must expand into a divisible number of parts!");
251 unsigned Factor = NumParts / NumIntermediates;
252 for (unsigned i = 0; i != NumIntermediates; ++i)
253 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
254 PartVT, IntermediateVT);
255 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000256
Chris Lattner3ac18842010-08-24 23:20:40 +0000257 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
258 // intermediate operands.
259 Val = DAG.getNode(IntermediateVT.isVector() ?
260 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
261 ValueVT, &Ops[0], NumIntermediates);
262 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000263
Chris Lattner3ac18842010-08-24 23:20:40 +0000264 // There is now one part, held in Val. Correct it to match ValueVT.
265 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000266
Chris Lattner3ac18842010-08-24 23:20:40 +0000267 if (PartVT == ValueVT)
268 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000269
Chris Lattnere6f7c262010-08-25 22:49:25 +0000270 if (PartVT.isVector()) {
271 // If the element type of the source/dest vectors are the same, but the
272 // parts vector has more elements than the value vector, then we have a
273 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
274 // elements we want.
275 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
276 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
277 "Cannot narrow, it would be a lossy transformation");
278 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
279 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000280 }
281
Chris Lattnere6f7c262010-08-25 22:49:25 +0000282 // Vector/Vector bitcast.
Nadav Rotem0b666362011-06-04 20:58:08 +0000283 if (ValueVT.getSizeInBits() == PartVT.getSizeInBits())
284 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
285
286 assert(PartVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
287 "Cannot handle this kind of promotion");
288 // Promoted vector extract
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000289 bool Smaller = ValueVT.bitsLE(PartVT);
290 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
291 DL, ValueVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000292
Chris Lattnere6f7c262010-08-25 22:49:25 +0000293 }
Eric Christopher471e4222011-06-08 23:55:35 +0000294
Eric Christopher9aaa02a2011-06-01 19:55:10 +0000295 // Trivial bitcast if the types are the same size and the destination
296 // vector type is legal.
297 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits() &&
298 TLI.isTypeLegal(ValueVT))
299 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000300
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000301 // Handle cases such as i8 -> <1 x i1>
302 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner3ac18842010-08-24 23:20:40 +0000303 "Only trivial scalar-to-vector conversions should get here!");
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000304
305 if (ValueVT.getVectorNumElements() == 1 &&
306 ValueVT.getVectorElementType() != PartVT) {
307 bool Smaller = ValueVT.bitsLE(PartVT);
308 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
309 DL, ValueVT.getScalarType(), Val);
310 }
311
Chris Lattner3ac18842010-08-24 23:20:40 +0000312 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
313}
314
315
316
Chris Lattnera13b8602010-08-24 23:10:06 +0000317
318static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
319 SDValue Val, SDValue *Parts, unsigned NumParts,
320 EVT PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000321
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000322/// getCopyToParts - Create a series of nodes that contain the specified value
323/// split into legal parts. If the parts contain more bits than Val, then, for
324/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000325static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000326 SDValue Val, SDValue *Parts, unsigned NumParts,
327 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000328 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000329 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000330
Chris Lattnera13b8602010-08-24 23:10:06 +0000331 // Handle the vector case separately.
332 if (ValueVT.isVector())
333 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000334
Chris Lattnera13b8602010-08-24 23:10:06 +0000335 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000336 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000337 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000338 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
339
Chris Lattnera13b8602010-08-24 23:10:06 +0000340 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000341 return;
342
Chris Lattnera13b8602010-08-24 23:10:06 +0000343 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
344 if (PartVT == ValueVT) {
345 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000346 Parts[0] = Val;
347 return;
348 }
349
Chris Lattnera13b8602010-08-24 23:10:06 +0000350 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
351 // If the parts cover more bits than the value has, promote the value.
352 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
353 assert(NumParts == 1 && "Do not know what to promote to!");
354 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
355 } else {
356 assert(PartVT.isInteger() && ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000357 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000358 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
359 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
360 }
361 } else if (PartBits == ValueVT.getSizeInBits()) {
362 // Different types of the same size.
363 assert(NumParts == 1 && PartVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000364 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000365 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
366 // If the parts cover less bits than value has, truncate the value.
367 assert(PartVT.isInteger() && ValueVT.isInteger() &&
368 "Unknown mismatch!");
369 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
370 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
371 }
372
373 // The value may have changed - recompute ValueVT.
374 ValueVT = Val.getValueType();
375 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
376 "Failed to tile the value with PartVT!");
377
378 if (NumParts == 1) {
379 assert(PartVT == ValueVT && "Type conversion failed!");
380 Parts[0] = Val;
381 return;
382 }
383
384 // Expand the value into multiple parts.
385 if (NumParts & (NumParts - 1)) {
386 // The number of parts is not a power of 2. Split off and copy the tail.
387 assert(PartVT.isInteger() && ValueVT.isInteger() &&
388 "Do not know what to expand to!");
389 unsigned RoundParts = 1 << Log2_32(NumParts);
390 unsigned RoundBits = RoundParts * PartBits;
391 unsigned OddParts = NumParts - RoundParts;
392 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
393 DAG.getIntPtrConstant(RoundBits));
394 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
395
396 if (TLI.isBigEndian())
397 // The odd parts were reversed by getCopyToParts - unreverse them.
398 std::reverse(Parts + RoundParts, Parts + NumParts);
399
400 NumParts = RoundParts;
401 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
402 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
403 }
404
405 // The number of parts is a power of 2. Repeatedly bisect the value using
406 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000407 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000408 EVT::getIntegerVT(*DAG.getContext(),
409 ValueVT.getSizeInBits()),
410 Val);
411
412 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
413 for (unsigned i = 0; i < NumParts; i += StepSize) {
414 unsigned ThisBits = StepSize * PartBits / 2;
415 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
416 SDValue &Part0 = Parts[i];
417 SDValue &Part1 = Parts[i+StepSize/2];
418
419 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
420 ThisVT, Part0, DAG.getIntPtrConstant(1));
421 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
422 ThisVT, Part0, DAG.getIntPtrConstant(0));
423
424 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000425 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
426 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000427 }
428 }
429 }
430
431 if (TLI.isBigEndian())
432 std::reverse(Parts, Parts + OrigNumParts);
433}
434
435
436/// getCopyToPartsVector - Create a series of nodes that contain the specified
437/// value split into legal parts.
438static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
439 SDValue Val, SDValue *Parts, unsigned NumParts,
440 EVT PartVT) {
441 EVT ValueVT = Val.getValueType();
442 assert(ValueVT.isVector() && "Not a vector");
443 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000444
Chris Lattnera13b8602010-08-24 23:10:06 +0000445 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000446 if (PartVT == ValueVT) {
447 // Nothing to do.
448 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
449 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000450 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000451 } else if (PartVT.isVector() &&
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000452 PartVT.getVectorElementType() == ValueVT.getVectorElementType() &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000453 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
454 EVT ElementVT = PartVT.getVectorElementType();
455 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
456 // undef elements.
457 SmallVector<SDValue, 16> Ops;
458 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
459 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
460 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000461
Chris Lattnere6f7c262010-08-25 22:49:25 +0000462 for (unsigned i = ValueVT.getVectorNumElements(),
463 e = PartVT.getVectorNumElements(); i != e; ++i)
464 Ops.push_back(DAG.getUNDEF(ElementVT));
465
466 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
467
468 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000469
Chris Lattnere6f7c262010-08-25 22:49:25 +0000470 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
471 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem0b666362011-06-04 20:58:08 +0000472 } else if (PartVT.isVector() &&
473 PartVT.getVectorElementType().bitsGE(
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000474 ValueVT.getVectorElementType()) &&
Nadav Rotem0b666362011-06-04 20:58:08 +0000475 PartVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
476
477 // Promoted vector extract
478 unsigned NumElts = ValueVT.getVectorNumElements();
479 SmallVector<SDValue, 8> NewOps;
480 for (unsigned i = 0; i < NumElts; ++i) {
481 SDValue Ext = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
482 ValueVT.getScalarType(), Val ,DAG.getIntPtrConstant(i));
483 SDValue Cast = DAG.getNode(ISD::ANY_EXTEND,
484 DL, PartVT.getScalarType(), Ext);
485 NewOps.push_back(Cast);
486 }
487 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT,
488 &NewOps[0], NewOps.size());
489 } else{
Chris Lattnere6f7c262010-08-25 22:49:25 +0000490 // Vector -> scalar conversion.
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000491 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000492 "Only trivial vector-to-scalar conversions should get here!");
493 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
494 PartVT, Val, DAG.getIntPtrConstant(0));
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000495
496 bool Smaller = ValueVT.bitsLE(PartVT);
497 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
498 DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000499 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000500
Chris Lattnera13b8602010-08-24 23:10:06 +0000501 Parts[0] = Val;
502 return;
503 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000504
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000505 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000506 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000507 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000508 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000509 IntermediateVT,
510 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000511 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000512
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000513 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
514 NumParts = NumRegs; // Silence a compiler warning.
515 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000516
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000517 // Split the vector into intermediate operands.
518 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000519 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000520 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000521 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000522 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000523 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000524 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000525 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000526 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000527 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000528
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000529 // Split the intermediate operands into legal parts.
530 if (NumParts == NumIntermediates) {
531 // If the register was not expanded, promote or copy the value,
532 // as appropriate.
533 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000534 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000535 } else if (NumParts > 0) {
536 // If the intermediate type was expanded, split each the value into
537 // legal parts.
538 assert(NumParts % NumIntermediates == 0 &&
539 "Must expand into a divisible number of parts!");
540 unsigned Factor = NumParts / NumIntermediates;
541 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000542 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000543 }
544}
545
Chris Lattnera13b8602010-08-24 23:10:06 +0000546
547
548
Dan Gohman462f6b52010-05-29 17:53:24 +0000549namespace {
550 /// RegsForValue - This struct represents the registers (physical or virtual)
551 /// that a particular set of values is assigned, and the type information
552 /// about the value. The most common situation is to represent one value at a
553 /// time, but struct or array values are handled element-wise as multiple
554 /// values. The splitting of aggregates is performed recursively, so that we
555 /// never have aggregate-typed registers. The values at this point do not
556 /// necessarily have legal types, so each value may require one or more
557 /// registers of some legal type.
558 ///
559 struct RegsForValue {
560 /// ValueVTs - The value types of the values, which may not be legal, and
561 /// may need be promoted or synthesized from one or more registers.
562 ///
563 SmallVector<EVT, 4> ValueVTs;
564
565 /// RegVTs - The value types of the registers. This is the same size as
566 /// ValueVTs and it records, for each value, what the type of the assigned
567 /// register or registers are. (Individual values are never synthesized
568 /// from more than one type of register.)
569 ///
570 /// With virtual registers, the contents of RegVTs is redundant with TLI's
571 /// getRegisterType member function, however when with physical registers
572 /// it is necessary to have a separate record of the types.
573 ///
574 SmallVector<EVT, 4> RegVTs;
575
576 /// Regs - This list holds the registers assigned to the values.
577 /// Each legal or promoted value requires one register, and each
578 /// expanded value requires multiple registers.
579 ///
580 SmallVector<unsigned, 4> Regs;
581
582 RegsForValue() {}
583
584 RegsForValue(const SmallVector<unsigned, 4> &regs,
585 EVT regvt, EVT valuevt)
586 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
587
Dan Gohman462f6b52010-05-29 17:53:24 +0000588 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
589 unsigned Reg, const Type *Ty) {
590 ComputeValueVTs(tli, Ty, ValueVTs);
591
592 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
593 EVT ValueVT = ValueVTs[Value];
594 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
595 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
596 for (unsigned i = 0; i != NumRegs; ++i)
597 Regs.push_back(Reg + i);
598 RegVTs.push_back(RegisterVT);
599 Reg += NumRegs;
600 }
601 }
602
603 /// areValueTypesLegal - Return true if types of all the values are legal.
604 bool areValueTypesLegal(const TargetLowering &TLI) {
605 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
606 EVT RegisterVT = RegVTs[Value];
607 if (!TLI.isTypeLegal(RegisterVT))
608 return false;
609 }
610 return true;
611 }
612
613 /// append - Add the specified values to this one.
614 void append(const RegsForValue &RHS) {
615 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
616 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
617 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
618 }
619
620 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
621 /// this value and returns the result as a ValueVTs value. This uses
622 /// Chain/Flag as the input and updates them for the output Chain/Flag.
623 /// If the Flag pointer is NULL, no flag is used.
624 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
625 DebugLoc dl,
626 SDValue &Chain, SDValue *Flag) const;
627
628 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
629 /// specified value into the registers specified by this object. This uses
630 /// Chain/Flag as the input and updates them for the output Chain/Flag.
631 /// If the Flag pointer is NULL, no flag is used.
632 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
633 SDValue &Chain, SDValue *Flag) const;
634
635 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
636 /// operand list. This adds the code marker, matching input operand index
637 /// (if applicable), and includes the number of values added into it.
638 void AddInlineAsmOperands(unsigned Kind,
639 bool HasMatching, unsigned MatchingIdx,
640 SelectionDAG &DAG,
641 std::vector<SDValue> &Ops) const;
642 };
643}
644
645/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
646/// this value and returns the result as a ValueVT value. This uses
647/// Chain/Flag as the input and updates them for the output Chain/Flag.
648/// If the Flag pointer is NULL, no flag is used.
649SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
650 FunctionLoweringInfo &FuncInfo,
651 DebugLoc dl,
652 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000653 // A Value with type {} or [0 x %t] needs no registers.
654 if (ValueVTs.empty())
655 return SDValue();
656
Dan Gohman462f6b52010-05-29 17:53:24 +0000657 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
658
659 // Assemble the legal parts into the final values.
660 SmallVector<SDValue, 4> Values(ValueVTs.size());
661 SmallVector<SDValue, 8> Parts;
662 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
663 // Copy the legal parts from the registers.
664 EVT ValueVT = ValueVTs[Value];
665 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
666 EVT RegisterVT = RegVTs[Value];
667
668 Parts.resize(NumRegs);
669 for (unsigned i = 0; i != NumRegs; ++i) {
670 SDValue P;
671 if (Flag == 0) {
672 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
673 } else {
674 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
675 *Flag = P.getValue(2);
676 }
677
678 Chain = P.getValue(1);
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000679 Parts[i] = P;
Dan Gohman462f6b52010-05-29 17:53:24 +0000680
681 // If the source register was virtual and if we know something about it,
682 // add an assert node.
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000683 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwariche1497b92011-02-24 10:00:08 +0000684 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000685 continue;
Cameron Zwariche1497b92011-02-24 10:00:08 +0000686
687 const FunctionLoweringInfo::LiveOutInfo *LOI =
688 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
689 if (!LOI)
690 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000691
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000692 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwariche1497b92011-02-24 10:00:08 +0000693 unsigned NumSignBits = LOI->NumSignBits;
694 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman462f6b52010-05-29 17:53:24 +0000695
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000696 // FIXME: We capture more information than the dag can represent. For
697 // now, just use the tightest assertzext/assertsext possible.
698 bool isSExt = true;
699 EVT FromVT(MVT::Other);
700 if (NumSignBits == RegSize)
701 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
702 else if (NumZeroBits >= RegSize-1)
703 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
704 else if (NumSignBits > RegSize-8)
705 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
706 else if (NumZeroBits >= RegSize-8)
707 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
708 else if (NumSignBits > RegSize-16)
709 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
710 else if (NumZeroBits >= RegSize-16)
711 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
712 else if (NumSignBits > RegSize-32)
713 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
714 else if (NumZeroBits >= RegSize-32)
715 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
716 else
717 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000718
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000719 // Add an assertion node.
720 assert(FromVT != MVT::Other);
721 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
722 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman462f6b52010-05-29 17:53:24 +0000723 }
724
725 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
726 NumRegs, RegisterVT, ValueVT);
727 Part += NumRegs;
728 Parts.clear();
729 }
730
731 return DAG.getNode(ISD::MERGE_VALUES, dl,
732 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
733 &Values[0], ValueVTs.size());
734}
735
736/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
737/// specified value into the registers specified by this object. This uses
738/// Chain/Flag as the input and updates them for the output Chain/Flag.
739/// If the Flag pointer is NULL, no flag is used.
740void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
741 SDValue &Chain, SDValue *Flag) const {
742 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
743
744 // Get the list of the values's legal parts.
745 unsigned NumRegs = Regs.size();
746 SmallVector<SDValue, 8> Parts(NumRegs);
747 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
748 EVT ValueVT = ValueVTs[Value];
749 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
750 EVT RegisterVT = RegVTs[Value];
751
Chris Lattner3ac18842010-08-24 23:20:40 +0000752 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000753 &Parts[Part], NumParts, RegisterVT);
754 Part += NumParts;
755 }
756
757 // Copy the parts into the registers.
758 SmallVector<SDValue, 8> Chains(NumRegs);
759 for (unsigned i = 0; i != NumRegs; ++i) {
760 SDValue Part;
761 if (Flag == 0) {
762 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
763 } else {
764 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
765 *Flag = Part.getValue(1);
766 }
767
768 Chains[i] = Part.getValue(0);
769 }
770
771 if (NumRegs == 1 || Flag)
772 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
773 // flagged to it. That is the CopyToReg nodes and the user are considered
774 // a single scheduling unit. If we create a TokenFactor and return it as
775 // chain, then the TokenFactor is both a predecessor (operand) of the
776 // user as well as a successor (the TF operands are flagged to the user).
777 // c1, f1 = CopyToReg
778 // c2, f2 = CopyToReg
779 // c3 = TokenFactor c1, c2
780 // ...
781 // = op c3, ..., f2
782 Chain = Chains[NumRegs-1];
783 else
784 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
785}
786
787/// AddInlineAsmOperands - Add this value to the specified inlineasm node
788/// operand list. This adds the code marker and includes the number of
789/// values added into it.
790void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
791 unsigned MatchingIdx,
792 SelectionDAG &DAG,
793 std::vector<SDValue> &Ops) const {
794 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
795
796 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
797 if (HasMatching)
798 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
799 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
800 Ops.push_back(Res);
801
802 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
803 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
804 EVT RegisterVT = RegVTs[Value];
805 for (unsigned i = 0; i != NumRegs; ++i) {
806 assert(Reg < Regs.size() && "Mismatch in # registers expected");
807 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
808 }
809 }
810}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000811
Dan Gohman2048b852009-11-23 18:04:58 +0000812void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000813 AA = &aa;
814 GFI = gfi;
815 TD = DAG.getTarget().getTargetData();
816}
817
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000818/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000819/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000820/// for a new block. This doesn't clear out information about
821/// additional blocks that are needed to complete switch lowering
822/// or PHI node updating; that information is cleared out as it is
823/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000824void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000825 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000826 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000827 PendingLoads.clear();
828 PendingExports.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000829 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000830 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000831}
832
Devang Patel23385752011-05-23 17:44:13 +0000833/// clearDanglingDebugInfo - Clear the dangling debug information
834/// map. This function is seperated from the clear so that debug
835/// information that is dangling in a basic block can be properly
836/// resolved in a different basic block. This allows the
837/// SelectionDAG to resolve dangling debug information attached
838/// to PHI nodes.
839void SelectionDAGBuilder::clearDanglingDebugInfo() {
840 DanglingDebugInfoMap.clear();
841}
842
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000843/// getRoot - Return the current virtual root of the Selection DAG,
844/// flushing any PendingLoad items. This must be done before emitting
845/// a store or any other node that may need to be ordered after any
846/// prior load instructions.
847///
Dan Gohman2048b852009-11-23 18:04:58 +0000848SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000849 if (PendingLoads.empty())
850 return DAG.getRoot();
851
852 if (PendingLoads.size() == 1) {
853 SDValue Root = PendingLoads[0];
854 DAG.setRoot(Root);
855 PendingLoads.clear();
856 return Root;
857 }
858
859 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000861 &PendingLoads[0], PendingLoads.size());
862 PendingLoads.clear();
863 DAG.setRoot(Root);
864 return Root;
865}
866
867/// getControlRoot - Similar to getRoot, but instead of flushing all the
868/// PendingLoad items, flush all the PendingExports items. It is necessary
869/// to do this before emitting a terminator instruction.
870///
Dan Gohman2048b852009-11-23 18:04:58 +0000871SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000872 SDValue Root = DAG.getRoot();
873
874 if (PendingExports.empty())
875 return Root;
876
877 // Turn all of the CopyToReg chains into one factored node.
878 if (Root.getOpcode() != ISD::EntryToken) {
879 unsigned i = 0, e = PendingExports.size();
880 for (; i != e; ++i) {
881 assert(PendingExports[i].getNode()->getNumOperands() > 1);
882 if (PendingExports[i].getNode()->getOperand(0) == Root)
883 break; // Don't add the root if we already indirectly depend on it.
884 }
885
886 if (i == e)
887 PendingExports.push_back(Root);
888 }
889
Owen Anderson825b72b2009-08-11 20:47:22 +0000890 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000891 &PendingExports[0],
892 PendingExports.size());
893 PendingExports.clear();
894 DAG.setRoot(Root);
895 return Root;
896}
897
Bill Wendling4533cac2010-01-28 21:51:40 +0000898void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
899 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
900 DAG.AssignOrdering(Node, SDNodeOrder);
901
902 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
903 AssignOrderingToNode(Node->getOperand(I).getNode());
904}
905
Dan Gohman46510a72010-04-15 01:51:59 +0000906void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000907 // Set up outgoing PHI node register values before emitting the terminator.
908 if (isa<TerminatorInst>(&I))
909 HandlePHINodesInSuccessorBlocks(I.getParent());
910
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000911 CurDebugLoc = I.getDebugLoc();
912
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000913 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000914
Dan Gohman92884f72010-04-20 15:03:56 +0000915 if (!isa<TerminatorInst>(&I) && !HasTailCall)
916 CopyToExportRegsIfNeeded(&I);
917
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000918 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000919}
920
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000921void SelectionDAGBuilder::visitPHI(const PHINode &) {
922 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
923}
924
Dan Gohman46510a72010-04-15 01:51:59 +0000925void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000926 // Note: this doesn't use InstVisitor, because it has to work with
927 // ConstantExpr's in addition to instructions.
928 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000929 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000930 // Build the switch statement using the Instruction.def file.
931#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000932 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000933#include "llvm/Instruction.def"
934 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000935
936 // Assign the ordering to the freshly created DAG nodes.
937 if (NodeMap.count(&I)) {
938 ++SDNodeOrder;
939 AssignOrderingToNode(getValue(&I).getNode());
940 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000941}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000942
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000943// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
944// generate the debug data structures now that we've seen its definition.
945void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
946 SDValue Val) {
947 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000948 if (DDI.getDI()) {
949 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000950 DebugLoc dl = DDI.getdl();
951 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000952 MDNode *Variable = DI->getVariable();
953 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000954 SDDbgValue *SDV;
955 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000956 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000957 SDV = DAG.getDbgValue(Variable, Val.getNode(),
958 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
959 DAG.AddDbgValue(SDV, Val.getNode(), false);
960 }
Owen Anderson95771af2011-02-25 21:41:48 +0000961 } else
Devang Patelafeaae72010-12-06 22:39:26 +0000962 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000963 DanglingDebugInfoMap[V] = DanglingDebugInfo();
964 }
965}
966
Dan Gohman28a17352010-07-01 01:59:43 +0000967// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000968SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000969 // If we already have an SDValue for this value, use it. It's important
970 // to do this first, so that we don't create a CopyFromReg if we already
971 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000972 SDValue &N = NodeMap[V];
973 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000974
Dan Gohman28a17352010-07-01 01:59:43 +0000975 // If there's a virtual register allocated and initialized for this
976 // value, use it.
977 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
978 if (It != FuncInfo.ValueMap.end()) {
979 unsigned InReg = It->second;
980 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
981 SDValue Chain = DAG.getEntryNode();
Devang Patel8f314282011-01-25 18:09:58 +0000982 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain,NULL);
983 resolveDanglingDebugInfo(V, N);
984 return N;
Dan Gohman28a17352010-07-01 01:59:43 +0000985 }
986
987 // Otherwise create a new SDValue and remember it.
988 SDValue Val = getValueImpl(V);
989 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000990 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000991 return Val;
992}
993
994/// getNonRegisterValue - Return an SDValue for the given Value, but
995/// don't look in FuncInfo.ValueMap for a virtual register.
996SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
997 // If we already have an SDValue for this value, use it.
998 SDValue &N = NodeMap[V];
999 if (N.getNode()) return N;
1000
1001 // Otherwise create a new SDValue and remember it.
1002 SDValue Val = getValueImpl(V);
1003 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001004 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +00001005 return Val;
1006}
1007
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001008/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +00001009/// Create an SDValue for the given value.
1010SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +00001011 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001012 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001013
Dan Gohman383b5f62010-04-17 15:32:28 +00001014 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001015 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001016
Dan Gohman383b5f62010-04-17 15:32:28 +00001017 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +00001018 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001019
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001020 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001021 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001022
Dan Gohman383b5f62010-04-17 15:32:28 +00001023 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001024 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001025
Nate Begeman9008ca62009-04-27 18:41:29 +00001026 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +00001027 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001028
Dan Gohman383b5f62010-04-17 15:32:28 +00001029 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001030 visit(CE->getOpcode(), *CE);
1031 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +00001032 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001033 return N1;
1034 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001035
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001036 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1037 SmallVector<SDValue, 4> Constants;
1038 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1039 OI != OE; ++OI) {
1040 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +00001041 // If the operand is an empty aggregate, there are no values.
1042 if (!Val) continue;
1043 // Add each leaf value from the operand to the Constants list
1044 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001045 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1046 Constants.push_back(SDValue(Val, i));
1047 }
Bill Wendling87710f02009-12-21 23:47:40 +00001048
Bill Wendling4533cac2010-01-28 21:51:40 +00001049 return DAG.getMergeValues(&Constants[0], Constants.size(),
1050 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001051 }
1052
Duncan Sands1df98592010-02-16 11:11:14 +00001053 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001054 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1055 "Unknown struct or array constant!");
1056
Owen Andersone50ed302009-08-10 22:56:29 +00001057 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001058 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1059 unsigned NumElts = ValueVTs.size();
1060 if (NumElts == 0)
1061 return SDValue(); // empty struct
1062 SmallVector<SDValue, 4> Constants(NumElts);
1063 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001064 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001065 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001066 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001067 else if (EltVT.isFloatingPoint())
1068 Constants[i] = DAG.getConstantFP(0, EltVT);
1069 else
1070 Constants[i] = DAG.getConstant(0, EltVT);
1071 }
Bill Wendling87710f02009-12-21 23:47:40 +00001072
Bill Wendling4533cac2010-01-28 21:51:40 +00001073 return DAG.getMergeValues(&Constants[0], NumElts,
1074 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001075 }
1076
Dan Gohman383b5f62010-04-17 15:32:28 +00001077 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001078 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001079
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001080 const VectorType *VecTy = cast<VectorType>(V->getType());
1081 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001082
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001083 // Now that we know the number and type of the elements, get that number of
1084 // elements into the Ops array based on what kind of constant it is.
1085 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +00001086 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001087 for (unsigned i = 0; i != NumElements; ++i)
1088 Ops.push_back(getValue(CP->getOperand(i)));
1089 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001090 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001091 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001092
1093 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001094 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001095 Op = DAG.getConstantFP(0, EltVT);
1096 else
1097 Op = DAG.getConstant(0, EltVT);
1098 Ops.assign(NumElements, Op);
1099 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001100
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001101 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001102 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1103 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001104 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001105
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001106 // If this is a static alloca, generate it as the frameindex instead of
1107 // computation.
1108 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1109 DenseMap<const AllocaInst*, int>::iterator SI =
1110 FuncInfo.StaticAllocaMap.find(AI);
1111 if (SI != FuncInfo.StaticAllocaMap.end())
1112 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1113 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001114
Dan Gohman28a17352010-07-01 01:59:43 +00001115 // If this is an instruction which fast-isel has deferred, select it now.
1116 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001117 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1118 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1119 SDValue Chain = DAG.getEntryNode();
1120 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001121 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001122
Dan Gohman28a17352010-07-01 01:59:43 +00001123 llvm_unreachable("Can't get register for value!");
1124 return SDValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001125}
1126
Dan Gohman46510a72010-04-15 01:51:59 +00001127void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001128 SDValue Chain = getControlRoot();
1129 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001130 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001131
Dan Gohman7451d3e2010-05-29 17:03:36 +00001132 if (!FuncInfo.CanLowerReturn) {
1133 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001134 const Function *F = I.getParent()->getParent();
1135
1136 // Emit a store of the return value through the virtual register.
1137 // Leave Outs empty so that LowerReturn won't try to load return
1138 // registers the usual way.
1139 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001140 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001141 PtrValueVTs);
1142
1143 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1144 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001145
Owen Andersone50ed302009-08-10 22:56:29 +00001146 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001147 SmallVector<uint64_t, 4> Offsets;
1148 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001149 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001150
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001151 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001152 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001153 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1154 RetPtr.getValueType(), RetPtr,
1155 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001156 Chains[i] =
1157 DAG.getStore(Chain, getCurDebugLoc(),
1158 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001159 // FIXME: better loc info would be nice.
1160 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001161 }
1162
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001163 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1164 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001165 } else if (I.getNumOperands() != 0) {
1166 SmallVector<EVT, 4> ValueVTs;
1167 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1168 unsigned NumValues = ValueVTs.size();
1169 if (NumValues) {
1170 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001171 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1172 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001173
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001174 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001175
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001176 const Function *F = I.getParent()->getParent();
1177 if (F->paramHasAttr(0, Attribute::SExt))
1178 ExtendKind = ISD::SIGN_EXTEND;
1179 else if (F->paramHasAttr(0, Attribute::ZExt))
1180 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001181
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001182 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
1183 VT = TLI.getTypeForExtArgOrReturn(*DAG.getContext(), VT, ExtendKind);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001184
1185 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1186 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1187 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001188 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001189 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1190 &Parts[0], NumParts, PartVT, ExtendKind);
1191
1192 // 'inreg' on function refers to return value
1193 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1194 if (F->paramHasAttr(0, Attribute::InReg))
1195 Flags.setInReg();
1196
1197 // Propagate extension type if any
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001198 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001199 Flags.setSExt();
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001200 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001201 Flags.setZExt();
1202
Dan Gohmanc9403652010-07-07 15:54:55 +00001203 for (unsigned i = 0; i < NumParts; ++i) {
1204 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1205 /*isfixed=*/true));
1206 OutVals.push_back(Parts[i]);
1207 }
Evan Cheng3927f432009-03-25 20:20:11 +00001208 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001209 }
1210 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001211
1212 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001213 CallingConv::ID CallConv =
1214 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001215 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001216 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001217
1218 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001219 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001220 "LowerReturn didn't return a valid chain!");
1221
1222 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001223 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001224}
1225
Dan Gohmanad62f532009-04-23 23:13:24 +00001226/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1227/// created for it, emit nodes to copy the value into the virtual
1228/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001229void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00001230 // Skip empty types
1231 if (V->getType()->isEmptyTy())
1232 return;
1233
Dan Gohman33b7a292010-04-16 17:15:02 +00001234 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1235 if (VMI != FuncInfo.ValueMap.end()) {
1236 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1237 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001238 }
1239}
1240
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001241/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1242/// the current basic block, add it to ValueMap now so that we'll get a
1243/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001244void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001245 // No need to export constants.
1246 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001247
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001248 // Already exported?
1249 if (FuncInfo.isExportedInst(V)) return;
1250
1251 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1252 CopyValueToVirtualRegister(V, Reg);
1253}
1254
Dan Gohman46510a72010-04-15 01:51:59 +00001255bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001256 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001257 // The operands of the setcc have to be in this block. We don't know
1258 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001259 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001260 // Can export from current BB.
1261 if (VI->getParent() == FromBB)
1262 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001263
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001264 // Is already exported, noop.
1265 return FuncInfo.isExportedInst(V);
1266 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001267
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001268 // If this is an argument, we can export it if the BB is the entry block or
1269 // if it is already exported.
1270 if (isa<Argument>(V)) {
1271 if (FromBB == &FromBB->getParent()->getEntryBlock())
1272 return true;
1273
1274 // Otherwise, can only export this if it is already exported.
1275 return FuncInfo.isExportedInst(V);
1276 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001277
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001278 // Otherwise, constants can always be exported.
1279 return true;
1280}
1281
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001282/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
1283uint32_t SelectionDAGBuilder::getEdgeWeight(MachineBasicBlock *Src,
1284 MachineBasicBlock *Dst) {
1285 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1286 if (!BPI)
1287 return 0;
1288 BasicBlock *SrcBB = const_cast<BasicBlock*>(Src->getBasicBlock());
1289 BasicBlock *DstBB = const_cast<BasicBlock*>(Dst->getBasicBlock());
1290 return BPI->getEdgeWeight(SrcBB, DstBB);
1291}
1292
1293void SelectionDAGBuilder::addSuccessorWithWeight(MachineBasicBlock *Src,
1294 MachineBasicBlock *Dst) {
1295 uint32_t weight = getEdgeWeight(Src, Dst);
1296 Src->addSuccessor(Dst, weight);
1297}
1298
1299
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001300static bool InBlock(const Value *V, const BasicBlock *BB) {
1301 if (const Instruction *I = dyn_cast<Instruction>(V))
1302 return I->getParent() == BB;
1303 return true;
1304}
1305
Dan Gohmanc2277342008-10-17 21:16:08 +00001306/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1307/// This function emits a branch and is used at the leaves of an OR or an
1308/// AND operator tree.
1309///
1310void
Dan Gohman46510a72010-04-15 01:51:59 +00001311SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001312 MachineBasicBlock *TBB,
1313 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001314 MachineBasicBlock *CurBB,
1315 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001316 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001317
Dan Gohmanc2277342008-10-17 21:16:08 +00001318 // If the leaf of the tree is a comparison, merge the condition into
1319 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001320 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001321 // The operands of the cmp have to be in this block. We don't know
1322 // how to export them from some other block. If this is the first block
1323 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001324 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001325 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1326 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001327 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001328 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001329 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001330 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001331 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001332 } else {
1333 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001334 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001335 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001336
1337 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001338 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1339 SwitchCases.push_back(CB);
1340 return;
1341 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001342 }
1343
1344 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001345 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001346 NULL, TBB, FBB, CurBB);
1347 SwitchCases.push_back(CB);
1348}
1349
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001350/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001351void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001352 MachineBasicBlock *TBB,
1353 MachineBasicBlock *FBB,
1354 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001355 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001356 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001357 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001358 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001359 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001360 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1361 BOp->getParent() != CurBB->getBasicBlock() ||
1362 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1363 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001364 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001365 return;
1366 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001367
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001368 // Create TmpBB after CurBB.
1369 MachineFunction::iterator BBI = CurBB;
1370 MachineFunction &MF = DAG.getMachineFunction();
1371 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1372 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001373
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001374 if (Opc == Instruction::Or) {
1375 // Codegen X | Y as:
1376 // jmp_if_X TBB
1377 // jmp TmpBB
1378 // TmpBB:
1379 // jmp_if_Y TBB
1380 // jmp FBB
1381 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001382
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001383 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001384 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001385
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001386 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001387 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001388 } else {
1389 assert(Opc == Instruction::And && "Unknown merge op!");
1390 // Codegen X & Y as:
1391 // jmp_if_X TmpBB
1392 // jmp FBB
1393 // TmpBB:
1394 // jmp_if_Y TBB
1395 // jmp FBB
1396 //
1397 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001398
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001399 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001400 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001401
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001402 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001403 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001404 }
1405}
1406
1407/// If the set of cases should be emitted as a series of branches, return true.
1408/// If we should emit this as a bunch of and/or'd together conditions, return
1409/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001410bool
Dan Gohman2048b852009-11-23 18:04:58 +00001411SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001412 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001413
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001414 // If this is two comparisons of the same values or'd or and'd together, they
1415 // will get folded into a single comparison, so don't emit two blocks.
1416 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1417 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1418 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1419 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1420 return false;
1421 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001422
Chris Lattner133ce872010-01-02 00:00:03 +00001423 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1424 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1425 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1426 Cases[0].CC == Cases[1].CC &&
1427 isa<Constant>(Cases[0].CmpRHS) &&
1428 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1429 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1430 return false;
1431 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1432 return false;
1433 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001434
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001435 return true;
1436}
1437
Dan Gohman46510a72010-04-15 01:51:59 +00001438void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001439 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001440
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001441 // Update machine-CFG edges.
1442 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1443
1444 // Figure out which block is immediately after the current one.
1445 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001446 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001447 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001448 NextBlock = BBI;
1449
1450 if (I.isUnconditional()) {
1451 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001452 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001453
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001454 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001455 if (Succ0MBB != NextBlock)
1456 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001457 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001458 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001459
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001460 return;
1461 }
1462
1463 // If this condition is one of the special cases we handle, do special stuff
1464 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001465 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001466 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1467
1468 // If this is a series of conditions that are or'd or and'd together, emit
1469 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001470 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001471 // For example, instead of something like:
1472 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001473 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001474 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001475 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001476 // or C, F
1477 // jnz foo
1478 // Emit:
1479 // cmp A, B
1480 // je foo
1481 // cmp D, E
1482 // jle foo
1483 //
Dan Gohman46510a72010-04-15 01:51:59 +00001484 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Owen Anderson95771af2011-02-25 21:41:48 +00001485 if (!TLI.isJumpExpensive() &&
Chris Lattnerde189be2010-11-30 18:12:52 +00001486 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001487 (BOp->getOpcode() == Instruction::And ||
1488 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001489 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1490 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001491 // If the compares in later blocks need to use values not currently
1492 // exported from this block, export them now. This block should always
1493 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001494 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001495
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001496 // Allow some cases to be rejected.
1497 if (ShouldEmitAsBranches(SwitchCases)) {
1498 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1499 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1500 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1501 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001502
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001503 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001504 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001505 SwitchCases.erase(SwitchCases.begin());
1506 return;
1507 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001508
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001509 // Okay, we decided not to do this, remove any inserted MBB's and clear
1510 // SwitchCases.
1511 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001512 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001513
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001514 SwitchCases.clear();
1515 }
1516 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001517
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001518 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001519 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001520 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001521
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001522 // Use visitSwitchCase to actually insert the fast branch sequence for this
1523 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001524 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001525}
1526
1527/// visitSwitchCase - Emits the necessary code to represent a single node in
1528/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001529void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1530 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001531 SDValue Cond;
1532 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001533 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001534
1535 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001536 if (CB.CmpMHS == NULL) {
1537 // Fold "(X == true)" to X and "(X == false)" to !X to
1538 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001539 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001540 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001541 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001542 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001543 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001544 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001545 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001546 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001547 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001548 } else {
1549 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1550
Anton Korobeynikov23218582008-12-23 22:25:27 +00001551 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1552 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001553
1554 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001555 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001556
1557 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001558 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001559 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001560 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001561 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001562 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001563 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001564 DAG.getConstant(High-Low, VT), ISD::SETULE);
1565 }
1566 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001567
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001568 // Update successor info
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001569 addSuccessorWithWeight(SwitchBB, CB.TrueBB);
1570 addSuccessorWithWeight(SwitchBB, CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001571
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001572 // Set NextBlock to be the MBB immediately after the current one, if any.
1573 // This is used to avoid emitting unnecessary branches to the next block.
1574 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001575 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001576 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001577 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001578
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001579 // If the lhs block is the next block, invert the condition so that we can
1580 // fall through to the lhs instead of the rhs block.
1581 if (CB.TrueBB == NextBlock) {
1582 std::swap(CB.TrueBB, CB.FalseBB);
1583 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001584 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001585 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001586
Dale Johannesenf5d97892009-02-04 01:48:28 +00001587 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001588 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001589 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001590
Evan Cheng266a99d2010-09-23 06:51:55 +00001591 // Insert the false branch. Do this even if it's a fall through branch,
1592 // this makes it easier to do DAG optimizations which require inverting
1593 // the branch condition.
1594 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1595 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001596
1597 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001598}
1599
1600/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001601void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001602 // Emit the code for the jump table
1603 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001604 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001605 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1606 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001607 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001608 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1609 MVT::Other, Index.getValue(1),
1610 Table, Index);
1611 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001612}
1613
1614/// visitJumpTableHeader - This function emits necessary code to produce index
1615/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001616void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001617 JumpTableHeader &JTH,
1618 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001619 // Subtract the lowest switch case value from the value being switched on and
1620 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001621 // difference between smallest and largest cases.
1622 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001623 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001624 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001625 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001626
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001627 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001628 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001629 // can be used as an index into the jump table in a subsequent basic block.
1630 // This value may be smaller or larger than the target's pointer type, and
1631 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001632 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001633
Dan Gohman89496d02010-07-02 00:10:16 +00001634 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001635 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1636 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001637 JT.Reg = JumpTableReg;
1638
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001639 // Emit the range check for the jump table, and branch to the default block
1640 // for the switch statement if the value being switched on exceeds the largest
1641 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001642 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001643 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001644 DAG.getConstant(JTH.Last-JTH.First,VT),
1645 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001646
1647 // Set NextBlock to be the MBB immediately after the current one, if any.
1648 // This is used to avoid emitting unnecessary branches to the next block.
1649 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001650 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001651
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001652 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001653 NextBlock = BBI;
1654
Dale Johannesen66978ee2009-01-31 02:22:37 +00001655 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001656 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001657 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001658
Bill Wendling4533cac2010-01-28 21:51:40 +00001659 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001660 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1661 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001662
Bill Wendling87710f02009-12-21 23:47:40 +00001663 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001664}
1665
1666/// visitBitTestHeader - This function emits necessary code to produce value
1667/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001668void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1669 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001670 // Subtract the minimum value
1671 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001672 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001673 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001674 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001675
1676 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001677 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001678 TLI.getSetCCResultType(Sub.getValueType()),
1679 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001680 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001681
Evan Chengd08e5b42011-01-06 01:02:44 +00001682 // Determine the type of the test operands.
1683 bool UsePtrType = false;
1684 if (!TLI.isTypeLegal(VT))
1685 UsePtrType = true;
1686 else {
1687 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
1688 if ((uint64_t)((int64_t)B.Cases[i].Mask >> VT.getSizeInBits()) + 1 >= 2) {
1689 // Switch table case range are encoded into series of masks.
1690 // Just use pointer type, it's guaranteed to fit.
1691 UsePtrType = true;
1692 break;
1693 }
1694 }
1695 if (UsePtrType) {
1696 VT = TLI.getPointerTy();
1697 Sub = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), VT);
1698 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001699
Evan Chengd08e5b42011-01-06 01:02:44 +00001700 B.RegVT = VT;
1701 B.Reg = FuncInfo.CreateReg(VT);
Dale Johannesena04b7572009-02-03 23:04:43 +00001702 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001703 B.Reg, Sub);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001704
1705 // Set NextBlock to be the MBB immediately after the current one, if any.
1706 // This is used to avoid emitting unnecessary branches to the next block.
1707 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001708 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001709 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001710 NextBlock = BBI;
1711
1712 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1713
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001714 addSuccessorWithWeight(SwitchBB, B.Default);
1715 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001716
Dale Johannesen66978ee2009-01-31 02:22:37 +00001717 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001718 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001719 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001720
Evan Cheng8c1f4322010-09-23 18:32:19 +00001721 if (MBB != NextBlock)
1722 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1723 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001724
Bill Wendling87710f02009-12-21 23:47:40 +00001725 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001726}
1727
1728/// visitBitTestCase - this function produces one "bit test"
Evan Chengd08e5b42011-01-06 01:02:44 +00001729void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1730 MachineBasicBlock* NextMBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001731 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001732 BitTestCase &B,
1733 MachineBasicBlock *SwitchBB) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001734 EVT VT = BB.RegVT;
1735 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1736 Reg, VT);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001737 SDValue Cmp;
1738 if (CountPopulation_64(B.Mask) == 1) {
1739 // Testing for a single bit; just compare the shift count with what it
1740 // would need to be to shift a 1 bit in that position.
1741 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001742 TLI.getSetCCResultType(VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001743 ShiftOp,
Evan Chengd08e5b42011-01-06 01:02:44 +00001744 DAG.getConstant(CountTrailingZeros_64(B.Mask), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001745 ISD::SETEQ);
1746 } else {
1747 // Make desired shift
Evan Chengd08e5b42011-01-06 01:02:44 +00001748 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(), VT,
1749 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001750
Dan Gohman8e0163a2010-06-24 02:06:24 +00001751 // Emit bit tests and jumps
1752 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001753 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Dan Gohman8e0163a2010-06-24 02:06:24 +00001754 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001755 TLI.getSetCCResultType(VT),
1756 AndOp, DAG.getConstant(0, VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001757 ISD::SETNE);
1758 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001759
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001760 addSuccessorWithWeight(SwitchBB, B.TargetBB);
1761 addSuccessorWithWeight(SwitchBB, NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001762
Dale Johannesen66978ee2009-01-31 02:22:37 +00001763 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001764 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001765 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001766
1767 // Set NextBlock to be the MBB immediately after the current one, if any.
1768 // This is used to avoid emitting unnecessary branches to the next block.
1769 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001770 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001771 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001772 NextBlock = BBI;
1773
Evan Cheng8c1f4322010-09-23 18:32:19 +00001774 if (NextMBB != NextBlock)
1775 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1776 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001777
Bill Wendling87710f02009-12-21 23:47:40 +00001778 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001779}
1780
Dan Gohman46510a72010-04-15 01:51:59 +00001781void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001782 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001783
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001784 // Retrieve successors.
1785 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1786 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1787
Gabor Greifb67e6b32009-01-15 11:10:44 +00001788 const Value *Callee(I.getCalledValue());
1789 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001790 visitInlineAsm(&I);
1791 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001792 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001793
1794 // If the value of the invoke is used outside of its defining block, make it
1795 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001796 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001797
1798 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001799 InvokeMBB->addSuccessor(Return);
1800 InvokeMBB->addSuccessor(LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001801
1802 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001803 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1804 MVT::Other, getControlRoot(),
1805 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001806}
1807
Dan Gohman46510a72010-04-15 01:51:59 +00001808void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001809}
1810
1811/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1812/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001813bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1814 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001815 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001816 MachineBasicBlock *Default,
1817 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001818 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001819
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001820 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001821 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001822 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001823 return false;
1824
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001825 // Get the MachineFunction which holds the current MBB. This is used when
1826 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001827 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001828
1829 // Figure out which block is immediately after the current one.
1830 MachineBasicBlock *NextBlock = 0;
1831 MachineFunction::iterator BBI = CR.CaseBB;
1832
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001833 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001834 NextBlock = BBI;
1835
Benjamin Kramerce750f02010-11-22 09:45:38 +00001836 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001837 // is the same as the other, but has one bit unset that the other has set,
1838 // use bit manipulation to do two compares at once. For example:
1839 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001840 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1841 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1842 if (Size == 2 && CR.CaseBB == SwitchBB) {
1843 Case &Small = *CR.Range.first;
1844 Case &Big = *(CR.Range.second-1);
1845
1846 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1847 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1848 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1849
1850 // Check that there is only one bit different.
1851 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1852 (SmallValue | BigValue) == BigValue) {
1853 // Isolate the common bit.
1854 APInt CommonBit = BigValue & ~SmallValue;
1855 assert((SmallValue | CommonBit) == BigValue &&
1856 CommonBit.countPopulation() == 1 && "Not a common bit?");
1857
1858 SDValue CondLHS = getValue(SV);
1859 EVT VT = CondLHS.getValueType();
1860 DebugLoc DL = getCurDebugLoc();
1861
1862 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
1863 DAG.getConstant(CommonBit, VT));
1864 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
1865 Or, DAG.getConstant(BigValue, VT),
1866 ISD::SETEQ);
1867
1868 // Update successor info.
1869 SwitchBB->addSuccessor(Small.BB);
1870 SwitchBB->addSuccessor(Default);
1871
1872 // Insert the true branch.
1873 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
1874 getControlRoot(), Cond,
1875 DAG.getBasicBlock(Small.BB));
1876
1877 // Insert the false branch.
1878 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
1879 DAG.getBasicBlock(Default));
1880
1881 DAG.setRoot(BrCond);
1882 return true;
1883 }
1884 }
1885 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001886
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001887 // Rearrange the case blocks so that the last one falls through if possible.
1888 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1889 // The last case block won't fall through into 'NextBlock' if we emit the
1890 // branches in this order. See if rearranging a case value would help.
1891 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1892 if (I->BB == NextBlock) {
1893 std::swap(*I, BackCase);
1894 break;
1895 }
1896 }
1897 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001898
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001899 // Create a CaseBlock record representing a conditional branch to
1900 // the Case's target mbb if the value being switched on SV is equal
1901 // to C.
1902 MachineBasicBlock *CurBlock = CR.CaseBB;
1903 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1904 MachineBasicBlock *FallThrough;
1905 if (I != E-1) {
1906 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1907 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001908
1909 // Put SV in a virtual register to make it available from the new blocks.
1910 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001911 } else {
1912 // If the last case doesn't match, go to the default block.
1913 FallThrough = Default;
1914 }
1915
Dan Gohman46510a72010-04-15 01:51:59 +00001916 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001917 ISD::CondCode CC;
1918 if (I->High == I->Low) {
1919 // This is just small small case range :) containing exactly 1 case
1920 CC = ISD::SETEQ;
1921 LHS = SV; RHS = I->High; MHS = NULL;
1922 } else {
1923 CC = ISD::SETLE;
1924 LHS = I->Low; MHS = SV; RHS = I->High;
1925 }
1926 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001927
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001928 // If emitting the first comparison, just call visitSwitchCase to emit the
1929 // code into the current block. Otherwise, push the CaseBlock onto the
1930 // vector to be later processed by SDISel, and insert the node's MBB
1931 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001932 if (CurBlock == SwitchBB)
1933 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001934 else
1935 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001936
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001937 CurBlock = FallThrough;
1938 }
1939
1940 return true;
1941}
1942
1943static inline bool areJTsAllowed(const TargetLowering &TLI) {
1944 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001945 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1946 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001947}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001948
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001949static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001950 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Jay Foad40f8f622010-12-07 08:25:19 +00001951 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001952 return (LastExt - FirstExt + 1ULL);
1953}
1954
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001955/// handleJTSwitchCase - Emit jumptable for current switch case range
Dan Gohman2048b852009-11-23 18:04:58 +00001956bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR,
1957 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001958 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001959 MachineBasicBlock* Default,
1960 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001961 Case& FrontCase = *CR.Range.first;
1962 Case& BackCase = *(CR.Range.second-1);
1963
Chris Lattnere880efe2009-11-07 07:50:34 +00001964 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1965 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001966
Chris Lattnere880efe2009-11-07 07:50:34 +00001967 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001968 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1969 I!=E; ++I)
1970 TSize += I->size();
1971
Dan Gohmane0567812010-04-08 23:03:40 +00001972 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001973 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001974
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001975 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00001976 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001977 if (Density < 0.4)
1978 return false;
1979
David Greene4b69d992010-01-05 01:24:57 +00001980 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001981 << "First entry: " << First << ". Last entry: " << Last << '\n'
1982 << "Range: " << Range
Jim Grosbach3fc83172011-02-25 03:59:03 +00001983 << ". Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001984
1985 // Get the MachineFunction which holds the current MBB. This is used when
1986 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001987 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001988
1989 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001990 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001991 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001992
1993 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1994
1995 // Create a new basic block to hold the code for loading the address
1996 // of the jump table, and jumping to it. Update successor information;
1997 // we will either branch to the default case for the switch, or the jump
1998 // table.
1999 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2000 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002001
2002 addSuccessorWithWeight(CR.CaseBB, Default);
2003 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002004
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002005 // Build a vector of destination BBs, corresponding to each target
2006 // of the jump table. If the value of the jump table slot corresponds to
2007 // a case statement, push the case's BB onto the vector, otherwise, push
2008 // the default BB.
2009 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002010 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002011 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00002012 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2013 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00002014
2015 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002016 DestBBs.push_back(I->BB);
2017 if (TEI==High)
2018 ++I;
2019 } else {
2020 DestBBs.push_back(Default);
2021 }
2022 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002023
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002024 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002025 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2026 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002027 E = DestBBs.end(); I != E; ++I) {
2028 if (!SuccsHandled[(*I)->getNumber()]) {
2029 SuccsHandled[(*I)->getNumber()] = true;
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002030 addSuccessorWithWeight(JumpTableBB, *I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002031 }
2032 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002033
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002034 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00002035 unsigned JTEncoding = TLI.getJumpTableEncoding();
2036 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002037 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002038
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002039 // Set the jump table information so that we can codegen it as a second
2040 // MachineBasicBlock
2041 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00002042 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2043 if (CR.CaseBB == SwitchBB)
2044 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002045
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002046 JTCases.push_back(JumpTableBlock(JTH, JT));
2047
2048 return true;
2049}
2050
2051/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2052/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00002053bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2054 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002055 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002056 MachineBasicBlock *Default,
2057 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002058 // Get the MachineFunction which holds the current MBB. This is used when
2059 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002060 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002061
2062 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002063 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002064 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002065
2066 Case& FrontCase = *CR.Range.first;
2067 Case& BackCase = *(CR.Range.second-1);
2068 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2069
2070 // Size is the number of Cases represented by this range.
2071 unsigned Size = CR.Range.second - CR.Range.first;
2072
Chris Lattnere880efe2009-11-07 07:50:34 +00002073 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2074 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002075 double FMetric = 0;
2076 CaseItr Pivot = CR.Range.first + Size/2;
2077
2078 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2079 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002080 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002081 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2082 I!=E; ++I)
2083 TSize += I->size();
2084
Chris Lattnere880efe2009-11-07 07:50:34 +00002085 APInt LSize = FrontCase.size();
2086 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002087 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002088 << "First: " << First << ", Last: " << Last <<'\n'
2089 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002090 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2091 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002092 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2093 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002094 APInt Range = ComputeRange(LEnd, RBegin);
2095 assert((Range - 2ULL).isNonNegative() &&
2096 "Invalid case distance");
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002097 // Use volatile double here to avoid excess precision issues on some hosts,
2098 // e.g. that use 80-bit X87 registers.
2099 volatile double LDensity =
2100 (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002101 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002102 volatile double RDensity =
2103 (double)RSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002104 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002105 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002106 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002107 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002108 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2109 << "LDensity: " << LDensity
2110 << ", RDensity: " << RDensity << '\n'
2111 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002112 if (FMetric < Metric) {
2113 Pivot = J;
2114 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002115 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002116 }
2117
2118 LSize += J->size();
2119 RSize -= J->size();
2120 }
2121 if (areJTsAllowed(TLI)) {
2122 // If our case is dense we *really* should handle it earlier!
2123 assert((FMetric > 0) && "Should handle dense range earlier!");
2124 } else {
2125 Pivot = CR.Range.first + Size/2;
2126 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002127
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002128 CaseRange LHSR(CR.Range.first, Pivot);
2129 CaseRange RHSR(Pivot, CR.Range.second);
2130 Constant *C = Pivot->Low;
2131 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002132
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002133 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002134 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002135 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002136 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002137 // Pivot's Value, then we can branch directly to the LHS's Target,
2138 // rather than creating a leaf node for it.
2139 if ((LHSR.second - LHSR.first) == 1 &&
2140 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002141 cast<ConstantInt>(C)->getValue() ==
2142 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002143 TrueBB = LHSR.first->BB;
2144 } else {
2145 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2146 CurMF->insert(BBI, TrueBB);
2147 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002148
2149 // Put SV in a virtual register to make it available from the new blocks.
2150 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002151 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002152
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002153 // Similar to the optimization above, if the Value being switched on is
2154 // known to be less than the Constant CR.LT, and the current Case Value
2155 // is CR.LT - 1, then we can branch directly to the target block for
2156 // the current Case Value, rather than emitting a RHS leaf node for it.
2157 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002158 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2159 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002160 FalseBB = RHSR.first->BB;
2161 } else {
2162 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2163 CurMF->insert(BBI, FalseBB);
2164 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002165
2166 // Put SV in a virtual register to make it available from the new blocks.
2167 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002168 }
2169
2170 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002171 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002172 // Otherwise, branch to LHS.
2173 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
2174
Dan Gohman99be8ae2010-04-19 22:41:47 +00002175 if (CR.CaseBB == SwitchBB)
2176 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002177 else
2178 SwitchCases.push_back(CB);
2179
2180 return true;
2181}
2182
2183/// handleBitTestsSwitchCase - if current case range has few destination and
2184/// range span less, than machine word bitwidth, encode case range into series
2185/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002186bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2187 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002188 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002189 MachineBasicBlock* Default,
2190 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002191 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002192 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002193
2194 Case& FrontCase = *CR.Range.first;
2195 Case& BackCase = *(CR.Range.second-1);
2196
2197 // Get the MachineFunction which holds the current MBB. This is used when
2198 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002199 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002200
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002201 // If target does not have legal shift left, do not emit bit tests at all.
2202 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2203 return false;
2204
Anton Korobeynikov23218582008-12-23 22:25:27 +00002205 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002206 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2207 I!=E; ++I) {
2208 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002209 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002210 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002211
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002212 // Count unique destinations
2213 SmallSet<MachineBasicBlock*, 4> Dests;
2214 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2215 Dests.insert(I->BB);
2216 if (Dests.size() > 3)
2217 // Don't bother the code below, if there are too much unique destinations
2218 return false;
2219 }
David Greene4b69d992010-01-05 01:24:57 +00002220 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002221 << Dests.size() << '\n'
2222 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002223
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002224 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002225 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2226 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002227 APInt cmpRange = maxValue - minValue;
2228
David Greene4b69d992010-01-05 01:24:57 +00002229 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002230 << "Low bound: " << minValue << '\n'
2231 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002232
Dan Gohmane0567812010-04-08 23:03:40 +00002233 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002234 (!(Dests.size() == 1 && numCmps >= 3) &&
2235 !(Dests.size() == 2 && numCmps >= 5) &&
2236 !(Dests.size() >= 3 && numCmps >= 6)))
2237 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002238
David Greene4b69d992010-01-05 01:24:57 +00002239 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002240 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2241
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002242 // Optimize the case where all the case values fit in a
2243 // word without having to subtract minValue. In this case,
2244 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002245 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002246 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002247 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002248 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002249 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002250
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002251 CaseBitsVector CasesBits;
2252 unsigned i, count = 0;
2253
2254 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2255 MachineBasicBlock* Dest = I->BB;
2256 for (i = 0; i < count; ++i)
2257 if (Dest == CasesBits[i].BB)
2258 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002259
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002260 if (i == count) {
2261 assert((count < 3) && "Too much destinations to test!");
2262 CasesBits.push_back(CaseBits(0, Dest, 0));
2263 count++;
2264 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002265
2266 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2267 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2268
2269 uint64_t lo = (lowValue - lowBound).getZExtValue();
2270 uint64_t hi = (highValue - lowBound).getZExtValue();
2271
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002272 for (uint64_t j = lo; j <= hi; j++) {
2273 CasesBits[i].Mask |= 1ULL << j;
2274 CasesBits[i].Bits++;
2275 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002276
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002277 }
2278 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002279
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002280 BitTestInfo BTC;
2281
2282 // Figure out which block is immediately after the current one.
2283 MachineFunction::iterator BBI = CR.CaseBB;
2284 ++BBI;
2285
2286 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2287
David Greene4b69d992010-01-05 01:24:57 +00002288 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002289 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002290 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002291 << ", Bits: " << CasesBits[i].Bits
2292 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002293
2294 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2295 CurMF->insert(BBI, CaseBB);
2296 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2297 CaseBB,
2298 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002299
2300 // Put SV in a virtual register to make it available from the new blocks.
2301 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002302 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002303
2304 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengd08e5b42011-01-06 01:02:44 +00002305 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002306 CR.CaseBB, Default, BTC);
2307
Dan Gohman99be8ae2010-04-19 22:41:47 +00002308 if (CR.CaseBB == SwitchBB)
2309 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002310
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002311 BitTestCases.push_back(BTB);
2312
2313 return true;
2314}
2315
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002316/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002317size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2318 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002319 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002320
2321 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002322 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002323 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2324 Cases.push_back(Case(SI.getSuccessorValue(i),
2325 SI.getSuccessorValue(i),
2326 SMBB));
2327 }
2328 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2329
2330 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002331 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002332 // Must recompute end() each iteration because it may be
2333 // invalidated by erase if we hold on to it
Nick Lewyckyed4efd32011-01-28 04:00:15 +00002334 for (CaseItr I = Cases.begin(), J = llvm::next(Cases.begin());
2335 J != Cases.end(); ) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002336 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2337 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002338 MachineBasicBlock* nextBB = J->BB;
2339 MachineBasicBlock* currentBB = I->BB;
2340
2341 // If the two neighboring cases go to the same destination, merge them
2342 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002343 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002344 I->High = J->High;
2345 J = Cases.erase(J);
2346 } else {
2347 I = J++;
2348 }
2349 }
2350
2351 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2352 if (I->Low != I->High)
2353 // A range counts double, since it requires two compares.
2354 ++numCmps;
2355 }
2356
2357 return numCmps;
2358}
2359
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002360void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2361 MachineBasicBlock *Last) {
2362 // Update JTCases.
2363 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2364 if (JTCases[i].first.HeaderBB == First)
2365 JTCases[i].first.HeaderBB = Last;
2366
2367 // Update BitTestCases.
2368 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2369 if (BitTestCases[i].Parent == First)
2370 BitTestCases[i].Parent = Last;
2371}
2372
Dan Gohman46510a72010-04-15 01:51:59 +00002373void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002374 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002375
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002376 // Figure out which block is immediately after the current one.
2377 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002378 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2379
2380 // If there is only the default destination, branch to it if it is not the
2381 // next basic block. Otherwise, just fall through.
2382 if (SI.getNumOperands() == 2) {
2383 // Update machine-CFG edges.
2384
2385 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002386 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002387 if (Default != NextBlock)
2388 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2389 MVT::Other, getControlRoot(),
2390 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002391
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002392 return;
2393 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002394
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002395 // If there are any non-default case statements, create a vector of Cases
2396 // representing each one, and sort the vector so that we can efficiently
2397 // create a binary search tree from them.
2398 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002399 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002400 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002401 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002402 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002403
2404 // Get the Value to be switched on and default basic blocks, which will be
2405 // inserted into CaseBlock records, representing basic blocks in the binary
2406 // search tree.
Dan Gohman46510a72010-04-15 01:51:59 +00002407 const Value *SV = SI.getOperand(0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002408
2409 // Push the initial CaseRec onto the worklist
2410 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002411 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2412 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002413
2414 while (!WorkList.empty()) {
2415 // Grab a record representing a case range to process off the worklist
2416 CaseRec CR = WorkList.back();
2417 WorkList.pop_back();
2418
Dan Gohman99be8ae2010-04-19 22:41:47 +00002419 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002420 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002421
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002422 // If the range has few cases (two or less) emit a series of specific
2423 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002424 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002425 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002426
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002427 // If the switch has more than 5 blocks, and at least 40% dense, and the
2428 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002429 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002430 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002431 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002432
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002433 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2434 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002435 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002436 }
2437}
2438
Dan Gohman46510a72010-04-15 01:51:59 +00002439void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002440 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002441
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002442 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002443 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002444 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002445 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002446 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002447 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002448 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002449 for (unsigned i = 0, e = succs.size(); i != e; ++i) {
2450 MachineBasicBlock *Succ = FuncInfo.MBBMap[succs[i]];
2451 addSuccessorWithWeight(IndirectBrMBB, Succ);
2452 }
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002453
Bill Wendling4533cac2010-01-28 21:51:40 +00002454 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2455 MVT::Other, getControlRoot(),
2456 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002457}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002458
Dan Gohman46510a72010-04-15 01:51:59 +00002459void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002460 // -0.0 - X --> fneg
2461 const Type *Ty = I.getType();
Chris Lattner2ca5c862011-02-15 00:14:00 +00002462 if (isa<Constant>(I.getOperand(0)) &&
2463 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2464 SDValue Op2 = getValue(I.getOperand(1));
2465 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2466 Op2.getValueType(), Op2));
2467 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002468 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002469
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002470 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002471}
2472
Dan Gohman46510a72010-04-15 01:51:59 +00002473void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002474 SDValue Op1 = getValue(I.getOperand(0));
2475 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002476 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2477 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002478}
2479
Dan Gohman46510a72010-04-15 01:51:59 +00002480void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002481 SDValue Op1 = getValue(I.getOperand(0));
2482 SDValue Op2 = getValue(I.getOperand(1));
Owen Anderson95771af2011-02-25 21:41:48 +00002483
2484 MVT ShiftTy = TLI.getShiftAmountTy(Op2.getValueType());
2485
Chris Lattnerd3027732011-02-13 09:02:52 +00002486 // Coerce the shift amount to the right type if we can.
2487 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattner915eeb42011-02-13 09:10:56 +00002488 unsigned ShiftSize = ShiftTy.getSizeInBits();
2489 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Chris Lattnerd3027732011-02-13 09:02:52 +00002490 DebugLoc DL = getCurDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002491
Dan Gohman57fc82d2009-04-09 03:51:29 +00002492 // If the operand is smaller than the shift count type, promote it.
Chris Lattnerd3027732011-02-13 09:02:52 +00002493 if (ShiftSize > Op2Size)
2494 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Anderson95771af2011-02-25 21:41:48 +00002495
Dan Gohman57fc82d2009-04-09 03:51:29 +00002496 // If the operand is larger than the shift count type but the shift
2497 // count type has enough bits to represent any shift value, truncate
2498 // it now. This is a common case and it exposes the truncate to
2499 // optimization early.
Chris Lattnerd3027732011-02-13 09:02:52 +00002500 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2501 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2502 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere0751182011-02-13 19:09:16 +00002503 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattnerd3027732011-02-13 09:02:52 +00002504 else
Chris Lattnere0751182011-02-13 19:09:16 +00002505 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002506 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002507
Bill Wendling4533cac2010-01-28 21:51:40 +00002508 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2509 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002510}
2511
Dan Gohman46510a72010-04-15 01:51:59 +00002512void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002513 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002514 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002515 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002516 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002517 predicate = ICmpInst::Predicate(IC->getPredicate());
2518 SDValue Op1 = getValue(I.getOperand(0));
2519 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002520 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002521
Owen Andersone50ed302009-08-10 22:56:29 +00002522 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002523 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002524}
2525
Dan Gohman46510a72010-04-15 01:51:59 +00002526void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002527 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002528 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002529 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002530 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002531 predicate = FCmpInst::Predicate(FC->getPredicate());
2532 SDValue Op1 = getValue(I.getOperand(0));
2533 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002534 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002535 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002536 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002537}
2538
Dan Gohman46510a72010-04-15 01:51:59 +00002539void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002540 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002541 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2542 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002543 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002544
Bill Wendling49fcff82009-12-21 22:30:11 +00002545 SmallVector<SDValue, 4> Values(NumValues);
2546 SDValue Cond = getValue(I.getOperand(0));
2547 SDValue TrueVal = getValue(I.getOperand(1));
2548 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002549
Bill Wendling4533cac2010-01-28 21:51:40 +00002550 for (unsigned i = 0; i != NumValues; ++i)
Bill Wendling49fcff82009-12-21 22:30:11 +00002551 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002552 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
2553 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002554 SDValue(TrueVal.getNode(),
2555 TrueVal.getResNo() + i),
2556 SDValue(FalseVal.getNode(),
2557 FalseVal.getResNo() + i));
2558
Bill Wendling4533cac2010-01-28 21:51:40 +00002559 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2560 DAG.getVTList(&ValueVTs[0], NumValues),
2561 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002562}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002563
Dan Gohman46510a72010-04-15 01:51:59 +00002564void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002565 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2566 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002567 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002568 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002569}
2570
Dan Gohman46510a72010-04-15 01:51:59 +00002571void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002572 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2573 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2574 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002575 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002576 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002577}
2578
Dan Gohman46510a72010-04-15 01:51:59 +00002579void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002580 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2581 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2582 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002583 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002584 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002585}
2586
Dan Gohman46510a72010-04-15 01:51:59 +00002587void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002588 // FPTrunc is never a no-op cast, no need to check
2589 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002590 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002591 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2592 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002593}
2594
Dan Gohman46510a72010-04-15 01:51:59 +00002595void SelectionDAGBuilder::visitFPExt(const User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002596 // FPTrunc is never a no-op cast, no need to check
2597 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002598 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002599 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002600}
2601
Dan Gohman46510a72010-04-15 01:51:59 +00002602void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002603 // FPToUI is never a no-op cast, no need to check
2604 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002605 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002606 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002607}
2608
Dan Gohman46510a72010-04-15 01:51:59 +00002609void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002610 // FPToSI is never a no-op cast, no need to check
2611 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002612 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002613 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002614}
2615
Dan Gohman46510a72010-04-15 01:51:59 +00002616void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002617 // UIToFP is never a no-op cast, no need to check
2618 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002619 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002620 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002621}
2622
Dan Gohman46510a72010-04-15 01:51:59 +00002623void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002624 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002625 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002626 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002627 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002628}
2629
Dan Gohman46510a72010-04-15 01:51:59 +00002630void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002631 // What to do depends on the size of the integer and the size of the pointer.
2632 // We can either truncate, zero extend, or no-op, accordingly.
2633 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002634 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002635 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002636}
2637
Dan Gohman46510a72010-04-15 01:51:59 +00002638void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002639 // What to do depends on the size of the integer and the size of the pointer.
2640 // We can either truncate, zero extend, or no-op, accordingly.
2641 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002642 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002643 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002644}
2645
Dan Gohman46510a72010-04-15 01:51:59 +00002646void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002647 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002648 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002649
Bill Wendling49fcff82009-12-21 22:30:11 +00002650 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002651 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002652 if (DestVT != N.getValueType())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002653 setValue(&I, DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002654 DestVT, N)); // convert types.
2655 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002656 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002657}
2658
Dan Gohman46510a72010-04-15 01:51:59 +00002659void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002660 SDValue InVec = getValue(I.getOperand(0));
2661 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002662 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002663 TLI.getPointerTy(),
2664 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002665 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2666 TLI.getValueType(I.getType()),
2667 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002668}
2669
Dan Gohman46510a72010-04-15 01:51:59 +00002670void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002671 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002672 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002673 TLI.getPointerTy(),
2674 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002675 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2676 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002677}
2678
Mon P Wangaeb06d22008-11-10 04:46:22 +00002679// Utility for visitShuffleVector - Returns true if the mask is mask starting
2680// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002681static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2682 unsigned MaskNumElts = Mask.size();
2683 for (unsigned i = 0; i != MaskNumElts; ++i)
2684 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002685 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002686 return true;
2687}
2688
Dan Gohman46510a72010-04-15 01:51:59 +00002689void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002690 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002691 SDValue Src1 = getValue(I.getOperand(0));
2692 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002693
Nate Begeman9008ca62009-04-27 18:41:29 +00002694 // Convert the ConstantVector mask operand into an array of ints, with -1
2695 // representing undef values.
2696 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002697 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002698 unsigned MaskNumElts = MaskElts.size();
2699 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002700 if (isa<UndefValue>(MaskElts[i]))
2701 Mask.push_back(-1);
2702 else
2703 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2704 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002705
Owen Andersone50ed302009-08-10 22:56:29 +00002706 EVT VT = TLI.getValueType(I.getType());
2707 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002708 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002709
Mon P Wangc7849c22008-11-16 05:06:27 +00002710 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002711 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2712 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002713 return;
2714 }
2715
2716 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002717 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2718 // Mask is longer than the source vectors and is a multiple of the source
2719 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002720 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002721 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2722 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002723 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2724 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002725 return;
2726 }
2727
Mon P Wangc7849c22008-11-16 05:06:27 +00002728 // Pad both vectors with undefs to make them the same length as the mask.
2729 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002730 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2731 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002732 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002733
Nate Begeman9008ca62009-04-27 18:41:29 +00002734 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2735 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002736 MOps1[0] = Src1;
2737 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002738
2739 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2740 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002741 &MOps1[0], NumConcat);
2742 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002743 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002744 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002745
Mon P Wangaeb06d22008-11-10 04:46:22 +00002746 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002747 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002748 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002749 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002750 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002751 MappedOps.push_back(Idx);
2752 else
2753 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002754 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002755
Bill Wendling4533cac2010-01-28 21:51:40 +00002756 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2757 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002758 return;
2759 }
2760
Mon P Wangc7849c22008-11-16 05:06:27 +00002761 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002762 // Analyze the access pattern of the vector to see if we can extract
2763 // two subvectors and do the shuffle. The analysis is done by calculating
2764 // the range of elements the mask access on both vectors.
2765 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2766 int MaxRange[2] = {-1, -1};
2767
Nate Begeman5a5ca152009-04-29 05:20:52 +00002768 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002769 int Idx = Mask[i];
2770 int Input = 0;
2771 if (Idx < 0)
2772 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002773
Nate Begeman5a5ca152009-04-29 05:20:52 +00002774 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002775 Input = 1;
2776 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002777 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002778 if (Idx > MaxRange[Input])
2779 MaxRange[Input] = Idx;
2780 if (Idx < MinRange[Input])
2781 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002782 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002783
Mon P Wangc7849c22008-11-16 05:06:27 +00002784 // Check if the access is smaller than the vector size and can we find
2785 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002786 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2787 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002788 int StartIdx[2]; // StartIdx to extract from
2789 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002790 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002791 RangeUse[Input] = 0; // Unused
2792 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002793 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002794 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002795 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002796 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002797 RangeUse[Input] = 1; // Extract from beginning of the vector
2798 StartIdx[Input] = 0;
2799 } else {
2800 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002801 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Bob Wilson5e8b8332011-01-07 04:59:04 +00002802 StartIdx[Input] + MaskNumElts <= SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002803 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002804 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002805 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002806 }
2807
Bill Wendling636e2582009-08-21 18:16:06 +00002808 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002809 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002810 return;
2811 }
2812 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2813 // Extract appropriate subvector and generate a vector shuffle
2814 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002815 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002816 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002817 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002818 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002819 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002820 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002821 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002822
Mon P Wangc7849c22008-11-16 05:06:27 +00002823 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002824 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002825 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002826 int Idx = Mask[i];
2827 if (Idx < 0)
2828 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002829 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002830 MappedOps.push_back(Idx - StartIdx[0]);
2831 else
2832 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002833 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002834
Bill Wendling4533cac2010-01-28 21:51:40 +00002835 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2836 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002837 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002838 }
2839 }
2840
Mon P Wangc7849c22008-11-16 05:06:27 +00002841 // We can't use either concat vectors or extract subvectors so fall back to
2842 // replacing the shuffle with extract and build vector.
2843 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002844 EVT EltVT = VT.getVectorElementType();
2845 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002846 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002847 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002848 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002849 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002850 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002851 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002852 SDValue Res;
2853
Nate Begeman5a5ca152009-04-29 05:20:52 +00002854 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002855 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2856 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002857 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002858 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2859 EltVT, Src2,
2860 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2861
2862 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002863 }
2864 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002865
Bill Wendling4533cac2010-01-28 21:51:40 +00002866 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2867 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002868}
2869
Dan Gohman46510a72010-04-15 01:51:59 +00002870void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002871 const Value *Op0 = I.getOperand(0);
2872 const Value *Op1 = I.getOperand(1);
2873 const Type *AggTy = I.getType();
2874 const Type *ValTy = Op1->getType();
2875 bool IntoUndef = isa<UndefValue>(Op0);
2876 bool FromUndef = isa<UndefValue>(Op1);
2877
Dan Gohman0dadb152010-10-06 16:18:29 +00002878 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.idx_begin(), I.idx_end());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002879
Owen Andersone50ed302009-08-10 22:56:29 +00002880 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002881 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002882 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002883 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2884
2885 unsigned NumAggValues = AggValueVTs.size();
2886 unsigned NumValValues = ValValueVTs.size();
2887 SmallVector<SDValue, 4> Values(NumAggValues);
2888
2889 SDValue Agg = getValue(Op0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002890 unsigned i = 0;
2891 // Copy the beginning value(s) from the original aggregate.
2892 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002893 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002894 SDValue(Agg.getNode(), Agg.getResNo() + i);
2895 // Copy values from the inserted value(s).
Rafael Espindola3fa82832011-05-13 15:18:06 +00002896 if (NumValValues) {
2897 SDValue Val = getValue(Op1);
2898 for (; i != LinearIndex + NumValValues; ++i)
2899 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
2900 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2901 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002902 // Copy remaining value(s) from the original aggregate.
2903 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002904 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002905 SDValue(Agg.getNode(), Agg.getResNo() + i);
2906
Bill Wendling4533cac2010-01-28 21:51:40 +00002907 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2908 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2909 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002910}
2911
Dan Gohman46510a72010-04-15 01:51:59 +00002912void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002913 const Value *Op0 = I.getOperand(0);
2914 const Type *AggTy = Op0->getType();
2915 const Type *ValTy = I.getType();
2916 bool OutOfUndef = isa<UndefValue>(Op0);
2917
Dan Gohman0dadb152010-10-06 16:18:29 +00002918 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.idx_begin(), I.idx_end());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002919
Owen Andersone50ed302009-08-10 22:56:29 +00002920 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002921 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2922
2923 unsigned NumValValues = ValValueVTs.size();
Rafael Espindola3fa82832011-05-13 15:18:06 +00002924
2925 // Ignore a extractvalue that produces an empty object
2926 if (!NumValValues) {
2927 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
2928 return;
2929 }
2930
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002931 SmallVector<SDValue, 4> Values(NumValValues);
2932
2933 SDValue Agg = getValue(Op0);
2934 // Copy out the selected value(s).
2935 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2936 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002937 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002938 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002939 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002940
Bill Wendling4533cac2010-01-28 21:51:40 +00002941 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2942 DAG.getVTList(&ValValueVTs[0], NumValValues),
2943 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002944}
2945
Dan Gohman46510a72010-04-15 01:51:59 +00002946void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002947 SDValue N = getValue(I.getOperand(0));
2948 const Type *Ty = I.getOperand(0)->getType();
2949
Dan Gohman46510a72010-04-15 01:51:59 +00002950 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002951 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00002952 const Value *Idx = *OI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002953 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2954 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2955 if (Field) {
2956 // N = N + Offset
2957 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002958 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002959 DAG.getIntPtrConstant(Offset));
2960 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002961
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002962 Ty = StTy->getElementType(Field);
2963 } else {
2964 Ty = cast<SequentialType>(Ty)->getElementType();
2965
2966 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00002967 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00002968 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002969 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00002970 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002971 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00002972 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002973 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00002974 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00002975 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2976 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002977 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00002978 else
Evan Chengb1032a82009-02-09 20:54:38 +00002979 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00002980
Dale Johannesen66978ee2009-01-31 02:22:37 +00002981 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00002982 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002983 continue;
2984 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002985
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002986 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00002987 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
2988 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002989 SDValue IdxN = getValue(Idx);
2990
2991 // If the index is smaller or larger than intptr_t, truncate or extend
2992 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00002993 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002994
2995 // If this is a multiply by a power of two, turn it into a shl
2996 // immediately. This is a very common case.
2997 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00002998 if (ElementSize.isPowerOf2()) {
2999 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00003000 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003001 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00003002 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003003 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00003004 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00003005 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003006 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003007 }
3008 }
3009
Scott Michelfdc40a02009-02-17 22:15:04 +00003010 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003011 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003012 }
3013 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003014
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003015 setValue(&I, N);
3016}
3017
Dan Gohman46510a72010-04-15 01:51:59 +00003018void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003019 // If this is a fixed sized alloca in the entry block of the function,
3020 // allocate it statically on the stack.
3021 if (FuncInfo.StaticAllocaMap.count(&I))
3022 return; // getValue will auto-populate this.
3023
3024 const Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00003025 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003026 unsigned Align =
3027 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
3028 I.getAlignment());
3029
3030 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003031
Owen Andersone50ed302009-08-10 22:56:29 +00003032 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00003033 if (AllocSize.getValueType() != IntPtr)
3034 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
3035
3036 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
3037 AllocSize,
3038 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003039
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003040 // Handle alignment. If the requested alignment is less than or equal to
3041 // the stack alignment, ignore it. If the size is greater than or equal to
3042 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003043 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003044 if (Align <= StackAlign)
3045 Align = 0;
3046
3047 // Round the size of the allocation up to the stack alignment size
3048 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00003049 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003050 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003051 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00003052
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003053 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00003054 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003055 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003056 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3057
3058 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00003059 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00003060 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003061 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003062 setValue(&I, DSA);
3063 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00003064
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003065 // Inform the Frame Information that we have just allocated a variable-sized
3066 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00003067 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003068}
3069
Dan Gohman46510a72010-04-15 01:51:59 +00003070void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003071 const Value *SV = I.getOperand(0);
3072 SDValue Ptr = getValue(SV);
3073
3074 const Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00003075
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003076 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003077 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003078 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003079 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003080
Owen Andersone50ed302009-08-10 22:56:29 +00003081 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003082 SmallVector<uint64_t, 4> Offsets;
3083 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
3084 unsigned NumValues = ValueVTs.size();
3085 if (NumValues == 0)
3086 return;
3087
3088 SDValue Root;
3089 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003090 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003091 // Serialize volatile loads with other side effects.
3092 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003093 else if (AA->pointsToConstantMemory(
3094 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003095 // Do not serialize (non-volatile) loads of constant memory with anything.
3096 Root = DAG.getEntryNode();
3097 ConstantMemory = true;
3098 } else {
3099 // Do not serialize non-volatile loads against each other.
3100 Root = DAG.getRoot();
3101 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003102
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003103 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003104 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3105 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003106 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003107 unsigned ChainI = 0;
3108 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3109 // Serializing loads here may result in excessive register pressure, and
3110 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3111 // could recover a bit by hoisting nodes upward in the chain by recognizing
3112 // they are side-effect free or do not alias. The optimizer should really
3113 // avoid this case by converting large object/array copies to llvm.memcpy
3114 // (MaxParallelChains should always remain as failsafe).
3115 if (ChainI == MaxParallelChains) {
3116 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3117 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3118 MVT::Other, &Chains[0], ChainI);
3119 Root = Chain;
3120 ChainI = 0;
3121 }
Bill Wendling856ff412009-12-22 00:12:37 +00003122 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
3123 PtrVT, Ptr,
3124 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003125 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003126 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003127 isNonTemporal, Alignment, TBAAInfo);
Bill Wendling856ff412009-12-22 00:12:37 +00003128
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003129 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003130 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003131 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003132
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003133 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003134 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003135 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003136 if (isVolatile)
3137 DAG.setRoot(Chain);
3138 else
3139 PendingLoads.push_back(Chain);
3140 }
3141
Bill Wendling4533cac2010-01-28 21:51:40 +00003142 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3143 DAG.getVTList(&ValueVTs[0], NumValues),
3144 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003145}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003146
Dan Gohman46510a72010-04-15 01:51:59 +00003147void SelectionDAGBuilder::visitStore(const StoreInst &I) {
3148 const Value *SrcV = I.getOperand(0);
3149 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003150
Owen Andersone50ed302009-08-10 22:56:29 +00003151 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003152 SmallVector<uint64_t, 4> Offsets;
3153 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3154 unsigned NumValues = ValueVTs.size();
3155 if (NumValues == 0)
3156 return;
3157
3158 // Get the lowered operands. Note that we do this after
3159 // checking if NumResults is zero, because with zero results
3160 // the operands won't have values in the map.
3161 SDValue Src = getValue(SrcV);
3162 SDValue Ptr = getValue(PtrV);
3163
3164 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003165 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3166 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003167 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003168 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003169 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003170 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003171 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003172
Andrew Trickde91f3c2010-11-12 17:50:46 +00003173 unsigned ChainI = 0;
3174 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3175 // See visitLoad comments.
3176 if (ChainI == MaxParallelChains) {
3177 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3178 MVT::Other, &Chains[0], ChainI);
3179 Root = Chain;
3180 ChainI = 0;
3181 }
Bill Wendling856ff412009-12-22 00:12:37 +00003182 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3183 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003184 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3185 SDValue(Src.getNode(), Src.getResNo() + i),
3186 Add, MachinePointerInfo(PtrV, Offsets[i]),
3187 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3188 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003189 }
3190
Devang Patel7e13efa2010-10-26 22:14:52 +00003191 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003192 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003193 ++SDNodeOrder;
3194 AssignOrderingToNode(StoreNode.getNode());
3195 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003196}
3197
3198/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3199/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003200void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003201 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003202 bool HasChain = !I.doesNotAccessMemory();
3203 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3204
3205 // Build the operand list.
3206 SmallVector<SDValue, 8> Ops;
3207 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3208 if (OnlyLoad) {
3209 // We don't need to serialize loads against other loads.
3210 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003211 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003212 Ops.push_back(getRoot());
3213 }
3214 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003215
3216 // Info is set by getTgtMemInstrinsic
3217 TargetLowering::IntrinsicInfo Info;
3218 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3219
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003220 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003221 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3222 Info.opc == ISD::INTRINSIC_W_CHAIN)
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003223 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003224
3225 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003226 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3227 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003228 assert(TLI.isTypeLegal(Op.getValueType()) &&
3229 "Intrinsic uses a non-legal type?");
3230 Ops.push_back(Op);
3231 }
3232
Owen Andersone50ed302009-08-10 22:56:29 +00003233 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003234 ComputeValueVTs(TLI, I.getType(), ValueVTs);
3235#ifndef NDEBUG
3236 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
3237 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
3238 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003239 }
Bob Wilson8d919552009-07-31 22:41:21 +00003240#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00003241
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003242 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003243 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003244
Bob Wilson8d919552009-07-31 22:41:21 +00003245 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003246
3247 // Create the node.
3248 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003249 if (IsTgtIntrinsic) {
3250 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003251 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003252 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003253 Info.memVT,
3254 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003255 Info.align, Info.vol,
3256 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003257 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003258 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003259 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003260 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003261 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003262 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003263 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003264 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003265 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003266 }
3267
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003268 if (HasChain) {
3269 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3270 if (OnlyLoad)
3271 PendingLoads.push_back(Chain);
3272 else
3273 DAG.setRoot(Chain);
3274 }
Bill Wendling856ff412009-12-22 00:12:37 +00003275
Benjamin Kramerf0127052010-01-05 13:12:22 +00003276 if (!I.getType()->isVoidTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003277 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003278 EVT VT = TLI.getValueType(PTy);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003279 Result = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003280 }
Bill Wendling856ff412009-12-22 00:12:37 +00003281
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003282 setValue(&I, Result);
3283 }
3284}
3285
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003286/// GetSignificand - Get the significand and build it into a floating-point
3287/// number with exponent of 1:
3288///
3289/// Op = (Op & 0x007fffff) | 0x3f800000;
3290///
3291/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003292static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003293GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003294 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3295 DAG.getConstant(0x007fffff, MVT::i32));
3296 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3297 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003298 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003299}
3300
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003301/// GetExponent - Get the exponent:
3302///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003303/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003304///
3305/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003306static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003307GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003308 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003309 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3310 DAG.getConstant(0x7f800000, MVT::i32));
3311 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003312 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003313 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3314 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003315 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003316}
3317
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003318/// getF32Constant - Get 32-bit floating point constant.
3319static SDValue
3320getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003321 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003322}
3323
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003324/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003325/// visitIntrinsicCall: I is a call instruction
3326/// Op is the associated NodeType for I
3327const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003328SelectionDAGBuilder::implVisitBinaryAtomic(const CallInst& I,
3329 ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003330 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003331 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003332 DAG.getAtomic(Op, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00003333 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003334 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00003335 getValue(I.getArgOperand(0)),
3336 getValue(I.getArgOperand(1)),
3337 I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003338 setValue(&I, L);
3339 DAG.setRoot(L.getValue(1));
3340 return 0;
3341}
3342
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003343// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003344const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003345SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003346 SDValue Op1 = getValue(I.getArgOperand(0));
3347 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003348
Owen Anderson825b72b2009-08-11 20:47:22 +00003349 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003350 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003351 return 0;
3352}
Bill Wendling74c37652008-12-09 22:08:41 +00003353
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003354/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3355/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003356void
Dan Gohman46510a72010-04-15 01:51:59 +00003357SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003358 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003359 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003360
Gabor Greif0635f352010-06-25 09:38:13 +00003361 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003362 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003363 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003364
3365 // Put the exponent in the right bit position for later addition to the
3366 // final result:
3367 //
3368 // #define LOG2OFe 1.4426950f
3369 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003370 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003371 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003372 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003373
3374 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003375 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3376 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003377
3378 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003379 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003380 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003381
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003382 if (LimitFloatPrecision <= 6) {
3383 // For floating-point precision of 6:
3384 //
3385 // TwoToFractionalPartOfX =
3386 // 0.997535578f +
3387 // (0.735607626f + 0.252464424f * x) * x;
3388 //
3389 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003390 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003391 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003392 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003393 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003394 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3395 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003396 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003397 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003398
3399 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003400 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003401 TwoToFracPartOfX, IntegerPartOfX);
3402
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003403 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003404 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3405 // For floating-point precision of 12:
3406 //
3407 // TwoToFractionalPartOfX =
3408 // 0.999892986f +
3409 // (0.696457318f +
3410 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3411 //
3412 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003413 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003414 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003415 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003416 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003417 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3418 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003419 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003420 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3421 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003422 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003423 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003424
3425 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003426 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003427 TwoToFracPartOfX, IntegerPartOfX);
3428
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003429 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003430 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3431 // For floating-point precision of 18:
3432 //
3433 // TwoToFractionalPartOfX =
3434 // 0.999999982f +
3435 // (0.693148872f +
3436 // (0.240227044f +
3437 // (0.554906021e-1f +
3438 // (0.961591928e-2f +
3439 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3440 //
3441 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003442 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003443 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003444 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003445 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003446 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3447 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003448 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003449 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3450 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003451 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003452 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3453 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003454 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003455 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3456 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003457 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003458 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3459 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003460 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003461 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003462 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003463
3464 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003465 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003466 TwoToFracPartOfX, IntegerPartOfX);
3467
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003468 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003469 }
3470 } else {
3471 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003472 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003473 getValue(I.getArgOperand(0)).getValueType(),
3474 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003475 }
3476
Dale Johannesen59e577f2008-09-05 18:38:42 +00003477 setValue(&I, result);
3478}
3479
Bill Wendling39150252008-09-09 20:39:27 +00003480/// visitLog - Lower a log intrinsic. Handles the special sequences for
3481/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003482void
Dan Gohman46510a72010-04-15 01:51:59 +00003483SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003484 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003485 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003486
Gabor Greif0635f352010-06-25 09:38:13 +00003487 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003488 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003489 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003490 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003491
3492 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003493 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003494 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003495 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003496
3497 // Get the significand and build it into a floating-point number with
3498 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003499 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003500
3501 if (LimitFloatPrecision <= 6) {
3502 // For floating-point precision of 6:
3503 //
3504 // LogofMantissa =
3505 // -1.1609546f +
3506 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003507 //
Bill Wendling39150252008-09-09 20:39:27 +00003508 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003509 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003510 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003511 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003512 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003513 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3514 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003515 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003516
Scott Michelfdc40a02009-02-17 22:15:04 +00003517 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003518 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003519 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3520 // For floating-point precision of 12:
3521 //
3522 // LogOfMantissa =
3523 // -1.7417939f +
3524 // (2.8212026f +
3525 // (-1.4699568f +
3526 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3527 //
3528 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003529 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003530 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003531 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003532 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003533 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3534 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003535 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003536 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3537 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003538 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003539 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3540 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003541 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003542
Scott Michelfdc40a02009-02-17 22:15:04 +00003543 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003544 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003545 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3546 // For floating-point precision of 18:
3547 //
3548 // LogOfMantissa =
3549 // -2.1072184f +
3550 // (4.2372794f +
3551 // (-3.7029485f +
3552 // (2.2781945f +
3553 // (-0.87823314f +
3554 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3555 //
3556 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003557 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003558 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003559 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003560 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003561 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3562 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003563 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003564 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3565 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003566 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003567 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3568 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003569 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003570 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3571 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003572 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003573 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3574 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003575 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003576
Scott Michelfdc40a02009-02-17 22:15:04 +00003577 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003578 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003579 }
3580 } else {
3581 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003582 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003583 getValue(I.getArgOperand(0)).getValueType(),
3584 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003585 }
3586
Dale Johannesen59e577f2008-09-05 18:38:42 +00003587 setValue(&I, result);
3588}
3589
Bill Wendling3eb59402008-09-09 00:28:24 +00003590/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3591/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003592void
Dan Gohman46510a72010-04-15 01:51:59 +00003593SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003594 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003595 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003596
Gabor Greif0635f352010-06-25 09:38:13 +00003597 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003598 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003599 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003600 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003601
Bill Wendling39150252008-09-09 20:39:27 +00003602 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003603 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003604
Bill Wendling3eb59402008-09-09 00:28:24 +00003605 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003606 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003607 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003608
Bill Wendling3eb59402008-09-09 00:28:24 +00003609 // Different possible minimax approximations of significand in
3610 // floating-point for various degrees of accuracy over [1,2].
3611 if (LimitFloatPrecision <= 6) {
3612 // For floating-point precision of 6:
3613 //
3614 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3615 //
3616 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003617 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003618 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003619 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003620 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003621 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3622 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003623 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003624
Scott Michelfdc40a02009-02-17 22:15:04 +00003625 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003626 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003627 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3628 // For floating-point precision of 12:
3629 //
3630 // Log2ofMantissa =
3631 // -2.51285454f +
3632 // (4.07009056f +
3633 // (-2.12067489f +
3634 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003635 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003636 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003637 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003638 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003639 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003640 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003641 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3642 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003643 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003644 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3645 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003646 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003647 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3648 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003649 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003650
Scott Michelfdc40a02009-02-17 22:15:04 +00003651 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003652 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003653 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3654 // For floating-point precision of 18:
3655 //
3656 // Log2ofMantissa =
3657 // -3.0400495f +
3658 // (6.1129976f +
3659 // (-5.3420409f +
3660 // (3.2865683f +
3661 // (-1.2669343f +
3662 // (0.27515199f -
3663 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3664 //
3665 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003666 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003667 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003668 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003669 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003670 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3671 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003672 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003673 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3674 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003675 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003676 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3677 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003678 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003679 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3680 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003681 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003682 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3683 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003684 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003685
Scott Michelfdc40a02009-02-17 22:15:04 +00003686 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003687 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003688 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003689 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003690 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003691 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003692 getValue(I.getArgOperand(0)).getValueType(),
3693 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003694 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003695
Dale Johannesen59e577f2008-09-05 18:38:42 +00003696 setValue(&I, result);
3697}
3698
Bill Wendling3eb59402008-09-09 00:28:24 +00003699/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3700/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003701void
Dan Gohman46510a72010-04-15 01:51:59 +00003702SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003703 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003704 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003705
Gabor Greif0635f352010-06-25 09:38:13 +00003706 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003707 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003708 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003709 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003710
Bill Wendling39150252008-09-09 20:39:27 +00003711 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003712 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003713 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003714 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003715
3716 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003717 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003718 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003719
3720 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003721 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003722 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003723 // Log10ofMantissa =
3724 // -0.50419619f +
3725 // (0.60948995f - 0.10380950f * x) * x;
3726 //
3727 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003728 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003729 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003730 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003731 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003732 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3733 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003734 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003735
Scott Michelfdc40a02009-02-17 22:15:04 +00003736 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003737 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003738 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3739 // For floating-point precision of 12:
3740 //
3741 // Log10ofMantissa =
3742 // -0.64831180f +
3743 // (0.91751397f +
3744 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3745 //
3746 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003747 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003748 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003749 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003750 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003751 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3752 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003753 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003754 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3755 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003756 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003757
Scott Michelfdc40a02009-02-17 22:15:04 +00003758 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003759 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003760 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003761 // For floating-point precision of 18:
3762 //
3763 // Log10ofMantissa =
3764 // -0.84299375f +
3765 // (1.5327582f +
3766 // (-1.0688956f +
3767 // (0.49102474f +
3768 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3769 //
3770 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003771 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003772 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003773 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003774 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003775 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3776 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003777 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003778 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3779 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003780 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003781 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3782 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003783 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003784 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3785 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003786 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003787
Scott Michelfdc40a02009-02-17 22:15:04 +00003788 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003789 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003790 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003791 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003792 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003793 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003794 getValue(I.getArgOperand(0)).getValueType(),
3795 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00003796 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003797
Dale Johannesen59e577f2008-09-05 18:38:42 +00003798 setValue(&I, result);
3799}
3800
Bill Wendlinge10c8142008-09-09 22:39:21 +00003801/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3802/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003803void
Dan Gohman46510a72010-04-15 01:51:59 +00003804SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00003805 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003806 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003807
Gabor Greif0635f352010-06-25 09:38:13 +00003808 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003809 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003810 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003811
Owen Anderson825b72b2009-08-11 20:47:22 +00003812 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003813
3814 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003815 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3816 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003817
3818 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003819 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003820 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003821
3822 if (LimitFloatPrecision <= 6) {
3823 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003824 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003825 // TwoToFractionalPartOfX =
3826 // 0.997535578f +
3827 // (0.735607626f + 0.252464424f * x) * x;
3828 //
3829 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003830 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003831 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003832 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003833 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003834 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3835 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003836 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003837 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003838 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003839 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003840
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003841 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003842 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003843 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3844 // For floating-point precision of 12:
3845 //
3846 // TwoToFractionalPartOfX =
3847 // 0.999892986f +
3848 // (0.696457318f +
3849 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3850 //
3851 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003852 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003853 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003854 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003855 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003856 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3857 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003858 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003859 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3860 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003861 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003862 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003863 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003864 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003865
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003866 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003867 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003868 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3869 // For floating-point precision of 18:
3870 //
3871 // TwoToFractionalPartOfX =
3872 // 0.999999982f +
3873 // (0.693148872f +
3874 // (0.240227044f +
3875 // (0.554906021e-1f +
3876 // (0.961591928e-2f +
3877 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3878 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003879 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003880 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003881 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003882 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003883 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3884 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003885 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003886 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3887 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003888 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003889 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3890 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003891 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003892 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3893 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003894 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003895 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3896 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003897 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003898 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003899 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003900 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003901
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003902 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003903 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003904 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003905 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003906 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003907 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003908 getValue(I.getArgOperand(0)).getValueType(),
3909 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00003910 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003911
Dale Johannesen601d3c02008-09-05 01:48:15 +00003912 setValue(&I, result);
3913}
3914
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003915/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3916/// limited-precision mode with x == 10.0f.
3917void
Dan Gohman46510a72010-04-15 01:51:59 +00003918SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003919 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00003920 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003921 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003922 bool IsExp10 = false;
3923
Owen Anderson825b72b2009-08-11 20:47:22 +00003924 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00003925 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003926 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3927 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3928 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3929 APFloat Ten(10.0f);
3930 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3931 }
3932 }
3933 }
3934
3935 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003936 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003937
3938 // Put the exponent in the right bit position for later addition to the
3939 // final result:
3940 //
3941 // #define LOG2OF10 3.3219281f
3942 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00003943 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003944 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00003945 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003946
3947 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003948 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3949 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003950
3951 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003952 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003953 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003954
3955 if (LimitFloatPrecision <= 6) {
3956 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003957 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003958 // twoToFractionalPartOfX =
3959 // 0.997535578f +
3960 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003961 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003962 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003963 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003964 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003965 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003966 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003967 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3968 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003969 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003970 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003971 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003972 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003973
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003974 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003975 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003976 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3977 // For floating-point precision of 12:
3978 //
3979 // TwoToFractionalPartOfX =
3980 // 0.999892986f +
3981 // (0.696457318f +
3982 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3983 //
3984 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003985 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003986 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003987 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003988 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003989 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3990 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003991 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003992 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3993 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003994 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003995 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003996 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003997 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003998
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003999 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004000 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004001 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
4002 // For floating-point precision of 18:
4003 //
4004 // TwoToFractionalPartOfX =
4005 // 0.999999982f +
4006 // (0.693148872f +
4007 // (0.240227044f +
4008 // (0.554906021e-1f +
4009 // (0.961591928e-2f +
4010 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4011 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004012 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004013 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004014 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004015 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004016 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4017 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004018 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004019 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4020 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004021 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004022 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4023 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004024 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004025 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4026 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004027 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004028 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4029 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004030 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004031 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004032 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004033 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004034
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004035 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004036 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004037 }
4038 } else {
4039 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004040 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004041 getValue(I.getArgOperand(0)).getValueType(),
4042 getValue(I.getArgOperand(0)),
4043 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004044 }
4045
4046 setValue(&I, result);
4047}
4048
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004049
4050/// ExpandPowI - Expand a llvm.powi intrinsic.
4051static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
4052 SelectionDAG &DAG) {
4053 // If RHS is a constant, we can expand this out to a multiplication tree,
4054 // otherwise we end up lowering to a call to __powidf2 (for example). When
4055 // optimizing for size, we only want to do this if the expansion would produce
4056 // a small number of multiplies, otherwise we do the full expansion.
4057 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4058 // Get the exponent as a positive value.
4059 unsigned Val = RHSC->getSExtValue();
4060 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004061
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004062 // powi(x, 0) -> 1.0
4063 if (Val == 0)
4064 return DAG.getConstantFP(1.0, LHS.getValueType());
4065
Dan Gohmanae541aa2010-04-15 04:33:49 +00004066 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004067 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
4068 // If optimizing for size, don't insert too many multiplies. This
4069 // inserts up to 5 multiplies.
4070 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4071 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004072 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004073 // powi(x,15) generates one more multiply than it should), but this has
4074 // the benefit of being both really simple and much better than a libcall.
4075 SDValue Res; // Logically starts equal to 1.0
4076 SDValue CurSquare = LHS;
4077 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004078 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004079 if (Res.getNode())
4080 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4081 else
4082 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004083 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004084
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004085 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4086 CurSquare, CurSquare);
4087 Val >>= 1;
4088 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004089
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004090 // If the original was negative, invert the result, producing 1/(x*x*x).
4091 if (RHSC->getSExtValue() < 0)
4092 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4093 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4094 return Res;
4095 }
4096 }
4097
4098 // Otherwise, expand to a libcall.
4099 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4100}
4101
Devang Patel227dfdb2011-05-16 21:24:05 +00004102// getTruncatedArgReg - Find underlying register used for an truncated
4103// argument.
4104static unsigned getTruncatedArgReg(const SDValue &N) {
4105 if (N.getOpcode() != ISD::TRUNCATE)
4106 return 0;
4107
4108 const SDValue &Ext = N.getOperand(0);
4109 if (Ext.getOpcode() == ISD::AssertZext || Ext.getOpcode() == ISD::AssertSext){
4110 const SDValue &CFR = Ext.getOperand(0);
4111 if (CFR.getOpcode() == ISD::CopyFromReg)
4112 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
4113 else
4114 if (CFR.getOpcode() == ISD::TRUNCATE)
4115 return getTruncatedArgReg(CFR);
4116 }
4117 return 0;
4118}
4119
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004120/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4121/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4122/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004123bool
Devang Patel78a06e52010-08-25 20:39:26 +00004124SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004125 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004126 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004127 const Argument *Arg = dyn_cast<Argument>(V);
4128 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004129 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004130
Devang Patel719f6a92010-04-29 20:40:36 +00004131 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004132 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4133 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4134
Devang Patela83ce982010-04-29 18:50:36 +00004135 // Ignore inlined function arguments here.
4136 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004137 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004138 return false;
4139
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004140 unsigned Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004141 if (Arg->hasByValAttr()) {
4142 // Byval arguments' frame index is recorded during argument lowering.
4143 // Use this info directly.
Devang Patel0b48ead2010-08-31 22:22:42 +00004144 Reg = TRI->getFrameRegister(MF);
4145 Offset = FuncInfo.getByValArgumentFrameIndex(Arg);
Devang Patel27f46cd2010-10-01 19:00:44 +00004146 // If byval argument ofset is not recorded then ignore this.
4147 if (!Offset)
4148 Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004149 }
4150
Devang Patel227dfdb2011-05-16 21:24:05 +00004151 if (N.getNode()) {
4152 if (N.getOpcode() == ISD::CopyFromReg)
4153 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4154 else
4155 Reg = getTruncatedArgReg(N);
4156 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004157 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4158 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4159 if (PR)
4160 Reg = PR;
4161 }
4162 }
4163
Evan Chenga36acad2010-04-29 06:33:38 +00004164 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004165 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004166 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004167 if (VMI != FuncInfo.ValueMap.end())
4168 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004169 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004170
Devang Patel8bc9ef72010-11-02 17:19:03 +00004171 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004172 // Check if frame index is available.
4173 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004174 if (FrameIndexSDNode *FINode =
Devang Patela90b3052010-11-02 17:01:30 +00004175 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4176 Reg = TRI->getFrameRegister(MF);
4177 Offset = FINode->getIndex();
4178 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004179 }
4180
4181 if (!Reg)
4182 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004183
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004184 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4185 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004186 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004187 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004188 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004189}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004190
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004191// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004192#if defined(_MSC_VER) && defined(setjmp) && \
4193 !defined(setjmp_undefined_for_msvc)
4194# pragma push_macro("setjmp")
4195# undef setjmp
4196# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004197#endif
4198
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004199/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4200/// we want to emit this as a call to a named external function, return the name
4201/// otherwise lower it and return null.
4202const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004203SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004204 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004205 SDValue Res;
4206
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004207 switch (Intrinsic) {
4208 default:
4209 // By default, turn this into a target intrinsic node.
4210 visitTargetIntrinsic(I, Intrinsic);
4211 return 0;
4212 case Intrinsic::vastart: visitVAStart(I); return 0;
4213 case Intrinsic::vaend: visitVAEnd(I); return 0;
4214 case Intrinsic::vacopy: visitVACopy(I); return 0;
4215 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004216 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004217 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004218 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004219 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004220 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004221 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004222 return 0;
4223 case Intrinsic::setjmp:
4224 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004225 case Intrinsic::longjmp:
4226 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00004227 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004228 // Assert for address < 256 since we support only user defined address
4229 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004230 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004231 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004232 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004233 < 256 &&
4234 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004235 SDValue Op1 = getValue(I.getArgOperand(0));
4236 SDValue Op2 = getValue(I.getArgOperand(1));
4237 SDValue Op3 = getValue(I.getArgOperand(2));
4238 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4239 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004240 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004241 MachinePointerInfo(I.getArgOperand(0)),
4242 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004243 return 0;
4244 }
Chris Lattner824b9582008-11-21 16:42:48 +00004245 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004246 // Assert for address < 256 since we support only user defined address
4247 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004248 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004249 < 256 &&
4250 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004251 SDValue Op1 = getValue(I.getArgOperand(0));
4252 SDValue Op2 = getValue(I.getArgOperand(1));
4253 SDValue Op3 = getValue(I.getArgOperand(2));
4254 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4255 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004256 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004257 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004258 return 0;
4259 }
Chris Lattner824b9582008-11-21 16:42:48 +00004260 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004261 // Assert for address < 256 since we support only user defined address
4262 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004263 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004264 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004265 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004266 < 256 &&
4267 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004268 SDValue Op1 = getValue(I.getArgOperand(0));
4269 SDValue Op2 = getValue(I.getArgOperand(1));
4270 SDValue Op3 = getValue(I.getArgOperand(2));
4271 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4272 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004273 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004274 MachinePointerInfo(I.getArgOperand(0)),
4275 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004276 return 0;
4277 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004278 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004279 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004280 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004281 const Value *Address = DI.getAddress();
Devang Patel8e741ed2010-09-02 21:02:27 +00004282 if (!Address || !DIVariable(DI.getVariable()).Verify())
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004283 return 0;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004284
4285 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4286 // but do not always have a corresponding SDNode built. The SDNodeOrder
4287 // absolute, but not relative, values are different depending on whether
4288 // debug info exists.
4289 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004290
4291 // Check if address has undef value.
4292 if (isa<UndefValue>(Address) ||
4293 (Address->use_empty() && !isa<Argument>(Address))) {
Devang Patelafeaae72010-12-06 22:39:26 +00004294 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel3f74a112010-09-02 21:29:42 +00004295 return 0;
4296 }
4297
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004298 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004299 if (!N.getNode() && isa<Argument>(Address))
4300 // Check unused arguments map.
4301 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004302 SDDbgValue *SDV;
4303 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004304 // Parameters are handled specially.
Michael J. Spencere70c5262010-10-16 08:25:21 +00004305 bool isParameter =
Devang Patel8e741ed2010-09-02 21:02:27 +00004306 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
4307 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4308 Address = BCI->getOperand(0);
4309 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4310
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004311 if (isParameter && !AI) {
4312 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4313 if (FINode)
4314 // Byval parameter. We have a frame index at this point.
4315 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4316 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004317 else {
Devang Patel227dfdb2011-05-16 21:24:05 +00004318 // Address is an argument, so try to emit its dbg value using
4319 // virtual register info from the FuncInfo.ValueMap.
4320 EmitFuncArgumentDbgValue(Address, Variable, 0, N);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004321 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004322 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004323 } else if (AI)
4324 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4325 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004326 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004327 // Can't do anything with other non-AI cases yet.
Devang Patelafeaae72010-12-06 22:39:26 +00004328 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004329 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004330 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004331 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4332 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004333 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004334 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004335 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004336 // If variable is pinned by a alloca in dominating bb then
4337 // use StaticAllocaMap.
4338 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004339 if (AI->getParent() != DI.getParent()) {
4340 DenseMap<const AllocaInst*, int>::iterator SI =
4341 FuncInfo.StaticAllocaMap.find(AI);
4342 if (SI != FuncInfo.StaticAllocaMap.end()) {
4343 SDV = DAG.getDbgValue(Variable, SI->second,
4344 0, dl, SDNodeOrder);
4345 DAG.AddDbgValue(SDV, 0, false);
4346 return 0;
4347 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004348 }
4349 }
Devang Patelafeaae72010-12-06 22:39:26 +00004350 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel6cd467b2010-08-26 22:53:27 +00004351 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004352 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004353 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004354 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004355 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004356 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004357 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004358 return 0;
4359
4360 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004361 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004362 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004363 if (!V)
4364 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004365
4366 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4367 // but do not always have a corresponding SDNode built. The SDNodeOrder
4368 // absolute, but not relative, values are different depending on whether
4369 // debug info exists.
4370 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004371 SDDbgValue *SDV;
Devang Patel00190342010-03-15 19:15:44 +00004372 if (isa<ConstantInt>(V) || isa<ConstantFP>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004373 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4374 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004375 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004376 // Do not use getValue() in here; we don't want to generate code at
4377 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004378 SDValue N = NodeMap[V];
4379 if (!N.getNode() && isa<Argument>(V))
4380 // Check unused arguments map.
4381 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004382 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004383 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004384 SDV = DAG.getDbgValue(Variable, N.getNode(),
4385 N.getResNo(), Offset, dl, SDNodeOrder);
4386 DAG.AddDbgValue(SDV, N.getNode(), false);
4387 }
Devang Patela778f5c2011-02-18 22:43:42 +00004388 } else if (!V->use_empty() ) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004389 // Do not call getValue(V) yet, as we don't want to generate code.
4390 // Remember it for later.
4391 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4392 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004393 } else {
Devang Patel00190342010-03-15 19:15:44 +00004394 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004395 // data available is an unreferenced parameter.
4396 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004397 }
Devang Patel00190342010-03-15 19:15:44 +00004398 }
4399
4400 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004401 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004402 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004403 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004404 // Don't handle byval struct arguments or VLAs, for example.
4405 if (!AI)
4406 return 0;
4407 DenseMap<const AllocaInst*, int>::iterator SI =
4408 FuncInfo.StaticAllocaMap.find(AI);
4409 if (SI == FuncInfo.StaticAllocaMap.end())
4410 return 0; // VLAs.
4411 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004412
Chris Lattner512063d2010-04-05 06:19:28 +00004413 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4414 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4415 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004416 return 0;
4417 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004418 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004419 // Insert the EXCEPTIONADDR instruction.
Dan Gohman84023e02010-07-10 09:00:22 +00004420 assert(FuncInfo.MBB->isLandingPad() &&
Dan Gohman99be8ae2010-04-19 22:41:47 +00004421 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004422 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004423 SDValue Ops[1];
4424 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004425 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004426 setValue(&I, Op);
4427 DAG.setRoot(Op.getValue(1));
4428 return 0;
4429 }
4430
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004431 case Intrinsic::eh_selector: {
Dan Gohman84023e02010-07-10 09:00:22 +00004432 MachineBasicBlock *CallMBB = FuncInfo.MBB;
Chris Lattner512063d2010-04-05 06:19:28 +00004433 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004434 if (CallMBB->isLandingPad())
4435 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004436 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004437#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004438 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004439#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004440 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4441 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +00004442 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004443 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004444
Chris Lattner3a5815f2009-09-17 23:54:54 +00004445 // Insert the EHSELECTION instruction.
4446 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4447 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004448 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004449 Ops[1] = getRoot();
4450 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004451 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004452 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004453 return 0;
4454 }
4455
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004456 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004457 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004458 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004459 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4460 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004461 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004462 return 0;
4463 }
4464
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004465 case Intrinsic::eh_return_i32:
4466 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004467 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4468 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4469 MVT::Other,
4470 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004471 getValue(I.getArgOperand(0)),
4472 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004473 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004474 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004475 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004476 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004477 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004478 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004479 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004480 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004481 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004482 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004483 TLI.getPointerTy()),
4484 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004485 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004486 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004487 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004488 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4489 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004490 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004491 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004492 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004493 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004494 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004495 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004496 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004497
Chris Lattner512063d2010-04-05 06:19:28 +00004498 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004499 return 0;
4500 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004501 case Intrinsic::eh_sjlj_setjmp: {
4502 setValue(&I, DAG.getNode(ISD::EH_SJLJ_SETJMP, dl, MVT::i32, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004503 getValue(I.getArgOperand(0))));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004504 return 0;
4505 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004506 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004507 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004508 getRoot(), getValue(I.getArgOperand(0))));
4509 return 0;
4510 }
4511 case Intrinsic::eh_sjlj_dispatch_setup: {
4512 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
Bill Wendling61512ba2011-05-11 01:11:55 +00004513 getRoot(), getValue(I.getArgOperand(0))));
Jim Grosbach5eb19512010-05-22 01:06:18 +00004514 return 0;
4515 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004516
Dale Johannesen0488fb62010-09-30 23:57:10 +00004517 case Intrinsic::x86_mmx_pslli_w:
4518 case Intrinsic::x86_mmx_pslli_d:
4519 case Intrinsic::x86_mmx_pslli_q:
4520 case Intrinsic::x86_mmx_psrli_w:
4521 case Intrinsic::x86_mmx_psrli_d:
4522 case Intrinsic::x86_mmx_psrli_q:
4523 case Intrinsic::x86_mmx_psrai_w:
4524 case Intrinsic::x86_mmx_psrai_d: {
4525 SDValue ShAmt = getValue(I.getArgOperand(1));
4526 if (isa<ConstantSDNode>(ShAmt)) {
4527 visitTargetIntrinsic(I, Intrinsic);
4528 return 0;
4529 }
4530 unsigned NewIntrinsic = 0;
4531 EVT ShAmtVT = MVT::v2i32;
4532 switch (Intrinsic) {
4533 case Intrinsic::x86_mmx_pslli_w:
4534 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4535 break;
4536 case Intrinsic::x86_mmx_pslli_d:
4537 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4538 break;
4539 case Intrinsic::x86_mmx_pslli_q:
4540 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4541 break;
4542 case Intrinsic::x86_mmx_psrli_w:
4543 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4544 break;
4545 case Intrinsic::x86_mmx_psrli_d:
4546 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4547 break;
4548 case Intrinsic::x86_mmx_psrli_q:
4549 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4550 break;
4551 case Intrinsic::x86_mmx_psrai_w:
4552 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4553 break;
4554 case Intrinsic::x86_mmx_psrai_d:
4555 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4556 break;
4557 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4558 }
4559
4560 // The vector shift intrinsics with scalars uses 32b shift amounts but
4561 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4562 // to be zero.
4563 // We must do this early because v2i32 is not a legal type.
4564 DebugLoc dl = getCurDebugLoc();
4565 SDValue ShOps[2];
4566 ShOps[0] = ShAmt;
4567 ShOps[1] = DAG.getConstant(0, MVT::i32);
4568 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4569 EVT DestVT = TLI.getValueType(I.getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004570 ShAmt = DAG.getNode(ISD::BITCAST, dl, DestVT, ShAmt);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004571 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4572 DAG.getConstant(NewIntrinsic, MVT::i32),
4573 getValue(I.getArgOperand(0)), ShAmt);
4574 setValue(&I, Res);
4575 return 0;
4576 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004577 case Intrinsic::convertff:
4578 case Intrinsic::convertfsi:
4579 case Intrinsic::convertfui:
4580 case Intrinsic::convertsif:
4581 case Intrinsic::convertuif:
4582 case Intrinsic::convertss:
4583 case Intrinsic::convertsu:
4584 case Intrinsic::convertus:
4585 case Intrinsic::convertuu: {
4586 ISD::CvtCode Code = ISD::CVT_INVALID;
4587 switch (Intrinsic) {
4588 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4589 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4590 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4591 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4592 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4593 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4594 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4595 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4596 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4597 }
Owen Andersone50ed302009-08-10 22:56:29 +00004598 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004599 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004600 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4601 DAG.getValueType(DestVT),
4602 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004603 getValue(I.getArgOperand(1)),
4604 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004605 Code);
4606 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004607 return 0;
4608 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004609 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004610 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004611 getValue(I.getArgOperand(0)).getValueType(),
4612 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004613 return 0;
4614 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004615 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4616 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004617 return 0;
4618 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004619 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004620 getValue(I.getArgOperand(0)).getValueType(),
4621 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004622 return 0;
4623 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004624 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004625 getValue(I.getArgOperand(0)).getValueType(),
4626 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004627 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004628 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004629 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004630 return 0;
4631 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004632 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004633 return 0;
4634 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004635 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004636 return 0;
4637 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004638 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004639 return 0;
4640 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004641 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004642 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004643 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004644 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004645 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004646 case Intrinsic::convert_to_fp16:
4647 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004648 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004649 return 0;
4650 case Intrinsic::convert_from_fp16:
4651 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004652 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004653 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004654 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004655 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004656 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004657 return 0;
4658 }
4659 case Intrinsic::readcyclecounter: {
4660 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004661 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4662 DAG.getVTList(MVT::i64, MVT::Other),
4663 &Op, 1);
4664 setValue(&I, Res);
4665 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004666 return 0;
4667 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004668 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004669 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004670 getValue(I.getArgOperand(0)).getValueType(),
4671 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004672 return 0;
4673 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004674 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004675 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004676 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004677 return 0;
4678 }
4679 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004680 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004681 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004682 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004683 return 0;
4684 }
4685 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004686 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004687 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004688 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004689 return 0;
4690 }
4691 case Intrinsic::stacksave: {
4692 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004693 Res = DAG.getNode(ISD::STACKSAVE, dl,
4694 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4695 setValue(&I, Res);
4696 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004697 return 0;
4698 }
4699 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004700 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004701 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004702 return 0;
4703 }
Bill Wendling57344502008-11-18 11:01:33 +00004704 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004705 // Emit code into the DAG to store the stack guard onto the stack.
4706 MachineFunction &MF = DAG.getMachineFunction();
4707 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004708 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004709
Gabor Greif0635f352010-06-25 09:38:13 +00004710 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4711 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004712
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004713 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004714 MFI->setStackProtectorIndex(FI);
4715
4716 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4717
4718 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004719 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00004720 MachinePointerInfo::getFixedStack(FI),
4721 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004722 setValue(&I, Res);
4723 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004724 return 0;
4725 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004726 case Intrinsic::objectsize: {
4727 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00004728 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00004729
4730 assert(CI && "Non-constant type in __builtin_object_size?");
4731
Gabor Greif0635f352010-06-25 09:38:13 +00004732 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004733 EVT Ty = Arg.getValueType();
4734
Dan Gohmane368b462010-06-18 14:22:04 +00004735 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004736 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004737 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004738 Res = DAG.getConstant(0, Ty);
4739
4740 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004741 return 0;
4742 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004743 case Intrinsic::var_annotation:
4744 // Discard annotate attributes
4745 return 0;
4746
4747 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00004748 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004749
4750 SDValue Ops[6];
4751 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004752 Ops[1] = getValue(I.getArgOperand(0));
4753 Ops[2] = getValue(I.getArgOperand(1));
4754 Ops[3] = getValue(I.getArgOperand(2));
4755 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004756 Ops[5] = DAG.getSrcValue(F);
4757
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004758 Res = DAG.getNode(ISD::TRAMPOLINE, dl,
4759 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
4760 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004761
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004762 setValue(&I, Res);
4763 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004764 return 0;
4765 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004766 case Intrinsic::gcroot:
4767 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00004768 const Value *Alloca = I.getArgOperand(0);
4769 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004770
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004771 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4772 GFI->addStackRoot(FI->getIndex(), TypeMap);
4773 }
4774 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004775 case Intrinsic::gcread:
4776 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004777 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004778 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004779 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00004780 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004781 return 0;
Evan Cheng4da0c7c2011-04-08 21:37:21 +00004782 case Intrinsic::trap: {
4783 StringRef TrapFuncName = getTrapFunctionName();
4784 if (TrapFuncName.empty()) {
4785 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
4786 return 0;
4787 }
4788 TargetLowering::ArgListTy Args;
4789 std::pair<SDValue, SDValue> Result =
4790 TLI.LowerCallTo(getRoot(), I.getType(),
4791 false, false, false, false, 0, CallingConv::C,
4792 /*isTailCall=*/false, /*isReturnValueUsed=*/true,
4793 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
4794 Args, DAG, getCurDebugLoc());
4795 DAG.setRoot(Result.second);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004796 return 0;
Evan Cheng4da0c7c2011-04-08 21:37:21 +00004797 }
Bill Wendlingef375462008-11-21 02:38:44 +00004798 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004799 return implVisitAluOverflow(I, ISD::UADDO);
4800 case Intrinsic::sadd_with_overflow:
4801 return implVisitAluOverflow(I, ISD::SADDO);
4802 case Intrinsic::usub_with_overflow:
4803 return implVisitAluOverflow(I, ISD::USUBO);
4804 case Intrinsic::ssub_with_overflow:
4805 return implVisitAluOverflow(I, ISD::SSUBO);
4806 case Intrinsic::umul_with_overflow:
4807 return implVisitAluOverflow(I, ISD::UMULO);
4808 case Intrinsic::smul_with_overflow:
4809 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004810
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004811 case Intrinsic::prefetch: {
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00004812 SDValue Ops[5];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004813 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004814 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004815 Ops[1] = getValue(I.getArgOperand(0));
4816 Ops[2] = getValue(I.getArgOperand(1));
4817 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00004818 Ops[4] = getValue(I.getArgOperand(3));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004819 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
4820 DAG.getVTList(MVT::Other),
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00004821 &Ops[0], 5,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004822 EVT::getIntegerVT(*Context, 8),
4823 MachinePointerInfo(I.getArgOperand(0)),
4824 0, /* align */
4825 false, /* volatile */
4826 rw==0, /* read */
4827 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004828 return 0;
4829 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004830 case Intrinsic::memory_barrier: {
4831 SDValue Ops[6];
4832 Ops[0] = getRoot();
4833 for (int x = 1; x < 6; ++x)
Gabor Greif0635f352010-06-25 09:38:13 +00004834 Ops[x] = getValue(I.getArgOperand(x - 1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004835
Bill Wendling4533cac2010-01-28 21:51:40 +00004836 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004837 return 0;
4838 }
4839 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004840 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004841 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004842 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00004843 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004844 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00004845 getValue(I.getArgOperand(0)),
4846 getValue(I.getArgOperand(1)),
4847 getValue(I.getArgOperand(2)),
Chris Lattner60bddc82010-09-21 04:53:42 +00004848 MachinePointerInfo(I.getArgOperand(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004849 setValue(&I, L);
4850 DAG.setRoot(L.getValue(1));
4851 return 0;
4852 }
4853 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004854 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004855 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004856 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004857 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004858 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004859 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004860 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004861 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004862 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004863 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004864 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004865 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004866 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004867 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004868 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004869 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004870 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004871 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004872 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004873 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004874 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00004875
4876 case Intrinsic::invariant_start:
4877 case Intrinsic::lifetime_start:
4878 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00004879 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00004880 return 0;
4881 case Intrinsic::invariant_end:
4882 case Intrinsic::lifetime_end:
4883 // Discard region information.
4884 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004885 }
4886}
4887
Dan Gohman46510a72010-04-15 01:51:59 +00004888void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00004889 bool isTailCall,
4890 MachineBasicBlock *LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004891 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4892 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004893 const Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00004894 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00004895 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004896
4897 TargetLowering::ArgListTy Args;
4898 TargetLowering::ArgListEntry Entry;
4899 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004900
4901 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00004902 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004903 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00004904 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
4905 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004906
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004907 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Eric Christopher471e4222011-06-08 23:55:35 +00004908 DAG.getMachineFunction(),
4909 FTy->isVarArg(), Outs,
4910 FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004911
4912 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00004913 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004914
4915 if (!CanLowerReturn) {
4916 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
4917 FTy->getReturnType());
4918 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
4919 FTy->getReturnType());
4920 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00004921 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004922 const Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
4923
Chris Lattnerecf42c42010-09-21 16:36:31 +00004924 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004925 Entry.Node = DemoteStackSlot;
4926 Entry.Ty = StackSlotPtrType;
4927 Entry.isSExt = false;
4928 Entry.isZExt = false;
4929 Entry.isInReg = false;
4930 Entry.isSRet = true;
4931 Entry.isNest = false;
4932 Entry.isByVal = false;
4933 Entry.Alignment = Align;
4934 Args.push_back(Entry);
4935 RetTy = Type::getVoidTy(FTy->getContext());
4936 }
4937
Dan Gohman46510a72010-04-15 01:51:59 +00004938 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004939 i != e; ++i) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00004940 const Value *V = *i;
4941
4942 // Skip empty types
4943 if (V->getType()->isEmptyTy())
4944 continue;
4945
4946 SDValue ArgNode = getValue(V);
4947 Entry.Node = ArgNode; Entry.Ty = V->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004948
4949 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004950 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4951 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4952 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4953 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4954 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4955 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004956 Entry.Alignment = CS.getParamAlignment(attrInd);
4957 Args.push_back(Entry);
4958 }
4959
Chris Lattner512063d2010-04-05 06:19:28 +00004960 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004961 // Insert a label before the invoke call to mark the try range. This can be
4962 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004963 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00004964
Jim Grosbachca752c92010-01-28 01:45:32 +00004965 // For SjLj, keep track of which landing pads go with which invokes
4966 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00004967 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00004968 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00004969 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Jim Grosbachca752c92010-01-28 01:45:32 +00004970 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00004971 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00004972 }
4973
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004974 // Both PendingLoads and PendingExports must be flushed here;
4975 // this call might not return.
4976 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00004977 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004978 }
4979
Dan Gohman98ca4f22009-08-05 01:29:28 +00004980 // Check if target-independent constraints permit a tail call here.
4981 // Target-dependent constraints are checked within TLI.LowerCallTo.
4982 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00004983 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00004984 isTailCall = false;
4985
Dan Gohmanbadcda42010-08-28 00:51:03 +00004986 // If there's a possibility that fast-isel has already selected some amount
4987 // of the current basic block, don't emit a tail call.
4988 if (isTailCall && EnableFastISel)
4989 isTailCall = false;
4990
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004991 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004992 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00004993 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004994 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00004995 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004996 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00004997 isTailCall,
4998 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00004999 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00005000 assert((isTailCall || Result.second.getNode()) &&
5001 "Non-null chain expected with non-tail call!");
5002 assert((Result.second.getNode() || !Result.first.getNode()) &&
5003 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00005004 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005005 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00005006 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005007 // The instruction result is the result of loading from the
5008 // hidden sret parameter.
5009 SmallVector<EVT, 1> PVTs;
5010 const Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
5011
5012 ComputeValueVTs(TLI, PtrRetTy, PVTs);
5013 assert(PVTs.size() == 1 && "Pointers should fit in one register");
5014 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00005015 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005016 SmallVector<SDValue, 4> Values(NumValues);
5017 SmallVector<SDValue, 4> Chains(NumValues);
5018
5019 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00005020 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
5021 DemoteStackSlot,
5022 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00005023 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005024 Add,
5025 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
5026 false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005027 Values[i] = L;
5028 Chains[i] = L.getValue(1);
5029 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005030
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005031 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
5032 MVT::Other, &Chains[0], NumValues);
5033 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005034
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005035 // Collect the legal value parts into potentially illegal values
5036 // that correspond to the original function's return values.
5037 SmallVector<EVT, 4> RetTys;
5038 RetTy = FTy->getReturnType();
5039 ComputeValueVTs(TLI, RetTy, RetTys);
5040 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5041 SmallVector<SDValue, 4> ReturnValues;
5042 unsigned CurReg = 0;
5043 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
5044 EVT VT = RetTys[I];
5045 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
5046 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005047
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005048 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00005049 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005050 RegisterVT, VT, AssertOp);
5051 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005052 CurReg += NumRegs;
5053 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005054
Bill Wendling4533cac2010-01-28 21:51:40 +00005055 setValue(CS.getInstruction(),
5056 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
5057 DAG.getVTList(&RetTys[0], RetTys.size()),
5058 &ReturnValues[0], ReturnValues.size()));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005059 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005060
Evan Chengc249e482011-04-01 19:57:01 +00005061 // Assign order to nodes here. If the call does not produce a result, it won't
5062 // be mapped to a SDNode and visit() will not assign it an order number.
Evan Cheng8380c032011-04-01 19:42:22 +00005063 if (!Result.second.getNode()) {
Evan Chengc249e482011-04-01 19:57:01 +00005064 // As a special case, a null chain means that a tail call has been emitted and
5065 // the DAG root is already updated.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005066 HasTailCall = true;
Evan Cheng8380c032011-04-01 19:42:22 +00005067 ++SDNodeOrder;
5068 AssignOrderingToNode(DAG.getRoot().getNode());
5069 } else {
5070 DAG.setRoot(Result.second);
5071 ++SDNodeOrder;
5072 AssignOrderingToNode(Result.second.getNode());
5073 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005074
Chris Lattner512063d2010-04-05 06:19:28 +00005075 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005076 // Insert a label at the end of the invoke call to mark the try range. This
5077 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005078 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00005079 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005080
5081 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00005082 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005083 }
5084}
5085
Chris Lattner8047d9a2009-12-24 00:37:38 +00005086/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5087/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00005088static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
5089 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00005090 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00005091 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005092 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00005093 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005094 if (C->isNullValue())
5095 continue;
5096 // Unknown instruction.
5097 return false;
5098 }
5099 return true;
5100}
5101
Dan Gohman46510a72010-04-15 01:51:59 +00005102static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
5103 const Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00005104 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005105
Chris Lattner8047d9a2009-12-24 00:37:38 +00005106 // Check to see if this load can be trivially constant folded, e.g. if the
5107 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00005108 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005109 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00005110 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00005111 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005112
Dan Gohman46510a72010-04-15 01:51:59 +00005113 if (const Constant *LoadCst =
5114 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
5115 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005116 return Builder.getValue(LoadCst);
5117 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005118
Chris Lattner8047d9a2009-12-24 00:37:38 +00005119 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5120 // still constant memory, the input chain can be the entry node.
5121 SDValue Root;
5122 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005123
Chris Lattner8047d9a2009-12-24 00:37:38 +00005124 // Do not serialize (non-volatile) loads of constant memory with anything.
5125 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5126 Root = Builder.DAG.getEntryNode();
5127 ConstantMemory = true;
5128 } else {
5129 // Do not serialize non-volatile loads against each other.
5130 Root = Builder.DAG.getRoot();
5131 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005132
Chris Lattner8047d9a2009-12-24 00:37:38 +00005133 SDValue Ptr = Builder.getValue(PtrVal);
5134 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005135 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005136 false /*volatile*/,
5137 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005138
Chris Lattner8047d9a2009-12-24 00:37:38 +00005139 if (!ConstantMemory)
5140 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5141 return LoadVal;
5142}
5143
5144
5145/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5146/// If so, return true and lower it, otherwise return false and it will be
5147/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005148bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005149 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005150 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005151 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005152
Gabor Greif0635f352010-06-25 09:38:13 +00005153 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005154 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005155 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005156 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005157 return false;
5158
Gabor Greif0635f352010-06-25 09:38:13 +00005159 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005160
Chris Lattner8047d9a2009-12-24 00:37:38 +00005161 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5162 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005163 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5164 bool ActuallyDoIt = true;
5165 MVT LoadVT;
5166 const Type *LoadTy;
5167 switch (Size->getZExtValue()) {
5168 default:
5169 LoadVT = MVT::Other;
5170 LoadTy = 0;
5171 ActuallyDoIt = false;
5172 break;
5173 case 2:
5174 LoadVT = MVT::i16;
5175 LoadTy = Type::getInt16Ty(Size->getContext());
5176 break;
5177 case 4:
5178 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005179 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005180 break;
5181 case 8:
5182 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005183 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005184 break;
5185 /*
5186 case 16:
5187 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005188 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005189 LoadTy = VectorType::get(LoadTy, 4);
5190 break;
5191 */
5192 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005193
Chris Lattner04b091a2009-12-24 01:07:17 +00005194 // This turns into unaligned loads. We only do this if the target natively
5195 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5196 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005197
Chris Lattner04b091a2009-12-24 01:07:17 +00005198 // Require that we can find a legal MVT, and only do this if the target
5199 // supports unaligned loads of that type. Expanding into byte loads would
5200 // bloat the code.
5201 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5202 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5203 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5204 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5205 ActuallyDoIt = false;
5206 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005207
Chris Lattner04b091a2009-12-24 01:07:17 +00005208 if (ActuallyDoIt) {
5209 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5210 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005211
Chris Lattner04b091a2009-12-24 01:07:17 +00005212 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5213 ISD::SETNE);
5214 EVT CallVT = TLI.getValueType(I.getType(), true);
5215 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5216 return true;
5217 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005218 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005219
5220
Chris Lattner8047d9a2009-12-24 00:37:38 +00005221 return false;
5222}
5223
5224
Dan Gohman46510a72010-04-15 01:51:59 +00005225void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005226 // Handle inline assembly differently.
5227 if (isa<InlineAsm>(I.getCalledValue())) {
5228 visitInlineAsm(&I);
5229 return;
5230 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005231
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005232 // See if any floating point values are being passed to this function. This is
5233 // used to emit an undefined reference to fltused on Windows.
5234 const FunctionType *FT =
5235 cast<FunctionType>(I.getCalledValue()->getType()->getContainedType(0));
5236 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
5237 if (FT->isVarArg() &&
5238 !MMI.callsExternalVAFunctionWithFloatingPointArguments()) {
5239 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
5240 const Type* T = I.getArgOperand(i)->getType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005241 for (po_iterator<const Type*> i = po_begin(T), e = po_end(T);
Chris Lattnera29aae72010-11-12 17:24:29 +00005242 i != e; ++i) {
5243 if (!i->isFloatingPointTy()) continue;
5244 MMI.setCallsExternalVAFunctionWithFloatingPointArguments(true);
5245 break;
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005246 }
5247 }
5248 }
5249
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005250 const char *RenameFn = 0;
5251 if (Function *F = I.getCalledFunction()) {
5252 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005253 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005254 if (unsigned IID = II->getIntrinsicID(F)) {
5255 RenameFn = visitIntrinsicCall(I, IID);
5256 if (!RenameFn)
5257 return;
5258 }
5259 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005260 if (unsigned IID = F->getIntrinsicID()) {
5261 RenameFn = visitIntrinsicCall(I, IID);
5262 if (!RenameFn)
5263 return;
5264 }
5265 }
5266
5267 // Check for well-known libc/libm calls. If the function is internal, it
5268 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005269 if (!F->hasLocalLinkage() && F->hasName()) {
5270 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00005271 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005272 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005273 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5274 I.getType() == I.getArgOperand(0)->getType() &&
5275 I.getType() == I.getArgOperand(1)->getType()) {
5276 SDValue LHS = getValue(I.getArgOperand(0));
5277 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005278 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5279 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005280 return;
5281 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005282 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005283 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005284 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5285 I.getType() == I.getArgOperand(0)->getType()) {
5286 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005287 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
5288 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005289 return;
5290 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005291 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005292 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005293 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5294 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005295 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005296 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005297 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
5298 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005299 return;
5300 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005301 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005302 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005303 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5304 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005305 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005306 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005307 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
5308 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005309 return;
5310 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005311 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005312 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005313 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5314 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005315 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005316 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005317 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
5318 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005319 return;
5320 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005321 } else if (Name == "memcmp") {
5322 if (visitMemCmpCall(I))
5323 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005324 }
5325 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005326 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005327
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005328 SDValue Callee;
5329 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005330 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005331 else
Bill Wendling056292f2008-09-16 21:48:12 +00005332 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005333
Bill Wendling0d580132009-12-23 01:28:19 +00005334 // Check if we can potentially perform a tail call. More detailed checking is
5335 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005336 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005337}
5338
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005339namespace {
Dan Gohman462f6b52010-05-29 17:53:24 +00005340
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005341/// AsmOperandInfo - This contains information for each constraint that we are
5342/// lowering.
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005343class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005344public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005345 /// CallOperand - If this is the result output operand or a clobber
5346 /// this is null, otherwise it is the incoming operand to the CallInst.
5347 /// This gets modified as the asm is processed.
5348 SDValue CallOperand;
5349
5350 /// AssignedRegs - If this is a register or register class operand, this
5351 /// contains the set of register corresponding to the operand.
5352 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005353
John Thompsoneac6e1d2010-09-13 18:15:37 +00005354 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005355 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5356 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005357
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005358 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
5359 /// busy in OutputRegs/InputRegs.
5360 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005361 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005362 std::set<unsigned> &InputRegs,
5363 const TargetRegisterInfo &TRI) const {
5364 if (isOutReg) {
5365 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5366 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
5367 }
5368 if (isInReg) {
5369 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5370 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
5371 }
5372 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005373
Owen Andersone50ed302009-08-10 22:56:29 +00005374 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005375 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005376 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005377 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005378 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005379 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005380 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005381
Chris Lattner81249c92008-10-17 17:05:25 +00005382 if (isa<BasicBlock>(CallOperandVal))
5383 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005384
Chris Lattner81249c92008-10-17 17:05:25 +00005385 const llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005386
Eric Christophercef81b72011-05-09 20:04:43 +00005387 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner81249c92008-10-17 17:05:25 +00005388 // If this is an indirect operand, the operand is a pointer to the
5389 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005390 if (isIndirect) {
5391 const llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
5392 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005393 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005394 OpTy = PtrTy->getElementType();
5395 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005396
Eric Christophercef81b72011-05-09 20:04:43 +00005397 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
5398 if (const StructType *STy = dyn_cast<StructType>(OpTy))
5399 if (STy->getNumElements() == 1)
5400 OpTy = STy->getElementType(0);
5401
Chris Lattner81249c92008-10-17 17:05:25 +00005402 // If OpTy is not a single value, it may be a struct/union that we
5403 // can tile with integers.
5404 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5405 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5406 switch (BitSize) {
5407 default: break;
5408 case 1:
5409 case 8:
5410 case 16:
5411 case 32:
5412 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005413 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005414 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005415 break;
5416 }
5417 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005418
Chris Lattner81249c92008-10-17 17:05:25 +00005419 return TLI.getValueType(OpTy, true);
5420 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005421
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005422private:
5423 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5424 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005425 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005426 const TargetRegisterInfo &TRI) {
5427 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5428 Regs.insert(Reg);
5429 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5430 for (; *Aliases; ++Aliases)
5431 Regs.insert(*Aliases);
5432 }
5433};
Dan Gohman462f6b52010-05-29 17:53:24 +00005434
John Thompson44ab89e2010-10-29 17:29:13 +00005435typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5436
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005437} // end anonymous namespace
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005438
Dan Gohman462f6b52010-05-29 17:53:24 +00005439/// isAllocatableRegister - If the specified register is safe to allocate,
5440/// i.e. it isn't a stack pointer or some other special register, return the
5441/// register class for the register. Otherwise, return null.
5442static const TargetRegisterClass *
5443isAllocatableRegister(unsigned Reg, MachineFunction &MF,
5444 const TargetLowering &TLI,
5445 const TargetRegisterInfo *TRI) {
5446 EVT FoundVT = MVT::Other;
5447 const TargetRegisterClass *FoundRC = 0;
5448 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
5449 E = TRI->regclass_end(); RCI != E; ++RCI) {
5450 EVT ThisVT = MVT::Other;
5451
5452 const TargetRegisterClass *RC = *RCI;
Jakob Stoklund Olesen79c890f2011-06-16 17:42:25 +00005453 if (!RC->isAllocatable())
5454 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +00005455 // If none of the value types for this register class are valid, we
5456 // can't use it. For example, 64-bit reg classes on 32-bit targets.
5457 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
5458 I != E; ++I) {
5459 if (TLI.isTypeLegal(*I)) {
5460 // If we have already found this register in a different register class,
5461 // choose the one with the largest VT specified. For example, on
5462 // PowerPC, we favor f64 register classes over f32.
5463 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
5464 ThisVT = *I;
5465 break;
5466 }
5467 }
5468 }
5469
5470 if (ThisVT == MVT::Other) continue;
5471
5472 // NOTE: This isn't ideal. In particular, this might allocate the
5473 // frame pointer in functions that need it (due to them not being taken
5474 // out of allocation, because a variable sized allocation hasn't been seen
5475 // yet). This is a slight code pessimization, but should still work.
Jakob Stoklund Olesen79c890f2011-06-16 17:42:25 +00005476 ArrayRef<unsigned> RawOrder = RC->getRawAllocationOrder(MF);
5477 if (std::find(RawOrder.begin(), RawOrder.end(), Reg) != RawOrder.end()) {
5478 // We found a matching register class. Keep looking at others in case
5479 // we find one with larger registers that this physreg is also in.
5480 FoundRC = RC;
5481 FoundVT = ThisVT;
5482 break;
5483 }
Dan Gohman462f6b52010-05-29 17:53:24 +00005484 }
5485 return FoundRC;
5486}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005487
5488/// GetRegistersForValue - Assign registers (virtual or physical) for the
5489/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005490/// register allocator to handle the assignment process. However, if the asm
5491/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005492/// allocation. This produces generally horrible, but correct, code.
5493///
5494/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005495/// Input and OutputRegs are the set of already allocated physical registers.
5496///
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005497static void GetRegistersForValue(SelectionDAG &DAG,
5498 const TargetLowering &TLI,
5499 DebugLoc DL,
5500 SDISelAsmOperandInfo &OpInfo,
5501 std::set<unsigned> &OutputRegs,
5502 std::set<unsigned> &InputRegs) {
5503 LLVMContext &Context = *DAG.getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005504
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005505 // Compute whether this value requires an input register, an output register,
5506 // or both.
5507 bool isOutReg = false;
5508 bool isInReg = false;
5509 switch (OpInfo.Type) {
5510 case InlineAsm::isOutput:
5511 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005512
5513 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005514 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005515 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005516 break;
5517 case InlineAsm::isInput:
5518 isInReg = true;
5519 isOutReg = false;
5520 break;
5521 case InlineAsm::isClobber:
5522 isOutReg = true;
5523 isInReg = true;
5524 break;
5525 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005526
5527
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005528 MachineFunction &MF = DAG.getMachineFunction();
5529 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005530
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005531 // If this is a constraint for a single physreg, or a constraint for a
5532 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005533 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005534 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5535 OpInfo.ConstraintVT);
5536
5537 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005538 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005539 // If this is a FP input in an integer register (or visa versa) insert a bit
5540 // cast of the input value. More generally, handle any case where the input
5541 // value disagrees with the register class we plan to stick this in.
5542 if (OpInfo.Type == InlineAsm::isInput &&
5543 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005544 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005545 // types are identical size, use a bitcast to convert (e.g. two differing
5546 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005547 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005548 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005549 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005550 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005551 OpInfo.ConstraintVT = RegVT;
5552 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5553 // If the input is a FP value and we want it in FP registers, do a
5554 // bitcast to the corresponding integer type. This turns an f64 value
5555 // into i64, which can be passed with two i32 values on a 32-bit
5556 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005557 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005558 OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005559 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005560 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005561 OpInfo.ConstraintVT = RegVT;
5562 }
5563 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005564
Owen Anderson23b9b192009-08-12 00:36:31 +00005565 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005566 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005567
Owen Andersone50ed302009-08-10 22:56:29 +00005568 EVT RegVT;
5569 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005570
5571 // If this is a constraint for a specific physical register, like {r17},
5572 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005573 if (unsigned AssignedReg = PhysReg.first) {
5574 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005575 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005576 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005577
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005578 // Get the actual register value type. This is important, because the user
5579 // may have asked for (e.g.) the AX register in i32 type. We need to
5580 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005581 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005582
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005583 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005584 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005585
5586 // If this is an expanded reference, add the rest of the regs to Regs.
5587 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005588 TargetRegisterClass::iterator I = RC->begin();
5589 for (; *I != AssignedReg; ++I)
5590 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005591
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005592 // Already added the first reg.
5593 --NumRegs; ++I;
5594 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005595 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005596 Regs.push_back(*I);
5597 }
5598 }
Bill Wendling651ad132009-12-22 01:25:10 +00005599
Dan Gohman7451d3e2010-05-29 17:03:36 +00005600 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005601 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5602 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5603 return;
5604 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005605
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005606 // Otherwise, if this was a reference to an LLVM register class, create vregs
5607 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005608 if (const TargetRegisterClass *RC = PhysReg.second) {
5609 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005610 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005611 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005612
Evan Chengfb112882009-03-23 08:01:15 +00005613 // Create the appropriate number of virtual registers.
5614 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5615 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005616 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005617
Dan Gohman7451d3e2010-05-29 17:03:36 +00005618 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005619 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005620 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005621
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005622 // This is a reference to a register class that doesn't directly correspond
5623 // to an LLVM register class. Allocate NumRegs consecutive, available,
5624 // registers from the class.
5625 std::vector<unsigned> RegClassRegs
5626 = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
5627 OpInfo.ConstraintVT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005628
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005629 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
Jakob Stoklund Olesen79c890f2011-06-16 17:42:25 +00005630 BitVector Reserved = TRI->getReservedRegs(MF);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005631 unsigned NumAllocated = 0;
5632 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
5633 unsigned Reg = RegClassRegs[i];
Jakob Stoklund Olesen79c890f2011-06-16 17:42:25 +00005634 // Filter out the reserved registers, but note that reserved registers are
5635 // not fully determined at this point. We may still decide we need a frame
5636 // pointer.
5637 if (Reserved.test(Reg))
5638 continue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005639 // See if this register is available.
5640 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
5641 (isInReg && InputRegs.count(Reg))) { // Already used.
5642 // Make sure we find consecutive registers.
5643 NumAllocated = 0;
5644 continue;
5645 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005646
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005647 // Check to see if this register is allocatable (i.e. don't give out the
5648 // stack pointer).
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005649 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, TRI);
5650 if (!RC) { // Couldn't allocate this register.
5651 // Reset NumAllocated to make sure we return consecutive registers.
5652 NumAllocated = 0;
5653 continue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005654 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005655
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005656 // Okay, this register is good, we can use it.
5657 ++NumAllocated;
5658
5659 // If we allocated enough consecutive registers, succeed.
5660 if (NumAllocated == NumRegs) {
5661 unsigned RegStart = (i-NumAllocated)+1;
5662 unsigned RegEnd = i+1;
5663 // Mark all of the allocated registers used.
5664 for (unsigned i = RegStart; i != RegEnd; ++i)
5665 Regs.push_back(RegClassRegs[i]);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005666
Dan Gohman7451d3e2010-05-29 17:03:36 +00005667 OpInfo.AssignedRegs = RegsForValue(Regs, *RC->vt_begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005668 OpInfo.ConstraintVT);
5669 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5670 return;
5671 }
5672 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005673
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005674 // Otherwise, we couldn't allocate enough registers for this.
5675}
5676
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005677/// visitInlineAsm - Handle a call to an InlineAsm object.
5678///
Dan Gohman46510a72010-04-15 01:51:59 +00005679void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5680 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005681
5682 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005683 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005684
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005685 std::set<unsigned> OutputRegs, InputRegs;
5686
Evan Chengce1cdac2011-05-06 20:52:23 +00005687 TargetLowering::AsmOperandInfoVector
5688 TargetConstraints = TLI.ParseConstraints(CS);
5689
John Thompsoneac6e1d2010-09-13 18:15:37 +00005690 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005691
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005692 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5693 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005694 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5695 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005696 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005697
Owen Anderson825b72b2009-08-11 20:47:22 +00005698 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005699
5700 // Compute the value type for each operand.
5701 switch (OpInfo.Type) {
5702 case InlineAsm::isOutput:
5703 // Indirect outputs just consume an argument.
5704 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005705 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005706 break;
5707 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005708
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005709 // The return value of the call is this value. As such, there is no
5710 // corresponding argument.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005711 assert(!CS.getType()->isVoidTy() &&
Owen Anderson1d0be152009-08-13 21:58:54 +00005712 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005713 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
5714 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5715 } else {
5716 assert(ResNo == 0 && "Asm only has one result!");
5717 OpVT = TLI.getValueType(CS.getType());
5718 }
5719 ++ResNo;
5720 break;
5721 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005722 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005723 break;
5724 case InlineAsm::isClobber:
5725 // Nothing to do.
5726 break;
5727 }
5728
5729 // If this is an input or an indirect output, process the call argument.
5730 // BasicBlocks are labels, currently appearing only in asm's.
5731 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005732 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005733 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005734 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005735 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005736 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005737
Owen Anderson1d0be152009-08-13 21:58:54 +00005738 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005739 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005740
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005741 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005742
John Thompsoneac6e1d2010-09-13 18:15:37 +00005743 // Indirect operand accesses access memory.
5744 if (OpInfo.isIndirect)
5745 hasMemory = true;
5746 else {
5747 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005748 TargetLowering::ConstraintType
5749 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005750 if (CType == TargetLowering::C_Memory) {
5751 hasMemory = true;
5752 break;
5753 }
5754 }
5755 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005756 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005757
John Thompsoneac6e1d2010-09-13 18:15:37 +00005758 SDValue Chain, Flag;
5759
5760 // We won't need to flush pending loads if this asm doesn't touch
5761 // memory and is nonvolatile.
5762 if (hasMemory || IA->hasSideEffects())
5763 Chain = getRoot();
5764 else
5765 Chain = DAG.getRoot();
5766
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005767 // Second pass over the constraints: compute which constraint option to use
5768 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005769 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005770 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005771
John Thompson54584742010-09-24 22:24:05 +00005772 // If this is an output operand with a matching input operand, look up the
5773 // matching input. If their types mismatch, e.g. one is an integer, the
5774 // other is floating point, or their sizes are different, flag it as an
5775 // error.
5776 if (OpInfo.hasMatchingInput()) {
5777 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005778
John Thompson54584742010-09-24 22:24:05 +00005779 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
5780 if ((OpInfo.ConstraintVT.isInteger() !=
5781 Input.ConstraintVT.isInteger()) ||
5782 (OpInfo.ConstraintVT.getSizeInBits() !=
5783 Input.ConstraintVT.getSizeInBits())) {
5784 report_fatal_error("Unsupported asm: input constraint"
5785 " with a matching output constraint of"
5786 " incompatible type!");
5787 }
5788 Input.ConstraintVT = OpInfo.ConstraintVT;
5789 }
5790 }
5791
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005792 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005793 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005794
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005795 // If this is a memory input, and if the operand is not indirect, do what we
5796 // need to to provide an address for the memory input.
5797 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5798 !OpInfo.isIndirect) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005799 assert((OpInfo.isMultipleAlternative ||
5800 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005801 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005802
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005803 // Memory operands really want the address of the value. If we don't have
5804 // an indirect input, put it in the constpool if we can, otherwise spill
5805 // it to a stack slot.
Eric Christophere0b42c02011-06-03 17:21:23 +00005806 // TODO: This isn't quite right. We need to handle these according to
5807 // the addressing mode that the constraint wants. Also, this may take
5808 // an additional register for the computation and we don't want that
5809 // either.
Eric Christopher471e4222011-06-08 23:55:35 +00005810
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005811 // If the operand is a float, integer, or vector constant, spill to a
5812 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005813 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005814 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5815 isa<ConstantVector>(OpVal)) {
5816 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5817 TLI.getPointerTy());
5818 } else {
5819 // Otherwise, create a stack slot and emit a store to it before the
5820 // asm.
5821 const Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005822 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005823 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5824 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005825 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005826 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005827 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00005828 OpInfo.CallOperand, StackSlot,
5829 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00005830 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005831 OpInfo.CallOperand = StackSlot;
5832 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005833
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005834 // There is no longer a Value* corresponding to this operand.
5835 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005836
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005837 // It is now an indirect operand.
5838 OpInfo.isIndirect = true;
5839 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005840
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005841 // If this constraint is for a specific register, allocate it before
5842 // anything else.
5843 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005844 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo, OutputRegs,
5845 InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005846 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005847
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005848 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005849 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005850 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5851 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005852
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005853 // C_Register operands have already been allocated, Other/Memory don't need
5854 // to be.
5855 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005856 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo, OutputRegs,
5857 InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005858 }
5859
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005860 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5861 std::vector<SDValue> AsmNodeOperands;
5862 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5863 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00005864 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
5865 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005866
Chris Lattnerdecc2672010-04-07 05:20:54 +00005867 // If we have a !srcloc metadata node associated with it, we want to attach
5868 // this to the ultimately generated inline asm machineinstr. To do this, we
5869 // pass in the third operand as this (potentially null) inline asm MDNode.
5870 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
5871 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005872
Evan Chengc36b7062011-01-07 23:50:32 +00005873 // Remember the HasSideEffect and AlignStack bits as operand 3.
5874 unsigned ExtraInfo = 0;
5875 if (IA->hasSideEffects())
5876 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
5877 if (IA->isAlignStack())
5878 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
5879 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
5880 TLI.getPointerTy()));
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005881
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005882 // Loop over all of the inputs, copying the operand values into the
5883 // appropriate registers and processing the output regs.
5884 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005885
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005886 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5887 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005888
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005889 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5890 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5891
5892 switch (OpInfo.Type) {
5893 case InlineAsm::isOutput: {
5894 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5895 OpInfo.ConstraintType != TargetLowering::C_Register) {
5896 // Memory output, or 'other' output (e.g. 'X' constraint).
5897 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5898
5899 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005900 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
5901 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005902 TLI.getPointerTy()));
5903 AsmNodeOperands.push_back(OpInfo.CallOperand);
5904 break;
5905 }
5906
5907 // Otherwise, this is a register or register class output.
5908
5909 // Copy the output from the appropriate register. Find a register that
5910 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005911 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005912 report_fatal_error("Couldn't allocate output reg for constraint '" +
5913 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005914
5915 // If this is an indirect operand, store through the pointer after the
5916 // asm.
5917 if (OpInfo.isIndirect) {
5918 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5919 OpInfo.CallOperandVal));
5920 } else {
5921 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005922 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005923 // Concatenate this output onto the outputs list.
5924 RetValRegs.append(OpInfo.AssignedRegs);
5925 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005926
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005927 // Add information to the INLINEASM node to know that this register is
5928 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005929 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00005930 InlineAsm::Kind_RegDefEarlyClobber :
5931 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00005932 false,
5933 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005934 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005935 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005936 break;
5937 }
5938 case InlineAsm::isInput: {
5939 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005940
Chris Lattner6bdcda32008-10-17 16:47:46 +00005941 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005942 // If this is required to match an output register we have already set,
5943 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005944 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005945
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005946 // Scan until we find the definition we already emitted of this operand.
5947 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005948 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005949 for (; OperandNo; --OperandNo) {
5950 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005951 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005952 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005953 assert((InlineAsm::isRegDefKind(OpFlag) ||
5954 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
5955 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005956 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005957 }
5958
Evan Cheng697cbbf2009-03-20 18:03:34 +00005959 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005960 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005961 if (InlineAsm::isRegDefKind(OpFlag) ||
5962 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005963 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00005964 if (OpInfo.isIndirect) {
5965 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00005966 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00005967 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
5968 " don't know how to handle tied "
5969 "indirect register inputs");
5970 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005971
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005972 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005973 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00005974 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00005975 MatchedRegs.RegVTs.push_back(RegVT);
5976 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005977 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005978 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005979 MatchedRegs.Regs.push_back
5980 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005981
5982 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005983 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005984 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00005985 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00005986 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00005987 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005988 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005989 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005990
Chris Lattnerdecc2672010-04-07 05:20:54 +00005991 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
5992 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
5993 "Unexpected number of operands");
5994 // Add information to the INLINEASM node to know about this input.
5995 // See InlineAsm.h isUseOperandTiedToDef.
5996 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
5997 OpInfo.getMatchedOperand());
5998 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
5999 TLI.getPointerTy()));
6000 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6001 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006002 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006003
Dale Johannesenb5611a62010-07-13 20:17:05 +00006004 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00006005 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6006 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00006007 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006008
Dale Johannesenb5611a62010-07-13 20:17:05 +00006009 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006010 std::vector<SDValue> Ops;
Eric Christopher100c8332011-06-02 23:16:42 +00006011 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Dale Johannesen1784d162010-06-25 21:55:36 +00006012 Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00006013 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00006014 report_fatal_error("Invalid operand for inline asm constraint '" +
6015 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006016
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006017 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006018 unsigned ResOpType =
6019 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006020 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006021 TLI.getPointerTy()));
6022 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6023 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00006024 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006025
Chris Lattnerdecc2672010-04-07 05:20:54 +00006026 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006027 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
6028 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
6029 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006030
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006031 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006032 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00006033 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006034 TLI.getPointerTy()));
6035 AsmNodeOperands.push_back(InOperandVal);
6036 break;
6037 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006038
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006039 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6040 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6041 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006042 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006043 "Don't know how to handle indirect register inputs yet!");
6044
6045 // Copy the input into the appropriate registers.
Evan Cheng8112b532010-02-10 01:21:02 +00006046 if (OpInfo.AssignedRegs.Regs.empty() ||
Dan Gohman7451d3e2010-05-29 17:03:36 +00006047 !OpInfo.AssignedRegs.areValueTypesLegal(TLI))
Benjamin Kramer1bd73352010-04-08 10:44:28 +00006048 report_fatal_error("Couldn't allocate input reg for constraint '" +
6049 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006050
Dale Johannesen66978ee2009-01-31 02:22:37 +00006051 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006052 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006053
Chris Lattnerdecc2672010-04-07 05:20:54 +00006054 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006055 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006056 break;
6057 }
6058 case InlineAsm::isClobber: {
6059 // Add the clobbered value to the operand list, so that the register
6060 // allocator is aware that the physreg got clobbered.
6061 if (!OpInfo.AssignedRegs.Regs.empty())
Chris Lattnerdecc2672010-04-07 05:20:54 +00006062 OpInfo.AssignedRegs.AddInlineAsmOperands(
6063 InlineAsm::Kind_RegDefEarlyClobber,
Bill Wendling46ada192010-03-02 01:55:18 +00006064 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006065 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006066 break;
6067 }
6068 }
6069 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006070
Chris Lattnerdecc2672010-04-07 05:20:54 +00006071 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006072 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006073 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006074
Dale Johannesen66978ee2009-01-31 02:22:37 +00006075 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006076 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006077 &AsmNodeOperands[0], AsmNodeOperands.size());
6078 Flag = Chain.getValue(1);
6079
6080 // If this asm returns a register value, copy the result from that register
6081 // and set it as the value of the call.
6082 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00006083 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006084 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006085
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006086 // FIXME: Why don't we do this for inline asms with MRVs?
6087 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00006088 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006089
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006090 // If any of the results of the inline asm is a vector, it may have the
6091 // wrong width/num elts. This can happen for register classes that can
6092 // contain multiple different value types. The preg or vreg allocated may
6093 // not have the same VT as was expected. Convert it to the right type
6094 // with bit_convert.
6095 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006096 Val = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00006097 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006098
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006099 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006100 ResultType.isInteger() && Val.getValueType().isInteger()) {
6101 // If a result value was tied to an input value, the computed result may
6102 // have a wider width than the expected result. Extract the relevant
6103 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00006104 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006105 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006106
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006107 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00006108 }
Dan Gohman95915732008-10-18 01:03:45 +00006109
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006110 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00006111 // Don't need to use this as a chain in this case.
6112 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6113 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006114 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006115
Dan Gohman46510a72010-04-15 01:51:59 +00006116 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006117
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006118 // Process indirect outputs, first output all of the flagged copies out of
6119 // physregs.
6120 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6121 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00006122 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006123 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006124 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006125 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6126 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006127
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006128 // Emit the non-flagged stores from the physregs.
6129 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00006130 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
6131 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
6132 StoresToEmit[i].first,
6133 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00006134 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00006135 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00006136 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00006137 }
6138
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006139 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00006140 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006141 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00006142
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006143 DAG.setRoot(Chain);
6144}
6145
Dan Gohman46510a72010-04-15 01:51:59 +00006146void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006147 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
6148 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006149 getValue(I.getArgOperand(0)),
6150 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006151}
6152
Dan Gohman46510a72010-04-15 01:51:59 +00006153void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00006154 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00006155 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
6156 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006157 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006158 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006159 setValue(&I, V);
6160 DAG.setRoot(V.getValue(1));
6161}
6162
Dan Gohman46510a72010-04-15 01:51:59 +00006163void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006164 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
6165 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006166 getValue(I.getArgOperand(0)),
6167 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006168}
6169
Dan Gohman46510a72010-04-15 01:51:59 +00006170void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006171 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
6172 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006173 getValue(I.getArgOperand(0)),
6174 getValue(I.getArgOperand(1)),
6175 DAG.getSrcValue(I.getArgOperand(0)),
6176 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006177}
6178
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006179/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006180/// implementation, which just calls LowerCall.
6181/// FIXME: When all targets are
6182/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006183std::pair<SDValue, SDValue>
6184TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
6185 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00006186 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006187 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006188 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006189 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00006190 ArgListTy &Args, SelectionDAG &DAG,
6191 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006192 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006193 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00006194 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006195 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006196 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006197 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6198 for (unsigned Value = 0, NumValues = ValueVTs.size();
6199 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006200 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006201 const Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006202 SDValue Op = SDValue(Args[i].Node.getNode(),
6203 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006204 ISD::ArgFlagsTy Flags;
6205 unsigned OriginalAlignment =
6206 getTargetData()->getABITypeAlignment(ArgTy);
6207
6208 if (Args[i].isZExt)
6209 Flags.setZExt();
6210 if (Args[i].isSExt)
6211 Flags.setSExt();
6212 if (Args[i].isInReg)
6213 Flags.setInReg();
6214 if (Args[i].isSRet)
6215 Flags.setSRet();
6216 if (Args[i].isByVal) {
6217 Flags.setByVal();
6218 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
6219 const Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006220 Flags.setByValSize(getTargetData()->getTypeAllocSize(ElementTy));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006221 // For ByVal, alignment should come from FE. BE will guess if this
6222 // info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006223 unsigned FrameAlign;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006224 if (Args[i].Alignment)
6225 FrameAlign = Args[i].Alignment;
Chris Lattner9db20f32011-05-22 23:23:02 +00006226 else
6227 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006228 Flags.setByValAlign(FrameAlign);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006229 }
6230 if (Args[i].isNest)
6231 Flags.setNest();
6232 Flags.setOrigAlign(OriginalAlignment);
6233
Owen Anderson23b9b192009-08-12 00:36:31 +00006234 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
6235 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006236 SmallVector<SDValue, 4> Parts(NumParts);
6237 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6238
6239 if (Args[i].isSExt)
6240 ExtendKind = ISD::SIGN_EXTEND;
6241 else if (Args[i].isZExt)
6242 ExtendKind = ISD::ZERO_EXTEND;
6243
Bill Wendling46ada192010-03-02 01:55:18 +00006244 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006245 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006246
Dan Gohman98ca4f22009-08-05 01:29:28 +00006247 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006248 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006249 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
6250 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006251 if (NumParts > 1 && j == 0)
6252 MyFlags.Flags.setSplit();
6253 else if (j != 0)
6254 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006255
Dan Gohman98ca4f22009-08-05 01:29:28 +00006256 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00006257 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006258 }
6259 }
6260 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006261
Dan Gohman98ca4f22009-08-05 01:29:28 +00006262 // Handle the incoming return values from the call.
6263 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00006264 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006265 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006266 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006267 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006268 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6269 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006270 for (unsigned i = 0; i != NumRegs; ++i) {
6271 ISD::InputArg MyFlags;
Duncan Sands1440e8b2010-11-03 11:35:31 +00006272 MyFlags.VT = RegisterVT.getSimpleVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006273 MyFlags.Used = isReturnValueUsed;
6274 if (RetSExt)
6275 MyFlags.Flags.setSExt();
6276 if (RetZExt)
6277 MyFlags.Flags.setZExt();
6278 if (isInreg)
6279 MyFlags.Flags.setInReg();
6280 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006281 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006282 }
6283
Dan Gohman98ca4f22009-08-05 01:29:28 +00006284 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00006285 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00006286 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006287
6288 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006289 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006290 "LowerCall didn't return a valid chain!");
6291 assert((!isTailCall || InVals.empty()) &&
6292 "LowerCall emitted a return value for a tail call!");
6293 assert((isTailCall || InVals.size() == Ins.size()) &&
6294 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006295
6296 // For a tail call, the return value is merely live-out and there aren't
6297 // any nodes in the DAG representing it. Return a special value to
6298 // indicate that a tail call has been emitted and no more Instructions
6299 // should be processed in the current block.
6300 if (isTailCall) {
6301 DAG.setRoot(Chain);
6302 return std::make_pair(SDValue(), SDValue());
6303 }
6304
Evan Chengaf1871f2010-03-11 19:38:18 +00006305 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6306 assert(InVals[i].getNode() &&
6307 "LowerCall emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006308 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006309 "LowerCall emitted a value with the wrong type!");
6310 });
6311
Dan Gohman98ca4f22009-08-05 01:29:28 +00006312 // Collect the legal value parts into potentially illegal values
6313 // that correspond to the original function's return values.
6314 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6315 if (RetSExt)
6316 AssertOp = ISD::AssertSext;
6317 else if (RetZExt)
6318 AssertOp = ISD::AssertZext;
6319 SmallVector<SDValue, 4> ReturnValues;
6320 unsigned CurReg = 0;
6321 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006322 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006323 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6324 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006325
Bill Wendling46ada192010-03-02 01:55:18 +00006326 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00006327 NumRegs, RegisterVT, VT,
6328 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006329 CurReg += NumRegs;
6330 }
6331
6332 // For a function returning void, there is no return value. We can't create
6333 // such a node, so we just return a null return value in that case. In
Chris Lattner7a2bdde2011-04-15 05:18:47 +00006334 // that case, nothing will actually look at the value.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006335 if (ReturnValues.empty())
6336 return std::make_pair(SDValue(), Chain);
6337
6338 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
6339 DAG.getVTList(&RetTys[0], RetTys.size()),
6340 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006341 return std::make_pair(Res, Chain);
6342}
6343
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006344void TargetLowering::LowerOperationWrapper(SDNode *N,
6345 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006346 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006347 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006348 if (Res.getNode())
6349 Results.push_back(Res);
6350}
6351
Dan Gohmand858e902010-04-17 15:26:15 +00006352SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006353 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006354 return SDValue();
6355}
6356
Dan Gohman46510a72010-04-15 01:51:59 +00006357void
6358SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006359 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006360 assert((Op.getOpcode() != ISD::CopyFromReg ||
6361 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6362 "Copy from a reg to the same reg!");
6363 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6364
Owen Anderson23b9b192009-08-12 00:36:31 +00006365 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006366 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00006367 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006368 PendingExports.push_back(Chain);
6369}
6370
6371#include "llvm/CodeGen/SelectionDAGISel.h"
6372
Eli Friedman23d32432011-05-05 16:53:34 +00006373/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
6374/// entry block, return true. This includes arguments used by switches, since
6375/// the switch may expand into multiple basic blocks.
6376static bool isOnlyUsedInEntryBlock(const Argument *A) {
6377 // With FastISel active, we may be splitting blocks, so force creation
6378 // of virtual registers for all non-dead arguments.
6379 if (EnableFastISel)
6380 return A->use_empty();
6381
6382 const BasicBlock *Entry = A->getParent()->begin();
6383 for (Value::const_use_iterator UI = A->use_begin(), E = A->use_end();
6384 UI != E; ++UI) {
6385 const User *U = *UI;
6386 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
6387 return false; // Use not in entry block.
6388 }
6389 return true;
6390}
6391
Dan Gohman46510a72010-04-15 01:51:59 +00006392void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006393 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006394 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006395 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006396 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006397 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006398 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006399
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006400 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006401 SmallVector<ISD::OutputArg, 4> Outs;
6402 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6403 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006404
Dan Gohman7451d3e2010-05-29 17:03:36 +00006405 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006406 // Put in an sret pointer parameter before all the other parameters.
6407 SmallVector<EVT, 1> ValueVTs;
6408 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6409
6410 // NOTE: Assuming that a pointer will never break down to more than one VT
6411 // or one register.
6412 ISD::ArgFlagsTy Flags;
6413 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006414 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006415 ISD::InputArg RetArg(Flags, RegisterVT, true);
6416 Ins.push_back(RetArg);
6417 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006418
Dan Gohman98ca4f22009-08-05 01:29:28 +00006419 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006420 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006421 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006422 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006423 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006424 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6425 bool isArgValueUsed = !I->use_empty();
6426 for (unsigned Value = 0, NumValues = ValueVTs.size();
6427 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006428 EVT VT = ValueVTs[Value];
Owen Anderson1d0be152009-08-13 21:58:54 +00006429 const Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006430 ISD::ArgFlagsTy Flags;
6431 unsigned OriginalAlignment =
6432 TD->getABITypeAlignment(ArgTy);
6433
6434 if (F.paramHasAttr(Idx, Attribute::ZExt))
6435 Flags.setZExt();
6436 if (F.paramHasAttr(Idx, Attribute::SExt))
6437 Flags.setSExt();
6438 if (F.paramHasAttr(Idx, Attribute::InReg))
6439 Flags.setInReg();
6440 if (F.paramHasAttr(Idx, Attribute::StructRet))
6441 Flags.setSRet();
6442 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6443 Flags.setByVal();
6444 const PointerType *Ty = cast<PointerType>(I->getType());
6445 const Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006446 Flags.setByValSize(TD->getTypeAllocSize(ElementTy));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006447 // For ByVal, alignment should be passed from FE. BE will guess if
6448 // this info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006449 unsigned FrameAlign;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006450 if (F.getParamAlignment(Idx))
6451 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner9db20f32011-05-22 23:23:02 +00006452 else
6453 FrameAlign = TLI.getByValTypeAlignment(ElementTy);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006454 Flags.setByValAlign(FrameAlign);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006455 }
6456 if (F.paramHasAttr(Idx, Attribute::Nest))
6457 Flags.setNest();
6458 Flags.setOrigAlign(OriginalAlignment);
6459
Owen Anderson23b9b192009-08-12 00:36:31 +00006460 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6461 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006462 for (unsigned i = 0; i != NumRegs; ++i) {
6463 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6464 if (NumRegs > 1 && i == 0)
6465 MyFlags.Flags.setSplit();
6466 // if it isn't first piece, alignment must be 1
6467 else if (i > 0)
6468 MyFlags.Flags.setOrigAlign(1);
6469 Ins.push_back(MyFlags);
6470 }
6471 }
6472 }
6473
6474 // Call the target to set up the argument values.
6475 SmallVector<SDValue, 8> InVals;
6476 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6477 F.isVarArg(), Ins,
6478 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006479
6480 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006481 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006482 "LowerFormalArguments didn't return a valid chain!");
6483 assert(InVals.size() == Ins.size() &&
6484 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006485 DEBUG({
6486 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6487 assert(InVals[i].getNode() &&
6488 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006489 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006490 "LowerFormalArguments emitted a value with the wrong type!");
6491 }
6492 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006493
Dan Gohman5e866062009-08-06 15:37:27 +00006494 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006495 DAG.setRoot(NewRoot);
6496
6497 // Set up the argument values.
6498 unsigned i = 0;
6499 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006500 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006501 // Create a virtual register for the sret pointer, and put in a copy
6502 // from the sret argument into it.
6503 SmallVector<EVT, 1> ValueVTs;
6504 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6505 EVT VT = ValueVTs[0];
6506 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6507 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006508 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006509 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006510
Dan Gohman2048b852009-11-23 18:04:58 +00006511 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006512 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6513 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006514 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006515 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6516 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006517 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006518
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006519 // i indexes lowered arguments. Bump it past the hidden sret argument.
6520 // Idx indexes LLVM arguments. Don't touch it.
6521 ++i;
6522 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006523
Dan Gohman46510a72010-04-15 01:51:59 +00006524 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006525 ++I, ++Idx) {
6526 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006527 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006528 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006529 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006530
6531 // If this argument is unused then remember its value. It is used to generate
6532 // debugging information.
6533 if (I->use_empty() && NumValues)
6534 SDB->setUnusedArgValue(I, InVals[i]);
6535
Eli Friedman23d32432011-05-05 16:53:34 +00006536 for (unsigned Val = 0; Val != NumValues; ++Val) {
6537 EVT VT = ValueVTs[Val];
Owen Anderson23b9b192009-08-12 00:36:31 +00006538 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6539 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006540
6541 if (!I->use_empty()) {
6542 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6543 if (F.paramHasAttr(Idx, Attribute::SExt))
6544 AssertOp = ISD::AssertSext;
6545 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6546 AssertOp = ISD::AssertZext;
6547
Bill Wendling46ada192010-03-02 01:55:18 +00006548 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006549 NumParts, PartVT, VT,
6550 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006551 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006552
Dan Gohman98ca4f22009-08-05 01:29:28 +00006553 i += NumParts;
6554 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006555
Eli Friedman23d32432011-05-05 16:53:34 +00006556 // We don't need to do anything else for unused arguments.
6557 if (ArgValues.empty())
6558 continue;
6559
Devang Patel0b48ead2010-08-31 22:22:42 +00006560 // Note down frame index for byval arguments.
Eli Friedman23d32432011-05-05 16:53:34 +00006561 if (I->hasByValAttr())
Michael J. Spencere70c5262010-10-16 08:25:21 +00006562 if (FrameIndexSDNode *FI =
Devang Patel0b48ead2010-08-31 22:22:42 +00006563 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
6564 FuncInfo->setByValArgumentFrameIndex(I, FI->getIndex());
6565
Eli Friedman23d32432011-05-05 16:53:34 +00006566 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6567 SDB->getCurDebugLoc());
6568 SDB->setValue(I, Res);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006569
Eli Friedman23d32432011-05-05 16:53:34 +00006570 // If this argument is live outside of the entry block, insert a copy from
6571 // wherever we got it to the vreg that other BB's will reference it as.
Eli Friedman7f33d672011-05-10 21:50:58 +00006572 if (!EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman23d32432011-05-05 16:53:34 +00006573 // If we can, though, try to skip creating an unnecessary vreg.
6574 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman7f33d672011-05-10 21:50:58 +00006575 // general. It's also subtly incompatible with the hacks FastISel
6576 // uses with vregs.
Eli Friedman23d32432011-05-05 16:53:34 +00006577 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
6578 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
6579 FuncInfo->ValueMap[I] = Reg;
6580 continue;
6581 }
6582 }
6583 if (!isOnlyUsedInEntryBlock(I)) {
6584 FuncInfo->InitializeRegForValue(I);
Dan Gohman2048b852009-11-23 18:04:58 +00006585 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006586 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006587 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006588
Dan Gohman98ca4f22009-08-05 01:29:28 +00006589 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006590
6591 // Finally, if the target has anything special to do, allow it to do so.
6592 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006593 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006594}
6595
6596/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6597/// ensure constants are generated when needed. Remember the virtual registers
6598/// that need to be added to the Machine PHI nodes as input. We cannot just
6599/// directly add them, because expansion might result in multiple MBB's for one
6600/// BB. As such, the start of the BB might correspond to a different MBB than
6601/// the end.
6602///
6603void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006604SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006605 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006606
6607 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6608
6609 // Check successor nodes' PHI nodes that expect a constant to be available
6610 // from this block.
6611 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006612 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006613 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006614 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006615
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006616 // If this terminator has multiple identical successors (common for
6617 // switches), only handle each succ once.
6618 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006619
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006620 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006621
6622 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6623 // nodes and Machine PHI nodes, but the incoming operands have not been
6624 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006625 for (BasicBlock::const_iterator I = SuccBB->begin();
6626 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006627 // Ignore dead phi's.
6628 if (PN->use_empty()) continue;
6629
Rafael Espindola3fa82832011-05-13 15:18:06 +00006630 // Skip empty types
6631 if (PN->getType()->isEmptyTy())
6632 continue;
6633
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006634 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006635 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006636
Dan Gohman46510a72010-04-15 01:51:59 +00006637 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006638 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006639 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006640 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006641 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006642 }
6643 Reg = RegOut;
6644 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006645 DenseMap<const Value *, unsigned>::iterator I =
6646 FuncInfo.ValueMap.find(PHIOp);
6647 if (I != FuncInfo.ValueMap.end())
6648 Reg = I->second;
6649 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006650 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006651 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006652 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006653 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006654 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006655 }
6656 }
6657
6658 // Remember that this register needs to added to the machine PHI node as
6659 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006660 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006661 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6662 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006663 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006664 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006665 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006666 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006667 Reg += NumRegisters;
6668 }
6669 }
6670 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006671 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006672}