blob: 80cb25e3c34b19a03da5224dc9967b182789cd1e [file] [log] [blame]
Chris Lattner1c08c712005-01-07 07:47:53 +00001//===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
Chris Lattner1c08c712005-01-07 07:47:53 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
Chris Lattner1c08c712005-01-07 07:47:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the SelectionDAGISel class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000015#include "llvm/ADT/BitVector.h"
Jim Laskeyc7c3f112006-10-16 20:52:31 +000016#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000017#include "llvm/CodeGen/SelectionDAGISel.h"
Evan Chenga9c20912006-01-21 02:32:06 +000018#include "llvm/CodeGen/ScheduleDAG.h"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000019#include "llvm/Constants.h"
Chris Lattneradf6a962005-05-13 18:50:42 +000020#include "llvm/CallingConv.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Chris Lattner36ce6912005-11-29 06:21:05 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerce7518c2006-01-26 22:24:51 +000024#include "llvm/InlineAsm.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000025#include "llvm/Instructions.h"
26#include "llvm/Intrinsics.h"
Jim Laskey43970fe2006-03-23 18:06:46 +000027#include "llvm/IntrinsicInst.h"
Reid Spencer5694b6e2007-04-09 06:17:21 +000028#include "llvm/ParameterAttributes.h"
Jim Laskey44c3b9f2007-01-26 21:22:28 +000029#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000030#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineFrameInfo.h"
Nate Begeman37efe672006-04-22 18:53:45 +000032#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000033#include "llvm/CodeGen/MachineInstrBuilder.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000034#include "llvm/CodeGen/SchedulerRegistry.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000035#include "llvm/CodeGen/SelectionDAG.h"
36#include "llvm/CodeGen/SSARegMap.h"
Chris Lattnerfa577022005-09-13 19:30:54 +000037#include "llvm/Target/MRegisterInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000038#include "llvm/Target/TargetData.h"
39#include "llvm/Target/TargetFrameInfo.h"
40#include "llvm/Target/TargetInstrInfo.h"
41#include "llvm/Target/TargetLowering.h"
42#include "llvm/Target/TargetMachine.h"
Vladimir Prus12472912006-05-23 13:43:15 +000043#include "llvm/Target/TargetOptions.h"
Chris Lattner7c0104b2005-11-09 04:45:33 +000044#include "llvm/Support/MathExtras.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000045#include "llvm/Support/Debug.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000046#include "llvm/Support/Compiler.h"
Jeff Cohen7e881032006-02-24 02:52:40 +000047#include <algorithm>
Chris Lattner1c08c712005-01-07 07:47:53 +000048using namespace llvm;
49
Chris Lattnerda8abb02005-09-01 18:44:10 +000050#ifndef NDEBUG
Chris Lattner7944d9d2005-01-12 03:41:21 +000051static cl::opt<bool>
Evan Chenga9c20912006-01-21 02:32:06 +000052ViewISelDAGs("view-isel-dags", cl::Hidden,
53 cl::desc("Pop up a window to show isel dags as they are selected"));
54static cl::opt<bool>
55ViewSchedDAGs("view-sched-dags", cl::Hidden,
56 cl::desc("Pop up a window to show sched dags as they are processed"));
Chris Lattner7944d9d2005-01-12 03:41:21 +000057#else
Chris Lattner5e46a192006-04-02 03:07:27 +000058static const bool ViewISelDAGs = 0, ViewSchedDAGs = 0;
Chris Lattner7944d9d2005-01-12 03:41:21 +000059#endif
60
Jim Laskeyeb577ba2006-08-02 12:30:23 +000061//===---------------------------------------------------------------------===//
62///
63/// RegisterScheduler class - Track the registration of instruction schedulers.
64///
65//===---------------------------------------------------------------------===//
66MachinePassRegistry RegisterScheduler::Registry;
67
68//===---------------------------------------------------------------------===//
69///
70/// ISHeuristic command line option for instruction schedulers.
71///
72//===---------------------------------------------------------------------===//
Evan Cheng4ef10862006-01-23 07:01:07 +000073namespace {
Jim Laskeyeb577ba2006-08-02 12:30:23 +000074 cl::opt<RegisterScheduler::FunctionPassCtor, false,
75 RegisterPassParser<RegisterScheduler> >
Jim Laskey13ec7022006-08-01 14:21:23 +000076 ISHeuristic("sched",
Chris Lattner3700f902006-08-03 00:18:59 +000077 cl::init(&createDefaultScheduler),
Jim Laskey13ec7022006-08-01 14:21:23 +000078 cl::desc("Instruction schedulers available:"));
79
Jim Laskey9ff542f2006-08-01 18:29:48 +000080 static RegisterScheduler
Jim Laskey9373beb2006-08-01 19:14:14 +000081 defaultListDAGScheduler("default", " Best scheduler for the target",
82 createDefaultScheduler);
Evan Cheng4ef10862006-01-23 07:01:07 +000083} // namespace
84
Chris Lattner864635a2006-02-22 22:37:12 +000085namespace {
86 /// RegsForValue - This struct represents the physical registers that a
87 /// particular value is assigned and the type information about the value.
88 /// This is needed because values can be promoted into larger registers and
89 /// expanded into multiple smaller registers than the value.
Chris Lattner95255282006-06-28 23:17:24 +000090 struct VISIBILITY_HIDDEN RegsForValue {
Chris Lattner864635a2006-02-22 22:37:12 +000091 /// Regs - This list hold the register (for legal and promoted values)
92 /// or register set (for expanded values) that the value should be assigned
93 /// to.
94 std::vector<unsigned> Regs;
95
96 /// RegVT - The value type of each register.
97 ///
98 MVT::ValueType RegVT;
99
100 /// ValueVT - The value type of the LLVM value, which may be promoted from
101 /// RegVT or made from merging the two expanded parts.
102 MVT::ValueType ValueVT;
103
104 RegsForValue() : RegVT(MVT::Other), ValueVT(MVT::Other) {}
105
106 RegsForValue(unsigned Reg, MVT::ValueType regvt, MVT::ValueType valuevt)
107 : RegVT(regvt), ValueVT(valuevt) {
108 Regs.push_back(Reg);
109 }
110 RegsForValue(const std::vector<unsigned> &regs,
111 MVT::ValueType regvt, MVT::ValueType valuevt)
112 : Regs(regs), RegVT(regvt), ValueVT(valuevt) {
113 }
114
115 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
116 /// this value and returns the result as a ValueVT value. This uses
117 /// Chain/Flag as the input and updates them for the output Chain/Flag.
118 SDOperand getCopyFromRegs(SelectionDAG &DAG,
Chris Lattner9f6637d2006-02-23 20:06:57 +0000119 SDOperand &Chain, SDOperand &Flag) const;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000120
121 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
122 /// specified value into the registers specified by this object. This uses
123 /// Chain/Flag as the input and updates them for the output Chain/Flag.
124 void getCopyToRegs(SDOperand Val, SelectionDAG &DAG,
Evan Chenga8441262006-06-15 08:11:54 +0000125 SDOperand &Chain, SDOperand &Flag,
126 MVT::ValueType PtrVT) const;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000127
128 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
129 /// operand list. This adds the code marker and includes the number of
130 /// values added into it.
131 void AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Chris Lattner9f6637d2006-02-23 20:06:57 +0000132 std::vector<SDOperand> &Ops) const;
Chris Lattner864635a2006-02-22 22:37:12 +0000133 };
134}
Evan Cheng4ef10862006-01-23 07:01:07 +0000135
Chris Lattner1c08c712005-01-07 07:47:53 +0000136namespace llvm {
137 //===--------------------------------------------------------------------===//
Jim Laskey9373beb2006-08-01 19:14:14 +0000138 /// createDefaultScheduler - This creates an instruction scheduler appropriate
139 /// for the target.
140 ScheduleDAG* createDefaultScheduler(SelectionDAGISel *IS,
141 SelectionDAG *DAG,
142 MachineBasicBlock *BB) {
143 TargetLowering &TLI = IS->getTargetLowering();
144
145 if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency) {
146 return createTDListDAGScheduler(IS, DAG, BB);
147 } else {
148 assert(TLI.getSchedulingPreference() ==
149 TargetLowering::SchedulingForRegPressure && "Unknown sched type!");
150 return createBURRListDAGScheduler(IS, DAG, BB);
151 }
152 }
153
154
155 //===--------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +0000156 /// FunctionLoweringInfo - This contains information that is global to a
157 /// function that is used when lowering a region of the function.
Chris Lattnerf26bc8e2005-01-08 19:52:31 +0000158 class FunctionLoweringInfo {
159 public:
Chris Lattner1c08c712005-01-07 07:47:53 +0000160 TargetLowering &TLI;
161 Function &Fn;
162 MachineFunction &MF;
163 SSARegMap *RegMap;
164
165 FunctionLoweringInfo(TargetLowering &TLI, Function &Fn,MachineFunction &MF);
166
167 /// MBBMap - A mapping from LLVM basic blocks to their machine code entry.
168 std::map<const BasicBlock*, MachineBasicBlock *> MBBMap;
169
170 /// ValueMap - Since we emit code for the function a basic block at a time,
171 /// we must remember which virtual registers hold the values for
172 /// cross-basic-block values.
Chris Lattner9f24ad72007-02-04 01:35:11 +0000173 DenseMap<const Value*, unsigned> ValueMap;
Chris Lattner1c08c712005-01-07 07:47:53 +0000174
175 /// StaticAllocaMap - Keep track of frame indices for fixed sized allocas in
176 /// the entry block. This allows the allocas to be efficiently referenced
177 /// anywhere in the function.
178 std::map<const AllocaInst*, int> StaticAllocaMap;
179
180 unsigned MakeReg(MVT::ValueType VT) {
181 return RegMap->createVirtualRegister(TLI.getRegClassFor(VT));
182 }
Chris Lattner571e4342006-10-27 21:36:01 +0000183
184 /// isExportedInst - Return true if the specified value is an instruction
185 /// exported from its block.
186 bool isExportedInst(const Value *V) {
187 return ValueMap.count(V);
188 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000189
Chris Lattner3c384492006-03-16 19:51:18 +0000190 unsigned CreateRegForValue(const Value *V);
191
Chris Lattner1c08c712005-01-07 07:47:53 +0000192 unsigned InitializeRegForValue(const Value *V) {
193 unsigned &R = ValueMap[V];
194 assert(R == 0 && "Already initialized this value register!");
195 return R = CreateRegForValue(V);
196 }
197 };
198}
199
200/// isUsedOutsideOfDefiningBlock - Return true if this instruction is used by
Nate Begemanf15485a2006-03-27 01:32:24 +0000201/// PHI nodes or outside of the basic block that defines it, or used by a
202/// switch instruction, which may expand to multiple basic blocks.
Chris Lattner1c08c712005-01-07 07:47:53 +0000203static bool isUsedOutsideOfDefiningBlock(Instruction *I) {
204 if (isa<PHINode>(I)) return true;
205 BasicBlock *BB = I->getParent();
206 for (Value::use_iterator UI = I->use_begin(), E = I->use_end(); UI != E; ++UI)
Nate Begemanf15485a2006-03-27 01:32:24 +0000207 if (cast<Instruction>(*UI)->getParent() != BB || isa<PHINode>(*UI) ||
Chris Lattner571e4342006-10-27 21:36:01 +0000208 // FIXME: Remove switchinst special case.
Nate Begemanf15485a2006-03-27 01:32:24 +0000209 isa<SwitchInst>(*UI))
Chris Lattner1c08c712005-01-07 07:47:53 +0000210 return true;
211 return false;
212}
213
Chris Lattnerbf209482005-10-30 19:42:35 +0000214/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
Nate Begemanf15485a2006-03-27 01:32:24 +0000215/// entry block, return true. This includes arguments used by switches, since
216/// the switch may expand into multiple basic blocks.
Chris Lattnerbf209482005-10-30 19:42:35 +0000217static bool isOnlyUsedInEntryBlock(Argument *A) {
218 BasicBlock *Entry = A->getParent()->begin();
219 for (Value::use_iterator UI = A->use_begin(), E = A->use_end(); UI != E; ++UI)
Nate Begemanf15485a2006-03-27 01:32:24 +0000220 if (cast<Instruction>(*UI)->getParent() != Entry || isa<SwitchInst>(*UI))
Chris Lattnerbf209482005-10-30 19:42:35 +0000221 return false; // Use not in entry block.
222 return true;
223}
224
Chris Lattner1c08c712005-01-07 07:47:53 +0000225FunctionLoweringInfo::FunctionLoweringInfo(TargetLowering &tli,
Misha Brukmanedf128a2005-04-21 22:36:52 +0000226 Function &fn, MachineFunction &mf)
Chris Lattner1c08c712005-01-07 07:47:53 +0000227 : TLI(tli), Fn(fn), MF(mf), RegMap(MF.getSSARegMap()) {
228
Chris Lattnerbf209482005-10-30 19:42:35 +0000229 // Create a vreg for each argument register that is not dead and is used
230 // outside of the entry block for the function.
231 for (Function::arg_iterator AI = Fn.arg_begin(), E = Fn.arg_end();
232 AI != E; ++AI)
233 if (!isOnlyUsedInEntryBlock(AI))
234 InitializeRegForValue(AI);
235
Chris Lattner1c08c712005-01-07 07:47:53 +0000236 // Initialize the mapping of values to registers. This is only set up for
237 // instruction values that are used outside of the block that defines
238 // them.
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000239 Function::iterator BB = Fn.begin(), EB = Fn.end();
Chris Lattner1c08c712005-01-07 07:47:53 +0000240 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
241 if (AllocaInst *AI = dyn_cast<AllocaInst>(I))
Reid Spencerb83eb642006-10-20 07:07:24 +0000242 if (ConstantInt *CUI = dyn_cast<ConstantInt>(AI->getArraySize())) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000243 const Type *Ty = AI->getAllocatedType();
Owen Andersona69571c2006-05-03 01:29:57 +0000244 uint64_t TySize = TLI.getTargetData()->getTypeSize(Ty);
Nate Begemanae232e72005-11-06 09:00:38 +0000245 unsigned Align =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +0000246 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
Nate Begemanae232e72005-11-06 09:00:38 +0000247 AI->getAlignment());
Chris Lattnera8217e32005-05-13 23:14:17 +0000248
Reid Spencerb83eb642006-10-20 07:07:24 +0000249 TySize *= CUI->getZExtValue(); // Get total allocated size.
Chris Lattnerd222f6a2005-10-18 22:14:06 +0000250 if (TySize == 0) TySize = 1; // Don't create zero-sized stack objects.
Chris Lattner1c08c712005-01-07 07:47:53 +0000251 StaticAllocaMap[AI] =
Chris Lattner6266c182007-04-25 04:08:28 +0000252 MF.getFrameInfo()->CreateStackObject(TySize, Align);
Chris Lattner1c08c712005-01-07 07:47:53 +0000253 }
254
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000255 for (; BB != EB; ++BB)
256 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
Chris Lattner1c08c712005-01-07 07:47:53 +0000257 if (!I->use_empty() && isUsedOutsideOfDefiningBlock(I))
258 if (!isa<AllocaInst>(I) ||
259 !StaticAllocaMap.count(cast<AllocaInst>(I)))
260 InitializeRegForValue(I);
261
262 // Create an initial MachineBasicBlock for each LLVM BasicBlock in F. This
263 // also creates the initial PHI MachineInstrs, though none of the input
264 // operands are populated.
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000265 for (BB = Fn.begin(), EB = Fn.end(); BB != EB; ++BB) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000266 MachineBasicBlock *MBB = new MachineBasicBlock(BB);
267 MBBMap[BB] = MBB;
268 MF.getBasicBlockList().push_back(MBB);
269
270 // Create Machine PHI nodes for LLVM PHI nodes, lowering them as
271 // appropriate.
272 PHINode *PN;
Chris Lattner8c494ab2006-10-27 23:50:33 +0000273 for (BasicBlock::iterator I = BB->begin();(PN = dyn_cast<PHINode>(I)); ++I){
274 if (PN->use_empty()) continue;
275
276 MVT::ValueType VT = TLI.getValueType(PN->getType());
277 unsigned NumElements;
278 if (VT != MVT::Vector)
279 NumElements = TLI.getNumElements(VT);
280 else {
281 MVT::ValueType VT1,VT2;
282 NumElements =
Reid Spencer9d6565a2007-02-15 02:26:10 +0000283 TLI.getVectorTypeBreakdown(cast<VectorType>(PN->getType()),
Chris Lattner8c494ab2006-10-27 23:50:33 +0000284 VT1, VT2);
Chris Lattnerf44fd882005-01-07 21:34:19 +0000285 }
Chris Lattner8c494ab2006-10-27 23:50:33 +0000286 unsigned PHIReg = ValueMap[PN];
287 assert(PHIReg && "PHI node does not have an assigned virtual register!");
Evan Chengc0f64ff2006-11-27 23:37:22 +0000288 const TargetInstrInfo *TII = TLI.getTargetMachine().getInstrInfo();
Chris Lattner8c494ab2006-10-27 23:50:33 +0000289 for (unsigned i = 0; i != NumElements; ++i)
Evan Chengc0f64ff2006-11-27 23:37:22 +0000290 BuildMI(MBB, TII->get(TargetInstrInfo::PHI), PHIReg+i);
Chris Lattner8c494ab2006-10-27 23:50:33 +0000291 }
Chris Lattner1c08c712005-01-07 07:47:53 +0000292 }
293}
294
Chris Lattner3c384492006-03-16 19:51:18 +0000295/// CreateRegForValue - Allocate the appropriate number of virtual registers of
296/// the correctly promoted or expanded types. Assign these registers
297/// consecutive vreg numbers and return the first assigned number.
298unsigned FunctionLoweringInfo::CreateRegForValue(const Value *V) {
299 MVT::ValueType VT = TLI.getValueType(V->getType());
300
301 // The number of multiples of registers that we need, to, e.g., split up
302 // a <2 x int64> -> 4 x i32 registers.
303 unsigned NumVectorRegs = 1;
304
Reid Spencerac9dcb92007-02-15 03:39:18 +0000305 // If this is a vector type, figure out what type it will decompose into
Chris Lattner3c384492006-03-16 19:51:18 +0000306 // and how many of the elements it will use.
307 if (VT == MVT::Vector) {
Reid Spencer9d6565a2007-02-15 02:26:10 +0000308 const VectorType *PTy = cast<VectorType>(V->getType());
Chris Lattner3c384492006-03-16 19:51:18 +0000309 unsigned NumElts = PTy->getNumElements();
310 MVT::ValueType EltTy = TLI.getValueType(PTy->getElementType());
Bill Wendling95b39552007-04-24 21:13:23 +0000311 MVT::ValueType VecTy = getVectorType(EltTy, NumElts);
Chris Lattner3c384492006-03-16 19:51:18 +0000312
313 // Divide the input until we get to a supported size. This will always
314 // end with a scalar if the target doesn't support vectors.
Bill Wendling95b39552007-04-24 21:13:23 +0000315 while (NumElts > 1 && !TLI.isTypeLegal(VecTy)) {
Chris Lattner3c384492006-03-16 19:51:18 +0000316 NumElts >>= 1;
317 NumVectorRegs <<= 1;
Evan Chengc1a35202007-04-25 18:33:21 +0000318 VecTy = getVectorType(EltTy, NumElts);
Chris Lattner3c384492006-03-16 19:51:18 +0000319 }
Bill Wendling95b39552007-04-24 21:13:23 +0000320
321 // Check that VecTy isn't a 1-element vector.
322 if (NumElts == 1 && VecTy == MVT::Other)
Chris Lattner6cb70042006-03-16 23:05:19 +0000323 VT = EltTy;
324 else
Bill Wendling95b39552007-04-24 21:13:23 +0000325 VT = VecTy;
Chris Lattner3c384492006-03-16 19:51:18 +0000326 }
Bill Wendling95b39552007-04-24 21:13:23 +0000327
Chris Lattner3c384492006-03-16 19:51:18 +0000328 // The common case is that we will only create one register for this
329 // value. If we have that case, create and return the virtual register.
330 unsigned NV = TLI.getNumElements(VT);
331 if (NV == 1) {
332 // If we are promoting this value, pick the next largest supported type.
333 MVT::ValueType PromotedType = TLI.getTypeToTransformTo(VT);
334 unsigned Reg = MakeReg(PromotedType);
335 // If this is a vector of supported or promoted types (e.g. 4 x i16),
336 // create all of the registers.
337 for (unsigned i = 1; i != NumVectorRegs; ++i)
338 MakeReg(PromotedType);
339 return Reg;
340 }
341
342 // If this value is represented with multiple target registers, make sure
343 // to create enough consecutive registers of the right (smaller) type.
Evan Cheng9f877882006-12-13 20:57:08 +0000344 VT = TLI.getTypeToExpandTo(VT);
345 unsigned R = MakeReg(VT);
Chris Lattner3c384492006-03-16 19:51:18 +0000346 for (unsigned i = 1; i != NV*NumVectorRegs; ++i)
Evan Cheng9f877882006-12-13 20:57:08 +0000347 MakeReg(VT);
Chris Lattner3c384492006-03-16 19:51:18 +0000348 return R;
349}
Chris Lattner1c08c712005-01-07 07:47:53 +0000350
351//===----------------------------------------------------------------------===//
352/// SelectionDAGLowering - This is the common target-independent lowering
353/// implementation that is parameterized by a TargetLowering object.
354/// Also, targets can overload any lowering method.
355///
356namespace llvm {
357class SelectionDAGLowering {
358 MachineBasicBlock *CurMBB;
359
Chris Lattner0da331f2007-02-04 01:31:47 +0000360 DenseMap<const Value*, SDOperand> NodeMap;
Chris Lattner1c08c712005-01-07 07:47:53 +0000361
Chris Lattnerd3948112005-01-17 22:19:26 +0000362 /// PendingLoads - Loads are not emitted to the program immediately. We bunch
363 /// them up and then emit token factor nodes when possible. This allows us to
364 /// get simple disambiguation between loads without worrying about alias
365 /// analysis.
366 std::vector<SDOperand> PendingLoads;
367
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000368 /// Case - A struct to record the Value for a switch case, and the
369 /// case's target basic block.
370 struct Case {
371 Constant* Low;
372 Constant* High;
373 MachineBasicBlock* BB;
374
375 Case() : Low(0), High(0), BB(0) { }
376 Case(Constant* low, Constant* high, MachineBasicBlock* bb) :
377 Low(low), High(high), BB(bb) { }
378 uint64_t size() const {
379 uint64_t rHigh = cast<ConstantInt>(High)->getSExtValue();
380 uint64_t rLow = cast<ConstantInt>(Low)->getSExtValue();
381 return (rHigh - rLow + 1ULL);
382 }
383 };
384
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000385 struct CaseBits {
386 uint64_t Mask;
387 MachineBasicBlock* BB;
388 unsigned Bits;
389
390 CaseBits(uint64_t mask, MachineBasicBlock* bb, unsigned bits):
391 Mask(mask), BB(bb), Bits(bits) { }
392 };
393
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000394 typedef std::vector<Case> CaseVector;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000395 typedef std::vector<CaseBits> CaseBitsVector;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000396 typedef CaseVector::iterator CaseItr;
397 typedef std::pair<CaseItr, CaseItr> CaseRange;
Nate Begemanf15485a2006-03-27 01:32:24 +0000398
399 /// CaseRec - A struct with ctor used in lowering switches to a binary tree
400 /// of conditional branches.
401 struct CaseRec {
402 CaseRec(MachineBasicBlock *bb, Constant *lt, Constant *ge, CaseRange r) :
403 CaseBB(bb), LT(lt), GE(ge), Range(r) {}
404
405 /// CaseBB - The MBB in which to emit the compare and branch
406 MachineBasicBlock *CaseBB;
407 /// LT, GE - If nonzero, we know the current case value must be less-than or
408 /// greater-than-or-equal-to these Constants.
409 Constant *LT;
410 Constant *GE;
411 /// Range - A pair of iterators representing the range of case values to be
412 /// processed at this point in the binary search tree.
413 CaseRange Range;
414 };
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000415
416 typedef std::vector<CaseRec> CaseRecVector;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000417
418 /// The comparison function for sorting the switch case values in the vector.
419 /// WARNING: Case ranges should be disjoint!
Nate Begemanf15485a2006-03-27 01:32:24 +0000420 struct CaseCmp {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000421 bool operator () (const Case& C1, const Case& C2) {
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000422 assert(isa<ConstantInt>(C1.Low) && isa<ConstantInt>(C2.High));
423 const ConstantInt* CI1 = cast<const ConstantInt>(C1.Low);
424 const ConstantInt* CI2 = cast<const ConstantInt>(C2.High);
425 return CI1->getValue().slt(CI2->getValue());
Nate Begemanf15485a2006-03-27 01:32:24 +0000426 }
427 };
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000428
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000429 struct CaseBitsCmp {
430 bool operator () (const CaseBits& C1, const CaseBits& C2) {
431 return C1.Bits > C2.Bits;
432 }
433 };
434
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000435 unsigned Clusterify(CaseVector& Cases, const SwitchInst &SI);
Nate Begemanf15485a2006-03-27 01:32:24 +0000436
Chris Lattner1c08c712005-01-07 07:47:53 +0000437public:
438 // TLI - This is information that describes the available target features we
439 // need for lowering. This indicates when operations are unavailable,
440 // implemented with a libcall, etc.
441 TargetLowering &TLI;
442 SelectionDAG &DAG;
Owen Andersona69571c2006-05-03 01:29:57 +0000443 const TargetData *TD;
Chris Lattner1c08c712005-01-07 07:47:53 +0000444
Nate Begemanf15485a2006-03-27 01:32:24 +0000445 /// SwitchCases - Vector of CaseBlock structures used to communicate
446 /// SwitchInst code generation information.
447 std::vector<SelectionDAGISel::CaseBlock> SwitchCases;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000448 /// JTCases - Vector of JumpTable structures used to communicate
449 /// SwitchInst code generation information.
450 std::vector<SelectionDAGISel::JumpTableBlock> JTCases;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000451 std::vector<SelectionDAGISel::BitTestBlock> BitTestCases;
Nate Begemanf15485a2006-03-27 01:32:24 +0000452
Chris Lattner1c08c712005-01-07 07:47:53 +0000453 /// FuncInfo - Information about the function as a whole.
454 ///
455 FunctionLoweringInfo &FuncInfo;
456
457 SelectionDAGLowering(SelectionDAG &dag, TargetLowering &tli,
Misha Brukmanedf128a2005-04-21 22:36:52 +0000458 FunctionLoweringInfo &funcinfo)
Chris Lattner1c08c712005-01-07 07:47:53 +0000459 : TLI(tli), DAG(dag), TD(DAG.getTarget().getTargetData()),
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000460 FuncInfo(funcinfo) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000461 }
462
Chris Lattnera651cf62005-01-17 19:43:36 +0000463 /// getRoot - Return the current virtual root of the Selection DAG.
464 ///
465 SDOperand getRoot() {
Chris Lattnerd3948112005-01-17 22:19:26 +0000466 if (PendingLoads.empty())
467 return DAG.getRoot();
Misha Brukmanedf128a2005-04-21 22:36:52 +0000468
Chris Lattnerd3948112005-01-17 22:19:26 +0000469 if (PendingLoads.size() == 1) {
470 SDOperand Root = PendingLoads[0];
471 DAG.setRoot(Root);
472 PendingLoads.clear();
473 return Root;
474 }
475
476 // Otherwise, we have to make a token factor node.
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000477 SDOperand Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
478 &PendingLoads[0], PendingLoads.size());
Chris Lattnerd3948112005-01-17 22:19:26 +0000479 PendingLoads.clear();
480 DAG.setRoot(Root);
481 return Root;
Chris Lattnera651cf62005-01-17 19:43:36 +0000482 }
483
Chris Lattner571e4342006-10-27 21:36:01 +0000484 SDOperand CopyValueToVirtualRegister(Value *V, unsigned Reg);
485
Chris Lattner1c08c712005-01-07 07:47:53 +0000486 void visit(Instruction &I) { visit(I.getOpcode(), I); }
487
488 void visit(unsigned Opcode, User &I) {
Chris Lattner1e7aa5c2006-11-10 04:41:34 +0000489 // Note: this doesn't use InstVisitor, because it has to work with
490 // ConstantExpr's in addition to instructions.
Chris Lattner1c08c712005-01-07 07:47:53 +0000491 switch (Opcode) {
492 default: assert(0 && "Unknown instruction type encountered!");
493 abort();
494 // Build the switch statement using the Instruction.def file.
495#define HANDLE_INST(NUM, OPCODE, CLASS) \
496 case Instruction::OPCODE:return visit##OPCODE((CLASS&)I);
497#include "llvm/Instruction.def"
498 }
499 }
500
501 void setCurrentBasicBlock(MachineBasicBlock *MBB) { CurMBB = MBB; }
502
Chris Lattner28b5b1c2006-03-15 22:19:46 +0000503 SDOperand getLoadFrom(const Type *Ty, SDOperand Ptr,
Evan Cheng466685d2006-10-09 20:57:25 +0000504 const Value *SV, SDOperand Root,
Christopher Lamb95c218a2007-04-22 23:15:30 +0000505 bool isVolatile, unsigned Alignment);
Chris Lattner1c08c712005-01-07 07:47:53 +0000506
507 SDOperand getIntPtrConstant(uint64_t Val) {
508 return DAG.getConstant(Val, TLI.getPointerTy());
509 }
510
Chris Lattner199862b2006-03-16 19:57:50 +0000511 SDOperand getValue(const Value *V);
Chris Lattner1c08c712005-01-07 07:47:53 +0000512
Chris Lattner0da331f2007-02-04 01:31:47 +0000513 void setValue(const Value *V, SDOperand NewN) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000514 SDOperand &N = NodeMap[V];
515 assert(N.Val == 0 && "Already set a value for this node!");
Chris Lattner0da331f2007-02-04 01:31:47 +0000516 N = NewN;
Chris Lattner1c08c712005-01-07 07:47:53 +0000517 }
Chris Lattner4e4b5762006-02-01 18:59:47 +0000518
Chris Lattner864635a2006-02-22 22:37:12 +0000519 RegsForValue GetRegistersForValue(const std::string &ConstrCode,
520 MVT::ValueType VT,
521 bool OutReg, bool InReg,
522 std::set<unsigned> &OutputRegs,
523 std::set<unsigned> &InputRegs);
Nate Begemanf15485a2006-03-27 01:32:24 +0000524
Chris Lattner571e4342006-10-27 21:36:01 +0000525 void FindMergedConditions(Value *Cond, MachineBasicBlock *TBB,
526 MachineBasicBlock *FBB, MachineBasicBlock *CurBB,
527 unsigned Opc);
Chris Lattner8c494ab2006-10-27 23:50:33 +0000528 bool isExportableFromCurrentBlock(Value *V, const BasicBlock *FromBB);
Chris Lattner571e4342006-10-27 21:36:01 +0000529 void ExportFromCurrentBlock(Value *V);
Jim Laskey1da20a72007-02-23 21:45:01 +0000530 void LowerCallTo(Instruction &I,
531 const Type *CalledValueTy, unsigned CallingConv,
532 bool IsTailCall, SDOperand Callee, unsigned OpIdx);
Jim Laskey735b6f82007-02-22 15:38:06 +0000533
Chris Lattner1c08c712005-01-07 07:47:53 +0000534 // Terminator instructions.
535 void visitRet(ReturnInst &I);
536 void visitBr(BranchInst &I);
Nate Begemanf15485a2006-03-27 01:32:24 +0000537 void visitSwitch(SwitchInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000538 void visitUnreachable(UnreachableInst &I) { /* noop */ }
539
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000540 // Helpers for visitSwitch
Anton Korobeynikovdd433212007-03-27 12:05:48 +0000541 bool handleSmallSwitchRange(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000542 CaseRecVector& WorkList,
543 Value* SV,
544 MachineBasicBlock* Default);
Anton Korobeynikovdd433212007-03-27 12:05:48 +0000545 bool handleJTSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000546 CaseRecVector& WorkList,
547 Value* SV,
548 MachineBasicBlock* Default);
Anton Korobeynikovdd433212007-03-27 12:05:48 +0000549 bool handleBTSplitSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000550 CaseRecVector& WorkList,
551 Value* SV,
552 MachineBasicBlock* Default);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000553 bool handleBitTestsSwitchCase(CaseRec& CR,
554 CaseRecVector& WorkList,
555 Value* SV,
556 MachineBasicBlock* Default);
Nate Begemanf15485a2006-03-27 01:32:24 +0000557 void visitSwitchCase(SelectionDAGISel::CaseBlock &CB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000558 void visitBitTestHeader(SelectionDAGISel::BitTestBlock &B);
559 void visitBitTestCase(MachineBasicBlock* NextMBB,
560 unsigned Reg,
561 SelectionDAGISel::BitTestCase &B);
Nate Begeman37efe672006-04-22 18:53:45 +0000562 void visitJumpTable(SelectionDAGISel::JumpTable &JT);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000563 void visitJumpTableHeader(SelectionDAGISel::JumpTable &JT,
564 SelectionDAGISel::JumpTableHeader &JTH);
Nate Begemanf15485a2006-03-27 01:32:24 +0000565
Chris Lattner1c08c712005-01-07 07:47:53 +0000566 // These all get lowered before this pass.
Jim Laskeyb180aa12007-02-21 22:53:45 +0000567 void visitInvoke(InvokeInst &I);
Jim Laskey183f47f2007-02-25 21:43:59 +0000568 void visitInvoke(InvokeInst &I, bool AsTerminator);
Jim Laskeyb180aa12007-02-21 22:53:45 +0000569 void visitUnwind(UnwindInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000570
Reid Spencer24d6da52007-01-21 00:29:26 +0000571 void visitScalarBinary(User &I, unsigned OpCode);
572 void visitVectorBinary(User &I, unsigned OpCode);
573 void visitEitherBinary(User &I, unsigned ScalarOp, unsigned VectorOp);
Nate Begemane21ea612005-11-18 07:42:56 +0000574 void visitShift(User &I, unsigned Opcode);
Nate Begeman5fbb5d22005-11-19 00:36:38 +0000575 void visitAdd(User &I) {
Reid Spencer9d6565a2007-02-15 02:26:10 +0000576 if (isa<VectorType>(I.getType()))
Reid Spencer24d6da52007-01-21 00:29:26 +0000577 visitVectorBinary(I, ISD::VADD);
578 else if (I.getType()->isFloatingPoint())
579 visitScalarBinary(I, ISD::FADD);
Reid Spencer1628cec2006-10-26 06:15:43 +0000580 else
Reid Spencer24d6da52007-01-21 00:29:26 +0000581 visitScalarBinary(I, ISD::ADD);
Chris Lattner01b3d732005-09-28 22:28:18 +0000582 }
Chris Lattnerb9fccc42005-04-02 05:04:50 +0000583 void visitSub(User &I);
Reid Spencer1628cec2006-10-26 06:15:43 +0000584 void visitMul(User &I) {
Reid Spencer9d6565a2007-02-15 02:26:10 +0000585 if (isa<VectorType>(I.getType()))
Reid Spencer24d6da52007-01-21 00:29:26 +0000586 visitVectorBinary(I, ISD::VMUL);
587 else if (I.getType()->isFloatingPoint())
588 visitScalarBinary(I, ISD::FMUL);
Reid Spencer1628cec2006-10-26 06:15:43 +0000589 else
Reid Spencer24d6da52007-01-21 00:29:26 +0000590 visitScalarBinary(I, ISD::MUL);
Chris Lattner01b3d732005-09-28 22:28:18 +0000591 }
Reid Spencer24d6da52007-01-21 00:29:26 +0000592 void visitURem(User &I) { visitScalarBinary(I, ISD::UREM); }
593 void visitSRem(User &I) { visitScalarBinary(I, ISD::SREM); }
594 void visitFRem(User &I) { visitScalarBinary(I, ISD::FREM); }
595 void visitUDiv(User &I) { visitEitherBinary(I, ISD::UDIV, ISD::VUDIV); }
596 void visitSDiv(User &I) { visitEitherBinary(I, ISD::SDIV, ISD::VSDIV); }
597 void visitFDiv(User &I) { visitEitherBinary(I, ISD::FDIV, ISD::VSDIV); }
598 void visitAnd (User &I) { visitEitherBinary(I, ISD::AND, ISD::VAND ); }
599 void visitOr (User &I) { visitEitherBinary(I, ISD::OR, ISD::VOR ); }
600 void visitXor (User &I) { visitEitherBinary(I, ISD::XOR, ISD::VXOR ); }
601 void visitShl (User &I) { visitShift(I, ISD::SHL); }
Reid Spencer3822ff52006-11-08 06:47:33 +0000602 void visitLShr(User &I) { visitShift(I, ISD::SRL); }
603 void visitAShr(User &I) { visitShift(I, ISD::SRA); }
Reid Spencer45fb3f32006-11-20 01:22:35 +0000604 void visitICmp(User &I);
605 void visitFCmp(User &I);
Reid Spencer3da59db2006-11-27 01:05:10 +0000606 // Visit the conversion instructions
607 void visitTrunc(User &I);
608 void visitZExt(User &I);
609 void visitSExt(User &I);
610 void visitFPTrunc(User &I);
611 void visitFPExt(User &I);
612 void visitFPToUI(User &I);
613 void visitFPToSI(User &I);
614 void visitUIToFP(User &I);
615 void visitSIToFP(User &I);
616 void visitPtrToInt(User &I);
617 void visitIntToPtr(User &I);
618 void visitBitCast(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000619
Chris Lattner2bbd8102006-03-29 00:11:43 +0000620 void visitExtractElement(User &I);
621 void visitInsertElement(User &I);
Chris Lattner3e104b12006-04-08 04:15:24 +0000622 void visitShuffleVector(User &I);
Chris Lattnerc7029802006-03-18 01:44:44 +0000623
Chris Lattner1c08c712005-01-07 07:47:53 +0000624 void visitGetElementPtr(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000625 void visitSelect(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000626
627 void visitMalloc(MallocInst &I);
628 void visitFree(FreeInst &I);
629 void visitAlloca(AllocaInst &I);
630 void visitLoad(LoadInst &I);
631 void visitStore(StoreInst &I);
632 void visitPHI(PHINode &I) { } // PHI nodes are handled specially.
633 void visitCall(CallInst &I);
Chris Lattnerce7518c2006-01-26 22:24:51 +0000634 void visitInlineAsm(CallInst &I);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +0000635 const char *visitIntrinsicCall(CallInst &I, unsigned Intrinsic);
Chris Lattner0eade312006-03-24 02:22:33 +0000636 void visitTargetIntrinsic(CallInst &I, unsigned Intrinsic);
Chris Lattner1c08c712005-01-07 07:47:53 +0000637
Chris Lattner1c08c712005-01-07 07:47:53 +0000638 void visitVAStart(CallInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000639 void visitVAArg(VAArgInst &I);
640 void visitVAEnd(CallInst &I);
641 void visitVACopy(CallInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000642
Chris Lattner7041ee32005-01-11 05:56:49 +0000643 void visitMemIntrinsic(CallInst &I, unsigned Op);
Chris Lattner1c08c712005-01-07 07:47:53 +0000644
645 void visitUserOp1(Instruction &I) {
646 assert(0 && "UserOp1 should not exist at instruction selection time!");
647 abort();
648 }
649 void visitUserOp2(Instruction &I) {
650 assert(0 && "UserOp2 should not exist at instruction selection time!");
651 abort();
652 }
653};
654} // end namespace llvm
655
Chris Lattner199862b2006-03-16 19:57:50 +0000656SDOperand SelectionDAGLowering::getValue(const Value *V) {
657 SDOperand &N = NodeMap[V];
658 if (N.Val) return N;
659
660 const Type *VTy = V->getType();
661 MVT::ValueType VT = TLI.getValueType(VTy);
662 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(V))) {
663 if (ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
664 visit(CE->getOpcode(), *CE);
Chris Lattner0da331f2007-02-04 01:31:47 +0000665 SDOperand N1 = NodeMap[V];
666 assert(N1.Val && "visit didn't populate the ValueMap!");
667 return N1;
Chris Lattner199862b2006-03-16 19:57:50 +0000668 } else if (GlobalValue *GV = dyn_cast<GlobalValue>(C)) {
669 return N = DAG.getGlobalAddress(GV, VT);
670 } else if (isa<ConstantPointerNull>(C)) {
671 return N = DAG.getConstant(0, TLI.getPointerTy());
672 } else if (isa<UndefValue>(C)) {
Reid Spencer9d6565a2007-02-15 02:26:10 +0000673 if (!isa<VectorType>(VTy))
Chris Lattner23d564c2006-03-19 00:20:20 +0000674 return N = DAG.getNode(ISD::UNDEF, VT);
675
Chris Lattnerb2827b02006-03-19 00:52:58 +0000676 // Create a VBUILD_VECTOR of undef nodes.
Reid Spencer9d6565a2007-02-15 02:26:10 +0000677 const VectorType *PTy = cast<VectorType>(VTy);
Chris Lattner23d564c2006-03-19 00:20:20 +0000678 unsigned NumElements = PTy->getNumElements();
679 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
680
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000681 SmallVector<SDOperand, 8> Ops;
Chris Lattner23d564c2006-03-19 00:20:20 +0000682 Ops.assign(NumElements, DAG.getNode(ISD::UNDEF, PVT));
683
684 // Create a VConstant node with generic Vector type.
685 Ops.push_back(DAG.getConstant(NumElements, MVT::i32));
686 Ops.push_back(DAG.getValueType(PVT));
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000687 return N = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
688 &Ops[0], Ops.size());
Chris Lattner199862b2006-03-16 19:57:50 +0000689 } else if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
690 return N = DAG.getConstantFP(CFP->getValue(), VT);
Reid Spencer9d6565a2007-02-15 02:26:10 +0000691 } else if (const VectorType *PTy = dyn_cast<VectorType>(VTy)) {
Chris Lattner199862b2006-03-16 19:57:50 +0000692 unsigned NumElements = PTy->getNumElements();
693 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
Chris Lattner199862b2006-03-16 19:57:50 +0000694
695 // Now that we know the number and type of the elements, push a
696 // Constant or ConstantFP node onto the ops list for each element of
697 // the packed constant.
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000698 SmallVector<SDOperand, 8> Ops;
Reid Spencer9d6565a2007-02-15 02:26:10 +0000699 if (ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Chris Lattner2bbd8102006-03-29 00:11:43 +0000700 for (unsigned i = 0; i != NumElements; ++i)
701 Ops.push_back(getValue(CP->getOperand(i)));
Chris Lattner199862b2006-03-16 19:57:50 +0000702 } else {
703 assert(isa<ConstantAggregateZero>(C) && "Unknown packed constant!");
704 SDOperand Op;
705 if (MVT::isFloatingPoint(PVT))
706 Op = DAG.getConstantFP(0, PVT);
707 else
708 Op = DAG.getConstant(0, PVT);
709 Ops.assign(NumElements, Op);
710 }
711
Chris Lattnerb2827b02006-03-19 00:52:58 +0000712 // Create a VBUILD_VECTOR node with generic Vector type.
Chris Lattner23d564c2006-03-19 00:20:20 +0000713 Ops.push_back(DAG.getConstant(NumElements, MVT::i32));
714 Ops.push_back(DAG.getValueType(PVT));
Chris Lattner0da331f2007-02-04 01:31:47 +0000715 return NodeMap[V] = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0],
716 Ops.size());
Chris Lattner199862b2006-03-16 19:57:50 +0000717 } else {
718 // Canonicalize all constant ints to be unsigned.
Zhou Sheng6b6b6ef2007-01-11 12:24:14 +0000719 return N = DAG.getConstant(cast<ConstantInt>(C)->getZExtValue(),VT);
Chris Lattner199862b2006-03-16 19:57:50 +0000720 }
721 }
722
723 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
724 std::map<const AllocaInst*, int>::iterator SI =
725 FuncInfo.StaticAllocaMap.find(AI);
726 if (SI != FuncInfo.StaticAllocaMap.end())
727 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
728 }
729
Chris Lattner251db182007-02-25 18:40:32 +0000730 unsigned InReg = FuncInfo.ValueMap[V];
731 assert(InReg && "Value not in map!");
Chris Lattner199862b2006-03-16 19:57:50 +0000732
733 // If this type is not legal, make it so now.
Chris Lattner70c2a612006-03-31 02:06:56 +0000734 if (VT != MVT::Vector) {
Evan Cheng9f877882006-12-13 20:57:08 +0000735 if (TLI.getTypeAction(VT) == TargetLowering::Expand) {
Chris Lattner70c2a612006-03-31 02:06:56 +0000736 // Source must be expanded. This input value is actually coming from the
Chris Lattner251db182007-02-25 18:40:32 +0000737 // register pair InReg and InReg+1.
Evan Cheng9f877882006-12-13 20:57:08 +0000738 MVT::ValueType DestVT = TLI.getTypeToExpandTo(VT);
739 unsigned NumVals = TLI.getNumElements(VT);
740 N = DAG.getCopyFromReg(DAG.getEntryNode(), InReg, DestVT);
741 if (NumVals == 1)
742 N = DAG.getNode(ISD::BIT_CONVERT, VT, N);
743 else {
744 assert(NumVals == 2 && "1 to 4 (and more) expansion not implemented!");
745 N = DAG.getNode(ISD::BUILD_PAIR, VT, N,
746 DAG.getCopyFromReg(DAG.getEntryNode(), InReg+1, DestVT));
747 }
748 } else {
749 MVT::ValueType DestVT = TLI.getTypeToTransformTo(VT);
750 N = DAG.getCopyFromReg(DAG.getEntryNode(), InReg, DestVT);
751 if (TLI.getTypeAction(VT) == TargetLowering::Promote) // Promotion case
752 N = MVT::isFloatingPoint(VT)
753 ? DAG.getNode(ISD::FP_ROUND, VT, N)
754 : DAG.getNode(ISD::TRUNCATE, VT, N);
Chris Lattner199862b2006-03-16 19:57:50 +0000755 }
Chris Lattner70c2a612006-03-31 02:06:56 +0000756 } else {
757 // Otherwise, if this is a vector, make it available as a generic vector
758 // here.
759 MVT::ValueType PTyElementVT, PTyLegalElementVT;
Reid Spencer9d6565a2007-02-15 02:26:10 +0000760 const VectorType *PTy = cast<VectorType>(VTy);
761 unsigned NE = TLI.getVectorTypeBreakdown(PTy, PTyElementVT,
Chris Lattner70c2a612006-03-31 02:06:56 +0000762 PTyLegalElementVT);
763
764 // Build a VBUILD_VECTOR with the input registers.
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000765 SmallVector<SDOperand, 8> Ops;
Chris Lattner70c2a612006-03-31 02:06:56 +0000766 if (PTyElementVT == PTyLegalElementVT) {
767 // If the value types are legal, just VBUILD the CopyFromReg nodes.
768 for (unsigned i = 0; i != NE; ++i)
769 Ops.push_back(DAG.getCopyFromReg(DAG.getEntryNode(), InReg++,
770 PTyElementVT));
771 } else if (PTyElementVT < PTyLegalElementVT) {
772 // If the register was promoted, use TRUNCATE of FP_ROUND as appropriate.
773 for (unsigned i = 0; i != NE; ++i) {
774 SDOperand Op = DAG.getCopyFromReg(DAG.getEntryNode(), InReg++,
775 PTyElementVT);
776 if (MVT::isFloatingPoint(PTyElementVT))
777 Op = DAG.getNode(ISD::FP_ROUND, PTyElementVT, Op);
778 else
779 Op = DAG.getNode(ISD::TRUNCATE, PTyElementVT, Op);
780 Ops.push_back(Op);
781 }
782 } else {
783 // If the register was expanded, use BUILD_PAIR.
784 assert((NE & 1) == 0 && "Must expand into a multiple of 2 elements!");
785 for (unsigned i = 0; i != NE/2; ++i) {
786 SDOperand Op0 = DAG.getCopyFromReg(DAG.getEntryNode(), InReg++,
787 PTyElementVT);
788 SDOperand Op1 = DAG.getCopyFromReg(DAG.getEntryNode(), InReg++,
789 PTyElementVT);
790 Ops.push_back(DAG.getNode(ISD::BUILD_PAIR, VT, Op0, Op1));
791 }
792 }
793
794 Ops.push_back(DAG.getConstant(NE, MVT::i32));
795 Ops.push_back(DAG.getValueType(PTyLegalElementVT));
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000796 N = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0], Ops.size());
Chris Lattner2e2ef952006-04-05 06:54:42 +0000797
798 // Finally, use a VBIT_CONVERT to make this available as the appropriate
799 // vector type.
800 N = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, N,
801 DAG.getConstant(PTy->getNumElements(),
802 MVT::i32),
803 DAG.getValueType(TLI.getValueType(PTy->getElementType())));
Chris Lattner199862b2006-03-16 19:57:50 +0000804 }
805
806 return N;
807}
808
809
Chris Lattner1c08c712005-01-07 07:47:53 +0000810void SelectionDAGLowering::visitRet(ReturnInst &I) {
811 if (I.getNumOperands() == 0) {
Chris Lattnera651cf62005-01-17 19:43:36 +0000812 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other, getRoot()));
Chris Lattner1c08c712005-01-07 07:47:53 +0000813 return;
814 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000815 SmallVector<SDOperand, 8> NewValues;
Nate Begemanee625572006-01-27 21:09:22 +0000816 NewValues.push_back(getRoot());
817 for (unsigned i = 0, e = I.getNumOperands(); i != e; ++i) {
818 SDOperand RetOp = getValue(I.getOperand(i));
819
820 // If this is an integer return value, we need to promote it ourselves to
821 // the full width of a register, since LegalizeOp will use ANY_EXTEND rather
822 // than sign/zero.
Evan Cheng8e7d0562006-05-26 23:09:09 +0000823 // FIXME: C calling convention requires the return type to be promoted to
824 // at least 32-bit. But this is not necessary for non-C calling conventions.
Nate Begemanee625572006-01-27 21:09:22 +0000825 if (MVT::isInteger(RetOp.getValueType()) &&
826 RetOp.getValueType() < MVT::i64) {
827 MVT::ValueType TmpVT;
828 if (TLI.getTypeAction(MVT::i32) == TargetLowering::Promote)
829 TmpVT = TLI.getTypeToTransformTo(MVT::i32);
830 else
831 TmpVT = MVT::i32;
Reid Spencer47857812006-12-31 05:55:36 +0000832 const FunctionType *FTy = I.getParent()->getParent()->getFunctionType();
Reid Spencer5694b6e2007-04-09 06:17:21 +0000833 const ParamAttrsList *Attrs = FTy->getParamAttrs();
Reid Spencerbcca3402007-01-03 16:49:33 +0000834 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Reid Spencer18da0722007-04-11 02:44:20 +0000835 if (Attrs && Attrs->paramHasAttr(0, ParamAttr::SExt))
Reid Spencer8c57dfb2007-01-03 04:25:33 +0000836 ExtendKind = ISD::SIGN_EXTEND;
Reid Spencer18da0722007-04-11 02:44:20 +0000837 if (Attrs && Attrs->paramHasAttr(0, ParamAttr::ZExt))
Reid Spencer47857812006-12-31 05:55:36 +0000838 ExtendKind = ISD::ZERO_EXTEND;
Reid Spencer376dd212007-01-03 05:03:05 +0000839 RetOp = DAG.getNode(ExtendKind, TmpVT, RetOp);
Nate Begemanee625572006-01-27 21:09:22 +0000840 }
841 NewValues.push_back(RetOp);
Reid Spencer47857812006-12-31 05:55:36 +0000842 NewValues.push_back(DAG.getConstant(false, MVT::i32));
Chris Lattner1c08c712005-01-07 07:47:53 +0000843 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000844 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other,
845 &NewValues[0], NewValues.size()));
Chris Lattner1c08c712005-01-07 07:47:53 +0000846}
847
Chris Lattner571e4342006-10-27 21:36:01 +0000848/// ExportFromCurrentBlock - If this condition isn't known to be exported from
849/// the current basic block, add it to ValueMap now so that we'll get a
850/// CopyTo/FromReg.
851void SelectionDAGLowering::ExportFromCurrentBlock(Value *V) {
852 // No need to export constants.
853 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
854
855 // Already exported?
856 if (FuncInfo.isExportedInst(V)) return;
857
858 unsigned Reg = FuncInfo.InitializeRegForValue(V);
859 PendingLoads.push_back(CopyValueToVirtualRegister(V, Reg));
860}
861
Chris Lattner8c494ab2006-10-27 23:50:33 +0000862bool SelectionDAGLowering::isExportableFromCurrentBlock(Value *V,
863 const BasicBlock *FromBB) {
864 // The operands of the setcc have to be in this block. We don't know
865 // how to export them from some other block.
866 if (Instruction *VI = dyn_cast<Instruction>(V)) {
867 // Can export from current BB.
868 if (VI->getParent() == FromBB)
869 return true;
870
871 // Is already exported, noop.
872 return FuncInfo.isExportedInst(V);
873 }
874
875 // If this is an argument, we can export it if the BB is the entry block or
876 // if it is already exported.
877 if (isa<Argument>(V)) {
878 if (FromBB == &FromBB->getParent()->getEntryBlock())
879 return true;
880
881 // Otherwise, can only export this if it is already exported.
882 return FuncInfo.isExportedInst(V);
883 }
884
885 // Otherwise, constants can always be exported.
886 return true;
887}
888
Chris Lattner6a586c82006-10-29 21:01:20 +0000889static bool InBlock(const Value *V, const BasicBlock *BB) {
890 if (const Instruction *I = dyn_cast<Instruction>(V))
891 return I->getParent() == BB;
892 return true;
893}
894
Chris Lattner571e4342006-10-27 21:36:01 +0000895/// FindMergedConditions - If Cond is an expression like
896void SelectionDAGLowering::FindMergedConditions(Value *Cond,
897 MachineBasicBlock *TBB,
898 MachineBasicBlock *FBB,
899 MachineBasicBlock *CurBB,
900 unsigned Opc) {
Chris Lattner571e4342006-10-27 21:36:01 +0000901 // If this node is not part of the or/and tree, emit it as a branch.
Reid Spencere4d87aa2006-12-23 06:05:41 +0000902 Instruction *BOp = dyn_cast<Instruction>(Cond);
Chris Lattner571e4342006-10-27 21:36:01 +0000903
Reid Spencere4d87aa2006-12-23 06:05:41 +0000904 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
905 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
Chris Lattner6a586c82006-10-29 21:01:20 +0000906 BOp->getParent() != CurBB->getBasicBlock() ||
907 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
908 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Chris Lattner571e4342006-10-27 21:36:01 +0000909 const BasicBlock *BB = CurBB->getBasicBlock();
910
Reid Spencere4d87aa2006-12-23 06:05:41 +0000911 // If the leaf of the tree is a comparison, merge the condition into
912 // the caseblock.
913 if ((isa<ICmpInst>(Cond) || isa<FCmpInst>(Cond)) &&
914 // The operands of the cmp have to be in this block. We don't know
Chris Lattner5a145f02006-10-29 18:23:37 +0000915 // how to export them from some other block. If this is the first block
916 // of the sequence, no exporting is needed.
917 (CurBB == CurMBB ||
918 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
919 isExportableFromCurrentBlock(BOp->getOperand(1), BB)))) {
Reid Spencere4d87aa2006-12-23 06:05:41 +0000920 BOp = cast<Instruction>(Cond);
921 ISD::CondCode Condition;
922 if (ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
923 switch (IC->getPredicate()) {
924 default: assert(0 && "Unknown icmp predicate opcode!");
925 case ICmpInst::ICMP_EQ: Condition = ISD::SETEQ; break;
926 case ICmpInst::ICMP_NE: Condition = ISD::SETNE; break;
927 case ICmpInst::ICMP_SLE: Condition = ISD::SETLE; break;
928 case ICmpInst::ICMP_ULE: Condition = ISD::SETULE; break;
929 case ICmpInst::ICMP_SGE: Condition = ISD::SETGE; break;
930 case ICmpInst::ICMP_UGE: Condition = ISD::SETUGE; break;
931 case ICmpInst::ICMP_SLT: Condition = ISD::SETLT; break;
932 case ICmpInst::ICMP_ULT: Condition = ISD::SETULT; break;
933 case ICmpInst::ICMP_SGT: Condition = ISD::SETGT; break;
934 case ICmpInst::ICMP_UGT: Condition = ISD::SETUGT; break;
935 }
936 } else if (FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
937 ISD::CondCode FPC, FOC;
938 switch (FC->getPredicate()) {
939 default: assert(0 && "Unknown fcmp predicate opcode!");
940 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
941 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
942 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
943 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
944 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
945 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
946 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
947 case FCmpInst::FCMP_ORD: FOC = ISD::SETEQ; FPC = ISD::SETO; break;
948 case FCmpInst::FCMP_UNO: FOC = ISD::SETNE; FPC = ISD::SETUO; break;
949 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
950 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
951 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
952 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
953 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
954 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
955 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
956 }
957 if (FiniteOnlyFPMath())
958 Condition = FOC;
959 else
960 Condition = FPC;
961 } else {
Chris Lattner0da331f2007-02-04 01:31:47 +0000962 Condition = ISD::SETEQ; // silence warning.
Reid Spencere4d87aa2006-12-23 06:05:41 +0000963 assert(0 && "Unknown compare instruction");
Chris Lattner571e4342006-10-27 21:36:01 +0000964 }
965
Chris Lattner571e4342006-10-27 21:36:01 +0000966 SelectionDAGISel::CaseBlock CB(Condition, BOp->getOperand(0),
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000967 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
Chris Lattner571e4342006-10-27 21:36:01 +0000968 SwitchCases.push_back(CB);
969 return;
970 }
971
972 // Create a CaseBlock record representing this branch.
Zhou Sheng6b6b6ef2007-01-11 12:24:14 +0000973 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(),
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000974 NULL, TBB, FBB, CurBB);
Chris Lattner571e4342006-10-27 21:36:01 +0000975 SwitchCases.push_back(CB);
Chris Lattner571e4342006-10-27 21:36:01 +0000976 return;
977 }
978
Chris Lattnerd2f9ee92006-10-27 21:54:23 +0000979
980 // Create TmpBB after CurBB.
Chris Lattner571e4342006-10-27 21:36:01 +0000981 MachineFunction::iterator BBI = CurBB;
982 MachineBasicBlock *TmpBB = new MachineBasicBlock(CurBB->getBasicBlock());
983 CurBB->getParent()->getBasicBlockList().insert(++BBI, TmpBB);
984
Chris Lattnerd2f9ee92006-10-27 21:54:23 +0000985 if (Opc == Instruction::Or) {
986 // Codegen X | Y as:
987 // jmp_if_X TBB
988 // jmp TmpBB
989 // TmpBB:
990 // jmp_if_Y TBB
991 // jmp FBB
992 //
Chris Lattner571e4342006-10-27 21:36:01 +0000993
Chris Lattnerd2f9ee92006-10-27 21:54:23 +0000994 // Emit the LHS condition.
995 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, Opc);
996
997 // Emit the RHS condition into TmpBB.
998 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
999 } else {
1000 assert(Opc == Instruction::And && "Unknown merge op!");
1001 // Codegen X & Y as:
1002 // jmp_if_X TmpBB
1003 // jmp FBB
1004 // TmpBB:
1005 // jmp_if_Y TBB
1006 // jmp FBB
1007 //
1008 // This requires creation of TmpBB after CurBB.
1009
1010 // Emit the LHS condition.
1011 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, Opc);
1012
1013 // Emit the RHS condition into TmpBB.
1014 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1015 }
Chris Lattner571e4342006-10-27 21:36:01 +00001016}
1017
Chris Lattnerdf19f272006-10-31 22:37:42 +00001018/// If the set of cases should be emitted as a series of branches, return true.
1019/// If we should emit this as a bunch of and/or'd together conditions, return
1020/// false.
1021static bool
1022ShouldEmitAsBranches(const std::vector<SelectionDAGISel::CaseBlock> &Cases) {
1023 if (Cases.size() != 2) return true;
1024
Chris Lattner0ccb5002006-10-31 23:06:00 +00001025 // If this is two comparisons of the same values or'd or and'd together, they
1026 // will get folded into a single comparison, so don't emit two blocks.
1027 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1028 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1029 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1030 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1031 return false;
1032 }
1033
Chris Lattnerdf19f272006-10-31 22:37:42 +00001034 return true;
1035}
1036
Chris Lattner1c08c712005-01-07 07:47:53 +00001037void SelectionDAGLowering::visitBr(BranchInst &I) {
1038 // Update machine-CFG edges.
1039 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
Chris Lattner1c08c712005-01-07 07:47:53 +00001040
1041 // Figure out which block is immediately after the current one.
1042 MachineBasicBlock *NextBlock = 0;
1043 MachineFunction::iterator BBI = CurMBB;
1044 if (++BBI != CurMBB->getParent()->end())
1045 NextBlock = BBI;
1046
1047 if (I.isUnconditional()) {
1048 // If this is not a fall-through branch, emit the branch.
1049 if (Succ0MBB != NextBlock)
Chris Lattnera651cf62005-01-17 19:43:36 +00001050 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getRoot(),
Misha Brukmandedf2bd2005-04-22 04:01:18 +00001051 DAG.getBasicBlock(Succ0MBB)));
Chris Lattner1c08c712005-01-07 07:47:53 +00001052
Chris Lattner57ab6592006-10-24 17:57:59 +00001053 // Update machine-CFG edges.
1054 CurMBB->addSuccessor(Succ0MBB);
1055
1056 return;
1057 }
1058
1059 // If this condition is one of the special cases we handle, do special stuff
1060 // now.
1061 Value *CondVal = I.getCondition();
Chris Lattner57ab6592006-10-24 17:57:59 +00001062 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
Chris Lattner571e4342006-10-27 21:36:01 +00001063
1064 // If this is a series of conditions that are or'd or and'd together, emit
1065 // this as a sequence of branches instead of setcc's with and/or operations.
1066 // For example, instead of something like:
1067 // cmp A, B
1068 // C = seteq
1069 // cmp D, E
1070 // F = setle
1071 // or C, F
1072 // jnz foo
1073 // Emit:
1074 // cmp A, B
1075 // je foo
1076 // cmp D, E
1077 // jle foo
1078 //
1079 if (BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
1080 if (BOp->hasOneUse() &&
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001081 (BOp->getOpcode() == Instruction::And ||
Chris Lattner571e4342006-10-27 21:36:01 +00001082 BOp->getOpcode() == Instruction::Or)) {
1083 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, CurMBB, BOp->getOpcode());
Chris Lattner0ccb5002006-10-31 23:06:00 +00001084 // If the compares in later blocks need to use values not currently
1085 // exported from this block, export them now. This block should always
1086 // be the first entry.
1087 assert(SwitchCases[0].ThisBB == CurMBB && "Unexpected lowering!");
1088
Chris Lattnerdf19f272006-10-31 22:37:42 +00001089 // Allow some cases to be rejected.
1090 if (ShouldEmitAsBranches(SwitchCases)) {
Chris Lattnerdf19f272006-10-31 22:37:42 +00001091 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1092 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1093 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1094 }
1095
1096 // Emit the branch for this block.
1097 visitSwitchCase(SwitchCases[0]);
1098 SwitchCases.erase(SwitchCases.begin());
1099 return;
Chris Lattner5a145f02006-10-29 18:23:37 +00001100 }
1101
Chris Lattner0ccb5002006-10-31 23:06:00 +00001102 // Okay, we decided not to do this, remove any inserted MBB's and clear
1103 // SwitchCases.
1104 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
1105 CurMBB->getParent()->getBasicBlockList().erase(SwitchCases[i].ThisBB);
1106
Chris Lattnerdf19f272006-10-31 22:37:42 +00001107 SwitchCases.clear();
Chris Lattner571e4342006-10-27 21:36:01 +00001108 }
1109 }
Chris Lattner24525952006-10-24 18:07:37 +00001110
1111 // Create a CaseBlock record representing this branch.
Zhou Sheng6b6b6ef2007-01-11 12:24:14 +00001112 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(),
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001113 NULL, Succ0MBB, Succ1MBB, CurMBB);
Chris Lattner24525952006-10-24 18:07:37 +00001114 // Use visitSwitchCase to actually insert the fast branch sequence for this
1115 // cond branch.
1116 visitSwitchCase(CB);
Chris Lattner1c08c712005-01-07 07:47:53 +00001117}
1118
Nate Begemanf15485a2006-03-27 01:32:24 +00001119/// visitSwitchCase - Emits the necessary code to represent a single node in
1120/// the binary search tree resulting from lowering a switch instruction.
1121void SelectionDAGLowering::visitSwitchCase(SelectionDAGISel::CaseBlock &CB) {
Chris Lattner57ab6592006-10-24 17:57:59 +00001122 SDOperand Cond;
1123 SDOperand CondLHS = getValue(CB.CmpLHS);
1124
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001125 // Build the setcc now.
1126 if (CB.CmpMHS == NULL) {
1127 // Fold "(X == true)" to X and "(X == false)" to !X to
1128 // handle common cases produced by branch lowering.
1129 if (CB.CmpRHS == ConstantInt::getTrue() && CB.CC == ISD::SETEQ)
1130 Cond = CondLHS;
1131 else if (CB.CmpRHS == ConstantInt::getFalse() && CB.CC == ISD::SETEQ) {
1132 SDOperand True = DAG.getConstant(1, CondLHS.getValueType());
1133 Cond = DAG.getNode(ISD::XOR, CondLHS.getValueType(), CondLHS, True);
1134 } else
1135 Cond = DAG.getSetCC(MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
1136 } else {
1137 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001138
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001139 uint64_t Low = cast<ConstantInt>(CB.CmpLHS)->getSExtValue();
1140 uint64_t High = cast<ConstantInt>(CB.CmpRHS)->getSExtValue();
1141
1142 SDOperand CmpOp = getValue(CB.CmpMHS);
1143 MVT::ValueType VT = CmpOp.getValueType();
1144
1145 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
1146 Cond = DAG.getSetCC(MVT::i1, CmpOp, DAG.getConstant(High, VT), ISD::SETLE);
1147 } else {
1148 SDOperand SUB = DAG.getNode(ISD::SUB, VT, CmpOp, DAG.getConstant(Low, VT));
1149 Cond = DAG.getSetCC(MVT::i1, SUB,
1150 DAG.getConstant(High-Low, VT), ISD::SETULE);
1151 }
1152
1153 }
1154
Nate Begemanf15485a2006-03-27 01:32:24 +00001155 // Set NextBlock to be the MBB immediately after the current one, if any.
1156 // This is used to avoid emitting unnecessary branches to the next block.
1157 MachineBasicBlock *NextBlock = 0;
1158 MachineFunction::iterator BBI = CurMBB;
1159 if (++BBI != CurMBB->getParent()->end())
1160 NextBlock = BBI;
1161
1162 // If the lhs block is the next block, invert the condition so that we can
1163 // fall through to the lhs instead of the rhs block.
Chris Lattner57ab6592006-10-24 17:57:59 +00001164 if (CB.TrueBB == NextBlock) {
1165 std::swap(CB.TrueBB, CB.FalseBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00001166 SDOperand True = DAG.getConstant(1, Cond.getValueType());
1167 Cond = DAG.getNode(ISD::XOR, Cond.getValueType(), Cond, True);
1168 }
1169 SDOperand BrCond = DAG.getNode(ISD::BRCOND, MVT::Other, getRoot(), Cond,
Chris Lattner57ab6592006-10-24 17:57:59 +00001170 DAG.getBasicBlock(CB.TrueBB));
1171 if (CB.FalseBB == NextBlock)
Nate Begemanf15485a2006-03-27 01:32:24 +00001172 DAG.setRoot(BrCond);
1173 else
1174 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrCond,
Chris Lattner57ab6592006-10-24 17:57:59 +00001175 DAG.getBasicBlock(CB.FalseBB)));
Nate Begemanf15485a2006-03-27 01:32:24 +00001176 // Update successor info
Chris Lattner57ab6592006-10-24 17:57:59 +00001177 CurMBB->addSuccessor(CB.TrueBB);
1178 CurMBB->addSuccessor(CB.FalseBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00001179}
1180
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001181/// visitJumpTable - Emit JumpTable node in the current MBB
Nate Begeman37efe672006-04-22 18:53:45 +00001182void SelectionDAGLowering::visitJumpTable(SelectionDAGISel::JumpTable &JT) {
Nate Begeman37efe672006-04-22 18:53:45 +00001183 // Emit the code for the jump table
Scott Michelf147a8d2007-04-24 01:24:20 +00001184 assert(JT.Reg != -1U && "Should lower JT Header first!");
Nate Begeman37efe672006-04-22 18:53:45 +00001185 MVT::ValueType PTy = TLI.getPointerTy();
Evan Cheng3d4ce112006-10-30 08:00:44 +00001186 SDOperand Index = DAG.getCopyFromReg(getRoot(), JT.Reg, PTy);
1187 SDOperand Table = DAG.getJumpTable(JT.JTI, PTy);
1188 DAG.setRoot(DAG.getNode(ISD::BR_JT, MVT::Other, Index.getValue(1),
1189 Table, Index));
1190 return;
Nate Begeman37efe672006-04-22 18:53:45 +00001191}
1192
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001193/// visitJumpTableHeader - This function emits necessary code to produce index
1194/// in the JumpTable from switch case.
1195void SelectionDAGLowering::visitJumpTableHeader(SelectionDAGISel::JumpTable &JT,
1196 SelectionDAGISel::JumpTableHeader &JTH) {
1197 // Subtract the lowest switch case value from the value being switched on
1198 // and conditional branch to default mbb if the result is greater than the
1199 // difference between smallest and largest cases.
1200 SDOperand SwitchOp = getValue(JTH.SValue);
1201 MVT::ValueType VT = SwitchOp.getValueType();
1202 SDOperand SUB = DAG.getNode(ISD::SUB, VT, SwitchOp,
1203 DAG.getConstant(JTH.First, VT));
1204
1205 // The SDNode we just created, which holds the value being switched on
1206 // minus the the smallest case value, needs to be copied to a virtual
1207 // register so it can be used as an index into the jump table in a
1208 // subsequent basic block. This value may be smaller or larger than the
1209 // target's pointer type, and therefore require extension or truncating.
1210 if (VT > TLI.getPointerTy())
1211 SwitchOp = DAG.getNode(ISD::TRUNCATE, TLI.getPointerTy(), SUB);
1212 else
1213 SwitchOp = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(), SUB);
1214
1215 unsigned JumpTableReg = FuncInfo.MakeReg(TLI.getPointerTy());
1216 SDOperand CopyTo = DAG.getCopyToReg(getRoot(), JumpTableReg, SwitchOp);
1217 JT.Reg = JumpTableReg;
1218
1219 // Emit the range check for the jump table, and branch to the default
1220 // block for the switch statement if the value being switched on exceeds
1221 // the largest case in the switch.
1222 SDOperand CMP = DAG.getSetCC(TLI.getSetCCResultTy(), SUB,
1223 DAG.getConstant(JTH.Last-JTH.First,VT),
1224 ISD::SETUGT);
1225
1226 // Set NextBlock to be the MBB immediately after the current one, if any.
1227 // This is used to avoid emitting unnecessary branches to the next block.
1228 MachineBasicBlock *NextBlock = 0;
1229 MachineFunction::iterator BBI = CurMBB;
1230 if (++BBI != CurMBB->getParent()->end())
1231 NextBlock = BBI;
1232
1233 SDOperand BrCond = DAG.getNode(ISD::BRCOND, MVT::Other, CopyTo, CMP,
1234 DAG.getBasicBlock(JT.Default));
1235
1236 if (JT.MBB == NextBlock)
1237 DAG.setRoot(BrCond);
1238 else
1239 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrCond,
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001240 DAG.getBasicBlock(JT.MBB)));
1241
1242 return;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001243}
1244
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001245/// visitBitTestHeader - This function emits necessary code to produce value
1246/// suitable for "bit tests"
1247void SelectionDAGLowering::visitBitTestHeader(SelectionDAGISel::BitTestBlock &B) {
1248 // Subtract the minimum value
1249 SDOperand SwitchOp = getValue(B.SValue);
1250 MVT::ValueType VT = SwitchOp.getValueType();
1251 SDOperand SUB = DAG.getNode(ISD::SUB, VT, SwitchOp,
1252 DAG.getConstant(B.First, VT));
1253
1254 // Check range
1255 SDOperand RangeCmp = DAG.getSetCC(TLI.getSetCCResultTy(), SUB,
1256 DAG.getConstant(B.Range, VT),
1257 ISD::SETUGT);
1258
1259 SDOperand ShiftOp;
1260 if (VT > TLI.getShiftAmountTy())
1261 ShiftOp = DAG.getNode(ISD::TRUNCATE, TLI.getShiftAmountTy(), SUB);
1262 else
1263 ShiftOp = DAG.getNode(ISD::ZERO_EXTEND, TLI.getShiftAmountTy(), SUB);
1264
1265 // Make desired shift
1266 SDOperand SwitchVal = DAG.getNode(ISD::SHL, TLI.getPointerTy(),
1267 DAG.getConstant(1, TLI.getPointerTy()),
1268 ShiftOp);
1269
1270 unsigned SwitchReg = FuncInfo.MakeReg(TLI.getPointerTy());
1271 SDOperand CopyTo = DAG.getCopyToReg(getRoot(), SwitchReg, SwitchVal);
1272 B.Reg = SwitchReg;
1273
1274 SDOperand BrRange = DAG.getNode(ISD::BRCOND, MVT::Other, CopyTo, RangeCmp,
1275 DAG.getBasicBlock(B.Default));
1276
1277 // Set NextBlock to be the MBB immediately after the current one, if any.
1278 // This is used to avoid emitting unnecessary branches to the next block.
1279 MachineBasicBlock *NextBlock = 0;
1280 MachineFunction::iterator BBI = CurMBB;
1281 if (++BBI != CurMBB->getParent()->end())
1282 NextBlock = BBI;
1283
1284 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1285 if (MBB == NextBlock)
1286 DAG.setRoot(BrRange);
1287 else
1288 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, CopyTo,
1289 DAG.getBasicBlock(MBB)));
1290
1291 CurMBB->addSuccessor(B.Default);
1292 CurMBB->addSuccessor(MBB);
1293
1294 return;
1295}
1296
1297/// visitBitTestCase - this function produces one "bit test"
1298void SelectionDAGLowering::visitBitTestCase(MachineBasicBlock* NextMBB,
1299 unsigned Reg,
1300 SelectionDAGISel::BitTestCase &B) {
1301 // Emit bit tests and jumps
1302 SDOperand SwitchVal = DAG.getCopyFromReg(getRoot(), Reg, TLI.getPointerTy());
1303
1304 SDOperand AndOp = DAG.getNode(ISD::AND, TLI.getPointerTy(),
1305 SwitchVal,
1306 DAG.getConstant(B.Mask,
1307 TLI.getPointerTy()));
1308 SDOperand AndCmp = DAG.getSetCC(TLI.getSetCCResultTy(), AndOp,
1309 DAG.getConstant(0, TLI.getPointerTy()),
1310 ISD::SETNE);
1311 SDOperand BrAnd = DAG.getNode(ISD::BRCOND, MVT::Other, getRoot(),
1312 AndCmp, DAG.getBasicBlock(B.TargetBB));
1313
1314 // Set NextBlock to be the MBB immediately after the current one, if any.
1315 // This is used to avoid emitting unnecessary branches to the next block.
1316 MachineBasicBlock *NextBlock = 0;
1317 MachineFunction::iterator BBI = CurMBB;
1318 if (++BBI != CurMBB->getParent()->end())
1319 NextBlock = BBI;
1320
1321 if (NextMBB == NextBlock)
1322 DAG.setRoot(BrAnd);
1323 else
1324 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrAnd,
1325 DAG.getBasicBlock(NextMBB)));
1326
1327 CurMBB->addSuccessor(B.TargetBB);
1328 CurMBB->addSuccessor(NextMBB);
1329
1330 return;
1331}
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001332
Jim Laskeyb180aa12007-02-21 22:53:45 +00001333void SelectionDAGLowering::visitInvoke(InvokeInst &I) {
Jim Laskey183f47f2007-02-25 21:43:59 +00001334 assert(0 && "Should never be visited directly");
1335}
1336void SelectionDAGLowering::visitInvoke(InvokeInst &I, bool AsTerminator) {
Jim Laskeyb180aa12007-02-21 22:53:45 +00001337 // Retrieve successors.
1338 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1339 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1340
Jim Laskey183f47f2007-02-25 21:43:59 +00001341 if (!AsTerminator) {
1342 // Mark landing pad so that it doesn't get deleted in branch folding.
1343 LandingPad->setIsLandingPad();
1344
1345 // Insert a label before the invoke call to mark the try range.
1346 // This can be used to detect deletion of the invoke via the
1347 // MachineModuleInfo.
1348 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
1349 unsigned BeginLabel = MMI->NextLabelID();
1350 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
1351 DAG.getConstant(BeginLabel, MVT::i32)));
Jim Laskeyb180aa12007-02-21 22:53:45 +00001352
Jim Laskey183f47f2007-02-25 21:43:59 +00001353 LowerCallTo(I, I.getCalledValue()->getType(),
1354 I.getCallingConv(),
1355 false,
1356 getValue(I.getOperand(0)),
1357 3);
Jim Laskeyb180aa12007-02-21 22:53:45 +00001358
Jim Laskey183f47f2007-02-25 21:43:59 +00001359 // Insert a label before the invoke call to mark the try range.
1360 // This can be used to detect deletion of the invoke via the
1361 // MachineModuleInfo.
1362 unsigned EndLabel = MMI->NextLabelID();
1363 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
1364 DAG.getConstant(EndLabel, MVT::i32)));
1365
1366 // Inform MachineModuleInfo of range.
1367 MMI->addInvoke(LandingPad, BeginLabel, EndLabel);
1368
1369 // Update successor info
1370 CurMBB->addSuccessor(Return);
1371 CurMBB->addSuccessor(LandingPad);
1372 } else {
1373 // Drop into normal successor.
1374 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getRoot(),
1375 DAG.getBasicBlock(Return)));
1376 }
Jim Laskeyb180aa12007-02-21 22:53:45 +00001377}
1378
1379void SelectionDAGLowering::visitUnwind(UnwindInst &I) {
1380}
1381
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001382/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001383/// small case ranges).
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001384bool SelectionDAGLowering::handleSmallSwitchRange(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001385 CaseRecVector& WorkList,
1386 Value* SV,
1387 MachineBasicBlock* Default) {
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001388 Case& BackCase = *(CR.Range.second-1);
1389
1390 // Size is the number of Cases represented by this range.
1391 unsigned Size = CR.Range.second - CR.Range.first;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001392 if (Size > 3)
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001393 return false;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001394
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001395 // Get the MachineFunction which holds the current MBB. This is used when
1396 // inserting any additional MBBs necessary to represent the switch.
1397 MachineFunction *CurMF = CurMBB->getParent();
1398
1399 // Figure out which block is immediately after the current one.
1400 MachineBasicBlock *NextBlock = 0;
1401 MachineFunction::iterator BBI = CR.CaseBB;
1402
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001403 if (++BBI != CurMBB->getParent()->end())
1404 NextBlock = BBI;
1405
1406 // TODO: If any two of the cases has the same destination, and if one value
1407 // is the same as the other, but has one bit unset that the other has set,
1408 // use bit manipulation to do two compares at once. For example:
1409 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
1410
1411 // Rearrange the case blocks so that the last one falls through if possible.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001412 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001413 // The last case block won't fall through into 'NextBlock' if we emit the
1414 // branches in this order. See if rearranging a case value would help.
1415 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001416 if (I->BB == NextBlock) {
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001417 std::swap(*I, BackCase);
1418 break;
1419 }
1420 }
1421 }
1422
1423 // Create a CaseBlock record representing a conditional branch to
1424 // the Case's target mbb if the value being switched on SV is equal
1425 // to C.
1426 MachineBasicBlock *CurBlock = CR.CaseBB;
1427 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1428 MachineBasicBlock *FallThrough;
1429 if (I != E-1) {
1430 FallThrough = new MachineBasicBlock(CurBlock->getBasicBlock());
1431 CurMF->getBasicBlockList().insert(BBI, FallThrough);
1432 } else {
1433 // If the last case doesn't match, go to the default block.
1434 FallThrough = Default;
1435 }
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001436
1437 Value *RHS, *LHS, *MHS;
1438 ISD::CondCode CC;
1439 if (I->High == I->Low) {
1440 // This is just small small case range :) containing exactly 1 case
1441 CC = ISD::SETEQ;
1442 LHS = SV; RHS = I->High; MHS = NULL;
1443 } else {
1444 CC = ISD::SETLE;
1445 LHS = I->Low; MHS = SV; RHS = I->High;
1446 }
1447 SelectionDAGISel::CaseBlock CB(CC, LHS, RHS, MHS,
1448 I->BB, FallThrough, CurBlock);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001449
1450 // If emitting the first comparison, just call visitSwitchCase to emit the
1451 // code into the current block. Otherwise, push the CaseBlock onto the
1452 // vector to be later processed by SDISel, and insert the node's MBB
1453 // before the next MBB.
1454 if (CurBlock == CurMBB)
1455 visitSwitchCase(CB);
1456 else
1457 SwitchCases.push_back(CB);
1458
1459 CurBlock = FallThrough;
1460 }
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001461
1462 return true;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001463}
1464
1465/// handleJTSwitchCase - Emit jumptable for current switch case range
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001466bool SelectionDAGLowering::handleJTSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001467 CaseRecVector& WorkList,
1468 Value* SV,
1469 MachineBasicBlock* Default) {
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001470 Case& FrontCase = *CR.Range.first;
1471 Case& BackCase = *(CR.Range.second-1);
1472
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001473 int64_t First = cast<ConstantInt>(FrontCase.Low)->getSExtValue();
1474 int64_t Last = cast<ConstantInt>(BackCase.High)->getSExtValue();
1475
1476 uint64_t TSize = 0;
1477 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1478 I!=E; ++I)
1479 TSize += I->size();
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001480
1481 if ((!TLI.isOperationLegal(ISD::BR_JT, MVT::Other) &&
1482 !TLI.isOperationLegal(ISD::BRIND, MVT::Other)) ||
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001483 TSize <= 3)
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001484 return false;
1485
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001486 double Density = (double)TSize / (double)((Last - First) + 1ULL);
1487 if (Density < 0.4)
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001488 return false;
1489
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001490 DOUT << "Lowering jump table\n"
1491 << "First entry: " << First << ". Last entry: " << Last << "\n"
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001492 << "Size: " << TSize << ". Density: " << Density << "\n\n";
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001493
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001494 // Get the MachineFunction which holds the current MBB. This is used when
1495 // inserting any additional MBBs necessary to represent the switch.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001496 MachineFunction *CurMF = CurMBB->getParent();
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001497
1498 // Figure out which block is immediately after the current one.
1499 MachineBasicBlock *NextBlock = 0;
1500 MachineFunction::iterator BBI = CR.CaseBB;
1501
1502 if (++BBI != CurMBB->getParent()->end())
1503 NextBlock = BBI;
1504
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001505 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1506
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001507 // Create a new basic block to hold the code for loading the address
1508 // of the jump table, and jumping to it. Update successor information;
1509 // we will either branch to the default case for the switch, or the jump
1510 // table.
1511 MachineBasicBlock *JumpTableBB = new MachineBasicBlock(LLVMBB);
1512 CurMF->getBasicBlockList().insert(BBI, JumpTableBB);
1513 CR.CaseBB->addSuccessor(Default);
1514 CR.CaseBB->addSuccessor(JumpTableBB);
1515
1516 // Build a vector of destination BBs, corresponding to each target
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001517 // of the jump table. If the value of the jump table slot corresponds to
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001518 // a case statement, push the case's BB onto the vector, otherwise, push
1519 // the default BB.
1520 std::vector<MachineBasicBlock*> DestBBs;
1521 int64_t TEI = First;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001522 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
1523 int64_t Low = cast<ConstantInt>(I->Low)->getSExtValue();
1524 int64_t High = cast<ConstantInt>(I->High)->getSExtValue();
1525
1526 if ((Low <= TEI) && (TEI <= High)) {
1527 DestBBs.push_back(I->BB);
1528 if (TEI==High)
1529 ++I;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001530 } else {
1531 DestBBs.push_back(Default);
1532 }
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001533 }
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001534
1535 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001536 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001537 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
1538 E = DestBBs.end(); I != E; ++I) {
1539 if (!SuccsHandled[(*I)->getNumber()]) {
1540 SuccsHandled[(*I)->getNumber()] = true;
1541 JumpTableBB->addSuccessor(*I);
1542 }
1543 }
1544
1545 // Create a jump table index for this jump table, or return an existing
1546 // one.
1547 unsigned JTI = CurMF->getJumpTableInfo()->getJumpTableIndex(DestBBs);
1548
1549 // Set the jump table information so that we can codegen it as a second
1550 // MachineBasicBlock
Scott Michelf147a8d2007-04-24 01:24:20 +00001551 SelectionDAGISel::JumpTable JT(-1U, JTI, JumpTableBB, Default);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001552 SelectionDAGISel::JumpTableHeader JTH(First, Last, SV, CR.CaseBB,
1553 (CR.CaseBB == CurMBB));
1554 if (CR.CaseBB == CurMBB)
1555 visitJumpTableHeader(JT, JTH);
1556
1557 JTCases.push_back(SelectionDAGISel::JumpTableBlock(JTH, JT));
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001558
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001559 return true;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001560}
1561
1562/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1563/// 2 subtrees.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001564bool SelectionDAGLowering::handleBTSplitSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001565 CaseRecVector& WorkList,
1566 Value* SV,
1567 MachineBasicBlock* Default) {
1568 // Get the MachineFunction which holds the current MBB. This is used when
1569 // inserting any additional MBBs necessary to represent the switch.
1570 MachineFunction *CurMF = CurMBB->getParent();
1571
1572 // Figure out which block is immediately after the current one.
1573 MachineBasicBlock *NextBlock = 0;
1574 MachineFunction::iterator BBI = CR.CaseBB;
1575
1576 if (++BBI != CurMBB->getParent()->end())
1577 NextBlock = BBI;
1578
1579 Case& FrontCase = *CR.Range.first;
1580 Case& BackCase = *(CR.Range.second-1);
1581 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1582
1583 // Size is the number of Cases represented by this range.
1584 unsigned Size = CR.Range.second - CR.Range.first;
1585
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001586 int64_t First = cast<ConstantInt>(FrontCase.Low)->getSExtValue();
1587 int64_t Last = cast<ConstantInt>(BackCase.High)->getSExtValue();
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001588 double FMetric = 0;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001589 CaseItr Pivot = CR.Range.first + Size/2;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001590
1591 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1592 // (heuristically) allow us to emit JumpTable's later.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001593 uint64_t TSize = 0;
1594 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1595 I!=E; ++I)
1596 TSize += I->size();
1597
1598 uint64_t LSize = FrontCase.size();
1599 uint64_t RSize = TSize-LSize;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001600 DOUT << "Selecting best pivot: \n"
1601 << "First: " << First << ", Last: " << Last <<"\n"
1602 << "LSize: " << LSize << ", RSize: " << RSize << "\n";
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001603 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001604 J!=E; ++I, ++J) {
1605 int64_t LEnd = cast<ConstantInt>(I->High)->getSExtValue();
1606 int64_t RBegin = cast<ConstantInt>(J->Low)->getSExtValue();
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001607 assert((RBegin-LEnd>=1) && "Invalid case distance");
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001608 double LDensity = (double)LSize / (double)((LEnd - First) + 1ULL);
1609 double RDensity = (double)RSize / (double)((Last - RBegin) + 1ULL);
Anton Korobeynikov54e2b142007-04-09 21:57:03 +00001610 double Metric = Log2_64(RBegin-LEnd)*(LDensity+RDensity);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001611 // Should always split in some non-trivial place
1612 DOUT <<"=>Step\n"
1613 << "LEnd: " << LEnd << ", RBegin: " << RBegin << "\n"
1614 << "LDensity: " << LDensity << ", RDensity: " << RDensity << "\n"
1615 << "Metric: " << Metric << "\n";
1616 if (FMetric < Metric) {
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001617 Pivot = J;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001618 FMetric = Metric;
1619 DOUT << "Current metric set to: " << FMetric << "\n";
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001620 }
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001621
1622 LSize += J->size();
1623 RSize -= J->size();
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001624 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001625 // If our case is dense we *really* should handle it earlier!
Anton Korobeynikov54e2b142007-04-09 21:57:03 +00001626 assert((FMetric > 0) && "Should handle dense range earlier!");
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001627
1628 CaseRange LHSR(CR.Range.first, Pivot);
1629 CaseRange RHSR(Pivot, CR.Range.second);
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001630 Constant *C = Pivot->Low;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001631 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
1632
1633 // We know that we branch to the LHS if the Value being switched on is
1634 // less than the Pivot value, C. We use this to optimize our binary
1635 // tree a bit, by recognizing that if SV is greater than or equal to the
1636 // LHS's Case Value, and that Case Value is exactly one less than the
1637 // Pivot's Value, then we can branch directly to the LHS's Target,
1638 // rather than creating a leaf node for it.
1639 if ((LHSR.second - LHSR.first) == 1 &&
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001640 LHSR.first->High == CR.GE &&
1641 cast<ConstantInt>(C)->getSExtValue() ==
1642 (cast<ConstantInt>(CR.GE)->getSExtValue() + 1LL)) {
1643 TrueBB = LHSR.first->BB;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001644 } else {
1645 TrueBB = new MachineBasicBlock(LLVMBB);
1646 CurMF->getBasicBlockList().insert(BBI, TrueBB);
1647 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
1648 }
1649
1650 // Similar to the optimization above, if the Value being switched on is
1651 // known to be less than the Constant CR.LT, and the current Case Value
1652 // is CR.LT - 1, then we can branch directly to the target block for
1653 // the current Case Value, rather than emitting a RHS leaf node for it.
1654 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001655 cast<ConstantInt>(RHSR.first->Low)->getSExtValue() ==
1656 (cast<ConstantInt>(CR.LT)->getSExtValue() - 1LL)) {
1657 FalseBB = RHSR.first->BB;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001658 } else {
1659 FalseBB = new MachineBasicBlock(LLVMBB);
1660 CurMF->getBasicBlockList().insert(BBI, FalseBB);
1661 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
1662 }
1663
1664 // Create a CaseBlock record representing a conditional branch to
1665 // the LHS node if the value being switched on SV is less than C.
1666 // Otherwise, branch to LHS.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001667 SelectionDAGISel::CaseBlock CB(ISD::SETLT, SV, C, NULL,
1668 TrueBB, FalseBB, CR.CaseBB);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001669
1670 if (CR.CaseBB == CurMBB)
1671 visitSwitchCase(CB);
1672 else
1673 SwitchCases.push_back(CB);
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001674
1675 return true;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001676}
1677
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001678/// handleBitTestsSwitchCase - if current case range has few destination and
1679/// range span less, than machine word bitwidth, encode case range into series
1680/// of masks and emit bit tests with these masks.
1681bool SelectionDAGLowering::handleBitTestsSwitchCase(CaseRec& CR,
1682 CaseRecVector& WorkList,
1683 Value* SV,
Chris Lattner3ff98172007-04-14 02:26:56 +00001684 MachineBasicBlock* Default){
Chris Lattner1c359682007-04-14 19:39:41 +00001685 return false;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001686 unsigned IntPtrBits = getSizeInBits(TLI.getPointerTy());
1687
1688 Case& FrontCase = *CR.Range.first;
1689 Case& BackCase = *(CR.Range.second-1);
1690
1691 // Get the MachineFunction which holds the current MBB. This is used when
1692 // inserting any additional MBBs necessary to represent the switch.
1693 MachineFunction *CurMF = CurMBB->getParent();
1694
1695 unsigned numCmps = 0;
1696 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1697 I!=E; ++I) {
1698 // Single case counts one, case range - two.
1699 if (I->Low == I->High)
1700 numCmps +=1;
1701 else
1702 numCmps +=2;
1703 }
1704
1705 // Count unique destinations
1706 SmallSet<MachineBasicBlock*, 4> Dests;
1707 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1708 Dests.insert(I->BB);
1709 if (Dests.size() > 3)
1710 // Don't bother the code below, if there are too much unique destinations
1711 return false;
1712 }
1713 DOUT << "Total number of unique destinations: " << Dests.size() << "\n"
1714 << "Total number of comparisons: " << numCmps << "\n";
1715
1716 // Compute span of values.
1717 Constant* minValue = FrontCase.Low;
1718 Constant* maxValue = BackCase.High;
1719 uint64_t range = cast<ConstantInt>(maxValue)->getSExtValue() -
1720 cast<ConstantInt>(minValue)->getSExtValue();
1721 DOUT << "Compare range: " << range << "\n"
1722 << "Low bound: " << cast<ConstantInt>(minValue)->getSExtValue() << "\n"
1723 << "High bound: " << cast<ConstantInt>(maxValue)->getSExtValue() << "\n";
1724
1725 if (range>IntPtrBits ||
1726 (!(Dests.size() == 1 && numCmps >= 3) &&
1727 !(Dests.size() == 2 && numCmps >= 5) &&
1728 !(Dests.size() >= 3 && numCmps >= 6)))
1729 return false;
1730
1731 DOUT << "Emitting bit tests\n";
1732 int64_t lowBound = 0;
1733
1734 // Optimize the case where all the case values fit in a
1735 // word without having to subtract minValue. In this case,
1736 // we can optimize away the subtraction.
1737 if (cast<ConstantInt>(minValue)->getSExtValue() >= 0 &&
Anton Korobeynikove01017b2007-04-14 13:25:55 +00001738 cast<ConstantInt>(maxValue)->getSExtValue() < IntPtrBits) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001739 range = cast<ConstantInt>(maxValue)->getSExtValue();
1740 } else {
1741 lowBound = cast<ConstantInt>(minValue)->getSExtValue();
1742 }
1743
1744 CaseBitsVector CasesBits;
1745 unsigned i, count = 0;
1746
1747 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1748 MachineBasicBlock* Dest = I->BB;
1749 for (i = 0; i < count; ++i)
1750 if (Dest == CasesBits[i].BB)
1751 break;
1752
1753 if (i == count) {
1754 assert((count < 3) && "Too much destinations to test!");
1755 CasesBits.push_back(CaseBits(0, Dest, 0));
1756 count++;
1757 }
1758
1759 uint64_t lo = cast<ConstantInt>(I->Low)->getSExtValue() - lowBound;
1760 uint64_t hi = cast<ConstantInt>(I->High)->getSExtValue() - lowBound;
1761
1762 for (uint64_t j = lo; j <= hi; j++) {
Anton Korobeynikove01017b2007-04-14 13:25:55 +00001763 CasesBits[i].Mask |= 1ULL << j;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001764 CasesBits[i].Bits++;
1765 }
1766
1767 }
1768 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
1769
1770 SelectionDAGISel::BitTestInfo BTC;
1771
1772 // Figure out which block is immediately after the current one.
1773 MachineFunction::iterator BBI = CR.CaseBB;
1774 ++BBI;
1775
1776 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1777
1778 DOUT << "Cases:\n";
1779 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
1780 DOUT << "Mask: " << CasesBits[i].Mask << ", Bits: " << CasesBits[i].Bits
1781 << ", BB: " << CasesBits[i].BB << "\n";
1782
1783 MachineBasicBlock *CaseBB = new MachineBasicBlock(LLVMBB);
1784 CurMF->getBasicBlockList().insert(BBI, CaseBB);
1785 BTC.push_back(SelectionDAGISel::BitTestCase(CasesBits[i].Mask,
1786 CaseBB,
1787 CasesBits[i].BB));
1788 }
1789
1790 SelectionDAGISel::BitTestBlock BTB(lowBound, range, SV,
Jeff Cohenefc36622007-04-09 14:32:59 +00001791 -1U, (CR.CaseBB == CurMBB),
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001792 CR.CaseBB, Default, BTC);
1793
1794 if (CR.CaseBB == CurMBB)
1795 visitBitTestHeader(BTB);
1796
1797 BitTestCases.push_back(BTB);
1798
1799 return true;
1800}
1801
1802
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001803// Clusterify - Transform simple list of Cases into list of CaseRange's
1804unsigned SelectionDAGLowering::Clusterify(CaseVector& Cases,
1805 const SwitchInst& SI) {
1806 unsigned numCmps = 0;
1807
1808 // Start with "simple" cases
1809 for (unsigned i = 1; i < SI.getNumSuccessors(); ++i) {
1810 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
1811 Cases.push_back(Case(SI.getSuccessorValue(i),
1812 SI.getSuccessorValue(i),
1813 SMBB));
1814 }
1815 sort(Cases.begin(), Cases.end(), CaseCmp());
1816
1817 // Merge case into clusters
1818 if (Cases.size()>=2)
1819 for (CaseItr I=Cases.begin(), J=++(Cases.begin()), E=Cases.end(); J!=E; ) {
1820 int64_t nextValue = cast<ConstantInt>(J->Low)->getSExtValue();
1821 int64_t currentValue = cast<ConstantInt>(I->High)->getSExtValue();
1822 MachineBasicBlock* nextBB = J->BB;
1823 MachineBasicBlock* currentBB = I->BB;
1824
1825 // If the two neighboring cases go to the same destination, merge them
1826 // into a single case.
1827 if ((nextValue-currentValue==1) && (currentBB == nextBB)) {
1828 I->High = J->High;
1829 J = Cases.erase(J);
1830 } else {
1831 I = J++;
1832 }
1833 }
1834
1835 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
1836 if (I->Low != I->High)
1837 // A range counts double, since it requires two compares.
1838 ++numCmps;
1839 }
1840
1841 return numCmps;
1842}
1843
1844void SelectionDAGLowering::visitSwitch(SwitchInst &SI) {
Nate Begemanf15485a2006-03-27 01:32:24 +00001845 // Figure out which block is immediately after the current one.
1846 MachineBasicBlock *NextBlock = 0;
1847 MachineFunction::iterator BBI = CurMBB;
Bill Wendlingc70ddad2006-10-19 21:46:38 +00001848
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001849 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
Chris Lattnerd2c1d222006-10-22 21:36:53 +00001850
Nate Begemanf15485a2006-03-27 01:32:24 +00001851 // If there is only the default destination, branch to it if it is not the
1852 // next basic block. Otherwise, just fall through.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001853 if (SI.getNumOperands() == 2) {
Nate Begemanf15485a2006-03-27 01:32:24 +00001854 // Update machine-CFG edges.
Bill Wendlingc70ddad2006-10-19 21:46:38 +00001855
Nate Begemanf15485a2006-03-27 01:32:24 +00001856 // If this is not a fall-through branch, emit the branch.
Chris Lattnerd2c1d222006-10-22 21:36:53 +00001857 if (Default != NextBlock)
Nate Begemanf15485a2006-03-27 01:32:24 +00001858 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getRoot(),
Chris Lattnerd2c1d222006-10-22 21:36:53 +00001859 DAG.getBasicBlock(Default)));
Bill Wendlingc70ddad2006-10-19 21:46:38 +00001860
Chris Lattnerd2c1d222006-10-22 21:36:53 +00001861 CurMBB->addSuccessor(Default);
Nate Begemanf15485a2006-03-27 01:32:24 +00001862 return;
1863 }
1864
1865 // If there are any non-default case statements, create a vector of Cases
1866 // representing each one, and sort the vector so that we can efficiently
1867 // create a binary search tree from them.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001868 CaseVector Cases;
1869 unsigned numCmps = Clusterify(Cases, SI);
1870 DOUT << "Clusterify finished. Total clusters: " << Cases.size()
1871 << ". Total compares: " << numCmps << "\n";
Bill Wendlingc70ddad2006-10-19 21:46:38 +00001872
Nate Begemanf15485a2006-03-27 01:32:24 +00001873 // Get the Value to be switched on and default basic blocks, which will be
1874 // inserted into CaseBlock records, representing basic blocks in the binary
1875 // search tree.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001876 Value *SV = SI.getOperand(0);
Nate Begeman37efe672006-04-22 18:53:45 +00001877
Nate Begemanf15485a2006-03-27 01:32:24 +00001878 // Push the initial CaseRec onto the worklist
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001879 CaseRecVector WorkList;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001880 WorkList.push_back(CaseRec(CurMBB,0,0,CaseRange(Cases.begin(),Cases.end())));
1881
1882 while (!WorkList.empty()) {
Nate Begemanf15485a2006-03-27 01:32:24 +00001883 // Grab a record representing a case range to process off the worklist
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001884 CaseRec CR = WorkList.back();
1885 WorkList.pop_back();
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001886
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001887 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default))
1888 continue;
1889
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001890 // If the range has few cases (two or less) emit a series of specific
1891 // tests.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001892 if (handleSmallSwitchRange(CR, WorkList, SV, Default))
1893 continue;
1894
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001895 // If the switch has more than 5 blocks, and at least 40% dense, and the
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001896 // target supports indirect branches, then emit a jump table rather than
1897 // lowering the switch to a binary tree of conditional branches.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001898 if (handleJTSwitchCase(CR, WorkList, SV, Default))
1899 continue;
1900
1901 // Emit binary tree. We need to pick a pivot, and push left and right ranges
1902 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
1903 handleBTSplitSwitchCase(CR, WorkList, SV, Default);
Nate Begemanf15485a2006-03-27 01:32:24 +00001904 }
1905}
1906
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001907
Chris Lattnerb9fccc42005-04-02 05:04:50 +00001908void SelectionDAGLowering::visitSub(User &I) {
1909 // -0.0 - X --> fneg
Reid Spencer24d6da52007-01-21 00:29:26 +00001910 const Type *Ty = I.getType();
Reid Spencer9d6565a2007-02-15 02:26:10 +00001911 if (isa<VectorType>(Ty)) {
Reid Spencer24d6da52007-01-21 00:29:26 +00001912 visitVectorBinary(I, ISD::VSUB);
1913 } else if (Ty->isFloatingPoint()) {
Chris Lattner01b3d732005-09-28 22:28:18 +00001914 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
1915 if (CFP->isExactlyValue(-0.0)) {
1916 SDOperand Op2 = getValue(I.getOperand(1));
1917 setValue(&I, DAG.getNode(ISD::FNEG, Op2.getValueType(), Op2));
1918 return;
1919 }
Reid Spencer24d6da52007-01-21 00:29:26 +00001920 visitScalarBinary(I, ISD::FSUB);
Reid Spencer1628cec2006-10-26 06:15:43 +00001921 } else
Reid Spencer24d6da52007-01-21 00:29:26 +00001922 visitScalarBinary(I, ISD::SUB);
Chris Lattnerb9fccc42005-04-02 05:04:50 +00001923}
1924
Reid Spencer24d6da52007-01-21 00:29:26 +00001925void SelectionDAGLowering::visitScalarBinary(User &I, unsigned OpCode) {
Chris Lattner1c08c712005-01-07 07:47:53 +00001926 SDOperand Op1 = getValue(I.getOperand(0));
1927 SDOperand Op2 = getValue(I.getOperand(1));
Reid Spencer24d6da52007-01-21 00:29:26 +00001928
1929 setValue(&I, DAG.getNode(OpCode, Op1.getValueType(), Op1, Op2));
Reid Spencer1628cec2006-10-26 06:15:43 +00001930}
1931
Reid Spencer24d6da52007-01-21 00:29:26 +00001932void
1933SelectionDAGLowering::visitVectorBinary(User &I, unsigned OpCode) {
Reid Spencer9d6565a2007-02-15 02:26:10 +00001934 assert(isa<VectorType>(I.getType()));
1935 const VectorType *Ty = cast<VectorType>(I.getType());
Reid Spencer24d6da52007-01-21 00:29:26 +00001936 SDOperand Typ = DAG.getValueType(TLI.getValueType(Ty->getElementType()));
Reid Spencer1628cec2006-10-26 06:15:43 +00001937
Reid Spencer24d6da52007-01-21 00:29:26 +00001938 setValue(&I, DAG.getNode(OpCode, MVT::Vector,
1939 getValue(I.getOperand(0)),
1940 getValue(I.getOperand(1)),
1941 DAG.getConstant(Ty->getNumElements(), MVT::i32),
1942 Typ));
1943}
1944
1945void SelectionDAGLowering::visitEitherBinary(User &I, unsigned ScalarOp,
1946 unsigned VectorOp) {
Reid Spencer9d6565a2007-02-15 02:26:10 +00001947 if (isa<VectorType>(I.getType()))
Reid Spencer24d6da52007-01-21 00:29:26 +00001948 visitVectorBinary(I, VectorOp);
1949 else
1950 visitScalarBinary(I, ScalarOp);
Nate Begemane21ea612005-11-18 07:42:56 +00001951}
Chris Lattner2c49f272005-01-19 22:31:21 +00001952
Nate Begemane21ea612005-11-18 07:42:56 +00001953void SelectionDAGLowering::visitShift(User &I, unsigned Opcode) {
1954 SDOperand Op1 = getValue(I.getOperand(0));
1955 SDOperand Op2 = getValue(I.getOperand(1));
1956
Reid Spencer832254e2007-02-02 02:16:23 +00001957 if (TLI.getShiftAmountTy() < Op2.getValueType())
1958 Op2 = DAG.getNode(ISD::TRUNCATE, TLI.getShiftAmountTy(), Op2);
1959 else if (TLI.getShiftAmountTy() > Op2.getValueType())
1960 Op2 = DAG.getNode(ISD::ANY_EXTEND, TLI.getShiftAmountTy(), Op2);
Nate Begemane21ea612005-11-18 07:42:56 +00001961
Chris Lattner1c08c712005-01-07 07:47:53 +00001962 setValue(&I, DAG.getNode(Opcode, Op1.getValueType(), Op1, Op2));
1963}
1964
Reid Spencer45fb3f32006-11-20 01:22:35 +00001965void SelectionDAGLowering::visitICmp(User &I) {
Reid Spencere4d87aa2006-12-23 06:05:41 +00001966 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
1967 if (ICmpInst *IC = dyn_cast<ICmpInst>(&I))
1968 predicate = IC->getPredicate();
1969 else if (ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
1970 predicate = ICmpInst::Predicate(IC->getPredicate());
1971 SDOperand Op1 = getValue(I.getOperand(0));
1972 SDOperand Op2 = getValue(I.getOperand(1));
Reid Spencer45fb3f32006-11-20 01:22:35 +00001973 ISD::CondCode Opcode;
Reid Spencere4d87aa2006-12-23 06:05:41 +00001974 switch (predicate) {
Reid Spencer45fb3f32006-11-20 01:22:35 +00001975 case ICmpInst::ICMP_EQ : Opcode = ISD::SETEQ; break;
1976 case ICmpInst::ICMP_NE : Opcode = ISD::SETNE; break;
1977 case ICmpInst::ICMP_UGT : Opcode = ISD::SETUGT; break;
1978 case ICmpInst::ICMP_UGE : Opcode = ISD::SETUGE; break;
1979 case ICmpInst::ICMP_ULT : Opcode = ISD::SETULT; break;
1980 case ICmpInst::ICMP_ULE : Opcode = ISD::SETULE; break;
1981 case ICmpInst::ICMP_SGT : Opcode = ISD::SETGT; break;
1982 case ICmpInst::ICMP_SGE : Opcode = ISD::SETGE; break;
1983 case ICmpInst::ICMP_SLT : Opcode = ISD::SETLT; break;
1984 case ICmpInst::ICMP_SLE : Opcode = ISD::SETLE; break;
1985 default:
1986 assert(!"Invalid ICmp predicate value");
1987 Opcode = ISD::SETEQ;
1988 break;
1989 }
1990 setValue(&I, DAG.getSetCC(MVT::i1, Op1, Op2, Opcode));
1991}
1992
1993void SelectionDAGLowering::visitFCmp(User &I) {
Reid Spencere4d87aa2006-12-23 06:05:41 +00001994 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
1995 if (FCmpInst *FC = dyn_cast<FCmpInst>(&I))
1996 predicate = FC->getPredicate();
1997 else if (ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
1998 predicate = FCmpInst::Predicate(FC->getPredicate());
Chris Lattner1c08c712005-01-07 07:47:53 +00001999 SDOperand Op1 = getValue(I.getOperand(0));
2000 SDOperand Op2 = getValue(I.getOperand(1));
Reid Spencere4d87aa2006-12-23 06:05:41 +00002001 ISD::CondCode Condition, FOC, FPC;
2002 switch (predicate) {
2003 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
2004 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
2005 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
2006 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
2007 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
2008 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
2009 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
2010 case FCmpInst::FCMP_ORD: FOC = ISD::SETEQ; FPC = ISD::SETO; break;
2011 case FCmpInst::FCMP_UNO: FOC = ISD::SETNE; FPC = ISD::SETUO; break;
2012 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
2013 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
2014 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
2015 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
2016 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
2017 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
2018 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
2019 default:
2020 assert(!"Invalid FCmp predicate value");
2021 FOC = FPC = ISD::SETFALSE;
2022 break;
2023 }
2024 if (FiniteOnlyFPMath())
2025 Condition = FOC;
2026 else
2027 Condition = FPC;
2028 setValue(&I, DAG.getSetCC(MVT::i1, Op1, Op2, Condition));
Chris Lattner1c08c712005-01-07 07:47:53 +00002029}
2030
2031void SelectionDAGLowering::visitSelect(User &I) {
2032 SDOperand Cond = getValue(I.getOperand(0));
2033 SDOperand TrueVal = getValue(I.getOperand(1));
2034 SDOperand FalseVal = getValue(I.getOperand(2));
Reid Spencer9d6565a2007-02-15 02:26:10 +00002035 if (!isa<VectorType>(I.getType())) {
Chris Lattnerb22e35a2006-04-08 22:22:57 +00002036 setValue(&I, DAG.getNode(ISD::SELECT, TrueVal.getValueType(), Cond,
2037 TrueVal, FalseVal));
2038 } else {
2039 setValue(&I, DAG.getNode(ISD::VSELECT, MVT::Vector, Cond, TrueVal, FalseVal,
2040 *(TrueVal.Val->op_end()-2),
2041 *(TrueVal.Val->op_end()-1)));
2042 }
Chris Lattner1c08c712005-01-07 07:47:53 +00002043}
2044
Reid Spencer3da59db2006-11-27 01:05:10 +00002045
2046void SelectionDAGLowering::visitTrunc(User &I) {
2047 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2048 SDOperand N = getValue(I.getOperand(0));
2049 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2050 setValue(&I, DAG.getNode(ISD::TRUNCATE, DestVT, N));
2051}
2052
2053void SelectionDAGLowering::visitZExt(User &I) {
2054 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2055 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2056 SDOperand N = getValue(I.getOperand(0));
2057 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2058 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, DestVT, N));
2059}
2060
2061void SelectionDAGLowering::visitSExt(User &I) {
2062 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2063 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2064 SDOperand N = getValue(I.getOperand(0));
2065 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2066 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, DestVT, N));
2067}
2068
2069void SelectionDAGLowering::visitFPTrunc(User &I) {
2070 // FPTrunc is never a no-op cast, no need to check
2071 SDOperand N = getValue(I.getOperand(0));
2072 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2073 setValue(&I, DAG.getNode(ISD::FP_ROUND, DestVT, N));
2074}
2075
2076void SelectionDAGLowering::visitFPExt(User &I){
2077 // FPTrunc is never a no-op cast, no need to check
2078 SDOperand N = getValue(I.getOperand(0));
2079 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2080 setValue(&I, DAG.getNode(ISD::FP_EXTEND, DestVT, N));
2081}
2082
2083void SelectionDAGLowering::visitFPToUI(User &I) {
2084 // FPToUI is never a no-op cast, no need to check
2085 SDOperand N = getValue(I.getOperand(0));
2086 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2087 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, DestVT, N));
2088}
2089
2090void SelectionDAGLowering::visitFPToSI(User &I) {
2091 // FPToSI is never a no-op cast, no need to check
2092 SDOperand N = getValue(I.getOperand(0));
2093 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2094 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, DestVT, N));
2095}
2096
2097void SelectionDAGLowering::visitUIToFP(User &I) {
2098 // UIToFP is never a no-op cast, no need to check
2099 SDOperand N = getValue(I.getOperand(0));
2100 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2101 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, DestVT, N));
2102}
2103
2104void SelectionDAGLowering::visitSIToFP(User &I){
2105 // UIToFP is never a no-op cast, no need to check
2106 SDOperand N = getValue(I.getOperand(0));
2107 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2108 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, DestVT, N));
2109}
2110
2111void SelectionDAGLowering::visitPtrToInt(User &I) {
2112 // What to do depends on the size of the integer and the size of the pointer.
2113 // We can either truncate, zero extend, or no-op, accordingly.
Chris Lattner1c08c712005-01-07 07:47:53 +00002114 SDOperand N = getValue(I.getOperand(0));
Chris Lattnere25ca692006-03-22 20:09:35 +00002115 MVT::ValueType SrcVT = N.getValueType();
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002116 MVT::ValueType DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002117 SDOperand Result;
2118 if (MVT::getSizeInBits(DestVT) < MVT::getSizeInBits(SrcVT))
2119 Result = DAG.getNode(ISD::TRUNCATE, DestVT, N);
2120 else
2121 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
2122 Result = DAG.getNode(ISD::ZERO_EXTEND, DestVT, N);
2123 setValue(&I, Result);
2124}
Chris Lattner1c08c712005-01-07 07:47:53 +00002125
Reid Spencer3da59db2006-11-27 01:05:10 +00002126void SelectionDAGLowering::visitIntToPtr(User &I) {
2127 // What to do depends on the size of the integer and the size of the pointer.
2128 // We can either truncate, zero extend, or no-op, accordingly.
2129 SDOperand N = getValue(I.getOperand(0));
2130 MVT::ValueType SrcVT = N.getValueType();
2131 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2132 if (MVT::getSizeInBits(DestVT) < MVT::getSizeInBits(SrcVT))
2133 setValue(&I, DAG.getNode(ISD::TRUNCATE, DestVT, N));
2134 else
2135 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
2136 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, DestVT, N));
2137}
2138
2139void SelectionDAGLowering::visitBitCast(User &I) {
2140 SDOperand N = getValue(I.getOperand(0));
2141 MVT::ValueType DestVT = TLI.getValueType(I.getType());
Chris Lattnere25ca692006-03-22 20:09:35 +00002142 if (DestVT == MVT::Vector) {
Reid Spencer3da59db2006-11-27 01:05:10 +00002143 // This is a cast to a vector from something else.
2144 // Get information about the output vector.
Reid Spencer9d6565a2007-02-15 02:26:10 +00002145 const VectorType *DestTy = cast<VectorType>(I.getType());
Chris Lattnere25ca692006-03-22 20:09:35 +00002146 MVT::ValueType EltVT = TLI.getValueType(DestTy->getElementType());
2147 setValue(&I, DAG.getNode(ISD::VBIT_CONVERT, DestVT, N,
2148 DAG.getConstant(DestTy->getNumElements(),MVT::i32),
2149 DAG.getValueType(EltVT)));
Reid Spencer3da59db2006-11-27 01:05:10 +00002150 return;
2151 }
2152 MVT::ValueType SrcVT = N.getValueType();
2153 if (SrcVT == MVT::Vector) {
2154 // This is a cast from a vctor to something else.
2155 // Get information about the input vector.
Chris Lattnere25ca692006-03-22 20:09:35 +00002156 setValue(&I, DAG.getNode(ISD::VBIT_CONVERT, DestVT, N));
Reid Spencer3da59db2006-11-27 01:05:10 +00002157 return;
Chris Lattner1c08c712005-01-07 07:47:53 +00002158 }
Reid Spencer3da59db2006-11-27 01:05:10 +00002159
2160 // BitCast assures us that source and destination are the same size so this
2161 // is either a BIT_CONVERT or a no-op.
2162 if (DestVT != N.getValueType())
2163 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, DestVT, N)); // convert types
2164 else
2165 setValue(&I, N); // noop cast.
Chris Lattner1c08c712005-01-07 07:47:53 +00002166}
2167
Chris Lattner2bbd8102006-03-29 00:11:43 +00002168void SelectionDAGLowering::visitInsertElement(User &I) {
Chris Lattnerc7029802006-03-18 01:44:44 +00002169 SDOperand InVec = getValue(I.getOperand(0));
2170 SDOperand InVal = getValue(I.getOperand(1));
2171 SDOperand InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
2172 getValue(I.getOperand(2)));
2173
Chris Lattner2332b9f2006-03-19 01:17:20 +00002174 SDOperand Num = *(InVec.Val->op_end()-2);
2175 SDOperand Typ = *(InVec.Val->op_end()-1);
2176 setValue(&I, DAG.getNode(ISD::VINSERT_VECTOR_ELT, MVT::Vector,
2177 InVec, InVal, InIdx, Num, Typ));
Chris Lattnerc7029802006-03-18 01:44:44 +00002178}
2179
Chris Lattner2bbd8102006-03-29 00:11:43 +00002180void SelectionDAGLowering::visitExtractElement(User &I) {
Chris Lattner384504c2006-03-21 20:44:12 +00002181 SDOperand InVec = getValue(I.getOperand(0));
2182 SDOperand InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
2183 getValue(I.getOperand(1)));
2184 SDOperand Typ = *(InVec.Val->op_end()-1);
2185 setValue(&I, DAG.getNode(ISD::VEXTRACT_VECTOR_ELT,
2186 TLI.getValueType(I.getType()), InVec, InIdx));
2187}
Chris Lattnerc7029802006-03-18 01:44:44 +00002188
Chris Lattner3e104b12006-04-08 04:15:24 +00002189void SelectionDAGLowering::visitShuffleVector(User &I) {
2190 SDOperand V1 = getValue(I.getOperand(0));
2191 SDOperand V2 = getValue(I.getOperand(1));
2192 SDOperand Mask = getValue(I.getOperand(2));
2193
2194 SDOperand Num = *(V1.Val->op_end()-2);
2195 SDOperand Typ = *(V2.Val->op_end()-1);
2196 setValue(&I, DAG.getNode(ISD::VVECTOR_SHUFFLE, MVT::Vector,
2197 V1, V2, Mask, Num, Typ));
2198}
2199
2200
Chris Lattner1c08c712005-01-07 07:47:53 +00002201void SelectionDAGLowering::visitGetElementPtr(User &I) {
2202 SDOperand N = getValue(I.getOperand(0));
2203 const Type *Ty = I.getOperand(0)->getType();
Chris Lattner1c08c712005-01-07 07:47:53 +00002204
2205 for (GetElementPtrInst::op_iterator OI = I.op_begin()+1, E = I.op_end();
2206 OI != E; ++OI) {
2207 Value *Idx = *OI;
Chris Lattnerc88d8e92005-12-05 07:10:48 +00002208 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
Reid Spencerb83eb642006-10-20 07:07:24 +00002209 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
Chris Lattner1c08c712005-01-07 07:47:53 +00002210 if (Field) {
2211 // N = N + Offset
Chris Lattnerb1919e22007-02-10 19:55:17 +00002212 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Chris Lattner1c08c712005-01-07 07:47:53 +00002213 N = DAG.getNode(ISD::ADD, N.getValueType(), N,
Misha Brukmandedf2bd2005-04-22 04:01:18 +00002214 getIntPtrConstant(Offset));
Chris Lattner1c08c712005-01-07 07:47:53 +00002215 }
2216 Ty = StTy->getElementType(Field);
2217 } else {
2218 Ty = cast<SequentialType>(Ty)->getElementType();
Chris Lattner7cc47772005-01-07 21:56:57 +00002219
Chris Lattner7c0104b2005-11-09 04:45:33 +00002220 // If this is a constant subscript, handle it quickly.
2221 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Reid Spencerb83eb642006-10-20 07:07:24 +00002222 if (CI->getZExtValue() == 0) continue;
Reid Spencer47857812006-12-31 05:55:36 +00002223 uint64_t Offs =
Evan Cheng0d630d22007-01-05 01:46:20 +00002224 TD->getTypeSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Chris Lattner7c0104b2005-11-09 04:45:33 +00002225 N = DAG.getNode(ISD::ADD, N.getValueType(), N, getIntPtrConstant(Offs));
2226 continue;
Chris Lattner1c08c712005-01-07 07:47:53 +00002227 }
Chris Lattner7c0104b2005-11-09 04:45:33 +00002228
2229 // N = N + Idx * ElementSize;
Owen Andersona69571c2006-05-03 01:29:57 +00002230 uint64_t ElementSize = TD->getTypeSize(Ty);
Chris Lattner7c0104b2005-11-09 04:45:33 +00002231 SDOperand IdxN = getValue(Idx);
2232
2233 // If the index is smaller or larger than intptr_t, truncate or extend
2234 // it.
2235 if (IdxN.getValueType() < N.getValueType()) {
Reid Spencer47857812006-12-31 05:55:36 +00002236 IdxN = DAG.getNode(ISD::SIGN_EXTEND, N.getValueType(), IdxN);
Chris Lattner7c0104b2005-11-09 04:45:33 +00002237 } else if (IdxN.getValueType() > N.getValueType())
2238 IdxN = DAG.getNode(ISD::TRUNCATE, N.getValueType(), IdxN);
2239
2240 // If this is a multiply by a power of two, turn it into a shl
2241 // immediately. This is a very common case.
2242 if (isPowerOf2_64(ElementSize)) {
2243 unsigned Amt = Log2_64(ElementSize);
2244 IdxN = DAG.getNode(ISD::SHL, N.getValueType(), IdxN,
Chris Lattner6b2d6962005-11-09 16:50:40 +00002245 DAG.getConstant(Amt, TLI.getShiftAmountTy()));
Chris Lattner7c0104b2005-11-09 04:45:33 +00002246 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
2247 continue;
2248 }
2249
2250 SDOperand Scale = getIntPtrConstant(ElementSize);
2251 IdxN = DAG.getNode(ISD::MUL, N.getValueType(), IdxN, Scale);
2252 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
Chris Lattner1c08c712005-01-07 07:47:53 +00002253 }
2254 }
2255 setValue(&I, N);
2256}
2257
2258void SelectionDAGLowering::visitAlloca(AllocaInst &I) {
2259 // If this is a fixed sized alloca in the entry block of the function,
2260 // allocate it statically on the stack.
2261 if (FuncInfo.StaticAllocaMap.count(&I))
2262 return; // getValue will auto-populate this.
2263
2264 const Type *Ty = I.getAllocatedType();
Owen Andersona69571c2006-05-03 01:29:57 +00002265 uint64_t TySize = TLI.getTargetData()->getTypeSize(Ty);
Chris Lattner58092e32007-01-20 22:35:55 +00002266 unsigned Align =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +00002267 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
Chris Lattner58092e32007-01-20 22:35:55 +00002268 I.getAlignment());
Chris Lattner1c08c712005-01-07 07:47:53 +00002269
2270 SDOperand AllocSize = getValue(I.getArraySize());
Chris Lattner68cd65e2005-01-22 23:04:37 +00002271 MVT::ValueType IntPtr = TLI.getPointerTy();
2272 if (IntPtr < AllocSize.getValueType())
2273 AllocSize = DAG.getNode(ISD::TRUNCATE, IntPtr, AllocSize);
2274 else if (IntPtr > AllocSize.getValueType())
2275 AllocSize = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, AllocSize);
Chris Lattner1c08c712005-01-07 07:47:53 +00002276
Chris Lattner68cd65e2005-01-22 23:04:37 +00002277 AllocSize = DAG.getNode(ISD::MUL, IntPtr, AllocSize,
Chris Lattner1c08c712005-01-07 07:47:53 +00002278 getIntPtrConstant(TySize));
2279
2280 // Handle alignment. If the requested alignment is less than or equal to the
2281 // stack alignment, ignore it and round the size of the allocation up to the
2282 // stack alignment size. If the size is greater than the stack alignment, we
2283 // note this in the DYNAMIC_STACKALLOC node.
2284 unsigned StackAlign =
2285 TLI.getTargetMachine().getFrameInfo()->getStackAlignment();
2286 if (Align <= StackAlign) {
2287 Align = 0;
2288 // Add SA-1 to the size.
2289 AllocSize = DAG.getNode(ISD::ADD, AllocSize.getValueType(), AllocSize,
2290 getIntPtrConstant(StackAlign-1));
2291 // Mask out the low bits for alignment purposes.
2292 AllocSize = DAG.getNode(ISD::AND, AllocSize.getValueType(), AllocSize,
2293 getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2294 }
2295
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002296 SDOperand Ops[] = { getRoot(), AllocSize, getIntPtrConstant(Align) };
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002297 const MVT::ValueType *VTs = DAG.getNodeValueTypes(AllocSize.getValueType(),
2298 MVT::Other);
2299 SDOperand DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, VTs, 2, Ops, 3);
Chris Lattner0da331f2007-02-04 01:31:47 +00002300 setValue(&I, DSA);
2301 DAG.setRoot(DSA.getValue(1));
Chris Lattner1c08c712005-01-07 07:47:53 +00002302
2303 // Inform the Frame Information that we have just allocated a variable-sized
2304 // object.
2305 CurMBB->getParent()->getFrameInfo()->CreateVariableSizedObject();
2306}
2307
Chris Lattner1c08c712005-01-07 07:47:53 +00002308void SelectionDAGLowering::visitLoad(LoadInst &I) {
2309 SDOperand Ptr = getValue(I.getOperand(0));
Misha Brukmanedf128a2005-04-21 22:36:52 +00002310
Chris Lattnerd3948112005-01-17 22:19:26 +00002311 SDOperand Root;
2312 if (I.isVolatile())
2313 Root = getRoot();
2314 else {
2315 // Do not serialize non-volatile loads against each other.
2316 Root = DAG.getRoot();
2317 }
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002318
Evan Cheng466685d2006-10-09 20:57:25 +00002319 setValue(&I, getLoadFrom(I.getType(), Ptr, I.getOperand(0),
Christopher Lamb95c218a2007-04-22 23:15:30 +00002320 Root, I.isVolatile(), I.getAlignment()));
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002321}
2322
2323SDOperand SelectionDAGLowering::getLoadFrom(const Type *Ty, SDOperand Ptr,
Evan Cheng466685d2006-10-09 20:57:25 +00002324 const Value *SV, SDOperand Root,
Christopher Lamb95c218a2007-04-22 23:15:30 +00002325 bool isVolatile,
2326 unsigned Alignment) {
Nate Begeman5fbb5d22005-11-19 00:36:38 +00002327 SDOperand L;
Reid Spencer9d6565a2007-02-15 02:26:10 +00002328 if (const VectorType *PTy = dyn_cast<VectorType>(Ty)) {
Nate Begeman4ef3b812005-11-22 01:29:36 +00002329 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
Evan Cheng466685d2006-10-09 20:57:25 +00002330 L = DAG.getVecLoad(PTy->getNumElements(), PVT, Root, Ptr,
2331 DAG.getSrcValue(SV));
Nate Begeman5fbb5d22005-11-19 00:36:38 +00002332 } else {
Christopher Lamb95c218a2007-04-22 23:15:30 +00002333 L = DAG.getLoad(TLI.getValueType(Ty), Root, Ptr, SV, 0,
2334 isVolatile, Alignment);
Nate Begeman5fbb5d22005-11-19 00:36:38 +00002335 }
Chris Lattnerd3948112005-01-17 22:19:26 +00002336
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002337 if (isVolatile)
Chris Lattnerd3948112005-01-17 22:19:26 +00002338 DAG.setRoot(L.getValue(1));
2339 else
2340 PendingLoads.push_back(L.getValue(1));
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002341
2342 return L;
Chris Lattner1c08c712005-01-07 07:47:53 +00002343}
2344
2345
2346void SelectionDAGLowering::visitStore(StoreInst &I) {
2347 Value *SrcV = I.getOperand(0);
2348 SDOperand Src = getValue(SrcV);
2349 SDOperand Ptr = getValue(I.getOperand(1));
Evan Cheng0b4f80e2006-12-20 01:27:29 +00002350 DAG.setRoot(DAG.getStore(getRoot(), Src, Ptr, I.getOperand(1), 0,
Christopher Lamb95c218a2007-04-22 23:15:30 +00002351 I.isVolatile(), I.getAlignment()));
Chris Lattner1c08c712005-01-07 07:47:53 +00002352}
2353
Chris Lattner0eade312006-03-24 02:22:33 +00002354/// IntrinsicCannotAccessMemory - Return true if the specified intrinsic cannot
2355/// access memory and has no other side effects at all.
2356static bool IntrinsicCannotAccessMemory(unsigned IntrinsicID) {
2357#define GET_NO_MEMORY_INTRINSICS
2358#include "llvm/Intrinsics.gen"
2359#undef GET_NO_MEMORY_INTRINSICS
2360 return false;
2361}
2362
Chris Lattnere58a7802006-04-02 03:41:14 +00002363// IntrinsicOnlyReadsMemory - Return true if the specified intrinsic doesn't
2364// have any side-effects or if it only reads memory.
2365static bool IntrinsicOnlyReadsMemory(unsigned IntrinsicID) {
2366#define GET_SIDE_EFFECT_INFO
2367#include "llvm/Intrinsics.gen"
2368#undef GET_SIDE_EFFECT_INFO
2369 return false;
2370}
2371
Chris Lattner0eade312006-03-24 02:22:33 +00002372/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
2373/// node.
2374void SelectionDAGLowering::visitTargetIntrinsic(CallInst &I,
2375 unsigned Intrinsic) {
Chris Lattner7255a542006-03-24 22:49:42 +00002376 bool HasChain = !IntrinsicCannotAccessMemory(Intrinsic);
Chris Lattnere58a7802006-04-02 03:41:14 +00002377 bool OnlyLoad = HasChain && IntrinsicOnlyReadsMemory(Intrinsic);
Chris Lattner0eade312006-03-24 02:22:33 +00002378
2379 // Build the operand list.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002380 SmallVector<SDOperand, 8> Ops;
Chris Lattnere58a7802006-04-02 03:41:14 +00002381 if (HasChain) { // If this intrinsic has side-effects, chainify it.
2382 if (OnlyLoad) {
2383 // We don't need to serialize loads against other loads.
2384 Ops.push_back(DAG.getRoot());
2385 } else {
2386 Ops.push_back(getRoot());
2387 }
2388 }
Chris Lattner0eade312006-03-24 02:22:33 +00002389
2390 // Add the intrinsic ID as an integer operand.
2391 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
2392
2393 // Add all operands of the call to the operand list.
2394 for (unsigned i = 1, e = I.getNumOperands(); i != e; ++i) {
2395 SDOperand Op = getValue(I.getOperand(i));
2396
Reid Spencerac9dcb92007-02-15 03:39:18 +00002397 // If this is a vector type, force it to the right vector type.
Chris Lattner0eade312006-03-24 02:22:33 +00002398 if (Op.getValueType() == MVT::Vector) {
Reid Spencer9d6565a2007-02-15 02:26:10 +00002399 const VectorType *OpTy = cast<VectorType>(I.getOperand(i)->getType());
Chris Lattner0eade312006-03-24 02:22:33 +00002400 MVT::ValueType EltVT = TLI.getValueType(OpTy->getElementType());
2401
2402 MVT::ValueType VVT = MVT::getVectorType(EltVT, OpTy->getNumElements());
2403 assert(VVT != MVT::Other && "Intrinsic uses a non-legal type?");
2404 Op = DAG.getNode(ISD::VBIT_CONVERT, VVT, Op);
2405 }
2406
2407 assert(TLI.isTypeLegal(Op.getValueType()) &&
2408 "Intrinsic uses a non-legal type?");
2409 Ops.push_back(Op);
2410 }
2411
2412 std::vector<MVT::ValueType> VTs;
2413 if (I.getType() != Type::VoidTy) {
2414 MVT::ValueType VT = TLI.getValueType(I.getType());
2415 if (VT == MVT::Vector) {
Reid Spencer9d6565a2007-02-15 02:26:10 +00002416 const VectorType *DestTy = cast<VectorType>(I.getType());
Chris Lattner0eade312006-03-24 02:22:33 +00002417 MVT::ValueType EltVT = TLI.getValueType(DestTy->getElementType());
2418
2419 VT = MVT::getVectorType(EltVT, DestTy->getNumElements());
2420 assert(VT != MVT::Other && "Intrinsic uses a non-legal type?");
2421 }
2422
2423 assert(TLI.isTypeLegal(VT) && "Intrinsic uses a non-legal type?");
2424 VTs.push_back(VT);
2425 }
2426 if (HasChain)
2427 VTs.push_back(MVT::Other);
2428
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002429 const MVT::ValueType *VTList = DAG.getNodeValueTypes(VTs);
2430
Chris Lattner0eade312006-03-24 02:22:33 +00002431 // Create the node.
Chris Lattner48b61a72006-03-28 00:40:33 +00002432 SDOperand Result;
2433 if (!HasChain)
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002434 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VTList, VTs.size(),
2435 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00002436 else if (I.getType() != Type::VoidTy)
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002437 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, VTList, VTs.size(),
2438 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00002439 else
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002440 Result = DAG.getNode(ISD::INTRINSIC_VOID, VTList, VTs.size(),
2441 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00002442
Chris Lattnere58a7802006-04-02 03:41:14 +00002443 if (HasChain) {
2444 SDOperand Chain = Result.getValue(Result.Val->getNumValues()-1);
2445 if (OnlyLoad)
2446 PendingLoads.push_back(Chain);
2447 else
2448 DAG.setRoot(Chain);
2449 }
Chris Lattner0eade312006-03-24 02:22:33 +00002450 if (I.getType() != Type::VoidTy) {
Reid Spencer9d6565a2007-02-15 02:26:10 +00002451 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Chris Lattner0eade312006-03-24 02:22:33 +00002452 MVT::ValueType EVT = TLI.getValueType(PTy->getElementType());
2453 Result = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, Result,
2454 DAG.getConstant(PTy->getNumElements(), MVT::i32),
2455 DAG.getValueType(EVT));
2456 }
2457 setValue(&I, Result);
2458 }
2459}
2460
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002461/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
2462/// we want to emit this as a call to a named external function, return the name
2463/// otherwise lower it and return null.
2464const char *
2465SelectionDAGLowering::visitIntrinsicCall(CallInst &I, unsigned Intrinsic) {
2466 switch (Intrinsic) {
Chris Lattner0eade312006-03-24 02:22:33 +00002467 default:
2468 // By default, turn this into a target intrinsic node.
2469 visitTargetIntrinsic(I, Intrinsic);
2470 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002471 case Intrinsic::vastart: visitVAStart(I); return 0;
2472 case Intrinsic::vaend: visitVAEnd(I); return 0;
2473 case Intrinsic::vacopy: visitVACopy(I); return 0;
Nate Begemanbcc5f362007-01-29 22:58:52 +00002474 case Intrinsic::returnaddress:
2475 setValue(&I, DAG.getNode(ISD::RETURNADDR, TLI.getPointerTy(),
2476 getValue(I.getOperand(1))));
2477 return 0;
2478 case Intrinsic::frameaddress:
2479 setValue(&I, DAG.getNode(ISD::FRAMEADDR, TLI.getPointerTy(),
2480 getValue(I.getOperand(1))));
2481 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002482 case Intrinsic::setjmp:
Anton Korobeynikovd27a2582006-12-10 23:12:42 +00002483 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002484 break;
2485 case Intrinsic::longjmp:
Anton Korobeynikovd27a2582006-12-10 23:12:42 +00002486 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002487 break;
Chris Lattner03dd4652006-03-03 00:00:25 +00002488 case Intrinsic::memcpy_i32:
2489 case Intrinsic::memcpy_i64:
2490 visitMemIntrinsic(I, ISD::MEMCPY);
2491 return 0;
2492 case Intrinsic::memset_i32:
2493 case Intrinsic::memset_i64:
2494 visitMemIntrinsic(I, ISD::MEMSET);
2495 return 0;
2496 case Intrinsic::memmove_i32:
2497 case Intrinsic::memmove_i64:
2498 visitMemIntrinsic(I, ISD::MEMMOVE);
2499 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002500
Chris Lattner86cb6432005-12-13 17:40:33 +00002501 case Intrinsic::dbg_stoppoint: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002502 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002503 DbgStopPointInst &SPI = cast<DbgStopPointInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002504 if (MMI && SPI.getContext() && MMI->Verify(SPI.getContext())) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002505 SDOperand Ops[5];
Chris Lattner36ce6912005-11-29 06:21:05 +00002506
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002507 Ops[0] = getRoot();
2508 Ops[1] = getValue(SPI.getLineValue());
2509 Ops[2] = getValue(SPI.getColumnValue());
Chris Lattner36ce6912005-11-29 06:21:05 +00002510
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002511 DebugInfoDesc *DD = MMI->getDescFor(SPI.getContext());
Jim Laskeyce72b172006-02-11 01:01:30 +00002512 assert(DD && "Not a debug information descriptor");
Jim Laskey43970fe2006-03-23 18:06:46 +00002513 CompileUnitDesc *CompileUnit = cast<CompileUnitDesc>(DD);
2514
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002515 Ops[3] = DAG.getString(CompileUnit->getFileName());
2516 Ops[4] = DAG.getString(CompileUnit->getDirectory());
Jim Laskeyce72b172006-02-11 01:01:30 +00002517
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002518 DAG.setRoot(DAG.getNode(ISD::LOCATION, MVT::Other, Ops, 5));
Chris Lattner86cb6432005-12-13 17:40:33 +00002519 }
Jim Laskey43970fe2006-03-23 18:06:46 +00002520
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002521 return 0;
Chris Lattner36ce6912005-11-29 06:21:05 +00002522 }
Jim Laskey43970fe2006-03-23 18:06:46 +00002523 case Intrinsic::dbg_region_start: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002524 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002525 DbgRegionStartInst &RSI = cast<DbgRegionStartInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002526 if (MMI && RSI.getContext() && MMI->Verify(RSI.getContext())) {
2527 unsigned LabelID = MMI->RecordRegionStart(RSI.getContext());
Jim Laskey1ee29252007-01-26 14:34:52 +00002528 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002529 DAG.getConstant(LabelID, MVT::i32)));
Jim Laskey43970fe2006-03-23 18:06:46 +00002530 }
2531
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002532 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00002533 }
2534 case Intrinsic::dbg_region_end: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002535 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002536 DbgRegionEndInst &REI = cast<DbgRegionEndInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002537 if (MMI && REI.getContext() && MMI->Verify(REI.getContext())) {
2538 unsigned LabelID = MMI->RecordRegionEnd(REI.getContext());
Jim Laskey1ee29252007-01-26 14:34:52 +00002539 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002540 getRoot(), DAG.getConstant(LabelID, MVT::i32)));
Jim Laskey43970fe2006-03-23 18:06:46 +00002541 }
2542
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002543 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00002544 }
2545 case Intrinsic::dbg_func_start: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002546 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002547 DbgFuncStartInst &FSI = cast<DbgFuncStartInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002548 if (MMI && FSI.getSubprogram() &&
2549 MMI->Verify(FSI.getSubprogram())) {
2550 unsigned LabelID = MMI->RecordRegionStart(FSI.getSubprogram());
Jim Laskey1ee29252007-01-26 14:34:52 +00002551 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002552 getRoot(), DAG.getConstant(LabelID, MVT::i32)));
Jim Laskey43970fe2006-03-23 18:06:46 +00002553 }
2554
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002555 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00002556 }
2557 case Intrinsic::dbg_declare: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002558 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002559 DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002560 if (MMI && DI.getVariable() && MMI->Verify(DI.getVariable())) {
Jim Laskey0892cee2006-03-24 09:50:27 +00002561 SDOperand AddressOp = getValue(DI.getAddress());
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002562 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(AddressOp))
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002563 MMI->RecordVariable(DI.getVariable(), FI->getIndex());
Jim Laskey43970fe2006-03-23 18:06:46 +00002564 }
2565
2566 return 0;
2567 }
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002568
Jim Laskeyb180aa12007-02-21 22:53:45 +00002569 case Intrinsic::eh_exception: {
2570 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
2571
Jim Laskey735b6f82007-02-22 15:38:06 +00002572 if (MMI) {
2573 // Add a label to mark the beginning of the landing pad. Deletion of the
2574 // landing pad can thus be detected via the MachineModuleInfo.
2575 unsigned LabelID = MMI->addLandingPad(CurMBB);
2576 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, DAG.getEntryNode(),
2577 DAG.getConstant(LabelID, MVT::i32)));
2578
2579 // Mark exception register as live in.
2580 unsigned Reg = TLI.getExceptionAddressRegister();
2581 if (Reg) CurMBB->addLiveIn(Reg);
2582
2583 // Insert the EXCEPTIONADDR instruction.
2584 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
2585 SDOperand Ops[1];
2586 Ops[0] = DAG.getRoot();
2587 SDOperand Op = DAG.getNode(ISD::EXCEPTIONADDR, VTs, Ops, 1);
2588 setValue(&I, Op);
2589 DAG.setRoot(Op.getValue(1));
Jim Laskey7a1de982007-02-24 09:45:44 +00002590 } else {
Jim Laskey64ce0ca2007-02-28 18:37:04 +00002591 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
Jim Laskey735b6f82007-02-22 15:38:06 +00002592 }
Jim Laskeyb180aa12007-02-21 22:53:45 +00002593 return 0;
2594 }
2595
Jim Laskey0b4711b2007-03-01 20:24:30 +00002596 case Intrinsic::eh_selector:
2597 case Intrinsic::eh_filter:{
Jim Laskeyb180aa12007-02-21 22:53:45 +00002598 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
2599
Jim Laskey735b6f82007-02-22 15:38:06 +00002600 if (MMI) {
2601 // Inform the MachineModuleInfo of the personality for this landing pad.
Jim Laskeycbfdb7b2007-02-22 16:10:05 +00002602 ConstantExpr *CE = dyn_cast<ConstantExpr>(I.getOperand(2));
2603 assert(CE && CE->getOpcode() == Instruction::BitCast &&
2604 isa<Function>(CE->getOperand(0)) &&
2605 "Personality should be a function");
2606 MMI->addPersonality(CurMBB, cast<Function>(CE->getOperand(0)));
Jim Laskey0b4711b2007-03-01 20:24:30 +00002607 if (Intrinsic == Intrinsic::eh_filter)
2608 MMI->setIsFilterLandingPad(CurMBB);
Jim Laskeyb180aa12007-02-21 22:53:45 +00002609
Jim Laskey735b6f82007-02-22 15:38:06 +00002610 // Gather all the type infos for this landing pad and pass them along to
2611 // MachineModuleInfo.
2612 std::vector<GlobalVariable *> TyInfo;
2613 for (unsigned i = 3, N = I.getNumOperands(); i < N; ++i) {
Jim Laskeycbfdb7b2007-02-22 16:10:05 +00002614 ConstantExpr *CE = dyn_cast<ConstantExpr>(I.getOperand(i));
2615 if (CE && CE->getOpcode() == Instruction::BitCast &&
2616 isa<GlobalVariable>(CE->getOperand(0))) {
2617 TyInfo.push_back(cast<GlobalVariable>(CE->getOperand(0)));
2618 } else {
2619 ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(i));
2620 assert(CI && CI->getZExtValue() == 0 &&
2621 "TypeInfo must be a global variable typeinfo or NULL");
2622 TyInfo.push_back(NULL);
Jim Laskey735b6f82007-02-22 15:38:06 +00002623 }
Jim Laskey735b6f82007-02-22 15:38:06 +00002624 }
2625 MMI->addCatchTypeInfo(CurMBB, TyInfo);
2626
2627 // Mark exception selector register as live in.
2628 unsigned Reg = TLI.getExceptionSelectorRegister();
2629 if (Reg) CurMBB->addLiveIn(Reg);
2630
2631 // Insert the EHSELECTION instruction.
Jim Laskey64ce0ca2007-02-28 18:37:04 +00002632 SDVTList VTs = DAG.getVTList(MVT::i32, MVT::Other);
Jim Laskey735b6f82007-02-22 15:38:06 +00002633 SDOperand Ops[2];
2634 Ops[0] = getValue(I.getOperand(1));
2635 Ops[1] = getRoot();
2636 SDOperand Op = DAG.getNode(ISD::EHSELECTION, VTs, Ops, 2);
2637 setValue(&I, Op);
2638 DAG.setRoot(Op.getValue(1));
Jim Laskey7a1de982007-02-24 09:45:44 +00002639 } else {
Jim Laskey64ce0ca2007-02-28 18:37:04 +00002640 setValue(&I, DAG.getConstant(0, MVT::i32));
Jim Laskey735b6f82007-02-22 15:38:06 +00002641 }
Jim Laskeyb180aa12007-02-21 22:53:45 +00002642
2643 return 0;
2644 }
2645
2646 case Intrinsic::eh_typeid_for: {
Jim Laskeyb180aa12007-02-21 22:53:45 +00002647 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskeyb180aa12007-02-21 22:53:45 +00002648
Jim Laskey735b6f82007-02-22 15:38:06 +00002649 if (MMI) {
2650 // Find the type id for the given typeinfo.
2651 GlobalVariable *GV = NULL;
Jim Laskeycbfdb7b2007-02-22 16:10:05 +00002652 ConstantExpr *CE = dyn_cast<ConstantExpr>(I.getOperand(1));
2653 if (CE && CE->getOpcode() == Instruction::BitCast &&
2654 isa<GlobalVariable>(CE->getOperand(0))) {
2655 GV = cast<GlobalVariable>(CE->getOperand(0));
2656 } else {
2657 ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(1));
2658 assert(CI && CI->getZExtValue() == 0 &&
2659 "TypeInfo must be a global variable typeinfo or NULL");
2660 GV = NULL;
Jim Laskey735b6f82007-02-22 15:38:06 +00002661 }
2662
2663 unsigned TypeID = MMI->getTypeIDFor(GV);
2664 setValue(&I, DAG.getConstant(TypeID, MVT::i32));
Jim Laskey7a1de982007-02-24 09:45:44 +00002665 } else {
2666 setValue(&I, DAG.getConstant(0, MVT::i32));
Jim Laskey735b6f82007-02-22 15:38:06 +00002667 }
Jim Laskeyb180aa12007-02-21 22:53:45 +00002668
2669 return 0;
2670 }
2671
Reid Spencer0b118202006-01-16 21:12:35 +00002672 case Intrinsic::sqrt_f32:
2673 case Intrinsic::sqrt_f64:
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002674 setValue(&I, DAG.getNode(ISD::FSQRT,
2675 getValue(I.getOperand(1)).getValueType(),
2676 getValue(I.getOperand(1))));
2677 return 0;
Chris Lattner6ddf8ed2006-09-09 06:03:30 +00002678 case Intrinsic::powi_f32:
2679 case Intrinsic::powi_f64:
2680 setValue(&I, DAG.getNode(ISD::FPOWI,
2681 getValue(I.getOperand(1)).getValueType(),
2682 getValue(I.getOperand(1)),
2683 getValue(I.getOperand(2))));
2684 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002685 case Intrinsic::pcmarker: {
2686 SDOperand Tmp = getValue(I.getOperand(1));
2687 DAG.setRoot(DAG.getNode(ISD::PCMARKER, MVT::Other, getRoot(), Tmp));
2688 return 0;
2689 }
Andrew Lenharth8b91c772005-11-11 22:48:54 +00002690 case Intrinsic::readcyclecounter: {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002691 SDOperand Op = getRoot();
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002692 SDOperand Tmp = DAG.getNode(ISD::READCYCLECOUNTER,
2693 DAG.getNodeValueTypes(MVT::i64, MVT::Other), 2,
2694 &Op, 1);
Andrew Lenharth8b91c772005-11-11 22:48:54 +00002695 setValue(&I, Tmp);
2696 DAG.setRoot(Tmp.getValue(1));
Andrew Lenharth51b8d542005-11-11 16:47:30 +00002697 return 0;
Andrew Lenharth8b91c772005-11-11 22:48:54 +00002698 }
Chris Lattnerc6eb6d72007-04-10 03:20:39 +00002699 case Intrinsic::part_select: {
Reid Spencer3f108cb2007-04-05 01:20:18 +00002700 // Currently not implemented: just abort
Reid Spencerf75b8742007-04-12 02:48:46 +00002701 assert(0 && "part_select intrinsic not implemented");
2702 abort();
2703 }
2704 case Intrinsic::part_set: {
2705 // Currently not implemented: just abort
2706 assert(0 && "part_set intrinsic not implemented");
Reid Spencer3f108cb2007-04-05 01:20:18 +00002707 abort();
Reid Spenceraddd11d2007-04-04 23:48:25 +00002708 }
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002709 case Intrinsic::bswap:
Nate Begemand88fc032006-01-14 03:14:10 +00002710 setValue(&I, DAG.getNode(ISD::BSWAP,
2711 getValue(I.getOperand(1)).getValueType(),
2712 getValue(I.getOperand(1))));
2713 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002714 case Intrinsic::cttz: {
2715 SDOperand Arg = getValue(I.getOperand(1));
2716 MVT::ValueType Ty = Arg.getValueType();
2717 SDOperand result = DAG.getNode(ISD::CTTZ, Ty, Arg);
2718 if (Ty < MVT::i32)
2719 result = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, result);
2720 else if (Ty > MVT::i32)
2721 result = DAG.getNode(ISD::TRUNCATE, MVT::i32, result);
2722 setValue(&I, result);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002723 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002724 }
2725 case Intrinsic::ctlz: {
2726 SDOperand Arg = getValue(I.getOperand(1));
2727 MVT::ValueType Ty = Arg.getValueType();
2728 SDOperand result = DAG.getNode(ISD::CTLZ, Ty, Arg);
2729 if (Ty < MVT::i32)
2730 result = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, result);
2731 else if (Ty > MVT::i32)
2732 result = DAG.getNode(ISD::TRUNCATE, MVT::i32, result);
2733 setValue(&I, result);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002734 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002735 }
2736 case Intrinsic::ctpop: {
2737 SDOperand Arg = getValue(I.getOperand(1));
2738 MVT::ValueType Ty = Arg.getValueType();
2739 SDOperand result = DAG.getNode(ISD::CTPOP, Ty, Arg);
2740 if (Ty < MVT::i32)
2741 result = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, result);
2742 else if (Ty > MVT::i32)
2743 result = DAG.getNode(ISD::TRUNCATE, MVT::i32, result);
2744 setValue(&I, result);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002745 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002746 }
Chris Lattner140d53c2006-01-13 02:50:02 +00002747 case Intrinsic::stacksave: {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002748 SDOperand Op = getRoot();
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002749 SDOperand Tmp = DAG.getNode(ISD::STACKSAVE,
2750 DAG.getNodeValueTypes(TLI.getPointerTy(), MVT::Other), 2, &Op, 1);
Chris Lattner140d53c2006-01-13 02:50:02 +00002751 setValue(&I, Tmp);
2752 DAG.setRoot(Tmp.getValue(1));
2753 return 0;
2754 }
Chris Lattner39a17dd2006-01-23 05:22:07 +00002755 case Intrinsic::stackrestore: {
2756 SDOperand Tmp = getValue(I.getOperand(1));
2757 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, MVT::Other, getRoot(), Tmp));
Chris Lattner140d53c2006-01-13 02:50:02 +00002758 return 0;
Chris Lattner39a17dd2006-01-23 05:22:07 +00002759 }
Chris Lattnerac22c832005-12-12 22:51:16 +00002760 case Intrinsic::prefetch:
2761 // FIXME: Currently discarding prefetches.
2762 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002763 }
2764}
2765
2766
Jim Laskey1da20a72007-02-23 21:45:01 +00002767void SelectionDAGLowering::LowerCallTo(Instruction &I,
2768 const Type *CalledValueTy,
2769 unsigned CallingConv,
2770 bool IsTailCall,
Jim Laskey735b6f82007-02-22 15:38:06 +00002771 SDOperand Callee, unsigned OpIdx) {
Jim Laskey1da20a72007-02-23 21:45:01 +00002772 const PointerType *PT = cast<PointerType>(CalledValueTy);
Jim Laskey735b6f82007-02-22 15:38:06 +00002773 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Reid Spencer5694b6e2007-04-09 06:17:21 +00002774 const ParamAttrsList *Attrs = FTy->getParamAttrs();
Jim Laskey735b6f82007-02-22 15:38:06 +00002775
2776 TargetLowering::ArgListTy Args;
2777 TargetLowering::ArgListEntry Entry;
2778 Args.reserve(I.getNumOperands());
2779 for (unsigned i = OpIdx, e = I.getNumOperands(); i != e; ++i) {
2780 Value *Arg = I.getOperand(i);
2781 SDOperand ArgNode = getValue(Arg);
2782 Entry.Node = ArgNode; Entry.Ty = Arg->getType();
Reid Spencer18da0722007-04-11 02:44:20 +00002783 Entry.isSExt = Attrs && Attrs->paramHasAttr(i, ParamAttr::SExt);
2784 Entry.isZExt = Attrs && Attrs->paramHasAttr(i, ParamAttr::ZExt);
2785 Entry.isInReg = Attrs && Attrs->paramHasAttr(i, ParamAttr::InReg);
2786 Entry.isSRet = Attrs && Attrs->paramHasAttr(i, ParamAttr::StructRet);
Jim Laskey735b6f82007-02-22 15:38:06 +00002787 Args.push_back(Entry);
2788 }
2789
2790 std::pair<SDOperand,SDOperand> Result =
2791 TLI.LowerCallTo(getRoot(), I.getType(),
Reid Spencer18da0722007-04-11 02:44:20 +00002792 Attrs && Attrs->paramHasAttr(0, ParamAttr::SExt),
Jim Laskey1da20a72007-02-23 21:45:01 +00002793 FTy->isVarArg(), CallingConv, IsTailCall,
Jim Laskey735b6f82007-02-22 15:38:06 +00002794 Callee, Args, DAG);
2795 if (I.getType() != Type::VoidTy)
2796 setValue(&I, Result.first);
2797 DAG.setRoot(Result.second);
2798}
2799
2800
Chris Lattner1c08c712005-01-07 07:47:53 +00002801void SelectionDAGLowering::visitCall(CallInst &I) {
Chris Lattner64e14b12005-01-08 22:48:57 +00002802 const char *RenameFn = 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002803 if (Function *F = I.getCalledFunction()) {
Reid Spencer5cbf9852007-01-30 20:08:39 +00002804 if (F->isDeclaration())
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002805 if (unsigned IID = F->getIntrinsicID()) {
2806 RenameFn = visitIntrinsicCall(I, IID);
2807 if (!RenameFn)
2808 return;
2809 } else { // Not an LLVM intrinsic.
2810 const std::string &Name = F->getName();
Chris Lattnera09f8482006-03-05 05:09:38 +00002811 if (Name[0] == 'c' && (Name == "copysign" || Name == "copysignf")) {
2812 if (I.getNumOperands() == 3 && // Basic sanity checks.
2813 I.getOperand(1)->getType()->isFloatingPoint() &&
2814 I.getType() == I.getOperand(1)->getType() &&
2815 I.getType() == I.getOperand(2)->getType()) {
2816 SDOperand LHS = getValue(I.getOperand(1));
2817 SDOperand RHS = getValue(I.getOperand(2));
2818 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, LHS.getValueType(),
2819 LHS, RHS));
2820 return;
2821 }
2822 } else if (Name[0] == 'f' && (Name == "fabs" || Name == "fabsf")) {
Chris Lattnerc0f18152005-04-02 05:26:53 +00002823 if (I.getNumOperands() == 2 && // Basic sanity checks.
2824 I.getOperand(1)->getType()->isFloatingPoint() &&
2825 I.getType() == I.getOperand(1)->getType()) {
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002826 SDOperand Tmp = getValue(I.getOperand(1));
Chris Lattnerc0f18152005-04-02 05:26:53 +00002827 setValue(&I, DAG.getNode(ISD::FABS, Tmp.getValueType(), Tmp));
2828 return;
2829 }
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002830 } else if (Name[0] == 's' && (Name == "sin" || Name == "sinf")) {
Chris Lattnerf76e7dc2005-04-30 04:43:14 +00002831 if (I.getNumOperands() == 2 && // Basic sanity checks.
2832 I.getOperand(1)->getType()->isFloatingPoint() &&
Chris Lattner06a248c92006-02-14 05:39:35 +00002833 I.getType() == I.getOperand(1)->getType()) {
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002834 SDOperand Tmp = getValue(I.getOperand(1));
Chris Lattnerf76e7dc2005-04-30 04:43:14 +00002835 setValue(&I, DAG.getNode(ISD::FSIN, Tmp.getValueType(), Tmp));
2836 return;
2837 }
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002838 } else if (Name[0] == 'c' && (Name == "cos" || Name == "cosf")) {
Chris Lattnerf76e7dc2005-04-30 04:43:14 +00002839 if (I.getNumOperands() == 2 && // Basic sanity checks.
2840 I.getOperand(1)->getType()->isFloatingPoint() &&
Chris Lattner06a248c92006-02-14 05:39:35 +00002841 I.getType() == I.getOperand(1)->getType()) {
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002842 SDOperand Tmp = getValue(I.getOperand(1));
Chris Lattnerf76e7dc2005-04-30 04:43:14 +00002843 setValue(&I, DAG.getNode(ISD::FCOS, Tmp.getValueType(), Tmp));
2844 return;
2845 }
2846 }
Chris Lattner1ca85d52005-05-14 13:56:55 +00002847 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00002848 } else if (isa<InlineAsm>(I.getOperand(0))) {
2849 visitInlineAsm(I);
2850 return;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002851 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00002852
Chris Lattner64e14b12005-01-08 22:48:57 +00002853 SDOperand Callee;
2854 if (!RenameFn)
2855 Callee = getValue(I.getOperand(0));
2856 else
2857 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Jim Laskey735b6f82007-02-22 15:38:06 +00002858
Jim Laskey1da20a72007-02-23 21:45:01 +00002859 LowerCallTo(I, I.getCalledValue()->getType(),
2860 I.getCallingConv(),
2861 I.isTailCall(),
2862 Callee,
2863 1);
Chris Lattner1c08c712005-01-07 07:47:53 +00002864}
2865
Jim Laskey735b6f82007-02-22 15:38:06 +00002866
Chris Lattner864635a2006-02-22 22:37:12 +00002867SDOperand RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
Chris Lattner9f6637d2006-02-23 20:06:57 +00002868 SDOperand &Chain, SDOperand &Flag)const{
Chris Lattner864635a2006-02-22 22:37:12 +00002869 SDOperand Val = DAG.getCopyFromReg(Chain, Regs[0], RegVT, Flag);
2870 Chain = Val.getValue(1);
2871 Flag = Val.getValue(2);
2872
2873 // If the result was expanded, copy from the top part.
2874 if (Regs.size() > 1) {
2875 assert(Regs.size() == 2 &&
2876 "Cannot expand to more than 2 elts yet!");
2877 SDOperand Hi = DAG.getCopyFromReg(Chain, Regs[1], RegVT, Flag);
Evan Cheng693163e2006-10-04 22:23:53 +00002878 Chain = Hi.getValue(1);
2879 Flag = Hi.getValue(2);
Chris Lattner9f6637d2006-02-23 20:06:57 +00002880 if (DAG.getTargetLoweringInfo().isLittleEndian())
2881 return DAG.getNode(ISD::BUILD_PAIR, ValueVT, Val, Hi);
2882 else
2883 return DAG.getNode(ISD::BUILD_PAIR, ValueVT, Hi, Val);
Chris Lattner864635a2006-02-22 22:37:12 +00002884 }
Chris Lattner4e4b5762006-02-01 18:59:47 +00002885
Chris Lattnercf752aa2006-06-08 18:22:48 +00002886 // Otherwise, if the return value was promoted or extended, truncate it to the
Chris Lattner864635a2006-02-22 22:37:12 +00002887 // appropriate type.
2888 if (RegVT == ValueVT)
2889 return Val;
2890
Chris Lattner5df99b32007-03-25 05:00:54 +00002891 if (MVT::isVector(RegVT)) {
2892 assert(ValueVT == MVT::Vector && "Unknown vector conversion!");
2893 return DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, Val,
2894 DAG.getConstant(MVT::getVectorNumElements(RegVT),
2895 MVT::i32),
2896 DAG.getValueType(MVT::getVectorBaseType(RegVT)));
2897 }
2898
Chris Lattnercf752aa2006-06-08 18:22:48 +00002899 if (MVT::isInteger(RegVT)) {
2900 if (ValueVT < RegVT)
2901 return DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
2902 else
2903 return DAG.getNode(ISD::ANY_EXTEND, ValueVT, Val);
Chris Lattnercf752aa2006-06-08 18:22:48 +00002904 }
Chris Lattner5df99b32007-03-25 05:00:54 +00002905
2906 assert(MVT::isFloatingPoint(RegVT) && MVT::isFloatingPoint(ValueVT));
2907 return DAG.getNode(ISD::FP_ROUND, ValueVT, Val);
Chris Lattner864635a2006-02-22 22:37:12 +00002908}
2909
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00002910/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
2911/// specified value into the registers specified by this object. This uses
2912/// Chain/Flag as the input and updates them for the output Chain/Flag.
2913void RegsForValue::getCopyToRegs(SDOperand Val, SelectionDAG &DAG,
Evan Chenga8441262006-06-15 08:11:54 +00002914 SDOperand &Chain, SDOperand &Flag,
2915 MVT::ValueType PtrVT) const {
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00002916 if (Regs.size() == 1) {
2917 // If there is a single register and the types differ, this must be
2918 // a promotion.
2919 if (RegVT != ValueVT) {
Chris Lattner5df99b32007-03-25 05:00:54 +00002920 if (MVT::isVector(RegVT)) {
2921 assert(Val.getValueType() == MVT::Vector &&"Not a vector-vector cast?");
2922 Val = DAG.getNode(ISD::VBIT_CONVERT, RegVT, Val);
Chris Lattner1a6acc22007-04-09 05:31:20 +00002923 } else if (MVT::isInteger(RegVT) && MVT::isInteger(Val.getValueType())) {
Chris Lattner0c48fd42006-06-08 18:27:11 +00002924 if (RegVT < ValueVT)
2925 Val = DAG.getNode(ISD::TRUNCATE, RegVT, Val);
2926 else
2927 Val = DAG.getNode(ISD::ANY_EXTEND, RegVT, Val);
Chris Lattner1a6acc22007-04-09 05:31:20 +00002928 } else if (MVT::isFloatingPoint(RegVT) &&
2929 MVT::isFloatingPoint(Val.getValueType())) {
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00002930 Val = DAG.getNode(ISD::FP_EXTEND, RegVT, Val);
Chris Lattner1a6acc22007-04-09 05:31:20 +00002931 } else if (MVT::getSizeInBits(RegVT) ==
2932 MVT::getSizeInBits(Val.getValueType())) {
2933 Val = DAG.getNode(ISD::BIT_CONVERT, RegVT, Val);
2934 } else {
2935 assert(0 && "Unknown mismatch!");
2936 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00002937 }
2938 Chain = DAG.getCopyToReg(Chain, Regs[0], Val, Flag);
2939 Flag = Chain.getValue(1);
2940 } else {
Chris Lattner9f6637d2006-02-23 20:06:57 +00002941 std::vector<unsigned> R(Regs);
2942 if (!DAG.getTargetLoweringInfo().isLittleEndian())
2943 std::reverse(R.begin(), R.end());
2944
2945 for (unsigned i = 0, e = R.size(); i != e; ++i) {
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00002946 SDOperand Part = DAG.getNode(ISD::EXTRACT_ELEMENT, RegVT, Val,
Evan Chenga8441262006-06-15 08:11:54 +00002947 DAG.getConstant(i, PtrVT));
Chris Lattner9f6637d2006-02-23 20:06:57 +00002948 Chain = DAG.getCopyToReg(Chain, R[i], Part, Flag);
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00002949 Flag = Chain.getValue(1);
2950 }
2951 }
2952}
Chris Lattner864635a2006-02-22 22:37:12 +00002953
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00002954/// AddInlineAsmOperands - Add this value to the specified inlineasm node
2955/// operand list. This adds the code marker and includes the number of
2956/// values added into it.
2957void RegsForValue::AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Chris Lattner9f6637d2006-02-23 20:06:57 +00002958 std::vector<SDOperand> &Ops) const {
Chris Lattner4b993b12007-04-09 00:33:58 +00002959 MVT::ValueType IntPtrTy = DAG.getTargetLoweringInfo().getPointerTy();
2960 Ops.push_back(DAG.getTargetConstant(Code | (Regs.size() << 3), IntPtrTy));
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00002961 for (unsigned i = 0, e = Regs.size(); i != e; ++i)
2962 Ops.push_back(DAG.getRegister(Regs[i], RegVT));
2963}
Chris Lattner864635a2006-02-22 22:37:12 +00002964
2965/// isAllocatableRegister - If the specified register is safe to allocate,
2966/// i.e. it isn't a stack pointer or some other special register, return the
2967/// register class for the register. Otherwise, return null.
2968static const TargetRegisterClass *
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00002969isAllocatableRegister(unsigned Reg, MachineFunction &MF,
2970 const TargetLowering &TLI, const MRegisterInfo *MRI) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00002971 MVT::ValueType FoundVT = MVT::Other;
2972 const TargetRegisterClass *FoundRC = 0;
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00002973 for (MRegisterInfo::regclass_iterator RCI = MRI->regclass_begin(),
2974 E = MRI->regclass_end(); RCI != E; ++RCI) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00002975 MVT::ValueType ThisVT = MVT::Other;
2976
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00002977 const TargetRegisterClass *RC = *RCI;
2978 // If none of the the value types for this register class are valid, we
2979 // can't use it. For example, 64-bit reg classes on 32-bit targets.
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00002980 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
2981 I != E; ++I) {
2982 if (TLI.isTypeLegal(*I)) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00002983 // If we have already found this register in a different register class,
2984 // choose the one with the largest VT specified. For example, on
2985 // PowerPC, we favor f64 register classes over f32.
2986 if (FoundVT == MVT::Other ||
2987 MVT::getSizeInBits(FoundVT) < MVT::getSizeInBits(*I)) {
2988 ThisVT = *I;
2989 break;
2990 }
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00002991 }
2992 }
2993
Chris Lattnerf8814cf2006-04-02 00:24:45 +00002994 if (ThisVT == MVT::Other) continue;
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00002995
Chris Lattner864635a2006-02-22 22:37:12 +00002996 // NOTE: This isn't ideal. In particular, this might allocate the
2997 // frame pointer in functions that need it (due to them not being taken
2998 // out of allocation, because a variable sized allocation hasn't been seen
2999 // yet). This is a slight code pessimization, but should still work.
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003000 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
3001 E = RC->allocation_order_end(MF); I != E; ++I)
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003002 if (*I == Reg) {
3003 // We found a matching register class. Keep looking at others in case
3004 // we find one with larger registers that this physreg is also in.
3005 FoundRC = RC;
3006 FoundVT = ThisVT;
3007 break;
3008 }
Chris Lattner4e4b5762006-02-01 18:59:47 +00003009 }
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003010 return FoundRC;
Chris Lattner864635a2006-02-22 22:37:12 +00003011}
3012
3013RegsForValue SelectionDAGLowering::
3014GetRegistersForValue(const std::string &ConstrCode,
3015 MVT::ValueType VT, bool isOutReg, bool isInReg,
3016 std::set<unsigned> &OutputRegs,
3017 std::set<unsigned> &InputRegs) {
3018 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
3019 TLI.getRegForInlineAsmConstraint(ConstrCode, VT);
3020 std::vector<unsigned> Regs;
3021
3022 unsigned NumRegs = VT != MVT::Other ? TLI.getNumElements(VT) : 1;
3023 MVT::ValueType RegVT;
3024 MVT::ValueType ValueVT = VT;
3025
Chris Lattner2a821602006-11-02 01:41:49 +00003026 // If this is a constraint for a specific physical register, like {r17},
3027 // assign it now.
Chris Lattner864635a2006-02-22 22:37:12 +00003028 if (PhysReg.first) {
3029 if (VT == MVT::Other)
3030 ValueVT = *PhysReg.second->vt_begin();
Chris Lattnercf752aa2006-06-08 18:22:48 +00003031
3032 // Get the actual register value type. This is important, because the user
3033 // may have asked for (e.g.) the AX register in i32 type. We need to
3034 // remember that AX is actually i16 to get the right extension.
3035 RegVT = *PhysReg.second->vt_begin();
Chris Lattner864635a2006-02-22 22:37:12 +00003036
3037 // This is a explicit reference to a physical register.
3038 Regs.push_back(PhysReg.first);
3039
3040 // If this is an expanded reference, add the rest of the regs to Regs.
3041 if (NumRegs != 1) {
Chris Lattner864635a2006-02-22 22:37:12 +00003042 TargetRegisterClass::iterator I = PhysReg.second->begin();
3043 TargetRegisterClass::iterator E = PhysReg.second->end();
3044 for (; *I != PhysReg.first; ++I)
3045 assert(I != E && "Didn't find reg!");
3046
3047 // Already added the first reg.
3048 --NumRegs; ++I;
3049 for (; NumRegs; --NumRegs, ++I) {
3050 assert(I != E && "Ran out of registers to allocate!");
3051 Regs.push_back(*I);
3052 }
3053 }
3054 return RegsForValue(Regs, RegVT, ValueVT);
3055 }
3056
Chris Lattner2a821602006-11-02 01:41:49 +00003057 // Otherwise, if this was a reference to an LLVM register class, create vregs
3058 // for this reference.
3059 std::vector<unsigned> RegClassRegs;
3060 if (PhysReg.second) {
3061 // If this is an early clobber or tied register, our regalloc doesn't know
3062 // how to maintain the constraint. If it isn't, go ahead and create vreg
3063 // and let the regalloc do the right thing.
3064 if (!isOutReg || !isInReg) {
Chris Lattner2a821602006-11-02 01:41:49 +00003065 RegVT = *PhysReg.second->vt_begin();
Chris Lattner3a508c92007-04-12 06:00:20 +00003066
3067 if (VT == MVT::Other)
3068 ValueVT = RegVT;
Chris Lattner2a821602006-11-02 01:41:49 +00003069
3070 // Create the appropriate number of virtual registers.
3071 SSARegMap *RegMap = DAG.getMachineFunction().getSSARegMap();
3072 for (; NumRegs; --NumRegs)
3073 Regs.push_back(RegMap->createVirtualRegister(PhysReg.second));
3074
3075 return RegsForValue(Regs, RegVT, ValueVT);
3076 }
3077
3078 // Otherwise, we can't allocate it. Let the code below figure out how to
3079 // maintain these constraints.
3080 RegClassRegs.assign(PhysReg.second->begin(), PhysReg.second->end());
3081
3082 } else {
3083 // This is a reference to a register class that doesn't directly correspond
3084 // to an LLVM register class. Allocate NumRegs consecutive, available,
3085 // registers from the class.
3086 RegClassRegs = TLI.getRegClassForInlineAsmConstraint(ConstrCode, VT);
3087 }
Chris Lattner864635a2006-02-22 22:37:12 +00003088
3089 const MRegisterInfo *MRI = DAG.getTarget().getRegisterInfo();
3090 MachineFunction &MF = *CurMBB->getParent();
3091 unsigned NumAllocated = 0;
3092 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
3093 unsigned Reg = RegClassRegs[i];
3094 // See if this register is available.
3095 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
3096 (isInReg && InputRegs.count(Reg))) { // Already used.
3097 // Make sure we find consecutive registers.
3098 NumAllocated = 0;
3099 continue;
3100 }
3101
3102 // Check to see if this register is allocatable (i.e. don't give out the
3103 // stack pointer).
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003104 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, MRI);
Chris Lattner864635a2006-02-22 22:37:12 +00003105 if (!RC) {
3106 // Make sure we find consecutive registers.
3107 NumAllocated = 0;
3108 continue;
3109 }
3110
3111 // Okay, this register is good, we can use it.
3112 ++NumAllocated;
3113
Chris Lattnere303ac92007-04-06 17:47:14 +00003114 // If we allocated enough consecutive registers, succeed.
Chris Lattner864635a2006-02-22 22:37:12 +00003115 if (NumAllocated == NumRegs) {
3116 unsigned RegStart = (i-NumAllocated)+1;
3117 unsigned RegEnd = i+1;
3118 // Mark all of the allocated registers used.
3119 for (unsigned i = RegStart; i != RegEnd; ++i) {
3120 unsigned Reg = RegClassRegs[i];
3121 Regs.push_back(Reg);
3122 if (isOutReg) OutputRegs.insert(Reg); // Mark reg used.
3123 if (isInReg) InputRegs.insert(Reg); // Mark reg used.
3124 }
3125
3126 return RegsForValue(Regs, *RC->vt_begin(), VT);
3127 }
3128 }
3129
3130 // Otherwise, we couldn't allocate enough registers for this.
3131 return RegsForValue();
Chris Lattner4e4b5762006-02-01 18:59:47 +00003132}
3133
Chris Lattner367f1092007-01-29 23:45:14 +00003134/// getConstraintGenerality - Return an integer indicating how general CT is.
3135static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
3136 switch (CT) {
3137 default: assert(0 && "Unknown constraint type!");
3138 case TargetLowering::C_Other:
3139 case TargetLowering::C_Unknown:
3140 return 0;
3141 case TargetLowering::C_Register:
3142 return 1;
3143 case TargetLowering::C_RegisterClass:
3144 return 2;
3145 case TargetLowering::C_Memory:
3146 return 3;
3147 }
3148}
3149
3150static std::string GetMostGeneralConstraint(std::vector<std::string> &C,
3151 const TargetLowering &TLI) {
3152 assert(!C.empty() && "Must have at least one constraint");
3153 if (C.size() == 1) return C[0];
3154
3155 std::string *Current = &C[0];
3156 // If we have multiple constraints, try to pick the most general one ahead
3157 // of time. This isn't a wonderful solution, but handles common cases.
Chris Lattner4234f572007-03-25 02:14:49 +00003158 TargetLowering::ConstraintType Flavor = TLI.getConstraintType(Current[0]);
Chris Lattner367f1092007-01-29 23:45:14 +00003159 for (unsigned j = 1, e = C.size(); j != e; ++j) {
Chris Lattner4234f572007-03-25 02:14:49 +00003160 TargetLowering::ConstraintType ThisFlavor = TLI.getConstraintType(C[j]);
Chris Lattner367f1092007-01-29 23:45:14 +00003161 if (getConstraintGenerality(ThisFlavor) >
3162 getConstraintGenerality(Flavor)) {
3163 // This constraint letter is more general than the previous one,
3164 // use it.
3165 Flavor = ThisFlavor;
3166 Current = &C[j];
3167 }
3168 }
3169 return *Current;
3170}
3171
Chris Lattner864635a2006-02-22 22:37:12 +00003172
Chris Lattnerce7518c2006-01-26 22:24:51 +00003173/// visitInlineAsm - Handle a call to an InlineAsm object.
3174///
3175void SelectionDAGLowering::visitInlineAsm(CallInst &I) {
3176 InlineAsm *IA = cast<InlineAsm>(I.getOperand(0));
3177
3178 SDOperand AsmStr = DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
3179 MVT::Other);
3180
Chris Lattner2cc2f662006-02-01 01:28:23 +00003181 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
Chris Lattner1efa40f2006-02-22 00:56:39 +00003182 std::vector<MVT::ValueType> ConstraintVTs;
Chris Lattnerce7518c2006-01-26 22:24:51 +00003183
3184 /// AsmNodeOperands - A list of pairs. The first element is a register, the
3185 /// second is a bitfield where bit #0 is set if it is a use and bit #1 is set
3186 /// if it is a def of that register.
3187 std::vector<SDOperand> AsmNodeOperands;
3188 AsmNodeOperands.push_back(SDOperand()); // reserve space for input chain
3189 AsmNodeOperands.push_back(AsmStr);
3190
3191 SDOperand Chain = getRoot();
3192 SDOperand Flag;
3193
Chris Lattner4e4b5762006-02-01 18:59:47 +00003194 // We fully assign registers here at isel time. This is not optimal, but
3195 // should work. For register classes that correspond to LLVM classes, we
3196 // could let the LLVM RA do its thing, but we currently don't. Do a prepass
3197 // over the constraints, collecting fixed registers that we know we can't use.
3198 std::set<unsigned> OutputRegs, InputRegs;
Chris Lattner1efa40f2006-02-22 00:56:39 +00003199 unsigned OpNum = 1;
Chris Lattner4e4b5762006-02-01 18:59:47 +00003200 for (unsigned i = 0, e = Constraints.size(); i != e; ++i) {
Chris Lattner367f1092007-01-29 23:45:14 +00003201 std::string ConstraintCode =
3202 GetMostGeneralConstraint(Constraints[i].Codes, TLI);
Chris Lattner2223aea2006-02-02 00:25:23 +00003203
Chris Lattner1efa40f2006-02-22 00:56:39 +00003204 MVT::ValueType OpVT;
3205
3206 // Compute the value type for each operand and add it to ConstraintVTs.
3207 switch (Constraints[i].Type) {
3208 case InlineAsm::isOutput:
3209 if (!Constraints[i].isIndirectOutput) {
3210 assert(I.getType() != Type::VoidTy && "Bad inline asm!");
3211 OpVT = TLI.getValueType(I.getType());
3212 } else {
Chris Lattner22873462006-02-27 23:45:39 +00003213 const Type *OpTy = I.getOperand(OpNum)->getType();
Chris Lattner1efa40f2006-02-22 00:56:39 +00003214 OpVT = TLI.getValueType(cast<PointerType>(OpTy)->getElementType());
3215 OpNum++; // Consumes a call operand.
3216 }
3217 break;
3218 case InlineAsm::isInput:
3219 OpVT = TLI.getValueType(I.getOperand(OpNum)->getType());
3220 OpNum++; // Consumes a call operand.
3221 break;
3222 case InlineAsm::isClobber:
3223 OpVT = MVT::Other;
3224 break;
3225 }
3226
3227 ConstraintVTs.push_back(OpVT);
3228
Chris Lattner864635a2006-02-22 22:37:12 +00003229 if (TLI.getRegForInlineAsmConstraint(ConstraintCode, OpVT).first == 0)
3230 continue; // Not assigned a fixed reg.
Chris Lattner1efa40f2006-02-22 00:56:39 +00003231
Chris Lattner864635a2006-02-22 22:37:12 +00003232 // Build a list of regs that this operand uses. This always has a single
3233 // element for promoted/expanded operands.
3234 RegsForValue Regs = GetRegistersForValue(ConstraintCode, OpVT,
3235 false, false,
3236 OutputRegs, InputRegs);
Chris Lattner4e4b5762006-02-01 18:59:47 +00003237
3238 switch (Constraints[i].Type) {
3239 case InlineAsm::isOutput:
3240 // We can't assign any other output to this register.
Chris Lattner864635a2006-02-22 22:37:12 +00003241 OutputRegs.insert(Regs.Regs.begin(), Regs.Regs.end());
Chris Lattner4e4b5762006-02-01 18:59:47 +00003242 // If this is an early-clobber output, it cannot be assigned to the same
3243 // value as the input reg.
Chris Lattner2223aea2006-02-02 00:25:23 +00003244 if (Constraints[i].isEarlyClobber || Constraints[i].hasMatchingInput)
Chris Lattner864635a2006-02-22 22:37:12 +00003245 InputRegs.insert(Regs.Regs.begin(), Regs.Regs.end());
Chris Lattner4e4b5762006-02-01 18:59:47 +00003246 break;
Chris Lattner1efa40f2006-02-22 00:56:39 +00003247 case InlineAsm::isInput:
3248 // We can't assign any other input to this register.
Chris Lattner864635a2006-02-22 22:37:12 +00003249 InputRegs.insert(Regs.Regs.begin(), Regs.Regs.end());
Chris Lattner1efa40f2006-02-22 00:56:39 +00003250 break;
Chris Lattner4e4b5762006-02-01 18:59:47 +00003251 case InlineAsm::isClobber:
3252 // Clobbered regs cannot be used as inputs or outputs.
Chris Lattner864635a2006-02-22 22:37:12 +00003253 InputRegs.insert(Regs.Regs.begin(), Regs.Regs.end());
3254 OutputRegs.insert(Regs.Regs.begin(), Regs.Regs.end());
Chris Lattner4e4b5762006-02-01 18:59:47 +00003255 break;
Chris Lattner4e4b5762006-02-01 18:59:47 +00003256 }
3257 }
Chris Lattner2cc2f662006-02-01 01:28:23 +00003258
Chris Lattner0f0b7d42006-02-21 23:12:12 +00003259 // Loop over all of the inputs, copying the operand values into the
3260 // appropriate registers and processing the output regs.
Chris Lattner864635a2006-02-22 22:37:12 +00003261 RegsForValue RetValRegs;
3262 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Chris Lattner1efa40f2006-02-22 00:56:39 +00003263 OpNum = 1;
Chris Lattner0f0b7d42006-02-21 23:12:12 +00003264
Chris Lattner6656dd12006-01-31 02:03:41 +00003265 for (unsigned i = 0, e = Constraints.size(); i != e; ++i) {
Chris Lattner367f1092007-01-29 23:45:14 +00003266 std::string ConstraintCode =
3267 GetMostGeneralConstraint(Constraints[i].Codes, TLI);
Chris Lattner1efa40f2006-02-22 00:56:39 +00003268
Chris Lattner2cc2f662006-02-01 01:28:23 +00003269 switch (Constraints[i].Type) {
3270 case InlineAsm::isOutput: {
Chris Lattner22873462006-02-27 23:45:39 +00003271 TargetLowering::ConstraintType CTy = TargetLowering::C_RegisterClass;
3272 if (ConstraintCode.size() == 1) // not a physreg name.
Chris Lattner4234f572007-03-25 02:14:49 +00003273 CTy = TLI.getConstraintType(ConstraintCode);
Chris Lattner22873462006-02-27 23:45:39 +00003274
3275 if (CTy == TargetLowering::C_Memory) {
3276 // Memory output.
3277 SDOperand InOperandVal = getValue(I.getOperand(OpNum));
3278
3279 // Check that the operand (the address to store to) isn't a float.
3280 if (!MVT::isInteger(InOperandVal.getValueType()))
3281 assert(0 && "MATCH FAIL!");
3282
3283 if (!Constraints[i].isIndirectOutput)
3284 assert(0 && "MATCH FAIL!");
3285
3286 OpNum++; // Consumes a call operand.
3287
3288 // Extend/truncate to the right pointer type if needed.
3289 MVT::ValueType PtrType = TLI.getPointerTy();
3290 if (InOperandVal.getValueType() < PtrType)
3291 InOperandVal = DAG.getNode(ISD::ZERO_EXTEND, PtrType, InOperandVal);
3292 else if (InOperandVal.getValueType() > PtrType)
3293 InOperandVal = DAG.getNode(ISD::TRUNCATE, PtrType, InOperandVal);
3294
3295 // Add information to the INLINEASM node to know about this output.
3296 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
3297 AsmNodeOperands.push_back(DAG.getConstant(ResOpType, MVT::i32));
3298 AsmNodeOperands.push_back(InOperandVal);
3299 break;
3300 }
3301
3302 // Otherwise, this is a register output.
3303 assert(CTy == TargetLowering::C_RegisterClass && "Unknown op type!");
3304
Chris Lattner864635a2006-02-22 22:37:12 +00003305 // If this is an early-clobber output, or if there is an input
3306 // constraint that matches this, we need to reserve the input register
3307 // so no other inputs allocate to it.
3308 bool UsesInputRegister = false;
3309 if (Constraints[i].isEarlyClobber || Constraints[i].hasMatchingInput)
3310 UsesInputRegister = true;
3311
3312 // Copy the output from the appropriate register. Find a register that
Chris Lattner1efa40f2006-02-22 00:56:39 +00003313 // we can use.
Chris Lattner864635a2006-02-22 22:37:12 +00003314 RegsForValue Regs =
3315 GetRegistersForValue(ConstraintCode, ConstraintVTs[i],
3316 true, UsesInputRegister,
3317 OutputRegs, InputRegs);
Chris Lattnerd03f1582006-10-31 07:33:13 +00003318 if (Regs.Regs.empty()) {
Bill Wendling832171c2006-12-07 20:04:42 +00003319 cerr << "Couldn't allocate output reg for contraint '"
3320 << ConstraintCode << "'!\n";
Chris Lattnerd03f1582006-10-31 07:33:13 +00003321 exit(1);
3322 }
Chris Lattner1efa40f2006-02-22 00:56:39 +00003323
Chris Lattner2cc2f662006-02-01 01:28:23 +00003324 if (!Constraints[i].isIndirectOutput) {
Chris Lattner864635a2006-02-22 22:37:12 +00003325 assert(RetValRegs.Regs.empty() &&
Chris Lattner2cc2f662006-02-01 01:28:23 +00003326 "Cannot have multiple output constraints yet!");
Chris Lattner2cc2f662006-02-01 01:28:23 +00003327 assert(I.getType() != Type::VoidTy && "Bad inline asm!");
Chris Lattner864635a2006-02-22 22:37:12 +00003328 RetValRegs = Regs;
Chris Lattner2cc2f662006-02-01 01:28:23 +00003329 } else {
Chris Lattner22873462006-02-27 23:45:39 +00003330 IndirectStoresToEmit.push_back(std::make_pair(Regs,
3331 I.getOperand(OpNum)));
Chris Lattner2cc2f662006-02-01 01:28:23 +00003332 OpNum++; // Consumes a call operand.
3333 }
Chris Lattner6656dd12006-01-31 02:03:41 +00003334
3335 // Add information to the INLINEASM node to know that this register is
3336 // set.
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003337 Regs.AddInlineAsmOperands(2 /*REGDEF*/, DAG, AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00003338 break;
3339 }
3340 case InlineAsm::isInput: {
Chris Lattner22873462006-02-27 23:45:39 +00003341 SDOperand InOperandVal = getValue(I.getOperand(OpNum));
Chris Lattner4e4b5762006-02-01 18:59:47 +00003342 OpNum++; // Consumes a call operand.
Chris Lattner3d81fee2006-02-04 02:16:44 +00003343
Chris Lattner2223aea2006-02-02 00:25:23 +00003344 if (isdigit(ConstraintCode[0])) { // Matching constraint?
3345 // If this is required to match an output register we have already set,
3346 // just use its register.
3347 unsigned OperandNo = atoi(ConstraintCode.c_str());
Chris Lattner3d81fee2006-02-04 02:16:44 +00003348
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003349 // Scan until we find the definition we already emitted of this operand.
3350 // When we find it, create a RegsForValue operand.
3351 unsigned CurOp = 2; // The first operand.
3352 for (; OperandNo; --OperandNo) {
3353 // Advance to the next operand.
3354 unsigned NumOps =
3355 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
Chris Lattnera15cf702006-07-20 19:02:21 +00003356 assert(((NumOps & 7) == 2 /*REGDEF*/ ||
3357 (NumOps & 7) == 4 /*MEM*/) &&
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003358 "Skipped past definitions?");
3359 CurOp += (NumOps>>3)+1;
3360 }
3361
3362 unsigned NumOps =
3363 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
Chris Lattner527fae12007-02-01 01:21:12 +00003364 if ((NumOps & 7) == 2 /*REGDEF*/) {
3365 // Add NumOps>>3 registers to MatchedRegs.
3366 RegsForValue MatchedRegs;
3367 MatchedRegs.ValueVT = InOperandVal.getValueType();
3368 MatchedRegs.RegVT = AsmNodeOperands[CurOp+1].getValueType();
3369 for (unsigned i = 0, e = NumOps>>3; i != e; ++i) {
3370 unsigned Reg =
3371 cast<RegisterSDNode>(AsmNodeOperands[++CurOp])->getReg();
3372 MatchedRegs.Regs.push_back(Reg);
3373 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003374
Chris Lattner527fae12007-02-01 01:21:12 +00003375 // Use the produced MatchedRegs object to
3376 MatchedRegs.getCopyToRegs(InOperandVal, DAG, Chain, Flag,
3377 TLI.getPointerTy());
3378 MatchedRegs.AddInlineAsmOperands(1 /*REGUSE*/, DAG, AsmNodeOperands);
3379 break;
3380 } else {
3381 assert((NumOps & 7) == 4/*MEM*/ && "Unknown matching constraint!");
3382 assert(0 && "matching constraints for memory operands unimp");
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003383 }
Chris Lattner2223aea2006-02-02 00:25:23 +00003384 }
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003385
3386 TargetLowering::ConstraintType CTy = TargetLowering::C_RegisterClass;
3387 if (ConstraintCode.size() == 1) // not a physreg name.
Chris Lattner4234f572007-03-25 02:14:49 +00003388 CTy = TLI.getConstraintType(ConstraintCode);
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003389
3390 if (CTy == TargetLowering::C_Other) {
Chris Lattner53069fb2006-10-31 19:41:18 +00003391 InOperandVal = TLI.isOperandValidForConstraint(InOperandVal,
3392 ConstraintCode[0], DAG);
3393 if (!InOperandVal.Val) {
Bill Wendling832171c2006-12-07 20:04:42 +00003394 cerr << "Invalid operand for inline asm constraint '"
3395 << ConstraintCode << "'!\n";
Chris Lattner53069fb2006-10-31 19:41:18 +00003396 exit(1);
3397 }
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003398
3399 // Add information to the INLINEASM node to know about this input.
3400 unsigned ResOpType = 3 /*IMM*/ | (1 << 3);
3401 AsmNodeOperands.push_back(DAG.getConstant(ResOpType, MVT::i32));
3402 AsmNodeOperands.push_back(InOperandVal);
3403 break;
3404 } else if (CTy == TargetLowering::C_Memory) {
3405 // Memory input.
3406
Chris Lattner6dfc6802007-03-08 22:29:47 +00003407 // If the operand is a float, spill to a constant pool entry to get its
3408 // address.
3409 if (ConstantFP *Val = dyn_cast<ConstantFP>(I.getOperand(OpNum-1)))
3410 InOperandVal = DAG.getConstantPool(Val, TLI.getPointerTy());
3411
Chris Lattnerb4ddac92007-03-08 07:07:03 +00003412 if (!MVT::isInteger(InOperandVal.getValueType())) {
Chris Lattner6dfc6802007-03-08 22:29:47 +00003413 cerr << "Match failed, cannot handle this yet!\n";
3414 InOperandVal.Val->dump();
Chris Lattnerb4ddac92007-03-08 07:07:03 +00003415 exit(1);
3416 }
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003417
3418 // Extend/truncate to the right pointer type if needed.
3419 MVT::ValueType PtrType = TLI.getPointerTy();
3420 if (InOperandVal.getValueType() < PtrType)
3421 InOperandVal = DAG.getNode(ISD::ZERO_EXTEND, PtrType, InOperandVal);
3422 else if (InOperandVal.getValueType() > PtrType)
3423 InOperandVal = DAG.getNode(ISD::TRUNCATE, PtrType, InOperandVal);
3424
3425 // Add information to the INLINEASM node to know about this input.
3426 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
3427 AsmNodeOperands.push_back(DAG.getConstant(ResOpType, MVT::i32));
3428 AsmNodeOperands.push_back(InOperandVal);
3429 break;
3430 }
3431
3432 assert(CTy == TargetLowering::C_RegisterClass && "Unknown op type!");
3433
3434 // Copy the input into the appropriate registers.
3435 RegsForValue InRegs =
3436 GetRegistersForValue(ConstraintCode, ConstraintVTs[i],
3437 false, true, OutputRegs, InputRegs);
3438 // FIXME: should be match fail.
3439 assert(!InRegs.Regs.empty() && "Couldn't allocate input reg!");
3440
Evan Chenga8441262006-06-15 08:11:54 +00003441 InRegs.getCopyToRegs(InOperandVal, DAG, Chain, Flag, TLI.getPointerTy());
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003442
3443 InRegs.AddInlineAsmOperands(1/*REGUSE*/, DAG, AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00003444 break;
3445 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003446 case InlineAsm::isClobber: {
3447 RegsForValue ClobberedRegs =
3448 GetRegistersForValue(ConstraintCode, MVT::Other, false, false,
3449 OutputRegs, InputRegs);
3450 // Add the clobbered value to the operand list, so that the register
3451 // allocator is aware that the physreg got clobbered.
3452 if (!ClobberedRegs.Regs.empty())
3453 ClobberedRegs.AddInlineAsmOperands(2/*REGDEF*/, DAG, AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00003454 break;
3455 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003456 }
Chris Lattner6656dd12006-01-31 02:03:41 +00003457 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00003458
3459 // Finish up input operands.
3460 AsmNodeOperands[0] = Chain;
3461 if (Flag.Val) AsmNodeOperands.push_back(Flag);
3462
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00003463 Chain = DAG.getNode(ISD::INLINEASM,
3464 DAG.getNodeValueTypes(MVT::Other, MVT::Flag), 2,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003465 &AsmNodeOperands[0], AsmNodeOperands.size());
Chris Lattnerce7518c2006-01-26 22:24:51 +00003466 Flag = Chain.getValue(1);
3467
Chris Lattner6656dd12006-01-31 02:03:41 +00003468 // If this asm returns a register value, copy the result from that register
3469 // and set it as the value of the call.
Chris Lattner3a508c92007-04-12 06:00:20 +00003470 if (!RetValRegs.Regs.empty()) {
3471 SDOperand Val = RetValRegs.getCopyFromRegs(DAG, Chain, Flag);
3472
3473 // If the result of the inline asm is a vector, it may have the wrong
3474 // width/num elts. Make sure to convert it to the right type with
3475 // vbit_convert.
3476 if (Val.getValueType() == MVT::Vector) {
3477 const VectorType *VTy = cast<VectorType>(I.getType());
3478 unsigned DesiredNumElts = VTy->getNumElements();
3479 MVT::ValueType DesiredEltVT = TLI.getValueType(VTy->getElementType());
3480
3481 Val = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, Val,
3482 DAG.getConstant(DesiredNumElts, MVT::i32),
3483 DAG.getValueType(DesiredEltVT));
3484 }
3485
3486 setValue(&I, Val);
3487 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00003488
Chris Lattner6656dd12006-01-31 02:03:41 +00003489 std::vector<std::pair<SDOperand, Value*> > StoresToEmit;
3490
3491 // Process indirect outputs, first output all of the flagged copies out of
3492 // physregs.
3493 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
Chris Lattner864635a2006-02-22 22:37:12 +00003494 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Chris Lattner6656dd12006-01-31 02:03:41 +00003495 Value *Ptr = IndirectStoresToEmit[i].second;
Chris Lattner864635a2006-02-22 22:37:12 +00003496 SDOperand OutVal = OutRegs.getCopyFromRegs(DAG, Chain, Flag);
3497 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
Chris Lattner6656dd12006-01-31 02:03:41 +00003498 }
3499
3500 // Emit the non-flagged stores from the physregs.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003501 SmallVector<SDOperand, 8> OutChains;
Chris Lattner6656dd12006-01-31 02:03:41 +00003502 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i)
Evan Cheng786225a2006-10-05 23:01:46 +00003503 OutChains.push_back(DAG.getStore(Chain, StoresToEmit[i].first,
Chris Lattner6656dd12006-01-31 02:03:41 +00003504 getValue(StoresToEmit[i].second),
Evan Cheng8b2794a2006-10-13 21:14:26 +00003505 StoresToEmit[i].second, 0));
Chris Lattner6656dd12006-01-31 02:03:41 +00003506 if (!OutChains.empty())
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003507 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
3508 &OutChains[0], OutChains.size());
Chris Lattnerce7518c2006-01-26 22:24:51 +00003509 DAG.setRoot(Chain);
3510}
3511
3512
Chris Lattner1c08c712005-01-07 07:47:53 +00003513void SelectionDAGLowering::visitMalloc(MallocInst &I) {
3514 SDOperand Src = getValue(I.getOperand(0));
3515
3516 MVT::ValueType IntPtr = TLI.getPointerTy();
Chris Lattner68cd65e2005-01-22 23:04:37 +00003517
3518 if (IntPtr < Src.getValueType())
3519 Src = DAG.getNode(ISD::TRUNCATE, IntPtr, Src);
3520 else if (IntPtr > Src.getValueType())
3521 Src = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, Src);
Chris Lattner1c08c712005-01-07 07:47:53 +00003522
3523 // Scale the source by the type size.
Owen Andersona69571c2006-05-03 01:29:57 +00003524 uint64_t ElementSize = TD->getTypeSize(I.getType()->getElementType());
Chris Lattner1c08c712005-01-07 07:47:53 +00003525 Src = DAG.getNode(ISD::MUL, Src.getValueType(),
3526 Src, getIntPtrConstant(ElementSize));
3527
Reid Spencer47857812006-12-31 05:55:36 +00003528 TargetLowering::ArgListTy Args;
3529 TargetLowering::ArgListEntry Entry;
3530 Entry.Node = Src;
3531 Entry.Ty = TLI.getTargetData()->getIntPtrType();
Reid Spencer47857812006-12-31 05:55:36 +00003532 Args.push_back(Entry);
Chris Lattnercf5734d2005-01-08 19:26:18 +00003533
3534 std::pair<SDOperand,SDOperand> Result =
Reid Spencer47857812006-12-31 05:55:36 +00003535 TLI.LowerCallTo(getRoot(), I.getType(), false, false, CallingConv::C, true,
Chris Lattnercf5734d2005-01-08 19:26:18 +00003536 DAG.getExternalSymbol("malloc", IntPtr),
3537 Args, DAG);
3538 setValue(&I, Result.first); // Pointers always fit in registers
3539 DAG.setRoot(Result.second);
Chris Lattner1c08c712005-01-07 07:47:53 +00003540}
3541
3542void SelectionDAGLowering::visitFree(FreeInst &I) {
Reid Spencer47857812006-12-31 05:55:36 +00003543 TargetLowering::ArgListTy Args;
3544 TargetLowering::ArgListEntry Entry;
3545 Entry.Node = getValue(I.getOperand(0));
3546 Entry.Ty = TLI.getTargetData()->getIntPtrType();
Reid Spencer47857812006-12-31 05:55:36 +00003547 Args.push_back(Entry);
Chris Lattner1c08c712005-01-07 07:47:53 +00003548 MVT::ValueType IntPtr = TLI.getPointerTy();
Chris Lattnercf5734d2005-01-08 19:26:18 +00003549 std::pair<SDOperand,SDOperand> Result =
Reid Spencer47857812006-12-31 05:55:36 +00003550 TLI.LowerCallTo(getRoot(), Type::VoidTy, false, false, CallingConv::C, true,
Chris Lattnercf5734d2005-01-08 19:26:18 +00003551 DAG.getExternalSymbol("free", IntPtr), Args, DAG);
3552 DAG.setRoot(Result.second);
Chris Lattner1c08c712005-01-07 07:47:53 +00003553}
3554
Chris Lattner025c39b2005-08-26 20:54:47 +00003555// InsertAtEndOfBasicBlock - This method should be implemented by targets that
3556// mark instructions with the 'usesCustomDAGSchedInserter' flag. These
3557// instructions are special in various ways, which require special support to
3558// insert. The specified MachineInstr is created but not inserted into any
3559// basic blocks, and the scheduler passes ownership of it to this method.
3560MachineBasicBlock *TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
3561 MachineBasicBlock *MBB) {
Bill Wendling832171c2006-12-07 20:04:42 +00003562 cerr << "If a target marks an instruction with "
3563 << "'usesCustomDAGSchedInserter', it must implement "
3564 << "TargetLowering::InsertAtEndOfBasicBlock!\n";
Chris Lattner025c39b2005-08-26 20:54:47 +00003565 abort();
3566 return 0;
3567}
3568
Chris Lattner39ae3622005-01-09 00:00:49 +00003569void SelectionDAGLowering::visitVAStart(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00003570 DAG.setRoot(DAG.getNode(ISD::VASTART, MVT::Other, getRoot(),
3571 getValue(I.getOperand(1)),
3572 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner39ae3622005-01-09 00:00:49 +00003573}
3574
3575void SelectionDAGLowering::visitVAArg(VAArgInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00003576 SDOperand V = DAG.getVAArg(TLI.getValueType(I.getType()), getRoot(),
3577 getValue(I.getOperand(0)),
3578 DAG.getSrcValue(I.getOperand(0)));
3579 setValue(&I, V);
3580 DAG.setRoot(V.getValue(1));
Chris Lattner1c08c712005-01-07 07:47:53 +00003581}
3582
3583void SelectionDAGLowering::visitVAEnd(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00003584 DAG.setRoot(DAG.getNode(ISD::VAEND, MVT::Other, getRoot(),
3585 getValue(I.getOperand(1)),
3586 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner1c08c712005-01-07 07:47:53 +00003587}
3588
3589void SelectionDAGLowering::visitVACopy(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00003590 DAG.setRoot(DAG.getNode(ISD::VACOPY, MVT::Other, getRoot(),
3591 getValue(I.getOperand(1)),
3592 getValue(I.getOperand(2)),
3593 DAG.getSrcValue(I.getOperand(1)),
3594 DAG.getSrcValue(I.getOperand(2))));
Chris Lattner1c08c712005-01-07 07:47:53 +00003595}
3596
Evan Chengb15974a2006-12-12 07:27:38 +00003597/// ExpandScalarFormalArgs - Recursively expand the formal_argument node, either
3598/// bit_convert it or join a pair of them with a BUILD_PAIR when appropriate.
3599static SDOperand ExpandScalarFormalArgs(MVT::ValueType VT, SDNode *Arg,
3600 unsigned &i, SelectionDAG &DAG,
3601 TargetLowering &TLI) {
3602 if (TLI.getTypeAction(VT) != TargetLowering::Expand)
3603 return SDOperand(Arg, i++);
3604
3605 MVT::ValueType EVT = TLI.getTypeToTransformTo(VT);
3606 unsigned NumVals = MVT::getSizeInBits(VT) / MVT::getSizeInBits(EVT);
3607 if (NumVals == 1) {
3608 return DAG.getNode(ISD::BIT_CONVERT, VT,
3609 ExpandScalarFormalArgs(EVT, Arg, i, DAG, TLI));
3610 } else if (NumVals == 2) {
3611 SDOperand Lo = ExpandScalarFormalArgs(EVT, Arg, i, DAG, TLI);
3612 SDOperand Hi = ExpandScalarFormalArgs(EVT, Arg, i, DAG, TLI);
3613 if (!TLI.isLittleEndian())
3614 std::swap(Lo, Hi);
3615 return DAG.getNode(ISD::BUILD_PAIR, VT, Lo, Hi);
3616 } else {
3617 // Value scalarized into many values. Unimp for now.
3618 assert(0 && "Cannot expand i64 -> i16 yet!");
3619 }
3620 return SDOperand();
3621}
3622
Chris Lattnerfdfded52006-04-12 16:20:43 +00003623/// TargetLowering::LowerArguments - This is the default LowerArguments
3624/// implementation, which just inserts a FORMAL_ARGUMENTS node. FIXME: When all
Chris Lattnerf4ec8172006-05-16 22:53:20 +00003625/// targets are migrated to using FORMAL_ARGUMENTS, this hook should be
3626/// integrated into SDISel.
Chris Lattnerfdfded52006-04-12 16:20:43 +00003627std::vector<SDOperand>
3628TargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) {
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00003629 const FunctionType *FTy = F.getFunctionType();
Reid Spencer5694b6e2007-04-09 06:17:21 +00003630 const ParamAttrsList *Attrs = FTy->getParamAttrs();
Chris Lattnerfdfded52006-04-12 16:20:43 +00003631 // Add CC# and isVararg as operands to the FORMAL_ARGUMENTS node.
3632 std::vector<SDOperand> Ops;
Chris Lattner8c0c10c2006-05-16 06:45:34 +00003633 Ops.push_back(DAG.getRoot());
Chris Lattnerfdfded52006-04-12 16:20:43 +00003634 Ops.push_back(DAG.getConstant(F.getCallingConv(), getPointerTy()));
3635 Ops.push_back(DAG.getConstant(F.isVarArg(), getPointerTy()));
3636
3637 // Add one result value for each formal argument.
3638 std::vector<MVT::ValueType> RetVals;
Anton Korobeynikov6aa279d2007-01-28 18:01:49 +00003639 unsigned j = 1;
Anton Korobeynikovac2b2cf2007-01-28 16:04:40 +00003640 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end();
3641 I != E; ++I, ++j) {
Chris Lattnerfdfded52006-04-12 16:20:43 +00003642 MVT::ValueType VT = getValueType(I->getType());
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00003643 unsigned Flags = ISD::ParamFlags::NoFlagSet;
Lauro Ramos Venancio7aa47b62007-02-13 13:50:08 +00003644 unsigned OriginalAlignment =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +00003645 getTargetData()->getABITypeAlignment(I->getType());
Lauro Ramos Venancio7aa47b62007-02-13 13:50:08 +00003646
Chris Lattnerddf53e42007-02-26 02:56:58 +00003647 // FIXME: Distinguish between a formal with no [sz]ext attribute from one
3648 // that is zero extended!
Reid Spencer18da0722007-04-11 02:44:20 +00003649 if (Attrs && Attrs->paramHasAttr(j, ParamAttr::ZExt))
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00003650 Flags &= ~(ISD::ParamFlags::SExt);
Reid Spencer18da0722007-04-11 02:44:20 +00003651 if (Attrs && Attrs->paramHasAttr(j, ParamAttr::SExt))
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00003652 Flags |= ISD::ParamFlags::SExt;
Reid Spencer18da0722007-04-11 02:44:20 +00003653 if (Attrs && Attrs->paramHasAttr(j, ParamAttr::InReg))
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00003654 Flags |= ISD::ParamFlags::InReg;
Reid Spencer18da0722007-04-11 02:44:20 +00003655 if (Attrs && Attrs->paramHasAttr(j, ParamAttr::StructRet))
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00003656 Flags |= ISD::ParamFlags::StructReturn;
3657 Flags |= (OriginalAlignment << ISD::ParamFlags::OrigAlignmentOffs);
Chris Lattnerddf53e42007-02-26 02:56:58 +00003658
Chris Lattnerfdfded52006-04-12 16:20:43 +00003659 switch (getTypeAction(VT)) {
3660 default: assert(0 && "Unknown type action!");
3661 case Legal:
3662 RetVals.push_back(VT);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00003663 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Chris Lattnerfdfded52006-04-12 16:20:43 +00003664 break;
3665 case Promote:
3666 RetVals.push_back(getTypeToTransformTo(VT));
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00003667 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Chris Lattnerfdfded52006-04-12 16:20:43 +00003668 break;
3669 case Expand:
3670 if (VT != MVT::Vector) {
3671 // If this is a large integer, it needs to be broken up into small
3672 // integers. Figure out what the destination type is and how many small
3673 // integers it turns into.
Evan Cheng9f877882006-12-13 20:57:08 +00003674 MVT::ValueType NVT = getTypeToExpandTo(VT);
3675 unsigned NumVals = getNumElements(VT);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00003676 for (unsigned i = 0; i != NumVals; ++i) {
Chris Lattnerfdfded52006-04-12 16:20:43 +00003677 RetVals.push_back(NVT);
Lauro Ramos Venanciocf8270a2007-02-13 18:10:13 +00003678 // if it isn't first piece, alignment must be 1
Anton Korobeynikov0db79d82007-03-06 06:10:33 +00003679 if (i > 0)
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00003680 Flags = (Flags & (~ISD::ParamFlags::OrigAlignment)) |
3681 (1 << ISD::ParamFlags::OrigAlignmentOffs);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00003682 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
3683 }
Chris Lattnerfdfded52006-04-12 16:20:43 +00003684 } else {
3685 // Otherwise, this is a vector type. We only support legal vectors
3686 // right now.
Reid Spencer9d6565a2007-02-15 02:26:10 +00003687 unsigned NumElems = cast<VectorType>(I->getType())->getNumElements();
3688 const Type *EltTy = cast<VectorType>(I->getType())->getElementType();
Evan Chengf7179bb2006-04-27 08:29:42 +00003689
Chris Lattnerfdfded52006-04-12 16:20:43 +00003690 // Figure out if there is a Packed type corresponding to this Vector
Reid Spencerac9dcb92007-02-15 03:39:18 +00003691 // type. If so, convert to the vector type.
Chris Lattnerfdfded52006-04-12 16:20:43 +00003692 MVT::ValueType TVT = MVT::getVectorType(getValueType(EltTy), NumElems);
3693 if (TVT != MVT::Other && isTypeLegal(TVT)) {
3694 RetVals.push_back(TVT);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00003695 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Chris Lattnerfdfded52006-04-12 16:20:43 +00003696 } else {
3697 assert(0 && "Don't support illegal by-val vector arguments yet!");
3698 }
3699 }
3700 break;
3701 }
3702 }
Evan Cheng3b0d2862006-04-25 23:03:35 +00003703
Chris Lattner8c0c10c2006-05-16 06:45:34 +00003704 RetVals.push_back(MVT::Other);
Chris Lattnerfdfded52006-04-12 16:20:43 +00003705
3706 // Create the node.
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00003707 SDNode *Result = DAG.getNode(ISD::FORMAL_ARGUMENTS,
3708 DAG.getNodeValueTypes(RetVals), RetVals.size(),
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003709 &Ops[0], Ops.size()).Val;
Chris Lattner8c0c10c2006-05-16 06:45:34 +00003710
3711 DAG.setRoot(SDOperand(Result, Result->getNumValues()-1));
Chris Lattnerfdfded52006-04-12 16:20:43 +00003712
3713 // Set up the return result vector.
3714 Ops.clear();
3715 unsigned i = 0;
Reid Spencer47857812006-12-31 05:55:36 +00003716 unsigned Idx = 1;
3717 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
3718 ++I, ++Idx) {
Chris Lattnerfdfded52006-04-12 16:20:43 +00003719 MVT::ValueType VT = getValueType(I->getType());
3720
3721 switch (getTypeAction(VT)) {
3722 default: assert(0 && "Unknown type action!");
3723 case Legal:
3724 Ops.push_back(SDOperand(Result, i++));
3725 break;
3726 case Promote: {
3727 SDOperand Op(Result, i++);
3728 if (MVT::isInteger(VT)) {
Reid Spencer18da0722007-04-11 02:44:20 +00003729 if (Attrs && Attrs->paramHasAttr(Idx, ParamAttr::SExt))
Chris Lattnerf8e7a212007-01-04 22:22:37 +00003730 Op = DAG.getNode(ISD::AssertSext, Op.getValueType(), Op,
3731 DAG.getValueType(VT));
Reid Spencer18da0722007-04-11 02:44:20 +00003732 else if (Attrs && Attrs->paramHasAttr(Idx, ParamAttr::ZExt))
Chris Lattnerf8e7a212007-01-04 22:22:37 +00003733 Op = DAG.getNode(ISD::AssertZext, Op.getValueType(), Op,
3734 DAG.getValueType(VT));
Chris Lattnerfdfded52006-04-12 16:20:43 +00003735 Op = DAG.getNode(ISD::TRUNCATE, VT, Op);
3736 } else {
3737 assert(MVT::isFloatingPoint(VT) && "Not int or FP?");
3738 Op = DAG.getNode(ISD::FP_ROUND, VT, Op);
3739 }
3740 Ops.push_back(Op);
3741 break;
3742 }
3743 case Expand:
3744 if (VT != MVT::Vector) {
Evan Chengb15974a2006-12-12 07:27:38 +00003745 // If this is a large integer or a floating point node that needs to be
3746 // expanded, it needs to be reassembled from small integers. Figure out
3747 // what the source elt type is and how many small integers it is.
3748 Ops.push_back(ExpandScalarFormalArgs(VT, Result, i, DAG, *this));
Chris Lattnerfdfded52006-04-12 16:20:43 +00003749 } else {
3750 // Otherwise, this is a vector type. We only support legal vectors
3751 // right now.
Reid Spencer9d6565a2007-02-15 02:26:10 +00003752 const VectorType *PTy = cast<VectorType>(I->getType());
Evan Cheng020c41f2006-04-28 05:25:15 +00003753 unsigned NumElems = PTy->getNumElements();
3754 const Type *EltTy = PTy->getElementType();
Evan Chengf7179bb2006-04-27 08:29:42 +00003755
Chris Lattnerfdfded52006-04-12 16:20:43 +00003756 // Figure out if there is a Packed type corresponding to this Vector
Reid Spencerac9dcb92007-02-15 03:39:18 +00003757 // type. If so, convert to the vector type.
Chris Lattnerfdfded52006-04-12 16:20:43 +00003758 MVT::ValueType TVT = MVT::getVectorType(getValueType(EltTy), NumElems);
Chris Lattnerd202ca42006-05-17 20:49:36 +00003759 if (TVT != MVT::Other && isTypeLegal(TVT)) {
Evan Cheng020c41f2006-04-28 05:25:15 +00003760 SDOperand N = SDOperand(Result, i++);
3761 // Handle copies from generic vectors to registers.
Chris Lattnerd202ca42006-05-17 20:49:36 +00003762 N = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, N,
3763 DAG.getConstant(NumElems, MVT::i32),
3764 DAG.getValueType(getValueType(EltTy)));
3765 Ops.push_back(N);
3766 } else {
Chris Lattnerfdfded52006-04-12 16:20:43 +00003767 assert(0 && "Don't support illegal by-val vector arguments yet!");
Chris Lattnerda098e72006-05-16 23:39:44 +00003768 abort();
Chris Lattnerfdfded52006-04-12 16:20:43 +00003769 }
3770 }
3771 break;
3772 }
3773 }
3774 return Ops;
3775}
3776
Chris Lattnerf4ec8172006-05-16 22:53:20 +00003777
Evan Chengb15974a2006-12-12 07:27:38 +00003778/// ExpandScalarCallArgs - Recursively expand call argument node by
3779/// bit_converting it or extract a pair of elements from the larger node.
3780static void ExpandScalarCallArgs(MVT::ValueType VT, SDOperand Arg,
Lauro Ramos Venancio7aa47b62007-02-13 13:50:08 +00003781 unsigned Flags,
Evan Chengb15974a2006-12-12 07:27:38 +00003782 SmallVector<SDOperand, 32> &Ops,
3783 SelectionDAG &DAG,
Lauro Ramos Venancio7aa47b62007-02-13 13:50:08 +00003784 TargetLowering &TLI,
3785 bool isFirst = true) {
3786
Evan Chengb15974a2006-12-12 07:27:38 +00003787 if (TLI.getTypeAction(VT) != TargetLowering::Expand) {
Lauro Ramos Venanciocf8270a2007-02-13 18:10:13 +00003788 // if it isn't first piece, alignment must be 1
Lauro Ramos Venancio7aa47b62007-02-13 13:50:08 +00003789 if (!isFirst)
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00003790 Flags = (Flags & (~ISD::ParamFlags::OrigAlignment)) |
3791 (1 << ISD::ParamFlags::OrigAlignmentOffs);
Evan Chengb15974a2006-12-12 07:27:38 +00003792 Ops.push_back(Arg);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00003793 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Evan Chengb15974a2006-12-12 07:27:38 +00003794 return;
3795 }
3796
3797 MVT::ValueType EVT = TLI.getTypeToTransformTo(VT);
3798 unsigned NumVals = MVT::getSizeInBits(VT) / MVT::getSizeInBits(EVT);
3799 if (NumVals == 1) {
3800 Arg = DAG.getNode(ISD::BIT_CONVERT, EVT, Arg);
Lauro Ramos Venancio7aa47b62007-02-13 13:50:08 +00003801 ExpandScalarCallArgs(EVT, Arg, Flags, Ops, DAG, TLI, isFirst);
Evan Chengb15974a2006-12-12 07:27:38 +00003802 } else if (NumVals == 2) {
3803 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, EVT, Arg,
3804 DAG.getConstant(0, TLI.getPointerTy()));
3805 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, EVT, Arg,
3806 DAG.getConstant(1, TLI.getPointerTy()));
3807 if (!TLI.isLittleEndian())
3808 std::swap(Lo, Hi);
Lauro Ramos Venancio7aa47b62007-02-13 13:50:08 +00003809 ExpandScalarCallArgs(EVT, Lo, Flags, Ops, DAG, TLI, isFirst);
3810 ExpandScalarCallArgs(EVT, Hi, Flags, Ops, DAG, TLI, false);
Evan Chengb15974a2006-12-12 07:27:38 +00003811 } else {
3812 // Value scalarized into many values. Unimp for now.
3813 assert(0 && "Cannot expand i64 -> i16 yet!");
3814 }
3815}
3816
Chris Lattnerf4ec8172006-05-16 22:53:20 +00003817/// TargetLowering::LowerCallTo - This is the default LowerCallTo
3818/// implementation, which just inserts an ISD::CALL node, which is later custom
3819/// lowered by the target to something concrete. FIXME: When all targets are
3820/// migrated to using ISD::CALL, this hook should be integrated into SDISel.
3821std::pair<SDOperand, SDOperand>
Reid Spencer47857812006-12-31 05:55:36 +00003822TargetLowering::LowerCallTo(SDOperand Chain, const Type *RetTy,
3823 bool RetTyIsSigned, bool isVarArg,
Chris Lattnerf4ec8172006-05-16 22:53:20 +00003824 unsigned CallingConv, bool isTailCall,
3825 SDOperand Callee,
3826 ArgListTy &Args, SelectionDAG &DAG) {
Chris Lattnerbe384162006-08-16 22:57:46 +00003827 SmallVector<SDOperand, 32> Ops;
Chris Lattnerf4ec8172006-05-16 22:53:20 +00003828 Ops.push_back(Chain); // Op#0 - Chain
3829 Ops.push_back(DAG.getConstant(CallingConv, getPointerTy())); // Op#1 - CC
3830 Ops.push_back(DAG.getConstant(isVarArg, getPointerTy())); // Op#2 - VarArg
3831 Ops.push_back(DAG.getConstant(isTailCall, getPointerTy())); // Op#3 - Tail
3832 Ops.push_back(Callee);
3833
3834 // Handle all of the outgoing arguments.
3835 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Reid Spencer47857812006-12-31 05:55:36 +00003836 MVT::ValueType VT = getValueType(Args[i].Ty);
3837 SDOperand Op = Args[i].Node;
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00003838 unsigned Flags = ISD::ParamFlags::NoFlagSet;
Lauro Ramos Venancio7aa47b62007-02-13 13:50:08 +00003839 unsigned OriginalAlignment =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +00003840 getTargetData()->getABITypeAlignment(Args[i].Ty);
Anton Korobeynikov0db79d82007-03-06 06:10:33 +00003841
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00003842 if (Args[i].isSExt)
3843 Flags |= ISD::ParamFlags::SExt;
3844 if (Args[i].isZExt)
3845 Flags |= ISD::ParamFlags::ZExt;
Anton Korobeynikov0db79d82007-03-06 06:10:33 +00003846 if (Args[i].isInReg)
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00003847 Flags |= ISD::ParamFlags::InReg;
Anton Korobeynikov0db79d82007-03-06 06:10:33 +00003848 if (Args[i].isSRet)
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00003849 Flags |= ISD::ParamFlags::StructReturn;
3850 Flags |= OriginalAlignment << ISD::ParamFlags::OrigAlignmentOffs;
Anton Korobeynikov0db79d82007-03-06 06:10:33 +00003851
Chris Lattnerf4ec8172006-05-16 22:53:20 +00003852 switch (getTypeAction(VT)) {
3853 default: assert(0 && "Unknown type action!");
Lauro Ramos Venancio7aa47b62007-02-13 13:50:08 +00003854 case Legal:
Chris Lattnerf4ec8172006-05-16 22:53:20 +00003855 Ops.push_back(Op);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00003856 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Chris Lattnerf4ec8172006-05-16 22:53:20 +00003857 break;
3858 case Promote:
3859 if (MVT::isInteger(VT)) {
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00003860 unsigned ExtOp;
3861 if (Args[i].isSExt)
3862 ExtOp = ISD::SIGN_EXTEND;
3863 else if (Args[i].isZExt)
3864 ExtOp = ISD::ZERO_EXTEND;
3865 else
3866 ExtOp = ISD::ANY_EXTEND;
Chris Lattnerf4ec8172006-05-16 22:53:20 +00003867 Op = DAG.getNode(ExtOp, getTypeToTransformTo(VT), Op);
3868 } else {
3869 assert(MVT::isFloatingPoint(VT) && "Not int or FP?");
3870 Op = DAG.getNode(ISD::FP_EXTEND, getTypeToTransformTo(VT), Op);
3871 }
3872 Ops.push_back(Op);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00003873 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Chris Lattnerf4ec8172006-05-16 22:53:20 +00003874 break;
3875 case Expand:
3876 if (VT != MVT::Vector) {
3877 // If this is a large integer, it needs to be broken down into small
3878 // integers. Figure out what the source elt type is and how many small
3879 // integers it is.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00003880 ExpandScalarCallArgs(VT, Op, Flags, Ops, DAG, *this);
Chris Lattnerf4ec8172006-05-16 22:53:20 +00003881 } else {
Chris Lattnerda098e72006-05-16 23:39:44 +00003882 // Otherwise, this is a vector type. We only support legal vectors
3883 // right now.
Reid Spencer9d6565a2007-02-15 02:26:10 +00003884 const VectorType *PTy = cast<VectorType>(Args[i].Ty);
Chris Lattnerda098e72006-05-16 23:39:44 +00003885 unsigned NumElems = PTy->getNumElements();
3886 const Type *EltTy = PTy->getElementType();
3887
3888 // Figure out if there is a Packed type corresponding to this Vector
Reid Spencerac9dcb92007-02-15 03:39:18 +00003889 // type. If so, convert to the vector type.
Chris Lattnerda098e72006-05-16 23:39:44 +00003890 MVT::ValueType TVT = MVT::getVectorType(getValueType(EltTy), NumElems);
Chris Lattner1b8daae2006-05-17 20:43:21 +00003891 if (TVT != MVT::Other && isTypeLegal(TVT)) {
Reid Spencerac9dcb92007-02-15 03:39:18 +00003892 // Insert a VBIT_CONVERT of the MVT::Vector type to the vector type.
Chris Lattner1b8daae2006-05-17 20:43:21 +00003893 Op = DAG.getNode(ISD::VBIT_CONVERT, TVT, Op);
3894 Ops.push_back(Op);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00003895 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Chris Lattner1b8daae2006-05-17 20:43:21 +00003896 } else {
Chris Lattnerda098e72006-05-16 23:39:44 +00003897 assert(0 && "Don't support illegal by-val vector call args yet!");
3898 abort();
3899 }
Chris Lattnerf4ec8172006-05-16 22:53:20 +00003900 }
3901 break;
3902 }
3903 }
3904
3905 // Figure out the result value types.
Chris Lattnerbe384162006-08-16 22:57:46 +00003906 SmallVector<MVT::ValueType, 4> RetTys;
Chris Lattnerf4ec8172006-05-16 22:53:20 +00003907
3908 if (RetTy != Type::VoidTy) {
3909 MVT::ValueType VT = getValueType(RetTy);
3910 switch (getTypeAction(VT)) {
3911 default: assert(0 && "Unknown type action!");
3912 case Legal:
3913 RetTys.push_back(VT);
3914 break;
3915 case Promote:
3916 RetTys.push_back(getTypeToTransformTo(VT));
3917 break;
3918 case Expand:
3919 if (VT != MVT::Vector) {
3920 // If this is a large integer, it needs to be reassembled from small
3921 // integers. Figure out what the source elt type is and how many small
3922 // integers it is.
Evan Cheng9f877882006-12-13 20:57:08 +00003923 MVT::ValueType NVT = getTypeToExpandTo(VT);
3924 unsigned NumVals = getNumElements(VT);
Chris Lattnerf4ec8172006-05-16 22:53:20 +00003925 for (unsigned i = 0; i != NumVals; ++i)
3926 RetTys.push_back(NVT);
3927 } else {
Chris Lattnerda098e72006-05-16 23:39:44 +00003928 // Otherwise, this is a vector type. We only support legal vectors
3929 // right now.
Reid Spencer9d6565a2007-02-15 02:26:10 +00003930 const VectorType *PTy = cast<VectorType>(RetTy);
Chris Lattnerda098e72006-05-16 23:39:44 +00003931 unsigned NumElems = PTy->getNumElements();
3932 const Type *EltTy = PTy->getElementType();
3933
3934 // Figure out if there is a Packed type corresponding to this Vector
Reid Spencerac9dcb92007-02-15 03:39:18 +00003935 // type. If so, convert to the vector type.
Chris Lattnerda098e72006-05-16 23:39:44 +00003936 MVT::ValueType TVT = MVT::getVectorType(getValueType(EltTy), NumElems);
3937 if (TVT != MVT::Other && isTypeLegal(TVT)) {
3938 RetTys.push_back(TVT);
3939 } else {
3940 assert(0 && "Don't support illegal by-val vector call results yet!");
3941 abort();
3942 }
Chris Lattnerf4ec8172006-05-16 22:53:20 +00003943 }
3944 }
3945 }
3946
3947 RetTys.push_back(MVT::Other); // Always has a chain.
3948
3949 // Finally, create the CALL node.
Chris Lattnerbe384162006-08-16 22:57:46 +00003950 SDOperand Res = DAG.getNode(ISD::CALL,
3951 DAG.getVTList(&RetTys[0], RetTys.size()),
3952 &Ops[0], Ops.size());
Chris Lattnerf4ec8172006-05-16 22:53:20 +00003953
3954 // This returns a pair of operands. The first element is the
3955 // return value for the function (if RetTy is not VoidTy). The second
3956 // element is the outgoing token chain.
3957 SDOperand ResVal;
3958 if (RetTys.size() != 1) {
3959 MVT::ValueType VT = getValueType(RetTy);
3960 if (RetTys.size() == 2) {
3961 ResVal = Res;
3962
3963 // If this value was promoted, truncate it down.
3964 if (ResVal.getValueType() != VT) {
Chris Lattnerda098e72006-05-16 23:39:44 +00003965 if (VT == MVT::Vector) {
Chris Lattner5df99b32007-03-25 05:00:54 +00003966 // Insert a VBIT_CONVERT to convert from the packed result type to the
Chris Lattnerda098e72006-05-16 23:39:44 +00003967 // MVT::Vector type.
Reid Spencer9d6565a2007-02-15 02:26:10 +00003968 unsigned NumElems = cast<VectorType>(RetTy)->getNumElements();
3969 const Type *EltTy = cast<VectorType>(RetTy)->getElementType();
Chris Lattnerda098e72006-05-16 23:39:44 +00003970
3971 // Figure out if there is a Packed type corresponding to this Vector
Reid Spencerac9dcb92007-02-15 03:39:18 +00003972 // type. If so, convert to the vector type.
Chris Lattnerfea997a2007-02-01 04:55:59 +00003973 MVT::ValueType TVT = MVT::getVectorType(getValueType(EltTy),NumElems);
Chris Lattnerda098e72006-05-16 23:39:44 +00003974 if (TVT != MVT::Other && isTypeLegal(TVT)) {
Chris Lattnerda098e72006-05-16 23:39:44 +00003975 // Insert a VBIT_CONVERT of the FORMAL_ARGUMENTS to a
3976 // "N x PTyElementVT" MVT::Vector type.
3977 ResVal = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, ResVal,
Chris Lattnerd202ca42006-05-17 20:49:36 +00003978 DAG.getConstant(NumElems, MVT::i32),
3979 DAG.getValueType(getValueType(EltTy)));
Chris Lattnerda098e72006-05-16 23:39:44 +00003980 } else {
3981 abort();
3982 }
3983 } else if (MVT::isInteger(VT)) {
Reid Spencer47857812006-12-31 05:55:36 +00003984 unsigned AssertOp = ISD::AssertSext;
3985 if (!RetTyIsSigned)
3986 AssertOp = ISD::AssertZext;
Chris Lattnerf4ec8172006-05-16 22:53:20 +00003987 ResVal = DAG.getNode(AssertOp, ResVal.getValueType(), ResVal,
3988 DAG.getValueType(VT));
3989 ResVal = DAG.getNode(ISD::TRUNCATE, VT, ResVal);
3990 } else {
3991 assert(MVT::isFloatingPoint(VT));
Evan Cheng1a8f1fe2006-12-09 02:42:38 +00003992 if (getTypeAction(VT) == Expand)
3993 ResVal = DAG.getNode(ISD::BIT_CONVERT, VT, ResVal);
3994 else
3995 ResVal = DAG.getNode(ISD::FP_ROUND, VT, ResVal);
Chris Lattnerf4ec8172006-05-16 22:53:20 +00003996 }
3997 }
3998 } else if (RetTys.size() == 3) {
3999 ResVal = DAG.getNode(ISD::BUILD_PAIR, VT,
4000 Res.getValue(0), Res.getValue(1));
4001
4002 } else {
4003 assert(0 && "Case not handled yet!");
4004 }
4005 }
4006
4007 return std::make_pair(ResVal, Res.getValue(Res.Val->getNumValues()-1));
4008}
4009
Chris Lattner50381b62005-05-14 05:50:48 +00004010SDOperand TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner171453a2005-01-16 07:28:41 +00004011 assert(0 && "LowerOperation not implemented for this target!");
4012 abort();
Misha Brukmand3f03e42005-02-17 21:39:27 +00004013 return SDOperand();
Chris Lattner171453a2005-01-16 07:28:41 +00004014}
4015
Nate Begeman0aed7842006-01-28 03:14:31 +00004016SDOperand TargetLowering::CustomPromoteOperation(SDOperand Op,
4017 SelectionDAG &DAG) {
4018 assert(0 && "CustomPromoteOperation not implemented for this target!");
4019 abort();
4020 return SDOperand();
4021}
4022
Evan Cheng74d0aa92006-02-15 21:59:04 +00004023/// getMemsetValue - Vectorized representation of the memset value
Evan Cheng1db92f92006-02-14 08:22:34 +00004024/// operand.
4025static SDOperand getMemsetValue(SDOperand Value, MVT::ValueType VT,
Evan Chenga47876d2006-02-15 22:12:35 +00004026 SelectionDAG &DAG) {
Evan Cheng1db92f92006-02-14 08:22:34 +00004027 MVT::ValueType CurVT = VT;
4028 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Value)) {
4029 uint64_t Val = C->getValue() & 255;
4030 unsigned Shift = 8;
4031 while (CurVT != MVT::i8) {
4032 Val = (Val << Shift) | Val;
4033 Shift <<= 1;
4034 CurVT = (MVT::ValueType)((unsigned)CurVT - 1);
Evan Cheng1db92f92006-02-14 08:22:34 +00004035 }
4036 return DAG.getConstant(Val, VT);
4037 } else {
4038 Value = DAG.getNode(ISD::ZERO_EXTEND, VT, Value);
4039 unsigned Shift = 8;
4040 while (CurVT != MVT::i8) {
4041 Value =
4042 DAG.getNode(ISD::OR, VT,
4043 DAG.getNode(ISD::SHL, VT, Value,
4044 DAG.getConstant(Shift, MVT::i8)), Value);
4045 Shift <<= 1;
4046 CurVT = (MVT::ValueType)((unsigned)CurVT - 1);
Evan Cheng1db92f92006-02-14 08:22:34 +00004047 }
4048
4049 return Value;
4050 }
4051}
4052
Evan Cheng74d0aa92006-02-15 21:59:04 +00004053/// getMemsetStringVal - Similar to getMemsetValue. Except this is only
4054/// used when a memcpy is turned into a memset when the source is a constant
4055/// string ptr.
4056static SDOperand getMemsetStringVal(MVT::ValueType VT,
4057 SelectionDAG &DAG, TargetLowering &TLI,
4058 std::string &Str, unsigned Offset) {
Evan Cheng74d0aa92006-02-15 21:59:04 +00004059 uint64_t Val = 0;
4060 unsigned MSB = getSizeInBits(VT) / 8;
4061 if (TLI.isLittleEndian())
4062 Offset = Offset + MSB - 1;
4063 for (unsigned i = 0; i != MSB; ++i) {
Evan Chenga5a57d62006-11-29 01:38:07 +00004064 Val = (Val << 8) | (unsigned char)Str[Offset];
Evan Cheng74d0aa92006-02-15 21:59:04 +00004065 Offset += TLI.isLittleEndian() ? -1 : 1;
4066 }
4067 return DAG.getConstant(Val, VT);
4068}
4069
Evan Cheng1db92f92006-02-14 08:22:34 +00004070/// getMemBasePlusOffset - Returns base and offset node for the
4071static SDOperand getMemBasePlusOffset(SDOperand Base, unsigned Offset,
4072 SelectionDAG &DAG, TargetLowering &TLI) {
4073 MVT::ValueType VT = Base.getValueType();
4074 return DAG.getNode(ISD::ADD, VT, Base, DAG.getConstant(Offset, VT));
4075}
4076
Evan Chengc4f8eee2006-02-14 20:12:38 +00004077/// MeetsMaxMemopRequirement - Determines if the number of memory ops required
Evan Cheng80e89d72006-02-14 09:11:59 +00004078/// to replace the memset / memcpy is below the threshold. It also returns the
4079/// types of the sequence of memory ops to perform memset / memcpy.
Evan Chengc4f8eee2006-02-14 20:12:38 +00004080static bool MeetsMaxMemopRequirement(std::vector<MVT::ValueType> &MemOps,
4081 unsigned Limit, uint64_t Size,
4082 unsigned Align, TargetLowering &TLI) {
Evan Cheng1db92f92006-02-14 08:22:34 +00004083 MVT::ValueType VT;
4084
4085 if (TLI.allowsUnalignedMemoryAccesses()) {
4086 VT = MVT::i64;
4087 } else {
4088 switch (Align & 7) {
4089 case 0:
4090 VT = MVT::i64;
4091 break;
4092 case 4:
4093 VT = MVT::i32;
4094 break;
4095 case 2:
4096 VT = MVT::i16;
4097 break;
4098 default:
4099 VT = MVT::i8;
4100 break;
4101 }
4102 }
4103
Evan Cheng80e89d72006-02-14 09:11:59 +00004104 MVT::ValueType LVT = MVT::i64;
4105 while (!TLI.isTypeLegal(LVT))
4106 LVT = (MVT::ValueType)((unsigned)LVT - 1);
4107 assert(MVT::isInteger(LVT));
Evan Cheng1db92f92006-02-14 08:22:34 +00004108
Evan Cheng80e89d72006-02-14 09:11:59 +00004109 if (VT > LVT)
4110 VT = LVT;
4111
Evan Chengdea72452006-02-14 23:05:54 +00004112 unsigned NumMemOps = 0;
Evan Cheng1db92f92006-02-14 08:22:34 +00004113 while (Size != 0) {
4114 unsigned VTSize = getSizeInBits(VT) / 8;
4115 while (VTSize > Size) {
4116 VT = (MVT::ValueType)((unsigned)VT - 1);
Evan Cheng1db92f92006-02-14 08:22:34 +00004117 VTSize >>= 1;
4118 }
Evan Cheng80e89d72006-02-14 09:11:59 +00004119 assert(MVT::isInteger(VT));
4120
4121 if (++NumMemOps > Limit)
4122 return false;
Evan Cheng1db92f92006-02-14 08:22:34 +00004123 MemOps.push_back(VT);
4124 Size -= VTSize;
4125 }
Evan Cheng80e89d72006-02-14 09:11:59 +00004126
4127 return true;
Evan Cheng1db92f92006-02-14 08:22:34 +00004128}
4129
Chris Lattner7041ee32005-01-11 05:56:49 +00004130void SelectionDAGLowering::visitMemIntrinsic(CallInst &I, unsigned Op) {
Evan Cheng1db92f92006-02-14 08:22:34 +00004131 SDOperand Op1 = getValue(I.getOperand(1));
4132 SDOperand Op2 = getValue(I.getOperand(2));
4133 SDOperand Op3 = getValue(I.getOperand(3));
4134 SDOperand Op4 = getValue(I.getOperand(4));
4135 unsigned Align = (unsigned)cast<ConstantSDNode>(Op4)->getValue();
4136 if (Align == 0) Align = 1;
4137
4138 if (ConstantSDNode *Size = dyn_cast<ConstantSDNode>(Op3)) {
4139 std::vector<MVT::ValueType> MemOps;
Evan Cheng1db92f92006-02-14 08:22:34 +00004140
4141 // Expand memset / memcpy to a series of load / store ops
4142 // if the size operand falls below a certain threshold.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004143 SmallVector<SDOperand, 8> OutChains;
Evan Cheng1db92f92006-02-14 08:22:34 +00004144 switch (Op) {
Evan Chengac940ab2006-02-14 19:45:56 +00004145 default: break; // Do nothing for now.
Evan Cheng1db92f92006-02-14 08:22:34 +00004146 case ISD::MEMSET: {
Evan Chengc4f8eee2006-02-14 20:12:38 +00004147 if (MeetsMaxMemopRequirement(MemOps, TLI.getMaxStoresPerMemset(),
4148 Size->getValue(), Align, TLI)) {
Evan Cheng80e89d72006-02-14 09:11:59 +00004149 unsigned NumMemOps = MemOps.size();
Evan Cheng1db92f92006-02-14 08:22:34 +00004150 unsigned Offset = 0;
4151 for (unsigned i = 0; i < NumMemOps; i++) {
4152 MVT::ValueType VT = MemOps[i];
4153 unsigned VTSize = getSizeInBits(VT) / 8;
Evan Chenga47876d2006-02-15 22:12:35 +00004154 SDOperand Value = getMemsetValue(Op2, VT, DAG);
Evan Cheng786225a2006-10-05 23:01:46 +00004155 SDOperand Store = DAG.getStore(getRoot(), Value,
Chris Lattner864635a2006-02-22 22:37:12 +00004156 getMemBasePlusOffset(Op1, Offset, DAG, TLI),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004157 I.getOperand(1), Offset);
Evan Chengc080d6f2006-02-15 01:54:51 +00004158 OutChains.push_back(Store);
Evan Cheng1db92f92006-02-14 08:22:34 +00004159 Offset += VTSize;
4160 }
Evan Cheng1db92f92006-02-14 08:22:34 +00004161 }
Evan Chengc080d6f2006-02-15 01:54:51 +00004162 break;
Evan Cheng1db92f92006-02-14 08:22:34 +00004163 }
Evan Chengc080d6f2006-02-15 01:54:51 +00004164 case ISD::MEMCPY: {
4165 if (MeetsMaxMemopRequirement(MemOps, TLI.getMaxStoresPerMemcpy(),
4166 Size->getValue(), Align, TLI)) {
4167 unsigned NumMemOps = MemOps.size();
Evan Chengcffbb512006-02-16 23:11:42 +00004168 unsigned SrcOff = 0, DstOff = 0, SrcDelta = 0;
Evan Cheng74d0aa92006-02-15 21:59:04 +00004169 GlobalAddressSDNode *G = NULL;
4170 std::string Str;
Evan Chengcffbb512006-02-16 23:11:42 +00004171 bool CopyFromStr = false;
Evan Cheng74d0aa92006-02-15 21:59:04 +00004172
4173 if (Op2.getOpcode() == ISD::GlobalAddress)
4174 G = cast<GlobalAddressSDNode>(Op2);
4175 else if (Op2.getOpcode() == ISD::ADD &&
4176 Op2.getOperand(0).getOpcode() == ISD::GlobalAddress &&
4177 Op2.getOperand(1).getOpcode() == ISD::Constant) {
4178 G = cast<GlobalAddressSDNode>(Op2.getOperand(0));
Evan Chengcffbb512006-02-16 23:11:42 +00004179 SrcDelta = cast<ConstantSDNode>(Op2.getOperand(1))->getValue();
Evan Cheng74d0aa92006-02-15 21:59:04 +00004180 }
4181 if (G) {
4182 GlobalVariable *GV = dyn_cast<GlobalVariable>(G->getGlobal());
Evan Chengf3e486e2006-11-29 01:58:12 +00004183 if (GV && GV->isConstant()) {
Evan Cheng09371032006-03-10 23:52:03 +00004184 Str = GV->getStringValue(false);
Evan Chengcffbb512006-02-16 23:11:42 +00004185 if (!Str.empty()) {
4186 CopyFromStr = true;
4187 SrcOff += SrcDelta;
4188 }
4189 }
Evan Cheng74d0aa92006-02-15 21:59:04 +00004190 }
4191
Evan Chengc080d6f2006-02-15 01:54:51 +00004192 for (unsigned i = 0; i < NumMemOps; i++) {
4193 MVT::ValueType VT = MemOps[i];
4194 unsigned VTSize = getSizeInBits(VT) / 8;
Evan Cheng74d0aa92006-02-15 21:59:04 +00004195 SDOperand Value, Chain, Store;
4196
Evan Chengcffbb512006-02-16 23:11:42 +00004197 if (CopyFromStr) {
Evan Cheng74d0aa92006-02-15 21:59:04 +00004198 Value = getMemsetStringVal(VT, DAG, TLI, Str, SrcOff);
4199 Chain = getRoot();
4200 Store =
Evan Cheng786225a2006-10-05 23:01:46 +00004201 DAG.getStore(Chain, Value,
4202 getMemBasePlusOffset(Op1, DstOff, DAG, TLI),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004203 I.getOperand(1), DstOff);
Evan Cheng74d0aa92006-02-15 21:59:04 +00004204 } else {
4205 Value = DAG.getLoad(VT, getRoot(),
4206 getMemBasePlusOffset(Op2, SrcOff, DAG, TLI),
Evan Cheng466685d2006-10-09 20:57:25 +00004207 I.getOperand(2), SrcOff);
Evan Cheng74d0aa92006-02-15 21:59:04 +00004208 Chain = Value.getValue(1);
4209 Store =
Evan Cheng786225a2006-10-05 23:01:46 +00004210 DAG.getStore(Chain, Value,
4211 getMemBasePlusOffset(Op1, DstOff, DAG, TLI),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004212 I.getOperand(1), DstOff);
Evan Cheng74d0aa92006-02-15 21:59:04 +00004213 }
Evan Chengc080d6f2006-02-15 01:54:51 +00004214 OutChains.push_back(Store);
Evan Cheng74d0aa92006-02-15 21:59:04 +00004215 SrcOff += VTSize;
4216 DstOff += VTSize;
Evan Chengc080d6f2006-02-15 01:54:51 +00004217 }
4218 }
4219 break;
4220 }
4221 }
4222
4223 if (!OutChains.empty()) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004224 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other,
4225 &OutChains[0], OutChains.size()));
Evan Chengc080d6f2006-02-15 01:54:51 +00004226 return;
Evan Cheng1db92f92006-02-14 08:22:34 +00004227 }
4228 }
4229
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004230 DAG.setRoot(DAG.getNode(Op, MVT::Other, getRoot(), Op1, Op2, Op3, Op4));
Chris Lattner1c08c712005-01-07 07:47:53 +00004231}
4232
Chris Lattner7041ee32005-01-11 05:56:49 +00004233//===----------------------------------------------------------------------===//
4234// SelectionDAGISel code
4235//===----------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +00004236
4237unsigned SelectionDAGISel::MakeReg(MVT::ValueType VT) {
4238 return RegMap->createVirtualRegister(TLI.getRegClassFor(VT));
4239}
4240
Chris Lattner495a0b52005-08-17 06:37:43 +00004241void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
Jim Laskeyc7c3f112006-10-16 20:52:31 +00004242 AU.addRequired<AliasAnalysis>();
Chris Lattnerc8d288f2007-03-31 04:18:03 +00004243 AU.setPreservesAll();
Chris Lattner495a0b52005-08-17 06:37:43 +00004244}
Chris Lattner1c08c712005-01-07 07:47:53 +00004245
Chris Lattnerc88d8e92005-12-05 07:10:48 +00004246
Chris Lattnerbad7f482006-10-28 19:22:10 +00004247
Chris Lattner1c08c712005-01-07 07:47:53 +00004248bool SelectionDAGISel::runOnFunction(Function &Fn) {
4249 MachineFunction &MF = MachineFunction::construct(&Fn, TLI.getTargetMachine());
4250 RegMap = MF.getSSARegMap();
Bill Wendling832171c2006-12-07 20:04:42 +00004251 DOUT << "\n\n\n=== " << Fn.getName() << "\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004252
4253 FunctionLoweringInfo FuncInfo(TLI, Fn, MF);
4254
4255 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
4256 SelectBasicBlock(I, MF, FuncInfo);
Misha Brukmanedf128a2005-04-21 22:36:52 +00004257
Evan Chengad2070c2007-02-10 02:43:39 +00004258 // Add function live-ins to entry block live-in set.
4259 BasicBlock *EntryBB = &Fn.getEntryBlock();
4260 BB = FuncInfo.MBBMap[EntryBB];
4261 if (!MF.livein_empty())
4262 for (MachineFunction::livein_iterator I = MF.livein_begin(),
4263 E = MF.livein_end(); I != E; ++I)
4264 BB->addLiveIn(I->first);
4265
Chris Lattner1c08c712005-01-07 07:47:53 +00004266 return true;
4267}
4268
Chris Lattner571e4342006-10-27 21:36:01 +00004269SDOperand SelectionDAGLowering::CopyValueToVirtualRegister(Value *V,
4270 unsigned Reg) {
4271 SDOperand Op = getValue(V);
Chris Lattner18c2f132005-01-13 20:50:02 +00004272 assert((Op.getOpcode() != ISD::CopyFromReg ||
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00004273 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
Chris Lattner18c2f132005-01-13 20:50:02 +00004274 "Copy from a reg to the same reg!");
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00004275
4276 // If this type is not legal, we must make sure to not create an invalid
4277 // register use.
4278 MVT::ValueType SrcVT = Op.getValueType();
4279 MVT::ValueType DestVT = TLI.getTypeToTransformTo(SrcVT);
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00004280 if (SrcVT == DestVT) {
Chris Lattner571e4342006-10-27 21:36:01 +00004281 return DAG.getCopyToReg(getRoot(), Reg, Op);
Chris Lattner1c6191f2006-03-21 19:20:37 +00004282 } else if (SrcVT == MVT::Vector) {
Chris Lattner70c2a612006-03-31 02:06:56 +00004283 // Handle copies from generic vectors to registers.
4284 MVT::ValueType PTyElementVT, PTyLegalElementVT;
Reid Spencer9d6565a2007-02-15 02:26:10 +00004285 unsigned NE = TLI.getVectorTypeBreakdown(cast<VectorType>(V->getType()),
Chris Lattner70c2a612006-03-31 02:06:56 +00004286 PTyElementVT, PTyLegalElementVT);
Chris Lattner1c6191f2006-03-21 19:20:37 +00004287
Chris Lattner70c2a612006-03-31 02:06:56 +00004288 // Insert a VBIT_CONVERT of the input vector to a "N x PTyElementVT"
4289 // MVT::Vector type.
4290 Op = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, Op,
4291 DAG.getConstant(NE, MVT::i32),
4292 DAG.getValueType(PTyElementVT));
Chris Lattner1c6191f2006-03-21 19:20:37 +00004293
Chris Lattner70c2a612006-03-31 02:06:56 +00004294 // Loop over all of the elements of the resultant vector,
4295 // VEXTRACT_VECTOR_ELT'ing them, converting them to PTyLegalElementVT, then
4296 // copying them into output registers.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004297 SmallVector<SDOperand, 8> OutChains;
Chris Lattner571e4342006-10-27 21:36:01 +00004298 SDOperand Root = getRoot();
Chris Lattner70c2a612006-03-31 02:06:56 +00004299 for (unsigned i = 0; i != NE; ++i) {
4300 SDOperand Elt = DAG.getNode(ISD::VEXTRACT_VECTOR_ELT, PTyElementVT,
Evan Chenga8441262006-06-15 08:11:54 +00004301 Op, DAG.getConstant(i, TLI.getPointerTy()));
Chris Lattner70c2a612006-03-31 02:06:56 +00004302 if (PTyElementVT == PTyLegalElementVT) {
4303 // Elements are legal.
4304 OutChains.push_back(DAG.getCopyToReg(Root, Reg++, Elt));
4305 } else if (PTyLegalElementVT > PTyElementVT) {
4306 // Elements are promoted.
4307 if (MVT::isFloatingPoint(PTyLegalElementVT))
4308 Elt = DAG.getNode(ISD::FP_EXTEND, PTyLegalElementVT, Elt);
4309 else
4310 Elt = DAG.getNode(ISD::ANY_EXTEND, PTyLegalElementVT, Elt);
4311 OutChains.push_back(DAG.getCopyToReg(Root, Reg++, Elt));
4312 } else {
4313 // Elements are expanded.
4314 // The src value is expanded into multiple registers.
4315 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, PTyLegalElementVT,
Evan Chenga8441262006-06-15 08:11:54 +00004316 Elt, DAG.getConstant(0, TLI.getPointerTy()));
Chris Lattner70c2a612006-03-31 02:06:56 +00004317 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, PTyLegalElementVT,
Evan Chenga8441262006-06-15 08:11:54 +00004318 Elt, DAG.getConstant(1, TLI.getPointerTy()));
Chris Lattner70c2a612006-03-31 02:06:56 +00004319 OutChains.push_back(DAG.getCopyToReg(Root, Reg++, Lo));
4320 OutChains.push_back(DAG.getCopyToReg(Root, Reg++, Hi));
4321 }
Chris Lattner1c6191f2006-03-21 19:20:37 +00004322 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004323 return DAG.getNode(ISD::TokenFactor, MVT::Other,
4324 &OutChains[0], OutChains.size());
Evan Cheng9f877882006-12-13 20:57:08 +00004325 } else if (TLI.getTypeAction(SrcVT) == TargetLowering::Promote) {
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00004326 // The src value is promoted to the register.
Chris Lattnerfae59b92005-08-17 06:06:25 +00004327 if (MVT::isFloatingPoint(SrcVT))
4328 Op = DAG.getNode(ISD::FP_EXTEND, DestVT, Op);
4329 else
Chris Lattnerfab08872005-09-02 00:19:37 +00004330 Op = DAG.getNode(ISD::ANY_EXTEND, DestVT, Op);
Chris Lattner571e4342006-10-27 21:36:01 +00004331 return DAG.getCopyToReg(getRoot(), Reg, Op);
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00004332 } else {
Evan Cheng9f877882006-12-13 20:57:08 +00004333 DestVT = TLI.getTypeToExpandTo(SrcVT);
4334 unsigned NumVals = TLI.getNumElements(SrcVT);
4335 if (NumVals == 1)
4336 return DAG.getCopyToReg(getRoot(), Reg,
4337 DAG.getNode(ISD::BIT_CONVERT, DestVT, Op));
4338 assert(NumVals == 2 && "1 to 4 (and more) expansion not implemented!");
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00004339 // The src value is expanded into multiple registers.
4340 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DestVT,
Evan Chenga8441262006-06-15 08:11:54 +00004341 Op, DAG.getConstant(0, TLI.getPointerTy()));
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00004342 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, DestVT,
Evan Chenga8441262006-06-15 08:11:54 +00004343 Op, DAG.getConstant(1, TLI.getPointerTy()));
Chris Lattner571e4342006-10-27 21:36:01 +00004344 Op = DAG.getCopyToReg(getRoot(), Reg, Lo);
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00004345 return DAG.getCopyToReg(Op, Reg+1, Hi);
4346 }
Chris Lattner1c08c712005-01-07 07:47:53 +00004347}
4348
Chris Lattner068a81e2005-01-17 17:15:02 +00004349void SelectionDAGISel::
Evan Cheng15699fc2007-02-10 01:08:18 +00004350LowerArguments(BasicBlock *LLVMBB, SelectionDAGLowering &SDL,
Chris Lattner068a81e2005-01-17 17:15:02 +00004351 std::vector<SDOperand> &UnorderedChains) {
4352 // If this is the entry block, emit arguments.
Evan Cheng15699fc2007-02-10 01:08:18 +00004353 Function &F = *LLVMBB->getParent();
Chris Lattner0afa8e32005-01-17 17:55:19 +00004354 FunctionLoweringInfo &FuncInfo = SDL.FuncInfo;
Chris Lattnerbf209482005-10-30 19:42:35 +00004355 SDOperand OldRoot = SDL.DAG.getRoot();
4356 std::vector<SDOperand> Args = TLI.LowerArguments(F, SDL.DAG);
Chris Lattner068a81e2005-01-17 17:15:02 +00004357
Chris Lattnerbf209482005-10-30 19:42:35 +00004358 unsigned a = 0;
4359 for (Function::arg_iterator AI = F.arg_begin(), E = F.arg_end();
4360 AI != E; ++AI, ++a)
4361 if (!AI->use_empty()) {
4362 SDL.setValue(AI, Args[a]);
Evan Chengf7179bb2006-04-27 08:29:42 +00004363
Chris Lattnerbf209482005-10-30 19:42:35 +00004364 // If this argument is live outside of the entry block, insert a copy from
4365 // whereever we got it to the vreg that other BB's will reference it as.
Chris Lattner251db182007-02-25 18:40:32 +00004366 DenseMap<const Value*, unsigned>::iterator VMI=FuncInfo.ValueMap.find(AI);
4367 if (VMI != FuncInfo.ValueMap.end()) {
4368 SDOperand Copy = SDL.CopyValueToVirtualRegister(AI, VMI->second);
Chris Lattnerbf209482005-10-30 19:42:35 +00004369 UnorderedChains.push_back(Copy);
4370 }
Chris Lattner0afa8e32005-01-17 17:55:19 +00004371 }
Chris Lattnerbf209482005-10-30 19:42:35 +00004372
Chris Lattnerbf209482005-10-30 19:42:35 +00004373 // Finally, if the target has anything special to do, allow it to do so.
Chris Lattner96645412006-05-16 06:10:58 +00004374 // FIXME: this should insert code into the DAG!
Chris Lattnerbf209482005-10-30 19:42:35 +00004375 EmitFunctionEntryCode(F, SDL.DAG.getMachineFunction());
Chris Lattner068a81e2005-01-17 17:15:02 +00004376}
4377
Chris Lattner1c08c712005-01-07 07:47:53 +00004378void SelectionDAGISel::BuildSelectionDAG(SelectionDAG &DAG, BasicBlock *LLVMBB,
4379 std::vector<std::pair<MachineInstr*, unsigned> > &PHINodesToUpdate,
Nate Begemanf15485a2006-03-27 01:32:24 +00004380 FunctionLoweringInfo &FuncInfo) {
Chris Lattner1c08c712005-01-07 07:47:53 +00004381 SelectionDAGLowering SDL(DAG, TLI, FuncInfo);
Chris Lattnerddb870b2005-01-13 17:59:43 +00004382
4383 std::vector<SDOperand> UnorderedChains;
Misha Brukmanedf128a2005-04-21 22:36:52 +00004384
Chris Lattnerbf209482005-10-30 19:42:35 +00004385 // Lower any arguments needed in this block if this is the entry block.
Dan Gohmanecb7a772007-03-22 16:38:57 +00004386 if (LLVMBB == &LLVMBB->getParent()->getEntryBlock())
Chris Lattnerbf209482005-10-30 19:42:35 +00004387 LowerArguments(LLVMBB, SDL, UnorderedChains);
Chris Lattner1c08c712005-01-07 07:47:53 +00004388
4389 BB = FuncInfo.MBBMap[LLVMBB];
4390 SDL.setCurrentBasicBlock(BB);
4391
4392 // Lower all of the non-terminator instructions.
4393 for (BasicBlock::iterator I = LLVMBB->begin(), E = --LLVMBB->end();
4394 I != E; ++I)
4395 SDL.visit(*I);
Jim Laskey183f47f2007-02-25 21:43:59 +00004396
4397 // Lower call part of invoke.
4398 InvokeInst *Invoke = dyn_cast<InvokeInst>(LLVMBB->getTerminator());
4399 if (Invoke) SDL.visitInvoke(*Invoke, false);
Nate Begemanf15485a2006-03-27 01:32:24 +00004400
Chris Lattner1c08c712005-01-07 07:47:53 +00004401 // Ensure that all instructions which are used outside of their defining
4402 // blocks are available as virtual registers.
4403 for (BasicBlock::iterator I = LLVMBB->begin(), E = LLVMBB->end(); I != E;++I)
Chris Lattnerf1fdaca2005-01-11 22:03:46 +00004404 if (!I->use_empty() && !isa<PHINode>(I)) {
Chris Lattner9f24ad72007-02-04 01:35:11 +00004405 DenseMap<const Value*, unsigned>::iterator VMI =FuncInfo.ValueMap.find(I);
Chris Lattner1c08c712005-01-07 07:47:53 +00004406 if (VMI != FuncInfo.ValueMap.end())
Chris Lattnerddb870b2005-01-13 17:59:43 +00004407 UnorderedChains.push_back(
Chris Lattner571e4342006-10-27 21:36:01 +00004408 SDL.CopyValueToVirtualRegister(I, VMI->second));
Chris Lattner1c08c712005-01-07 07:47:53 +00004409 }
4410
4411 // Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
4412 // ensure constants are generated when needed. Remember the virtual registers
4413 // that need to be added to the Machine PHI nodes as input. We cannot just
4414 // directly add them, because expansion might result in multiple MBB's for one
4415 // BB. As such, the start of the BB might correspond to a different MBB than
4416 // the end.
Misha Brukmanedf128a2005-04-21 22:36:52 +00004417 //
Chris Lattner8c494ab2006-10-27 23:50:33 +00004418 TerminatorInst *TI = LLVMBB->getTerminator();
Chris Lattner1c08c712005-01-07 07:47:53 +00004419
4420 // Emit constants only once even if used by multiple PHI nodes.
4421 std::map<Constant*, unsigned> ConstantsOut;
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004422
Chris Lattner8c494ab2006-10-27 23:50:33 +00004423 // Vector bool would be better, but vector<bool> is really slow.
4424 std::vector<unsigned char> SuccsHandled;
4425 if (TI->getNumSuccessors())
4426 SuccsHandled.resize(BB->getParent()->getNumBlockIDs());
4427
Chris Lattner1c08c712005-01-07 07:47:53 +00004428 // Check successor nodes PHI nodes that expect a constant to be available from
4429 // this block.
Chris Lattner1c08c712005-01-07 07:47:53 +00004430 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
4431 BasicBlock *SuccBB = TI->getSuccessor(succ);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004432 if (!isa<PHINode>(SuccBB->begin())) continue;
Chris Lattner8c494ab2006-10-27 23:50:33 +00004433 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004434
Chris Lattner8c494ab2006-10-27 23:50:33 +00004435 // If this terminator has multiple identical successors (common for
4436 // switches), only handle each succ once.
4437 unsigned SuccMBBNo = SuccMBB->getNumber();
4438 if (SuccsHandled[SuccMBBNo]) continue;
4439 SuccsHandled[SuccMBBNo] = true;
4440
4441 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Chris Lattner1c08c712005-01-07 07:47:53 +00004442 PHINode *PN;
4443
4444 // At this point we know that there is a 1-1 correspondence between LLVM PHI
4445 // nodes and Machine PHI nodes, but the incoming operands have not been
4446 // emitted yet.
4447 for (BasicBlock::iterator I = SuccBB->begin();
Chris Lattner8c494ab2006-10-27 23:50:33 +00004448 (PN = dyn_cast<PHINode>(I)); ++I) {
4449 // Ignore dead phi's.
4450 if (PN->use_empty()) continue;
4451
4452 unsigned Reg;
4453 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Chris Lattner3f7927c2006-11-29 01:12:32 +00004454
Chris Lattner8c494ab2006-10-27 23:50:33 +00004455 if (Constant *C = dyn_cast<Constant>(PHIOp)) {
4456 unsigned &RegOut = ConstantsOut[C];
4457 if (RegOut == 0) {
4458 RegOut = FuncInfo.CreateRegForValue(C);
4459 UnorderedChains.push_back(
4460 SDL.CopyValueToVirtualRegister(C, RegOut));
Chris Lattner1c08c712005-01-07 07:47:53 +00004461 }
Chris Lattner8c494ab2006-10-27 23:50:33 +00004462 Reg = RegOut;
4463 } else {
4464 Reg = FuncInfo.ValueMap[PHIOp];
4465 if (Reg == 0) {
4466 assert(isa<AllocaInst>(PHIOp) &&
4467 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
4468 "Didn't codegen value into a register!??");
4469 Reg = FuncInfo.CreateRegForValue(PHIOp);
4470 UnorderedChains.push_back(
4471 SDL.CopyValueToVirtualRegister(PHIOp, Reg));
Chris Lattner7e021512006-03-31 02:12:18 +00004472 }
Chris Lattner1c08c712005-01-07 07:47:53 +00004473 }
Chris Lattner8c494ab2006-10-27 23:50:33 +00004474
4475 // Remember that this register needs to added to the machine PHI node as
4476 // the input for this MBB.
4477 MVT::ValueType VT = TLI.getValueType(PN->getType());
4478 unsigned NumElements;
4479 if (VT != MVT::Vector)
4480 NumElements = TLI.getNumElements(VT);
4481 else {
4482 MVT::ValueType VT1,VT2;
4483 NumElements =
Reid Spencer9d6565a2007-02-15 02:26:10 +00004484 TLI.getVectorTypeBreakdown(cast<VectorType>(PN->getType()),
Chris Lattner8c494ab2006-10-27 23:50:33 +00004485 VT1, VT2);
4486 }
4487 for (unsigned i = 0, e = NumElements; i != e; ++i)
4488 PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
4489 }
Chris Lattner1c08c712005-01-07 07:47:53 +00004490 }
4491 ConstantsOut.clear();
4492
Chris Lattnerddb870b2005-01-13 17:59:43 +00004493 // Turn all of the unordered chains into one factored node.
Chris Lattner5a6c6d92005-01-13 19:53:14 +00004494 if (!UnorderedChains.empty()) {
Chris Lattner7436b572005-11-09 05:03:03 +00004495 SDOperand Root = SDL.getRoot();
4496 if (Root.getOpcode() != ISD::EntryToken) {
4497 unsigned i = 0, e = UnorderedChains.size();
4498 for (; i != e; ++i) {
4499 assert(UnorderedChains[i].Val->getNumOperands() > 1);
4500 if (UnorderedChains[i].Val->getOperand(0) == Root)
4501 break; // Don't add the root if we already indirectly depend on it.
4502 }
4503
4504 if (i == e)
4505 UnorderedChains.push_back(Root);
4506 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004507 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other,
4508 &UnorderedChains[0], UnorderedChains.size()));
Chris Lattnerddb870b2005-01-13 17:59:43 +00004509 }
4510
Chris Lattner1c08c712005-01-07 07:47:53 +00004511 // Lower the terminator after the copies are emitted.
Jim Laskey183f47f2007-02-25 21:43:59 +00004512 if (Invoke) {
4513 // Just the branch part of invoke.
4514 SDL.visitInvoke(*Invoke, true);
4515 } else {
4516 SDL.visit(*LLVMBB->getTerminator());
4517 }
Chris Lattnera651cf62005-01-17 19:43:36 +00004518
Nate Begemanf15485a2006-03-27 01:32:24 +00004519 // Copy over any CaseBlock records that may now exist due to SwitchInst
Nate Begeman37efe672006-04-22 18:53:45 +00004520 // lowering, as well as any jump table information.
Nate Begemanf15485a2006-03-27 01:32:24 +00004521 SwitchCases.clear();
4522 SwitchCases = SDL.SwitchCases;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004523 JTCases.clear();
4524 JTCases = SDL.JTCases;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004525 BitTestCases.clear();
4526 BitTestCases = SDL.BitTestCases;
4527
Chris Lattnera651cf62005-01-17 19:43:36 +00004528 // Make sure the root of the DAG is up-to-date.
4529 DAG.setRoot(SDL.getRoot());
Chris Lattner1c08c712005-01-07 07:47:53 +00004530}
4531
Nate Begemanf15485a2006-03-27 01:32:24 +00004532void SelectionDAGISel::CodeGenAndEmitDAG(SelectionDAG &DAG) {
Jim Laskeyc7c3f112006-10-16 20:52:31 +00004533 // Get alias analysis for load/store combining.
4534 AliasAnalysis &AA = getAnalysis<AliasAnalysis>();
4535
Chris Lattneraf21d552005-10-10 16:47:10 +00004536 // Run the DAG combiner in pre-legalize mode.
Jim Laskeyc7c3f112006-10-16 20:52:31 +00004537 DAG.Combine(false, AA);
Nate Begeman2300f552005-09-07 00:15:36 +00004538
Bill Wendling832171c2006-12-07 20:04:42 +00004539 DOUT << "Lowered selection DAG:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004540 DEBUG(DAG.dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00004541
Chris Lattner1c08c712005-01-07 07:47:53 +00004542 // Second step, hack on the DAG until it only uses operations and types that
4543 // the target supports.
Chris Lattnerac9dc082005-01-23 04:36:26 +00004544 DAG.Legalize();
Nate Begemanf15485a2006-03-27 01:32:24 +00004545
Bill Wendling832171c2006-12-07 20:04:42 +00004546 DOUT << "Legalized selection DAG:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004547 DEBUG(DAG.dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00004548
Chris Lattneraf21d552005-10-10 16:47:10 +00004549 // Run the DAG combiner in post-legalize mode.
Jim Laskeyc7c3f112006-10-16 20:52:31 +00004550 DAG.Combine(true, AA);
Nate Begeman2300f552005-09-07 00:15:36 +00004551
Evan Chenga9c20912006-01-21 02:32:06 +00004552 if (ViewISelDAGs) DAG.viewGraph();
Evan Cheng552c4a82006-04-28 02:09:19 +00004553
Chris Lattnera33ef482005-03-30 01:10:47 +00004554 // Third, instruction select all of the operations to machine code, adding the
4555 // code to the MachineBasicBlock.
Chris Lattner1c08c712005-01-07 07:47:53 +00004556 InstructionSelectBasicBlock(DAG);
Nate Begemanf15485a2006-03-27 01:32:24 +00004557
Bill Wendling832171c2006-12-07 20:04:42 +00004558 DOUT << "Selected machine code:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004559 DEBUG(BB->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00004560}
Chris Lattner1c08c712005-01-07 07:47:53 +00004561
Nate Begemanf15485a2006-03-27 01:32:24 +00004562void SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB, MachineFunction &MF,
4563 FunctionLoweringInfo &FuncInfo) {
4564 std::vector<std::pair<MachineInstr*, unsigned> > PHINodesToUpdate;
4565 {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00004566 SelectionDAG DAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
Nate Begemanf15485a2006-03-27 01:32:24 +00004567 CurDAG = &DAG;
4568
4569 // First step, lower LLVM code to some DAG. This DAG may use operations and
4570 // types that are not supported by the target.
4571 BuildSelectionDAG(DAG, LLVMBB, PHINodesToUpdate, FuncInfo);
4572
4573 // Second step, emit the lowered DAG as machine code.
4574 CodeGenAndEmitDAG(DAG);
4575 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004576
4577 DOUT << "Total amount of phi nodes to update: "
4578 << PHINodesToUpdate.size() << "\n";
4579 DEBUG(for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i)
4580 DOUT << "Node " << i << " : (" << PHINodesToUpdate[i].first
4581 << ", " << PHINodesToUpdate[i].second << ")\n";);
Nate Begemanf15485a2006-03-27 01:32:24 +00004582
Chris Lattnera33ef482005-03-30 01:10:47 +00004583 // Next, now that we know what the last MBB the LLVM BB expanded is, update
Chris Lattner1c08c712005-01-07 07:47:53 +00004584 // PHI nodes in successors.
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004585 if (SwitchCases.empty() && JTCases.empty() && BitTestCases.empty()) {
Nate Begemanf15485a2006-03-27 01:32:24 +00004586 for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i) {
4587 MachineInstr *PHI = PHINodesToUpdate[i].first;
4588 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
4589 "This is not a machine PHI node that we are updating!");
Chris Lattner09e46062006-09-05 02:31:13 +00004590 PHI->addRegOperand(PHINodesToUpdate[i].second, false);
Nate Begemanf15485a2006-03-27 01:32:24 +00004591 PHI->addMachineBasicBlockOperand(BB);
4592 }
4593 return;
Chris Lattner1c08c712005-01-07 07:47:53 +00004594 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004595
4596 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i) {
4597 // Lower header first, if it wasn't already lowered
4598 if (!BitTestCases[i].Emitted) {
4599 SelectionDAG HSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4600 CurDAG = &HSDAG;
4601 SelectionDAGLowering HSDL(HSDAG, TLI, FuncInfo);
4602 // Set the current basic block to the mbb we wish to insert the code into
4603 BB = BitTestCases[i].Parent;
4604 HSDL.setCurrentBasicBlock(BB);
4605 // Emit the code
4606 HSDL.visitBitTestHeader(BitTestCases[i]);
4607 HSDAG.setRoot(HSDL.getRoot());
4608 CodeGenAndEmitDAG(HSDAG);
4609 }
4610
4611 for (unsigned j = 0, ej = BitTestCases[i].Cases.size(); j != ej; ++j) {
4612 SelectionDAG BSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4613 CurDAG = &BSDAG;
4614 SelectionDAGLowering BSDL(BSDAG, TLI, FuncInfo);
4615 // Set the current basic block to the mbb we wish to insert the code into
4616 BB = BitTestCases[i].Cases[j].ThisBB;
4617 BSDL.setCurrentBasicBlock(BB);
4618 // Emit the code
4619 if (j+1 != ej)
4620 BSDL.visitBitTestCase(BitTestCases[i].Cases[j+1].ThisBB,
4621 BitTestCases[i].Reg,
4622 BitTestCases[i].Cases[j]);
4623 else
4624 BSDL.visitBitTestCase(BitTestCases[i].Default,
4625 BitTestCases[i].Reg,
4626 BitTestCases[i].Cases[j]);
4627
4628
4629 BSDAG.setRoot(BSDL.getRoot());
4630 CodeGenAndEmitDAG(BSDAG);
4631 }
4632
4633 // Update PHI Nodes
4634 for (unsigned pi = 0, pe = PHINodesToUpdate.size(); pi != pe; ++pi) {
4635 MachineInstr *PHI = PHINodesToUpdate[pi].first;
4636 MachineBasicBlock *PHIBB = PHI->getParent();
4637 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
4638 "This is not a machine PHI node that we are updating!");
4639 // This is "default" BB. We have two jumps to it. From "header" BB and
4640 // from last "case" BB.
4641 if (PHIBB == BitTestCases[i].Default) {
4642 PHI->addRegOperand(PHINodesToUpdate[pi].second, false);
4643 PHI->addMachineBasicBlockOperand(BitTestCases[i].Parent);
Anton Korobeynikov8085bcf2007-04-13 06:53:51 +00004644 PHI->addRegOperand(PHINodesToUpdate[pi].second, false);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004645 PHI->addMachineBasicBlockOperand(BitTestCases[i].Cases.back().ThisBB);
4646 }
4647 // One of "cases" BB.
4648 for (unsigned j = 0, ej = BitTestCases[i].Cases.size(); j != ej; ++j) {
4649 MachineBasicBlock* cBB = BitTestCases[i].Cases[j].ThisBB;
4650 if (cBB->succ_end() !=
4651 std::find(cBB->succ_begin(),cBB->succ_end(), PHIBB)) {
4652 PHI->addRegOperand(PHINodesToUpdate[pi].second, false);
4653 PHI->addMachineBasicBlockOperand(cBB);
4654 }
4655 }
4656 }
4657 }
4658
Nate Begeman9453eea2006-04-23 06:26:20 +00004659 // If the JumpTable record is filled in, then we need to emit a jump table.
4660 // Updating the PHI nodes is tricky in this case, since we need to determine
4661 // whether the PHI is a successor of the range check MBB or the jump table MBB
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004662 for (unsigned i = 0, e = JTCases.size(); i != e; ++i) {
4663 // Lower header first, if it wasn't already lowered
4664 if (!JTCases[i].first.Emitted) {
4665 SelectionDAG HSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4666 CurDAG = &HSDAG;
4667 SelectionDAGLowering HSDL(HSDAG, TLI, FuncInfo);
4668 // Set the current basic block to the mbb we wish to insert the code into
4669 BB = JTCases[i].first.HeaderBB;
4670 HSDL.setCurrentBasicBlock(BB);
4671 // Emit the code
4672 HSDL.visitJumpTableHeader(JTCases[i].second, JTCases[i].first);
4673 HSDAG.setRoot(HSDL.getRoot());
4674 CodeGenAndEmitDAG(HSDAG);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004675 }
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004676
4677 SelectionDAG JSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4678 CurDAG = &JSDAG;
4679 SelectionDAGLowering JSDL(JSDAG, TLI, FuncInfo);
Nate Begeman37efe672006-04-22 18:53:45 +00004680 // Set the current basic block to the mbb we wish to insert the code into
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004681 BB = JTCases[i].second.MBB;
4682 JSDL.setCurrentBasicBlock(BB);
Nate Begeman37efe672006-04-22 18:53:45 +00004683 // Emit the code
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004684 JSDL.visitJumpTable(JTCases[i].second);
4685 JSDAG.setRoot(JSDL.getRoot());
4686 CodeGenAndEmitDAG(JSDAG);
4687
Nate Begeman37efe672006-04-22 18:53:45 +00004688 // Update PHI Nodes
4689 for (unsigned pi = 0, pe = PHINodesToUpdate.size(); pi != pe; ++pi) {
4690 MachineInstr *PHI = PHINodesToUpdate[pi].first;
4691 MachineBasicBlock *PHIBB = PHI->getParent();
4692 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
4693 "This is not a machine PHI node that we are updating!");
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004694 // "default" BB. We can go there only from header BB.
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004695 if (PHIBB == JTCases[i].second.Default) {
Chris Lattner09e46062006-09-05 02:31:13 +00004696 PHI->addRegOperand(PHINodesToUpdate[pi].second, false);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004697 PHI->addMachineBasicBlockOperand(JTCases[i].first.HeaderBB);
Nate Begemanf4360a42006-05-03 03:48:02 +00004698 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004699 // JT BB. Just iterate over successors here
Nate Begemanf4360a42006-05-03 03:48:02 +00004700 if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) {
Chris Lattner09e46062006-09-05 02:31:13 +00004701 PHI->addRegOperand(PHINodesToUpdate[pi].second, false);
Nate Begemanf4360a42006-05-03 03:48:02 +00004702 PHI->addMachineBasicBlockOperand(BB);
Nate Begeman37efe672006-04-22 18:53:45 +00004703 }
4704 }
Nate Begeman37efe672006-04-22 18:53:45 +00004705 }
4706
Chris Lattnerb2e806e2006-10-22 23:00:53 +00004707 // If the switch block involved a branch to one of the actual successors, we
4708 // need to update PHI nodes in that block.
4709 for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i) {
4710 MachineInstr *PHI = PHINodesToUpdate[i].first;
4711 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
4712 "This is not a machine PHI node that we are updating!");
4713 if (BB->isSuccessor(PHI->getParent())) {
4714 PHI->addRegOperand(PHINodesToUpdate[i].second, false);
4715 PHI->addMachineBasicBlockOperand(BB);
4716 }
4717 }
4718
Nate Begemanf15485a2006-03-27 01:32:24 +00004719 // If we generated any switch lowering information, build and codegen any
4720 // additional DAGs necessary.
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004721 for (unsigned i = 0, e = SwitchCases.size(); i != e; ++i) {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00004722 SelectionDAG SDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
Nate Begemanf15485a2006-03-27 01:32:24 +00004723 CurDAG = &SDAG;
4724 SelectionDAGLowering SDL(SDAG, TLI, FuncInfo);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004725
Nate Begemanf15485a2006-03-27 01:32:24 +00004726 // Set the current basic block to the mbb we wish to insert the code into
4727 BB = SwitchCases[i].ThisBB;
4728 SDL.setCurrentBasicBlock(BB);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004729
Nate Begemanf15485a2006-03-27 01:32:24 +00004730 // Emit the code
4731 SDL.visitSwitchCase(SwitchCases[i]);
4732 SDAG.setRoot(SDL.getRoot());
4733 CodeGenAndEmitDAG(SDAG);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004734
4735 // Handle any PHI nodes in successors of this chunk, as if we were coming
4736 // from the original BB before switch expansion. Note that PHI nodes can
4737 // occur multiple times in PHINodesToUpdate. We have to be very careful to
4738 // handle them the right number of times.
Chris Lattner57ab6592006-10-24 17:57:59 +00004739 while ((BB = SwitchCases[i].TrueBB)) { // Handle LHS and RHS.
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004740 for (MachineBasicBlock::iterator Phi = BB->begin();
4741 Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){
4742 // This value for this PHI node is recorded in PHINodesToUpdate, get it.
4743 for (unsigned pn = 0; ; ++pn) {
4744 assert(pn != PHINodesToUpdate.size() && "Didn't find PHI entry!");
4745 if (PHINodesToUpdate[pn].first == Phi) {
4746 Phi->addRegOperand(PHINodesToUpdate[pn].second, false);
4747 Phi->addMachineBasicBlockOperand(SwitchCases[i].ThisBB);
4748 break;
4749 }
4750 }
Nate Begemanf15485a2006-03-27 01:32:24 +00004751 }
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004752
4753 // Don't process RHS if same block as LHS.
Chris Lattner57ab6592006-10-24 17:57:59 +00004754 if (BB == SwitchCases[i].FalseBB)
4755 SwitchCases[i].FalseBB = 0;
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004756
4757 // If we haven't handled the RHS, do so now. Otherwise, we're done.
Chris Lattner24525952006-10-24 18:07:37 +00004758 SwitchCases[i].TrueBB = SwitchCases[i].FalseBB;
Chris Lattner57ab6592006-10-24 17:57:59 +00004759 SwitchCases[i].FalseBB = 0;
Nate Begemanf15485a2006-03-27 01:32:24 +00004760 }
Chris Lattner57ab6592006-10-24 17:57:59 +00004761 assert(SwitchCases[i].TrueBB == 0 && SwitchCases[i].FalseBB == 0);
Chris Lattnera33ef482005-03-30 01:10:47 +00004762 }
Chris Lattner1c08c712005-01-07 07:47:53 +00004763}
Evan Chenga9c20912006-01-21 02:32:06 +00004764
Jim Laskey13ec7022006-08-01 14:21:23 +00004765
Evan Chenga9c20912006-01-21 02:32:06 +00004766//===----------------------------------------------------------------------===//
4767/// ScheduleAndEmitDAG - Pick a safe ordering and emit instructions for each
4768/// target node in the graph.
4769void SelectionDAGISel::ScheduleAndEmitDAG(SelectionDAG &DAG) {
4770 if (ViewSchedDAGs) DAG.viewGraph();
Evan Cheng4ef10862006-01-23 07:01:07 +00004771
Jim Laskeyeb577ba2006-08-02 12:30:23 +00004772 RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
Jim Laskey13ec7022006-08-01 14:21:23 +00004773
4774 if (!Ctor) {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00004775 Ctor = ISHeuristic;
Jim Laskey9373beb2006-08-01 19:14:14 +00004776 RegisterScheduler::setDefault(Ctor);
Evan Cheng4ef10862006-01-23 07:01:07 +00004777 }
Jim Laskey13ec7022006-08-01 14:21:23 +00004778
Jim Laskey9ff542f2006-08-01 18:29:48 +00004779 ScheduleDAG *SL = Ctor(this, &DAG, BB);
Chris Lattnera3818e62006-01-21 19:12:11 +00004780 BB = SL->Run();
Evan Chengcccf1232006-02-04 06:49:00 +00004781 delete SL;
Evan Chenga9c20912006-01-21 02:32:06 +00004782}
Chris Lattner0e43f2b2006-02-24 02:13:54 +00004783
Chris Lattner03fc53c2006-03-06 00:22:00 +00004784
Jim Laskey9ff542f2006-08-01 18:29:48 +00004785HazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() {
4786 return new HazardRecognizer();
4787}
4788
Chris Lattner75548062006-10-11 03:58:02 +00004789//===----------------------------------------------------------------------===//
4790// Helper functions used by the generated instruction selector.
4791//===----------------------------------------------------------------------===//
4792// Calls to these methods are generated by tblgen.
4793
4794/// CheckAndMask - The isel is trying to match something like (and X, 255). If
4795/// the dag combiner simplified the 255, we still want to match. RHS is the
4796/// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
4797/// specified in the .td file (e.g. 255).
4798bool SelectionDAGISel::CheckAndMask(SDOperand LHS, ConstantSDNode *RHS,
4799 int64_t DesiredMaskS) {
4800 uint64_t ActualMask = RHS->getValue();
4801 uint64_t DesiredMask =DesiredMaskS & MVT::getIntVTBitMask(LHS.getValueType());
4802
4803 // If the actual mask exactly matches, success!
4804 if (ActualMask == DesiredMask)
4805 return true;
4806
4807 // If the actual AND mask is allowing unallowed bits, this doesn't match.
4808 if (ActualMask & ~DesiredMask)
4809 return false;
4810
4811 // Otherwise, the DAG Combiner may have proven that the value coming in is
4812 // either already zero or is not demanded. Check for known zero input bits.
4813 uint64_t NeededMask = DesiredMask & ~ActualMask;
4814 if (getTargetLowering().MaskedValueIsZero(LHS, NeededMask))
4815 return true;
4816
4817 // TODO: check to see if missing bits are just not demanded.
4818
4819 // Otherwise, this pattern doesn't match.
4820 return false;
4821}
4822
4823/// CheckOrMask - The isel is trying to match something like (or X, 255). If
4824/// the dag combiner simplified the 255, we still want to match. RHS is the
4825/// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
4826/// specified in the .td file (e.g. 255).
4827bool SelectionDAGISel::CheckOrMask(SDOperand LHS, ConstantSDNode *RHS,
4828 int64_t DesiredMaskS) {
4829 uint64_t ActualMask = RHS->getValue();
4830 uint64_t DesiredMask =DesiredMaskS & MVT::getIntVTBitMask(LHS.getValueType());
4831
4832 // If the actual mask exactly matches, success!
4833 if (ActualMask == DesiredMask)
4834 return true;
4835
4836 // If the actual AND mask is allowing unallowed bits, this doesn't match.
4837 if (ActualMask & ~DesiredMask)
4838 return false;
4839
4840 // Otherwise, the DAG Combiner may have proven that the value coming in is
4841 // either already zero or is not demanded. Check for known zero input bits.
4842 uint64_t NeededMask = DesiredMask & ~ActualMask;
4843
4844 uint64_t KnownZero, KnownOne;
4845 getTargetLowering().ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne);
4846
4847 // If all the missing bits in the or are already known to be set, match!
4848 if ((NeededMask & KnownOne) == NeededMask)
4849 return true;
4850
4851 // TODO: check to see if missing bits are just not demanded.
4852
4853 // Otherwise, this pattern doesn't match.
4854 return false;
4855}
4856
Jim Laskey9ff542f2006-08-01 18:29:48 +00004857
Chris Lattner0e43f2b2006-02-24 02:13:54 +00004858/// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
4859/// by tblgen. Others should not call it.
4860void SelectionDAGISel::
4861SelectInlineAsmMemoryOperands(std::vector<SDOperand> &Ops, SelectionDAG &DAG) {
4862 std::vector<SDOperand> InOps;
4863 std::swap(InOps, Ops);
4864
4865 Ops.push_back(InOps[0]); // input chain.
4866 Ops.push_back(InOps[1]); // input asm string.
4867
Chris Lattner0e43f2b2006-02-24 02:13:54 +00004868 unsigned i = 2, e = InOps.size();
4869 if (InOps[e-1].getValueType() == MVT::Flag)
4870 --e; // Don't process a flag operand if it is here.
4871
4872 while (i != e) {
4873 unsigned Flags = cast<ConstantSDNode>(InOps[i])->getValue();
4874 if ((Flags & 7) != 4 /*MEM*/) {
4875 // Just skip over this operand, copying the operands verbatim.
4876 Ops.insert(Ops.end(), InOps.begin()+i, InOps.begin()+i+(Flags >> 3) + 1);
4877 i += (Flags >> 3) + 1;
4878 } else {
4879 assert((Flags >> 3) == 1 && "Memory operand with multiple values?");
4880 // Otherwise, this is a memory operand. Ask the target to select it.
4881 std::vector<SDOperand> SelOps;
4882 if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps, DAG)) {
Bill Wendling832171c2006-12-07 20:04:42 +00004883 cerr << "Could not match memory address. Inline asm failure!\n";
Chris Lattner0e43f2b2006-02-24 02:13:54 +00004884 exit(1);
4885 }
4886
4887 // Add this to the output node.
Chris Lattner4b993b12007-04-09 00:33:58 +00004888 MVT::ValueType IntPtrTy = DAG.getTargetLoweringInfo().getPointerTy();
Chris Lattner36d43962006-12-16 21:14:48 +00004889 Ops.push_back(DAG.getTargetConstant(4/*MEM*/ | (SelOps.size() << 3),
Chris Lattner4b993b12007-04-09 00:33:58 +00004890 IntPtrTy));
Chris Lattner0e43f2b2006-02-24 02:13:54 +00004891 Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
4892 i += 2;
4893 }
4894 }
4895
4896 // Add the flag input back if present.
4897 if (e != InOps.size())
4898 Ops.push_back(InOps.back());
4899}