blob: b2d24f52503b9c3d329bea58844b8a57f87988c5 [file] [log] [blame]
Chris Lattner7c90f732006-02-05 05:50:24 +00001//===- SparcInstrInfo.h - Sparc Instruction Information ---------*- C++ -*-===//
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002//
Brian Gaekee785e532004-02-25 19:28:19 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00007//
Brian Gaekee785e532004-02-25 19:28:19 +00008//===----------------------------------------------------------------------===//
9//
Chris Lattner7c90f732006-02-05 05:50:24 +000010// This file contains the Sparc implementation of the TargetInstrInfo class.
Brian Gaekee785e532004-02-25 19:28:19 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner7c90f732006-02-05 05:50:24 +000014#ifndef SPARCINSTRUCTIONINFO_H
15#define SPARCINSTRUCTIONINFO_H
Brian Gaekee785e532004-02-25 19:28:19 +000016
17#include "llvm/Target/TargetInstrInfo.h"
Chris Lattner7c90f732006-02-05 05:50:24 +000018#include "SparcRegisterInfo.h"
Brian Gaekee785e532004-02-25 19:28:19 +000019
20namespace llvm {
21
Chris Lattner7c90f732006-02-05 05:50:24 +000022/// SPII - This namespace holds all of the target specific flags that
Brian Gaeke7d7ac632004-07-16 10:31:59 +000023/// instruction info tracks.
24///
Chris Lattner7c90f732006-02-05 05:50:24 +000025namespace SPII {
Brian Gaeke7d7ac632004-07-16 10:31:59 +000026 enum {
27 Pseudo = (1<<0),
28 Load = (1<<1),
29 Store = (1<<2),
30 DelaySlot = (1<<3)
31 };
Chris Lattnerd74ea2b2006-05-24 17:04:05 +000032}
Brian Gaeke7d7ac632004-07-16 10:31:59 +000033
Chris Lattner64105522008-01-01 01:03:04 +000034class SparcInstrInfo : public TargetInstrInfoImpl {
Chris Lattner7c90f732006-02-05 05:50:24 +000035 const SparcRegisterInfo RI;
Owen Andersond10fd972007-12-31 06:32:00 +000036 const SparcSubtarget& Subtarget;
Brian Gaekee785e532004-02-25 19:28:19 +000037public:
Dan Gohman950a4c42008-03-25 22:06:05 +000038 explicit SparcInstrInfo(SparcSubtarget &ST);
Brian Gaekee785e532004-02-25 19:28:19 +000039
40 /// getRegisterInfo - TargetInstrInfo is a superset of MRegister info. As
41 /// such, whenever a client has an instance of instruction info, it should
42 /// always be able to get register info as well (through this method).
43 ///
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000044 virtual const SparcRegisterInfo &getRegisterInfo() const { return RI; }
Chris Lattner1d6dc972004-07-25 06:19:04 +000045
Chris Lattner5ccc7222006-02-03 06:44:54 +000046 /// isLoadFromStackSlot - If the specified machine instruction is a direct
47 /// load from a stack slot, return the virtual or physical register number of
48 /// the destination along with the FrameIndex of the loaded stack slot. If
49 /// not, return 0. This predicate must return 0 if the instruction has
50 /// any side effects other than loading from the stack slot.
Dan Gohmancbad42c2008-11-18 19:49:32 +000051 virtual unsigned isLoadFromStackSlot(const MachineInstr *MI,
52 int &FrameIndex) const;
Chris Lattner5ccc7222006-02-03 06:44:54 +000053
54 /// isStoreToStackSlot - If the specified machine instruction is a direct
55 /// store to a stack slot, return the virtual or physical register number of
56 /// the source reg along with the FrameIndex of the loaded stack slot. If
57 /// not, return 0. This predicate must return 0 if the instruction has
58 /// any side effects other than storing to the stack slot.
Dan Gohmancbad42c2008-11-18 19:49:32 +000059 virtual unsigned isStoreToStackSlot(const MachineInstr *MI,
60 int &FrameIndex) const;
Venkatraman Govindarajuc1a62832011-01-16 03:15:11 +000061
62
63 virtual bool AnalyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB,
64 MachineBasicBlock *&FBB,
65 SmallVectorImpl<MachineOperand> &Cond,
66 bool AllowModify = false) const ;
67
68 virtual unsigned RemoveBranch(MachineBasicBlock &MBB) const;
69
Evan Cheng6ae36262007-05-18 00:18:17 +000070 virtual unsigned InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
71 MachineBasicBlock *FBB,
Stuart Hastings3bf91252010-06-17 22:43:56 +000072 const SmallVectorImpl<MachineOperand> &Cond,
73 DebugLoc DL) const;
Owen Andersond10fd972007-12-31 06:32:00 +000074
Jakob Stoklund Olesen8e18a1a2010-07-11 07:56:09 +000075 virtual void copyPhysReg(MachineBasicBlock &MBB,
76 MachineBasicBlock::iterator I, DebugLoc DL,
77 unsigned DestReg, unsigned SrcReg,
78 bool KillSrc) const;
Owen Andersonf6372aa2008-01-01 21:11:32 +000079
80 virtual void storeRegToStackSlot(MachineBasicBlock &MBB,
81 MachineBasicBlock::iterator MBBI,
82 unsigned SrcReg, bool isKill, int FrameIndex,
Evan Cheng746ad692010-05-06 19:06:44 +000083 const TargetRegisterClass *RC,
84 const TargetRegisterInfo *TRI) const;
Owen Andersonf6372aa2008-01-01 21:11:32 +000085
Owen Andersonf6372aa2008-01-01 21:11:32 +000086 virtual void loadRegFromStackSlot(MachineBasicBlock &MBB,
87 MachineBasicBlock::iterator MBBI,
88 unsigned DestReg, int FrameIndex,
Evan Cheng746ad692010-05-06 19:06:44 +000089 const TargetRegisterClass *RC,
90 const TargetRegisterInfo *TRI) const;
Owen Anderson43dbe052008-01-07 01:35:02 +000091
Chris Lattnerdb486a62009-09-15 17:46:24 +000092 unsigned getGlobalBaseReg(MachineFunction *MF) const;
Brian Gaekee785e532004-02-25 19:28:19 +000093};
94
95}
96
97#endif