Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 1 | //===-- llvm/CodeGen/VirtRegMap.cpp - Virtual Register Map ----------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 10 | // This file implements the VirtRegMap class. |
| 11 | // |
| 12 | // It also contains implementations of the the Spiller interface, which, given a |
| 13 | // virtual register map and a machine function, eliminates all virtual |
| 14 | // references by replacing them with physical register references - adding spill |
Alkis Evlogimenos | 0d6c5b6 | 2004-02-24 08:58:30 +0000 | [diff] [blame] | 15 | // code as necessary. |
Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 16 | // |
| 17 | //===----------------------------------------------------------------------===// |
| 18 | |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 19 | #define DEBUG_TYPE "spiller" |
Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 20 | #include "VirtRegMap.h" |
Alkis Evlogimenos | 0d6c5b6 | 2004-02-24 08:58:30 +0000 | [diff] [blame] | 21 | #include "llvm/Function.h" |
Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/MachineFunction.h" |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 25 | #include "llvm/Target/TargetMachine.h" |
Alkis Evlogimenos | 0d6c5b6 | 2004-02-24 08:58:30 +0000 | [diff] [blame] | 26 | #include "llvm/Target/TargetInstrInfo.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 27 | #include "llvm/Support/CommandLine.h" |
| 28 | #include "llvm/Support/Debug.h" |
Chris Lattner | a4f0b3a | 2006-08-27 12:54:02 +0000 | [diff] [blame] | 29 | #include "llvm/Support/Compiler.h" |
Evan Cheng | 957840b | 2007-02-21 02:22:03 +0000 | [diff] [blame] | 30 | #include "llvm/ADT/BitVector.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 31 | #include "llvm/ADT/Statistic.h" |
| 32 | #include "llvm/ADT/STLExtras.h" |
Chris Lattner | 08a4d5a | 2007-01-23 00:59:48 +0000 | [diff] [blame] | 33 | #include "llvm/ADT/SmallSet.h" |
Chris Lattner | 27f2916 | 2004-10-26 15:35:58 +0000 | [diff] [blame] | 34 | #include <algorithm> |
Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 35 | using namespace llvm; |
| 36 | |
Chris Lattner | cd3245a | 2006-12-19 22:41:21 +0000 | [diff] [blame] | 37 | STATISTIC(NumSpills, "Number of register spills"); |
Evan Cheng | c1f53c7 | 2008-03-11 21:34:46 +0000 | [diff] [blame^] | 38 | STATISTIC(NumPSpills,"Number of physical register spills"); |
Evan Cheng | 2638e1a | 2007-03-20 08:13:50 +0000 | [diff] [blame] | 39 | STATISTIC(NumReMats, "Number of re-materialization"); |
Evan Cheng | b6ca4b3 | 2007-08-14 23:25:37 +0000 | [diff] [blame] | 40 | STATISTIC(NumDRM , "Number of re-materializable defs elided"); |
Chris Lattner | cd3245a | 2006-12-19 22:41:21 +0000 | [diff] [blame] | 41 | STATISTIC(NumStores, "Number of stores added"); |
| 42 | STATISTIC(NumLoads , "Number of loads added"); |
| 43 | STATISTIC(NumReused, "Number of values reused"); |
| 44 | STATISTIC(NumDSE , "Number of dead stores elided"); |
| 45 | STATISTIC(NumDCE , "Number of copies elided"); |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 46 | STATISTIC(NumDSS , "Number of dead spill slots removed"); |
Alkis Evlogimenos | 0d6c5b6 | 2004-02-24 08:58:30 +0000 | [diff] [blame] | 47 | |
Chris Lattner | cd3245a | 2006-12-19 22:41:21 +0000 | [diff] [blame] | 48 | namespace { |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 49 | enum SpillerName { simple, local }; |
Alkis Evlogimenos | dd420e0 | 2004-03-01 23:18:15 +0000 | [diff] [blame] | 50 | |
Andrew Lenharth | ed41f1b | 2006-07-20 17:28:38 +0000 | [diff] [blame] | 51 | static cl::opt<SpillerName> |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 52 | SpillerOpt("spiller", |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 53 | cl::desc("Spiller to use: (default: local)"), |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 54 | cl::Prefix, |
| 55 | cl::values(clEnumVal(simple, " simple spiller"), |
| 56 | clEnumVal(local, " local spiller"), |
| 57 | clEnumValEnd), |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 58 | cl::init(local)); |
Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 59 | } |
| 60 | |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 61 | //===----------------------------------------------------------------------===// |
| 62 | // VirtRegMap implementation |
| 63 | //===----------------------------------------------------------------------===// |
| 64 | |
Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 65 | VirtRegMap::VirtRegMap(MachineFunction &mf) |
| 66 | : TII(*mf.getTarget().getInstrInfo()), MF(mf), |
Evan Cheng | 2638e1a | 2007-03-20 08:13:50 +0000 | [diff] [blame] | 67 | Virt2PhysMap(NO_PHYS_REG), Virt2StackSlotMap(NO_STACK_SLOT), |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 68 | Virt2ReMatIdMap(NO_STACK_SLOT), Virt2SplitMap(0), |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 69 | Virt2SplitKillMap(0), ReMatMap(NULL), ReMatId(MAX_STACK_SLOT+1), |
| 70 | LowSpillSlot(NO_STACK_SLOT), HighSpillSlot(NO_STACK_SLOT) { |
| 71 | SpillSlotToUsesMap.resize(8); |
Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 72 | grow(); |
| 73 | } |
| 74 | |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 75 | void VirtRegMap::grow() { |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 76 | unsigned LastVirtReg = MF.getRegInfo().getLastVirtReg(); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 77 | Virt2PhysMap.grow(LastVirtReg); |
| 78 | Virt2StackSlotMap.grow(LastVirtReg); |
| 79 | Virt2ReMatIdMap.grow(LastVirtReg); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 80 | Virt2SplitMap.grow(LastVirtReg); |
Evan Cheng | adf8590 | 2007-12-05 09:51:10 +0000 | [diff] [blame] | 81 | Virt2SplitKillMap.grow(LastVirtReg); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 82 | ReMatMap.grow(LastVirtReg); |
Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 83 | } |
| 84 | |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 85 | int VirtRegMap::assignVirt2StackSlot(unsigned virtReg) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 86 | assert(TargetRegisterInfo::isVirtualRegister(virtReg)); |
Chris Lattner | 7f690e6 | 2004-09-30 02:15:18 +0000 | [diff] [blame] | 87 | assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT && |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 88 | "attempt to assign stack slot to already spilled register"); |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 89 | const TargetRegisterClass* RC = MF.getRegInfo().getRegClass(virtReg); |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 90 | int SS = MF.getFrameInfo()->CreateStackObject(RC->getSize(), |
| 91 | RC->getAlignment()); |
| 92 | if (LowSpillSlot == NO_STACK_SLOT) |
| 93 | LowSpillSlot = SS; |
| 94 | if (HighSpillSlot == NO_STACK_SLOT || SS > HighSpillSlot) |
| 95 | HighSpillSlot = SS; |
| 96 | unsigned Idx = SS-LowSpillSlot; |
| 97 | while (Idx >= SpillSlotToUsesMap.size()) |
| 98 | SpillSlotToUsesMap.resize(SpillSlotToUsesMap.size()*2); |
| 99 | Virt2StackSlotMap[virtReg] = SS; |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 100 | ++NumSpills; |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 101 | return SS; |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 102 | } |
| 103 | |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 104 | void VirtRegMap::assignVirt2StackSlot(unsigned virtReg, int SS) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 105 | assert(TargetRegisterInfo::isVirtualRegister(virtReg)); |
Chris Lattner | 7f690e6 | 2004-09-30 02:15:18 +0000 | [diff] [blame] | 106 | assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT && |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 107 | "attempt to assign stack slot to already spilled register"); |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 108 | assert((SS >= 0 || |
| 109 | (SS >= MF.getFrameInfo()->getObjectIndexBegin())) && |
Evan Cheng | 9193514 | 2007-04-04 07:40:01 +0000 | [diff] [blame] | 110 | "illegal fixed frame index"); |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 111 | Virt2StackSlotMap[virtReg] = SS; |
Alkis Evlogimenos | 38af59a | 2004-05-29 20:38:05 +0000 | [diff] [blame] | 112 | } |
| 113 | |
Evan Cheng | 2638e1a | 2007-03-20 08:13:50 +0000 | [diff] [blame] | 114 | int VirtRegMap::assignVirtReMatId(unsigned virtReg) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 115 | assert(TargetRegisterInfo::isVirtualRegister(virtReg)); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 116 | assert(Virt2ReMatIdMap[virtReg] == NO_STACK_SLOT && |
Evan Cheng | 2638e1a | 2007-03-20 08:13:50 +0000 | [diff] [blame] | 117 | "attempt to assign re-mat id to already spilled register"); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 118 | Virt2ReMatIdMap[virtReg] = ReMatId; |
Evan Cheng | 2638e1a | 2007-03-20 08:13:50 +0000 | [diff] [blame] | 119 | return ReMatId++; |
| 120 | } |
| 121 | |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 122 | void VirtRegMap::assignVirtReMatId(unsigned virtReg, int id) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 123 | assert(TargetRegisterInfo::isVirtualRegister(virtReg)); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 124 | assert(Virt2ReMatIdMap[virtReg] == NO_STACK_SLOT && |
| 125 | "attempt to assign re-mat id to already spilled register"); |
| 126 | Virt2ReMatIdMap[virtReg] = id; |
| 127 | } |
| 128 | |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 129 | int VirtRegMap::getEmergencySpillSlot(const TargetRegisterClass *RC) { |
| 130 | std::map<const TargetRegisterClass*, int>::iterator I = |
| 131 | EmergencySpillSlots.find(RC); |
| 132 | if (I != EmergencySpillSlots.end()) |
| 133 | return I->second; |
| 134 | int SS = MF.getFrameInfo()->CreateStackObject(RC->getSize(), |
| 135 | RC->getAlignment()); |
| 136 | if (LowSpillSlot == NO_STACK_SLOT) |
| 137 | LowSpillSlot = SS; |
| 138 | if (HighSpillSlot == NO_STACK_SLOT || SS > HighSpillSlot) |
| 139 | HighSpillSlot = SS; |
| 140 | I->second = SS; |
| 141 | return SS; |
| 142 | } |
| 143 | |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 144 | void VirtRegMap::addSpillSlotUse(int FI, MachineInstr *MI) { |
| 145 | if (!MF.getFrameInfo()->isFixedObjectIndex(FI)) { |
| 146 | assert(FI >= 0 && "Spill slot index should not be negative!"); |
| 147 | SpillSlotToUsesMap[FI-LowSpillSlot].insert(MI); |
| 148 | } |
| 149 | } |
| 150 | |
Chris Lattner | bec6a9e | 2004-10-01 23:15:36 +0000 | [diff] [blame] | 151 | void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *OldMI, |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 152 | MachineInstr *NewMI, ModRef MRInfo) { |
Chris Lattner | bec6a9e | 2004-10-01 23:15:36 +0000 | [diff] [blame] | 153 | // Move previous memory references folded to new instruction. |
| 154 | MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(NewMI); |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 155 | for (MI2VirtMapTy::iterator I = MI2VirtMap.lower_bound(OldMI), |
Chris Lattner | bec6a9e | 2004-10-01 23:15:36 +0000 | [diff] [blame] | 156 | E = MI2VirtMap.end(); I != E && I->first == OldMI; ) { |
| 157 | MI2VirtMap.insert(IP, std::make_pair(NewMI, I->second)); |
Chris Lattner | dbea973 | 2004-09-30 16:35:08 +0000 | [diff] [blame] | 158 | MI2VirtMap.erase(I++); |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 159 | } |
Chris Lattner | dbea973 | 2004-09-30 16:35:08 +0000 | [diff] [blame] | 160 | |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 161 | // add new memory reference |
Chris Lattner | bec6a9e | 2004-10-01 23:15:36 +0000 | [diff] [blame] | 162 | MI2VirtMap.insert(IP, std::make_pair(NewMI, std::make_pair(VirtReg, MRInfo))); |
Alkis Evlogimenos | 5f37502 | 2004-03-01 20:05:10 +0000 | [diff] [blame] | 163 | } |
| 164 | |
Evan Cheng | 7f56625 | 2007-10-13 02:50:24 +0000 | [diff] [blame] | 165 | void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *MI, ModRef MRInfo) { |
| 166 | MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(MI); |
| 167 | MI2VirtMap.insert(IP, std::make_pair(MI, std::make_pair(VirtReg, MRInfo))); |
| 168 | } |
| 169 | |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 170 | void VirtRegMap::RemoveMachineInstrFromMaps(MachineInstr *MI) { |
| 171 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 172 | MachineOperand &MO = MI->getOperand(i); |
| 173 | if (!MO.isFrameIndex()) |
| 174 | continue; |
| 175 | int FI = MO.getIndex(); |
| 176 | if (MF.getFrameInfo()->isFixedObjectIndex(FI)) |
| 177 | continue; |
| 178 | SpillSlotToUsesMap[FI-LowSpillSlot].erase(MI); |
| 179 | } |
| 180 | MI2VirtMap.erase(MI); |
| 181 | SpillPt2VirtMap.erase(MI); |
| 182 | RestorePt2VirtMap.erase(MI); |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 183 | EmergencySpillMap.erase(MI); |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 184 | } |
| 185 | |
Chris Lattner | 7f690e6 | 2004-09-30 02:15:18 +0000 | [diff] [blame] | 186 | void VirtRegMap::print(std::ostream &OS) const { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 187 | const TargetRegisterInfo* TRI = MF.getTarget().getRegisterInfo(); |
Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 188 | |
Chris Lattner | 7f690e6 | 2004-09-30 02:15:18 +0000 | [diff] [blame] | 189 | OS << "********** REGISTER MAP **********\n"; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 190 | for (unsigned i = TargetRegisterInfo::FirstVirtualRegister, |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 191 | e = MF.getRegInfo().getLastVirtReg(); i <= e; ++i) { |
Chris Lattner | 7f690e6 | 2004-09-30 02:15:18 +0000 | [diff] [blame] | 192 | if (Virt2PhysMap[i] != (unsigned)VirtRegMap::NO_PHYS_REG) |
Bill Wendling | e6d088a | 2008-02-26 21:47:57 +0000 | [diff] [blame] | 193 | OS << "[reg" << i << " -> " << TRI->getName(Virt2PhysMap[i]) |
Bill Wendling | 74ab84c | 2008-02-26 21:11:01 +0000 | [diff] [blame] | 194 | << "]\n"; |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 195 | } |
| 196 | |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 197 | for (unsigned i = TargetRegisterInfo::FirstVirtualRegister, |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 198 | e = MF.getRegInfo().getLastVirtReg(); i <= e; ++i) |
Chris Lattner | 7f690e6 | 2004-09-30 02:15:18 +0000 | [diff] [blame] | 199 | if (Virt2StackSlotMap[i] != VirtRegMap::NO_STACK_SLOT) |
| 200 | OS << "[reg" << i << " -> fi#" << Virt2StackSlotMap[i] << "]\n"; |
| 201 | OS << '\n'; |
Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 202 | } |
Alkis Evlogimenos | 0d6c5b6 | 2004-02-24 08:58:30 +0000 | [diff] [blame] | 203 | |
Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 204 | void VirtRegMap::dump() const { |
Bill Wendling | 5c7e326 | 2006-12-17 05:15:13 +0000 | [diff] [blame] | 205 | print(DOUT); |
Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 206 | } |
Alkis Evlogimenos | dd420e0 | 2004-03-01 23:18:15 +0000 | [diff] [blame] | 207 | |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 208 | |
| 209 | //===----------------------------------------------------------------------===// |
| 210 | // Simple Spiller Implementation |
| 211 | //===----------------------------------------------------------------------===// |
| 212 | |
| 213 | Spiller::~Spiller() {} |
Alkis Evlogimenos | dd420e0 | 2004-03-01 23:18:15 +0000 | [diff] [blame] | 214 | |
Alkis Evlogimenos | 0d6c5b6 | 2004-02-24 08:58:30 +0000 | [diff] [blame] | 215 | namespace { |
Chris Lattner | f8c68f6 | 2006-06-28 22:17:39 +0000 | [diff] [blame] | 216 | struct VISIBILITY_HIDDEN SimpleSpiller : public Spiller { |
Chris Lattner | 35f2705 | 2006-05-01 21:16:03 +0000 | [diff] [blame] | 217 | bool runOnMachineFunction(MachineFunction& mf, VirtRegMap &VRM); |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 218 | }; |
Alkis Evlogimenos | 0d6c5b6 | 2004-02-24 08:58:30 +0000 | [diff] [blame] | 219 | } |
| 220 | |
Chris Lattner | 35f2705 | 2006-05-01 21:16:03 +0000 | [diff] [blame] | 221 | bool SimpleSpiller::runOnMachineFunction(MachineFunction &MF, VirtRegMap &VRM) { |
Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 222 | DOUT << "********** REWRITE MACHINE CODE **********\n"; |
| 223 | DOUT << "********** Function: " << MF.getFunction()->getName() << '\n'; |
Chris Lattner | b0f31bf | 2005-01-23 22:45:13 +0000 | [diff] [blame] | 224 | const TargetMachine &TM = MF.getTarget(); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 225 | const TargetInstrInfo &TII = *TM.getInstrInfo(); |
| 226 | |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 227 | |
Chris Lattner | 4ea1b82 | 2004-09-30 02:33:48 +0000 | [diff] [blame] | 228 | // LoadedRegs - Keep track of which vregs are loaded, so that we only load |
| 229 | // each vreg once (in the case where a spilled vreg is used by multiple |
| 230 | // operands). This is always smaller than the number of operands to the |
| 231 | // current machine instr, so it should be small. |
| 232 | std::vector<unsigned> LoadedRegs; |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 233 | |
Chris Lattner | 0fc27cc | 2004-09-30 02:59:33 +0000 | [diff] [blame] | 234 | for (MachineFunction::iterator MBBI = MF.begin(), E = MF.end(); |
| 235 | MBBI != E; ++MBBI) { |
Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 236 | DOUT << MBBI->getBasicBlock()->getName() << ":\n"; |
Chris Lattner | 0fc27cc | 2004-09-30 02:59:33 +0000 | [diff] [blame] | 237 | MachineBasicBlock &MBB = *MBBI; |
| 238 | for (MachineBasicBlock::iterator MII = MBB.begin(), |
| 239 | E = MBB.end(); MII != E; ++MII) { |
| 240 | MachineInstr &MI = *MII; |
| 241 | for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) { |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 242 | MachineOperand &MO = MI.getOperand(i); |
Anton Korobeynikov | 4c71dfe | 2008-02-20 11:10:28 +0000 | [diff] [blame] | 243 | if (MO.isRegister() && MO.getReg()) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 244 | if (TargetRegisterInfo::isVirtualRegister(MO.getReg())) { |
Chris Lattner | 886dd91 | 2005-04-04 21:35:34 +0000 | [diff] [blame] | 245 | unsigned VirtReg = MO.getReg(); |
| 246 | unsigned PhysReg = VRM.getPhys(VirtReg); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 247 | if (!VRM.isAssignedReg(VirtReg)) { |
Chris Lattner | 886dd91 | 2005-04-04 21:35:34 +0000 | [diff] [blame] | 248 | int StackSlot = VRM.getStackSlot(VirtReg); |
Chris Lattner | bf9716b | 2005-09-30 01:29:00 +0000 | [diff] [blame] | 249 | const TargetRegisterClass* RC = |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 250 | MF.getRegInfo().getRegClass(VirtReg); |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 251 | |
Chris Lattner | 886dd91 | 2005-04-04 21:35:34 +0000 | [diff] [blame] | 252 | if (MO.isUse() && |
| 253 | std::find(LoadedRegs.begin(), LoadedRegs.end(), VirtReg) |
| 254 | == LoadedRegs.end()) { |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 255 | TII.loadRegFromStackSlot(MBB, &MI, PhysReg, StackSlot, RC); |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 256 | MachineInstr *LoadMI = prior(MII); |
| 257 | VRM.addSpillSlotUse(StackSlot, LoadMI); |
Chris Lattner | 886dd91 | 2005-04-04 21:35:34 +0000 | [diff] [blame] | 258 | LoadedRegs.push_back(VirtReg); |
| 259 | ++NumLoads; |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 260 | DOUT << '\t' << *LoadMI; |
Chris Lattner | 886dd91 | 2005-04-04 21:35:34 +0000 | [diff] [blame] | 261 | } |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 262 | |
Chris Lattner | 886dd91 | 2005-04-04 21:35:34 +0000 | [diff] [blame] | 263 | if (MO.isDef()) { |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 264 | TII.storeRegToStackSlot(MBB, next(MII), PhysReg, true, |
Evan Cheng | d64b5c8 | 2007-12-05 03:14:33 +0000 | [diff] [blame] | 265 | StackSlot, RC); |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 266 | MachineInstr *StoreMI = next(MII); |
| 267 | VRM.addSpillSlotUse(StackSlot, StoreMI); |
Chris Lattner | 886dd91 | 2005-04-04 21:35:34 +0000 | [diff] [blame] | 268 | ++NumStores; |
| 269 | } |
Chris Lattner | 0fc27cc | 2004-09-30 02:59:33 +0000 | [diff] [blame] | 270 | } |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 271 | MF.getRegInfo().setPhysRegUsed(PhysReg); |
Chris Lattner | e53f4a0 | 2006-05-04 17:52:23 +0000 | [diff] [blame] | 272 | MI.getOperand(i).setReg(PhysReg); |
Chris Lattner | 886dd91 | 2005-04-04 21:35:34 +0000 | [diff] [blame] | 273 | } else { |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 274 | MF.getRegInfo().setPhysRegUsed(MO.getReg()); |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 275 | } |
Anton Korobeynikov | 4c71dfe | 2008-02-20 11:10:28 +0000 | [diff] [blame] | 276 | } |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 277 | } |
Chris Lattner | 886dd91 | 2005-04-04 21:35:34 +0000 | [diff] [blame] | 278 | |
Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 279 | DOUT << '\t' << MI; |
Chris Lattner | 4ea1b82 | 2004-09-30 02:33:48 +0000 | [diff] [blame] | 280 | LoadedRegs.clear(); |
Alkis Evlogimenos | dd420e0 | 2004-03-01 23:18:15 +0000 | [diff] [blame] | 281 | } |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 282 | } |
| 283 | return true; |
| 284 | } |
| 285 | |
| 286 | //===----------------------------------------------------------------------===// |
| 287 | // Local Spiller Implementation |
| 288 | //===----------------------------------------------------------------------===// |
| 289 | |
| 290 | namespace { |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 291 | class AvailableSpills; |
| 292 | |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 293 | /// LocalSpiller - This spiller does a simple pass over the machine basic |
| 294 | /// block to attempt to keep spills in registers as much as possible for |
| 295 | /// blocks that have low register pressure (the vreg may be spilled due to |
| 296 | /// register pressure in other blocks). |
Chris Lattner | f8c68f6 | 2006-06-28 22:17:39 +0000 | [diff] [blame] | 297 | class VISIBILITY_HIDDEN LocalSpiller : public Spiller { |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 298 | MachineRegisterInfo *RegInfo; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 299 | const TargetRegisterInfo *TRI; |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 300 | const TargetInstrInfo *TII; |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 301 | public: |
Chris Lattner | 35f2705 | 2006-05-01 21:16:03 +0000 | [diff] [blame] | 302 | bool runOnMachineFunction(MachineFunction &MF, VirtRegMap &VRM) { |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 303 | RegInfo = &MF.getRegInfo(); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 304 | TRI = MF.getTarget().getRegisterInfo(); |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 305 | TII = MF.getTarget().getInstrInfo(); |
Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 306 | DOUT << "\n**** Local spiller rewriting function '" |
| 307 | << MF.getFunction()->getName() << "':\n"; |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 308 | DOUT << "**** Machine Instrs (NOTE! Does not include spills and reloads!)" |
| 309 | " ****\n"; |
David Greene | 04fa32f | 2007-09-06 16:36:39 +0000 | [diff] [blame] | 310 | DEBUG(MF.dump()); |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 311 | |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 312 | for (MachineFunction::iterator MBB = MF.begin(), E = MF.end(); |
| 313 | MBB != E; ++MBB) |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 314 | RewriteMBB(*MBB, VRM); |
David Greene | 04fa32f | 2007-09-06 16:36:39 +0000 | [diff] [blame] | 315 | |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 316 | // Mark unused spill slots. |
| 317 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
| 318 | int SS = VRM.getLowSpillSlot(); |
| 319 | if (SS != VirtRegMap::NO_STACK_SLOT) |
| 320 | for (int e = VRM.getHighSpillSlot(); SS <= e; ++SS) |
| 321 | if (!VRM.isSpillSlotUsed(SS)) { |
| 322 | MFI->RemoveStackObject(SS); |
| 323 | ++NumDSS; |
| 324 | } |
| 325 | |
David Greene | 04fa32f | 2007-09-06 16:36:39 +0000 | [diff] [blame] | 326 | DOUT << "**** Post Machine Instrs ****\n"; |
| 327 | DEBUG(MF.dump()); |
| 328 | |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 329 | return true; |
| 330 | } |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 331 | private: |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 332 | bool PrepForUnfoldOpti(MachineBasicBlock &MBB, |
| 333 | MachineBasicBlock::iterator &MII, |
| 334 | std::vector<MachineInstr*> &MaybeDeadStores, |
| 335 | AvailableSpills &Spills, BitVector &RegKills, |
| 336 | std::vector<MachineOperand*> &KillOps, |
| 337 | VirtRegMap &VRM); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 338 | void SpillRegToStackSlot(MachineBasicBlock &MBB, |
| 339 | MachineBasicBlock::iterator &MII, |
| 340 | int Idx, unsigned PhysReg, int StackSlot, |
| 341 | const TargetRegisterClass *RC, |
Evan Cheng | 35a3e4a | 2007-12-04 19:19:45 +0000 | [diff] [blame] | 342 | bool isAvailable, MachineInstr *&LastStore, |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 343 | AvailableSpills &Spills, |
| 344 | SmallSet<MachineInstr*, 4> &ReMatDefs, |
| 345 | BitVector &RegKills, |
| 346 | std::vector<MachineOperand*> &KillOps, |
Evan Cheng | e4b3900 | 2007-12-03 21:31:55 +0000 | [diff] [blame] | 347 | VirtRegMap &VRM); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 348 | void RewriteMBB(MachineBasicBlock &MBB, VirtRegMap &VRM); |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 349 | }; |
| 350 | } |
| 351 | |
Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 352 | /// AvailableSpills - As the local spiller is scanning and rewriting an MBB from |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 353 | /// top down, keep track of which spills slots or remat are available in each |
| 354 | /// register. |
Chris Lattner | 593c958 | 2006-02-03 23:28:46 +0000 | [diff] [blame] | 355 | /// |
| 356 | /// Note that not all physregs are created equal here. In particular, some |
| 357 | /// physregs are reloads that we are allowed to clobber or ignore at any time. |
| 358 | /// Other physregs are values that the register allocated program is using that |
| 359 | /// we cannot CHANGE, but we can read if we like. We keep track of this on a |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 360 | /// per-stack-slot / remat id basis as the low bit in the value of the |
| 361 | /// SpillSlotsAvailable entries. The predicate 'canClobberPhysReg()' checks |
| 362 | /// this bit and addAvailable sets it if. |
Chris Lattner | f8c68f6 | 2006-06-28 22:17:39 +0000 | [diff] [blame] | 363 | namespace { |
| 364 | class VISIBILITY_HIDDEN AvailableSpills { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 365 | const TargetRegisterInfo *TRI; |
Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 366 | const TargetInstrInfo *TII; |
| 367 | |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 368 | // SpillSlotsOrReMatsAvailable - This map keeps track of all of the spilled |
| 369 | // or remat'ed virtual register values that are still available, due to being |
| 370 | // loaded or stored to, but not invalidated yet. |
| 371 | std::map<int, unsigned> SpillSlotsOrReMatsAvailable; |
Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 372 | |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 373 | // PhysRegsAvailable - This is the inverse of SpillSlotsOrReMatsAvailable, |
| 374 | // indicating which stack slot values are currently held by a physreg. This |
| 375 | // is used to invalidate entries in SpillSlotsOrReMatsAvailable when a |
| 376 | // physreg is modified. |
Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 377 | std::multimap<unsigned, int> PhysRegsAvailable; |
| 378 | |
Evan Cheng | 7a0d51c | 2006-12-14 07:54:05 +0000 | [diff] [blame] | 379 | void disallowClobberPhysRegOnly(unsigned PhysReg); |
| 380 | |
Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 381 | void ClobberPhysRegOnly(unsigned PhysReg); |
| 382 | public: |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 383 | AvailableSpills(const TargetRegisterInfo *tri, const TargetInstrInfo *tii) |
| 384 | : TRI(tri), TII(tii) { |
Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 385 | } |
| 386 | |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 387 | const TargetRegisterInfo *getRegInfo() const { return TRI; } |
Evan Cheng | 91e2390 | 2007-02-23 01:13:26 +0000 | [diff] [blame] | 388 | |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 389 | /// getSpillSlotOrReMatPhysReg - If the specified stack slot or remat is |
| 390 | /// available in a physical register, return that PhysReg, otherwise |
| 391 | /// return 0. |
| 392 | unsigned getSpillSlotOrReMatPhysReg(int Slot) const { |
| 393 | std::map<int, unsigned>::const_iterator I = |
| 394 | SpillSlotsOrReMatsAvailable.find(Slot); |
| 395 | if (I != SpillSlotsOrReMatsAvailable.end()) { |
Evan Cheng | b9591c6 | 2007-07-11 08:47:44 +0000 | [diff] [blame] | 396 | return I->second >> 1; // Remove the CanClobber bit. |
Evan Cheng | 91e2390 | 2007-02-23 01:13:26 +0000 | [diff] [blame] | 397 | } |
Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 398 | return 0; |
| 399 | } |
Evan Cheng | de4e942 | 2007-02-25 09:51:27 +0000 | [diff] [blame] | 400 | |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 401 | /// addAvailable - Mark that the specified stack slot / remat is available in |
| 402 | /// the specified physreg. If CanClobber is true, the physreg can be modified |
| 403 | /// at any time without changing the semantics of the program. |
| 404 | void addAvailable(int SlotOrReMat, MachineInstr *MI, unsigned Reg, |
Evan Cheng | 91e2390 | 2007-02-23 01:13:26 +0000 | [diff] [blame] | 405 | bool CanClobber = true) { |
Chris Lattner | 8666249 | 2006-02-03 23:50:46 +0000 | [diff] [blame] | 406 | // If this stack slot is thought to be available in some other physreg, |
| 407 | // remove its record. |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 408 | ModifyStackSlotOrReMat(SlotOrReMat); |
Chris Lattner | 8666249 | 2006-02-03 23:50:46 +0000 | [diff] [blame] | 409 | |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 410 | PhysRegsAvailable.insert(std::make_pair(Reg, SlotOrReMat)); |
Evan Cheng | 90a43c3 | 2007-08-15 20:20:34 +0000 | [diff] [blame] | 411 | SpillSlotsOrReMatsAvailable[SlotOrReMat]= (Reg << 1) | (unsigned)CanClobber; |
Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 412 | |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 413 | if (SlotOrReMat > VirtRegMap::MAX_STACK_SLOT) |
| 414 | DOUT << "Remembering RM#" << SlotOrReMat-VirtRegMap::MAX_STACK_SLOT-1; |
Evan Cheng | 2638e1a | 2007-03-20 08:13:50 +0000 | [diff] [blame] | 415 | else |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 416 | DOUT << "Remembering SS#" << SlotOrReMat; |
Bill Wendling | e6d088a | 2008-02-26 21:47:57 +0000 | [diff] [blame] | 417 | DOUT << " in physreg " << TRI->getName(Reg) << "\n"; |
Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 418 | } |
Evan Cheng | 7a0d51c | 2006-12-14 07:54:05 +0000 | [diff] [blame] | 419 | |
Chris Lattner | 593c958 | 2006-02-03 23:28:46 +0000 | [diff] [blame] | 420 | /// canClobberPhysReg - Return true if the spiller is allowed to change the |
| 421 | /// value of the specified stackslot register if it desires. The specified |
| 422 | /// stack slot must be available in a physreg for this query to make sense. |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 423 | bool canClobberPhysReg(int SlotOrReMat) const { |
Evan Cheng | 90a43c3 | 2007-08-15 20:20:34 +0000 | [diff] [blame] | 424 | assert(SpillSlotsOrReMatsAvailable.count(SlotOrReMat) && |
| 425 | "Value not available!"); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 426 | return SpillSlotsOrReMatsAvailable.find(SlotOrReMat)->second & 1; |
Chris Lattner | 593c958 | 2006-02-03 23:28:46 +0000 | [diff] [blame] | 427 | } |
Evan Cheng | 35a3e4a | 2007-12-04 19:19:45 +0000 | [diff] [blame] | 428 | |
Evan Cheng | 7a0d51c | 2006-12-14 07:54:05 +0000 | [diff] [blame] | 429 | /// disallowClobberPhysReg - Unset the CanClobber bit of the specified |
| 430 | /// stackslot register. The register is still available but is no longer |
| 431 | /// allowed to be modifed. |
| 432 | void disallowClobberPhysReg(unsigned PhysReg); |
| 433 | |
Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 434 | /// ClobberPhysReg - This is called when the specified physreg changes |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 435 | /// value. We use this to invalidate any info about stuff that lives in |
Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 436 | /// it and any of its aliases. |
| 437 | void ClobberPhysReg(unsigned PhysReg); |
| 438 | |
Evan Cheng | 90a43c3 | 2007-08-15 20:20:34 +0000 | [diff] [blame] | 439 | /// ModifyStackSlotOrReMat - This method is called when the value in a stack |
| 440 | /// slot changes. This removes information about which register the previous |
| 441 | /// value for this slot lives in (as the previous value is dead now). |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 442 | void ModifyStackSlotOrReMat(int SlotOrReMat); |
Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 443 | }; |
Chris Lattner | f8c68f6 | 2006-06-28 22:17:39 +0000 | [diff] [blame] | 444 | } |
Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 445 | |
Evan Cheng | 7a0d51c | 2006-12-14 07:54:05 +0000 | [diff] [blame] | 446 | /// disallowClobberPhysRegOnly - Unset the CanClobber bit of the specified |
| 447 | /// stackslot register. The register is still available but is no longer |
| 448 | /// allowed to be modifed. |
| 449 | void AvailableSpills::disallowClobberPhysRegOnly(unsigned PhysReg) { |
| 450 | std::multimap<unsigned, int>::iterator I = |
| 451 | PhysRegsAvailable.lower_bound(PhysReg); |
| 452 | while (I != PhysRegsAvailable.end() && I->first == PhysReg) { |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 453 | int SlotOrReMat = I->second; |
Evan Cheng | 7a0d51c | 2006-12-14 07:54:05 +0000 | [diff] [blame] | 454 | I++; |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 455 | assert((SpillSlotsOrReMatsAvailable[SlotOrReMat] >> 1) == PhysReg && |
Evan Cheng | 7a0d51c | 2006-12-14 07:54:05 +0000 | [diff] [blame] | 456 | "Bidirectional map mismatch!"); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 457 | SpillSlotsOrReMatsAvailable[SlotOrReMat] &= ~1; |
Bill Wendling | e6d088a | 2008-02-26 21:47:57 +0000 | [diff] [blame] | 458 | DOUT << "PhysReg " << TRI->getName(PhysReg) |
Evan Cheng | 7a0d51c | 2006-12-14 07:54:05 +0000 | [diff] [blame] | 459 | << " copied, it is available for use but can no longer be modified\n"; |
| 460 | } |
| 461 | } |
| 462 | |
| 463 | /// disallowClobberPhysReg - Unset the CanClobber bit of the specified |
| 464 | /// stackslot register and its aliases. The register and its aliases may |
| 465 | /// still available but is no longer allowed to be modifed. |
| 466 | void AvailableSpills::disallowClobberPhysReg(unsigned PhysReg) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 467 | for (const unsigned *AS = TRI->getAliasSet(PhysReg); *AS; ++AS) |
Evan Cheng | 7a0d51c | 2006-12-14 07:54:05 +0000 | [diff] [blame] | 468 | disallowClobberPhysRegOnly(*AS); |
| 469 | disallowClobberPhysRegOnly(PhysReg); |
| 470 | } |
| 471 | |
Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 472 | /// ClobberPhysRegOnly - This is called when the specified physreg changes |
| 473 | /// value. We use this to invalidate any info about stuff we thing lives in it. |
| 474 | void AvailableSpills::ClobberPhysRegOnly(unsigned PhysReg) { |
| 475 | std::multimap<unsigned, int>::iterator I = |
| 476 | PhysRegsAvailable.lower_bound(PhysReg); |
Chris Lattner | 07cf141 | 2006-02-03 00:36:31 +0000 | [diff] [blame] | 477 | while (I != PhysRegsAvailable.end() && I->first == PhysReg) { |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 478 | int SlotOrReMat = I->second; |
Chris Lattner | 07cf141 | 2006-02-03 00:36:31 +0000 | [diff] [blame] | 479 | PhysRegsAvailable.erase(I++); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 480 | assert((SpillSlotsOrReMatsAvailable[SlotOrReMat] >> 1) == PhysReg && |
Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 481 | "Bidirectional map mismatch!"); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 482 | SpillSlotsOrReMatsAvailable.erase(SlotOrReMat); |
Bill Wendling | e6d088a | 2008-02-26 21:47:57 +0000 | [diff] [blame] | 483 | DOUT << "PhysReg " << TRI->getName(PhysReg) |
Evan Cheng | 2638e1a | 2007-03-20 08:13:50 +0000 | [diff] [blame] | 484 | << " clobbered, invalidating "; |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 485 | if (SlotOrReMat > VirtRegMap::MAX_STACK_SLOT) |
| 486 | DOUT << "RM#" << SlotOrReMat-VirtRegMap::MAX_STACK_SLOT-1 << "\n"; |
Evan Cheng | 2638e1a | 2007-03-20 08:13:50 +0000 | [diff] [blame] | 487 | else |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 488 | DOUT << "SS#" << SlotOrReMat << "\n"; |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 489 | } |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 490 | } |
| 491 | |
Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 492 | /// ClobberPhysReg - This is called when the specified physreg changes |
| 493 | /// value. We use this to invalidate any info about stuff we thing lives in |
| 494 | /// it and any of its aliases. |
| 495 | void AvailableSpills::ClobberPhysReg(unsigned PhysReg) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 496 | for (const unsigned *AS = TRI->getAliasSet(PhysReg); *AS; ++AS) |
Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 497 | ClobberPhysRegOnly(*AS); |
| 498 | ClobberPhysRegOnly(PhysReg); |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 499 | } |
| 500 | |
Evan Cheng | 90a43c3 | 2007-08-15 20:20:34 +0000 | [diff] [blame] | 501 | /// ModifyStackSlotOrReMat - This method is called when the value in a stack |
| 502 | /// slot changes. This removes information about which register the previous |
| 503 | /// value for this slot lives in (as the previous value is dead now). |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 504 | void AvailableSpills::ModifyStackSlotOrReMat(int SlotOrReMat) { |
Evan Cheng | 90a43c3 | 2007-08-15 20:20:34 +0000 | [diff] [blame] | 505 | std::map<int, unsigned>::iterator It = |
| 506 | SpillSlotsOrReMatsAvailable.find(SlotOrReMat); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 507 | if (It == SpillSlotsOrReMatsAvailable.end()) return; |
Evan Cheng | b9591c6 | 2007-07-11 08:47:44 +0000 | [diff] [blame] | 508 | unsigned Reg = It->second >> 1; |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 509 | SpillSlotsOrReMatsAvailable.erase(It); |
Chris Lattner | 07cf141 | 2006-02-03 00:36:31 +0000 | [diff] [blame] | 510 | |
| 511 | // This register may hold the value of multiple stack slots, only remove this |
| 512 | // stack slot from the set of values the register contains. |
| 513 | std::multimap<unsigned, int>::iterator I = PhysRegsAvailable.lower_bound(Reg); |
| 514 | for (; ; ++I) { |
| 515 | assert(I != PhysRegsAvailable.end() && I->first == Reg && |
| 516 | "Map inverse broken!"); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 517 | if (I->second == SlotOrReMat) break; |
Chris Lattner | 07cf141 | 2006-02-03 00:36:31 +0000 | [diff] [blame] | 518 | } |
| 519 | PhysRegsAvailable.erase(I); |
| 520 | } |
| 521 | |
| 522 | |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 523 | |
Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 524 | /// InvalidateKills - MI is going to be deleted. If any of its operands are |
| 525 | /// marked kill, then invalidate the information. |
| 526 | static void InvalidateKills(MachineInstr &MI, BitVector &RegKills, |
Evan Cheng | c91f0b8 | 2007-08-14 20:23:13 +0000 | [diff] [blame] | 527 | std::vector<MachineOperand*> &KillOps, |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 528 | SmallVector<unsigned, 2> *KillRegs = NULL) { |
Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 529 | for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) { |
| 530 | MachineOperand &MO = MI.getOperand(i); |
Dan Gohman | 92dfe20 | 2007-09-14 20:33:02 +0000 | [diff] [blame] | 531 | if (!MO.isRegister() || !MO.isUse() || !MO.isKill()) |
Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 532 | continue; |
| 533 | unsigned Reg = MO.getReg(); |
Evan Cheng | b6ca4b3 | 2007-08-14 23:25:37 +0000 | [diff] [blame] | 534 | if (KillRegs) |
| 535 | KillRegs->push_back(Reg); |
Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 536 | if (KillOps[Reg] == &MO) { |
| 537 | RegKills.reset(Reg); |
| 538 | KillOps[Reg] = NULL; |
| 539 | } |
| 540 | } |
| 541 | } |
| 542 | |
Evan Cheng | 39c883c | 2007-12-11 23:36:57 +0000 | [diff] [blame] | 543 | /// InvalidateKill - A MI that defines the specified register is being deleted, |
| 544 | /// invalidate the register kill information. |
| 545 | static void InvalidateKill(unsigned Reg, BitVector &RegKills, |
| 546 | std::vector<MachineOperand*> &KillOps) { |
| 547 | if (RegKills[Reg]) { |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 548 | KillOps[Reg]->setIsKill(false); |
Evan Cheng | 39c883c | 2007-12-11 23:36:57 +0000 | [diff] [blame] | 549 | KillOps[Reg] = NULL; |
| 550 | RegKills.reset(Reg); |
| 551 | } |
| 552 | } |
| 553 | |
Evan Cheng | b6ca4b3 | 2007-08-14 23:25:37 +0000 | [diff] [blame] | 554 | /// InvalidateRegDef - If the def operand of the specified def MI is now dead |
| 555 | /// (since it's spill instruction is removed), mark it isDead. Also checks if |
| 556 | /// the def MI has other definition operands that are not dead. Returns it by |
| 557 | /// reference. |
| 558 | static bool InvalidateRegDef(MachineBasicBlock::iterator I, |
| 559 | MachineInstr &NewDef, unsigned Reg, |
| 560 | bool &HasLiveDef) { |
| 561 | // Due to remat, it's possible this reg isn't being reused. That is, |
| 562 | // the def of this reg (by prev MI) is now dead. |
| 563 | MachineInstr *DefMI = I; |
| 564 | MachineOperand *DefOp = NULL; |
| 565 | for (unsigned i = 0, e = DefMI->getNumOperands(); i != e; ++i) { |
| 566 | MachineOperand &MO = DefMI->getOperand(i); |
Dan Gohman | 92dfe20 | 2007-09-14 20:33:02 +0000 | [diff] [blame] | 567 | if (MO.isRegister() && MO.isDef()) { |
Evan Cheng | b6ca4b3 | 2007-08-14 23:25:37 +0000 | [diff] [blame] | 568 | if (MO.getReg() == Reg) |
| 569 | DefOp = &MO; |
| 570 | else if (!MO.isDead()) |
| 571 | HasLiveDef = true; |
| 572 | } |
| 573 | } |
| 574 | if (!DefOp) |
| 575 | return false; |
| 576 | |
| 577 | bool FoundUse = false, Done = false; |
| 578 | MachineBasicBlock::iterator E = NewDef; |
| 579 | ++I; ++E; |
| 580 | for (; !Done && I != E; ++I) { |
| 581 | MachineInstr *NMI = I; |
| 582 | for (unsigned j = 0, ee = NMI->getNumOperands(); j != ee; ++j) { |
| 583 | MachineOperand &MO = NMI->getOperand(j); |
Dan Gohman | 92dfe20 | 2007-09-14 20:33:02 +0000 | [diff] [blame] | 584 | if (!MO.isRegister() || MO.getReg() != Reg) |
Evan Cheng | b6ca4b3 | 2007-08-14 23:25:37 +0000 | [diff] [blame] | 585 | continue; |
| 586 | if (MO.isUse()) |
| 587 | FoundUse = true; |
| 588 | Done = true; // Stop after scanning all the operands of this MI. |
| 589 | } |
| 590 | } |
| 591 | if (!FoundUse) { |
| 592 | // Def is dead! |
| 593 | DefOp->setIsDead(); |
| 594 | return true; |
| 595 | } |
| 596 | return false; |
| 597 | } |
| 598 | |
Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 599 | /// UpdateKills - Track and update kill info. If a MI reads a register that is |
| 600 | /// marked kill, then it must be due to register reuse. Transfer the kill info |
| 601 | /// over. |
| 602 | static void UpdateKills(MachineInstr &MI, BitVector &RegKills, |
| 603 | std::vector<MachineOperand*> &KillOps) { |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 604 | const TargetInstrDesc &TID = MI.getDesc(); |
Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 605 | for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) { |
| 606 | MachineOperand &MO = MI.getOperand(i); |
Dan Gohman | 92dfe20 | 2007-09-14 20:33:02 +0000 | [diff] [blame] | 607 | if (!MO.isRegister() || !MO.isUse()) |
Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 608 | continue; |
| 609 | unsigned Reg = MO.getReg(); |
| 610 | if (Reg == 0) |
| 611 | continue; |
| 612 | |
| 613 | if (RegKills[Reg]) { |
| 614 | // That can't be right. Register is killed but not re-defined and it's |
| 615 | // being reused. Let's fix that. |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 616 | KillOps[Reg]->setIsKill(false); |
Evan Cheng | 39c883c | 2007-12-11 23:36:57 +0000 | [diff] [blame] | 617 | KillOps[Reg] = NULL; |
| 618 | RegKills.reset(Reg); |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 619 | if (i < TID.getNumOperands() && |
| 620 | TID.getOperandConstraint(i, TOI::TIED_TO) == -1) |
Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 621 | // Unless it's a two-address operand, this is the new kill. |
| 622 | MO.setIsKill(); |
| 623 | } |
Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 624 | if (MO.isKill()) { |
| 625 | RegKills.set(Reg); |
| 626 | KillOps[Reg] = &MO; |
| 627 | } |
| 628 | } |
| 629 | |
| 630 | for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) { |
| 631 | const MachineOperand &MO = MI.getOperand(i); |
Dan Gohman | 92dfe20 | 2007-09-14 20:33:02 +0000 | [diff] [blame] | 632 | if (!MO.isRegister() || !MO.isDef()) |
Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 633 | continue; |
| 634 | unsigned Reg = MO.getReg(); |
| 635 | RegKills.reset(Reg); |
| 636 | KillOps[Reg] = NULL; |
| 637 | } |
| 638 | } |
| 639 | |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 640 | /// ReMaterialize - Re-materialize definition for Reg targetting DestReg. |
| 641 | /// |
| 642 | static void ReMaterialize(MachineBasicBlock &MBB, |
| 643 | MachineBasicBlock::iterator &MII, |
| 644 | unsigned DestReg, unsigned Reg, |
| 645 | const TargetRegisterInfo *TRI, |
| 646 | VirtRegMap &VRM) { |
| 647 | TRI->reMaterialize(MBB, MII, DestReg, VRM.getReMaterializedMI(Reg)); |
| 648 | MachineInstr *NewMI = prior(MII); |
| 649 | for (unsigned i = 0, e = NewMI->getNumOperands(); i != e; ++i) { |
| 650 | MachineOperand &MO = NewMI->getOperand(i); |
| 651 | if (!MO.isRegister() || MO.getReg() == 0) |
| 652 | continue; |
| 653 | unsigned VirtReg = MO.getReg(); |
| 654 | if (TargetRegisterInfo::isPhysicalRegister(VirtReg)) |
| 655 | continue; |
| 656 | assert(MO.isUse()); |
| 657 | unsigned SubIdx = MO.getSubReg(); |
| 658 | unsigned Phys = VRM.getPhys(VirtReg); |
| 659 | assert(Phys); |
| 660 | unsigned RReg = SubIdx ? TRI->getSubReg(Phys, SubIdx) : Phys; |
| 661 | MO.setReg(RReg); |
| 662 | } |
| 663 | ++NumReMats; |
| 664 | } |
| 665 | |
Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 666 | |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 667 | // ReusedOp - For each reused operand, we keep track of a bit of information, in |
| 668 | // case we need to rollback upon processing a new operand. See comments below. |
| 669 | namespace { |
| 670 | struct ReusedOp { |
| 671 | // The MachineInstr operand that reused an available value. |
| 672 | unsigned Operand; |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 673 | |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 674 | // StackSlotOrReMat - The spill slot or remat id of the value being reused. |
| 675 | unsigned StackSlotOrReMat; |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 676 | |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 677 | // PhysRegReused - The physical register the value was available in. |
| 678 | unsigned PhysRegReused; |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 679 | |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 680 | // AssignedPhysReg - The physreg that was assigned for use by the reload. |
| 681 | unsigned AssignedPhysReg; |
Chris Lattner | 8a61a75 | 2005-10-06 17:19:06 +0000 | [diff] [blame] | 682 | |
| 683 | // VirtReg - The virtual register itself. |
| 684 | unsigned VirtReg; |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 685 | |
Chris Lattner | 8a61a75 | 2005-10-06 17:19:06 +0000 | [diff] [blame] | 686 | ReusedOp(unsigned o, unsigned ss, unsigned prr, unsigned apr, |
| 687 | unsigned vreg) |
Evan Cheng | 90a43c3 | 2007-08-15 20:20:34 +0000 | [diff] [blame] | 688 | : Operand(o), StackSlotOrReMat(ss), PhysRegReused(prr), |
| 689 | AssignedPhysReg(apr), VirtReg(vreg) {} |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 690 | }; |
Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 691 | |
| 692 | /// ReuseInfo - This maintains a collection of ReuseOp's for each operand that |
| 693 | /// is reused instead of reloaded. |
Chris Lattner | f8c68f6 | 2006-06-28 22:17:39 +0000 | [diff] [blame] | 694 | class VISIBILITY_HIDDEN ReuseInfo { |
Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 695 | MachineInstr &MI; |
| 696 | std::vector<ReusedOp> Reuses; |
Evan Cheng | 957840b | 2007-02-21 02:22:03 +0000 | [diff] [blame] | 697 | BitVector PhysRegsClobbered; |
Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 698 | public: |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 699 | ReuseInfo(MachineInstr &mi, const TargetRegisterInfo *tri) : MI(mi) { |
| 700 | PhysRegsClobbered.resize(tri->getNumRegs()); |
Evan Cheng | e077ef6 | 2006-11-04 00:21:55 +0000 | [diff] [blame] | 701 | } |
Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 702 | |
| 703 | bool hasReuses() const { |
| 704 | return !Reuses.empty(); |
| 705 | } |
| 706 | |
| 707 | /// addReuse - If we choose to reuse a virtual register that is already |
| 708 | /// available instead of reloading it, remember that we did so. |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 709 | void addReuse(unsigned OpNo, unsigned StackSlotOrReMat, |
Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 710 | unsigned PhysRegReused, unsigned AssignedPhysReg, |
| 711 | unsigned VirtReg) { |
| 712 | // If the reload is to the assigned register anyway, no undo will be |
| 713 | // required. |
| 714 | if (PhysRegReused == AssignedPhysReg) return; |
| 715 | |
| 716 | // Otherwise, remember this. |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 717 | Reuses.push_back(ReusedOp(OpNo, StackSlotOrReMat, PhysRegReused, |
Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 718 | AssignedPhysReg, VirtReg)); |
| 719 | } |
Evan Cheng | e077ef6 | 2006-11-04 00:21:55 +0000 | [diff] [blame] | 720 | |
| 721 | void markClobbered(unsigned PhysReg) { |
Evan Cheng | 957840b | 2007-02-21 02:22:03 +0000 | [diff] [blame] | 722 | PhysRegsClobbered.set(PhysReg); |
Evan Cheng | e077ef6 | 2006-11-04 00:21:55 +0000 | [diff] [blame] | 723 | } |
| 724 | |
| 725 | bool isClobbered(unsigned PhysReg) const { |
Evan Cheng | 957840b | 2007-02-21 02:22:03 +0000 | [diff] [blame] | 726 | return PhysRegsClobbered.test(PhysReg); |
Evan Cheng | e077ef6 | 2006-11-04 00:21:55 +0000 | [diff] [blame] | 727 | } |
Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 728 | |
| 729 | /// GetRegForReload - We are about to emit a reload into PhysReg. If there |
| 730 | /// is some other operand that is using the specified register, either pick |
| 731 | /// a new register to use, or evict the previous reload and use this reg. |
| 732 | unsigned GetRegForReload(unsigned PhysReg, MachineInstr *MI, |
| 733 | AvailableSpills &Spills, |
Evan Cheng | fff3e19 | 2007-08-14 09:11:18 +0000 | [diff] [blame] | 734 | std::vector<MachineInstr*> &MaybeDeadStores, |
Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 735 | SmallSet<unsigned, 8> &Rejected, |
| 736 | BitVector &RegKills, |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 737 | std::vector<MachineOperand*> &KillOps, |
| 738 | VirtRegMap &VRM) { |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 739 | const TargetInstrInfo* TII = MI->getParent()->getParent()->getTarget() |
| 740 | .getInstrInfo(); |
| 741 | |
Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 742 | if (Reuses.empty()) return PhysReg; // This is most often empty. |
| 743 | |
| 744 | for (unsigned ro = 0, e = Reuses.size(); ro != e; ++ro) { |
| 745 | ReusedOp &Op = Reuses[ro]; |
| 746 | // If we find some other reuse that was supposed to use this register |
| 747 | // exactly for its reload, we can change this reload to use ITS reload |
Evan Cheng | 3c82cab | 2007-01-19 22:40:14 +0000 | [diff] [blame] | 748 | // register. That is, unless its reload register has already been |
| 749 | // considered and subsequently rejected because it has also been reused |
| 750 | // by another operand. |
| 751 | if (Op.PhysRegReused == PhysReg && |
| 752 | Rejected.count(Op.AssignedPhysReg) == 0) { |
Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 753 | // Yup, use the reload register that we didn't use before. |
Evan Cheng | 3c82cab | 2007-01-19 22:40:14 +0000 | [diff] [blame] | 754 | unsigned NewReg = Op.AssignedPhysReg; |
| 755 | Rejected.insert(PhysReg); |
Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 756 | return GetRegForReload(NewReg, MI, Spills, MaybeDeadStores, Rejected, |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 757 | RegKills, KillOps, VRM); |
Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 758 | } else { |
| 759 | // Otherwise, we might also have a problem if a previously reused |
| 760 | // value aliases the new register. If so, codegen the previous reload |
| 761 | // and use this one. |
| 762 | unsigned PRRU = Op.PhysRegReused; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 763 | const TargetRegisterInfo *TRI = Spills.getRegInfo(); |
| 764 | if (TRI->areAliases(PRRU, PhysReg)) { |
Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 765 | // Okay, we found out that an alias of a reused register |
| 766 | // was used. This isn't good because it means we have |
| 767 | // to undo a previous reuse. |
| 768 | MachineBasicBlock *MBB = MI->getParent(); |
| 769 | const TargetRegisterClass *AliasRC = |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 770 | MBB->getParent()->getRegInfo().getRegClass(Op.VirtReg); |
Chris Lattner | 28bad08 | 2006-02-25 02:17:31 +0000 | [diff] [blame] | 771 | |
| 772 | // Copy Op out of the vector and remove it, we're going to insert an |
| 773 | // explicit load for it. |
| 774 | ReusedOp NewOp = Op; |
| 775 | Reuses.erase(Reuses.begin()+ro); |
| 776 | |
| 777 | // Ok, we're going to try to reload the assigned physreg into the |
| 778 | // slot that we were supposed to in the first place. However, that |
| 779 | // register could hold a reuse. Check to see if it conflicts or |
| 780 | // would prefer us to use a different register. |
| 781 | unsigned NewPhysReg = GetRegForReload(NewOp.AssignedPhysReg, |
Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 782 | MI, Spills, MaybeDeadStores, |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 783 | Rejected, RegKills, KillOps, VRM); |
Chris Lattner | 28bad08 | 2006-02-25 02:17:31 +0000 | [diff] [blame] | 784 | |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 785 | MachineBasicBlock::iterator MII = MI; |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 786 | if (NewOp.StackSlotOrReMat > VirtRegMap::MAX_STACK_SLOT) { |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 787 | ReMaterialize(*MBB, MII, NewPhysReg, NewOp.VirtReg, TRI, VRM); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 788 | } else { |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 789 | TII->loadRegFromStackSlot(*MBB, MII, NewPhysReg, |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 790 | NewOp.StackSlotOrReMat, AliasRC); |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 791 | MachineInstr *LoadMI = prior(MII); |
| 792 | VRM.addSpillSlotUse(NewOp.StackSlotOrReMat, LoadMI); |
Evan Cheng | fff3e19 | 2007-08-14 09:11:18 +0000 | [diff] [blame] | 793 | // Any stores to this stack slot are not dead anymore. |
| 794 | MaybeDeadStores[NewOp.StackSlotOrReMat] = NULL; |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 795 | ++NumLoads; |
| 796 | } |
Chris Lattner | 28bad08 | 2006-02-25 02:17:31 +0000 | [diff] [blame] | 797 | Spills.ClobberPhysReg(NewPhysReg); |
| 798 | Spills.ClobberPhysReg(NewOp.PhysRegReused); |
Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 799 | |
Chris Lattner | e53f4a0 | 2006-05-04 17:52:23 +0000 | [diff] [blame] | 800 | MI->getOperand(NewOp.Operand).setReg(NewPhysReg); |
Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 801 | |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 802 | Spills.addAvailable(NewOp.StackSlotOrReMat, MI, NewPhysReg); |
Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 803 | --MII; |
| 804 | UpdateKills(*MII, RegKills, KillOps); |
| 805 | DOUT << '\t' << *MII; |
Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 806 | |
Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 807 | DOUT << "Reuse undone!\n"; |
Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 808 | --NumReused; |
Chris Lattner | 28bad08 | 2006-02-25 02:17:31 +0000 | [diff] [blame] | 809 | |
| 810 | // Finally, PhysReg is now available, go ahead and use it. |
Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 811 | return PhysReg; |
| 812 | } |
| 813 | } |
| 814 | } |
| 815 | return PhysReg; |
| 816 | } |
Evan Cheng | 3c82cab | 2007-01-19 22:40:14 +0000 | [diff] [blame] | 817 | |
| 818 | /// GetRegForReload - Helper for the above GetRegForReload(). Add a |
| 819 | /// 'Rejected' set to remember which registers have been considered and |
| 820 | /// rejected for the reload. This avoids infinite looping in case like |
| 821 | /// this: |
| 822 | /// t1 := op t2, t3 |
| 823 | /// t2 <- assigned r0 for use by the reload but ended up reuse r1 |
| 824 | /// t3 <- assigned r1 for use by the reload but ended up reuse r0 |
| 825 | /// t1 <- desires r1 |
| 826 | /// sees r1 is taken by t2, tries t2's reload register r0 |
| 827 | /// sees r0 is taken by t3, tries t3's reload register r1 |
| 828 | /// sees r1 is taken by t2, tries t2's reload register r0 ... |
| 829 | unsigned GetRegForReload(unsigned PhysReg, MachineInstr *MI, |
| 830 | AvailableSpills &Spills, |
Evan Cheng | fff3e19 | 2007-08-14 09:11:18 +0000 | [diff] [blame] | 831 | std::vector<MachineInstr*> &MaybeDeadStores, |
Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 832 | BitVector &RegKills, |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 833 | std::vector<MachineOperand*> &KillOps, |
| 834 | VirtRegMap &VRM) { |
Chris Lattner | 08a4d5a | 2007-01-23 00:59:48 +0000 | [diff] [blame] | 835 | SmallSet<unsigned, 8> Rejected; |
Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 836 | return GetRegForReload(PhysReg, MI, Spills, MaybeDeadStores, Rejected, |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 837 | RegKills, KillOps, VRM); |
Evan Cheng | 3c82cab | 2007-01-19 22:40:14 +0000 | [diff] [blame] | 838 | } |
Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 839 | }; |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 840 | } |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 841 | |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 842 | /// PrepForUnfoldOpti - Turn a store folding instruction into a load folding |
| 843 | /// instruction. e.g. |
| 844 | /// xorl %edi, %eax |
| 845 | /// movl %eax, -32(%ebp) |
| 846 | /// movl -36(%ebp), %eax |
Bill Wendling | f059deb | 2008-02-26 10:51:52 +0000 | [diff] [blame] | 847 | /// orl %eax, -32(%ebp) |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 848 | /// ==> |
| 849 | /// xorl %edi, %eax |
| 850 | /// orl -36(%ebp), %eax |
| 851 | /// mov %eax, -32(%ebp) |
| 852 | /// This enables unfolding optimization for a subsequent instruction which will |
| 853 | /// also eliminate the newly introduced store instruction. |
| 854 | bool LocalSpiller::PrepForUnfoldOpti(MachineBasicBlock &MBB, |
| 855 | MachineBasicBlock::iterator &MII, |
| 856 | std::vector<MachineInstr*> &MaybeDeadStores, |
| 857 | AvailableSpills &Spills, |
| 858 | BitVector &RegKills, |
| 859 | std::vector<MachineOperand*> &KillOps, |
| 860 | VirtRegMap &VRM) { |
| 861 | MachineFunction &MF = *MBB.getParent(); |
| 862 | MachineInstr &MI = *MII; |
| 863 | unsigned UnfoldedOpc = 0; |
| 864 | unsigned UnfoldPR = 0; |
| 865 | unsigned UnfoldVR = 0; |
| 866 | int FoldedSS = VirtRegMap::NO_STACK_SLOT; |
| 867 | VirtRegMap::MI2VirtMapTy::const_iterator I, End; |
| 868 | for (tie(I, End) = VRM.getFoldedVirts(&MI); I != End; ++I) { |
| 869 | // Only transform a MI that folds a single register. |
| 870 | if (UnfoldedOpc) |
| 871 | return false; |
| 872 | UnfoldVR = I->second.first; |
| 873 | VirtRegMap::ModRef MR = I->second.second; |
| 874 | if (VRM.isAssignedReg(UnfoldVR)) |
| 875 | continue; |
| 876 | // If this reference is not a use, any previous store is now dead. |
| 877 | // Otherwise, the store to this stack slot is not dead anymore. |
| 878 | FoldedSS = VRM.getStackSlot(UnfoldVR); |
| 879 | MachineInstr* DeadStore = MaybeDeadStores[FoldedSS]; |
| 880 | if (DeadStore && (MR & VirtRegMap::isModRef)) { |
| 881 | unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(FoldedSS); |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 882 | if (!PhysReg || !DeadStore->readsRegister(PhysReg)) |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 883 | continue; |
| 884 | UnfoldPR = PhysReg; |
Owen Anderson | 6425f8b | 2008-01-07 01:35:56 +0000 | [diff] [blame] | 885 | UnfoldedOpc = TII->getOpcodeAfterMemoryUnfold(MI.getOpcode(), |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 886 | false, true); |
| 887 | } |
| 888 | } |
| 889 | |
| 890 | if (!UnfoldedOpc) |
| 891 | return false; |
| 892 | |
| 893 | for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) { |
| 894 | MachineOperand &MO = MI.getOperand(i); |
| 895 | if (!MO.isRegister() || MO.getReg() == 0 || !MO.isUse()) |
| 896 | continue; |
| 897 | unsigned VirtReg = MO.getReg(); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 898 | if (TargetRegisterInfo::isPhysicalRegister(VirtReg) || MO.getSubReg()) |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 899 | continue; |
| 900 | if (VRM.isAssignedReg(VirtReg)) { |
| 901 | unsigned PhysReg = VRM.getPhys(VirtReg); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 902 | if (PhysReg && TRI->regsOverlap(PhysReg, UnfoldPR)) |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 903 | return false; |
| 904 | } else if (VRM.isReMaterialized(VirtReg)) |
| 905 | continue; |
| 906 | int SS = VRM.getStackSlot(VirtReg); |
| 907 | unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS); |
| 908 | if (PhysReg) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 909 | if (TRI->regsOverlap(PhysReg, UnfoldPR)) |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 910 | return false; |
| 911 | continue; |
| 912 | } |
| 913 | PhysReg = VRM.getPhys(VirtReg); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 914 | if (!TRI->regsOverlap(PhysReg, UnfoldPR)) |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 915 | continue; |
| 916 | |
| 917 | // Ok, we'll need to reload the value into a register which makes |
| 918 | // it impossible to perform the store unfolding optimization later. |
| 919 | // Let's see if it is possible to fold the load if the store is |
| 920 | // unfolded. This allows us to perform the store unfolding |
| 921 | // optimization. |
| 922 | SmallVector<MachineInstr*, 4> NewMIs; |
Owen Anderson | 6425f8b | 2008-01-07 01:35:56 +0000 | [diff] [blame] | 923 | if (TII->unfoldMemoryOperand(MF, &MI, UnfoldVR, false, false, NewMIs)) { |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 924 | assert(NewMIs.size() == 1); |
| 925 | MachineInstr *NewMI = NewMIs.back(); |
| 926 | NewMIs.clear(); |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 927 | int Idx = NewMI->findRegisterUseOperandIdx(VirtReg, false); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 928 | assert(Idx != -1); |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 929 | SmallVector<unsigned, 2> Ops; |
| 930 | Ops.push_back(Idx); |
Evan Cheng | f2f8c2a | 2008-02-08 22:05:27 +0000 | [diff] [blame] | 931 | MachineInstr *FoldedMI = TII->foldMemoryOperand(MF, NewMI, Ops, SS); |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 932 | if (FoldedMI) { |
Evan Cheng | 21b3f31 | 2008-02-27 19:57:11 +0000 | [diff] [blame] | 933 | VRM.addSpillSlotUse(SS, FoldedMI); |
Evan Cheng | cbfb9b2 | 2007-10-22 03:01:44 +0000 | [diff] [blame] | 934 | if (!VRM.hasPhys(UnfoldVR)) |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 935 | VRM.assignVirt2Phys(UnfoldVR, UnfoldPR); |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 936 | VRM.virtFolded(VirtReg, FoldedMI, VirtRegMap::isRef); |
| 937 | MII = MBB.insert(MII, FoldedMI); |
Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 938 | VRM.RemoveMachineInstrFromMaps(&MI); |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 939 | MBB.erase(&MI); |
| 940 | return true; |
| 941 | } |
| 942 | delete NewMI; |
| 943 | } |
| 944 | } |
| 945 | return false; |
| 946 | } |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 947 | |
Evan Cheng | 7277a7d | 2007-11-02 17:35:08 +0000 | [diff] [blame] | 948 | /// findSuperReg - Find the SubReg's super-register of given register class |
| 949 | /// where its SubIdx sub-register is SubReg. |
| 950 | static unsigned findSuperReg(const TargetRegisterClass *RC, unsigned SubReg, |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 951 | unsigned SubIdx, const TargetRegisterInfo *TRI) { |
Evan Cheng | 7277a7d | 2007-11-02 17:35:08 +0000 | [diff] [blame] | 952 | for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end(); |
| 953 | I != E; ++I) { |
| 954 | unsigned Reg = *I; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 955 | if (TRI->getSubReg(Reg, SubIdx) == SubReg) |
Evan Cheng | 7277a7d | 2007-11-02 17:35:08 +0000 | [diff] [blame] | 956 | return Reg; |
| 957 | } |
| 958 | return 0; |
| 959 | } |
| 960 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 961 | /// SpillRegToStackSlot - Spill a register to a specified stack slot. Check if |
| 962 | /// the last store to the same slot is now dead. If so, remove the last store. |
| 963 | void LocalSpiller::SpillRegToStackSlot(MachineBasicBlock &MBB, |
| 964 | MachineBasicBlock::iterator &MII, |
| 965 | int Idx, unsigned PhysReg, int StackSlot, |
| 966 | const TargetRegisterClass *RC, |
Evan Cheng | 35a3e4a | 2007-12-04 19:19:45 +0000 | [diff] [blame] | 967 | bool isAvailable, MachineInstr *&LastStore, |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 968 | AvailableSpills &Spills, |
| 969 | SmallSet<MachineInstr*, 4> &ReMatDefs, |
| 970 | BitVector &RegKills, |
| 971 | std::vector<MachineOperand*> &KillOps, |
Evan Cheng | e4b3900 | 2007-12-03 21:31:55 +0000 | [diff] [blame] | 972 | VirtRegMap &VRM) { |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 973 | TII->storeRegToStackSlot(MBB, next(MII), PhysReg, true, StackSlot, RC); |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 974 | MachineInstr *StoreMI = next(MII); |
| 975 | VRM.addSpillSlotUse(StackSlot, StoreMI); |
| 976 | DOUT << "Store:\t" << *StoreMI; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 977 | |
| 978 | // If there is a dead store to this stack slot, nuke it now. |
| 979 | if (LastStore) { |
| 980 | DOUT << "Removed dead store:\t" << *LastStore; |
| 981 | ++NumDSE; |
| 982 | SmallVector<unsigned, 2> KillRegs; |
| 983 | InvalidateKills(*LastStore, RegKills, KillOps, &KillRegs); |
| 984 | MachineBasicBlock::iterator PrevMII = LastStore; |
| 985 | bool CheckDef = PrevMII != MBB.begin(); |
| 986 | if (CheckDef) |
| 987 | --PrevMII; |
Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 988 | VRM.RemoveMachineInstrFromMaps(LastStore); |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 989 | MBB.erase(LastStore); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 990 | if (CheckDef) { |
| 991 | // Look at defs of killed registers on the store. Mark the defs |
| 992 | // as dead since the store has been deleted and they aren't |
| 993 | // being reused. |
| 994 | for (unsigned j = 0, ee = KillRegs.size(); j != ee; ++j) { |
| 995 | bool HasOtherDef = false; |
| 996 | if (InvalidateRegDef(PrevMII, *MII, KillRegs[j], HasOtherDef)) { |
| 997 | MachineInstr *DeadDef = PrevMII; |
| 998 | if (ReMatDefs.count(DeadDef) && !HasOtherDef) { |
| 999 | // FIXME: This assumes a remat def does not have side |
| 1000 | // effects. |
Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1001 | VRM.RemoveMachineInstrFromMaps(DeadDef); |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 1002 | MBB.erase(DeadDef); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1003 | ++NumDRM; |
| 1004 | } |
| 1005 | } |
| 1006 | } |
| 1007 | } |
| 1008 | } |
| 1009 | |
Evan Cheng | e4b3900 | 2007-12-03 21:31:55 +0000 | [diff] [blame] | 1010 | LastStore = next(MII); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1011 | |
| 1012 | // If the stack slot value was previously available in some other |
| 1013 | // register, change it now. Otherwise, make the register available, |
| 1014 | // in PhysReg. |
| 1015 | Spills.ModifyStackSlotOrReMat(StackSlot); |
| 1016 | Spills.ClobberPhysReg(PhysReg); |
Evan Cheng | 35a3e4a | 2007-12-04 19:19:45 +0000 | [diff] [blame] | 1017 | Spills.addAvailable(StackSlot, LastStore, PhysReg, isAvailable); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1018 | ++NumStores; |
| 1019 | } |
| 1020 | |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 1021 | /// rewriteMBB - Keep track of which spills are available even after the |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1022 | /// register allocator is done with them. If possible, avid reloading vregs. |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 1023 | void LocalSpiller::RewriteMBB(MachineBasicBlock &MBB, VirtRegMap &VRM) { |
Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 1024 | DOUT << MBB.getBasicBlock()->getName() << ":\n"; |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 1025 | |
Evan Cheng | fff3e19 | 2007-08-14 09:11:18 +0000 | [diff] [blame] | 1026 | MachineFunction &MF = *MBB.getParent(); |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 1027 | |
Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 1028 | // Spills - Keep track of which spilled values are available in physregs so |
| 1029 | // that we can choose to reuse the physregs instead of emitting reloads. |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1030 | AvailableSpills Spills(TRI, TII); |
Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 1031 | |
Chris Lattner | 52b25db | 2004-10-01 19:47:12 +0000 | [diff] [blame] | 1032 | // MaybeDeadStores - When we need to write a value back into a stack slot, |
| 1033 | // keep track of the inserted store. If the stack slot value is never read |
| 1034 | // (because the value was used from some available register, for example), and |
| 1035 | // subsequently stored to, the original store is dead. This map keeps track |
| 1036 | // of inserted stores that are not used. If we see a subsequent store to the |
| 1037 | // same stack slot, the original store is deleted. |
Evan Cheng | fff3e19 | 2007-08-14 09:11:18 +0000 | [diff] [blame] | 1038 | std::vector<MachineInstr*> MaybeDeadStores; |
| 1039 | MaybeDeadStores.resize(MF.getFrameInfo()->getObjectIndexEnd(), NULL); |
Chris Lattner | 52b25db | 2004-10-01 19:47:12 +0000 | [diff] [blame] | 1040 | |
Evan Cheng | b6ca4b3 | 2007-08-14 23:25:37 +0000 | [diff] [blame] | 1041 | // ReMatDefs - These are rematerializable def MIs which are not deleted. |
| 1042 | SmallSet<MachineInstr*, 4> ReMatDefs; |
| 1043 | |
Evan Cheng | 0c40d72 | 2007-07-11 05:28:39 +0000 | [diff] [blame] | 1044 | // Keep track of kill information. |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1045 | BitVector RegKills(TRI->getNumRegs()); |
Evan Cheng | 0c40d72 | 2007-07-11 05:28:39 +0000 | [diff] [blame] | 1046 | std::vector<MachineOperand*> KillOps; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1047 | KillOps.resize(TRI->getNumRegs(), NULL); |
Evan Cheng | 0c40d72 | 2007-07-11 05:28:39 +0000 | [diff] [blame] | 1048 | |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 1049 | for (MachineBasicBlock::iterator MII = MBB.begin(), E = MBB.end(); |
| 1050 | MII != E; ) { |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 1051 | MachineBasicBlock::iterator NextMII = MII; ++NextMII; |
Evan Cheng | 0c40d72 | 2007-07-11 05:28:39 +0000 | [diff] [blame] | 1052 | |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1053 | VirtRegMap::MI2VirtMapTy::const_iterator I, End; |
Evan Cheng | 0c40d72 | 2007-07-11 05:28:39 +0000 | [diff] [blame] | 1054 | bool Erased = false; |
| 1055 | bool BackTracked = false; |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1056 | if (PrepForUnfoldOpti(MBB, MII, |
| 1057 | MaybeDeadStores, Spills, RegKills, KillOps, VRM)) |
| 1058 | NextMII = next(MII); |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 1059 | |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1060 | MachineInstr &MI = *MII; |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 1061 | const TargetInstrDesc &TID = MI.getDesc(); |
Evan Cheng | e077ef6 | 2006-11-04 00:21:55 +0000 | [diff] [blame] | 1062 | |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 1063 | if (VRM.hasEmergencySpills(&MI)) { |
| 1064 | // Spill physical register(s) in the rare case the allocator has run out |
| 1065 | // of registers to allocate. |
| 1066 | SmallSet<int, 4> UsedSS; |
| 1067 | std::vector<unsigned> &EmSpills = VRM.getEmergencySpills(&MI); |
| 1068 | for (unsigned i = 0, e = EmSpills.size(); i != e; ++i) { |
| 1069 | unsigned PhysReg = EmSpills[i]; |
| 1070 | const TargetRegisterClass *RC = |
| 1071 | TRI->getPhysicalRegisterRegClass(PhysReg); |
| 1072 | assert(RC && "Unable to determine register class!"); |
| 1073 | int SS = VRM.getEmergencySpillSlot(RC); |
| 1074 | if (UsedSS.count(SS)) |
| 1075 | assert(0 && "Need to spill more than one physical registers!"); |
| 1076 | UsedSS.insert(SS); |
| 1077 | TII->storeRegToStackSlot(MBB, MII, PhysReg, true, SS, RC); |
| 1078 | MachineInstr *StoreMI = prior(MII); |
| 1079 | VRM.addSpillSlotUse(SS, StoreMI); |
| 1080 | TII->loadRegFromStackSlot(MBB, next(MII), PhysReg, SS, RC); |
| 1081 | MachineInstr *LoadMI = next(MII); |
| 1082 | VRM.addSpillSlotUse(SS, LoadMI); |
Evan Cheng | c1f53c7 | 2008-03-11 21:34:46 +0000 | [diff] [blame^] | 1083 | ++NumPSpills; |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 1084 | } |
| 1085 | } |
| 1086 | |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1087 | // Insert restores here if asked to. |
| 1088 | if (VRM.isRestorePt(&MI)) { |
| 1089 | std::vector<unsigned> &RestoreRegs = VRM.getRestorePtRestores(&MI); |
| 1090 | for (unsigned i = 0, e = RestoreRegs.size(); i != e; ++i) { |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1091 | unsigned VirtReg = RestoreRegs[e-i-1]; // Reverse order. |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1092 | if (!VRM.getPreSplitReg(VirtReg)) |
| 1093 | continue; // Split interval spilled again. |
| 1094 | unsigned Phys = VRM.getPhys(VirtReg); |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1095 | RegInfo->setPhysRegUsed(Phys); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1096 | if (VRM.isReMaterialized(VirtReg)) { |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1097 | ReMaterialize(MBB, MII, Phys, VirtReg, TRI, VRM); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1098 | } else { |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1099 | const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg); |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 1100 | int SS = VRM.getStackSlot(VirtReg); |
| 1101 | TII->loadRegFromStackSlot(MBB, &MI, Phys, SS, RC); |
| 1102 | MachineInstr *LoadMI = prior(MII); |
| 1103 | VRM.addSpillSlotUse(SS, LoadMI); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1104 | ++NumLoads; |
| 1105 | } |
| 1106 | // This invalidates Phys. |
| 1107 | Spills.ClobberPhysReg(Phys); |
| 1108 | UpdateKills(*prior(MII), RegKills, KillOps); |
| 1109 | DOUT << '\t' << *prior(MII); |
| 1110 | } |
| 1111 | } |
| 1112 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1113 | // Insert spills here if asked to. |
Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1114 | if (VRM.isSpillPt(&MI)) { |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1115 | std::vector<std::pair<unsigned,bool> > &SpillRegs = |
| 1116 | VRM.getSpillPtSpills(&MI); |
Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1117 | for (unsigned i = 0, e = SpillRegs.size(); i != e; ++i) { |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1118 | unsigned VirtReg = SpillRegs[i].first; |
| 1119 | bool isKill = SpillRegs[i].second; |
Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1120 | if (!VRM.getPreSplitReg(VirtReg)) |
| 1121 | continue; // Split interval spilled again. |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1122 | const TargetRegisterClass *RC = RegInfo->getRegClass(VirtReg); |
Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1123 | unsigned Phys = VRM.getPhys(VirtReg); |
| 1124 | int StackSlot = VRM.getStackSlot(VirtReg); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 1125 | TII->storeRegToStackSlot(MBB, next(MII), Phys, isKill, StackSlot, RC); |
Evan Cheng | d64b5c8 | 2007-12-05 03:14:33 +0000 | [diff] [blame] | 1126 | MachineInstr *StoreMI = next(MII); |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 1127 | VRM.addSpillSlotUse(StackSlot, StoreMI); |
Evan Cheng | d64b5c8 | 2007-12-05 03:14:33 +0000 | [diff] [blame] | 1128 | DOUT << "Store:\t" << StoreMI; |
| 1129 | VRM.virtFolded(VirtReg, StoreMI, VirtRegMap::isMod); |
Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1130 | } |
Evan Cheng | e4b3900 | 2007-12-03 21:31:55 +0000 | [diff] [blame] | 1131 | NextMII = next(MII); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1132 | } |
| 1133 | |
| 1134 | /// ReusedOperands - Keep track of operand reuse in case we need to undo |
| 1135 | /// reuse. |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1136 | ReuseInfo ReusedOperands(MI, TRI); |
Evan Cheng | b2fd65f | 2008-02-22 19:22:06 +0000 | [diff] [blame] | 1137 | SmallVector<unsigned, 4> VirtUseOps; |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 1138 | for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) { |
| 1139 | MachineOperand &MO = MI.getOperand(i); |
Chris Lattner | 50ea01e | 2005-09-09 20:29:51 +0000 | [diff] [blame] | 1140 | if (!MO.isRegister() || MO.getReg() == 0) |
| 1141 | continue; // Ignore non-register operands. |
| 1142 | |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 1143 | unsigned VirtReg = MO.getReg(); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1144 | if (TargetRegisterInfo::isPhysicalRegister(VirtReg)) { |
Chris Lattner | 50ea01e | 2005-09-09 20:29:51 +0000 | [diff] [blame] | 1145 | // Ignore physregs for spilling, but remember that it is used by this |
| 1146 | // function. |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1147 | RegInfo->setPhysRegUsed(VirtReg); |
Chris Lattner | 50ea01e | 2005-09-09 20:29:51 +0000 | [diff] [blame] | 1148 | continue; |
| 1149 | } |
Evan Cheng | b2fd65f | 2008-02-22 19:22:06 +0000 | [diff] [blame] | 1150 | |
| 1151 | // We want to process implicit virtual register uses first. |
| 1152 | if (MO.isImplicit()) |
| 1153 | VirtUseOps.insert(VirtUseOps.begin(), i); |
| 1154 | else |
| 1155 | VirtUseOps.push_back(i); |
| 1156 | } |
| 1157 | |
| 1158 | // Process all of the spilled uses and all non spilled reg references. |
| 1159 | for (unsigned j = 0, e = VirtUseOps.size(); j != e; ++j) { |
| 1160 | unsigned i = VirtUseOps[j]; |
| 1161 | MachineOperand &MO = MI.getOperand(i); |
| 1162 | unsigned VirtReg = MO.getReg(); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1163 | assert(TargetRegisterInfo::isVirtualRegister(VirtReg) && |
Evan Cheng | b2fd65f | 2008-02-22 19:22:06 +0000 | [diff] [blame] | 1164 | "Not a virtual register?"); |
Evan Cheng | 70306f8 | 2007-12-03 09:58:48 +0000 | [diff] [blame] | 1165 | |
Evan Cheng | c498b02 | 2007-11-14 07:59:08 +0000 | [diff] [blame] | 1166 | unsigned SubIdx = MO.getSubReg(); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 1167 | if (VRM.isAssignedReg(VirtReg)) { |
Chris Lattner | 50ea01e | 2005-09-09 20:29:51 +0000 | [diff] [blame] | 1168 | // This virtual register was assigned a physreg! |
| 1169 | unsigned Phys = VRM.getPhys(VirtReg); |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1170 | RegInfo->setPhysRegUsed(Phys); |
Evan Cheng | e077ef6 | 2006-11-04 00:21:55 +0000 | [diff] [blame] | 1171 | if (MO.isDef()) |
| 1172 | ReusedOperands.markClobbered(Phys); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1173 | unsigned RReg = SubIdx ? TRI->getSubReg(Phys, SubIdx) : Phys; |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 1174 | MI.getOperand(i).setReg(RReg); |
Chris Lattner | 50ea01e | 2005-09-09 20:29:51 +0000 | [diff] [blame] | 1175 | continue; |
| 1176 | } |
| 1177 | |
| 1178 | // This virtual register is now known to be a spilled value. |
| 1179 | if (!MO.isUse()) |
| 1180 | continue; // Handle defs in the loop below (handle use&def here though) |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 1181 | |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 1182 | bool DoReMat = VRM.isReMaterialized(VirtReg); |
| 1183 | int SSorRMId = DoReMat |
| 1184 | ? VRM.getReMatId(VirtReg) : VRM.getStackSlot(VirtReg); |
Evan Cheng | dc6be19 | 2007-08-14 05:42:54 +0000 | [diff] [blame] | 1185 | int ReuseSlot = SSorRMId; |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 1186 | |
Chris Lattner | 50ea01e | 2005-09-09 20:29:51 +0000 | [diff] [blame] | 1187 | // Check to see if this stack slot is available. |
Evan Cheng | dc6be19 | 2007-08-14 05:42:54 +0000 | [diff] [blame] | 1188 | unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SSorRMId); |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 1189 | |
| 1190 | // If this is a sub-register use, make sure the reuse register is in the |
| 1191 | // right register class. For example, for x86 not all of the 32-bit |
| 1192 | // registers have accessible sub-registers. |
| 1193 | // Similarly so for EXTRACT_SUBREG. Consider this: |
| 1194 | // EDI = op |
| 1195 | // MOV32_mr fi#1, EDI |
| 1196 | // ... |
| 1197 | // = EXTRACT_SUBREG fi#1 |
| 1198 | // fi#1 is available in EDI, but it cannot be reused because it's not in |
| 1199 | // the right register file. |
| 1200 | if (PhysReg && |
Evan Cheng | c498b02 | 2007-11-14 07:59:08 +0000 | [diff] [blame] | 1201 | (SubIdx || MI.getOpcode() == TargetInstrInfo::EXTRACT_SUBREG)) { |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1202 | const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg); |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 1203 | if (!RC->contains(PhysReg)) |
| 1204 | PhysReg = 0; |
| 1205 | } |
| 1206 | |
Evan Cheng | dc6be19 | 2007-08-14 05:42:54 +0000 | [diff] [blame] | 1207 | if (PhysReg) { |
Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 1208 | // This spilled operand might be part of a two-address operand. If this |
| 1209 | // is the case, then changing it will necessarily require changing the |
| 1210 | // def part of the instruction as well. However, in some cases, we |
| 1211 | // aren't allowed to modify the reused register. If none of these cases |
| 1212 | // apply, reuse it. |
| 1213 | bool CanReuse = true; |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 1214 | int ti = TID.getOperandConstraint(i, TOI::TIED_TO); |
Evan Cheng | 360c2dd | 2006-11-01 23:06:55 +0000 | [diff] [blame] | 1215 | if (ti != -1 && |
Dan Gohman | 92dfe20 | 2007-09-14 20:33:02 +0000 | [diff] [blame] | 1216 | MI.getOperand(ti).isRegister() && |
Evan Cheng | 360c2dd | 2006-11-01 23:06:55 +0000 | [diff] [blame] | 1217 | MI.getOperand(ti).getReg() == VirtReg) { |
Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 1218 | // Okay, we have a two address operand. We can reuse this physreg as |
Evan Cheng | 3c82cab | 2007-01-19 22:40:14 +0000 | [diff] [blame] | 1219 | // long as we are allowed to clobber the value and there isn't an |
| 1220 | // earlier def that has already clobbered the physreg. |
Evan Cheng | dc6be19 | 2007-08-14 05:42:54 +0000 | [diff] [blame] | 1221 | CanReuse = Spills.canClobberPhysReg(ReuseSlot) && |
Evan Cheng | e077ef6 | 2006-11-04 00:21:55 +0000 | [diff] [blame] | 1222 | !ReusedOperands.isClobbered(PhysReg); |
Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 1223 | } |
| 1224 | |
| 1225 | if (CanReuse) { |
Chris Lattner | addc55a | 2006-04-28 01:46:50 +0000 | [diff] [blame] | 1226 | // If this stack slot value is already available, reuse it! |
Evan Cheng | dc6be19 | 2007-08-14 05:42:54 +0000 | [diff] [blame] | 1227 | if (ReuseSlot > VirtRegMap::MAX_STACK_SLOT) |
| 1228 | DOUT << "Reusing RM#" << ReuseSlot-VirtRegMap::MAX_STACK_SLOT-1; |
Evan Cheng | 2638e1a | 2007-03-20 08:13:50 +0000 | [diff] [blame] | 1229 | else |
Evan Cheng | dc6be19 | 2007-08-14 05:42:54 +0000 | [diff] [blame] | 1230 | DOUT << "Reusing SS#" << ReuseSlot; |
Evan Cheng | 2638e1a | 2007-03-20 08:13:50 +0000 | [diff] [blame] | 1231 | DOUT << " from physreg " |
Bill Wendling | e6d088a | 2008-02-26 21:47:57 +0000 | [diff] [blame] | 1232 | << TRI->getName(PhysReg) << " for vreg" |
Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 1233 | << VirtReg <<" instead of reloading into physreg " |
Bill Wendling | e6d088a | 2008-02-26 21:47:57 +0000 | [diff] [blame] | 1234 | << TRI->getName(VRM.getPhys(VirtReg)) << "\n"; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1235 | unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg; |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 1236 | MI.getOperand(i).setReg(RReg); |
Chris Lattner | addc55a | 2006-04-28 01:46:50 +0000 | [diff] [blame] | 1237 | |
| 1238 | // The only technical detail we have is that we don't know that |
| 1239 | // PhysReg won't be clobbered by a reloaded stack slot that occurs |
| 1240 | // later in the instruction. In particular, consider 'op V1, V2'. |
| 1241 | // If V1 is available in physreg R0, we would choose to reuse it |
| 1242 | // here, instead of reloading it into the register the allocator |
| 1243 | // indicated (say R1). However, V2 might have to be reloaded |
| 1244 | // later, and it might indicate that it needs to live in R0. When |
| 1245 | // this occurs, we need to have information available that |
| 1246 | // indicates it is safe to use R1 for the reload instead of R0. |
| 1247 | // |
| 1248 | // To further complicate matters, we might conflict with an alias, |
| 1249 | // or R0 and R1 might not be compatible with each other. In this |
| 1250 | // case, we actually insert a reload for V1 in R1, ensuring that |
| 1251 | // we can get at R0 or its alias. |
Evan Cheng | dc6be19 | 2007-08-14 05:42:54 +0000 | [diff] [blame] | 1252 | ReusedOperands.addReuse(i, ReuseSlot, PhysReg, |
Chris Lattner | addc55a | 2006-04-28 01:46:50 +0000 | [diff] [blame] | 1253 | VRM.getPhys(VirtReg), VirtReg); |
Evan Cheng | e077ef6 | 2006-11-04 00:21:55 +0000 | [diff] [blame] | 1254 | if (ti != -1) |
| 1255 | // Only mark it clobbered if this is a use&def operand. |
| 1256 | ReusedOperands.markClobbered(PhysReg); |
Chris Lattner | addc55a | 2006-04-28 01:46:50 +0000 | [diff] [blame] | 1257 | ++NumReused; |
Evan Cheng | fff3e19 | 2007-08-14 09:11:18 +0000 | [diff] [blame] | 1258 | |
| 1259 | if (MI.getOperand(i).isKill() && |
| 1260 | ReuseSlot <= VirtRegMap::MAX_STACK_SLOT) { |
| 1261 | // This was the last use and the spilled value is still available |
| 1262 | // for reuse. That means the spill was unnecessary! |
| 1263 | MachineInstr* DeadStore = MaybeDeadStores[ReuseSlot]; |
| 1264 | if (DeadStore) { |
| 1265 | DOUT << "Removed dead store:\t" << *DeadStore; |
| 1266 | InvalidateKills(*DeadStore, RegKills, KillOps); |
Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1267 | VRM.RemoveMachineInstrFromMaps(DeadStore); |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1268 | MBB.erase(DeadStore); |
Evan Cheng | fff3e19 | 2007-08-14 09:11:18 +0000 | [diff] [blame] | 1269 | MaybeDeadStores[ReuseSlot] = NULL; |
| 1270 | ++NumDSE; |
| 1271 | } |
| 1272 | } |
Chris Lattner | addc55a | 2006-04-28 01:46:50 +0000 | [diff] [blame] | 1273 | continue; |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 1274 | } // CanReuse |
Chris Lattner | addc55a | 2006-04-28 01:46:50 +0000 | [diff] [blame] | 1275 | |
| 1276 | // Otherwise we have a situation where we have a two-address instruction |
| 1277 | // whose mod/ref operand needs to be reloaded. This reload is already |
| 1278 | // available in some register "PhysReg", but if we used PhysReg as the |
| 1279 | // operand to our 2-addr instruction, the instruction would modify |
| 1280 | // PhysReg. This isn't cool if something later uses PhysReg and expects |
| 1281 | // to get its initial value. |
Chris Lattner | 50ea01e | 2005-09-09 20:29:51 +0000 | [diff] [blame] | 1282 | // |
Chris Lattner | addc55a | 2006-04-28 01:46:50 +0000 | [diff] [blame] | 1283 | // To avoid this problem, and to avoid doing a load right after a store, |
| 1284 | // we emit a copy from PhysReg into the designated register for this |
| 1285 | // operand. |
| 1286 | unsigned DesignatedReg = VRM.getPhys(VirtReg); |
| 1287 | assert(DesignatedReg && "Must map virtreg to physreg!"); |
| 1288 | |
| 1289 | // Note that, if we reused a register for a previous operand, the |
| 1290 | // register we want to reload into might not actually be |
| 1291 | // available. If this occurs, use the register indicated by the |
| 1292 | // reuser. |
| 1293 | if (ReusedOperands.hasReuses()) |
| 1294 | DesignatedReg = ReusedOperands.GetRegForReload(DesignatedReg, &MI, |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 1295 | Spills, MaybeDeadStores, RegKills, KillOps, VRM); |
Chris Lattner | addc55a | 2006-04-28 01:46:50 +0000 | [diff] [blame] | 1296 | |
Chris Lattner | ba1fc3d | 2006-04-28 04:43:18 +0000 | [diff] [blame] | 1297 | // If the mapped designated register is actually the physreg we have |
| 1298 | // incoming, we don't need to inserted a dead copy. |
| 1299 | if (DesignatedReg == PhysReg) { |
| 1300 | // If this stack slot value is already available, reuse it! |
Evan Cheng | dc6be19 | 2007-08-14 05:42:54 +0000 | [diff] [blame] | 1301 | if (ReuseSlot > VirtRegMap::MAX_STACK_SLOT) |
| 1302 | DOUT << "Reusing RM#" << ReuseSlot-VirtRegMap::MAX_STACK_SLOT-1; |
Evan Cheng | 2638e1a | 2007-03-20 08:13:50 +0000 | [diff] [blame] | 1303 | else |
Evan Cheng | dc6be19 | 2007-08-14 05:42:54 +0000 | [diff] [blame] | 1304 | DOUT << "Reusing SS#" << ReuseSlot; |
Bill Wendling | e6d088a | 2008-02-26 21:47:57 +0000 | [diff] [blame] | 1305 | DOUT << " from physreg " << TRI->getName(PhysReg) |
Bill Wendling | 6ef781f | 2008-02-27 06:33:05 +0000 | [diff] [blame] | 1306 | << " for vreg" << VirtReg |
Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 1307 | << " instead of reloading into same physreg.\n"; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1308 | unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg; |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 1309 | MI.getOperand(i).setReg(RReg); |
Evan Cheng | 7277a7d | 2007-11-02 17:35:08 +0000 | [diff] [blame] | 1310 | ReusedOperands.markClobbered(RReg); |
Chris Lattner | ba1fc3d | 2006-04-28 04:43:18 +0000 | [diff] [blame] | 1311 | ++NumReused; |
| 1312 | continue; |
| 1313 | } |
| 1314 | |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1315 | const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg); |
| 1316 | RegInfo->setPhysRegUsed(DesignatedReg); |
Evan Cheng | e077ef6 | 2006-11-04 00:21:55 +0000 | [diff] [blame] | 1317 | ReusedOperands.markClobbered(DesignatedReg); |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 1318 | TII->copyRegToReg(MBB, &MI, DesignatedReg, PhysReg, RC, RC); |
Evan Cheng | de4e942 | 2007-02-25 09:51:27 +0000 | [diff] [blame] | 1319 | |
Evan Cheng | 6b44809 | 2007-03-02 08:52:00 +0000 | [diff] [blame] | 1320 | MachineInstr *CopyMI = prior(MII); |
Evan Cheng | 0c40d72 | 2007-07-11 05:28:39 +0000 | [diff] [blame] | 1321 | UpdateKills(*CopyMI, RegKills, KillOps); |
Evan Cheng | de4e942 | 2007-02-25 09:51:27 +0000 | [diff] [blame] | 1322 | |
Chris Lattner | addc55a | 2006-04-28 01:46:50 +0000 | [diff] [blame] | 1323 | // This invalidates DesignatedReg. |
| 1324 | Spills.ClobberPhysReg(DesignatedReg); |
| 1325 | |
Evan Cheng | dc6be19 | 2007-08-14 05:42:54 +0000 | [diff] [blame] | 1326 | Spills.addAvailable(ReuseSlot, &MI, DesignatedReg); |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 1327 | unsigned RReg = |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1328 | SubIdx ? TRI->getSubReg(DesignatedReg, SubIdx) : DesignatedReg; |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 1329 | MI.getOperand(i).setReg(RReg); |
Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 1330 | DOUT << '\t' << *prior(MII); |
Chris Lattner | 50ea01e | 2005-09-09 20:29:51 +0000 | [diff] [blame] | 1331 | ++NumReused; |
| 1332 | continue; |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1333 | } // if (PhysReg) |
Chris Lattner | 50ea01e | 2005-09-09 20:29:51 +0000 | [diff] [blame] | 1334 | |
| 1335 | // Otherwise, reload it and remember that we have it. |
| 1336 | PhysReg = VRM.getPhys(VirtReg); |
Chris Lattner | 172c362 | 2006-01-04 06:47:48 +0000 | [diff] [blame] | 1337 | assert(PhysReg && "Must map virtreg to physreg!"); |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 1338 | |
Chris Lattner | 50ea01e | 2005-09-09 20:29:51 +0000 | [diff] [blame] | 1339 | // Note that, if we reused a register for a previous operand, the |
| 1340 | // register we want to reload into might not actually be |
| 1341 | // available. If this occurs, use the register indicated by the |
| 1342 | // reuser. |
Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 1343 | if (ReusedOperands.hasReuses()) |
| 1344 | PhysReg = ReusedOperands.GetRegForReload(PhysReg, &MI, |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 1345 | Spills, MaybeDeadStores, RegKills, KillOps, VRM); |
Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 1346 | |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1347 | RegInfo->setPhysRegUsed(PhysReg); |
Evan Cheng | e077ef6 | 2006-11-04 00:21:55 +0000 | [diff] [blame] | 1348 | ReusedOperands.markClobbered(PhysReg); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 1349 | if (DoReMat) { |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1350 | ReMaterialize(MBB, MII, PhysReg, VirtReg, TRI, VRM); |
Evan Cheng | 9193514 | 2007-04-04 07:40:01 +0000 | [diff] [blame] | 1351 | } else { |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1352 | const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 1353 | TII->loadRegFromStackSlot(MBB, &MI, PhysReg, SSorRMId, RC); |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 1354 | MachineInstr *LoadMI = prior(MII); |
| 1355 | VRM.addSpillSlotUse(SSorRMId, LoadMI); |
Evan Cheng | 9193514 | 2007-04-04 07:40:01 +0000 | [diff] [blame] | 1356 | ++NumLoads; |
| 1357 | } |
Chris Lattner | 50ea01e | 2005-09-09 20:29:51 +0000 | [diff] [blame] | 1358 | // This invalidates PhysReg. |
Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 1359 | Spills.ClobberPhysReg(PhysReg); |
Chris Lattner | 50ea01e | 2005-09-09 20:29:51 +0000 | [diff] [blame] | 1360 | |
| 1361 | // Any stores to this stack slot are not dead anymore. |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 1362 | if (!DoReMat) |
Evan Cheng | fff3e19 | 2007-08-14 09:11:18 +0000 | [diff] [blame] | 1363 | MaybeDeadStores[SSorRMId] = NULL; |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 1364 | Spills.addAvailable(SSorRMId, &MI, PhysReg); |
Evan Cheng | de4e942 | 2007-02-25 09:51:27 +0000 | [diff] [blame] | 1365 | // Assumes this is the last use. IsKill will be unset if reg is reused |
| 1366 | // unless it's a two-address operand. |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 1367 | if (TID.getOperandConstraint(i, TOI::TIED_TO) == -1) |
Evan Cheng | de4e942 | 2007-02-25 09:51:27 +0000 | [diff] [blame] | 1368 | MI.getOperand(i).setIsKill(); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1369 | unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg; |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 1370 | MI.getOperand(i).setReg(RReg); |
Evan Cheng | 0c40d72 | 2007-07-11 05:28:39 +0000 | [diff] [blame] | 1371 | UpdateKills(*prior(MII), RegKills, KillOps); |
Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 1372 | DOUT << '\t' << *prior(MII); |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 1373 | } |
| 1374 | |
Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 1375 | DOUT << '\t' << MI; |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 1376 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1377 | |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 1378 | // If we have folded references to memory operands, make sure we clear all |
| 1379 | // physical registers that may contain the value of the spilled virtual |
| 1380 | // register |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1381 | SmallSet<int, 2> FoldedSS; |
Chris Lattner | 8f1d640 | 2005-01-14 15:54:24 +0000 | [diff] [blame] | 1382 | for (tie(I, End) = VRM.getFoldedVirts(&MI); I != End; ++I) { |
Chris Lattner | bec6a9e | 2004-10-01 23:15:36 +0000 | [diff] [blame] | 1383 | unsigned VirtReg = I->second.first; |
| 1384 | VirtRegMap::ModRef MR = I->second.second; |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1385 | DOUT << "Folded vreg: " << VirtReg << " MR: " << MR; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1386 | |
Chris Lattner | cea8688 | 2005-09-19 06:56:21 +0000 | [diff] [blame] | 1387 | int SS = VRM.getStackSlot(VirtReg); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1388 | if (SS == VirtRegMap::NO_STACK_SLOT) |
| 1389 | continue; |
Evan Cheng | 90a43c3 | 2007-08-15 20:20:34 +0000 | [diff] [blame] | 1390 | FoldedSS.insert(SS); |
Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 1391 | DOUT << " - StackSlot: " << SS << "\n"; |
Chris Lattner | cea8688 | 2005-09-19 06:56:21 +0000 | [diff] [blame] | 1392 | |
| 1393 | // If this folded instruction is just a use, check to see if it's a |
| 1394 | // straight load from the virt reg slot. |
| 1395 | if ((MR & VirtRegMap::isRef) && !(MR & VirtRegMap::isMod)) { |
| 1396 | int FrameIdx; |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 1397 | unsigned DestReg = TII->isLoadFromStackSlot(&MI, FrameIdx); |
| 1398 | if (DestReg && FrameIdx == SS) { |
| 1399 | // If this spill slot is available, turn it into a copy (or nothing) |
| 1400 | // instead of leaving it as a load! |
| 1401 | if (unsigned InReg = Spills.getSpillSlotOrReMatPhysReg(SS)) { |
| 1402 | DOUT << "Promoted Load To Copy: " << MI; |
| 1403 | if (DestReg != InReg) { |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1404 | const TargetRegisterClass *RC = RegInfo->getRegClass(VirtReg); |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 1405 | TII->copyRegToReg(MBB, &MI, DestReg, InReg, RC, RC); |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 1406 | // Revisit the copy so we make sure to notice the effects of the |
| 1407 | // operation on the destreg (either needing to RA it if it's |
| 1408 | // virtual or needing to clobber any values if it's physical). |
| 1409 | NextMII = &MI; |
| 1410 | --NextMII; // backtrack to the copy. |
| 1411 | BackTracked = true; |
Evan Cheng | 39c883c | 2007-12-11 23:36:57 +0000 | [diff] [blame] | 1412 | } else { |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 1413 | DOUT << "Removing now-noop copy: " << MI; |
Evan Cheng | 39c883c | 2007-12-11 23:36:57 +0000 | [diff] [blame] | 1414 | // Unset last kill since it's being reused. |
| 1415 | InvalidateKill(InReg, RegKills, KillOps); |
| 1416 | } |
Evan Cheng | de4e942 | 2007-02-25 09:51:27 +0000 | [diff] [blame] | 1417 | |
Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1418 | VRM.RemoveMachineInstrFromMaps(&MI); |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 1419 | MBB.erase(&MI); |
| 1420 | Erased = true; |
| 1421 | goto ProcessNextInst; |
Chris Lattner | cea8688 | 2005-09-19 06:56:21 +0000 | [diff] [blame] | 1422 | } |
Evan Cheng | 7f56625 | 2007-10-13 02:50:24 +0000 | [diff] [blame] | 1423 | } else { |
| 1424 | unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS); |
| 1425 | SmallVector<MachineInstr*, 4> NewMIs; |
| 1426 | if (PhysReg && |
Owen Anderson | 6425f8b | 2008-01-07 01:35:56 +0000 | [diff] [blame] | 1427 | TII->unfoldMemoryOperand(MF, &MI, PhysReg, false, false, NewMIs)) { |
Evan Cheng | 7f56625 | 2007-10-13 02:50:24 +0000 | [diff] [blame] | 1428 | MBB.insert(MII, NewMIs[0]); |
Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1429 | VRM.RemoveMachineInstrFromMaps(&MI); |
Evan Cheng | 7f56625 | 2007-10-13 02:50:24 +0000 | [diff] [blame] | 1430 | MBB.erase(&MI); |
| 1431 | Erased = true; |
| 1432 | --NextMII; // backtrack to the unfolded instruction. |
| 1433 | BackTracked = true; |
| 1434 | goto ProcessNextInst; |
| 1435 | } |
Chris Lattner | cea8688 | 2005-09-19 06:56:21 +0000 | [diff] [blame] | 1436 | } |
| 1437 | } |
| 1438 | |
| 1439 | // If this reference is not a use, any previous store is now dead. |
| 1440 | // Otherwise, the store to this stack slot is not dead anymore. |
Evan Cheng | fff3e19 | 2007-08-14 09:11:18 +0000 | [diff] [blame] | 1441 | MachineInstr* DeadStore = MaybeDeadStores[SS]; |
| 1442 | if (DeadStore) { |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1443 | bool isDead = !(MR & VirtRegMap::isRef); |
Evan Cheng | 7f56625 | 2007-10-13 02:50:24 +0000 | [diff] [blame] | 1444 | MachineInstr *NewStore = NULL; |
Evan Cheng | cbfb9b2 | 2007-10-22 03:01:44 +0000 | [diff] [blame] | 1445 | if (MR & VirtRegMap::isModRef) { |
Evan Cheng | 7f56625 | 2007-10-13 02:50:24 +0000 | [diff] [blame] | 1446 | unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS); |
| 1447 | SmallVector<MachineInstr*, 4> NewMIs; |
Evan Cheng | 35a3e4a | 2007-12-04 19:19:45 +0000 | [diff] [blame] | 1448 | // We can reuse this physreg as long as we are allowed to clobber |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1449 | // the value and there isn't an earlier def that has already clobbered |
| 1450 | // the physreg. |
Evan Cheng | 7f56625 | 2007-10-13 02:50:24 +0000 | [diff] [blame] | 1451 | if (PhysReg && |
Evan Cheng | 39c883c | 2007-12-11 23:36:57 +0000 | [diff] [blame] | 1452 | !TII->isStoreToStackSlot(&MI, SS) && // Not profitable! |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 1453 | DeadStore->killsRegister(PhysReg) && |
Owen Anderson | 6425f8b | 2008-01-07 01:35:56 +0000 | [diff] [blame] | 1454 | TII->unfoldMemoryOperand(MF, &MI, PhysReg, false, true, NewMIs)) { |
Evan Cheng | 7f56625 | 2007-10-13 02:50:24 +0000 | [diff] [blame] | 1455 | MBB.insert(MII, NewMIs[0]); |
| 1456 | NewStore = NewMIs[1]; |
| 1457 | MBB.insert(MII, NewStore); |
Evan Cheng | 21b3f31 | 2008-02-27 19:57:11 +0000 | [diff] [blame] | 1458 | VRM.addSpillSlotUse(SS, NewStore); |
Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1459 | VRM.RemoveMachineInstrFromMaps(&MI); |
Evan Cheng | 7f56625 | 2007-10-13 02:50:24 +0000 | [diff] [blame] | 1460 | MBB.erase(&MI); |
| 1461 | Erased = true; |
| 1462 | --NextMII; |
| 1463 | --NextMII; // backtrack to the unfolded instruction. |
| 1464 | BackTracked = true; |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1465 | isDead = true; |
| 1466 | } |
Evan Cheng | 7f56625 | 2007-10-13 02:50:24 +0000 | [diff] [blame] | 1467 | } |
| 1468 | |
| 1469 | if (isDead) { // Previous store is dead. |
Chris Lattner | cea8688 | 2005-09-19 06:56:21 +0000 | [diff] [blame] | 1470 | // If we get here, the store is dead, nuke it now. |
Evan Cheng | fff3e19 | 2007-08-14 09:11:18 +0000 | [diff] [blame] | 1471 | DOUT << "Removed dead store:\t" << *DeadStore; |
| 1472 | InvalidateKills(*DeadStore, RegKills, KillOps); |
Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1473 | VRM.RemoveMachineInstrFromMaps(DeadStore); |
Evan Cheng | 7f56625 | 2007-10-13 02:50:24 +0000 | [diff] [blame] | 1474 | MBB.erase(DeadStore); |
| 1475 | if (!NewStore) |
| 1476 | ++NumDSE; |
Chris Lattner | cea8688 | 2005-09-19 06:56:21 +0000 | [diff] [blame] | 1477 | } |
Evan Cheng | 7f56625 | 2007-10-13 02:50:24 +0000 | [diff] [blame] | 1478 | |
Evan Cheng | fff3e19 | 2007-08-14 09:11:18 +0000 | [diff] [blame] | 1479 | MaybeDeadStores[SS] = NULL; |
Evan Cheng | 7f56625 | 2007-10-13 02:50:24 +0000 | [diff] [blame] | 1480 | if (NewStore) { |
| 1481 | // Treat this store as a spill merged into a copy. That makes the |
| 1482 | // stack slot value available. |
| 1483 | VRM.virtFolded(VirtReg, NewStore, VirtRegMap::isMod); |
| 1484 | goto ProcessNextInst; |
| 1485 | } |
Chris Lattner | cea8688 | 2005-09-19 06:56:21 +0000 | [diff] [blame] | 1486 | } |
| 1487 | |
| 1488 | // If the spill slot value is available, and this is a new definition of |
| 1489 | // the value, the value is not available anymore. |
| 1490 | if (MR & VirtRegMap::isMod) { |
Chris Lattner | 07cf141 | 2006-02-03 00:36:31 +0000 | [diff] [blame] | 1491 | // Notice that the value in this stack slot has been modified. |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 1492 | Spills.ModifyStackSlotOrReMat(SS); |
Chris Lattner | cd81639 | 2006-02-02 23:29:36 +0000 | [diff] [blame] | 1493 | |
| 1494 | // If this is *just* a mod of the value, check to see if this is just a |
| 1495 | // store to the spill slot (i.e. the spill got merged into the copy). If |
| 1496 | // so, realize that the vreg is available now, and add the store to the |
| 1497 | // MaybeDeadStore info. |
| 1498 | int StackSlot; |
| 1499 | if (!(MR & VirtRegMap::isRef)) { |
| 1500 | if (unsigned SrcReg = TII->isStoreToStackSlot(&MI, StackSlot)) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1501 | assert(TargetRegisterInfo::isPhysicalRegister(SrcReg) && |
Chris Lattner | cd81639 | 2006-02-02 23:29:36 +0000 | [diff] [blame] | 1502 | "Src hasn't been allocated yet?"); |
Chris Lattner | 07cf141 | 2006-02-03 00:36:31 +0000 | [diff] [blame] | 1503 | // Okay, this is certainly a store of SrcReg to [StackSlot]. Mark |
Chris Lattner | cd81639 | 2006-02-02 23:29:36 +0000 | [diff] [blame] | 1504 | // this as a potentially dead store in case there is a subsequent |
| 1505 | // store into the stack slot without a read from it. |
| 1506 | MaybeDeadStores[StackSlot] = &MI; |
| 1507 | |
Chris Lattner | cd81639 | 2006-02-02 23:29:36 +0000 | [diff] [blame] | 1508 | // If the stack slot value was previously available in some other |
| 1509 | // register, change it now. Otherwise, make the register available, |
| 1510 | // in PhysReg. |
Evan Cheng | 91e2390 | 2007-02-23 01:13:26 +0000 | [diff] [blame] | 1511 | Spills.addAvailable(StackSlot, &MI, SrcReg, false/*don't clobber*/); |
Chris Lattner | cd81639 | 2006-02-02 23:29:36 +0000 | [diff] [blame] | 1512 | } |
| 1513 | } |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 1514 | } |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 1515 | } |
| 1516 | |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 1517 | // Process all of the spilled defs. |
| 1518 | for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) { |
| 1519 | MachineOperand &MO = MI.getOperand(i); |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1520 | if (!(MO.isRegister() && MO.getReg() && MO.isDef())) |
| 1521 | continue; |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 1522 | |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1523 | unsigned VirtReg = MO.getReg(); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1524 | if (!TargetRegisterInfo::isVirtualRegister(VirtReg)) { |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1525 | // Check to see if this is a noop copy. If so, eliminate the |
| 1526 | // instruction before considering the dest reg to be changed. |
| 1527 | unsigned Src, Dst; |
| 1528 | if (TII->isMoveInstr(MI, Src, Dst) && Src == Dst) { |
| 1529 | ++NumDCE; |
| 1530 | DOUT << "Removing now-noop copy: " << MI; |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 1531 | VRM.RemoveMachineInstrFromMaps(&MI); |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1532 | MBB.erase(&MI); |
| 1533 | Erased = true; |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1534 | Spills.disallowClobberPhysReg(VirtReg); |
| 1535 | goto ProcessNextInst; |
| 1536 | } |
| 1537 | |
| 1538 | // If it's not a no-op copy, it clobbers the value in the destreg. |
| 1539 | Spills.ClobberPhysReg(VirtReg); |
| 1540 | ReusedOperands.markClobbered(VirtReg); |
| 1541 | |
| 1542 | // Check to see if this instruction is a load from a stack slot into |
| 1543 | // a register. If so, this provides the stack slot value in the reg. |
| 1544 | int FrameIdx; |
| 1545 | if (unsigned DestReg = TII->isLoadFromStackSlot(&MI, FrameIdx)) { |
| 1546 | assert(DestReg == VirtReg && "Unknown load situation!"); |
| 1547 | |
| 1548 | // If it is a folded reference, then it's not safe to clobber. |
| 1549 | bool Folded = FoldedSS.count(FrameIdx); |
| 1550 | // Otherwise, if it wasn't available, remember that it is now! |
| 1551 | Spills.addAvailable(FrameIdx, &MI, DestReg, !Folded); |
| 1552 | goto ProcessNextInst; |
| 1553 | } |
| 1554 | |
| 1555 | continue; |
| 1556 | } |
| 1557 | |
Evan Cheng | c498b02 | 2007-11-14 07:59:08 +0000 | [diff] [blame] | 1558 | unsigned SubIdx = MO.getSubReg(); |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1559 | bool DoReMat = VRM.isReMaterialized(VirtReg); |
| 1560 | if (DoReMat) |
| 1561 | ReMatDefs.insert(&MI); |
| 1562 | |
| 1563 | // The only vregs left are stack slot definitions. |
| 1564 | int StackSlot = VRM.getStackSlot(VirtReg); |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1565 | const TargetRegisterClass *RC = RegInfo->getRegClass(VirtReg); |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1566 | |
| 1567 | // If this def is part of a two-address operand, make sure to execute |
| 1568 | // the store from the correct physical register. |
| 1569 | unsigned PhysReg; |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 1570 | int TiedOp = MI.getDesc().findTiedToSrcOperand(i); |
Evan Cheng | 7277a7d | 2007-11-02 17:35:08 +0000 | [diff] [blame] | 1571 | if (TiedOp != -1) { |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1572 | PhysReg = MI.getOperand(TiedOp).getReg(); |
Evan Cheng | c498b02 | 2007-11-14 07:59:08 +0000 | [diff] [blame] | 1573 | if (SubIdx) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1574 | unsigned SuperReg = findSuperReg(RC, PhysReg, SubIdx, TRI); |
| 1575 | assert(SuperReg && TRI->getSubReg(SuperReg, SubIdx) == PhysReg && |
Evan Cheng | 7277a7d | 2007-11-02 17:35:08 +0000 | [diff] [blame] | 1576 | "Can't find corresponding super-register!"); |
| 1577 | PhysReg = SuperReg; |
| 1578 | } |
| 1579 | } else { |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1580 | PhysReg = VRM.getPhys(VirtReg); |
| 1581 | if (ReusedOperands.isClobbered(PhysReg)) { |
| 1582 | // Another def has taken the assigned physreg. It must have been a |
| 1583 | // use&def which got it due to reuse. Undo the reuse! |
| 1584 | PhysReg = ReusedOperands.GetRegForReload(PhysReg, &MI, |
| 1585 | Spills, MaybeDeadStores, RegKills, KillOps, VRM); |
| 1586 | } |
| 1587 | } |
| 1588 | |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1589 | RegInfo->setPhysRegUsed(PhysReg); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1590 | unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg; |
Evan Cheng | 7277a7d | 2007-11-02 17:35:08 +0000 | [diff] [blame] | 1591 | ReusedOperands.markClobbered(RReg); |
| 1592 | MI.getOperand(i).setReg(RReg); |
| 1593 | |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1594 | if (!MO.isDead()) { |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1595 | MachineInstr *&LastStore = MaybeDeadStores[StackSlot]; |
Evan Cheng | 35a3e4a | 2007-12-04 19:19:45 +0000 | [diff] [blame] | 1596 | SpillRegToStackSlot(MBB, MII, -1, PhysReg, StackSlot, RC, true, |
| 1597 | LastStore, Spills, ReMatDefs, RegKills, KillOps, VRM); |
Evan Cheng | e4b3900 | 2007-12-03 21:31:55 +0000 | [diff] [blame] | 1598 | NextMII = next(MII); |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1599 | |
| 1600 | // Check to see if this is a noop copy. If so, eliminate the |
| 1601 | // instruction before considering the dest reg to be changed. |
| 1602 | { |
Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 1603 | unsigned Src, Dst; |
| 1604 | if (TII->isMoveInstr(MI, Src, Dst) && Src == Dst) { |
| 1605 | ++NumDCE; |
Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 1606 | DOUT << "Removing now-noop copy: " << MI; |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 1607 | VRM.RemoveMachineInstrFromMaps(&MI); |
Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 1608 | MBB.erase(&MI); |
Evan Cheng | 0c40d72 | 2007-07-11 05:28:39 +0000 | [diff] [blame] | 1609 | Erased = true; |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1610 | UpdateKills(*LastStore, RegKills, KillOps); |
Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 1611 | goto ProcessNextInst; |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 1612 | } |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 1613 | } |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1614 | } |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 1615 | } |
Chris Lattner | cea8688 | 2005-09-19 06:56:21 +0000 | [diff] [blame] | 1616 | ProcessNextInst: |
Evan Cheng | 35a3e4a | 2007-12-04 19:19:45 +0000 | [diff] [blame] | 1617 | if (!Erased && !BackTracked) { |
Evan Cheng | 0c40d72 | 2007-07-11 05:28:39 +0000 | [diff] [blame] | 1618 | for (MachineBasicBlock::iterator II = MI; II != NextMII; ++II) |
| 1619 | UpdateKills(*II, RegKills, KillOps); |
Evan Cheng | 35a3e4a | 2007-12-04 19:19:45 +0000 | [diff] [blame] | 1620 | } |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 1621 | MII = NextMII; |
| 1622 | } |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 1623 | } |
| 1624 | |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 1625 | llvm::Spiller* llvm::createSpiller() { |
| 1626 | switch (SpillerOpt) { |
| 1627 | default: assert(0 && "Unreachable!"); |
| 1628 | case local: |
| 1629 | return new LocalSpiller(); |
| 1630 | case simple: |
| 1631 | return new SimpleSpiller(); |
| 1632 | } |
Alkis Evlogimenos | 0d6c5b6 | 2004-02-24 08:58:30 +0000 | [diff] [blame] | 1633 | } |