blob: 26a42418193b78fb070582555d337e678a72e39b [file] [log] [blame]
Chris Lattner4ee451d2007-12-29 20:36:04 +00001//===- SPUInstrInfo.cpp - Cell SPU Instruction Information ----------------===//
Scott Michel66377522007-12-04 22:35:58 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Scott Michel66377522007-12-04 22:35:58 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the Cell SPU implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "SPURegisterNames.h"
15#include "SPUInstrInfo.h"
Owen Andersonf6372aa2008-01-01 21:11:32 +000016#include "SPUInstrBuilder.h"
Scott Michel66377522007-12-04 22:35:58 +000017#include "SPUTargetMachine.h"
18#include "SPUGenInstrInfo.inc"
19#include "llvm/CodeGen/MachineInstrBuilder.h"
Bill Wendlingeecfa362008-05-29 21:46:33 +000020#include "llvm/Support/Streams.h"
Scott Michel9bd7a372009-01-02 20:52:08 +000021#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000022#include "llvm/Support/ErrorHandling.h"
Scott Michel66377522007-12-04 22:35:58 +000023
24using namespace llvm;
25
Scott Michelaedc6372008-12-10 00:15:19 +000026namespace {
27 //! Predicate for an unconditional branch instruction
28 inline bool isUncondBranch(const MachineInstr *I) {
29 unsigned opc = I->getOpcode();
30
31 return (opc == SPU::BR
Scott Michel19c10e62009-01-26 03:37:41 +000032 || opc == SPU::BRA
33 || opc == SPU::BI);
Scott Michelaedc6372008-12-10 00:15:19 +000034 }
35
Scott Michel52d00012009-01-03 00:27:53 +000036 //! Predicate for a conditional branch instruction
Scott Michelaedc6372008-12-10 00:15:19 +000037 inline bool isCondBranch(const MachineInstr *I) {
38 unsigned opc = I->getOpcode();
39
Scott Michelf0569be2008-12-27 04:51:36 +000040 return (opc == SPU::BRNZr32
41 || opc == SPU::BRNZv4i32
Scott Michel19c10e62009-01-26 03:37:41 +000042 || opc == SPU::BRZr32
43 || opc == SPU::BRZv4i32
44 || opc == SPU::BRHNZr16
45 || opc == SPU::BRHNZv8i16
46 || opc == SPU::BRHZr16
47 || opc == SPU::BRHZv8i16);
Scott Michelaedc6372008-12-10 00:15:19 +000048 }
49}
50
Scott Michel66377522007-12-04 22:35:58 +000051SPUInstrInfo::SPUInstrInfo(SPUTargetMachine &tm)
Chris Lattner64105522008-01-01 01:03:04 +000052 : TargetInstrInfoImpl(SPUInsts, sizeof(SPUInsts)/sizeof(SPUInsts[0])),
Scott Michel66377522007-12-04 22:35:58 +000053 TM(tm),
54 RI(*TM.getSubtargetImpl(), *this)
Scott Michel52d00012009-01-03 00:27:53 +000055{ /* NOP */ }
Scott Michel66377522007-12-04 22:35:58 +000056
Scott Michel66377522007-12-04 22:35:58 +000057bool
58SPUInstrInfo::isMoveInstr(const MachineInstr& MI,
59 unsigned& sourceReg,
Evan Cheng04ee5a12009-01-20 19:12:24 +000060 unsigned& destReg,
61 unsigned& SrcSR, unsigned& DstSR) const {
62 SrcSR = DstSR = 0; // No sub-registers.
63
Scott Michel66377522007-12-04 22:35:58 +000064 switch (MI.getOpcode()) {
65 default:
66 break;
67 case SPU::ORIv4i32:
68 case SPU::ORIr32:
Scott Michel66377522007-12-04 22:35:58 +000069 case SPU::ORHIv8i16:
70 case SPU::ORHIr16:
Scott Michela59d4692008-02-23 18:41:37 +000071 case SPU::ORHIi8i16:
Scott Michel66377522007-12-04 22:35:58 +000072 case SPU::ORBIv16i8:
Scott Michel504c3692007-12-17 22:32:34 +000073 case SPU::ORBIr8:
Scott Michela59d4692008-02-23 18:41:37 +000074 case SPU::ORIi16i32:
75 case SPU::ORIi8i32:
Scott Michel66377522007-12-04 22:35:58 +000076 case SPU::AHIvec:
77 case SPU::AHIr16:
Scott Michel02d711b2008-12-30 23:28:25 +000078 case SPU::AIv4i32:
Scott Michel66377522007-12-04 22:35:58 +000079 assert(MI.getNumOperands() == 3 &&
Dan Gohmand735b802008-10-03 15:45:36 +000080 MI.getOperand(0).isReg() &&
81 MI.getOperand(1).isReg() &&
82 MI.getOperand(2).isImm() &&
Scott Michel66377522007-12-04 22:35:58 +000083 "invalid SPU ORI/ORHI/ORBI/AHI/AI/SFI/SFHI instruction!");
Chris Lattner9a1ceae2007-12-30 20:49:49 +000084 if (MI.getOperand(2).getImm() == 0) {
Scott Michel66377522007-12-04 22:35:58 +000085 sourceReg = MI.getOperand(1).getReg();
86 destReg = MI.getOperand(0).getReg();
87 return true;
88 }
89 break;
Scott Michel9999e682007-12-19 07:35:06 +000090 case SPU::AIr32:
91 assert(MI.getNumOperands() == 3 &&
92 "wrong number of operands to AIr32");
Dan Gohmand735b802008-10-03 15:45:36 +000093 if (MI.getOperand(0).isReg() &&
Scott Michel02d711b2008-12-30 23:28:25 +000094 MI.getOperand(1).isReg() &&
Dan Gohmand735b802008-10-03 15:45:36 +000095 (MI.getOperand(2).isImm() &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +000096 MI.getOperand(2).getImm() == 0)) {
Scott Michel9999e682007-12-19 07:35:06 +000097 sourceReg = MI.getOperand(1).getReg();
98 destReg = MI.getOperand(0).getReg();
99 return true;
100 }
101 break;
Scott Michelf0569be2008-12-27 04:51:36 +0000102 case SPU::LRr8:
103 case SPU::LRr16:
104 case SPU::LRr32:
105 case SPU::LRf32:
106 case SPU::LRr64:
107 case SPU::LRf64:
108 case SPU::LRr128:
109 case SPU::LRv16i8:
110 case SPU::LRv8i16:
111 case SPU::LRv4i32:
112 case SPU::LRv4f32:
113 case SPU::LRv2i64:
114 case SPU::LRv2f64:
Scott Michel170783a2007-12-19 20:15:47 +0000115 case SPU::ORv16i8_i8:
Scott Michel66377522007-12-04 22:35:58 +0000116 case SPU::ORv8i16_i16:
117 case SPU::ORv4i32_i32:
118 case SPU::ORv2i64_i64:
119 case SPU::ORv4f32_f32:
120 case SPU::ORv2f64_f64:
Scott Michel170783a2007-12-19 20:15:47 +0000121 case SPU::ORi8_v16i8:
Scott Michel66377522007-12-04 22:35:58 +0000122 case SPU::ORi16_v8i16:
123 case SPU::ORi32_v4i32:
124 case SPU::ORi64_v2i64:
125 case SPU::ORf32_v4f32:
Scott Micheldd950092009-01-06 03:36:14 +0000126 case SPU::ORf64_v2f64:
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000127/*
Scott Micheldd950092009-01-06 03:36:14 +0000128 case SPU::ORi128_r64:
129 case SPU::ORi128_f64:
130 case SPU::ORi128_r32:
131 case SPU::ORi128_f32:
132 case SPU::ORi128_r16:
133 case SPU::ORi128_r8:
Scott Michel6e1d1472009-03-16 18:47:25 +0000134*/
Scott Micheldd950092009-01-06 03:36:14 +0000135 case SPU::ORi128_vec:
Scott Michel6e1d1472009-03-16 18:47:25 +0000136/*
Scott Micheldd950092009-01-06 03:36:14 +0000137 case SPU::ORr64_i128:
138 case SPU::ORf64_i128:
139 case SPU::ORr32_i128:
140 case SPU::ORf32_i128:
141 case SPU::ORr16_i128:
142 case SPU::ORr8_i128:
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000143*/
Scott Michel6e1d1472009-03-16 18:47:25 +0000144 case SPU::ORvec_i128:
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000145/*
Scott Micheldd950092009-01-06 03:36:14 +0000146 case SPU::ORr16_r32:
147 case SPU::ORr8_r32:
Scott Michel6e1d1472009-03-16 18:47:25 +0000148 case SPU::ORf32_r32:
149 case SPU::ORr32_f32:
Scott Micheldd950092009-01-06 03:36:14 +0000150 case SPU::ORr32_r16:
151 case SPU::ORr32_r8:
Scott Micheldd950092009-01-06 03:36:14 +0000152 case SPU::ORr16_r64:
153 case SPU::ORr8_r64:
Scott Micheldd950092009-01-06 03:36:14 +0000154 case SPU::ORr64_r16:
155 case SPU::ORr64_r8:
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000156*/
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000157 case SPU::ORr64_r32:
158 case SPU::ORr32_r64:
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000159 case SPU::ORf32_r32:
160 case SPU::ORr32_f32:
161 case SPU::ORf64_r64:
162 case SPU::ORr64_f64: {
Scott Michelf0569be2008-12-27 04:51:36 +0000163 assert(MI.getNumOperands() == 2 &&
164 MI.getOperand(0).isReg() &&
165 MI.getOperand(1).isReg() &&
Scott Michel52d00012009-01-03 00:27:53 +0000166 "invalid SPU OR<type>_<vec> or LR instruction!");
Scott Michelf0569be2008-12-27 04:51:36 +0000167 if (MI.getOperand(0).getReg() == MI.getOperand(1).getReg()) {
Scott Michel7ea02ff2009-03-17 01:15:45 +0000168 sourceReg = MI.getOperand(1).getReg();
Scott Michelf0569be2008-12-27 04:51:36 +0000169 destReg = MI.getOperand(0).getReg();
170 return true;
171 }
172 break;
173 }
Scott Michel66377522007-12-04 22:35:58 +0000174 case SPU::ORv16i8:
175 case SPU::ORv8i16:
176 case SPU::ORv4i32:
Scott Michel52d00012009-01-03 00:27:53 +0000177 case SPU::ORv2i64:
178 case SPU::ORr8:
179 case SPU::ORr16:
Scott Michel66377522007-12-04 22:35:58 +0000180 case SPU::ORr32:
181 case SPU::ORr64:
Scott Michel6e1d1472009-03-16 18:47:25 +0000182 case SPU::ORr128:
Scott Michel86c041f2007-12-20 00:44:13 +0000183 case SPU::ORf32:
184 case SPU::ORf64:
Scott Michel66377522007-12-04 22:35:58 +0000185 assert(MI.getNumOperands() == 3 &&
Dan Gohmand735b802008-10-03 15:45:36 +0000186 MI.getOperand(0).isReg() &&
187 MI.getOperand(1).isReg() &&
188 MI.getOperand(2).isReg() &&
Scott Michel66377522007-12-04 22:35:58 +0000189 "invalid SPU OR(vec|r32|r64|gprc) instruction!");
190 if (MI.getOperand(1).getReg() == MI.getOperand(2).getReg()) {
191 sourceReg = MI.getOperand(1).getReg();
192 destReg = MI.getOperand(0).getReg();
193 return true;
194 }
195 break;
196 }
197
198 return false;
199}
200
201unsigned
Dan Gohmancbad42c2008-11-18 19:49:32 +0000202SPUInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
203 int &FrameIndex) const {
Scott Michel66377522007-12-04 22:35:58 +0000204 switch (MI->getOpcode()) {
205 default: break;
206 case SPU::LQDv16i8:
207 case SPU::LQDv8i16:
208 case SPU::LQDv4i32:
209 case SPU::LQDv4f32:
210 case SPU::LQDv2f64:
211 case SPU::LQDr128:
212 case SPU::LQDr64:
213 case SPU::LQDr32:
Scott Michelaedc6372008-12-10 00:15:19 +0000214 case SPU::LQDr16: {
215 const MachineOperand MOp1 = MI->getOperand(1);
216 const MachineOperand MOp2 = MI->getOperand(2);
Scott Michel52d00012009-01-03 00:27:53 +0000217 if (MOp1.isImm() && MOp2.isFI()) {
218 FrameIndex = MOp2.getIndex();
Scott Michelaedc6372008-12-10 00:15:19 +0000219 return MI->getOperand(0).getReg();
220 }
221 break;
222 }
Scott Michel66377522007-12-04 22:35:58 +0000223 }
224 return 0;
225}
226
227unsigned
Dan Gohmancbad42c2008-11-18 19:49:32 +0000228SPUInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
229 int &FrameIndex) const {
Scott Michel66377522007-12-04 22:35:58 +0000230 switch (MI->getOpcode()) {
231 default: break;
232 case SPU::STQDv16i8:
233 case SPU::STQDv8i16:
234 case SPU::STQDv4i32:
235 case SPU::STQDv4f32:
236 case SPU::STQDv2f64:
237 case SPU::STQDr128:
238 case SPU::STQDr64:
239 case SPU::STQDr32:
240 case SPU::STQDr16:
Scott Michelaedc6372008-12-10 00:15:19 +0000241 case SPU::STQDr8: {
242 const MachineOperand MOp1 = MI->getOperand(1);
243 const MachineOperand MOp2 = MI->getOperand(2);
Scott Michelf0569be2008-12-27 04:51:36 +0000244 if (MOp1.isImm() && MOp2.isFI()) {
245 FrameIndex = MOp2.getIndex();
Scott Michelaedc6372008-12-10 00:15:19 +0000246 return MI->getOperand(0).getReg();
247 }
248 break;
249 }
Scott Michel66377522007-12-04 22:35:58 +0000250 }
251 return 0;
252}
Owen Andersond10fd972007-12-31 06:32:00 +0000253
Owen Anderson940f83e2008-08-26 18:03:31 +0000254bool SPUInstrInfo::copyRegToReg(MachineBasicBlock &MBB,
Owen Andersond10fd972007-12-31 06:32:00 +0000255 MachineBasicBlock::iterator MI,
256 unsigned DestReg, unsigned SrcReg,
257 const TargetRegisterClass *DestRC,
258 const TargetRegisterClass *SrcRC) const
259{
Chris Lattner5e09da22008-03-09 20:31:11 +0000260 // We support cross register class moves for our aliases, such as R3 in any
261 // reg class to any other reg class containing R3. This is required because
262 // we instruction select bitconvert i64 -> f64 as a noop for example, so our
263 // types have no specific meaning.
Scott Michel02d711b2008-12-30 23:28:25 +0000264
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000265 DebugLoc DL = DebugLoc::getUnknownLoc();
266 if (MI != MBB.end()) DL = MI->getDebugLoc();
267
Owen Andersond10fd972007-12-31 06:32:00 +0000268 if (DestRC == SPU::R8CRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000269 BuildMI(MBB, MI, DL, get(SPU::LRr8), DestReg).addReg(SrcReg);
Owen Andersond10fd972007-12-31 06:32:00 +0000270 } else if (DestRC == SPU::R16CRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000271 BuildMI(MBB, MI, DL, get(SPU::LRr16), DestReg).addReg(SrcReg);
Owen Andersond10fd972007-12-31 06:32:00 +0000272 } else if (DestRC == SPU::R32CRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000273 BuildMI(MBB, MI, DL, get(SPU::LRr32), DestReg).addReg(SrcReg);
Owen Andersond10fd972007-12-31 06:32:00 +0000274 } else if (DestRC == SPU::R32FPRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000275 BuildMI(MBB, MI, DL, get(SPU::LRf32), DestReg).addReg(SrcReg);
Owen Andersond10fd972007-12-31 06:32:00 +0000276 } else if (DestRC == SPU::R64CRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000277 BuildMI(MBB, MI, DL, get(SPU::LRr64), DestReg).addReg(SrcReg);
Owen Andersond10fd972007-12-31 06:32:00 +0000278 } else if (DestRC == SPU::R64FPRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000279 BuildMI(MBB, MI, DL, get(SPU::LRf64), DestReg).addReg(SrcReg);
Scott Michel9bd7a372009-01-02 20:52:08 +0000280 } else if (DestRC == SPU::GPRCRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000281 BuildMI(MBB, MI, DL, get(SPU::LRr128), DestReg).addReg(SrcReg);
Scott Michel9bd7a372009-01-02 20:52:08 +0000282 } else if (DestRC == SPU::VECREGRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000283 BuildMI(MBB, MI, DL, get(SPU::LRv16i8), DestReg).addReg(SrcReg);
Owen Andersond10fd972007-12-31 06:32:00 +0000284 } else {
Owen Anderson940f83e2008-08-26 18:03:31 +0000285 // Attempt to copy unknown/unsupported register class!
286 return false;
Owen Andersond10fd972007-12-31 06:32:00 +0000287 }
Scott Michel02d711b2008-12-30 23:28:25 +0000288
Owen Anderson940f83e2008-08-26 18:03:31 +0000289 return true;
Owen Andersond10fd972007-12-31 06:32:00 +0000290}
Owen Andersonf6372aa2008-01-01 21:11:32 +0000291
292void
293SPUInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
294 MachineBasicBlock::iterator MI,
295 unsigned SrcReg, bool isKill, int FrameIdx,
296 const TargetRegisterClass *RC) const
297{
Chris Lattnercc8cd0c2008-01-07 02:48:55 +0000298 unsigned opc;
Scott Michelaedc6372008-12-10 00:15:19 +0000299 bool isValidFrameIdx = (FrameIdx < SPUFrameInfo::maxFrameOffset());
Owen Andersonf6372aa2008-01-01 21:11:32 +0000300 if (RC == SPU::GPRCRegisterClass) {
Scott Michelaedc6372008-12-10 00:15:19 +0000301 opc = (isValidFrameIdx ? SPU::STQDr128 : SPU::STQXr128);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000302 } else if (RC == SPU::R64CRegisterClass) {
Scott Michelaedc6372008-12-10 00:15:19 +0000303 opc = (isValidFrameIdx ? SPU::STQDr64 : SPU::STQXr64);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000304 } else if (RC == SPU::R64FPRegisterClass) {
Scott Michelaedc6372008-12-10 00:15:19 +0000305 opc = (isValidFrameIdx ? SPU::STQDr64 : SPU::STQXr64);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000306 } else if (RC == SPU::R32CRegisterClass) {
Scott Michelaedc6372008-12-10 00:15:19 +0000307 opc = (isValidFrameIdx ? SPU::STQDr32 : SPU::STQXr32);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000308 } else if (RC == SPU::R32FPRegisterClass) {
Scott Michelaedc6372008-12-10 00:15:19 +0000309 opc = (isValidFrameIdx ? SPU::STQDr32 : SPU::STQXr32);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000310 } else if (RC == SPU::R16CRegisterClass) {
Scott Michelaedc6372008-12-10 00:15:19 +0000311 opc = (isValidFrameIdx ? SPU::STQDr16 : SPU::STQXr16);
312 } else if (RC == SPU::R8CRegisterClass) {
313 opc = (isValidFrameIdx ? SPU::STQDr8 : SPU::STQXr8);
Scott Michelf0569be2008-12-27 04:51:36 +0000314 } else if (RC == SPU::VECREGRegisterClass) {
315 opc = (isValidFrameIdx) ? SPU::STQDv16i8 : SPU::STQXv16i8;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000316 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000317 llvm_unreachable("Unknown regclass!");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000318 }
319
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000320 DebugLoc DL = DebugLoc::getUnknownLoc();
321 if (MI != MBB.end()) DL = MI->getDebugLoc();
322 addFrameReference(BuildMI(MBB, MI, DL, get(opc))
Bill Wendling587daed2009-05-13 21:33:08 +0000323 .addReg(SrcReg, getKillRegState(isKill)), FrameIdx);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000324}
325
326void SPUInstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg,
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000327 bool isKill,
328 SmallVectorImpl<MachineOperand> &Addr,
329 const TargetRegisterClass *RC,
330 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Torok Edwindac237e2009-07-08 20:53:28 +0000331 llvm_report_error("storeRegToAddr() invoked!");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000332
Dan Gohmand735b802008-10-03 15:45:36 +0000333 if (Addr[0].isFI()) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000334 /* do what storeRegToStackSlot does here */
335 } else {
336 unsigned Opc = 0;
337 if (RC == SPU::GPRCRegisterClass) {
338 /* Opc = PPC::STW; */
339 } else if (RC == SPU::R16CRegisterClass) {
340 /* Opc = PPC::STD; */
341 } else if (RC == SPU::R32CRegisterClass) {
342 /* Opc = PPC::STFD; */
343 } else if (RC == SPU::R32FPRegisterClass) {
344 /* Opc = PPC::STFD; */
345 } else if (RC == SPU::R64FPRegisterClass) {
346 /* Opc = PPC::STFS; */
347 } else if (RC == SPU::VECREGRegisterClass) {
348 /* Opc = PPC::STVX; */
349 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000350 llvm_unreachable("Unknown regclass!");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000351 }
Dale Johannesen21b55412009-02-12 23:08:38 +0000352 DebugLoc DL = DebugLoc::getUnknownLoc();
353 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc))
Bill Wendling587daed2009-05-13 21:33:08 +0000354 .addReg(SrcReg, getKillRegState(isKill));
Dan Gohman97357612009-02-18 05:45:50 +0000355 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
356 MIB.addOperand(Addr[i]);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000357 NewMIs.push_back(MIB);
358 }
359}
360
361void
362SPUInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
363 MachineBasicBlock::iterator MI,
364 unsigned DestReg, int FrameIdx,
365 const TargetRegisterClass *RC) const
366{
Chris Lattnercc8cd0c2008-01-07 02:48:55 +0000367 unsigned opc;
Scott Michelaedc6372008-12-10 00:15:19 +0000368 bool isValidFrameIdx = (FrameIdx < SPUFrameInfo::maxFrameOffset());
Owen Andersonf6372aa2008-01-01 21:11:32 +0000369 if (RC == SPU::GPRCRegisterClass) {
Scott Michelaedc6372008-12-10 00:15:19 +0000370 opc = (isValidFrameIdx ? SPU::LQDr128 : SPU::LQXr128);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000371 } else if (RC == SPU::R64CRegisterClass) {
Scott Michelaedc6372008-12-10 00:15:19 +0000372 opc = (isValidFrameIdx ? SPU::LQDr64 : SPU::LQXr64);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000373 } else if (RC == SPU::R64FPRegisterClass) {
Scott Michelaedc6372008-12-10 00:15:19 +0000374 opc = (isValidFrameIdx ? SPU::LQDr64 : SPU::LQXr64);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000375 } else if (RC == SPU::R32CRegisterClass) {
Scott Michelaedc6372008-12-10 00:15:19 +0000376 opc = (isValidFrameIdx ? SPU::LQDr32 : SPU::LQXr32);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000377 } else if (RC == SPU::R32FPRegisterClass) {
Scott Michelaedc6372008-12-10 00:15:19 +0000378 opc = (isValidFrameIdx ? SPU::LQDr32 : SPU::LQXr32);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000379 } else if (RC == SPU::R16CRegisterClass) {
Scott Michelaedc6372008-12-10 00:15:19 +0000380 opc = (isValidFrameIdx ? SPU::LQDr16 : SPU::LQXr16);
381 } else if (RC == SPU::R8CRegisterClass) {
382 opc = (isValidFrameIdx ? SPU::LQDr8 : SPU::LQXr8);
Scott Michelf0569be2008-12-27 04:51:36 +0000383 } else if (RC == SPU::VECREGRegisterClass) {
384 opc = (isValidFrameIdx) ? SPU::LQDv16i8 : SPU::LQXv16i8;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000385 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000386 llvm_unreachable("Unknown regclass in loadRegFromStackSlot!");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000387 }
388
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000389 DebugLoc DL = DebugLoc::getUnknownLoc();
390 if (MI != MBB.end()) DL = MI->getDebugLoc();
Jakob Stoklund Olesenf2c3f6a2009-05-16 07:25:44 +0000391 addFrameReference(BuildMI(MBB, MI, DL, get(opc), DestReg), FrameIdx);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000392}
393
394/*!
395 \note We are really pessimistic here about what kind of a load we're doing.
396 */
397void SPUInstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
Scott Michelaedc6372008-12-10 00:15:19 +0000398 SmallVectorImpl<MachineOperand> &Addr,
399 const TargetRegisterClass *RC,
400 SmallVectorImpl<MachineInstr*> &NewMIs)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000401 const {
Torok Edwindac237e2009-07-08 20:53:28 +0000402 llvm_report_error("loadRegToAddr() invoked!");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000403
Dan Gohmand735b802008-10-03 15:45:36 +0000404 if (Addr[0].isFI()) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000405 /* do what loadRegFromStackSlot does here... */
406 } else {
407 unsigned Opc = 0;
408 if (RC == SPU::R8CRegisterClass) {
409 /* do brilliance here */
410 } else if (RC == SPU::R16CRegisterClass) {
411 /* Opc = PPC::LWZ; */
412 } else if (RC == SPU::R32CRegisterClass) {
413 /* Opc = PPC::LD; */
414 } else if (RC == SPU::R32FPRegisterClass) {
415 /* Opc = PPC::LFD; */
416 } else if (RC == SPU::R64FPRegisterClass) {
417 /* Opc = PPC::LFS; */
418 } else if (RC == SPU::VECREGRegisterClass) {
419 /* Opc = PPC::LVX; */
420 } else if (RC == SPU::GPRCRegisterClass) {
421 /* Opc = something else! */
422 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000423 llvm_unreachable("Unknown regclass!");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000424 }
Dale Johannesen21b55412009-02-12 23:08:38 +0000425 DebugLoc DL = DebugLoc::getUnknownLoc();
426 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc), DestReg);
Dan Gohman97357612009-02-18 05:45:50 +0000427 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
428 MIB.addOperand(Addr[i]);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000429 NewMIs.push_back(MIB);
430 }
431}
432
Scott Michel52d00012009-01-03 00:27:53 +0000433//! Return true if the specified load or store can be folded
434bool
435SPUInstrInfo::canFoldMemoryOperand(const MachineInstr *MI,
436 const SmallVectorImpl<unsigned> &Ops) const {
437 if (Ops.size() != 1) return false;
438
439 // Make sure this is a reg-reg copy.
440 unsigned Opc = MI->getOpcode();
441
442 switch (Opc) {
443 case SPU::ORv16i8:
444 case SPU::ORv8i16:
445 case SPU::ORv4i32:
446 case SPU::ORv2i64:
447 case SPU::ORr8:
448 case SPU::ORr16:
449 case SPU::ORr32:
450 case SPU::ORr64:
451 case SPU::ORf32:
452 case SPU::ORf64:
453 if (MI->getOperand(1).getReg() == MI->getOperand(2).getReg())
454 return true;
455 break;
456 }
457
458 return false;
459}
460
Owen Anderson43dbe052008-01-07 01:35:02 +0000461/// foldMemoryOperand - SPU, like PPC, can only fold spills into
462/// copy instructions, turning them into load/store instructions.
463MachineInstr *
Dan Gohmanc54baa22008-12-03 18:43:12 +0000464SPUInstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
465 MachineInstr *MI,
466 const SmallVectorImpl<unsigned> &Ops,
467 int FrameIndex) const
Owen Anderson43dbe052008-01-07 01:35:02 +0000468{
Scott Michel52d00012009-01-03 00:27:53 +0000469 if (Ops.size() != 1) return 0;
Owen Anderson43dbe052008-01-07 01:35:02 +0000470
471 unsigned OpNum = Ops[0];
472 unsigned Opc = MI->getOpcode();
473 MachineInstr *NewMI = 0;
Scott Michel02d711b2008-12-30 23:28:25 +0000474
Scott Michel52d00012009-01-03 00:27:53 +0000475 switch (Opc) {
476 case SPU::ORv16i8:
477 case SPU::ORv8i16:
478 case SPU::ORv4i32:
479 case SPU::ORv2i64:
480 case SPU::ORr8:
481 case SPU::ORr16:
482 case SPU::ORr32:
483 case SPU::ORr64:
484 case SPU::ORf32:
485 case SPU::ORf64:
Owen Anderson43dbe052008-01-07 01:35:02 +0000486 if (OpNum == 0) { // move -> store
487 unsigned InReg = MI->getOperand(1).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000488 bool isKill = MI->getOperand(1).isKill();
Evan Cheng2578ba22009-07-01 01:59:31 +0000489 bool isUndef = MI->getOperand(1).isUndef();
Owen Anderson43dbe052008-01-07 01:35:02 +0000490 if (FrameIndex < SPUFrameInfo::maxFrameOffset()) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000491 MachineInstrBuilder MIB = BuildMI(MF, MI->getDebugLoc(),
492 get(SPU::STQDr32));
Scott Michel52d00012009-01-03 00:27:53 +0000493
Evan Cheng2578ba22009-07-01 01:59:31 +0000494 MIB.addReg(InReg, getKillRegState(isKill) | getUndefRegState(isUndef));
Scott Michel52d00012009-01-03 00:27:53 +0000495 NewMI = addFrameReference(MIB, FrameIndex);
Owen Anderson43dbe052008-01-07 01:35:02 +0000496 }
497 } else { // move -> load
498 unsigned OutReg = MI->getOperand(0).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000499 bool isDead = MI->getOperand(0).isDead();
Evan Cheng2578ba22009-07-01 01:59:31 +0000500 bool isUndef = MI->getOperand(0).isUndef();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000501 MachineInstrBuilder MIB = BuildMI(MF, MI->getDebugLoc(), get(Opc));
Scott Michel52d00012009-01-03 00:27:53 +0000502
Evan Cheng2578ba22009-07-01 01:59:31 +0000503 MIB.addReg(OutReg, RegState::Define | getDeadRegState(isDead) |
504 getUndefRegState(isUndef));
Evan Cheng9f1c8312008-07-03 09:09:37 +0000505 Opc = (FrameIndex < SPUFrameInfo::maxFrameOffset())
506 ? SPU::STQDr32 : SPU::STQXr32;
Scott Michel52d00012009-01-03 00:27:53 +0000507 NewMI = addFrameReference(MIB, FrameIndex);
508 break;
509 }
Owen Anderson43dbe052008-01-07 01:35:02 +0000510 }
511
Owen Anderson43dbe052008-01-07 01:35:02 +0000512 return NewMI;
Owen Anderson43dbe052008-01-07 01:35:02 +0000513}
514
Scott Michelaedc6372008-12-10 00:15:19 +0000515//! Branch analysis
Scott Michel9bd7a372009-01-02 20:52:08 +0000516/*!
Scott Michelaedc6372008-12-10 00:15:19 +0000517 \note This code was kiped from PPC. There may be more branch analysis for
518 CellSPU than what's currently done here.
519 */
520bool
521SPUInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB,
Scott Michel19c10e62009-01-26 03:37:41 +0000522 MachineBasicBlock *&FBB,
Evan Chengdc54d312009-02-09 07:14:22 +0000523 SmallVectorImpl<MachineOperand> &Cond,
524 bool AllowModify) const {
Scott Michelaedc6372008-12-10 00:15:19 +0000525 // If the block has no terminators, it just falls into the block after it.
526 MachineBasicBlock::iterator I = MBB.end();
527 if (I == MBB.begin() || !isUnpredicatedTerminator(--I))
528 return false;
529
530 // Get the last instruction in the block.
531 MachineInstr *LastInst = I;
Scott Michel02d711b2008-12-30 23:28:25 +0000532
Scott Michelaedc6372008-12-10 00:15:19 +0000533 // If there is only one terminator instruction, process it.
534 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
535 if (isUncondBranch(LastInst)) {
536 TBB = LastInst->getOperand(0).getMBB();
537 return false;
538 } else if (isCondBranch(LastInst)) {
539 // Block ends with fall-through condbranch.
540 TBB = LastInst->getOperand(1).getMBB();
Scott Michel9bd7a372009-01-02 20:52:08 +0000541 DEBUG(cerr << "Pushing LastInst: ");
542 DEBUG(LastInst->dump());
543 Cond.push_back(MachineOperand::CreateImm(LastInst->getOpcode()));
Scott Michelaedc6372008-12-10 00:15:19 +0000544 Cond.push_back(LastInst->getOperand(0));
Scott Michelaedc6372008-12-10 00:15:19 +0000545 return false;
546 }
547 // Otherwise, don't know what this is.
548 return true;
549 }
Scott Michel02d711b2008-12-30 23:28:25 +0000550
Scott Michelaedc6372008-12-10 00:15:19 +0000551 // Get the instruction before it if it's a terminator.
552 MachineInstr *SecondLastInst = I;
553
554 // If there are three terminators, we don't know what sort of block this is.
555 if (SecondLastInst && I != MBB.begin() &&
556 isUnpredicatedTerminator(--I))
557 return true;
Scott Michel02d711b2008-12-30 23:28:25 +0000558
Scott Michelaedc6372008-12-10 00:15:19 +0000559 // If the block ends with a conditional and unconditional branch, handle it.
560 if (isCondBranch(SecondLastInst) && isUncondBranch(LastInst)) {
561 TBB = SecondLastInst->getOperand(1).getMBB();
Scott Michel9bd7a372009-01-02 20:52:08 +0000562 DEBUG(cerr << "Pushing SecondLastInst: ");
563 DEBUG(SecondLastInst->dump());
564 Cond.push_back(MachineOperand::CreateImm(SecondLastInst->getOpcode()));
Scott Michelaedc6372008-12-10 00:15:19 +0000565 Cond.push_back(SecondLastInst->getOperand(0));
Scott Michelaedc6372008-12-10 00:15:19 +0000566 FBB = LastInst->getOperand(0).getMBB();
567 return false;
568 }
Scott Michel02d711b2008-12-30 23:28:25 +0000569
Scott Michelaedc6372008-12-10 00:15:19 +0000570 // If the block ends with two unconditional branches, handle it. The second
571 // one is not executed, so remove it.
572 if (isUncondBranch(SecondLastInst) && isUncondBranch(LastInst)) {
573 TBB = SecondLastInst->getOperand(0).getMBB();
574 I = LastInst;
Evan Chengdc54d312009-02-09 07:14:22 +0000575 if (AllowModify)
576 I->eraseFromParent();
Scott Michelaedc6372008-12-10 00:15:19 +0000577 return false;
578 }
579
580 // Otherwise, can't handle this.
581 return true;
582}
Scott Michel02d711b2008-12-30 23:28:25 +0000583
Scott Michelaedc6372008-12-10 00:15:19 +0000584unsigned
585SPUInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
586 MachineBasicBlock::iterator I = MBB.end();
587 if (I == MBB.begin())
588 return 0;
589 --I;
590 if (!isCondBranch(I) && !isUncondBranch(I))
591 return 0;
592
593 // Remove the first branch.
Scott Michel9bd7a372009-01-02 20:52:08 +0000594 DEBUG(cerr << "Removing branch: ");
595 DEBUG(I->dump());
Scott Michelaedc6372008-12-10 00:15:19 +0000596 I->eraseFromParent();
597 I = MBB.end();
598 if (I == MBB.begin())
599 return 1;
600
601 --I;
Scott Michel9bd7a372009-01-02 20:52:08 +0000602 if (!(isCondBranch(I) || isUncondBranch(I)))
Scott Michelaedc6372008-12-10 00:15:19 +0000603 return 1;
604
605 // Remove the second branch.
Scott Michel9bd7a372009-01-02 20:52:08 +0000606 DEBUG(cerr << "Removing second branch: ");
607 DEBUG(I->dump());
Scott Michelaedc6372008-12-10 00:15:19 +0000608 I->eraseFromParent();
609 return 2;
610}
Scott Michel02d711b2008-12-30 23:28:25 +0000611
Scott Michelaedc6372008-12-10 00:15:19 +0000612unsigned
613SPUInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
Scott Michel19c10e62009-01-26 03:37:41 +0000614 MachineBasicBlock *FBB,
615 const SmallVectorImpl<MachineOperand> &Cond) const {
Dale Johannesen01b36e62009-02-13 02:30:42 +0000616 // FIXME this should probably have a DebugLoc argument
617 DebugLoc dl = DebugLoc::getUnknownLoc();
Scott Michelaedc6372008-12-10 00:15:19 +0000618 // Shouldn't be a fall through.
619 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
Scott Michel02d711b2008-12-30 23:28:25 +0000620 assert((Cond.size() == 2 || Cond.size() == 0) &&
Scott Michelaedc6372008-12-10 00:15:19 +0000621 "SPU branch conditions have two components!");
Scott Michel02d711b2008-12-30 23:28:25 +0000622
Scott Michelaedc6372008-12-10 00:15:19 +0000623 // One-way branch.
624 if (FBB == 0) {
Scott Michel9bd7a372009-01-02 20:52:08 +0000625 if (Cond.empty()) {
626 // Unconditional branch
Dale Johannesen01b36e62009-02-13 02:30:42 +0000627 MachineInstrBuilder MIB = BuildMI(&MBB, dl, get(SPU::BR));
Scott Michel9bd7a372009-01-02 20:52:08 +0000628 MIB.addMBB(TBB);
629
630 DEBUG(cerr << "Inserted one-way uncond branch: ");
631 DEBUG((*MIB).dump());
632 } else {
633 // Conditional branch
Dale Johannesen01b36e62009-02-13 02:30:42 +0000634 MachineInstrBuilder MIB = BuildMI(&MBB, dl, get(Cond[0].getImm()));
Scott Michel9bd7a372009-01-02 20:52:08 +0000635 MIB.addReg(Cond[1].getReg()).addMBB(TBB);
636
637 DEBUG(cerr << "Inserted one-way cond branch: ");
638 DEBUG((*MIB).dump());
Scott Michelaedc6372008-12-10 00:15:19 +0000639 }
640 return 1;
Scott Michel9bd7a372009-01-02 20:52:08 +0000641 } else {
Dale Johannesen01b36e62009-02-13 02:30:42 +0000642 MachineInstrBuilder MIB = BuildMI(&MBB, dl, get(Cond[0].getImm()));
643 MachineInstrBuilder MIB2 = BuildMI(&MBB, dl, get(SPU::BR));
Scott Michel9bd7a372009-01-02 20:52:08 +0000644
645 // Two-way Conditional Branch.
646 MIB.addReg(Cond[1].getReg()).addMBB(TBB);
647 MIB2.addMBB(FBB);
648
649 DEBUG(cerr << "Inserted conditional branch: ");
650 DEBUG((*MIB).dump());
651 DEBUG(cerr << "part 2: ");
652 DEBUG((*MIB2).dump());
653 return 2;
Scott Michelaedc6372008-12-10 00:15:19 +0000654 }
Scott Michelaedc6372008-12-10 00:15:19 +0000655}
656
Scott Michel52d00012009-01-03 00:27:53 +0000657bool
658SPUInstrInfo::BlockHasNoFallThrough(const MachineBasicBlock &MBB) const {
659 return (!MBB.empty() && isUncondBranch(&MBB.back()));
660}
661//! Reverses a branch's condition, returning false on success.
662bool
663SPUInstrInfo::ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond)
664 const {
665 // Pretty brainless way of inverting the condition, but it works, considering
666 // there are only two conditions...
667 static struct {
668 unsigned Opc; //! The incoming opcode
669 unsigned RevCondOpc; //! The reversed condition opcode
670 } revconds[] = {
671 { SPU::BRNZr32, SPU::BRZr32 },
672 { SPU::BRNZv4i32, SPU::BRZv4i32 },
673 { SPU::BRZr32, SPU::BRNZr32 },
674 { SPU::BRZv4i32, SPU::BRNZv4i32 },
675 { SPU::BRHNZr16, SPU::BRHZr16 },
676 { SPU::BRHNZv8i16, SPU::BRHZv8i16 },
677 { SPU::BRHZr16, SPU::BRHNZr16 },
678 { SPU::BRHZv8i16, SPU::BRHNZv8i16 }
679 };
Scott Michelaedc6372008-12-10 00:15:19 +0000680
Scott Michel52d00012009-01-03 00:27:53 +0000681 unsigned Opc = unsigned(Cond[0].getImm());
682 // Pretty dull mapping between the two conditions that SPU can generate:
Misha Brukman93c65c82009-01-07 23:07:29 +0000683 for (int i = sizeof(revconds)/sizeof(revconds[0]) - 1; i >= 0; --i) {
Scott Michel52d00012009-01-03 00:27:53 +0000684 if (revconds[i].Opc == Opc) {
685 Cond[0].setImm(revconds[i].RevCondOpc);
686 return false;
687 }
688 }
689
690 return true;
691}