blob: b9a25126ba67f17420c43408fa736c761636089a [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- ARMCallingConv.td - Calling Conventions for ARM ----*- tablegen -*-===//
Bob Wilsondee46d72009-04-17 20:35:10 +00002//
Bob Wilson1f595bb2009-04-17 19:07:39 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bob Wilsondee46d72009-04-17 20:35:10 +00007//
Bob Wilson1f595bb2009-04-17 19:07:39 +00008//===----------------------------------------------------------------------===//
9// This describes the calling conventions for ARM architecture.
10//===----------------------------------------------------------------------===//
11
Bob Wilson1f595bb2009-04-17 19:07:39 +000012/// CCIfAlign - Match of the original alignment of the arg
13class CCIfAlign<string Align, CCAction A>:
14 CCIf<!strconcat("ArgFlags.getOrigAlign() == ", Align), A>;
15
16//===----------------------------------------------------------------------===//
17// ARM APCS Calling Convention
18//===----------------------------------------------------------------------===//
19def CC_ARM_APCS : CallingConv<[
20
Stuart Hastingsf222e592011-02-28 17:17:53 +000021 // Handles byval parameters.
Stuart Hastingsc7315872011-04-20 16:47:52 +000022 CCIfByVal<CCPassByVal<4, 4>>,
Stuart Hastingsf222e592011-02-28 17:17:53 +000023
Chad Rosier38f5c0d2011-11-05 00:02:56 +000024 CCIfType<[i1, i8, i16], CCPromoteToType<i32>>,
Bob Wilson1f595bb2009-04-17 19:07:39 +000025
Bob Wilson5bafff32009-06-22 23:27:02 +000026 // Handle all vector types as either f64 or v2f64.
27 CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>,
28 CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32], CCBitConvertToType<v2f64>>,
29
30 // f64 and v2f64 are passed in adjacent GPRs, possibly split onto the stack
31 CCIfType<[f64, v2f64], CCCustom<"CC_ARM_APCS_Custom_f64">>,
Bob Wilson1f595bb2009-04-17 19:07:39 +000032
33 CCIfType<[f32], CCBitConvertToType<i32>>,
Bob Wilson1c2c4622009-04-24 16:55:25 +000034 CCIfType<[i32], CCAssignToReg<[R0, R1, R2, R3]>>,
Bob Wilson1f595bb2009-04-17 19:07:39 +000035
Bob Wilson1c2c4622009-04-24 16:55:25 +000036 CCIfType<[i32], CCAssignToStack<4, 4>>,
Bob Wilson5bafff32009-06-22 23:27:02 +000037 CCIfType<[f64], CCAssignToStack<8, 4>>,
38 CCIfType<[v2f64], CCAssignToStack<16, 4>>
Bob Wilson1f595bb2009-04-17 19:07:39 +000039]>;
40
41def RetCC_ARM_APCS : CallingConv<[
Chad Rosier0eff39f2011-11-08 00:03:32 +000042 CCIfType<[i1, i8, i16], CCPromoteToType<i32>>,
Bob Wilson1f595bb2009-04-17 19:07:39 +000043 CCIfType<[f32], CCBitConvertToType<i32>>,
Bob Wilson5bafff32009-06-22 23:27:02 +000044
45 // Handle all vector types as either f64 or v2f64.
46 CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>,
47 CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32], CCBitConvertToType<v2f64>>,
48
49 CCIfType<[f64, v2f64], CCCustom<"RetCC_ARM_APCS_Custom_f64">>,
Bob Wilson1f595bb2009-04-17 19:07:39 +000050
51 CCIfType<[i32], CCAssignToReg<[R0, R1, R2, R3]>>,
52 CCIfType<[i64], CCAssignToRegWithShadow<[R0, R2], [R1, R3]>>
53]>;
54
55//===----------------------------------------------------------------------===//
Evan Cheng76f920d2010-10-22 18:23:05 +000056// ARM APCS Calling Convention for FastCC (when VFP2 or later is available)
57//===----------------------------------------------------------------------===//
58def FastCC_ARM_APCS : CallingConv<[
59 // Handle all vector types as either f64 or v2f64.
60 CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>,
61 CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32], CCBitConvertToType<v2f64>>,
62
63 CCIfType<[v2f64], CCAssignToReg<[Q0, Q1, Q2, Q3]>>,
64 CCIfType<[f64], CCAssignToReg<[D0, D1, D2, D3, D4, D5, D6, D7]>>,
65 CCIfType<[f32], CCAssignToReg<[S0, S1, S2, S3, S4, S5, S6, S7, S8,
66 S9, S10, S11, S12, S13, S14, S15]>>,
67 CCDelegateTo<CC_ARM_APCS>
68]>;
69
70def RetFastCC_ARM_APCS : CallingConv<[
71 // Handle all vector types as either f64 or v2f64.
72 CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>,
73 CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32], CCBitConvertToType<v2f64>>,
74
75 CCIfType<[v2f64], CCAssignToReg<[Q0, Q1, Q2, Q3]>>,
76 CCIfType<[f64], CCAssignToReg<[D0, D1, D2, D3, D4, D5, D6, D7]>>,
77 CCIfType<[f32], CCAssignToReg<[S0, S1, S2, S3, S4, S5, S6, S7, S8,
78 S9, S10, S11, S12, S13, S14, S15]>>,
79 CCDelegateTo<RetCC_ARM_APCS>
80]>;
81
82
83//===----------------------------------------------------------------------===//
Anton Korobeynikov0eebf652009-06-08 22:53:56 +000084// ARM AAPCS (EABI) Calling Convention, common parts
Bob Wilson1f595bb2009-04-17 19:07:39 +000085//===----------------------------------------------------------------------===//
Anton Korobeynikov0eebf652009-06-08 22:53:56 +000086
87def CC_ARM_AAPCS_Common : CallingConv<[
Bob Wilson1f595bb2009-04-17 19:07:39 +000088
Chad Rosier62c8e8e2011-11-07 21:43:40 +000089 CCIfType<[i1, i8, i16], CCPromoteToType<i32>>,
Bob Wilson1f595bb2009-04-17 19:07:39 +000090
91 // i64/f64 is passed in even pairs of GPRs
92 // i64 is 8-aligned i32 here, so we may need to eat R1 as a pad register
Bob Wilson04746ea2009-05-19 10:02:36 +000093 // (and the same is true for f64 if VFP is not enabled)
Bob Wilson1f595bb2009-04-17 19:07:39 +000094 CCIfType<[i32], CCIfAlign<"8", CCAssignToRegWithShadow<[R0, R2], [R0, R1]>>>,
Bob Wilson04746ea2009-05-19 10:02:36 +000095 CCIfType<[i32], CCIf<"State.getNextStackOffset() == 0 &&"
96 "ArgFlags.getOrigAlign() != 8",
97 CCAssignToReg<[R0, R1, R2, R3]>>>,
Bob Wilson1f595bb2009-04-17 19:07:39 +000098
Rafael Espindola55e95872010-08-06 15:35:32 +000099 CCIfType<[i32], CCIfAlign<"8", CCAssignToStackWithShadow<4, 8, R3>>>,
Anton Korobeynikov0eebf652009-06-08 22:53:56 +0000100 CCIfType<[i32, f32], CCAssignToStack<4, 4>>,
Bob Wilson5bafff32009-06-22 23:27:02 +0000101 CCIfType<[f64], CCAssignToStack<8, 8>>,
102 CCIfType<[v2f64], CCAssignToStack<16, 8>>
Bob Wilson1f595bb2009-04-17 19:07:39 +0000103]>;
104
Anton Korobeynikov0eebf652009-06-08 22:53:56 +0000105def RetCC_ARM_AAPCS_Common : CallingConv<[
Chad Rosier0eff39f2011-11-08 00:03:32 +0000106 CCIfType<[i1, i8, i16], CCPromoteToType<i32>>,
Anton Korobeynikov2e7ccfc2009-06-08 22:59:50 +0000107 CCIfType<[i32], CCAssignToReg<[R0, R1, R2, R3]>>,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000108 CCIfType<[i64], CCAssignToRegWithShadow<[R0, R2], [R1, R3]>>
109]>;
110
111//===----------------------------------------------------------------------===//
Anton Korobeynikov0eebf652009-06-08 22:53:56 +0000112// ARM AAPCS (EABI) Calling Convention
113//===----------------------------------------------------------------------===//
114
115def CC_ARM_AAPCS : CallingConv<[
Bob Wilson5bafff32009-06-22 23:27:02 +0000116 // Handle all vector types as either f64 or v2f64.
117 CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>,
118 CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32], CCBitConvertToType<v2f64>>,
119
120 CCIfType<[f64, v2f64], CCCustom<"CC_ARM_AAPCS_Custom_f64">>,
Anton Korobeynikov0eebf652009-06-08 22:53:56 +0000121 CCIfType<[f32], CCBitConvertToType<i32>>,
122 CCDelegateTo<CC_ARM_AAPCS_Common>
123]>;
124
125def RetCC_ARM_AAPCS : CallingConv<[
Bob Wilson5bafff32009-06-22 23:27:02 +0000126 // Handle all vector types as either f64 or v2f64.
127 CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>,
128 CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32], CCBitConvertToType<v2f64>>,
129
130 CCIfType<[f64, v2f64], CCCustom<"RetCC_ARM_AAPCS_Custom_f64">>,
Anton Korobeynikov0eebf652009-06-08 22:53:56 +0000131 CCIfType<[f32], CCBitConvertToType<i32>>,
132 CCDelegateTo<RetCC_ARM_AAPCS_Common>
133]>;
134
135//===----------------------------------------------------------------------===//
136// ARM AAPCS-VFP (EABI) Calling Convention
Evan Cheng76f920d2010-10-22 18:23:05 +0000137// Also used for FastCC (when VFP2 or later is available)
Anton Korobeynikov0eebf652009-06-08 22:53:56 +0000138//===----------------------------------------------------------------------===//
139
140def CC_ARM_AAPCS_VFP : CallingConv<[
Bob Wilson5bafff32009-06-22 23:27:02 +0000141 // Handle all vector types as either f64 or v2f64.
142 CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>,
143 CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32], CCBitConvertToType<v2f64>>,
144
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000145 CCIfType<[v2f64], CCAssignToReg<[Q0, Q1, Q2, Q3]>>,
Anton Korobeynikov0eebf652009-06-08 22:53:56 +0000146 CCIfType<[f64], CCAssignToReg<[D0, D1, D2, D3, D4, D5, D6, D7]>>,
147 CCIfType<[f32], CCAssignToReg<[S0, S1, S2, S3, S4, S5, S6, S7, S8,
148 S9, S10, S11, S12, S13, S14, S15]>>,
149 CCDelegateTo<CC_ARM_AAPCS_Common>
150]>;
151
152def RetCC_ARM_AAPCS_VFP : CallingConv<[
Bob Wilson5bafff32009-06-22 23:27:02 +0000153 // Handle all vector types as either f64 or v2f64.
154 CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>,
155 CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32], CCBitConvertToType<v2f64>>,
156
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000157 CCIfType<[v2f64], CCAssignToReg<[Q0, Q1, Q2, Q3]>>,
Anton Korobeynikov0eebf652009-06-08 22:53:56 +0000158 CCIfType<[f64], CCAssignToReg<[D0, D1, D2, D3, D4, D5, D6, D7]>>,
159 CCIfType<[f32], CCAssignToReg<[S0, S1, S2, S3, S4, S5, S6, S7, S8,
160 S9, S10, S11, S12, S13, S14, S15]>>,
161 CCDelegateTo<RetCC_ARM_AAPCS_Common>
162]>;
Jakob Stoklund Olesen3ee7d152012-01-17 23:09:00 +0000163
164//===----------------------------------------------------------------------===//
165// Callee-saved register lists.
166//===----------------------------------------------------------------------===//
167
168def CSR_AAPCS : CalleeSavedRegs<(add LR, R11, R10, R9, R8, R7, R6, R5, R4,
169 (sequence "D%u", 15, 8))>;
170
171// iOS ABI deviates from ARM standard ABI. R9 is not a callee-saved register.
172// Also save R7-R4 first to match the stack frame fixed spill areas.
173def CSR_iOS : CalleeSavedRegs<(add LR, R7, R6, R5, R4, (sub CSR_AAPCS, R9))>;