blob: db6512c9b960c7a1123849f82902685025556e0a [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- ARMSubtarget.cpp - ARM Subtarget Information ----------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Evan Cheng5b1b44892011-07-01 21:01:15 +000010// This file implements the ARM specific subclass of TargetSubtargetInfo.
Evan Chenga8e29892007-01-19 07:51:42 +000011//
12//===----------------------------------------------------------------------===//
13
14#include "ARMSubtarget.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000015#include "ARMBaseRegisterInfo.h"
Evan Chenge4e4ed32009-08-28 23:18:09 +000016#include "llvm/GlobalValue.h"
Evan Cheng5b1b44892011-07-01 21:01:15 +000017#include "llvm/Target/TargetSubtargetInfo.h"
Bob Wilson54fc1242009-06-22 21:01:46 +000018#include "llvm/Support/CommandLine.h"
Evan Cheng94214702011-07-01 20:45:01 +000019
Evan Cheng94214702011-07-01 20:45:01 +000020#define GET_SUBTARGETINFO_TARGET_DESC
Evan Chengebdeeab2011-07-08 01:53:10 +000021#define GET_SUBTARGETINFO_CTOR
Evan Cheng385e9302011-07-01 22:36:09 +000022#include "ARMGenSubtargetInfo.inc"
Evan Cheng94214702011-07-01 20:45:01 +000023
Evan Chenga8e29892007-01-19 07:51:42 +000024using namespace llvm;
25
Bob Wilson54fc1242009-06-22 21:01:46 +000026static cl::opt<bool>
27ReserveR9("arm-reserve-r9", cl::Hidden,
28 cl::desc("Reserve R9, making it unavailable as GPR"));
29
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +000030static cl::opt<bool>
Evan Cheng53519f02011-01-21 18:55:51 +000031DarwinUseMOVT("arm-darwin-use-movt", cl::init(true), cl::Hidden);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +000032
Bob Wilson02aba732010-09-28 04:09:35 +000033static cl::opt<bool>
34StrictAlign("arm-strict-align", cl::Hidden,
35 cl::desc("Disallow all unaligned memory accesses"));
36
Evan Cheng276365d2011-06-30 01:53:36 +000037ARMSubtarget::ARMSubtarget(const std::string &TT, const std::string &CPU,
Evan Cheng94ca42f2011-07-07 00:08:19 +000038 const std::string &FS)
Evan Cheng0ddff1b2011-07-07 07:07:08 +000039 : ARMGenSubtargetInfo(TT, CPU, FS)
Evan Cheng3ef1c872010-09-10 01:29:16 +000040 , ARMProcFamily(Others)
Evan Cheng39dfb0f2011-07-07 03:55:05 +000041 , HasV4TOps(false)
42 , HasV5TOps(false)
43 , HasV5TEOps(false)
44 , HasV6Ops(false)
45 , HasV6T2Ops(false)
46 , HasV7Ops(false)
47 , HasVFPv2(false)
48 , HasVFPv3(false)
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +000049 , HasVFPv4(false)
Evan Cheng39dfb0f2011-07-07 03:55:05 +000050 , HasNEON(false)
Jim Grosbach7ec7a0e2010-03-25 23:47:34 +000051 , UseNEONForSinglePrecisionFP(false)
Evan Cheng48575f62010-12-05 22:04:16 +000052 , SlowFPVMLx(false)
Benjamin Kramer0e3ee432011-04-01 09:20:31 +000053 , HasVMLxForwarding(false)
Evan Cheng9de1ac22010-08-09 19:19:36 +000054 , SlowFPBrcc(false)
Evan Cheng963b03c2011-07-07 19:05:12 +000055 , InThumbMode(false)
Evan Cheng94ca42f2011-07-07 00:08:19 +000056 , HasThumb2(false)
James Molloyacad68d2011-09-28 14:21:38 +000057 , IsMClass(false)
Evan Cheng7b4d3112010-08-11 07:17:46 +000058 , NoARM(false)
David Goodwin0dad89f2009-09-30 00:10:16 +000059 , PostRAScheduler(false)
Bob Wilson54fc1242009-06-22 21:01:46 +000060 , IsR9Reserved(ReserveR9)
Evan Cheng5de5d4b2011-01-17 08:03:18 +000061 , UseMovt(false)
Bob Wilson6d2f9ce2011-10-07 17:17:49 +000062 , SupportsTailCall(false)
Anton Korobeynikov631379e2010-03-14 18:42:38 +000063 , HasFP16(false)
Bob Wilson77f42b52010-10-12 16:22:47 +000064 , HasD16(false)
Jim Grosbach29402132010-05-05 23:44:43 +000065 , HasHardwareDivide(false)
66 , HasT2ExtractPack(false)
Evan Cheng11db0682010-08-11 06:22:01 +000067 , HasDataBarrier(false)
Evan Cheng9de1ac22010-08-09 19:19:36 +000068 , Pref32BitThumb(false)
Bob Wilson5dde8932011-04-19 18:11:49 +000069 , AvoidCPSRPartialUpdate(false)
Benjamin Kramerbfae1fd2012-04-22 11:52:41 +000070 , HasRAS(false)
Evan Chengdfed19f2010-11-03 06:34:55 +000071 , HasMPExtension(false)
Jim Grosbachfcba5e62010-08-11 15:44:15 +000072 , FPOnlySP(false)
Bob Wilson02aba732010-09-28 04:09:35 +000073 , AllowsUnalignedMem(false)
Jim Grosbacha7603982011-07-01 21:12:19 +000074 , Thumb2DSP(false)
Lauro Ramos Venancio3630e782007-02-13 19:52:28 +000075 , stackAlignment(4)
Evan Cheng276365d2011-06-30 01:53:36 +000076 , CPUString(CPU)
Evan Chengb72d2a92011-01-11 21:46:47 +000077 , TargetTriple(TT)
Lauro Ramos Venancio3630e782007-02-13 19:52:28 +000078 , TargetABI(ARM_ABI_APCS) {
Evan Chenga8e29892007-01-19 07:51:42 +000079 // Determine default and user specified characteristics
Evan Cheng276365d2011-06-30 01:53:36 +000080 if (CPUString.empty())
81 CPUString = "generic";
Evan Cheng4b174742009-03-08 04:02:49 +000082
Evan Cheng4cc446b2011-06-30 02:12:44 +000083 // Insert the architecture feature derived from the target triple into the
84 // feature string. This is important for setting features that are implied
85 // based on the architecture version.
Evan Chenge67a4162012-04-26 01:13:36 +000086 std::string ArchFS = ARM_MC::ParseARMTriple(TT, CPUString);
Evan Cheng94ca42f2011-07-07 00:08:19 +000087 if (!FS.empty()) {
88 if (!ArchFS.empty())
89 ArchFS = ArchFS + "," + FS;
90 else
91 ArchFS = FS;
92 }
Evan Cheng0ddff1b2011-07-07 07:07:08 +000093 ParseSubtargetFeatures(CPUString, ArchFS);
Evan Cheng94ca42f2011-07-07 00:08:19 +000094
95 // Thumb2 implies at least V6T2. FIXME: Fix tests to explicitly specify a
96 // ARM version or CPU and then remove this.
Evan Cheng39dfb0f2011-07-07 03:55:05 +000097 if (!HasV6T2Ops && hasThumb2())
98 HasV4TOps = HasV5TOps = HasV5TEOps = HasV6Ops = HasV6T2Ops = true;
Bob Wilson66f6c792010-11-09 22:50:47 +000099
Evan Cheng94214702011-07-01 20:45:01 +0000100 // Initialize scheduling itinerary for the specified CPU.
101 InstrItins = getInstrItineraryForCPU(CPUString);
102
Evan Chengafb3b5e2012-04-27 02:11:10 +0000103 if ((TT.find("eabi") != std::string::npos) || (isTargetIOS() && isMClass()))
Evan Cheng07043272012-02-21 20:46:00 +0000104 // FIXME: We might want to separate AAPCS and EABI. Some systems, e.g.
105 // Darwin-EABI conforms to AACPS but not the rest of EABI.
Evan Cheng0ddff1b2011-07-07 07:07:08 +0000106 TargetABI = ARM_ABI_AAPCS;
107
Lauro Ramos Venancio3630e782007-02-13 19:52:28 +0000108 if (isAAPCS_ABI())
109 stackAlignment = 8;
110
Evan Chengafff9412011-12-20 18:26:50 +0000111 if (!isTargetIOS())
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000112 UseMovt = hasV6T2Ops();
113 else {
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000114 IsR9Reserved = ReserveR9 | !HasV6Ops;
Evan Cheng53519f02011-01-21 18:55:51 +0000115 UseMovt = DarwinUseMOVT && hasV6T2Ops();
Evan Cheng07043272012-02-21 20:46:00 +0000116 SupportsTailCall = !getTargetTriple().isOSVersionLT(5, 0);
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000117 }
David Goodwin471850a2009-10-01 21:46:35 +0000118
Evan Chengd3dd50f2009-10-16 06:11:08 +0000119 if (!isThumb() || hasThumb2())
120 PostRAScheduler = true;
Bob Wilson02aba732010-09-28 04:09:35 +0000121
122 // v6+ may or may not support unaligned mem access depending on the system
123 // configuration.
124 if (!StrictAlign && hasV6Ops() && isTargetDarwin())
125 AllowsUnalignedMem = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000126}
Evan Chenge4e4ed32009-08-28 23:18:09 +0000127
128/// GVIsIndirectSymbol - true if the GV will be accessed via an indirect symbol.
Evan Cheng63476a82009-09-03 07:04:02 +0000129bool
Dan Gohman46510a72010-04-15 01:51:59 +0000130ARMSubtarget::GVIsIndirectSymbol(const GlobalValue *GV,
131 Reloc::Model RelocM) const {
Evan Cheng63476a82009-09-03 07:04:02 +0000132 if (RelocM == Reloc::Static)
Evan Chenge4e4ed32009-08-28 23:18:09 +0000133 return false;
Evan Cheng63476a82009-09-03 07:04:02 +0000134
Jeffrey Yasskinf0356fe2010-01-27 20:34:15 +0000135 // Materializable GVs (in JIT lazy compilation mode) do not require an extra
136 // load from stub.
Evan Chengaf05c692011-02-22 06:58:34 +0000137 bool isDecl = GV->hasAvailableExternallyLinkage();
138 if (GV->isDeclaration() && !GV->isMaterializable())
139 isDecl = true;
Evan Cheng63476a82009-09-03 07:04:02 +0000140
141 if (!isTargetDarwin()) {
142 // Extra load is needed for all externally visible.
143 if (GV->hasLocalLinkage() || GV->hasHiddenVisibility())
144 return false;
145 return true;
146 } else {
147 if (RelocM == Reloc::PIC_) {
148 // If this is a strong reference to a definition, it is definitely not
149 // through a stub.
150 if (!isDecl && !GV->isWeakForLinker())
151 return false;
152
153 // Unless we have a symbol with hidden visibility, we have to go through a
154 // normal $non_lazy_ptr stub because this symbol might be resolved late.
155 if (!GV->hasHiddenVisibility()) // Non-hidden $non_lazy_ptr reference.
156 return true;
157
158 // If symbol visibility is hidden, we have a stub for common symbol
159 // references and external declarations.
160 if (isDecl || GV->hasCommonLinkage())
161 // Hidden $non_lazy_ptr reference.
162 return true;
163
164 return false;
165 } else {
166 // If this is a strong reference to a definition, it is definitely not
167 // through a stub.
168 if (!isDecl && !GV->isWeakForLinker())
169 return false;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000170
Evan Cheng63476a82009-09-03 07:04:02 +0000171 // Unless we have a symbol with hidden visibility, we have to go through a
172 // normal $non_lazy_ptr stub because this symbol might be resolved late.
173 if (!GV->hasHiddenVisibility()) // Non-hidden $non_lazy_ptr reference.
174 return true;
175 }
176 }
177
178 return false;
Evan Chenge4e4ed32009-08-28 23:18:09 +0000179}
David Goodwinc2e8a7e2009-11-10 00:48:55 +0000180
Owen Anderson654d5442010-09-28 21:57:50 +0000181unsigned ARMSubtarget::getMispredictionPenalty() const {
182 // If we have a reasonable estimate of the pipeline depth, then we can
183 // estimate the penalty of a misprediction based on that.
184 if (isCortexA8())
185 return 13;
186 else if (isCortexA9())
187 return 8;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000188
Owen Anderson654d5442010-09-28 21:57:50 +0000189 // Otherwise, just return a sensible default.
190 return 10;
191}
192
David Goodwinc2e8a7e2009-11-10 00:48:55 +0000193bool ARMSubtarget::enablePostRAScheduler(
194 CodeGenOpt::Level OptLevel,
Evan Cheng5b1b44892011-07-01 21:01:15 +0000195 TargetSubtargetInfo::AntiDepBreakMode& Mode,
David Goodwin87d21b92009-11-13 19:52:48 +0000196 RegClassVector& CriticalPathRCs) const {
Evan Cheng5b1b44892011-07-01 21:01:15 +0000197 Mode = TargetSubtargetInfo::ANTIDEP_CRITICAL;
David Goodwin87d21b92009-11-13 19:52:48 +0000198 CriticalPathRCs.clear();
199 CriticalPathRCs.push_back(&ARM::GPRRegClass);
David Goodwinc2e8a7e2009-11-10 00:48:55 +0000200 return PostRAScheduler && OptLevel >= CodeGenOpt::Default;
201}