blob: 13250b33eaabf901f537903184b29a4e6dade2f0 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Evan Cheng94b95502011-07-26 00:24:13 +000018#include "MCTargetDesc/PPCPredicates.h"
Craig Topper79aa3412012-03-17 18:46:09 +000019#include "llvm/CallingConv.h"
20#include "llvm/Constants.h"
21#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
Owen Anderson718cb662007-09-07 04:06:50 +000024#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000025#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/MachineFrameInfo.h"
27#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000028#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000031#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Duncan Sands1e96bab2010-11-04 10:49:57 +000039static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000040 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000043static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000048static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000049 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
53
Hal Finkel77838f92012-06-04 02:21:00 +000054static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
55cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000056
Hal Finkel71ffcfe2012-06-10 19:32:29 +000057static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
58cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
59
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000063
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000065}
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000069 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Scott Michelfdc40a02009-02-17 22:15:04 +000070
Nate Begeman405e3ec2005-10-21 00:02:42 +000071 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000072
Chris Lattnerd145a612005-09-27 22:18:25 +000073 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000074 setUseUnderscoreSetJmp(true);
75 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000076
Chris Lattner749dc722010-10-10 18:34:00 +000077 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
78 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000079 bool isPPC64 = Subtarget->isPPC64();
80 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000081
Chris Lattner7c5a3d32005-08-16 17:14:42 +000082 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000083 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
84 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
85 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000086
Evan Chengc5484282006-10-04 00:56:09 +000087 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000088 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
89 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000090
Owen Anderson825b72b2009-08-11 20:47:22 +000091 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000092
Chris Lattner94e509c2006-11-10 23:58:45 +000093 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000094 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
97 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
98 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
102 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
103 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000104
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000105 // This is used in the ppcf128->int sequence. Note it has different semantics
106 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000108
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000109 // We do not currently implment this libm ops for PowerPC.
110 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
111 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
112 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
113 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
114 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
115
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000116 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000117 setOperationAction(ISD::SREM, MVT::i32, Expand);
118 setOperationAction(ISD::UREM, MVT::i32, Expand);
119 setOperationAction(ISD::SREM, MVT::i64, Expand);
120 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000121
122 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
124 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
125 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
126 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
127 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
128 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
129 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
130 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000131
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000132 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::FSIN , MVT::f64, Expand);
134 setOperationAction(ISD::FCOS , MVT::f64, Expand);
135 setOperationAction(ISD::FREM , MVT::f64, Expand);
136 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000137 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::FSIN , MVT::f32, Expand);
139 setOperationAction(ISD::FCOS , MVT::f32, Expand);
140 setOperationAction(ISD::FREM , MVT::f32, Expand);
141 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000142 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000143
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000145
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000146 // If we're enabling GP optimizations, use hardware square root
Evan Cheng769951f2012-07-02 22:39:56 +0000147 if (!Subtarget->hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
149 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000150 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
153 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000154
Nate Begemand88fc032006-01-14 03:14:10 +0000155 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
157 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
158 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000159 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
160 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
162 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
163 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000164 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
165 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000166
Nate Begeman35ef9132006-01-11 21:21:00 +0000167 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
169 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000170
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000171 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::SELECT, MVT::i32, Expand);
173 setOperationAction(ISD::SELECT, MVT::i64, Expand);
174 setOperationAction(ISD::SELECT, MVT::f32, Expand);
175 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000176
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000177 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
179 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000180
Nate Begeman750ac1b2006-02-01 07:19:44 +0000181 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000183
Nate Begeman81e80972006-03-17 01:40:33 +0000184 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000186
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000188
Chris Lattnerf7605322005-08-31 21:09:52 +0000189 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000191
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000192 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
194 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000195
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000196 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
197 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
198 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
199 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000200
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000201 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000203
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
205 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
206 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
207 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000208
209
210 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000211 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
213 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000214 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
216 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
217 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
218 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000219 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
221 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000222
Nate Begeman1db3c922008-08-11 17:36:31 +0000223 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000225
226 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000227 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
228 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000229
Nate Begemanacc398c2006-01-25 18:21:52 +0000230 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000232
Evan Cheng769951f2012-07-02 22:39:56 +0000233 if (Subtarget->isSVR4ABI()) {
234 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000235 // VAARG always uses double-word chunks, so promote anything smaller.
236 setOperationAction(ISD::VAARG, MVT::i1, Promote);
237 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
238 setOperationAction(ISD::VAARG, MVT::i8, Promote);
239 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
240 setOperationAction(ISD::VAARG, MVT::i16, Promote);
241 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
242 setOperationAction(ISD::VAARG, MVT::i32, Promote);
243 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
244 setOperationAction(ISD::VAARG, MVT::Other, Expand);
245 } else {
246 // VAARG is custom lowered with the 32-bit SVR4 ABI.
247 setOperationAction(ISD::VAARG, MVT::Other, Custom);
248 setOperationAction(ISD::VAARG, MVT::i64, Custom);
249 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000250 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000252
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000253 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
255 setOperationAction(ISD::VAEND , MVT::Other, Expand);
256 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
257 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
258 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
259 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000260
Chris Lattner6d92cad2006-03-26 10:06:40 +0000261 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000263
Dale Johannesen53e4e442008-11-07 22:54:33 +0000264 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
266 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
267 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
268 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
269 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
270 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
271 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
272 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
273 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
274 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
275 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
276 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Evan Cheng769951f2012-07-02 22:39:56 +0000278 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000279 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
281 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
282 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
283 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000284 // This is just the low 32 bits of a (signed) fp->i64 conversion.
285 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000287
Chris Lattner7fbcef72006-03-24 07:53:47 +0000288 // FIXME: disable this lowered code. This generates 64-bit register values,
289 // and we don't model the fact that the top part is clobbered by calls. We
290 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000292 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000293 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000295 }
296
Evan Cheng769951f2012-07-02 22:39:56 +0000297 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000298 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000299 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000300 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000302 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
304 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
305 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000306 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000307 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
309 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
310 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000311 }
Evan Chengd30bf012006-03-01 01:11:20 +0000312
Evan Cheng769951f2012-07-02 22:39:56 +0000313 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000314 // First set operation action for all vector types to expand. Then we
315 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
317 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
318 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000319
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000320 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000321 setOperationAction(ISD::ADD , VT, Legal);
322 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000323
Chris Lattner7ff7e672006-04-04 17:25:31 +0000324 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000325 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000327
328 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000329 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000331 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000333 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000335 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000337 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000339 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000341
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000342 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000343 setOperationAction(ISD::MUL , VT, Expand);
344 setOperationAction(ISD::SDIV, VT, Expand);
345 setOperationAction(ISD::SREM, VT, Expand);
346 setOperationAction(ISD::UDIV, VT, Expand);
347 setOperationAction(ISD::UREM, VT, Expand);
348 setOperationAction(ISD::FDIV, VT, Expand);
349 setOperationAction(ISD::FNEG, VT, Expand);
350 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
351 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
352 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
353 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
354 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
355 setOperationAction(ISD::UDIVREM, VT, Expand);
356 setOperationAction(ISD::SDIVREM, VT, Expand);
357 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
358 setOperationAction(ISD::FPOW, VT, Expand);
359 setOperationAction(ISD::CTPOP, VT, Expand);
360 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000361 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000362 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000363 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000364 }
365
Chris Lattner7ff7e672006-04-04 17:25:31 +0000366 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
367 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000369
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::AND , MVT::v4i32, Legal);
371 setOperationAction(ISD::OR , MVT::v4i32, Legal);
372 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
373 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
374 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
375 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000376
Craig Topperc9099502012-04-20 06:31:50 +0000377 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
378 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
379 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
380 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000381
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000383 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
385 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
386 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000387
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
389 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000390
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
392 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
393 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
394 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000395 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000396
Evan Cheng769951f2012-07-02 22:39:56 +0000397 if (Subtarget->has64BitSupport())
Hal Finkel19aa2b52012-04-01 20:08:17 +0000398 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
399
Eli Friedman4db5aca2011-08-29 18:23:02 +0000400 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
401 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
402
Duncan Sands03228082008-11-23 15:47:28 +0000403 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000404 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000405
Evan Cheng769951f2012-07-02 22:39:56 +0000406 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000407 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000408 setExceptionPointerRegister(PPC::X3);
409 setExceptionSelectorRegister(PPC::X4);
410 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000411 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000412 setExceptionPointerRegister(PPC::R3);
413 setExceptionSelectorRegister(PPC::R4);
414 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000415
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000416 // We have target-specific dag combine patterns for the following nodes:
417 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000418 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000419 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000420 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000421
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000422 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000423 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000424 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000425 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
426 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000427 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
428 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000429 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
430 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
431 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
432 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
433 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000434 }
435
Hal Finkelc6129162011-10-17 18:53:03 +0000436 setMinFunctionAlignment(2);
437 if (PPCSubTarget.isDarwin())
438 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000439
Evan Cheng769951f2012-07-02 22:39:56 +0000440 if (isPPC64 && Subtarget->isJITCodeModel())
441 // Temporary workaround for the inability of PPC64 JIT to handle jump
442 // tables.
443 setSupportJumpTables(false);
444
Eli Friedman26689ac2011-08-03 21:06:02 +0000445 setInsertFencesForAtomic(true);
446
Hal Finkel768c65f2011-11-22 16:21:04 +0000447 setSchedulingPreference(Sched::Hybrid);
448
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000449 computeRegisterProperties();
450}
451
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000452/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
453/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000454unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000455 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000456 // Darwin passes everything on 4 byte boundary.
457 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
458 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000459
460 // 16byte and wider vectors are passed on 16byte boundary.
461 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
462 if (VTy->getBitWidth() >= 128)
463 return 16;
464
465 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
466 if (PPCSubTarget.isPPC64())
467 return 8;
468
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000469 return 4;
470}
471
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000472const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
473 switch (Opcode) {
474 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000475 case PPCISD::FSEL: return "PPCISD::FSEL";
476 case PPCISD::FCFID: return "PPCISD::FCFID";
477 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
478 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
479 case PPCISD::STFIWX: return "PPCISD::STFIWX";
480 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
481 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
482 case PPCISD::VPERM: return "PPCISD::VPERM";
483 case PPCISD::Hi: return "PPCISD::Hi";
484 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000485 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000486 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
487 case PPCISD::LOAD: return "PPCISD::LOAD";
488 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000489 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
490 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
491 case PPCISD::SRL: return "PPCISD::SRL";
492 case PPCISD::SRA: return "PPCISD::SRA";
493 case PPCISD::SHL: return "PPCISD::SHL";
494 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
495 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000496 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
Hal Finkel5b00cea2012-03-31 14:45:15 +0000497 case PPCISD::CALL_NOP_SVR4: return "PPCISD::CALL_NOP_SVR4";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000498 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000499 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000500 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000501 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
502 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000503 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
504 case PPCISD::MFCR: return "PPCISD::MFCR";
505 case PPCISD::VCMP: return "PPCISD::VCMP";
506 case PPCISD::VCMPo: return "PPCISD::VCMPo";
507 case PPCISD::LBRX: return "PPCISD::LBRX";
508 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000509 case PPCISD::LARX: return "PPCISD::LARX";
510 case PPCISD::STCX: return "PPCISD::STCX";
511 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
512 case PPCISD::MFFS: return "PPCISD::MFFS";
513 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
514 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
515 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
516 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000517 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000518 }
519}
520
Duncan Sands28b77e92011-09-06 19:07:46 +0000521EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000522 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000523}
524
Chris Lattner1a635d62006-04-14 06:01:58 +0000525//===----------------------------------------------------------------------===//
526// Node matching predicates, for use by the tblgen matching code.
527//===----------------------------------------------------------------------===//
528
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000529/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000530static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000531 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000532 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000533 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000534 // Maybe this has already been legalized into the constant pool?
535 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000536 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000537 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000538 }
539 return false;
540}
541
Chris Lattnerddb739e2006-04-06 17:23:16 +0000542/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
543/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000544static bool isConstantOrUndef(int Op, int Val) {
545 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000546}
547
548/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
549/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000550bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000551 if (!isUnary) {
552 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000553 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000554 return false;
555 } else {
556 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000557 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
558 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000559 return false;
560 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000561 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000562}
563
564/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
565/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000566bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000567 if (!isUnary) {
568 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000569 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
570 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000571 return false;
572 } else {
573 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000574 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
575 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
576 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
577 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000578 return false;
579 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000580 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000581}
582
Chris Lattnercaad1632006-04-06 22:02:42 +0000583/// isVMerge - Common function, used to match vmrg* shuffles.
584///
Nate Begeman9008ca62009-04-27 18:41:29 +0000585static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000586 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000587 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000588 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000589 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
590 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000591
Chris Lattner116cc482006-04-06 21:11:54 +0000592 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
593 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000594 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000595 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000596 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000597 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000598 return false;
599 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000600 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000601}
602
603/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
604/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000605bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000606 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000607 if (!isUnary)
608 return isVMerge(N, UnitSize, 8, 24);
609 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000610}
611
612/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
613/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000614bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000615 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000616 if (!isUnary)
617 return isVMerge(N, UnitSize, 0, 16);
618 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000619}
620
621
Chris Lattnerd0608e12006-04-06 18:26:28 +0000622/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
623/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000624int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000625 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000626 "PPC only supports shuffles by bytes!");
627
628 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000629
Chris Lattnerd0608e12006-04-06 18:26:28 +0000630 // Find the first non-undef value in the shuffle mask.
631 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000632 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000633 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000634
Chris Lattnerd0608e12006-04-06 18:26:28 +0000635 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000636
Nate Begeman9008ca62009-04-27 18:41:29 +0000637 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000638 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000639 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000640 if (ShiftAmt < i) return -1;
641 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000642
Chris Lattnerf24380e2006-04-06 22:28:36 +0000643 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000644 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000645 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000646 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000647 return -1;
648 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000649 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000650 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000651 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000652 return -1;
653 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000654 return ShiftAmt;
655}
Chris Lattneref819f82006-03-20 06:33:01 +0000656
657/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
658/// specifies a splat of a single element that is suitable for input to
659/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000660bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000661 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000662 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000663
Chris Lattner88a99ef2006-03-20 06:37:44 +0000664 // This is a splat operation if each element of the permute is the same, and
665 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000666 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000667
Nate Begeman9008ca62009-04-27 18:41:29 +0000668 // FIXME: Handle UNDEF elements too!
669 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000670 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000671
Nate Begeman9008ca62009-04-27 18:41:29 +0000672 // Check that the indices are consecutive, in the case of a multi-byte element
673 // splatted with a v16i8 mask.
674 for (unsigned i = 1; i != EltSize; ++i)
675 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000676 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000677
Chris Lattner7ff7e672006-04-04 17:25:31 +0000678 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000679 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000680 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000681 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000682 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000683 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000684 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000685}
686
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000687/// isAllNegativeZeroVector - Returns true if all elements of build_vector
688/// are -0.0.
689bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000690 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
691
692 APInt APVal, APUndef;
693 unsigned BitSize;
694 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000695
Dale Johannesen1e608812009-11-13 01:45:18 +0000696 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000697 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000698 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000699
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000700 return false;
701}
702
Chris Lattneref819f82006-03-20 06:33:01 +0000703/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
704/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000705unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000706 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
707 assert(isSplatShuffleMask(SVOp, EltSize));
708 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000709}
710
Chris Lattnere87192a2006-04-12 17:37:20 +0000711/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000712/// by using a vspltis[bhw] instruction of the specified element size, return
713/// the constant being splatted. The ByteSize field indicates the number of
714/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000715SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
716 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000717
718 // If ByteSize of the splat is bigger than the element size of the
719 // build_vector, then we have a case where we are checking for a splat where
720 // multiple elements of the buildvector are folded together into a single
721 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
722 unsigned EltSize = 16/N->getNumOperands();
723 if (EltSize < ByteSize) {
724 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000725 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000726 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000727
Chris Lattner79d9a882006-04-08 07:14:26 +0000728 // See if all of the elements in the buildvector agree across.
729 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
730 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
731 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000732 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000733
Scott Michelfdc40a02009-02-17 22:15:04 +0000734
Gabor Greifba36cb52008-08-28 21:40:38 +0000735 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000736 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
737 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000738 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000739 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000740
Chris Lattner79d9a882006-04-08 07:14:26 +0000741 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
742 // either constant or undef values that are identical for each chunk. See
743 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000744
Chris Lattner79d9a882006-04-08 07:14:26 +0000745 // Check to see if all of the leading entries are either 0 or -1. If
746 // neither, then this won't fit into the immediate field.
747 bool LeadingZero = true;
748 bool LeadingOnes = true;
749 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000750 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000751
Chris Lattner79d9a882006-04-08 07:14:26 +0000752 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
753 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
754 }
755 // Finally, check the least significant entry.
756 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000757 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000758 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000759 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000760 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000761 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000762 }
763 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000764 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000765 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000766 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000767 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000768 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000769 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000770
Dan Gohman475871a2008-07-27 21:46:04 +0000771 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000772 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000773
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000774 // Check to see if this buildvec has a single non-undef value in its elements.
775 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
776 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000777 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000778 OpVal = N->getOperand(i);
779 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000780 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000781 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000782
Gabor Greifba36cb52008-08-28 21:40:38 +0000783 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000784
Eli Friedman1a8229b2009-05-24 02:03:36 +0000785 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000786 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000787 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000788 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000789 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000791 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000792 }
793
794 // If the splat value is larger than the element value, then we can never do
795 // this splat. The only case that we could fit the replicated bits into our
796 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000797 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000798
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000799 // If the element value is larger than the splat value, cut it in half and
800 // check to see if the two halves are equal. Continue doing this until we
801 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
802 while (ValSizeInBytes > ByteSize) {
803 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000804
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000805 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000806 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
807 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000808 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000809 }
810
811 // Properly sign extend the value.
812 int ShAmt = (4-ByteSize)*8;
813 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michelfdc40a02009-02-17 22:15:04 +0000814
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000815 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000816 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000817
Chris Lattner140a58f2006-04-08 06:46:53 +0000818 // Finally, if this value fits in a 5 bit sext field, return it
819 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000820 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000821 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000822}
823
Chris Lattner1a635d62006-04-14 06:01:58 +0000824//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000825// Addressing Mode Selection
826//===----------------------------------------------------------------------===//
827
828/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
829/// or 64-bit immediate, and if the value can be accurately represented as a
830/// sign extension from a 16-bit value. If so, this returns true and the
831/// immediate.
832static bool isIntS16Immediate(SDNode *N, short &Imm) {
833 if (N->getOpcode() != ISD::Constant)
834 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000835
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000836 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000837 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000838 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000839 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000840 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000841}
Dan Gohman475871a2008-07-27 21:46:04 +0000842static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000843 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000844}
845
846
847/// SelectAddressRegReg - Given the specified addressed, check to see if it
848/// can be represented as an indexed [r+r] operation. Returns false if it
849/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000850bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
851 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000852 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000853 short imm = 0;
854 if (N.getOpcode() == ISD::ADD) {
855 if (isIntS16Immediate(N.getOperand(1), imm))
856 return false; // r+i
857 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
858 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000859
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000860 Base = N.getOperand(0);
861 Index = N.getOperand(1);
862 return true;
863 } else if (N.getOpcode() == ISD::OR) {
864 if (isIntS16Immediate(N.getOperand(1), imm))
865 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000866
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000867 // If this is an or of disjoint bitfields, we can codegen this as an add
868 // (for better address arithmetic) if the LHS and RHS of the OR are provably
869 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000870 APInt LHSKnownZero, LHSKnownOne;
871 APInt RHSKnownZero, RHSKnownOne;
872 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000873 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000874
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000875 if (LHSKnownZero.getBoolValue()) {
876 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000877 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000878 // If all of the bits are known zero on the LHS or RHS, the add won't
879 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000880 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000881 Base = N.getOperand(0);
882 Index = N.getOperand(1);
883 return true;
884 }
885 }
886 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000887
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000888 return false;
889}
890
891/// Returns true if the address N can be represented by a base register plus
892/// a signed 16-bit displacement [r+imm], and if it is not better
893/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000894bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000895 SDValue &Base,
896 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000897 // FIXME dl should come from parent load or store, not from address
898 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000899 // If this can be more profitably realized as r+r, fail.
900 if (SelectAddressRegReg(N, Disp, Base, DAG))
901 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000902
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000903 if (N.getOpcode() == ISD::ADD) {
904 short imm = 0;
905 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000906 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000907 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
908 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
909 } else {
910 Base = N.getOperand(0);
911 }
912 return true; // [r+i]
913 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
914 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +0000915 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000916 && "Cannot handle constant offsets yet!");
917 Disp = N.getOperand(1).getOperand(0); // The global address.
918 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +0000919 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000920 Disp.getOpcode() == ISD::TargetConstantPool ||
921 Disp.getOpcode() == ISD::TargetJumpTable);
922 Base = N.getOperand(0);
923 return true; // [&g+r]
924 }
925 } else if (N.getOpcode() == ISD::OR) {
926 short imm = 0;
927 if (isIntS16Immediate(N.getOperand(1), imm)) {
928 // If this is an or of disjoint bitfields, we can codegen this as an add
929 // (for better address arithmetic) if the LHS and RHS of the OR are
930 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000931 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000932 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000933
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000934 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000935 // If all of the bits are known zero on the LHS or RHS, the add won't
936 // carry.
937 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000938 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000939 return true;
940 }
941 }
942 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
943 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000944
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000945 // If this address fits entirely in a 16-bit sext immediate field, codegen
946 // this as "d, 0"
947 short Imm;
948 if (isIntS16Immediate(CN, Imm)) {
949 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000950 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
951 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000952 return true;
953 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000954
955 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000956 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000957 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
958 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000959
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000960 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000961 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000962
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
964 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000965 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000966 return true;
967 }
968 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000969
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000970 Disp = DAG.getTargetConstant(0, getPointerTy());
971 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
972 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
973 else
974 Base = N;
975 return true; // [r+0]
976}
977
978/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
979/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000980bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
981 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000982 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000983 // Check to see if we can easily represent this as an [r+r] address. This
984 // will fail if it thinks that the address is more profitably represented as
985 // reg+imm, e.g. where imm = 0.
986 if (SelectAddressRegReg(N, Base, Index, DAG))
987 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000988
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000989 // If the operand is an addition, always emit this as [r+r], since this is
990 // better (for code size, and execution, as the memop does the add for free)
991 // than emitting an explicit add.
992 if (N.getOpcode() == ISD::ADD) {
993 Base = N.getOperand(0);
994 Index = N.getOperand(1);
995 return true;
996 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000997
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000998 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000999 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1000 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001001 Index = N;
1002 return true;
1003}
1004
1005/// SelectAddressRegImmShift - Returns true if the address N can be
1006/// represented by a base register plus a signed 14-bit displacement
1007/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +00001008bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
1009 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +00001010 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001011 // FIXME dl should come from the parent load or store, not the address
1012 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001013 // If this can be more profitably realized as r+r, fail.
1014 if (SelectAddressRegReg(N, Disp, Base, DAG))
1015 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001016
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001017 if (N.getOpcode() == ISD::ADD) {
1018 short imm = 0;
1019 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001020 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001021 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1022 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1023 } else {
1024 Base = N.getOperand(0);
1025 }
1026 return true; // [r+i]
1027 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1028 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001029 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001030 && "Cannot handle constant offsets yet!");
1031 Disp = N.getOperand(1).getOperand(0); // The global address.
1032 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1033 Disp.getOpcode() == ISD::TargetConstantPool ||
1034 Disp.getOpcode() == ISD::TargetJumpTable);
1035 Base = N.getOperand(0);
1036 return true; // [&g+r]
1037 }
1038 } else if (N.getOpcode() == ISD::OR) {
1039 short imm = 0;
1040 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1041 // If this is an or of disjoint bitfields, we can codegen this as an add
1042 // (for better address arithmetic) if the LHS and RHS of the OR are
1043 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001044 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001045 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001046 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001047 // If all of the bits are known zero on the LHS or RHS, the add won't
1048 // carry.
1049 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001050 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001051 return true;
1052 }
1053 }
1054 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001055 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001056 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001057 // If this address fits entirely in a 14-bit sext immediate field, codegen
1058 // this as "d, 0"
1059 short Imm;
1060 if (isIntS16Immediate(CN, Imm)) {
1061 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001062 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1063 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001064 return true;
1065 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001066
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001067 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001068 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001069 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1070 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001071
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001072 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001073 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1074 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1075 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001076 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001077 return true;
1078 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001079 }
1080 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001081
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001082 Disp = DAG.getTargetConstant(0, getPointerTy());
1083 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1084 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1085 else
1086 Base = N;
1087 return true; // [r+0]
1088}
1089
1090
1091/// getPreIndexedAddressParts - returns true by value, base pointer and
1092/// offset pointer and addressing mode by reference if the node's address
1093/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001094bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1095 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001096 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001097 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001098 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001099
Dan Gohman475871a2008-07-27 21:46:04 +00001100 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001101 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001102 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1103 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001104 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001105
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001106 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001107 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001108 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001109 } else
1110 return false;
1111
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001112 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001113 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001114 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001115
Hal Finkelac81cc32012-06-19 02:34:32 +00001116 if (SelectAddressRegReg(Ptr, Offset, Base, DAG)) {
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001117 AM = ISD::PRE_INC;
1118 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001119 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001120
Chris Lattner0851b4f2006-11-15 19:55:13 +00001121 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001122 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001123 // reg + imm
1124 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1125 return false;
1126 } else {
1127 // reg + imm * 4.
1128 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1129 return false;
1130 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001131
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001132 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001133 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1134 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001135 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001136 LD->getExtensionType() == ISD::SEXTLOAD &&
1137 isa<ConstantSDNode>(Offset))
1138 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001139 }
1140
Chris Lattner4eab7142006-11-10 02:08:47 +00001141 AM = ISD::PRE_INC;
1142 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001143}
1144
1145//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001146// LowerOperation implementation
1147//===----------------------------------------------------------------------===//
1148
Chris Lattner1e61e692010-11-15 02:46:57 +00001149/// GetLabelAccessInfo - Return true if we should reference labels using a
1150/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1151static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001152 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1153 HiOpFlags = PPCII::MO_HA16;
1154 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001155
Chris Lattner1e61e692010-11-15 02:46:57 +00001156 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1157 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001158 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001159 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001160 if (isPIC) {
1161 HiOpFlags |= PPCII::MO_PIC_FLAG;
1162 LoOpFlags |= PPCII::MO_PIC_FLAG;
1163 }
1164
1165 // If this is a reference to a global value that requires a non-lazy-ptr, make
1166 // sure that instruction lowering adds it.
1167 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1168 HiOpFlags |= PPCII::MO_NLP_FLAG;
1169 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001170
Chris Lattner6d2ff122010-11-15 03:13:19 +00001171 if (GV->hasHiddenVisibility()) {
1172 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1173 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1174 }
1175 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001176
Chris Lattner1e61e692010-11-15 02:46:57 +00001177 return isPIC;
1178}
1179
1180static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1181 SelectionDAG &DAG) {
1182 EVT PtrVT = HiPart.getValueType();
1183 SDValue Zero = DAG.getConstant(0, PtrVT);
1184 DebugLoc DL = HiPart.getDebugLoc();
1185
1186 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1187 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001188
Chris Lattner1e61e692010-11-15 02:46:57 +00001189 // With PIC, the first instruction is actually "GR+hi(&G)".
1190 if (isPIC)
1191 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1192 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001193
Chris Lattner1e61e692010-11-15 02:46:57 +00001194 // Generate non-pic code that has direct accesses to the constant pool.
1195 // The address of the global is just (hi(&g)+lo(&g)).
1196 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1197}
1198
Scott Michelfdc40a02009-02-17 22:15:04 +00001199SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001200 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001201 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001202 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001203 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001204
Chris Lattner1e61e692010-11-15 02:46:57 +00001205 unsigned MOHiFlag, MOLoFlag;
1206 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1207 SDValue CPIHi =
1208 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1209 SDValue CPILo =
1210 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1211 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001212}
1213
Dan Gohmand858e902010-04-17 15:26:15 +00001214SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001215 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001216 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001217
Chris Lattner1e61e692010-11-15 02:46:57 +00001218 unsigned MOHiFlag, MOLoFlag;
1219 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1220 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1221 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1222 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001223}
1224
Dan Gohmand858e902010-04-17 15:26:15 +00001225SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1226 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001227 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001228
Dan Gohman46510a72010-04-15 01:51:59 +00001229 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001230
Chris Lattner1e61e692010-11-15 02:46:57 +00001231 unsigned MOHiFlag, MOLoFlag;
1232 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1233 SDValue TgtBAHi = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOHiFlag);
1234 SDValue TgtBALo = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOLoFlag);
1235 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1236}
1237
Roman Divackyfd42ed62012-06-04 17:36:38 +00001238SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1239 SelectionDAG &DAG) const {
1240
1241 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1242 DebugLoc dl = GA->getDebugLoc();
1243 const GlobalValue *GV = GA->getGlobal();
1244 EVT PtrVT = getPointerTy();
1245 bool is64bit = PPCSubTarget.isPPC64();
1246
1247 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1248
1249 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1250 PPCII::MO_TPREL16_HA);
1251 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1252 PPCII::MO_TPREL16_LO);
1253
1254 if (model != TLSModel::LocalExec)
1255 llvm_unreachable("only local-exec TLS mode supported");
Roman Divacky3e77af42012-06-05 17:14:17 +00001256 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1257 is64bit ? MVT::i64 : MVT::i32);
1258 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001259 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1260}
1261
Chris Lattner1e61e692010-11-15 02:46:57 +00001262SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1263 SelectionDAG &DAG) const {
1264 EVT PtrVT = Op.getValueType();
1265 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1266 DebugLoc DL = GSDN->getDebugLoc();
1267 const GlobalValue *GV = GSDN->getGlobal();
1268
Chris Lattner1e61e692010-11-15 02:46:57 +00001269 // 64-bit SVR4 ABI code is always position-independent.
1270 // The actual address of the GlobalValue is stored in the TOC.
1271 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1272 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1273 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1274 DAG.getRegister(PPC::X2, MVT::i64));
1275 }
1276
Chris Lattner6d2ff122010-11-15 03:13:19 +00001277 unsigned MOHiFlag, MOLoFlag;
1278 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001279
Chris Lattner6d2ff122010-11-15 03:13:19 +00001280 SDValue GAHi =
1281 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1282 SDValue GALo =
1283 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001284
Chris Lattner6d2ff122010-11-15 03:13:19 +00001285 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001286
Chris Lattner6d2ff122010-11-15 03:13:19 +00001287 // If the global reference is actually to a non-lazy-pointer, we have to do an
1288 // extra load to get the address of the global.
1289 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1290 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001291 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001292 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001293}
1294
Dan Gohmand858e902010-04-17 15:26:15 +00001295SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001296 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001297 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001298
Chris Lattner1a635d62006-04-14 06:01:58 +00001299 // If we're comparing for equality to zero, expose the fact that this is
1300 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1301 // fold the new nodes.
1302 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1303 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001304 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001305 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001306 if (VT.bitsLT(MVT::i32)) {
1307 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001308 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001309 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001310 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001311 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1312 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001313 DAG.getConstant(Log2b, MVT::i32));
1314 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001315 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001316 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001317 // optimized. FIXME: revisit this when we can custom lower all setcc
1318 // optimizations.
1319 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001320 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001321 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001322
Chris Lattner1a635d62006-04-14 06:01:58 +00001323 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001324 // by xor'ing the rhs with the lhs, which is faster than setting a
1325 // condition register, reading it back out, and masking the correct bit. The
1326 // normal approach here uses sub to do this instead of xor. Using xor exposes
1327 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001328 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001329 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001330 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001331 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001332 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001333 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001334 }
Dan Gohman475871a2008-07-27 21:46:04 +00001335 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001336}
1337
Dan Gohman475871a2008-07-27 21:46:04 +00001338SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001339 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001340 SDNode *Node = Op.getNode();
1341 EVT VT = Node->getValueType(0);
1342 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1343 SDValue InChain = Node->getOperand(0);
1344 SDValue VAListPtr = Node->getOperand(1);
1345 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1346 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001347
Roman Divackybdb226e2011-06-28 15:30:42 +00001348 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1349
1350 // gpr_index
1351 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1352 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1353 false, false, 0);
1354 InChain = GprIndex.getValue(1);
1355
1356 if (VT == MVT::i64) {
1357 // Check if GprIndex is even
1358 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1359 DAG.getConstant(1, MVT::i32));
1360 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1361 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1362 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1363 DAG.getConstant(1, MVT::i32));
1364 // Align GprIndex to be even if it isn't
1365 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1366 GprIndex);
1367 }
1368
1369 // fpr index is 1 byte after gpr
1370 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1371 DAG.getConstant(1, MVT::i32));
1372
1373 // fpr
1374 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1375 FprPtr, MachinePointerInfo(SV), MVT::i8,
1376 false, false, 0);
1377 InChain = FprIndex.getValue(1);
1378
1379 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1380 DAG.getConstant(8, MVT::i32));
1381
1382 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1383 DAG.getConstant(4, MVT::i32));
1384
1385 // areas
1386 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001387 MachinePointerInfo(), false, false,
1388 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001389 InChain = OverflowArea.getValue(1);
1390
1391 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001392 MachinePointerInfo(), false, false,
1393 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001394 InChain = RegSaveArea.getValue(1);
1395
1396 // select overflow_area if index > 8
1397 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1398 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1399
Roman Divackybdb226e2011-06-28 15:30:42 +00001400 // adjustment constant gpr_index * 4/8
1401 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1402 VT.isInteger() ? GprIndex : FprIndex,
1403 DAG.getConstant(VT.isInteger() ? 4 : 8,
1404 MVT::i32));
1405
1406 // OurReg = RegSaveArea + RegConstant
1407 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1408 RegConstant);
1409
1410 // Floating types are 32 bytes into RegSaveArea
1411 if (VT.isFloatingPoint())
1412 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1413 DAG.getConstant(32, MVT::i32));
1414
1415 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1416 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1417 VT.isInteger() ? GprIndex : FprIndex,
1418 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1419 MVT::i32));
1420
1421 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1422 VT.isInteger() ? VAListPtr : FprPtr,
1423 MachinePointerInfo(SV),
1424 MVT::i8, false, false, 0);
1425
1426 // determine if we should load from reg_save_area or overflow_area
1427 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1428
1429 // increase overflow_area by 4/8 if gpr/fpr > 8
1430 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1431 DAG.getConstant(VT.isInteger() ? 4 : 8,
1432 MVT::i32));
1433
1434 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1435 OverflowAreaPlusN);
1436
1437 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1438 OverflowAreaPtr,
1439 MachinePointerInfo(),
1440 MVT::i32, false, false, 0);
1441
Pete Cooperd752e0f2011-11-08 18:42:53 +00001442 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
1443 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001444}
1445
Duncan Sands4a544a72011-09-06 13:37:06 +00001446SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1447 SelectionDAG &DAG) const {
1448 return Op.getOperand(0);
1449}
1450
1451SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1452 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001453 SDValue Chain = Op.getOperand(0);
1454 SDValue Trmp = Op.getOperand(1); // trampoline
1455 SDValue FPtr = Op.getOperand(2); // nested function
1456 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001457 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001458
Owen Andersone50ed302009-08-10 22:56:29 +00001459 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001460 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001461 Type *IntPtrTy =
Owen Anderson1d0be152009-08-13 21:58:54 +00001462 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType(
1463 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001464
Scott Michelfdc40a02009-02-17 22:15:04 +00001465 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001466 TargetLowering::ArgListEntry Entry;
1467
1468 Entry.Ty = IntPtrTy;
1469 Entry.Node = Trmp; Args.push_back(Entry);
1470
1471 // TrampSize == (isPPC64 ? 48 : 40);
1472 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001473 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001474 Args.push_back(Entry);
1475
1476 Entry.Node = FPtr; Args.push_back(Entry);
1477 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001478
Bill Wendling77959322008-09-17 00:30:57 +00001479 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001480 TargetLowering::CallLoweringInfo CLI(Chain,
1481 Type::getVoidTy(*DAG.getContext()),
1482 false, false, false, false, 0,
1483 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001484 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001485 /*doesNotRet=*/false,
1486 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001487 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001488 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001489 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001490
Duncan Sands4a544a72011-09-06 13:37:06 +00001491 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001492}
1493
Dan Gohman475871a2008-07-27 21:46:04 +00001494SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001495 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001496 MachineFunction &MF = DAG.getMachineFunction();
1497 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1498
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001499 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001500
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001501 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001502 // vastart just stores the address of the VarArgsFrameIndex slot into the
1503 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001504 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001505 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001506 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001507 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1508 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001509 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001510 }
1511
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001512 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001513 // We suppose the given va_list is already allocated.
1514 //
1515 // typedef struct {
1516 // char gpr; /* index into the array of 8 GPRs
1517 // * stored in the register save area
1518 // * gpr=0 corresponds to r3,
1519 // * gpr=1 to r4, etc.
1520 // */
1521 // char fpr; /* index into the array of 8 FPRs
1522 // * stored in the register save area
1523 // * fpr=0 corresponds to f1,
1524 // * fpr=1 to f2, etc.
1525 // */
1526 // char *overflow_arg_area;
1527 // /* location on stack that holds
1528 // * the next overflow argument
1529 // */
1530 // char *reg_save_area;
1531 // /* where r3:r10 and f1:f8 (if saved)
1532 // * are stored
1533 // */
1534 // } va_list[1];
1535
1536
Dan Gohman1e93df62010-04-17 14:41:14 +00001537 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1538 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001539
Nicolas Geoffray01119992007-04-03 13:59:52 +00001540
Owen Andersone50ed302009-08-10 22:56:29 +00001541 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001542
Dan Gohman1e93df62010-04-17 14:41:14 +00001543 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1544 PtrVT);
1545 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1546 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001547
Duncan Sands83ec4b62008-06-06 12:08:01 +00001548 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001549 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001550
Duncan Sands83ec4b62008-06-06 12:08:01 +00001551 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001552 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001553
1554 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001555 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001556
Dan Gohman69de1932008-02-06 22:27:42 +00001557 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001558
Nicolas Geoffray01119992007-04-03 13:59:52 +00001559 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001560 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001561 Op.getOperand(1),
1562 MachinePointerInfo(SV),
1563 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001564 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001565 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001566 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001567
Nicolas Geoffray01119992007-04-03 13:59:52 +00001568 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001569 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001570 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1571 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001572 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001573 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001574 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001575
Nicolas Geoffray01119992007-04-03 13:59:52 +00001576 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001577 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001578 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1579 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001580 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001581 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001582 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001583
1584 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001585 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1586 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001587 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001588
Chris Lattner1a635d62006-04-14 06:01:58 +00001589}
1590
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001591#include "PPCGenCallingConv.inc"
1592
Duncan Sands1e96bab2010-11-04 10:49:57 +00001593static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001594 CCValAssign::LocInfo &LocInfo,
1595 ISD::ArgFlagsTy &ArgFlags,
1596 CCState &State) {
1597 return true;
1598}
1599
Duncan Sands1e96bab2010-11-04 10:49:57 +00001600static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001601 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001602 CCValAssign::LocInfo &LocInfo,
1603 ISD::ArgFlagsTy &ArgFlags,
1604 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001605 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001606 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1607 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1608 };
1609 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001610
Tilmann Schellerffd02002009-07-03 06:45:56 +00001611 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1612
1613 // Skip one register if the first unallocated register has an even register
1614 // number and there are still argument registers available which have not been
1615 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1616 // need to skip a register if RegNum is odd.
1617 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1618 State.AllocateReg(ArgRegs[RegNum]);
1619 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001620
Tilmann Schellerffd02002009-07-03 06:45:56 +00001621 // Always return false here, as this function only makes sure that the first
1622 // unallocated register has an odd register number and does not actually
1623 // allocate a register for the current argument.
1624 return false;
1625}
1626
Duncan Sands1e96bab2010-11-04 10:49:57 +00001627static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001628 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001629 CCValAssign::LocInfo &LocInfo,
1630 ISD::ArgFlagsTy &ArgFlags,
1631 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001632 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001633 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1634 PPC::F8
1635 };
1636
1637 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001638
Tilmann Schellerffd02002009-07-03 06:45:56 +00001639 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1640
1641 // If there is only one Floating-point register left we need to put both f64
1642 // values of a split ppc_fp128 value on the stack.
1643 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1644 State.AllocateReg(ArgRegs[RegNum]);
1645 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001646
Tilmann Schellerffd02002009-07-03 06:45:56 +00001647 // Always return false here, as this function only makes sure that the two f64
1648 // values a ppc_fp128 value is split into are both passed in registers or both
1649 // passed on the stack and does not actually allocate a register for the
1650 // current argument.
1651 return false;
1652}
1653
Chris Lattner9f0bc652007-02-25 05:34:32 +00001654/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001655/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001656static const uint16_t *GetFPR() {
1657 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001658 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001659 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001660 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001661
Chris Lattner9f0bc652007-02-25 05:34:32 +00001662 return FPR;
1663}
1664
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001665/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1666/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001667static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001668 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001669 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001670 if (Flags.isByVal())
1671 ArgSize = Flags.getByValSize();
1672 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1673
1674 return ArgSize;
1675}
1676
Dan Gohman475871a2008-07-27 21:46:04 +00001677SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001678PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001679 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001680 const SmallVectorImpl<ISD::InputArg>
1681 &Ins,
1682 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001683 SmallVectorImpl<SDValue> &InVals)
1684 const {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001685 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001686 return LowerFormalArguments_SVR4(Chain, CallConv, isVarArg, Ins,
1687 dl, DAG, InVals);
1688 } else {
1689 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1690 dl, DAG, InVals);
1691 }
1692}
1693
1694SDValue
1695PPCTargetLowering::LowerFormalArguments_SVR4(
1696 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001697 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001698 const SmallVectorImpl<ISD::InputArg>
1699 &Ins,
1700 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001701 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001702
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001703 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001704 // +-----------------------------------+
1705 // +--> | Back chain |
1706 // | +-----------------------------------+
1707 // | | Floating-point register save area |
1708 // | +-----------------------------------+
1709 // | | General register save area |
1710 // | +-----------------------------------+
1711 // | | CR save word |
1712 // | +-----------------------------------+
1713 // | | VRSAVE save word |
1714 // | +-----------------------------------+
1715 // | | Alignment padding |
1716 // | +-----------------------------------+
1717 // | | Vector register save area |
1718 // | +-----------------------------------+
1719 // | | Local variable space |
1720 // | +-----------------------------------+
1721 // | | Parameter list area |
1722 // | +-----------------------------------+
1723 // | | LR save word |
1724 // | +-----------------------------------+
1725 // SP--> +--- | Back chain |
1726 // +-----------------------------------+
1727 //
1728 // Specifications:
1729 // System V Application Binary Interface PowerPC Processor Supplement
1730 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001731
Tilmann Schellerffd02002009-07-03 06:45:56 +00001732 MachineFunction &MF = DAG.getMachineFunction();
1733 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001734 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001735
Owen Andersone50ed302009-08-10 22:56:29 +00001736 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001737 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001738 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1739 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001740 unsigned PtrByteSize = 4;
1741
1742 // Assign locations to all of the incoming arguments.
1743 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001744 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001745 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001746
1747 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001748 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001749
Dan Gohman98ca4f22009-08-05 01:29:28 +00001750 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001751
Tilmann Schellerffd02002009-07-03 06:45:56 +00001752 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1753 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001754
Tilmann Schellerffd02002009-07-03 06:45:56 +00001755 // Arguments stored in registers.
1756 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001757 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001758 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001759
Owen Anderson825b72b2009-08-11 20:47:22 +00001760 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001761 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001762 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001763 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001764 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001765 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001766 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001767 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001768 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001769 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001770 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001771 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001772 case MVT::v16i8:
1773 case MVT::v8i16:
1774 case MVT::v4i32:
1775 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001776 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001777 break;
1778 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001779
Tilmann Schellerffd02002009-07-03 06:45:56 +00001780 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001781 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001782 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001783
Dan Gohman98ca4f22009-08-05 01:29:28 +00001784 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001785 } else {
1786 // Argument stored in memory.
1787 assert(VA.isMemLoc());
1788
1789 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1790 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001791 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001792
1793 // Create load nodes to retrieve arguments from the stack.
1794 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001795 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1796 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001797 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001798 }
1799 }
1800
1801 // Assign locations to all of the incoming aggregate by value arguments.
1802 // Aggregates passed by value are stored in the local variable space of the
1803 // caller's stack frame, right above the parameter list area.
1804 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001805 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001806 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001807
1808 // Reserve stack space for the allocations in CCInfo.
1809 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1810
Dan Gohman98ca4f22009-08-05 01:29:28 +00001811 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001812
1813 // Area that is at least reserved in the caller of this function.
1814 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001815
Tilmann Schellerffd02002009-07-03 06:45:56 +00001816 // Set the size that is at least reserved in caller of this function. Tail
1817 // call optimized function's reserved stack space needs to be aligned so that
1818 // taking the difference between two stack areas will result in an aligned
1819 // stack.
1820 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1821
1822 MinReservedArea =
1823 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001824 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001825
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001826 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001827 getStackAlignment();
1828 unsigned AlignMask = TargetAlign-1;
1829 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001830
Tilmann Schellerffd02002009-07-03 06:45:56 +00001831 FI->setMinReservedArea(MinReservedArea);
1832
1833 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001834
Tilmann Schellerffd02002009-07-03 06:45:56 +00001835 // If the function takes variable number of arguments, make a frame index for
1836 // the start of the first vararg value... for expansion of llvm.va_start.
1837 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001838 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001839 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1840 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1841 };
1842 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1843
Craig Topperc5eaae42012-03-11 07:57:25 +00001844 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001845 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1846 PPC::F8
1847 };
1848 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1849
Dan Gohman1e93df62010-04-17 14:41:14 +00001850 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1851 NumGPArgRegs));
1852 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1853 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001854
1855 // Make room for NumGPArgRegs and NumFPArgRegs.
1856 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001857 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001858
Dan Gohman1e93df62010-04-17 14:41:14 +00001859 FuncInfo->setVarArgsStackOffset(
1860 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001861 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001862
Dan Gohman1e93df62010-04-17 14:41:14 +00001863 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1864 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001865
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001866 // The fixed integer arguments of a variadic function are stored to the
1867 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1868 // the result of va_next.
1869 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1870 // Get an existing live-in vreg, or add a new one.
1871 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1872 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001873 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001874
Dan Gohman98ca4f22009-08-05 01:29:28 +00001875 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001876 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1877 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001878 MemOps.push_back(Store);
1879 // Increment the address by four for the next argument to store
1880 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1881 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1882 }
1883
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001884 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1885 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001886 // The double arguments are stored to the VarArgsFrameIndex
1887 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001888 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1889 // Get an existing live-in vreg, or add a new one.
1890 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1891 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001892 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001893
Owen Anderson825b72b2009-08-11 20:47:22 +00001894 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001895 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1896 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001897 MemOps.push_back(Store);
1898 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001899 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001900 PtrVT);
1901 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1902 }
1903 }
1904
1905 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001906 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001907 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001908
Dan Gohman98ca4f22009-08-05 01:29:28 +00001909 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001910}
1911
1912SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001913PPCTargetLowering::LowerFormalArguments_Darwin(
1914 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001915 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001916 const SmallVectorImpl<ISD::InputArg>
1917 &Ins,
1918 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001919 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001920 // TODO: add description of PPC stack frame format, or at least some docs.
1921 //
1922 MachineFunction &MF = DAG.getMachineFunction();
1923 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001924 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001925
Owen Andersone50ed302009-08-10 22:56:29 +00001926 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001927 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001928 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001929 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1930 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001931 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001932
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001933 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001934 // Area that is at least reserved in caller of this function.
1935 unsigned MinReservedArea = ArgOffset;
1936
Craig Topperb78ca422012-03-11 07:16:55 +00001937 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001938 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1939 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1940 };
Craig Topperb78ca422012-03-11 07:16:55 +00001941 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00001942 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1943 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1944 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001945
Craig Topperb78ca422012-03-11 07:16:55 +00001946 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00001947
Craig Topperb78ca422012-03-11 07:16:55 +00001948 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001949 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1950 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1951 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001952
Owen Anderson718cb662007-09-07 04:06:50 +00001953 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001954 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00001955 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001956
1957 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001958
Craig Topperb78ca422012-03-11 07:16:55 +00001959 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001960
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001961 // In 32-bit non-varargs functions, the stack space for vectors is after the
1962 // stack space for non-vectors. We do not use this space unless we have
1963 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001964 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001965 // that out...for the pathological case, compute VecArgOffset as the
1966 // start of the vector parameter area. Computing VecArgOffset is the
1967 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001968 unsigned VecArgOffset = ArgOffset;
1969 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001970 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001971 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001972 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001973 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001974
Duncan Sands276dcbd2008-03-21 09:14:45 +00001975 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001976 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00001977 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001978 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001979 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1980 VecArgOffset += ArgSize;
1981 continue;
1982 }
1983
Owen Anderson825b72b2009-08-11 20:47:22 +00001984 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001985 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001986 case MVT::i32:
1987 case MVT::f32:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001988 VecArgOffset += isPPC64 ? 8 : 4;
1989 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001990 case MVT::i64: // PPC64
1991 case MVT::f64:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001992 VecArgOffset += 8;
1993 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001994 case MVT::v4f32:
1995 case MVT::v4i32:
1996 case MVT::v8i16:
1997 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001998 // Nothing to do, we're only looking at Nonvector args here.
1999 break;
2000 }
2001 }
2002 }
2003 // We've found where the vector parameter area in memory is. Skip the
2004 // first 12 parameters; these don't use that memory.
2005 VecArgOffset = ((VecArgOffset+15)/16)*16;
2006 VecArgOffset += 12*16;
2007
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002008 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002009 // entry to a function on PPC, the arguments start after the linkage area,
2010 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002011
Dan Gohman475871a2008-07-27 21:46:04 +00002012 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002013 unsigned nAltivecParamsAtEnd = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002014 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002015 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002016 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002017 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002018 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002019 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002020 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002021
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002022 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002023
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002024 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002025 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2026 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002027 if (isVarArg || isPPC64) {
2028 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002029 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002030 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002031 PtrByteSize);
2032 } else nAltivecParamsAtEnd++;
2033 } else
2034 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002035 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002036 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002037 PtrByteSize);
2038
Dale Johannesen8419dd62008-03-07 20:27:40 +00002039 // FIXME the codegen can be much improved in some cases.
2040 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002041 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002042 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002043 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002044 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002045 // Objects of size 1 and 2 are right justified, everything else is
2046 // left justified. This means the memory address is adjusted forwards.
2047 if (ObjSize==1 || ObjSize==2) {
2048 CurArgOffset = CurArgOffset + (4 - ObjSize);
2049 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002050 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002051 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002052 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002053 InVals.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002054 if (ObjSize==1 || ObjSize==2) {
2055 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002056 unsigned VReg;
2057 if (isPPC64)
2058 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2059 else
2060 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002061 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002062 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00002063 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002064 ObjSize==1 ? MVT::i8 : MVT::i16,
2065 false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002066 MemOps.push_back(Store);
2067 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002068 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002069
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002070 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002071
Dale Johannesen7f96f392008-03-08 01:41:42 +00002072 continue;
2073 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002074 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2075 // Store whatever pieces of the object are in registers
2076 // to memory. ArgVal will be address of the beginning of
2077 // the object.
2078 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002079 unsigned VReg;
2080 if (isPPC64)
2081 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2082 else
2083 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002084 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002085 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002086 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002087 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2088 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002089 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002090 MemOps.push_back(Store);
2091 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002092 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002093 } else {
2094 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2095 break;
2096 }
2097 }
2098 continue;
2099 }
2100
Owen Anderson825b72b2009-08-11 20:47:22 +00002101 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002102 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002103 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002104 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002105 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002106 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002107 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002108 ++GPR_idx;
2109 } else {
2110 needsLoad = true;
2111 ArgSize = PtrByteSize;
2112 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002113 // All int arguments reserve stack space in the Darwin ABI.
2114 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002115 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002116 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002117 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002118 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002119 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002120 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002121 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002122
Owen Anderson825b72b2009-08-11 20:47:22 +00002123 if (ObjectVT == MVT::i32) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002124 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002125 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002126 if (Flags.isSExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002127 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002128 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00002129 else if (Flags.isZExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002130 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002131 DAG.getValueType(ObjectVT));
2132
Owen Anderson825b72b2009-08-11 20:47:22 +00002133 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002134 }
2135
Chris Lattnerc91a4752006-06-26 22:48:35 +00002136 ++GPR_idx;
2137 } else {
2138 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002139 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002140 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002141 // All int arguments reserve stack space in the Darwin ABI.
2142 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002143 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002144
Owen Anderson825b72b2009-08-11 20:47:22 +00002145 case MVT::f32:
2146 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002147 // Every 4 bytes of argument space consumes one of the GPRs available for
2148 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002149 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002150 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002151 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002152 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002153 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002154 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002155 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002156
Owen Anderson825b72b2009-08-11 20:47:22 +00002157 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002158 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002159 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002160 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002161
Dan Gohman98ca4f22009-08-05 01:29:28 +00002162 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002163 ++FPR_idx;
2164 } else {
2165 needsLoad = true;
2166 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002167
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002168 // All FP arguments reserve stack space in the Darwin ABI.
2169 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002170 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002171 case MVT::v4f32:
2172 case MVT::v4i32:
2173 case MVT::v8i16:
2174 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002175 // Note that vector arguments in registers don't reserve stack space,
2176 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002177 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002178 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002179 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002180 if (isVarArg) {
2181 while ((ArgOffset % 16) != 0) {
2182 ArgOffset += PtrByteSize;
2183 if (GPR_idx != Num_GPR_Regs)
2184 GPR_idx++;
2185 }
2186 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002187 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002188 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002189 ++VR_idx;
2190 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002191 if (!isVarArg && !isPPC64) {
2192 // Vectors go after all the nonvectors.
2193 CurArgOffset = VecArgOffset;
2194 VecArgOffset += 16;
2195 } else {
2196 // Vectors are aligned.
2197 ArgOffset = ((ArgOffset+15)/16)*16;
2198 CurArgOffset = ArgOffset;
2199 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002200 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002201 needsLoad = true;
2202 }
2203 break;
2204 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002205
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002206 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002207 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002208 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002209 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002210 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002211 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002212 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002213 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002214 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002215 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002216
Dan Gohman98ca4f22009-08-05 01:29:28 +00002217 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002218 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002219
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002220 // Set the size that is at least reserved in caller of this function. Tail
2221 // call optimized function's reserved stack space needs to be aligned so that
2222 // taking the difference between two stack areas will result in an aligned
2223 // stack.
2224 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2225 // Add the Altivec parameters at the end, if needed.
2226 if (nAltivecParamsAtEnd) {
2227 MinReservedArea = ((MinReservedArea+15)/16)*16;
2228 MinReservedArea += 16*nAltivecParamsAtEnd;
2229 }
2230 MinReservedArea =
2231 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002232 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2233 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002234 getStackAlignment();
2235 unsigned AlignMask = TargetAlign-1;
2236 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2237 FI->setMinReservedArea(MinReservedArea);
2238
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002239 // If the function takes variable number of arguments, make a frame index for
2240 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002241 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002242 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002243
Dan Gohman1e93df62010-04-17 14:41:14 +00002244 FuncInfo->setVarArgsFrameIndex(
2245 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002246 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002247 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002248
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002249 // If this function is vararg, store any remaining integer argument regs
2250 // to their spots on the stack so that they may be loaded by deferencing the
2251 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002252 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002253 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002254
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002255 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002256 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002257 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002258 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002259
Dan Gohman98ca4f22009-08-05 01:29:28 +00002260 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002261 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2262 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002263 MemOps.push_back(Store);
2264 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002265 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002266 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002267 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002268 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002269
Dale Johannesen8419dd62008-03-07 20:27:40 +00002270 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002271 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002272 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002273
Dan Gohman98ca4f22009-08-05 01:29:28 +00002274 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002275}
2276
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002277/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002278/// linkage area for the Darwin ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002279static unsigned
2280CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2281 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002282 bool isVarArg,
2283 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002284 const SmallVectorImpl<ISD::OutputArg>
2285 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002286 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002287 unsigned &nAltivecParamsAtEnd) {
2288 // Count how many bytes are to be pushed on the stack, including the linkage
2289 // area, and parameter passing area. We start with 24/48 bytes, which is
2290 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002291 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002292 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002293 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2294
2295 // Add up all the space actually used.
2296 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2297 // they all go in registers, but we must reserve stack space for them for
2298 // possible use by the caller. In varargs or 64-bit calls, parameters are
2299 // assigned stack space in order, with padding so Altivec parameters are
2300 // 16-byte aligned.
2301 nAltivecParamsAtEnd = 0;
2302 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002303 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002304 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002305 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002306 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2307 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002308 if (!isVarArg && !isPPC64) {
2309 // Non-varargs Altivec parameters go after all the non-Altivec
2310 // parameters; handle those later so we know how much padding we need.
2311 nAltivecParamsAtEnd++;
2312 continue;
2313 }
2314 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2315 NumBytes = ((NumBytes+15)/16)*16;
2316 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002317 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002318 }
2319
2320 // Allow for Altivec parameters at the end, if needed.
2321 if (nAltivecParamsAtEnd) {
2322 NumBytes = ((NumBytes+15)/16)*16;
2323 NumBytes += 16*nAltivecParamsAtEnd;
2324 }
2325
2326 // The prolog code of the callee may store up to 8 GPR argument registers to
2327 // the stack, allowing va_start to index over them in memory if its varargs.
2328 // Because we cannot tell if this is needed on the caller side, we have to
2329 // conservatively assume that it is needed. As such, make sure we have at
2330 // least enough stack space for the caller to store the 8 GPRs.
2331 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002332 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002333
2334 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002335 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2336 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2337 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002338 unsigned AlignMask = TargetAlign-1;
2339 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2340 }
2341
2342 return NumBytes;
2343}
2344
2345/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002346/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002347static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002348 unsigned ParamSize) {
2349
Dale Johannesenb60d5192009-11-24 01:09:07 +00002350 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002351
2352 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2353 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2354 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2355 // Remember only if the new adjustement is bigger.
2356 if (SPDiff < FI->getTailCallSPDelta())
2357 FI->setTailCallSPDelta(SPDiff);
2358
2359 return SPDiff;
2360}
2361
Dan Gohman98ca4f22009-08-05 01:29:28 +00002362/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2363/// for tail call optimization. Targets which want to do tail call
2364/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002365bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002366PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002367 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002368 bool isVarArg,
2369 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002370 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002371 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002372 return false;
2373
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002374 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002375 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002376 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002377
Dan Gohman98ca4f22009-08-05 01:29:28 +00002378 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002379 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002380 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2381 // Functions containing by val parameters are not supported.
2382 for (unsigned i = 0; i != Ins.size(); i++) {
2383 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2384 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002385 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002386
2387 // Non PIC/GOT tail calls are supported.
2388 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2389 return true;
2390
2391 // At the moment we can only do local tail calls (in same module, hidden
2392 // or protected) if we are generating PIC.
2393 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2394 return G->getGlobal()->hasHiddenVisibility()
2395 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002396 }
2397
2398 return false;
2399}
2400
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002401/// isCallCompatibleAddress - Return the immediate to use if the specified
2402/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002403static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002404 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2405 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002406
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002407 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002408 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
2409 (Addr << 6 >> 6) != Addr)
2410 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002411
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002412 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002413 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002414}
2415
Dan Gohman844731a2008-05-13 00:00:25 +00002416namespace {
2417
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002418struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002419 SDValue Arg;
2420 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002421 int FrameIdx;
2422
2423 TailCallArgumentInfo() : FrameIdx(0) {}
2424};
2425
Dan Gohman844731a2008-05-13 00:00:25 +00002426}
2427
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002428/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2429static void
2430StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002431 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002432 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002433 SmallVector<SDValue, 8> &MemOpChains,
2434 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002435 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002436 SDValue Arg = TailCallArgs[i].Arg;
2437 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002438 int FI = TailCallArgs[i].FrameIdx;
2439 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002440 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002441 MachinePointerInfo::getFixedStack(FI),
2442 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002443 }
2444}
2445
2446/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2447/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002448static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002449 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002450 SDValue Chain,
2451 SDValue OldRetAddr,
2452 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002453 int SPDiff,
2454 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002455 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002456 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002457 if (SPDiff) {
2458 // Calculate the new stack slot for the return address.
2459 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002460 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002461 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002462 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002463 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002464 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002465 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002466 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002467 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002468 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002469
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002470 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2471 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002472 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002473 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002474 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002475 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002476 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002477 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2478 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002479 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002480 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002481 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002482 }
2483 return Chain;
2484}
2485
2486/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2487/// the position of the argument.
2488static void
2489CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002490 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002491 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2492 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002493 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002494 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002495 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002496 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002497 TailCallArgumentInfo Info;
2498 Info.Arg = Arg;
2499 Info.FrameIdxOp = FIN;
2500 Info.FrameIdx = FI;
2501 TailCallArguments.push_back(Info);
2502}
2503
2504/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2505/// stack slot. Returns the chain as result and the loaded frame pointers in
2506/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002507SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002508 int SPDiff,
2509 SDValue Chain,
2510 SDValue &LROpOut,
2511 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002512 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002513 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002514 if (SPDiff) {
2515 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002516 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002517 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002518 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002519 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002520 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002521
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002522 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2523 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002524 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002525 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002526 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002527 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002528 Chain = SDValue(FPOpOut.getNode(), 1);
2529 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002530 }
2531 return Chain;
2532}
2533
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002534/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002535/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002536/// specified by the specific parameter attribute. The copy will be passed as
2537/// a byval function parameter.
2538/// Sometimes what we are copying is the end of a larger object, the part that
2539/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002540static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002541CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002542 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002543 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002544 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002545 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002546 false, false, MachinePointerInfo(0),
2547 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002548}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002549
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002550/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2551/// tail calls.
2552static void
Dan Gohman475871a2008-07-27 21:46:04 +00002553LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2554 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002555 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002556 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002557 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002558 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002559 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002560 if (!isTailCall) {
2561 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002562 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002563 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002564 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002565 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002566 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002567 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002568 DAG.getConstant(ArgOffset, PtrVT));
2569 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002570 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2571 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002572 // Calculate and remember argument location.
2573 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2574 TailCallArguments);
2575}
2576
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002577static
2578void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2579 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2580 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2581 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2582 MachineFunction &MF = DAG.getMachineFunction();
2583
2584 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2585 // might overwrite each other in case of tail call optimization.
2586 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002587 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002588 InFlag = SDValue();
2589 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2590 MemOpChains2, dl);
2591 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002592 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002593 &MemOpChains2[0], MemOpChains2.size());
2594
2595 // Store the return address to the appropriate stack slot.
2596 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2597 isPPC64, isDarwinABI, dl);
2598
2599 // Emit callseq_end just before tailcall node.
2600 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2601 DAG.getIntPtrConstant(0, true), InFlag);
2602 InFlag = Chain.getValue(1);
2603}
2604
2605static
2606unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2607 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2608 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002609 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002610 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002611
Chris Lattnerb9082582010-11-14 23:42:06 +00002612 bool isPPC64 = PPCSubTarget.isPPC64();
2613 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
2614
Owen Andersone50ed302009-08-10 22:56:29 +00002615 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002616 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002617 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002618
2619 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2620
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002621 bool needIndirectCall = true;
2622 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002623 // If this is an absolute destination address, use the munged value.
2624 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002625 needIndirectCall = false;
2626 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002627
Chris Lattnerb9082582010-11-14 23:42:06 +00002628 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2629 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
2630 // Use indirect calls for ALL functions calls in JIT mode, since the
2631 // far-call stubs may be outside relocation limits for a BL instruction.
2632 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
2633 unsigned OpFlags = 0;
2634 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002635 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002636 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00002637 (G->getGlobal()->isDeclaration() ||
2638 G->getGlobal()->isWeakForLinker())) {
2639 // PC-relative references to external symbols should go through $stub,
2640 // unless we're building with the leopard linker or later, which
2641 // automatically synthesizes these stubs.
2642 OpFlags = PPCII::MO_DARWIN_STUB;
2643 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002644
Chris Lattnerb9082582010-11-14 23:42:06 +00002645 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
2646 // every direct call is) turn it into a TargetGlobalAddress /
2647 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002648 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00002649 Callee.getValueType(),
2650 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002651 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002652 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002653 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002654
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002655 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002656 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002657
Chris Lattnerb9082582010-11-14 23:42:06 +00002658 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002659 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002660 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002661 // PC-relative references to external symbols should go through $stub,
2662 // unless we're building with the leopard linker or later, which
2663 // automatically synthesizes these stubs.
2664 OpFlags = PPCII::MO_DARWIN_STUB;
2665 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002666
Chris Lattnerb9082582010-11-14 23:42:06 +00002667 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
2668 OpFlags);
2669 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002670 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002671
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002672 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002673 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2674 // to do the call, we can't use PPCISD::CALL.
2675 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002676
2677 if (isSVR4ABI && isPPC64) {
2678 // Function pointers in the 64-bit SVR4 ABI do not point to the function
2679 // entry point, but to the function descriptor (the function entry point
2680 // address is part of the function descriptor though).
2681 // The function descriptor is a three doubleword structure with the
2682 // following fields: function entry point, TOC base address and
2683 // environment pointer.
2684 // Thus for a call through a function pointer, the following actions need
2685 // to be performed:
2686 // 1. Save the TOC of the caller in the TOC save area of its stack
2687 // frame (this is done in LowerCall_Darwin()).
2688 // 2. Load the address of the function entry point from the function
2689 // descriptor.
2690 // 3. Load the TOC of the callee from the function descriptor into r2.
2691 // 4. Load the environment pointer from the function descriptor into
2692 // r11.
2693 // 5. Branch to the function entry point address.
2694 // 6. On return of the callee, the TOC of the caller needs to be
2695 // restored (this is done in FinishCall()).
2696 //
2697 // All those operations are flagged together to ensure that no other
2698 // operations can be scheduled in between. E.g. without flagging the
2699 // operations together, a TOC access in the caller could be scheduled
2700 // between the load of the callee TOC and the branch to the callee, which
2701 // results in the TOC access going through the TOC of the callee instead
2702 // of going through the TOC of the caller, which leads to incorrect code.
2703
2704 // Load the address of the function entry point from the function
2705 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002706 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002707 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
2708 InFlag.getNode() ? 3 : 2);
2709 Chain = LoadFuncPtr.getValue(1);
2710 InFlag = LoadFuncPtr.getValue(2);
2711
2712 // Load environment pointer into r11.
2713 // Offset of the environment pointer within the function descriptor.
2714 SDValue PtrOff = DAG.getIntPtrConstant(16);
2715
2716 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
2717 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
2718 InFlag);
2719 Chain = LoadEnvPtr.getValue(1);
2720 InFlag = LoadEnvPtr.getValue(2);
2721
2722 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
2723 InFlag);
2724 Chain = EnvVal.getValue(0);
2725 InFlag = EnvVal.getValue(1);
2726
2727 // Load TOC of the callee into r2. We are using a target-specific load
2728 // with r2 hard coded, because the result of a target-independent load
2729 // would never go directly into r2, since r2 is a reserved register (which
2730 // prevents the register allocator from allocating it), resulting in an
2731 // additional register being allocated and an unnecessary move instruction
2732 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002733 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002734 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
2735 Callee, InFlag);
2736 Chain = LoadTOCPtr.getValue(0);
2737 InFlag = LoadTOCPtr.getValue(1);
2738
2739 MTCTROps[0] = Chain;
2740 MTCTROps[1] = LoadFuncPtr;
2741 MTCTROps[2] = InFlag;
2742 }
2743
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002744 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
2745 2 + (InFlag.getNode() != 0));
2746 InFlag = Chain.getValue(1);
2747
2748 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00002749 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002750 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002751 Ops.push_back(Chain);
2752 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
2753 Callee.setNode(0);
2754 // Add CTR register as callee so a bctr can be emitted later.
2755 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00002756 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002757 }
2758
2759 // If this is a direct call, pass the chain and the callee.
2760 if (Callee.getNode()) {
2761 Ops.push_back(Chain);
2762 Ops.push_back(Callee);
2763 }
2764 // If this is a tail call add stack pointer delta.
2765 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002766 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002767
2768 // Add argument registers to the end of the list so that they are known live
2769 // into the call.
2770 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2771 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2772 RegsToPass[i].second.getValueType()));
2773
2774 return CallOpc;
2775}
2776
Dan Gohman98ca4f22009-08-05 01:29:28 +00002777SDValue
2778PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002779 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002780 const SmallVectorImpl<ISD::InputArg> &Ins,
2781 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002782 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002783
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002784 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002785 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002786 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002787 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002788
2789 // Copy all of the result registers out of their specified physreg.
2790 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2791 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002792 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002793 assert(VA.isRegLoc() && "Can only return in registers!");
2794 Chain = DAG.getCopyFromReg(Chain, dl,
2795 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002796 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002797 InFlag = Chain.getValue(2);
2798 }
2799
Dan Gohman98ca4f22009-08-05 01:29:28 +00002800 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002801}
2802
Dan Gohman98ca4f22009-08-05 01:29:28 +00002803SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002804PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
2805 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002806 SelectionDAG &DAG,
2807 SmallVector<std::pair<unsigned, SDValue>, 8>
2808 &RegsToPass,
2809 SDValue InFlag, SDValue Chain,
2810 SDValue &Callee,
2811 int SPDiff, unsigned NumBytes,
2812 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00002813 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002814 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002815 SmallVector<SDValue, 8> Ops;
2816 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
2817 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002818 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002819
2820 // When performing tail call optimization the callee pops its arguments off
2821 // the stack. Account for this here so these bytes can be pushed back on in
2822 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2823 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002824 (CallConv == CallingConv::Fast &&
2825 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002826
Roman Divackye46137f2012-03-06 16:41:49 +00002827 // Add a register mask operand representing the call-preserved registers.
2828 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2829 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2830 assert(Mask && "Missing call preserved mask for calling convention");
2831 Ops.push_back(DAG.getRegisterMask(Mask));
2832
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002833 if (InFlag.getNode())
2834 Ops.push_back(InFlag);
2835
2836 // Emit tail call.
2837 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002838 // If this is the first return lowered for this function, add the regs
2839 // to the liveout set for the function.
2840 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
2841 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002842 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002843 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002844 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
2845 for (unsigned i = 0; i != RVLocs.size(); ++i)
2846 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2847 }
2848
2849 assert(((Callee.getOpcode() == ISD::Register &&
2850 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
2851 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2852 Callee.getOpcode() == ISD::TargetGlobalAddress ||
2853 isa<ConstantSDNode>(Callee)) &&
2854 "Expecting an global address, external symbol, absolute value or register");
2855
Owen Anderson825b72b2009-08-11 20:47:22 +00002856 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002857 }
2858
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002859 // Add a NOP immediately after the branch instruction when using the 64-bit
2860 // SVR4 ABI. At link time, if caller and callee are in a different module and
2861 // thus have a different TOC, the call will be replaced with a call to a stub
2862 // function which saves the current TOC, loads the TOC of the callee and
2863 // branches to the callee. The NOP will be replaced with a load instruction
2864 // which restores the TOC of the caller from the TOC save slot of the current
2865 // stack frame. If caller and callee belong to the same module (and have the
2866 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00002867
2868 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002869 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002870 if (CallOpc == PPCISD::BCTRL_SVR4) {
2871 // This is a call through a function pointer.
2872 // Restore the caller TOC from the save area into R2.
2873 // See PrepareCall() for more information about calls through function
2874 // pointers in the 64-bit SVR4 ABI.
2875 // We are using a target-specific load with r2 hard coded, because the
2876 // result of a target-independent load would never go directly into r2,
2877 // since r2 is a reserved register (which prevents the register allocator
2878 // from allocating it), resulting in an additional register being
2879 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00002880 needsTOCRestore = true;
2881 } else if (CallOpc == PPCISD::CALL_SVR4) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002882 // Otherwise insert NOP.
Hal Finkel5b00cea2012-03-31 14:45:15 +00002883 CallOpc = PPCISD::CALL_NOP_SVR4;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002884 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002885 }
2886
Hal Finkel5b00cea2012-03-31 14:45:15 +00002887 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
2888 InFlag = Chain.getValue(1);
2889
2890 if (needsTOCRestore) {
2891 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
2892 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
2893 InFlag = Chain.getValue(1);
2894 }
2895
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002896 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2897 DAG.getIntPtrConstant(BytesCalleePops, true),
2898 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002899 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002900 InFlag = Chain.getValue(1);
2901
Dan Gohman98ca4f22009-08-05 01:29:28 +00002902 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2903 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002904}
2905
Dan Gohman98ca4f22009-08-05 01:29:28 +00002906SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002907PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002908 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002909 SelectionDAG &DAG = CLI.DAG;
2910 DebugLoc &dl = CLI.DL;
2911 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2912 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2913 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
2914 SDValue Chain = CLI.Chain;
2915 SDValue Callee = CLI.Callee;
2916 bool &isTailCall = CLI.IsTailCall;
2917 CallingConv::ID CallConv = CLI.CallConv;
2918 bool isVarArg = CLI.IsVarArg;
2919
Evan Cheng0c439eb2010-01-27 00:07:07 +00002920 if (isTailCall)
2921 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
2922 Ins, DAG);
2923
Chris Lattnerb9082582010-11-14 23:42:06 +00002924 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002925 return LowerCall_SVR4(Chain, Callee, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00002926 isTailCall, Outs, OutVals, Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002927 dl, DAG, InVals);
Chris Lattnerb9082582010-11-14 23:42:06 +00002928
2929 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
2930 isTailCall, Outs, OutVals, Ins,
2931 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002932}
2933
2934SDValue
2935PPCTargetLowering::LowerCall_SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002936 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002937 bool isTailCall,
2938 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002939 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002940 const SmallVectorImpl<ISD::InputArg> &Ins,
2941 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002942 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002943 // See PPCTargetLowering::LowerFormalArguments_SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002944 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002945
Dan Gohman98ca4f22009-08-05 01:29:28 +00002946 assert((CallConv == CallingConv::C ||
2947 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00002948
Tilmann Schellerffd02002009-07-03 06:45:56 +00002949 unsigned PtrByteSize = 4;
2950
2951 MachineFunction &MF = DAG.getMachineFunction();
2952
2953 // Mark this function as potentially containing a function that contains a
2954 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2955 // and restoring the callers stack pointer in this functions epilog. This is
2956 // done because by tail calling the called function might overwrite the value
2957 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002958 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2959 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00002960 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002961
Tilmann Schellerffd02002009-07-03 06:45:56 +00002962 // Count how many bytes are to be pushed on the stack, including the linkage
2963 // area, parameter list area and the part of the local variable space which
2964 // contains copies of aggregates which are passed by value.
2965
2966 // Assign locations to all of the outgoing arguments.
2967 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002968 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002969 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002970
2971 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002972 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002973
2974 if (isVarArg) {
2975 // Handle fixed and variable vector arguments differently.
2976 // Fixed vector arguments go into registers as long as registers are
2977 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002978 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002979
Tilmann Schellerffd02002009-07-03 06:45:56 +00002980 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00002981 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002982 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002983 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002984
Dan Gohman98ca4f22009-08-05 01:29:28 +00002985 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002986 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
2987 CCInfo);
2988 } else {
2989 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
2990 ArgFlags, CCInfo);
2991 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002992
Tilmann Schellerffd02002009-07-03 06:45:56 +00002993 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00002994#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00002995 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00002996 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00002997#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002998 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002999 }
3000 }
3001 } else {
3002 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003003 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003004 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003005
Tilmann Schellerffd02002009-07-03 06:45:56 +00003006 // Assign locations to all of the outgoing aggregate by value arguments.
3007 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003008 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003009 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003010
3011 // Reserve stack space for the allocations in CCInfo.
3012 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3013
Dan Gohman98ca4f22009-08-05 01:29:28 +00003014 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003015
3016 // Size of the linkage area, parameter list area and the part of the local
3017 // space variable where copies of aggregates which are passed by value are
3018 // stored.
3019 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003020
Tilmann Schellerffd02002009-07-03 06:45:56 +00003021 // Calculate by how many bytes the stack has to be adjusted in case of tail
3022 // call optimization.
3023 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3024
3025 // Adjust the stack pointer for the new arguments...
3026 // These operations are automatically eliminated by the prolog/epilog pass
3027 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3028 SDValue CallSeqStart = Chain;
3029
3030 // Load the return address and frame pointer so it can be moved somewhere else
3031 // later.
3032 SDValue LROp, FPOp;
3033 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3034 dl);
3035
3036 // Set up a copy of the stack pointer for use loading and storing any
3037 // arguments that may not fit in the registers available for argument
3038 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003039 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003040
Tilmann Schellerffd02002009-07-03 06:45:56 +00003041 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3042 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3043 SmallVector<SDValue, 8> MemOpChains;
3044
Roman Divacky0aaa9192011-08-30 17:04:16 +00003045 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003046 // Walk the register/memloc assignments, inserting copies/loads.
3047 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3048 i != e;
3049 ++i) {
3050 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003051 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003052 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003053
Tilmann Schellerffd02002009-07-03 06:45:56 +00003054 if (Flags.isByVal()) {
3055 // Argument is an aggregate which is passed by value, thus we need to
3056 // create a copy of it in the local variable space of the current stack
3057 // frame (which is the stack frame of the caller) and pass the address of
3058 // this copy to the callee.
3059 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3060 CCValAssign &ByValVA = ByValArgLocs[j++];
3061 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003062
Tilmann Schellerffd02002009-07-03 06:45:56 +00003063 // Memory reserved in the local variable space of the callers stack frame.
3064 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003065
Tilmann Schellerffd02002009-07-03 06:45:56 +00003066 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3067 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003068
Tilmann Schellerffd02002009-07-03 06:45:56 +00003069 // Create a copy of the argument in the local area of the current
3070 // stack frame.
3071 SDValue MemcpyCall =
3072 CreateCopyOfByValArgument(Arg, PtrOff,
3073 CallSeqStart.getNode()->getOperand(0),
3074 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003075
Tilmann Schellerffd02002009-07-03 06:45:56 +00003076 // This must go outside the CALLSEQ_START..END.
3077 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3078 CallSeqStart.getNode()->getOperand(1));
3079 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3080 NewCallSeqStart.getNode());
3081 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003082
Tilmann Schellerffd02002009-07-03 06:45:56 +00003083 // Pass the address of the aggregate copy on the stack either in a
3084 // physical register or in the parameter list area of the current stack
3085 // frame to the callee.
3086 Arg = PtrOff;
3087 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003088
Tilmann Schellerffd02002009-07-03 06:45:56 +00003089 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003090 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003091 // Put argument in a physical register.
3092 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3093 } else {
3094 // Put argument in the parameter list area of the current stack frame.
3095 assert(VA.isMemLoc());
3096 unsigned LocMemOffset = VA.getLocMemOffset();
3097
3098 if (!isTailCall) {
3099 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3100 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3101
3102 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003103 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003104 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003105 } else {
3106 // Calculate and remember argument location.
3107 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3108 TailCallArguments);
3109 }
3110 }
3111 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003112
Tilmann Schellerffd02002009-07-03 06:45:56 +00003113 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003114 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003115 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003116
Roman Divacky0aaa9192011-08-30 17:04:16 +00003117 // Set CR6 to true if this is a vararg call with floating args passed in
3118 // registers.
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003119 if (isVarArg) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003120 SDValue SetCR(DAG.getMachineNode(seenFloatArg ? PPC::CRSET : PPC::CRUNSET,
3121 dl, MVT::i32), 0);
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003122 RegsToPass.push_back(std::make_pair(unsigned(PPC::CR1EQ), SetCR));
3123 }
3124
Tilmann Schellerffd02002009-07-03 06:45:56 +00003125 // Build a sequence of copy-to-reg nodes chained together with token chain
3126 // and flag operands which copy the outgoing args into the appropriate regs.
3127 SDValue InFlag;
3128 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3129 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3130 RegsToPass[i].second, InFlag);
3131 InFlag = Chain.getValue(1);
3132 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003133
Chris Lattnerb9082582010-11-14 23:42:06 +00003134 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003135 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3136 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003137
Dan Gohman98ca4f22009-08-05 01:29:28 +00003138 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3139 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3140 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003141}
3142
Dan Gohman98ca4f22009-08-05 01:29:28 +00003143SDValue
3144PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003145 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003146 bool isTailCall,
3147 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003148 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003149 const SmallVectorImpl<ISD::InputArg> &Ins,
3150 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003151 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003152
3153 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00003154
Owen Andersone50ed302009-08-10 22:56:29 +00003155 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003156 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003157 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00003158
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003159 MachineFunction &MF = DAG.getMachineFunction();
3160
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003161 // Mark this function as potentially containing a function that contains a
3162 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3163 // and restoring the callers stack pointer in this functions epilog. This is
3164 // done because by tail calling the called function might overwrite the value
3165 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003166 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3167 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003168 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3169
3170 unsigned nAltivecParamsAtEnd = 0;
3171
Chris Lattnerabde4602006-05-16 22:56:08 +00003172 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00003173 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003174 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003175 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00003176 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00003177 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003178 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00003179
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003180 // Calculate by how many bytes the stack has to be adjusted in case of tail
3181 // call optimization.
3182 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00003183
Dan Gohman98ca4f22009-08-05 01:29:28 +00003184 // To protect arguments on the stack from being clobbered in a tail call,
3185 // force all the loads to happen before doing any other lowering.
3186 if (isTailCall)
3187 Chain = DAG.getStackArgumentTokenFactor(Chain);
3188
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003189 // Adjust the stack pointer for the new arguments...
3190 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00003191 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00003192 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00003193
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003194 // Load the return address and frame pointer so it can be move somewhere else
3195 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00003196 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003197 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3198 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003199
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003200 // Set up a copy of the stack pointer for use loading and storing any
3201 // arguments that may not fit in the registers available for argument
3202 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00003203 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003204 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003205 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003206 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003207 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00003208
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003209 // Figure out which arguments are going to go in registers, and which in
3210 // memory. Also, if this is a vararg function, floating point operations
3211 // must be stored to our stack, and loaded into integer regs as well, if
3212 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003213 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003214 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00003215
Craig Topperb78ca422012-03-11 07:16:55 +00003216 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00003217 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3218 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3219 };
Craig Topperb78ca422012-03-11 07:16:55 +00003220 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00003221 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3222 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3223 };
Craig Topperb78ca422012-03-11 07:16:55 +00003224 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00003225
Craig Topperb78ca422012-03-11 07:16:55 +00003226 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00003227 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3228 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3229 };
Owen Anderson718cb662007-09-07 04:06:50 +00003230 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003231 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003232 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00003233
Craig Topperb78ca422012-03-11 07:16:55 +00003234 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003235
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003236 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003237 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3238
Dan Gohman475871a2008-07-27 21:46:04 +00003239 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00003240 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003241 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003242 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003243
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003244 // PtrOff will be used to store the current argument to the stack if a
3245 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00003246 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00003247
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003248 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003249
Dale Johannesen39355f92009-02-04 02:34:38 +00003250 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003251
3252 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00003253 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00003254 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3255 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00003256 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003257 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003258
Dale Johannesen8419dd62008-03-07 20:27:40 +00003259 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00003260 if (Flags.isByVal()) {
3261 unsigned Size = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00003262 if (Size==1 || Size==2) {
3263 // Very small objects are passed right-justified.
3264 // Everything else is passed left-justified.
Owen Anderson825b72b2009-08-11 20:47:22 +00003265 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003266 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00003267 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00003268 MachinePointerInfo(), VT,
3269 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003270 MemOpChains.push_back(Load.getValue(1));
3271 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003272
3273 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003274 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00003275 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003276 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00003277 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00003278 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003279 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003280 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003281 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003282 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00003283 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3284 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00003285 Chain = CallSeqStart = NewCallSeqStart;
3286 ArgOffset += PtrByteSize;
3287 }
3288 continue;
3289 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003290 // Copy entire object into memory. There are cases where gcc-generated
3291 // code assumes it is there, even if it could be put entirely into
3292 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00003293 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00003294 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003295 Flags, DAG, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003296 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003297 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003298 CallSeqStart.getNode()->getOperand(1));
3299 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003300 Chain = CallSeqStart = NewCallSeqStart;
3301 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003302 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00003303 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003304 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003305 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003306 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3307 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003308 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00003309 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003310 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003311 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003312 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003313 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003314 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003315 }
3316 }
3317 continue;
3318 }
3319
Owen Anderson825b72b2009-08-11 20:47:22 +00003320 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003321 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003322 case MVT::i32:
3323 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003324 if (GPR_idx != NumGPRs) {
3325 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003326 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003327 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3328 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003329 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003330 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003331 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003332 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003333 case MVT::f32:
3334 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003335 if (FPR_idx != NumFPRs) {
3336 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3337
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003338 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00003339 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3340 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003341 MemOpChains.push_back(Store);
3342
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003343 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00003344 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003345 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00003346 MachinePointerInfo(), false, false,
3347 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003348 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003349 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003350 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003351 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00003352 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003353 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003354 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3355 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003356 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003357 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003358 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00003359 }
3360 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003361 // If we have any FPRs remaining, we may also have GPRs remaining.
3362 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3363 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003364 if (GPR_idx != NumGPRs)
3365 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00003366 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003367 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3368 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00003369 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003370 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003371 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3372 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003373 TailCallArguments, dl);
Chris Lattnerabde4602006-05-16 22:56:08 +00003374 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003375 if (isPPC64)
3376 ArgOffset += 8;
3377 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003378 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003379 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003380 case MVT::v4f32:
3381 case MVT::v4i32:
3382 case MVT::v8i16:
3383 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00003384 if (isVarArg) {
3385 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00003386 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00003387 // V registers; in fact gcc does this only for arguments that are
3388 // prototyped, not for those that match the ... We do it for all
3389 // arguments, seems to work.
3390 while (ArgOffset % 16 !=0) {
3391 ArgOffset += PtrByteSize;
3392 if (GPR_idx != NumGPRs)
3393 GPR_idx++;
3394 }
3395 // We could elide this store in the case where the object fits
3396 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00003397 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00003398 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00003399 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3400 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003401 MemOpChains.push_back(Store);
3402 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003403 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003404 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003405 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003406 MemOpChains.push_back(Load.getValue(1));
3407 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3408 }
3409 ArgOffset += 16;
3410 for (unsigned i=0; i<16; i+=PtrByteSize) {
3411 if (GPR_idx == NumGPRs)
3412 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00003413 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00003414 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003415 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003416 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003417 MemOpChains.push_back(Load.getValue(1));
3418 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3419 }
3420 break;
3421 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003422
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003423 // Non-varargs Altivec params generally go in registers, but have
3424 // stack space allocated at the end.
3425 if (VR_idx != NumVRs) {
3426 // Doesn't have GPR space allocated.
3427 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3428 } else if (nAltivecParamsAtEnd==0) {
3429 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003430 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3431 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003432 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00003433 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00003434 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003435 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00003436 }
Chris Lattnerabde4602006-05-16 22:56:08 +00003437 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003438 // If all Altivec parameters fit in registers, as they usually do,
3439 // they get stack space following the non-Altivec parameters. We
3440 // don't track this here because nobody below needs it.
3441 // If there are more Altivec parameters than fit in registers emit
3442 // the stores here.
3443 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3444 unsigned j = 0;
3445 // Offset is aligned; skip 1st 12 params which go in V registers.
3446 ArgOffset = ((ArgOffset+15)/16)*16;
3447 ArgOffset += 12*16;
3448 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003449 SDValue Arg = OutVals[i];
3450 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003451 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3452 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003453 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003454 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003455 // We are emitting Altivec params in order.
3456 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3457 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003458 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003459 ArgOffset += 16;
3460 }
3461 }
3462 }
3463 }
3464
Chris Lattner9a2a4972006-05-17 06:01:33 +00003465 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003466 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00003467 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00003468
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003469 // Check if this is an indirect call (MTCTR/BCTRL).
3470 // See PrepareCall() for more information about calls through function
3471 // pointers in the 64-bit SVR4 ABI.
3472 if (!isTailCall && isPPC64 && PPCSubTarget.isSVR4ABI() &&
3473 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3474 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3475 !isBLACompatibleAddress(Callee, DAG)) {
3476 // Load r2 into a virtual register and store it to the TOC save area.
3477 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3478 // TOC save area offset.
3479 SDValue PtrOff = DAG.getIntPtrConstant(40);
3480 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattner6229d0a2010-09-21 18:41:36 +00003481 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003482 false, false, 0);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003483 }
3484
Dale Johannesenf7b73042010-03-09 20:15:42 +00003485 // On Darwin, R12 must contain the address of an indirect callee. This does
3486 // not mean the MTCTR instruction must use R12; it's easier to model this as
3487 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003488 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00003489 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3490 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3491 !isBLACompatibleAddress(Callee, DAG))
3492 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
3493 PPC::R12), Callee));
3494
Chris Lattner9a2a4972006-05-17 06:01:33 +00003495 // Build a sequence of copy-to-reg nodes chained together with token chain
3496 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00003497 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00003498 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003499 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00003500 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003501 InFlag = Chain.getValue(1);
3502 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003503
Chris Lattnerb9082582010-11-14 23:42:06 +00003504 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003505 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3506 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003507
Dan Gohman98ca4f22009-08-05 01:29:28 +00003508 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3509 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3510 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00003511}
3512
Hal Finkeld712f932011-10-14 19:51:36 +00003513bool
3514PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
3515 MachineFunction &MF, bool isVarArg,
3516 const SmallVectorImpl<ISD::OutputArg> &Outs,
3517 LLVMContext &Context) const {
3518 SmallVector<CCValAssign, 16> RVLocs;
3519 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
3520 RVLocs, Context);
3521 return CCInfo.CheckReturn(Outs, RetCC_PPC);
3522}
3523
Dan Gohman98ca4f22009-08-05 01:29:28 +00003524SDValue
3525PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003526 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003527 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003528 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003529 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003530
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003531 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003532 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003533 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003534 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00003535
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003536 // If this is the first return lowered for this function, add the regs to the
3537 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003538 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003539 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00003540 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003541 }
3542
Dan Gohman475871a2008-07-27 21:46:04 +00003543 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00003544
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003545 // Copy the result values into the output registers.
3546 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3547 CCValAssign &VA = RVLocs[i];
3548 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003549 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00003550 OutVals[i], Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003551 Flag = Chain.getValue(1);
3552 }
3553
Gabor Greifba36cb52008-08-28 21:40:38 +00003554 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003555 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003556 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003557 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00003558}
3559
Dan Gohman475871a2008-07-27 21:46:04 +00003560SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003561 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00003562 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003563 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003564
Jim Laskeyefc7e522006-12-04 22:04:42 +00003565 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003566 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00003567
3568 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003569 bool isPPC64 = Subtarget.isPPC64();
3570 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00003571 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003572
3573 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00003574 SDValue Chain = Op.getOperand(0);
3575 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003576
Jim Laskeyefc7e522006-12-04 22:04:42 +00003577 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003578 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
3579 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003580 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003581
Jim Laskeyefc7e522006-12-04 22:04:42 +00003582 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003583 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00003584
Jim Laskeyefc7e522006-12-04 22:04:42 +00003585 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003586 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003587 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003588}
3589
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003590
3591
Dan Gohman475871a2008-07-27 21:46:04 +00003592SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003593PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003594 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003595 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003596 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003597 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003598
3599 // Get current frame pointer save index. The users of this index will be
3600 // primarily DYNALLOC instructions.
3601 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3602 int RASI = FI->getReturnAddrSaveIndex();
3603
3604 // If the frame pointer save index hasn't been defined yet.
3605 if (!RASI) {
3606 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003607 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003608 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003609 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003610 // Save the result.
3611 FI->setReturnAddrSaveIndex(RASI);
3612 }
3613 return DAG.getFrameIndex(RASI, PtrVT);
3614}
3615
Dan Gohman475871a2008-07-27 21:46:04 +00003616SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003617PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
3618 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003619 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003620 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003621 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003622
3623 // Get current frame pointer save index. The users of this index will be
3624 // primarily DYNALLOC instructions.
3625 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3626 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003627
Jim Laskey2f616bf2006-11-16 22:43:37 +00003628 // If the frame pointer save index hasn't been defined yet.
3629 if (!FPSI) {
3630 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003631 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003632 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00003633
Jim Laskey2f616bf2006-11-16 22:43:37 +00003634 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003635 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003636 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00003637 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003638 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003639 return DAG.getFrameIndex(FPSI, PtrVT);
3640}
Jim Laskey2f616bf2006-11-16 22:43:37 +00003641
Dan Gohman475871a2008-07-27 21:46:04 +00003642SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003643 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003644 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003645 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00003646 SDValue Chain = Op.getOperand(0);
3647 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003648 DebugLoc dl = Op.getDebugLoc();
3649
Jim Laskey2f616bf2006-11-16 22:43:37 +00003650 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003651 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003652 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00003653 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00003654 DAG.getConstant(0, PtrVT), Size);
3655 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00003656 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003657 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00003658 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00003659 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00003660 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003661}
3662
Chris Lattner1a635d62006-04-14 06:01:58 +00003663/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
3664/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00003665SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00003666 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003667 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
3668 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00003669 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003670
Chris Lattner1a635d62006-04-14 06:01:58 +00003671 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00003672
Chris Lattner1a635d62006-04-14 06:01:58 +00003673 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00003674 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003675
Owen Andersone50ed302009-08-10 22:56:29 +00003676 EVT ResVT = Op.getValueType();
3677 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003678 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3679 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00003680 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003681
Chris Lattner1a635d62006-04-14 06:01:58 +00003682 // If the RHS of the comparison is a 0.0, we don't need to do the
3683 // subtraction at all.
3684 if (isFloatingPointZero(RHS))
3685 switch (CC) {
3686 default: break; // SETUO etc aren't handled by fsel.
3687 case ISD::SETULT:
3688 case ISD::SETLT:
3689 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003690 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003691 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003692 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3693 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003694 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003695 case ISD::SETUGT:
3696 case ISD::SETGT:
3697 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003698 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003699 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003700 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3701 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003702 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003703 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003704 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003705
Dan Gohman475871a2008-07-27 21:46:04 +00003706 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00003707 switch (CC) {
3708 default: break; // SETUO etc aren't handled by fsel.
3709 case ISD::SETULT:
3710 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00003711 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003712 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3713 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003714 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003715 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003716 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00003717 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003718 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3719 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003720 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003721 case ISD::SETUGT:
3722 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00003723 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003724 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3725 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003726 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003727 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003728 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00003729 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003730 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3731 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003732 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003733 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00003734 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00003735}
3736
Chris Lattner1f873002007-11-28 18:44:47 +00003737// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003738SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003739 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003740 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00003741 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003742 if (Src.getValueType() == MVT::f32)
3743 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003744
Dan Gohman475871a2008-07-27 21:46:04 +00003745 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00003746 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003747 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003748 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003749 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003750 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00003751 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003752 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003753 case MVT::i64:
3754 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003755 break;
3756 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00003757
Chris Lattner1a635d62006-04-14 06:01:58 +00003758 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00003759 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003760
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003761 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003762 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
3763 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003764
3765 // Result is a load from the stack slot. If loading 4 bytes, make sure to
3766 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00003767 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003768 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003769 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003770 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003771 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003772}
3773
Dan Gohmand858e902010-04-17 15:26:15 +00003774SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
3775 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003776 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00003777 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00003778 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00003779 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00003780
Owen Anderson825b72b2009-08-11 20:47:22 +00003781 if (Op.getOperand(0).getValueType() == MVT::i64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003782 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003783 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
3784 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00003785 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003786 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003787 return FP;
3788 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003789
Owen Anderson825b72b2009-08-11 20:47:22 +00003790 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00003791 "Unhandled SINT_TO_FP type in custom expander!");
3792 // Since we only generate this in 64-bit mode, we can take advantage of
3793 // 64-bit registers. In particular, sign extend the input value into the
3794 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3795 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003796 MachineFunction &MF = DAG.getMachineFunction();
3797 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00003798 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00003799 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003800 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003801
Owen Anderson825b72b2009-08-11 20:47:22 +00003802 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003803 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00003804
Chris Lattner1a635d62006-04-14 06:01:58 +00003805 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003806 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003807 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00003808 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00003809 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
3810 SDValue Store =
3811 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
3812 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00003813 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003814 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003815 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003816
Chris Lattner1a635d62006-04-14 06:01:58 +00003817 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003818 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
3819 if (Op.getValueType() == MVT::f32)
3820 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003821 return FP;
3822}
3823
Dan Gohmand858e902010-04-17 15:26:15 +00003824SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
3825 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003826 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003827 /*
3828 The rounding mode is in bits 30:31 of FPSR, and has the following
3829 settings:
3830 00 Round to nearest
3831 01 Round to 0
3832 10 Round to +inf
3833 11 Round to -inf
3834
3835 FLT_ROUNDS, on the other hand, expects the following:
3836 -1 Undefined
3837 0 Round to 0
3838 1 Round to nearest
3839 2 Round to +inf
3840 3 Round to -inf
3841
3842 To perform the conversion, we do:
3843 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3844 */
3845
3846 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00003847 EVT VT = Op.getValueType();
3848 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3849 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00003850 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003851
3852 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00003853 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003854 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00003855 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003856
3857 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00003858 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00003859 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003860 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003861 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003862
3863 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003864 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003865 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003866 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003867 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003868
3869 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00003870 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003871 DAG.getNode(ISD::AND, dl, MVT::i32,
3872 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00003873 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003874 DAG.getNode(ISD::SRL, dl, MVT::i32,
3875 DAG.getNode(ISD::AND, dl, MVT::i32,
3876 DAG.getNode(ISD::XOR, dl, MVT::i32,
3877 CWD, DAG.getConstant(3, MVT::i32)),
3878 DAG.getConstant(3, MVT::i32)),
3879 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003880
Dan Gohman475871a2008-07-27 21:46:04 +00003881 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00003882 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003883
Duncan Sands83ec4b62008-06-06 12:08:01 +00003884 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003885 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003886}
3887
Dan Gohmand858e902010-04-17 15:26:15 +00003888SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003889 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003890 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003891 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003892 assert(Op.getNumOperands() == 3 &&
3893 VT == Op.getOperand(1).getValueType() &&
3894 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003895
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003896 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003897 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003898 SDValue Lo = Op.getOperand(0);
3899 SDValue Hi = Op.getOperand(1);
3900 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003901 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003902
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003903 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003904 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003905 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3906 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3907 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3908 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003909 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003910 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3911 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3912 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003913 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003914 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003915}
3916
Dan Gohmand858e902010-04-17 15:26:15 +00003917SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003918 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003919 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003920 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003921 assert(Op.getNumOperands() == 3 &&
3922 VT == Op.getOperand(1).getValueType() &&
3923 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003924
Dan Gohman9ed06db2008-03-07 20:36:53 +00003925 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003926 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003927 SDValue Lo = Op.getOperand(0);
3928 SDValue Hi = Op.getOperand(1);
3929 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003930 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003931
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003932 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003933 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003934 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3935 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3936 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3937 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003938 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003939 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3940 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3941 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003942 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003943 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003944}
3945
Dan Gohmand858e902010-04-17 15:26:15 +00003946SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003947 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003948 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003949 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003950 assert(Op.getNumOperands() == 3 &&
3951 VT == Op.getOperand(1).getValueType() &&
3952 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003953
Dan Gohman9ed06db2008-03-07 20:36:53 +00003954 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003955 SDValue Lo = Op.getOperand(0);
3956 SDValue Hi = Op.getOperand(1);
3957 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003958 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003959
Dale Johannesenf5d97892009-02-04 01:48:28 +00003960 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003961 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003962 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3963 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3964 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3965 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003966 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003967 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3968 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3969 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003970 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003971 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003972 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003973}
3974
3975//===----------------------------------------------------------------------===//
3976// Vector related lowering.
3977//
3978
Chris Lattner4a998b92006-04-17 06:00:21 +00003979/// BuildSplatI - Build a canonical splati of Val with an element size of
3980/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00003981static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00003982 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00003983 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003984
Owen Andersone50ed302009-08-10 22:56:29 +00003985 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00003986 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00003987 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003988
Owen Anderson825b72b2009-08-11 20:47:22 +00003989 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003990
Chris Lattner70fa4932006-12-01 01:45:39 +00003991 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3992 if (Val == -1)
3993 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003994
Owen Andersone50ed302009-08-10 22:56:29 +00003995 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003996
Chris Lattner4a998b92006-04-17 06:00:21 +00003997 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003998 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003999 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00004000 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00004001 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
4002 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004003 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004004}
4005
Chris Lattnere7c768e2006-04-18 03:24:30 +00004006/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00004007/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004008static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00004009 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004010 EVT DestVT = MVT::Other) {
4011 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004012 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004013 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00004014}
4015
Chris Lattnere7c768e2006-04-18 03:24:30 +00004016/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
4017/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004018static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00004019 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00004020 DebugLoc dl, EVT DestVT = MVT::Other) {
4021 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004022 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004023 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004024}
4025
4026
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004027/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
4028/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00004029static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00004030 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004031 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004032 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
4033 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00004034
Nate Begeman9008ca62009-04-27 18:41:29 +00004035 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004036 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004037 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00004038 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004039 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004040}
4041
Chris Lattnerf1b47082006-04-14 05:19:18 +00004042// If this is a case we can't handle, return null and let the default
4043// expansion code take care of it. If we CAN select this case, and if it
4044// selects to a single instruction, return Op. Otherwise, if we can codegen
4045// this case more efficiently than a constant pool load, lower it to the
4046// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00004047SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
4048 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004049 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004050 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4051 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00004052
Bob Wilson24e338e2009-03-02 23:24:16 +00004053 // Check if this is a splat of a constant value.
4054 APInt APSplatBits, APSplatUndef;
4055 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004056 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00004057 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00004058 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00004059 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00004060
Bob Wilsonf2950b02009-03-03 19:26:27 +00004061 unsigned SplatBits = APSplatBits.getZExtValue();
4062 unsigned SplatUndef = APSplatUndef.getZExtValue();
4063 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004064
Bob Wilsonf2950b02009-03-03 19:26:27 +00004065 // First, handle single instruction cases.
4066
4067 // All zeros?
4068 if (SplatBits == 0) {
4069 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00004070 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
4071 SDValue Z = DAG.getConstant(0, MVT::i32);
4072 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004073 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004074 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004075 return Op;
4076 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00004077
Bob Wilsonf2950b02009-03-03 19:26:27 +00004078 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
4079 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
4080 (32-SplatBitSize));
4081 if (SextVal >= -16 && SextVal <= 15)
4082 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004083
4084
Bob Wilsonf2950b02009-03-03 19:26:27 +00004085 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00004086
Bob Wilsonf2950b02009-03-03 19:26:27 +00004087 // If this value is in the range [-32,30] and is even, use:
4088 // tmp = VSPLTI[bhw], result = add tmp, tmp
4089 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004090 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004091 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004092 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004093 }
4094
4095 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
4096 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
4097 // for fneg/fabs.
4098 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
4099 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00004100 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004101
4102 // Make the VSLW intrinsic, computing 0x8000_0000.
4103 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
4104 OnesV, DAG, dl);
4105
4106 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004107 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004108 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004109 }
4110
4111 // Check to see if this is a wide variety of vsplti*, binop self cases.
4112 static const signed char SplatCsts[] = {
4113 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
4114 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
4115 };
4116
4117 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
4118 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
4119 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
4120 int i = SplatCsts[idx];
4121
4122 // Figure out what shift amount will be used by altivec if shifted by i in
4123 // this splat size.
4124 unsigned TypeShiftAmt = i & (SplatBitSize-1);
4125
4126 // vsplti + shl self.
4127 if (SextVal == (i << (int)TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004128 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004129 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4130 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
4131 Intrinsic::ppc_altivec_vslw
4132 };
4133 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004134 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004135 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004136
Bob Wilsonf2950b02009-03-03 19:26:27 +00004137 // vsplti + srl self.
4138 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004139 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004140 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4141 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
4142 Intrinsic::ppc_altivec_vsrw
4143 };
4144 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004145 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004146 }
4147
Bob Wilsonf2950b02009-03-03 19:26:27 +00004148 // vsplti + sra self.
4149 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004150 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004151 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4152 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
4153 Intrinsic::ppc_altivec_vsraw
4154 };
4155 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004156 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004157 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004158
Bob Wilsonf2950b02009-03-03 19:26:27 +00004159 // vsplti + rol self.
4160 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
4161 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004162 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004163 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4164 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
4165 Intrinsic::ppc_altivec_vrlw
4166 };
4167 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004168 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004169 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004170
Bob Wilsonf2950b02009-03-03 19:26:27 +00004171 // t = vsplti c, result = vsldoi t, t, 1
Eli Friedmane3837012010-08-02 00:18:19 +00004172 if (SextVal == ((i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004173 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004174 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00004175 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004176 // t = vsplti c, result = vsldoi t, t, 2
Eli Friedmane3837012010-08-02 00:18:19 +00004177 if (SextVal == ((i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004178 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004179 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004180 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004181 // t = vsplti c, result = vsldoi t, t, 3
Eli Friedmane3837012010-08-02 00:18:19 +00004182 if (SextVal == ((i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004183 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004184 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
4185 }
4186 }
4187
4188 // Three instruction sequences.
4189
4190 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
4191 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004192 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
4193 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004194 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004195 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004196 }
4197 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
4198 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004199 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
4200 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004201 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004202 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004203 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004204
Dan Gohman475871a2008-07-27 21:46:04 +00004205 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00004206}
4207
Chris Lattner59138102006-04-17 05:28:54 +00004208/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4209/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00004210static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00004211 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00004212 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00004213 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00004214 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00004215 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004216
Chris Lattner59138102006-04-17 05:28:54 +00004217 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00004218 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00004219 OP_VMRGHW,
4220 OP_VMRGLW,
4221 OP_VSPLTISW0,
4222 OP_VSPLTISW1,
4223 OP_VSPLTISW2,
4224 OP_VSPLTISW3,
4225 OP_VSLDOI4,
4226 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00004227 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00004228 };
Scott Michelfdc40a02009-02-17 22:15:04 +00004229
Chris Lattner59138102006-04-17 05:28:54 +00004230 if (OpNum == OP_COPY) {
4231 if (LHSID == (1*9+2)*9+3) return LHS;
4232 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4233 return RHS;
4234 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004235
Dan Gohman475871a2008-07-27 21:46:04 +00004236 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00004237 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4238 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004239
Nate Begeman9008ca62009-04-27 18:41:29 +00004240 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00004241 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004242 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00004243 case OP_VMRGHW:
4244 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
4245 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
4246 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
4247 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
4248 break;
4249 case OP_VMRGLW:
4250 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
4251 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
4252 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
4253 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
4254 break;
4255 case OP_VSPLTISW0:
4256 for (unsigned i = 0; i != 16; ++i)
4257 ShufIdxs[i] = (i&3)+0;
4258 break;
4259 case OP_VSPLTISW1:
4260 for (unsigned i = 0; i != 16; ++i)
4261 ShufIdxs[i] = (i&3)+4;
4262 break;
4263 case OP_VSPLTISW2:
4264 for (unsigned i = 0; i != 16; ++i)
4265 ShufIdxs[i] = (i&3)+8;
4266 break;
4267 case OP_VSPLTISW3:
4268 for (unsigned i = 0; i != 16; ++i)
4269 ShufIdxs[i] = (i&3)+12;
4270 break;
4271 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00004272 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004273 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00004274 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004275 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00004276 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004277 }
Owen Andersone50ed302009-08-10 22:56:29 +00004278 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004279 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
4280 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004281 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004282 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00004283}
4284
Chris Lattnerf1b47082006-04-14 05:19:18 +00004285/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
4286/// is a shuffle we can handle in a single instruction, return it. Otherwise,
4287/// return the code it can be lowered into. Worst case, it can always be
4288/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00004289SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004290 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004291 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004292 SDValue V1 = Op.getOperand(0);
4293 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004294 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00004295 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004296
Chris Lattnerf1b47082006-04-14 05:19:18 +00004297 // Cases that are handled by instructions that take permute immediates
4298 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
4299 // selected by the instruction selector.
4300 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004301 if (PPC::isSplatShuffleMask(SVOp, 1) ||
4302 PPC::isSplatShuffleMask(SVOp, 2) ||
4303 PPC::isSplatShuffleMask(SVOp, 4) ||
4304 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
4305 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
4306 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
4307 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
4308 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
4309 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
4310 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
4311 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
4312 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00004313 return Op;
4314 }
4315 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004316
Chris Lattnerf1b47082006-04-14 05:19:18 +00004317 // Altivec has a variety of "shuffle immediates" that take two vector inputs
4318 // and produce a fixed permutation. If any of these match, do not lower to
4319 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00004320 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
4321 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
4322 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
4323 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
4324 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
4325 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
4326 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
4327 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
4328 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00004329 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004330
Chris Lattner59138102006-04-17 05:28:54 +00004331 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
4332 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004333 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004334
Chris Lattner59138102006-04-17 05:28:54 +00004335 unsigned PFIndexes[4];
4336 bool isFourElementShuffle = true;
4337 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
4338 unsigned EltNo = 8; // Start out undef.
4339 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00004340 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00004341 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00004342
Nate Begeman9008ca62009-04-27 18:41:29 +00004343 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00004344 if ((ByteSource & 3) != j) {
4345 isFourElementShuffle = false;
4346 break;
4347 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004348
Chris Lattner59138102006-04-17 05:28:54 +00004349 if (EltNo == 8) {
4350 EltNo = ByteSource/4;
4351 } else if (EltNo != ByteSource/4) {
4352 isFourElementShuffle = false;
4353 break;
4354 }
4355 }
4356 PFIndexes[i] = EltNo;
4357 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004358
4359 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00004360 // perfect shuffle vector to determine if it is cost effective to do this as
4361 // discrete instructions, or whether we should use a vperm.
4362 if (isFourElementShuffle) {
4363 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00004364 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00004365 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00004366
Chris Lattner59138102006-04-17 05:28:54 +00004367 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4368 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00004369
Chris Lattner59138102006-04-17 05:28:54 +00004370 // Determining when to avoid vperm is tricky. Many things affect the cost
4371 // of vperm, particularly how many times the perm mask needs to be computed.
4372 // For example, if the perm mask can be hoisted out of a loop or is already
4373 // used (perhaps because there are multiple permutes with the same shuffle
4374 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
4375 // the loop requires an extra register.
4376 //
4377 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00004378 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00004379 // available, if this block is within a loop, we should avoid using vperm
4380 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00004381 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00004382 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004383 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004384
Chris Lattnerf1b47082006-04-14 05:19:18 +00004385 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
4386 // vector that will get spilled to the constant pool.
4387 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004388
Chris Lattnerf1b47082006-04-14 05:19:18 +00004389 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4390 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00004391 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004392 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004393
Dan Gohman475871a2008-07-27 21:46:04 +00004394 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00004395 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4396 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00004397
Chris Lattnerf1b47082006-04-14 05:19:18 +00004398 for (unsigned j = 0; j != BytesPerElement; ++j)
4399 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00004400 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00004401 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004402
Owen Anderson825b72b2009-08-11 20:47:22 +00004403 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00004404 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00004405 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004406}
4407
Chris Lattner90564f22006-04-18 17:59:36 +00004408/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4409/// altivec comparison. If it is, return true and fill in Opc/isDot with
4410/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00004411static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00004412 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004413 unsigned IntrinsicID =
4414 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004415 CompareOpc = -1;
4416 isDot = false;
4417 switch (IntrinsicID) {
4418 default: return false;
4419 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00004420 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4421 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4422 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4423 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4424 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4425 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4426 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4427 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4428 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4429 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4430 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4431 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4432 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004433
Chris Lattner1a635d62006-04-14 06:01:58 +00004434 // Normal Comparisons.
4435 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4436 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4437 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4438 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4439 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4440 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4441 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4442 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4443 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4444 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4445 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4446 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4447 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4448 }
Chris Lattner90564f22006-04-18 17:59:36 +00004449 return true;
4450}
4451
4452/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4453/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00004454SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004455 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00004456 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4457 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004458 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00004459 int CompareOpc;
4460 bool isDot;
4461 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00004462 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00004463
Chris Lattner90564f22006-04-18 17:59:36 +00004464 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00004465 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004466 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00004467 Op.getOperand(1), Op.getOperand(2),
4468 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004469 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00004470 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004471
Chris Lattner1a635d62006-04-14 06:01:58 +00004472 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00004473 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004474 Op.getOperand(2), // LHS
4475 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00004476 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00004477 };
Owen Andersone50ed302009-08-10 22:56:29 +00004478 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00004479 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004480 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00004481 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004482
Chris Lattner1a635d62006-04-14 06:01:58 +00004483 // Now that we have the comparison, emit a copy from the CR to a GPR.
4484 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00004485 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4486 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00004487 CompNode.getValue(1));
4488
Chris Lattner1a635d62006-04-14 06:01:58 +00004489 // Unpack the result based on how the target uses it.
4490 unsigned BitNo; // Bit # of CR6.
4491 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004492 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00004493 default: // Can't happen, don't crash on invalid number though.
4494 case 0: // Return the value of the EQ bit of CR6.
4495 BitNo = 0; InvertBit = false;
4496 break;
4497 case 1: // Return the inverted value of the EQ bit of CR6.
4498 BitNo = 0; InvertBit = true;
4499 break;
4500 case 2: // Return the value of the LT bit of CR6.
4501 BitNo = 2; InvertBit = false;
4502 break;
4503 case 3: // Return the inverted value of the LT bit of CR6.
4504 BitNo = 2; InvertBit = true;
4505 break;
4506 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004507
Chris Lattner1a635d62006-04-14 06:01:58 +00004508 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00004509 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4510 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004511 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00004512 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4513 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00004514
Chris Lattner1a635d62006-04-14 06:01:58 +00004515 // If we are supposed to, toggle the bit.
4516 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00004517 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4518 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004519 return Flags;
4520}
4521
Scott Michelfdc40a02009-02-17 22:15:04 +00004522SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004523 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004524 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00004525 // Create a stack slot that is 16-byte aligned.
4526 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004527 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00004528 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004529 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004530
Chris Lattner1a635d62006-04-14 06:01:58 +00004531 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004532 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004533 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004534 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004535 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004536 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004537 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004538}
4539
Dan Gohmand858e902010-04-17 15:26:15 +00004540SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004541 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004542 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00004543 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004544
Owen Anderson825b72b2009-08-11 20:47:22 +00004545 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4546 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00004547
Dan Gohman475871a2008-07-27 21:46:04 +00004548 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00004549 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004550
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004551 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004552 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
4553 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
4554 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00004555
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004556 // Low parts multiplied together, generating 32-bit results (we ignore the
4557 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00004558 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00004559 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004560
Dan Gohman475871a2008-07-27 21:46:04 +00004561 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00004562 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004563 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00004564 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00004565 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004566 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4567 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004568 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004569
Owen Anderson825b72b2009-08-11 20:47:22 +00004570 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004571
Chris Lattnercea2aa72006-04-18 04:28:57 +00004572 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004573 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004574 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004575 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004576
Chris Lattner19a81522006-04-18 03:57:35 +00004577 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004578 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004579 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004580 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004581
Chris Lattner19a81522006-04-18 03:57:35 +00004582 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004583 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004584 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004585 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004586
Chris Lattner19a81522006-04-18 03:57:35 +00004587 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00004588 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00004589 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004590 Ops[i*2 ] = 2*i+1;
4591 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00004592 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004593 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004594 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004595 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004596 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00004597}
4598
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004599/// LowerOperation - Provide custom lowering hooks for some operations.
4600///
Dan Gohmand858e902010-04-17 15:26:15 +00004601SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004602 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004603 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004604 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00004605 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004606 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00004607 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00004608 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004609 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00004610 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
4611 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004612 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00004613 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00004614
4615 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00004616 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00004617
Jim Laskeyefc7e522006-12-04 22:04:42 +00004618 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00004619 case ISD::DYNAMIC_STACKALLOC:
4620 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00004621
Chris Lattner1a635d62006-04-14 06:01:58 +00004622 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004623 case ISD::FP_TO_UINT:
4624 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00004625 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00004626 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00004627 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004628
Chris Lattner1a635d62006-04-14 06:01:58 +00004629 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004630 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
4631 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
4632 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004633
Chris Lattner1a635d62006-04-14 06:01:58 +00004634 // Vector-related lowering.
4635 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4636 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4637 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4638 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004639 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004640
Chris Lattner3fc027d2007-12-08 06:59:59 +00004641 // Frame & Return address.
4642 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004643 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00004644 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004645}
4646
Duncan Sands1607f052008-12-01 11:39:25 +00004647void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
4648 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004649 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00004650 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00004651 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00004652 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00004653 default:
Craig Topperbc219812012-02-07 02:50:20 +00004654 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00004655 case ISD::VAARG: {
4656 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
4657 || TM.getSubtarget<PPCSubtarget>().isPPC64())
4658 return;
4659
4660 EVT VT = N->getValueType(0);
4661
4662 if (VT == MVT::i64) {
4663 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
4664
4665 Results.push_back(NewNode);
4666 Results.push_back(NewNode.getValue(1));
4667 }
4668 return;
4669 }
Duncan Sands1607f052008-12-01 11:39:25 +00004670 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004671 assert(N->getValueType(0) == MVT::ppcf128);
4672 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00004673 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004674 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004675 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00004676 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004677 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004678 DAG.getIntPtrConstant(1));
4679
4680 // This sequence changes FPSCR to do round-to-zero, adds the two halves
4681 // of the long double, and puts FPSCR back the way it was. We do not
4682 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00004683 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00004684 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
4685
Owen Anderson825b72b2009-08-11 20:47:22 +00004686 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004687 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00004688 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00004689 MFFSreg = Result.getValue(0);
4690 InFlag = Result.getValue(1);
4691
4692 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004693 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004694 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004695 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004696 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004697 InFlag = Result.getValue(0);
4698
4699 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004700 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004701 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004702 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004703 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004704 InFlag = Result.getValue(0);
4705
4706 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004707 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004708 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00004709 Ops[0] = Lo;
4710 Ops[1] = Hi;
4711 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004712 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00004713 FPreg = Result.getValue(0);
4714 InFlag = Result.getValue(1);
4715
4716 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004717 NodeTys.push_back(MVT::f64);
4718 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004719 Ops[1] = MFFSreg;
4720 Ops[2] = FPreg;
4721 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004722 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00004723 FPreg = Result.getValue(0);
4724
4725 // We know the low half is about to be thrown away, so just use something
4726 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00004727 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00004728 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00004729 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00004730 }
Duncan Sands1607f052008-12-01 11:39:25 +00004731 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004732 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00004733 return;
Chris Lattner1f873002007-11-28 18:44:47 +00004734 }
4735}
4736
4737
Chris Lattner1a635d62006-04-14 06:01:58 +00004738//===----------------------------------------------------------------------===//
4739// Other Lowering Code
4740//===----------------------------------------------------------------------===//
4741
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004742MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004743PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004744 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004745 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004746 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4747
4748 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4749 MachineFunction *F = BB->getParent();
4750 MachineFunction::iterator It = BB;
4751 ++It;
4752
4753 unsigned dest = MI->getOperand(0).getReg();
4754 unsigned ptrA = MI->getOperand(1).getReg();
4755 unsigned ptrB = MI->getOperand(2).getReg();
4756 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004757 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004758
4759 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4760 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4761 F->insert(It, loopMBB);
4762 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004763 exitMBB->splice(exitMBB->begin(), BB,
4764 llvm::next(MachineBasicBlock::iterator(MI)),
4765 BB->end());
4766 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004767
4768 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00004769 unsigned TmpReg = (!BinOpcode) ? incr :
4770 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00004771 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4772 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004773
4774 // thisMBB:
4775 // ...
4776 // fallthrough --> loopMBB
4777 BB->addSuccessor(loopMBB);
4778
4779 // loopMBB:
4780 // l[wd]arx dest, ptr
4781 // add r0, dest, incr
4782 // st[wd]cx. r0, ptr
4783 // bne- loopMBB
4784 // fallthrough --> exitMBB
4785 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004786 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004787 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004788 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004789 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
4790 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004791 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004792 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004793 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004794 BB->addSuccessor(loopMBB);
4795 BB->addSuccessor(exitMBB);
4796
4797 // exitMBB:
4798 // ...
4799 BB = exitMBB;
4800 return BB;
4801}
4802
4803MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00004804PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00004805 MachineBasicBlock *BB,
4806 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004807 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004808 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00004809 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4810 // In 64 bit mode we have to use 64 bits for addresses, even though the
4811 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4812 // registers without caring whether they're 32 or 64, but here we're
4813 // doing actual arithmetic on the addresses.
4814 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004815 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00004816
4817 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4818 MachineFunction *F = BB->getParent();
4819 MachineFunction::iterator It = BB;
4820 ++It;
4821
4822 unsigned dest = MI->getOperand(0).getReg();
4823 unsigned ptrA = MI->getOperand(1).getReg();
4824 unsigned ptrB = MI->getOperand(2).getReg();
4825 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004826 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00004827
4828 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4829 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4830 F->insert(It, loopMBB);
4831 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004832 exitMBB->splice(exitMBB->begin(), BB,
4833 llvm::next(MachineBasicBlock::iterator(MI)),
4834 BB->end());
4835 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004836
4837 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004838 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004839 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4840 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004841 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4842 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4843 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4844 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4845 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4846 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4847 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4848 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4849 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4850 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004851 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004852 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004853 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004854
4855 // thisMBB:
4856 // ...
4857 // fallthrough --> loopMBB
4858 BB->addSuccessor(loopMBB);
4859
4860 // The 4-byte load must be aligned, while a char or short may be
4861 // anywhere in the word. Hence all this nasty bookkeeping code.
4862 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4863 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004864 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004865 // rlwinm ptr, ptr1, 0, 0, 29
4866 // slw incr2, incr, shift
4867 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4868 // slw mask, mask2, shift
4869 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004870 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004871 // add tmp, tmpDest, incr2
4872 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004873 // and tmp3, tmp, mask
4874 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004875 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004876 // bne- loopMBB
4877 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004878 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004879 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00004880 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004881 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004882 .addReg(ptrA).addReg(ptrB);
4883 } else {
4884 Ptr1Reg = ptrB;
4885 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004886 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004887 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004888 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004889 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4890 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004891 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004892 .addReg(Ptr1Reg).addImm(0).addImm(61);
4893 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004894 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004895 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004896 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004897 .addReg(incr).addReg(ShiftReg);
4898 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004899 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004900 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004901 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4902 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004903 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004904 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004905 .addReg(Mask2Reg).addReg(ShiftReg);
4906
4907 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004908 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004909 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004910 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004911 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004912 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004913 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004914 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004915 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004916 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004917 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004918 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00004919 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004920 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004921 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004922 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004923 BB->addSuccessor(loopMBB);
4924 BB->addSuccessor(exitMBB);
4925
4926 // exitMBB:
4927 // ...
4928 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00004929 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
4930 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004931 return BB;
4932}
4933
4934MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004935PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004936 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004937 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004938
4939 // To "insert" these instructions we actually have to insert their
4940 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004941 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004942 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004943 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004944
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004945 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004946
Hal Finkel009f7af2012-06-22 23:10:08 +00004947 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4948 MI->getOpcode() == PPC::SELECT_CC_I8)) {
4949 unsigned OpCode = MI->getOpcode() == PPC::SELECT_CC_I8 ?
4950 PPC::ISEL8 : PPC::ISEL;
4951 unsigned SelectPred = MI->getOperand(4).getImm();
4952 DebugLoc dl = MI->getDebugLoc();
4953
4954 // The SelectPred is ((BI << 5) | BO) for a BCC
4955 unsigned BO = SelectPred & 0xF;
4956 assert((BO == 12 || BO == 4) && "invalid predicate BO field for isel");
4957
4958 unsigned TrueOpNo, FalseOpNo;
4959 if (BO == 12) {
4960 TrueOpNo = 2;
4961 FalseOpNo = 3;
4962 } else {
4963 TrueOpNo = 3;
4964 FalseOpNo = 2;
4965 SelectPred = PPC::InvertPredicate((PPC::Predicate)SelectPred);
4966 }
4967
4968 BuildMI(*BB, MI, dl, TII->get(OpCode), MI->getOperand(0).getReg())
4969 .addReg(MI->getOperand(TrueOpNo).getReg())
4970 .addReg(MI->getOperand(FalseOpNo).getReg())
4971 .addImm(SelectPred).addReg(MI->getOperand(1).getReg());
4972 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4973 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4974 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4975 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4976 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4977
Evan Cheng53301922008-07-12 02:23:19 +00004978
4979 // The incoming instruction knows the destination vreg to set, the
4980 // condition code register to branch on, the true/false values to
4981 // select between, and a branch opcode to use.
4982
4983 // thisMBB:
4984 // ...
4985 // TrueVal = ...
4986 // cmpTY ccX, r1, r2
4987 // bCC copy1MBB
4988 // fallthrough --> copy0MBB
4989 MachineBasicBlock *thisMBB = BB;
4990 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4991 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4992 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004993 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004994 F->insert(It, copy0MBB);
4995 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004996
4997 // Transfer the remainder of BB and its successor edges to sinkMBB.
4998 sinkMBB->splice(sinkMBB->begin(), BB,
4999 llvm::next(MachineBasicBlock::iterator(MI)),
5000 BB->end());
5001 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
5002
Evan Cheng53301922008-07-12 02:23:19 +00005003 // Next, add the true and fallthrough blocks as its successors.
5004 BB->addSuccessor(copy0MBB);
5005 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005006
Dan Gohman14152b42010-07-06 20:24:04 +00005007 BuildMI(BB, dl, TII->get(PPC::BCC))
5008 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
5009
Evan Cheng53301922008-07-12 02:23:19 +00005010 // copy0MBB:
5011 // %FalseValue = ...
5012 // # fallthrough to sinkMBB
5013 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00005014
Evan Cheng53301922008-07-12 02:23:19 +00005015 // Update machine-CFG edges
5016 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005017
Evan Cheng53301922008-07-12 02:23:19 +00005018 // sinkMBB:
5019 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
5020 // ...
5021 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00005022 BuildMI(*BB, BB->begin(), dl,
5023 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00005024 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
5025 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
5026 }
Dale Johannesen97efa362008-08-28 17:53:09 +00005027 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
5028 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
5029 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
5030 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005031 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
5032 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
5033 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
5034 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005035
5036 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
5037 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
5038 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
5039 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005040 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
5041 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
5042 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
5043 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005044
5045 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
5046 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
5047 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
5048 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005049 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
5050 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
5051 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
5052 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005053
5054 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
5055 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
5056 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
5057 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005058 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
5059 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
5060 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
5061 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005062
5063 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00005064 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005065 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00005066 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005067 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00005068 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005069 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00005070 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005071
5072 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
5073 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
5074 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
5075 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005076 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
5077 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
5078 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
5079 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005080
Dale Johannesen0e55f062008-08-29 18:29:46 +00005081 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
5082 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
5083 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
5084 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
5085 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
5086 BB = EmitAtomicBinary(MI, BB, false, 0);
5087 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
5088 BB = EmitAtomicBinary(MI, BB, true, 0);
5089
Evan Cheng53301922008-07-12 02:23:19 +00005090 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
5091 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
5092 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
5093
5094 unsigned dest = MI->getOperand(0).getReg();
5095 unsigned ptrA = MI->getOperand(1).getReg();
5096 unsigned ptrB = MI->getOperand(2).getReg();
5097 unsigned oldval = MI->getOperand(3).getReg();
5098 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005099 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005100
Dale Johannesen65e39732008-08-25 18:53:26 +00005101 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5102 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5103 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00005104 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005105 F->insert(It, loop1MBB);
5106 F->insert(It, loop2MBB);
5107 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00005108 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005109 exitMBB->splice(exitMBB->begin(), BB,
5110 llvm::next(MachineBasicBlock::iterator(MI)),
5111 BB->end());
5112 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00005113
5114 // thisMBB:
5115 // ...
5116 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005117 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005118
Dale Johannesen65e39732008-08-25 18:53:26 +00005119 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005120 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00005121 // cmp[wd] dest, oldval
5122 // bne- midMBB
5123 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005124 // st[wd]cx. newval, ptr
5125 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005126 // b exitBB
5127 // midMBB:
5128 // st[wd]cx. dest, ptr
5129 // exitBB:
5130 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005131 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00005132 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005133 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00005134 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005135 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005136 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5137 BB->addSuccessor(loop2MBB);
5138 BB->addSuccessor(midMBB);
5139
5140 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005141 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00005142 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005143 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005144 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005145 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005146 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005147 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005148
Dale Johannesen65e39732008-08-25 18:53:26 +00005149 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005150 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00005151 .addReg(dest).addReg(ptrA).addReg(ptrB);
5152 BB->addSuccessor(exitMBB);
5153
Evan Cheng53301922008-07-12 02:23:19 +00005154 // exitMBB:
5155 // ...
5156 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005157 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
5158 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
5159 // We must use 64-bit registers for addresses when targeting 64-bit,
5160 // since we're actually doing arithmetic on them. Other registers
5161 // can be 32-bit.
5162 bool is64bit = PPCSubTarget.isPPC64();
5163 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
5164
5165 unsigned dest = MI->getOperand(0).getReg();
5166 unsigned ptrA = MI->getOperand(1).getReg();
5167 unsigned ptrB = MI->getOperand(2).getReg();
5168 unsigned oldval = MI->getOperand(3).getReg();
5169 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005170 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005171
5172 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5173 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5174 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
5175 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5176 F->insert(It, loop1MBB);
5177 F->insert(It, loop2MBB);
5178 F->insert(It, midMBB);
5179 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005180 exitMBB->splice(exitMBB->begin(), BB,
5181 llvm::next(MachineBasicBlock::iterator(MI)),
5182 BB->end());
5183 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005184
5185 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005186 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005187 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5188 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005189 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5190 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5191 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5192 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
5193 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
5194 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
5195 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
5196 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5197 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5198 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5199 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5200 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
5201 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
5202 unsigned Ptr1Reg;
5203 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005204 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005205 // thisMBB:
5206 // ...
5207 // fallthrough --> loopMBB
5208 BB->addSuccessor(loop1MBB);
5209
5210 // The 4-byte load must be aligned, while a char or short may be
5211 // anywhere in the word. Hence all this nasty bookkeeping code.
5212 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5213 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005214 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005215 // rlwinm ptr, ptr1, 0, 0, 29
5216 // slw newval2, newval, shift
5217 // slw oldval2, oldval,shift
5218 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5219 // slw mask, mask2, shift
5220 // and newval3, newval2, mask
5221 // and oldval3, oldval2, mask
5222 // loop1MBB:
5223 // lwarx tmpDest, ptr
5224 // and tmp, tmpDest, mask
5225 // cmpw tmp, oldval3
5226 // bne- midMBB
5227 // loop2MBB:
5228 // andc tmp2, tmpDest, mask
5229 // or tmp4, tmp2, newval3
5230 // stwcx. tmp4, ptr
5231 // bne- loop1MBB
5232 // b exitBB
5233 // midMBB:
5234 // stwcx. tmpDest, ptr
5235 // exitBB:
5236 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005237 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005238 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005239 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005240 .addReg(ptrA).addReg(ptrB);
5241 } else {
5242 Ptr1Reg = ptrB;
5243 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005244 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005245 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005246 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005247 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5248 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005249 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005250 .addReg(Ptr1Reg).addImm(0).addImm(61);
5251 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005252 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005253 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005254 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005255 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005256 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005257 .addReg(oldval).addReg(ShiftReg);
5258 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005259 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005260 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005261 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5262 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
5263 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005264 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005265 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005266 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005267 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005268 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005269 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005270 .addReg(OldVal2Reg).addReg(MaskReg);
5271
5272 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005273 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005274 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005275 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
5276 .addReg(TmpDestReg).addReg(MaskReg);
5277 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005278 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005279 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005280 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5281 BB->addSuccessor(loop2MBB);
5282 BB->addSuccessor(midMBB);
5283
5284 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005285 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
5286 .addReg(TmpDestReg).addReg(MaskReg);
5287 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
5288 .addReg(Tmp2Reg).addReg(NewVal3Reg);
5289 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005290 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005291 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005292 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005293 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005294 BB->addSuccessor(loop1MBB);
5295 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005296
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005297 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005298 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005299 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005300 BB->addSuccessor(exitMBB);
5301
5302 // exitMBB:
5303 // ...
5304 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005305 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
5306 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005307 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005308 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00005309 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005310
Dan Gohman14152b42010-07-06 20:24:04 +00005311 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005312 return BB;
5313}
5314
Chris Lattner1a635d62006-04-14 06:01:58 +00005315//===----------------------------------------------------------------------===//
5316// Target Optimization Hooks
5317//===----------------------------------------------------------------------===//
5318
Duncan Sands25cf2272008-11-24 14:53:14 +00005319SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
5320 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00005321 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005322 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00005323 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005324 switch (N->getOpcode()) {
5325 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005326 case PPCISD::SHL:
5327 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005328 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005329 return N->getOperand(0);
5330 }
5331 break;
5332 case PPCISD::SRL:
5333 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005334 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005335 return N->getOperand(0);
5336 }
5337 break;
5338 case PPCISD::SRA:
5339 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005340 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005341 C->isAllOnesValue()) // -1 >>s V -> -1.
5342 return N->getOperand(0);
5343 }
5344 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005345
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005346 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00005347 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005348 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
5349 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
5350 // We allow the src/dst to be either f32/f64, but the intermediate
5351 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00005352 if (N->getOperand(0).getValueType() == MVT::i64 &&
5353 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005354 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005355 if (Val.getValueType() == MVT::f32) {
5356 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005357 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005358 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005359
Owen Anderson825b72b2009-08-11 20:47:22 +00005360 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005361 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005362 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005363 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005364 if (N->getValueType(0) == MVT::f32) {
5365 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00005366 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00005367 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005368 }
5369 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00005370 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005371 // If the intermediate type is i32, we can avoid the load/store here
5372 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005373 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005374 }
5375 }
5376 break;
Chris Lattner51269842006-03-01 05:50:56 +00005377 case ISD::STORE:
5378 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
5379 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00005380 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00005381 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005382 N->getOperand(1).getValueType() == MVT::i32 &&
5383 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005384 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005385 if (Val.getValueType() == MVT::f32) {
5386 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005387 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005388 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005389 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005390 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005391
Owen Anderson825b72b2009-08-11 20:47:22 +00005392 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00005393 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00005394 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005395 return Val;
5396 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005397
Chris Lattnerd9989382006-07-10 20:56:58 +00005398 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00005399 if (cast<StoreSDNode>(N)->isUnindexed() &&
5400 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00005401 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005402 (N->getOperand(1).getValueType() == MVT::i32 ||
5403 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005404 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005405 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00005406 if (BSwapOp.getValueType() == MVT::i16)
5407 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00005408
Dan Gohmanc76909a2009-09-25 20:36:54 +00005409 SDValue Ops[] = {
5410 N->getOperand(0), BSwapOp, N->getOperand(2),
5411 DAG.getValueType(N->getOperand(1).getValueType())
5412 };
5413 return
5414 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
5415 Ops, array_lengthof(Ops),
5416 cast<StoreSDNode>(N)->getMemoryVT(),
5417 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005418 }
5419 break;
5420 case ISD::BSWAP:
5421 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00005422 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00005423 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005424 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005425 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00005426 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00005427 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00005428 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00005429 LD->getChain(), // Chain
5430 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00005431 DAG.getValueType(N->getValueType(0)) // VT
5432 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00005433 SDValue BSLoad =
5434 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
5435 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
5436 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005437
Scott Michelfdc40a02009-02-17 22:15:04 +00005438 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00005439 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00005440 if (N->getValueType(0) == MVT::i16)
5441 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00005442
Chris Lattnerd9989382006-07-10 20:56:58 +00005443 // First, combine the bswap away. This makes the value produced by the
5444 // load dead.
5445 DCI.CombineTo(N, ResVal);
5446
5447 // Next, combine the load away, we give it a bogus result value but a real
5448 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00005449 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00005450
Chris Lattnerd9989382006-07-10 20:56:58 +00005451 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00005452 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005453 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005454
Chris Lattner51269842006-03-01 05:50:56 +00005455 break;
Chris Lattner4468c222006-03-31 06:02:07 +00005456 case PPCISD::VCMP: {
5457 // If a VCMPo node already exists with exactly the same operands as this
5458 // node, use its result instead of this node (VCMPo computes both a CR6 and
5459 // a normal output).
5460 //
5461 if (!N->getOperand(0).hasOneUse() &&
5462 !N->getOperand(1).hasOneUse() &&
5463 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005464
Chris Lattner4468c222006-03-31 06:02:07 +00005465 // Scan all of the users of the LHS, looking for VCMPo's that match.
5466 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005467
Gabor Greifba36cb52008-08-28 21:40:38 +00005468 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00005469 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5470 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00005471 if (UI->getOpcode() == PPCISD::VCMPo &&
5472 UI->getOperand(1) == N->getOperand(1) &&
5473 UI->getOperand(2) == N->getOperand(2) &&
5474 UI->getOperand(0) == N->getOperand(0)) {
5475 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00005476 break;
5477 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005478
Chris Lattner00901202006-04-18 18:28:22 +00005479 // If there is no VCMPo node, or if the flag value has a single use, don't
5480 // transform this.
5481 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5482 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005483
5484 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00005485 // chain, this transformation is more complex. Note that multiple things
5486 // could use the value result, which we should ignore.
5487 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005488 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00005489 FlagUser == 0; ++UI) {
5490 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00005491 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00005492 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005493 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00005494 FlagUser = User;
5495 break;
5496 }
5497 }
5498 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005499
Chris Lattner00901202006-04-18 18:28:22 +00005500 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5501 // give up for right now.
5502 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00005503 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00005504 }
5505 break;
5506 }
Chris Lattner90564f22006-04-18 17:59:36 +00005507 case ISD::BR_CC: {
5508 // If this is a branch on an altivec predicate comparison, lower this so
5509 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5510 // lowering is done pre-legalize, because the legalizer lowers the predicate
5511 // compare down to code that is difficult to reassemble.
5512 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00005513 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00005514 int CompareOpc;
5515 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00005516
Chris Lattner90564f22006-04-18 17:59:36 +00005517 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5518 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5519 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5520 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005521
Chris Lattner90564f22006-04-18 17:59:36 +00005522 // If this is a comparison against something other than 0/1, then we know
5523 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005524 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005525 if (Val != 0 && Val != 1) {
5526 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5527 return N->getOperand(0);
5528 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00005529 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00005530 N->getOperand(0), N->getOperand(4));
5531 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005532
Chris Lattner90564f22006-04-18 17:59:36 +00005533 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005534
Chris Lattner90564f22006-04-18 17:59:36 +00005535 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00005536 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00005537 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005538 LHS.getOperand(2), // LHS of compare
5539 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00005540 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005541 };
Chris Lattner90564f22006-04-18 17:59:36 +00005542 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005543 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005544 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005545
Chris Lattner90564f22006-04-18 17:59:36 +00005546 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005547 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005548 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00005549 default: // Can't happen, don't crash on invalid number though.
5550 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005551 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00005552 break;
5553 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005554 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00005555 break;
5556 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005557 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00005558 break;
5559 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005560 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00005561 break;
5562 }
5563
Owen Anderson825b72b2009-08-11 20:47:22 +00005564 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5565 DAG.getConstant(CompOpc, MVT::i32),
5566 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00005567 N->getOperand(4), CompNode.getValue(1));
5568 }
5569 break;
5570 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005571 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005572
Dan Gohman475871a2008-07-27 21:46:04 +00005573 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005574}
5575
Chris Lattner1a635d62006-04-14 06:01:58 +00005576//===----------------------------------------------------------------------===//
5577// Inline Assembly Support
5578//===----------------------------------------------------------------------===//
5579
Dan Gohman475871a2008-07-27 21:46:04 +00005580void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00005581 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005582 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005583 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005584 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00005585 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005586 switch (Op.getOpcode()) {
5587 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00005588 case PPCISD::LBRX: {
5589 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00005590 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00005591 KnownZero = 0xFFFF0000;
5592 break;
5593 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005594 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005595 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005596 default: break;
5597 case Intrinsic::ppc_altivec_vcmpbfp_p:
5598 case Intrinsic::ppc_altivec_vcmpeqfp_p:
5599 case Intrinsic::ppc_altivec_vcmpequb_p:
5600 case Intrinsic::ppc_altivec_vcmpequh_p:
5601 case Intrinsic::ppc_altivec_vcmpequw_p:
5602 case Intrinsic::ppc_altivec_vcmpgefp_p:
5603 case Intrinsic::ppc_altivec_vcmpgtfp_p:
5604 case Intrinsic::ppc_altivec_vcmpgtsb_p:
5605 case Intrinsic::ppc_altivec_vcmpgtsh_p:
5606 case Intrinsic::ppc_altivec_vcmpgtsw_p:
5607 case Intrinsic::ppc_altivec_vcmpgtub_p:
5608 case Intrinsic::ppc_altivec_vcmpgtuh_p:
5609 case Intrinsic::ppc_altivec_vcmpgtuw_p:
5610 KnownZero = ~1U; // All bits but the low one are known to be zero.
5611 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005612 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005613 }
5614 }
5615}
5616
5617
Chris Lattner4234f572007-03-25 02:14:49 +00005618/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005619/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00005620PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005621PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
5622 if (Constraint.size() == 1) {
5623 switch (Constraint[0]) {
5624 default: break;
5625 case 'b':
5626 case 'r':
5627 case 'f':
5628 case 'v':
5629 case 'y':
5630 return C_RegisterClass;
5631 }
5632 }
5633 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005634}
5635
John Thompson44ab89e2010-10-29 17:29:13 +00005636/// Examine constraint type and operand type and determine a weight value.
5637/// This object must already have been set up with the operand type
5638/// and the current alternative constraint selected.
5639TargetLowering::ConstraintWeight
5640PPCTargetLowering::getSingleConstraintMatchWeight(
5641 AsmOperandInfo &info, const char *constraint) const {
5642 ConstraintWeight weight = CW_Invalid;
5643 Value *CallOperandVal = info.CallOperandVal;
5644 // If we don't have a value, we can't do a match,
5645 // but allow it at the lowest weight.
5646 if (CallOperandVal == NULL)
5647 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005648 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00005649 // Look at the constraint type.
5650 switch (*constraint) {
5651 default:
5652 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
5653 break;
5654 case 'b':
5655 if (type->isIntegerTy())
5656 weight = CW_Register;
5657 break;
5658 case 'f':
5659 if (type->isFloatTy())
5660 weight = CW_Register;
5661 break;
5662 case 'd':
5663 if (type->isDoubleTy())
5664 weight = CW_Register;
5665 break;
5666 case 'v':
5667 if (type->isVectorTy())
5668 weight = CW_Register;
5669 break;
5670 case 'y':
5671 weight = CW_Register;
5672 break;
5673 }
5674 return weight;
5675}
5676
Scott Michelfdc40a02009-02-17 22:15:04 +00005677std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00005678PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005679 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00005680 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00005681 // GCC RS6000 Constraint Letters
5682 switch (Constraint[0]) {
5683 case 'b': // R1-R31
5684 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00005685 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00005686 return std::make_pair(0U, &PPC::G8RCRegClass);
5687 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00005688 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00005689 if (VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00005690 return std::make_pair(0U, &PPC::F4RCRegClass);
5691 if (VT == MVT::f64)
5692 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00005693 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005694 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00005695 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00005696 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00005697 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005698 }
5699 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005700
Chris Lattner331d1bc2006-11-02 01:44:04 +00005701 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005702}
Chris Lattner763317d2006-02-07 00:47:13 +00005703
Chris Lattner331d1bc2006-11-02 01:44:04 +00005704
Chris Lattner48884cd2007-08-25 00:47:38 +00005705/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00005706/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00005707void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00005708 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00005709 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00005710 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00005711 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00005712
Eric Christopher100c8332011-06-02 23:16:42 +00005713 // Only support length 1 constraints.
5714 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00005715
Eric Christopher100c8332011-06-02 23:16:42 +00005716 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00005717 switch (Letter) {
5718 default: break;
5719 case 'I':
5720 case 'J':
5721 case 'K':
5722 case 'L':
5723 case 'M':
5724 case 'N':
5725 case 'O':
5726 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00005727 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00005728 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005729 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00005730 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005731 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00005732 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005733 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005734 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005735 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005736 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
5737 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005738 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005739 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005740 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005741 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005742 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005743 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005744 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005745 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005746 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00005747 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005748 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005749 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005750 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00005751 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005752 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005753 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005754 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005755 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005756 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005757 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005758 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005759 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005760 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005761 }
5762 break;
5763 }
5764 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005765
Gabor Greifba36cb52008-08-28 21:40:38 +00005766 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005767 Ops.push_back(Result);
5768 return;
5769 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005770
Chris Lattner763317d2006-02-07 00:47:13 +00005771 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00005772 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00005773}
Evan Chengc4c62572006-03-13 23:20:37 +00005774
Chris Lattnerc9addb72007-03-30 23:15:24 +00005775// isLegalAddressingMode - Return true if the addressing mode represented
5776// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00005777bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005778 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00005779 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00005780
Chris Lattnerc9addb72007-03-30 23:15:24 +00005781 // PPC allows a sign-extended 16-bit immediate field.
5782 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
5783 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005784
Chris Lattnerc9addb72007-03-30 23:15:24 +00005785 // No global is ever allowed as a base.
5786 if (AM.BaseGV)
5787 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005788
5789 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005790 switch (AM.Scale) {
5791 case 0: // "r+i" or just "i", depending on HasBaseReg.
5792 break;
5793 case 1:
5794 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
5795 return false;
5796 // Otherwise we have r+r or r+i.
5797 break;
5798 case 2:
5799 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
5800 return false;
5801 // Allow 2*r as r+r.
5802 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00005803 default:
5804 // No other scales are supported.
5805 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00005806 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005807
Chris Lattnerc9addb72007-03-30 23:15:24 +00005808 return true;
5809}
5810
Evan Chengc4c62572006-03-13 23:20:37 +00005811/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00005812/// as the offset of the target addressing mode for load / store of the
5813/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005814bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00005815 // PPC allows a sign-extended 16-bit immediate field.
5816 return (V > -(1 << 16) && V < (1 << 16)-1);
5817}
Reid Spencer3a9ec242006-08-28 01:02:49 +00005818
Craig Topperc89c7442012-03-27 07:21:54 +00005819bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00005820 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00005821}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005822
Dan Gohmand858e902010-04-17 15:26:15 +00005823SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
5824 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00005825 MachineFunction &MF = DAG.getMachineFunction();
5826 MachineFrameInfo *MFI = MF.getFrameInfo();
5827 MFI->setReturnAddressIsTaken(true);
5828
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005829 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005830 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005831
Dale Johannesen08673d22010-05-03 22:59:34 +00005832 // Make sure the function does not optimize away the store of the RA to
5833 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00005834 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00005835 FuncInfo->setLRStoreRequired();
5836 bool isPPC64 = PPCSubTarget.isPPC64();
5837 bool isDarwinABI = PPCSubTarget.isDarwinABI();
5838
5839 if (Depth > 0) {
5840 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
5841 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005842
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00005843 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00005844 isPPC64? MVT::i64 : MVT::i32);
5845 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
5846 DAG.getNode(ISD::ADD, dl, getPointerTy(),
5847 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005848 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005849 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00005850
Chris Lattner3fc027d2007-12-08 06:59:59 +00005851 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00005852 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00005853 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005854 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00005855}
5856
Dan Gohmand858e902010-04-17 15:26:15 +00005857SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
5858 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00005859 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005860 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005861
Owen Andersone50ed302009-08-10 22:56:29 +00005862 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005863 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00005864
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005865 MachineFunction &MF = DAG.getMachineFunction();
5866 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00005867 MFI->setFrameAddressIsTaken(true);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005868 bool is31 = (getTargetMachine().Options.DisableFramePointerElim(MF) ||
5869 MFI->hasVarSizedObjects()) &&
Dale Johannesen08673d22010-05-03 22:59:34 +00005870 MFI->getStackSize() &&
5871 !MF.getFunction()->hasFnAttr(Attribute::Naked);
5872 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
5873 (is31 ? PPC::R31 : PPC::R1);
5874 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
5875 PtrVT);
5876 while (Depth--)
5877 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005878 FrameAddr, MachinePointerInfo(), false, false,
5879 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005880 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005881}
Dan Gohman54aeea32008-10-21 03:41:46 +00005882
5883bool
5884PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5885 // The PowerPC target isn't yet aware of offsets.
5886 return false;
5887}
Tilmann Schellerffd02002009-07-03 06:45:56 +00005888
Evan Cheng42642d02010-04-01 20:10:42 +00005889/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00005890/// and store operations as a result of memset, memcpy, and memmove
5891/// lowering. If DstAlign is zero that means it's safe to destination
5892/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
5893/// means there isn't a need to check it against alignment requirement,
5894/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00005895/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengf28f8bc2010-04-02 19:36:14 +00005896/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00005897/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
5898/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00005899/// It returns EVT::Other if the type should be determined using generic
5900/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00005901EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
5902 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00005903 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00005904 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00005905 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00005906 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005907 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005908 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005909 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005910 }
5911}
Hal Finkel3f31d492012-04-01 19:23:08 +00005912
Hal Finkel070b8db2012-06-22 00:49:52 +00005913/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
5914/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
5915/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
5916/// is expanded to mul + add.
5917bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
5918 if (!VT.isSimple())
5919 return false;
5920
5921 switch (VT.getSimpleVT().SimpleTy) {
5922 case MVT::f32:
5923 case MVT::f64:
5924 case MVT::v4f32:
5925 return true;
5926 default:
5927 break;
5928 }
5929
5930 return false;
5931}
5932
Hal Finkel3f31d492012-04-01 19:23:08 +00005933Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00005934 if (DisableILPPref)
5935 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00005936
Hal Finkel71ffcfe2012-06-10 19:32:29 +00005937 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00005938}
5939