blob: 826465a516421241d9d84006624995602cbcc8db [file] [log] [blame]
Daniel Dunbar40588742009-11-25 02:13:23 +00001//===- DisassemblerEmitter.cpp - Generate a disassembler ------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Daniel Dunbar40588742009-11-25 02:13:23 +000010#include "CodeGenTarget.h"
Sean Callanan8ed9f512009-12-19 02:59:52 +000011#include "X86DisassemblerTables.h"
12#include "X86RecognizableInstr.h"
Peter Collingbourne7c788882011-10-01 16:41:13 +000013#include "llvm/TableGen/Error.h"
14#include "llvm/TableGen/Record.h"
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +000015#include "llvm/TableGen/TableGenBackend.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000016
Daniel Dunbar40588742009-11-25 02:13:23 +000017using namespace llvm;
Sean Callanan8ed9f512009-12-19 02:59:52 +000018using namespace llvm::X86Disassembler;
19
20/// DisassemblerEmitter - Contains disassembler table emitters for various
21/// architectures.
22
23/// X86 Disassembler Emitter
24///
25/// *** IF YOU'RE HERE TO RESOLVE A "Primary decode conflict", LOOK DOWN NEAR
26/// THE END OF THIS COMMENT!
27///
28/// The X86 disassembler emitter is part of the X86 Disassembler, which is
29/// documented in lib/Target/X86/X86Disassembler.h.
30///
31/// The emitter produces the tables that the disassembler uses to translate
32/// instructions. The emitter generates the following tables:
33///
34/// - One table (CONTEXTS_SYM) that contains a mapping of attribute masks to
35/// instruction contexts. Although for each attribute there are cases where
36/// that attribute determines decoding, in the majority of cases decoding is
37/// the same whether or not an attribute is present. For example, a 64-bit
38/// instruction with an OPSIZE prefix and an XS prefix decodes the same way in
39/// all cases as a 64-bit instruction with only OPSIZE set. (The XS prefix
40/// may have effects on its execution, but does not change the instruction
41/// returned.) This allows considerable space savings in other tables.
Joerg Sonnenberger4a8ac8d2011-04-04 16:58:13 +000042/// - Six tables (ONEBYTE_SYM, TWOBYTE_SYM, THREEBYTE38_SYM, THREEBYTE3A_SYM,
43/// THREEBYTEA6_SYM, and THREEBYTEA7_SYM contain the hierarchy that the
44/// decoder traverses while decoding an instruction. At the lowest level of
45/// this hierarchy are instruction UIDs, 16-bit integers that can be used to
46/// uniquely identify the instruction and correspond exactly to its position
47/// in the list of CodeGenInstructions for the target.
Sean Callanan8ed9f512009-12-19 02:59:52 +000048/// - One table (INSTRUCTIONS_SYM) contains information about the operands of
49/// each instruction and how to decode them.
50///
51/// During table generation, there may be conflicts between instructions that
52/// occupy the same space in the decode tables. These conflicts are resolved as
53/// follows in setTableFields() (X86DisassemblerTables.cpp)
54///
55/// - If the current context is the native context for one of the instructions
56/// (that is, the attributes specified for it in the LLVM tables specify
57/// precisely the current context), then it has priority.
58/// - If the current context isn't native for either of the instructions, then
59/// the higher-priority context wins (that is, the one that is more specific).
60/// That hierarchy is determined by outranks() (X86DisassemblerTables.cpp)
61/// - If the current context is native for both instructions, then the table
62/// emitter reports a conflict and dies.
63///
64/// *** RESOLUTION FOR "Primary decode conflict"S
65///
66/// If two instructions collide, typically the solution is (in order of
67/// likelihood):
68///
69/// (1) to filter out one of the instructions by editing filter()
70/// (X86RecognizableInstr.cpp). This is the most common resolution, but
71/// check the Intel manuals first to make sure that (2) and (3) are not the
72/// problem.
73/// (2) to fix the tables (X86.td and its subsidiaries) so the opcodes are
74/// accurate. Sometimes they are not.
75/// (3) to fix the tables to reflect the actual context (for example, required
76/// prefixes), and possibly to add a new context by editing
77/// lib/Target/X86/X86DisassemblerDecoderCommon.h. This is unlikely to be
78/// the cause.
79///
80/// DisassemblerEmitter.cpp contains the implementation for the emitter,
81/// which simply pulls out instructions from the CodeGenTarget and pushes them
82/// into X86DisassemblerTables.
83/// X86DisassemblerTables.h contains the interface for the instruction tables,
84/// which manage and emit the structures discussed above.
85/// X86DisassemblerTables.cpp contains the implementation for the instruction
86/// tables.
87/// X86ModRMFilters.h contains filters that can be used to determine which
88/// ModR/M values are valid for a particular instruction. These are used to
89/// populate ModRMDecisions.
90/// X86RecognizableInstr.h contains the interface for a single instruction,
91/// which knows how to translate itself from a CodeGenInstruction and provide
92/// the information necessary for integration into the tables.
93/// X86RecognizableInstr.cpp contains the implementation for a single
94/// instruction.
Daniel Dunbar40588742009-11-25 02:13:23 +000095
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +000096namespace llvm {
Daniel Dunbar40588742009-11-25 02:13:23 +000097
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +000098extern void EmitFixedLenDecoder(RecordKeeper &RK, raw_ostream &OS,
99 std::string PredicateNamespace,
100 std::string GPrefix,
101 std::string GPostfix,
102 std::string ROK,
103 std::string RFail,
104 std::string L);
105
106void EmitDisassembler(RecordKeeper &Records, raw_ostream &OS) {
107 CodeGenTarget Target(Records);
108 emitSourceFileHeader(" * " + Target.getName() + " Disassembler", OS);
Daniel Dunbar40588742009-11-25 02:13:23 +0000109
Sean Callanan8ed9f512009-12-19 02:59:52 +0000110 // X86 uses a custom disassembler.
111 if (Target.getName() == "X86") {
112 DisassemblerTables Tables;
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +0000113
Chris Lattnerf6502782010-03-19 00:34:35 +0000114 const std::vector<const CodeGenInstruction*> &numberedInstructions =
115 Target.getInstructionsByEnumValue();
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +0000116
Sean Callanan8ed9f512009-12-19 02:59:52 +0000117 for (unsigned i = 0, e = numberedInstructions.size(); i != e; ++i)
118 RecognizableInstr::processInstr(Tables, *numberedInstructions[i], i);
119
120 // FIXME: As long as we are using exceptions, might as well drop this to the
121 // actual conflict site.
122 if (Tables.hasConflicts())
123 throw TGError(Target.getTargetRecord()->getLoc(),
124 "Primary decode conflict");
125
126 Tables.emit(OS);
127 return;
128 }
129
Owen Anderson83e3f672011-08-17 17:44:15 +0000130 // ARM and Thumb have a CHECK() macro to deal with DecodeStatuses.
131 if (Target.getName() == "ARM" ||
132 Target.getName() == "Thumb") {
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +0000133 EmitFixedLenDecoder(Records, OS, "ARM",
134 "if (!Check(S, ", ")) return MCDisassembler::Fail;",
135 "S", "MCDisassembler::Fail",
136 " MCDisassembler::DecodeStatus S = "
137 "MCDisassembler::Success;\n(void)S;");
Owen Anderson83e3f672011-08-17 17:44:15 +0000138 return;
139 }
140
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +0000141 EmitFixedLenDecoder(Records, OS, Target.getName(),
142 "if (", " == MCDisassembler::Fail)"
143 " return MCDisassembler::Fail;",
144 "MCDisassembler::Success", "MCDisassembler::Fail", "");
Daniel Dunbar40588742009-11-25 02:13:23 +0000145}
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +0000146
147} // End llvm namespace