blob: 3adb8694d9ab8b3237148ffc030feb190eb54af4 [file] [log] [blame]
Chris Lattner33ccf7e2003-08-03 17:24:10 +00001//===- InstrInfoEmitter.cpp - Generate a Instruction Set Desc. ------------===//
Misha Brukman3da94ae2005-04-22 00:00:37 +00002//
John Criswell01d45822003-10-20 20:20:30 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner30609102007-12-29 20:37:13 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman3da94ae2005-04-22 00:00:37 +00007//
John Criswell01d45822003-10-20 20:20:30 +00008//===----------------------------------------------------------------------===//
Chris Lattner33ccf7e2003-08-03 17:24:10 +00009//
10// This tablegen backend is responsible for emitting a description of the target
11// instruction set for the code generator.
12//
13//===----------------------------------------------------------------------===//
14
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +000015
16#include "CodeGenDAGPatterns.h"
Andrew Trick2661b412012-07-07 04:00:00 +000017#include "CodeGenSchedule.h"
Chris Lattner803a5f62004-08-01 04:04:35 +000018#include "CodeGenTarget.h"
Craig Topper413b2e72012-04-01 18:14:14 +000019#include "SequenceToOffsetTable.h"
Chris Lattner23132b12009-08-24 03:52:50 +000020#include "llvm/ADT/StringExtras.h"
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +000021#include "llvm/TableGen/Record.h"
22#include "llvm/TableGen/TableGenBackend.h"
Jeff Cohencb366d92005-11-01 18:04:06 +000023#include <algorithm>
Benjamin Kramer901b8582012-03-23 11:35:30 +000024#include <cstdio>
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +000025#include <map>
26#include <vector>
Chris Lattner2082ebe2004-08-01 03:55:39 +000027using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000028
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +000029namespace {
30class InstrInfoEmitter {
31 RecordKeeper &Records;
32 CodeGenDAGPatterns CDP;
Andrew Trick2661b412012-07-07 04:00:00 +000033 const CodeGenSchedModels &SchedModels;
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +000034
35public:
Andrew Trick2661b412012-07-07 04:00:00 +000036 InstrInfoEmitter(RecordKeeper &R):
37 Records(R), CDP(R), SchedModels(CDP.getTargetInfo().getSchedModels()) {}
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +000038
39 // run - Output the instruction set description.
40 void run(raw_ostream &OS);
41
42private:
43 void emitEnums(raw_ostream &OS);
44
45 typedef std::map<std::vector<std::string>, unsigned> OperandInfoMapTy;
46 void emitRecord(const CodeGenInstruction &Inst, unsigned Num,
47 Record *InstrInfo,
48 std::map<std::vector<Record*>, unsigned> &EL,
49 const OperandInfoMapTy &OpInfo,
50 raw_ostream &OS);
51
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +000052 // Operand information.
53 void EmitOperandInfo(raw_ostream &OS, OperandInfoMapTy &OperandInfoIDs);
54 std::vector<std::string> GetOperandInfo(const CodeGenInstruction &Inst);
55};
56} // End anonymous namespace
57
Chris Lattner5fbe2752008-01-06 01:21:51 +000058static void PrintDefList(const std::vector<Record*> &Uses,
Daniel Dunbar1a551802009-07-03 00:10:29 +000059 unsigned Num, raw_ostream &OS) {
Craig Topperfac25982012-03-08 08:22:45 +000060 OS << "static const uint16_t ImplicitList" << Num << "[] = { ";
Chris Lattnera3ac88d2005-08-18 21:36:47 +000061 for (unsigned i = 0, e = Uses.size(); i != e; ++i)
62 OS << getQualifiedName(Uses[i]) << ", ";
Chris Lattnera3ae6142003-08-03 21:57:51 +000063 OS << "0 };\n";
64}
65
Chris Lattneref8339b2008-01-06 01:20:13 +000066//===----------------------------------------------------------------------===//
Chris Lattneref8339b2008-01-06 01:20:13 +000067// Operand Info Emission.
68//===----------------------------------------------------------------------===//
69
Chris Lattnera0cca4a2006-11-06 23:49:51 +000070std::vector<std::string>
71InstrInfoEmitter::GetOperandInfo(const CodeGenInstruction &Inst) {
72 std::vector<std::string> Result;
Owen Andersonbea6f612011-06-27 21:06:21 +000073
Chris Lattnerc240bb02010-11-01 04:03:32 +000074 for (unsigned i = 0, e = Inst.Operands.size(); i != e; ++i) {
Chris Lattnerf1968392006-11-10 02:01:40 +000075 // Handle aggregate operands and normal operands the same way by expanding
76 // either case into a list of operands for this op.
Chris Lattnerc240bb02010-11-01 04:03:32 +000077 std::vector<CGIOperandList::OperandInfo> OperandList;
Chris Lattnera0cca4a2006-11-06 23:49:51 +000078
Chris Lattnerf1968392006-11-10 02:01:40 +000079 // This might be a multiple operand thing. Targets like X86 have
80 // registers in their multi-operand operands. It may also be an anonymous
81 // operand, which has a single operand, but no declared class for the
82 // operand.
David Greene05bce0b2011-07-29 22:43:06 +000083 DagInit *MIOI = Inst.Operands[i].MIOperandInfo;
Owen Andersonbea6f612011-06-27 21:06:21 +000084
Chris Lattnerf1968392006-11-10 02:01:40 +000085 if (!MIOI || MIOI->getNumArgs() == 0) {
86 // Single, anonymous, operand.
Chris Lattnerc240bb02010-11-01 04:03:32 +000087 OperandList.push_back(Inst.Operands[i]);
Chris Lattner65303d62005-11-19 07:05:57 +000088 } else {
Chris Lattnerc240bb02010-11-01 04:03:32 +000089 for (unsigned j = 0, e = Inst.Operands[i].MINumOperands; j != e; ++j) {
90 OperandList.push_back(Inst.Operands[i]);
Chris Lattnera0cca4a2006-11-06 23:49:51 +000091
David Greene05bce0b2011-07-29 22:43:06 +000092 Record *OpR = dynamic_cast<DefInit*>(MIOI->getArg(j))->getDef();
Chris Lattnerf1968392006-11-10 02:01:40 +000093 OperandList.back().Rec = OpR;
Chris Lattner65303d62005-11-19 07:05:57 +000094 }
Chris Lattnerd5aa3e22005-08-19 18:46:26 +000095 }
Chris Lattnerf1968392006-11-10 02:01:40 +000096
97 for (unsigned j = 0, e = OperandList.size(); j != e; ++j) {
98 Record *OpR = OperandList[j].Rec;
99 std::string Res;
Owen Andersonbea6f612011-06-27 21:06:21 +0000100
101 if (OpR->isSubClassOf("RegisterOperand"))
102 OpR = OpR->getValueAsDef("RegClass");
Chris Lattnerf1968392006-11-10 02:01:40 +0000103 if (OpR->isSubClassOf("RegisterClass"))
104 Res += getQualifiedName(OpR) + "RegClassID, ";
Chris Lattnercb778a82009-07-29 21:10:12 +0000105 else if (OpR->isSubClassOf("PointerLikeRegClass"))
106 Res += utostr(OpR->getValueAsInt("RegClassKind")) + ", ";
Chris Lattnerf1968392006-11-10 02:01:40 +0000107 else
Dan Gohmana606d952010-06-18 18:13:55 +0000108 // -1 means the operand does not have a fixed register class.
109 Res += "-1, ";
Owen Andersonbea6f612011-06-27 21:06:21 +0000110
Chris Lattnerf1968392006-11-10 02:01:40 +0000111 // Fill in applicable flags.
112 Res += "0";
Owen Andersonbea6f612011-06-27 21:06:21 +0000113
Chris Lattnerf1968392006-11-10 02:01:40 +0000114 // Ptr value whose register class is resolved via callback.
Chris Lattnera938ac62009-07-29 20:43:05 +0000115 if (OpR->isSubClassOf("PointerLikeRegClass"))
Evan Chenge837dea2011-06-28 19:10:37 +0000116 Res += "|(1<<MCOI::LookupPtrRegClass)";
Chris Lattnerf1968392006-11-10 02:01:40 +0000117
118 // Predicate operands. Check to see if the original unexpanded operand
119 // was of type PredicateOperand.
Chris Lattnerc240bb02010-11-01 04:03:32 +0000120 if (Inst.Operands[i].Rec->isSubClassOf("PredicateOperand"))
Evan Chenge837dea2011-06-28 19:10:37 +0000121 Res += "|(1<<MCOI::Predicate)";
Owen Andersonbea6f612011-06-27 21:06:21 +0000122
Evan Cheng88cc0922007-07-10 18:05:01 +0000123 // Optional def operands. Check to see if the original unexpanded operand
124 // was of type OptionalDefOperand.
Chris Lattnerc240bb02010-11-01 04:03:32 +0000125 if (Inst.Operands[i].Rec->isSubClassOf("OptionalDefOperand"))
Evan Chenge837dea2011-06-28 19:10:37 +0000126 Res += "|(1<<MCOI::OptionalDef)";
Evan Cheng88cc0922007-07-10 18:05:01 +0000127
Craig Topper39bdc552012-03-11 01:57:56 +0000128 // Fill in operand type.
129 Res += ", MCOI::";
130 assert(!Inst.Operands[i].OperandType.empty() && "Invalid operand type.");
131 Res += Inst.Operands[i].OperandType;
132
Chris Lattnerf1968392006-11-10 02:01:40 +0000133 // Fill in constraint info.
Chris Lattnera7d479c2010-02-10 01:45:28 +0000134 Res += ", ";
Owen Andersonbea6f612011-06-27 21:06:21 +0000135
Chris Lattnerc240bb02010-11-01 04:03:32 +0000136 const CGIOperandList::ConstraintInfo &Constraint =
137 Inst.Operands[i].Constraints[j];
Chris Lattnera7d479c2010-02-10 01:45:28 +0000138 if (Constraint.isNone())
139 Res += "0";
140 else if (Constraint.isEarlyClobber())
Evan Chenge837dea2011-06-28 19:10:37 +0000141 Res += "(1 << MCOI::EARLY_CLOBBER)";
Chris Lattnera7d479c2010-02-10 01:45:28 +0000142 else {
143 assert(Constraint.isTied());
144 Res += "((" + utostr(Constraint.getTiedOperand()) +
Evan Chenge837dea2011-06-28 19:10:37 +0000145 " << 16) | (1 << MCOI::TIED_TO))";
Chris Lattnera7d479c2010-02-10 01:45:28 +0000146 }
Owen Andersonbea6f612011-06-27 21:06:21 +0000147
Chris Lattnerf1968392006-11-10 02:01:40 +0000148 Result.push_back(Res);
149 }
Chris Lattnerd5aa3e22005-08-19 18:46:26 +0000150 }
Evan Chenge2ba8972006-11-01 00:27:05 +0000151
Chris Lattnerd5aa3e22005-08-19 18:46:26 +0000152 return Result;
153}
154
Owen Andersonbea6f612011-06-27 21:06:21 +0000155void InstrInfoEmitter::EmitOperandInfo(raw_ostream &OS,
Chris Lattneref8339b2008-01-06 01:20:13 +0000156 OperandInfoMapTy &OperandInfoIDs) {
157 // ID #0 is for no operand info.
158 unsigned OperandListNum = 0;
159 OperandInfoIDs[std::vector<std::string>()] = ++OperandListNum;
Owen Andersonbea6f612011-06-27 21:06:21 +0000160
Chris Lattneref8339b2008-01-06 01:20:13 +0000161 OS << "\n";
162 const CodeGenTarget &Target = CDP.getTargetInfo();
163 for (CodeGenTarget::inst_iterator II = Target.inst_begin(),
164 E = Target.inst_end(); II != E; ++II) {
Chris Lattner6a91b182010-03-19 01:00:55 +0000165 std::vector<std::string> OperandInfo = GetOperandInfo(**II);
Chris Lattneref8339b2008-01-06 01:20:13 +0000166 unsigned &N = OperandInfoIDs[OperandInfo];
167 if (N != 0) continue;
Owen Andersonbea6f612011-06-27 21:06:21 +0000168
Chris Lattneref8339b2008-01-06 01:20:13 +0000169 N = ++OperandListNum;
Evan Chenge837dea2011-06-28 19:10:37 +0000170 OS << "static const MCOperandInfo OperandInfo" << N << "[] = { ";
Chris Lattneref8339b2008-01-06 01:20:13 +0000171 for (unsigned i = 0, e = OperandInfo.size(); i != e; ++i)
172 OS << "{ " << OperandInfo[i] << " }, ";
173 OS << "};\n";
174 }
175}
176
177//===----------------------------------------------------------------------===//
178// Main Output.
179//===----------------------------------------------------------------------===//
Chris Lattnera3ae6142003-08-03 21:57:51 +0000180
181// run - Emit the main instruction description records for the target...
Daniel Dunbar1a551802009-07-03 00:10:29 +0000182void InstrInfoEmitter::run(raw_ostream &OS) {
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +0000183 emitSourceFileHeader("Target Instruction Enum Values", OS);
Evan Cheng22fee2d2011-06-28 20:07:07 +0000184 emitEnums(OS);
185
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +0000186 emitSourceFileHeader("Target Instruction Descriptors", OS);
Evan Cheng22fee2d2011-06-28 20:07:07 +0000187
188 OS << "\n#ifdef GET_INSTRINFO_MC_DESC\n";
189 OS << "#undef GET_INSTRINFO_MC_DESC\n";
190
Chris Lattner2c384132004-08-17 03:08:28 +0000191 OS << "namespace llvm {\n\n";
192
Dan Gohmanee4fa192008-04-03 00:02:49 +0000193 CodeGenTarget &Target = CDP.getTargetInfo();
Chris Lattner7884b752003-08-07 05:39:09 +0000194 const std::string &TargetName = Target.getName();
195 Record *InstrInfo = Target.getInstructionSet();
Chris Lattnera3ae6142003-08-03 21:57:51 +0000196
Chris Lattnera3ac88d2005-08-18 21:36:47 +0000197 // Keep track of all of the def lists we have emitted already.
198 std::map<std::vector<Record*>, unsigned> EmittedLists;
Chris Lattnera3ac88d2005-08-18 21:36:47 +0000199 unsigned ListNumber = 0;
Owen Andersonbea6f612011-06-27 21:06:21 +0000200
Chris Lattnera3ac88d2005-08-18 21:36:47 +0000201 // Emit all of the instruction's implicit uses and defs.
Chris Lattnerec352402004-08-01 05:04:00 +0000202 for (CodeGenTarget::inst_iterator II = Target.inst_begin(),
203 E = Target.inst_end(); II != E; ++II) {
Chris Lattner6a91b182010-03-19 01:00:55 +0000204 Record *Inst = (*II)->TheDef;
Chris Lattner366080c2005-10-28 22:59:53 +0000205 std::vector<Record*> Uses = Inst->getValueAsListOfDefs("Uses");
206 if (!Uses.empty()) {
Chris Lattnera3ac88d2005-08-18 21:36:47 +0000207 unsigned &IL = EmittedLists[Uses];
Chris Lattner5fbe2752008-01-06 01:21:51 +0000208 if (!IL) PrintDefList(Uses, IL = ++ListNumber, OS);
Chris Lattnera3ac88d2005-08-18 21:36:47 +0000209 }
Chris Lattner366080c2005-10-28 22:59:53 +0000210 std::vector<Record*> Defs = Inst->getValueAsListOfDefs("Defs");
211 if (!Defs.empty()) {
212 unsigned &IL = EmittedLists[Defs];
Chris Lattner5fbe2752008-01-06 01:21:51 +0000213 if (!IL) PrintDefList(Defs, IL = ++ListNumber, OS);
Chris Lattnera3ac88d2005-08-18 21:36:47 +0000214 }
Chris Lattnera3ae6142003-08-03 21:57:51 +0000215 }
216
Chris Lattneref8339b2008-01-06 01:20:13 +0000217 OperandInfoMapTy OperandInfoIDs;
Owen Andersonbea6f612011-06-27 21:06:21 +0000218
Chris Lattner0e384b62005-08-19 16:57:28 +0000219 // Emit all of the operand info records.
Chris Lattneref8339b2008-01-06 01:20:13 +0000220 EmitOperandInfo(OS, OperandInfoIDs);
Owen Andersonbea6f612011-06-27 21:06:21 +0000221
Evan Chenge837dea2011-06-28 19:10:37 +0000222 // Emit all of the MCInstrDesc records in their ENUM ordering.
Chris Lattner0e384b62005-08-19 16:57:28 +0000223 //
Benjamin Kramer1a2f9882011-10-22 16:50:00 +0000224 OS << "\nextern const MCInstrDesc " << TargetName << "Insts[] = {\n";
Chris Lattnerf6502782010-03-19 00:34:35 +0000225 const std::vector<const CodeGenInstruction*> &NumberedInstructions =
226 Target.getInstructionsByEnumValue();
Chris Lattnera3ae6142003-08-03 21:57:51 +0000227
Chris Lattnerf52e2612006-01-27 01:44:09 +0000228 for (unsigned i = 0, e = NumberedInstructions.size(); i != e; ++i)
229 emitRecord(*NumberedInstructions[i], i, InstrInfo, EmittedLists,
Evan Cheng4db37482011-06-27 23:47:21 +0000230 OperandInfoIDs, OS);
Evan Cheng94b01f62011-06-28 20:29:03 +0000231 OS << "};\n\n";
232
Craig Topper413b2e72012-04-01 18:14:14 +0000233 // Build an array of instruction names
234 SequenceToOffsetTable<std::string> InstrNames;
Benjamin Kramerc667ba62012-02-10 13:18:44 +0000235 for (unsigned i = 0, e = NumberedInstructions.size(); i != e; ++i) {
236 const CodeGenInstruction *Instr = NumberedInstructions[i];
Craig Topper413b2e72012-04-01 18:14:14 +0000237 InstrNames.add(Instr->TheDef->getName());
238 }
239
240 InstrNames.layout();
241 OS << "extern const char " << TargetName << "InstrNameData[] = {\n";
242 InstrNames.emit(OS, printChar);
243 OS << "};\n\n";
244
245 OS << "extern const unsigned " << TargetName <<"InstrNameIndices[] = {";
246 for (unsigned i = 0, e = NumberedInstructions.size(); i != e; ++i) {
Benjamin Kramerc667ba62012-02-10 13:18:44 +0000247 if (i % 8 == 0)
248 OS << "\n ";
Craig Topper413b2e72012-04-01 18:14:14 +0000249 const CodeGenInstruction *Instr = NumberedInstructions[i];
250 OS << InstrNames.get(Instr->TheDef->getName()) << "U, ";
Benjamin Kramerc667ba62012-02-10 13:18:44 +0000251 }
252
253 OS << "\n};\n\n";
254
Evan Cheng94b01f62011-06-28 20:29:03 +0000255 // MCInstrInfo initialization routine.
256 OS << "static inline void Init" << TargetName
257 << "MCInstrInfo(MCInstrInfo *II) {\n";
258 OS << " II->InitMCInstrInfo(" << TargetName << "Insts, "
Benjamin Kramerc667ba62012-02-10 13:18:44 +0000259 << TargetName << "InstrNameIndices, " << TargetName << "InstrNameData, "
Evan Cheng94b01f62011-06-28 20:29:03 +0000260 << NumberedInstructions.size() << ");\n}\n\n";
261
Chris Lattner2c384132004-08-17 03:08:28 +0000262 OS << "} // End llvm namespace \n";
Evan Cheng22fee2d2011-06-28 20:07:07 +0000263
264 OS << "#endif // GET_INSTRINFO_MC_DESC\n\n";
Evan Cheng4db3cff2011-07-01 17:57:27 +0000265
266 // Create a TargetInstrInfo subclass to hide the MC layer initialization.
267 OS << "\n#ifdef GET_INSTRINFO_HEADER\n";
268 OS << "#undef GET_INSTRINFO_HEADER\n";
269
270 std::string ClassName = TargetName + "GenInstrInfo";
Evan Cheng94214702011-07-01 20:45:01 +0000271 OS << "namespace llvm {\n";
Evan Cheng4db3cff2011-07-01 17:57:27 +0000272 OS << "struct " << ClassName << " : public TargetInstrInfoImpl {\n"
273 << " explicit " << ClassName << "(int SO = -1, int DO = -1);\n"
274 << "};\n";
275 OS << "} // End llvm namespace \n";
276
277 OS << "#endif // GET_INSTRINFO_HEADER\n\n";
278
279 OS << "\n#ifdef GET_INSTRINFO_CTOR\n";
280 OS << "#undef GET_INSTRINFO_CTOR\n";
281
Evan Cheng94214702011-07-01 20:45:01 +0000282 OS << "namespace llvm {\n";
Benjamin Kramer1a2f9882011-10-22 16:50:00 +0000283 OS << "extern const MCInstrDesc " << TargetName << "Insts[];\n";
Jakob Stoklund Olesenbcfa9822012-03-15 18:05:57 +0000284 OS << "extern const unsigned " << TargetName << "InstrNameIndices[];\n";
Craig Topper413b2e72012-04-01 18:14:14 +0000285 OS << "extern const char " << TargetName << "InstrNameData[];\n";
Evan Cheng4db3cff2011-07-01 17:57:27 +0000286 OS << ClassName << "::" << ClassName << "(int SO, int DO)\n"
287 << " : TargetInstrInfoImpl(SO, DO) {\n"
288 << " InitMCInstrInfo(" << TargetName << "Insts, "
Benjamin Kramerc667ba62012-02-10 13:18:44 +0000289 << TargetName << "InstrNameIndices, " << TargetName << "InstrNameData, "
Evan Cheng4db3cff2011-07-01 17:57:27 +0000290 << NumberedInstructions.size() << ");\n}\n";
291 OS << "} // End llvm namespace \n";
292
293 OS << "#endif // GET_INSTRINFO_CTOR\n\n";
Chris Lattnera3ae6142003-08-03 21:57:51 +0000294}
295
Chris Lattnerec352402004-08-01 05:04:00 +0000296void InstrInfoEmitter::emitRecord(const CodeGenInstruction &Inst, unsigned Num,
Chris Lattnera3ac88d2005-08-18 21:36:47 +0000297 Record *InstrInfo,
Chris Lattner366080c2005-10-28 22:59:53 +0000298 std::map<std::vector<Record*>, unsigned> &EmittedLists,
Chris Lattneref8339b2008-01-06 01:20:13 +0000299 const OperandInfoMapTy &OpInfo,
Daniel Dunbar1a551802009-07-03 00:10:29 +0000300 raw_ostream &OS) {
Chris Lattnera529a372008-01-06 01:53:37 +0000301 int MinOperands = 0;
Chris Lattnerc240bb02010-11-01 04:03:32 +0000302 if (!Inst.Operands.size() == 0)
Chris Lattnerd98958f2005-08-19 00:59:49 +0000303 // Each logical operand can be multiple MI operands.
Chris Lattnerc240bb02010-11-01 04:03:32 +0000304 MinOperands = Inst.Operands.back().MIOperandNo +
305 Inst.Operands.back().MINumOperands;
Dan Gohmand35121a2008-05-29 19:57:41 +0000306
Andrew Trick2661b412012-07-07 04:00:00 +0000307 Record *ItinDef = Inst.TheDef->getValueAsDef("Itinerary");
Evan Chengfb1aab02006-11-17 01:46:27 +0000308 OS << " { ";
Evan Chengb5910822007-08-02 00:20:17 +0000309 OS << Num << ",\t" << MinOperands << ",\t"
Owen Anderson16884412011-07-13 23:22:26 +0000310 << Inst.Operands.NumDefs << ",\t"
Andrew Trick2661b412012-07-07 04:00:00 +0000311 << SchedModels.getItinClassIdx(ItinDef) << ",\t"
Benjamin Kramer133f9d92012-02-09 11:25:09 +0000312 << Inst.TheDef->getValueAsInt("Size") << ",\t0";
Chris Lattnera3ae6142003-08-03 21:57:51 +0000313
314 // Emit all of the target indepedent flags...
Jakob Stoklund Olesenc291e2f2011-09-25 19:21:35 +0000315 if (Inst.isPseudo) OS << "|(1<<MCID::Pseudo)";
Evan Chenge837dea2011-06-28 19:10:37 +0000316 if (Inst.isReturn) OS << "|(1<<MCID::Return)";
317 if (Inst.isBranch) OS << "|(1<<MCID::Branch)";
318 if (Inst.isIndirectBranch) OS << "|(1<<MCID::IndirectBranch)";
319 if (Inst.isCompare) OS << "|(1<<MCID::Compare)";
320 if (Inst.isMoveImm) OS << "|(1<<MCID::MoveImm)";
321 if (Inst.isBitcast) OS << "|(1<<MCID::Bitcast)";
322 if (Inst.isBarrier) OS << "|(1<<MCID::Barrier)";
323 if (Inst.hasDelaySlot) OS << "|(1<<MCID::DelaySlot)";
324 if (Inst.isCall) OS << "|(1<<MCID::Call)";
325 if (Inst.canFoldAsLoad) OS << "|(1<<MCID::FoldableAsLoad)";
326 if (Inst.mayLoad) OS << "|(1<<MCID::MayLoad)";
327 if (Inst.mayStore) OS << "|(1<<MCID::MayStore)";
328 if (Inst.isPredicable) OS << "|(1<<MCID::Predicable)";
329 if (Inst.isConvertibleToThreeAddress) OS << "|(1<<MCID::ConvertibleTo3Addr)";
330 if (Inst.isCommutable) OS << "|(1<<MCID::Commutable)";
331 if (Inst.isTerminator) OS << "|(1<<MCID::Terminator)";
332 if (Inst.isReMaterializable) OS << "|(1<<MCID::Rematerializable)";
333 if (Inst.isNotDuplicable) OS << "|(1<<MCID::NotDuplicable)";
334 if (Inst.Operands.hasOptionalDef) OS << "|(1<<MCID::HasOptionalDef)";
335 if (Inst.usesCustomInserter) OS << "|(1<<MCID::UsesCustomInserter)";
Andrew Trick83a80312011-09-20 18:22:31 +0000336 if (Inst.hasPostISelHook) OS << "|(1<<MCID::HasPostISelHook)";
Evan Chenge837dea2011-06-28 19:10:37 +0000337 if (Inst.Operands.isVariadic)OS << "|(1<<MCID::Variadic)";
338 if (Inst.hasSideEffects) OS << "|(1<<MCID::UnmodeledSideEffects)";
339 if (Inst.isAsCheapAsAMove) OS << "|(1<<MCID::CheapAsAMove)";
340 if (Inst.hasExtraSrcRegAllocReq) OS << "|(1<<MCID::ExtraSrcRegAllocReq)";
341 if (Inst.hasExtraDefRegAllocReq) OS << "|(1<<MCID::ExtraDefRegAllocReq)";
Chris Lattnera3ae6142003-08-03 21:57:51 +0000342
343 // Emit all of the target-specific flags...
David Greene05bce0b2011-07-29 22:43:06 +0000344 BitsInit *TSF = Inst.TheDef->getValueAsBitsInit("TSFlags");
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000345 if (!TSF) throw "no TSFlags?";
346 uint64_t Value = 0;
347 for (unsigned i = 0, e = TSF->getNumBits(); i != e; ++i) {
David Greene05bce0b2011-07-29 22:43:06 +0000348 if (BitInit *Bit = dynamic_cast<BitInit*>(TSF->getBit(i)))
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000349 Value |= uint64_t(Bit->getValue()) << i;
350 else
351 throw "Invalid TSFlags bit in " + Inst.TheDef->getName();
352 }
353 OS << ", 0x";
354 OS.write_hex(Value);
Eric Christopher622dffd2010-06-09 16:16:48 +0000355 OS << "ULL, ";
Chris Lattnera3ae6142003-08-03 21:57:51 +0000356
357 // Emit the implicit uses and defs lists...
Chris Lattner366080c2005-10-28 22:59:53 +0000358 std::vector<Record*> UseList = Inst.TheDef->getValueAsListOfDefs("Uses");
359 if (UseList.empty())
Jim Laskeycd4317e2006-07-21 21:15:20 +0000360 OS << "NULL, ";
Misha Brukman3da94ae2005-04-22 00:00:37 +0000361 else
Chris Lattner366080c2005-10-28 22:59:53 +0000362 OS << "ImplicitList" << EmittedLists[UseList] << ", ";
Chris Lattnera3ae6142003-08-03 21:57:51 +0000363
Chris Lattner366080c2005-10-28 22:59:53 +0000364 std::vector<Record*> DefList = Inst.TheDef->getValueAsListOfDefs("Defs");
365 if (DefList.empty())
Jim Laskeycd4317e2006-07-21 21:15:20 +0000366 OS << "NULL, ";
Misha Brukman3da94ae2005-04-22 00:00:37 +0000367 else
Chris Lattner366080c2005-10-28 22:59:53 +0000368 OS << "ImplicitList" << EmittedLists[DefList] << ", ";
Chris Lattnera3ae6142003-08-03 21:57:51 +0000369
Chris Lattner0e384b62005-08-19 16:57:28 +0000370 // Emit the operand info.
Chris Lattnera0cca4a2006-11-06 23:49:51 +0000371 std::vector<std::string> OperandInfo = GetOperandInfo(Inst);
Chris Lattnerd5aa3e22005-08-19 18:46:26 +0000372 if (OperandInfo.empty())
373 OS << "0";
Chris Lattner0e384b62005-08-19 16:57:28 +0000374 else
Chris Lattneref8339b2008-01-06 01:20:13 +0000375 OS << "OperandInfo" << OpInfo.find(OperandInfo)->second;
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000376
Chris Lattnerec352402004-08-01 05:04:00 +0000377 OS << " }, // Inst #" << Num << " = " << Inst.TheDef->getName() << "\n";
Chris Lattnera3ae6142003-08-03 21:57:51 +0000378}
Evan Cheng22fee2d2011-06-28 20:07:07 +0000379
380// emitEnums - Print out enum values for all of the instructions.
381void InstrInfoEmitter::emitEnums(raw_ostream &OS) {
Evan Cheng22fee2d2011-06-28 20:07:07 +0000382
383 OS << "\n#ifdef GET_INSTRINFO_ENUM\n";
384 OS << "#undef GET_INSTRINFO_ENUM\n";
385
386 OS << "namespace llvm {\n\n";
387
388 CodeGenTarget Target(Records);
389
390 // We must emit the PHI opcode first...
391 std::string Namespace = Target.getInstNamespace();
Jim Grosbachbf1aab12012-04-11 21:02:30 +0000392
Evan Cheng22fee2d2011-06-28 20:07:07 +0000393 if (Namespace.empty()) {
394 fprintf(stderr, "No instructions defined!\n");
395 exit(1);
396 }
397
398 const std::vector<const CodeGenInstruction*> &NumberedInstructions =
399 Target.getInstructionsByEnumValue();
400
401 OS << "namespace " << Namespace << " {\n";
402 OS << " enum {\n";
403 for (unsigned i = 0, e = NumberedInstructions.size(); i != e; ++i) {
404 OS << " " << NumberedInstructions[i]->TheDef->getName()
405 << "\t= " << i << ",\n";
406 }
407 OS << " INSTRUCTION_LIST_END = " << NumberedInstructions.size() << "\n";
408 OS << " };\n}\n";
409 OS << "} // End llvm namespace \n";
410
411 OS << "#endif // GET_INSTRINFO_ENUM\n\n";
412}
Jakob Stoklund Olesen6f36fa92012-06-11 15:37:55 +0000413
414namespace llvm {
415
416void EmitInstrInfo(RecordKeeper &RK, raw_ostream &OS) {
417 InstrInfoEmitter(RK).run(OS);
418}
419
420} // End llvm namespace