blob: 71948e1b641cefce64bafbb709c1c0c6b3f5791c [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000072def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
73
Bill Wendlingc69107c2007-11-13 09:19:02 +000074def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000075 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000077 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
79def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000080 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
81 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000082def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
84 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
87 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000088
Chris Lattner48be23c2008-01-15 22:02:54 +000089def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000090 [SDNPHasChain, SDNPOptInFlag]>;
91
92def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
93 [SDNPInFlag]>;
94def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
95 [SDNPInFlag]>;
96
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
98 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
99
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng218977b2010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Chenga8e29892007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
109 [SDNPOutFlag]>;
110
David Goodwinc0309b42009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000112 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000113
Evan Chenga8e29892007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000119
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000128
Evan Cheng11db0682010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000133def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000134 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000135
Evan Chengf609bb82010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Dale Johannesen51e28e62010-06-03 21:09:53 +0000139 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
140
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
152def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000153def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000154def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000155def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000156def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
157def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
158def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
159def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
160def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
161 AssemblerPredicate;
162def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
163 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000164def HasMP : Predicate<"Subtarget->hasMPExtension()">,
165 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000166def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000167def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000168def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000169def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000170def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
171def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000172def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
173def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000174
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000175// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000176def UseMovt : Predicate<"Subtarget->useMovt()">;
177def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000178def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000179
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000180//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000181// ARM Flag Definitions.
182
183class RegConstraint<string C> {
184 string Constraints = C;
185}
186
187//===----------------------------------------------------------------------===//
188// ARM specific transformation functions and pattern fragments.
189//
190
Evan Chenga8e29892007-01-19 07:51:42 +0000191// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
192// so_imm_neg def below.
193def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000195}]>;
196
197// so_imm_not_XFORM - Return a so_imm value packed into the format described for
198// so_imm_not def below.
199def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000201}]>;
202
Evan Chenga8e29892007-01-19 07:51:42 +0000203/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
204def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000205 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000206}]>;
207
208/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
209def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000210 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000211}]>;
212
Jim Grosbach64171712010-02-16 21:07:46 +0000213def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000214 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000215 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000216 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000217
Evan Chenga2515702007-03-19 07:09:02 +0000218def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000219 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000220 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000221 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000222
223// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
224def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000225 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000228/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000229def hi16 : SDNodeXForm<imm, [{
230 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
231}]>;
232
233def lo16AllZero : PatLeaf<(i32 imm), [{
234 // Returns true if all low 16-bits are 0.
235 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000236}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000237
Jim Grosbach64171712010-02-16 21:07:46 +0000238/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239/// [0.65535].
240def imm0_65535 : PatLeaf<(i32 imm), [{
241 return (uint32_t)N->getZExtValue() < 65536;
242}]>;
243
Evan Cheng37f25d92008-08-28 23:39:26 +0000244class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
245class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000246
Jim Grosbach0a145f32010-02-16 20:17:57 +0000247/// adde and sube predicates - True based on whether the carry flag output
248/// will be needed or not.
249def adde_dead_carry :
250 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
251 [{return !N->hasAnyUseOfValue(1);}]>;
252def sube_dead_carry :
253 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
254 [{return !N->hasAnyUseOfValue(1);}]>;
255def adde_live_carry :
256 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
257 [{return N->hasAnyUseOfValue(1);}]>;
258def sube_live_carry :
259 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
260 [{return N->hasAnyUseOfValue(1);}]>;
261
Evan Chengc4af4632010-11-17 20:13:28 +0000262// An 'and' node with a single use.
263def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
264 return N->hasOneUse();
265}]>;
266
267// An 'xor' node with a single use.
268def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
269 return N->hasOneUse();
270}]>;
271
Evan Cheng48575f62010-12-05 22:04:16 +0000272// An 'fmul' node with a single use.
273def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
274 return N->hasOneUse();
275}]>;
276
277// An 'fadd' node which checks for single non-hazardous use.
278def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
279 return hasNoVMLxHazardUse(N);
280}]>;
281
282// An 'fsub' node which checks for single non-hazardous use.
283def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
284 return hasNoVMLxHazardUse(N);
285}]>;
286
Evan Chenga8e29892007-01-19 07:51:42 +0000287//===----------------------------------------------------------------------===//
288// Operand Definitions.
289//
290
291// Branch target.
Jim Grosbachc466b932010-11-11 18:04:49 +0000292def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000293 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000294}
Evan Chenga8e29892007-01-19 07:51:42 +0000295
Owen Andersonc2666002010-12-13 19:31:11 +0000296def uncondbrtarget : Operand<OtherVT> {
297 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
298}
299
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000300// Call target.
301def bltarget : Operand<i32> {
302 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000303 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000304}
305
Evan Chenga8e29892007-01-19 07:51:42 +0000306// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000307def RegListAsmOperand : AsmOperandClass {
308 let Name = "RegList";
309 let SuperClasses = [];
310}
311
Bill Wendling0f630752010-11-17 04:32:08 +0000312def DPRRegListAsmOperand : AsmOperandClass {
313 let Name = "DPRRegList";
314 let SuperClasses = [];
315}
316
317def SPRRegListAsmOperand : AsmOperandClass {
318 let Name = "SPRRegList";
319 let SuperClasses = [];
320}
321
Bill Wendling04863d02010-11-13 10:40:19 +0000322def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000323 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000324 let ParserMatchClass = RegListAsmOperand;
325 let PrintMethod = "printRegisterList";
326}
327
Bill Wendling0f630752010-11-17 04:32:08 +0000328def dpr_reglist : Operand<i32> {
329 let EncoderMethod = "getRegisterListOpValue";
330 let ParserMatchClass = DPRRegListAsmOperand;
331 let PrintMethod = "printRegisterList";
332}
333
334def spr_reglist : Operand<i32> {
335 let EncoderMethod = "getRegisterListOpValue";
336 let ParserMatchClass = SPRRegListAsmOperand;
337 let PrintMethod = "printRegisterList";
338}
339
Evan Chenga8e29892007-01-19 07:51:42 +0000340// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
341def cpinst_operand : Operand<i32> {
342 let PrintMethod = "printCPInstOperand";
343}
344
Evan Chenga8e29892007-01-19 07:51:42 +0000345// Local PC labels.
346def pclabel : Operand<i32> {
347 let PrintMethod = "printPCLabel";
348}
349
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000350// ADR instruction labels.
351def adrlabel : Operand<i32> {
352 let EncoderMethod = "getAdrLabelOpValue";
353}
354
Owen Anderson498ec202010-10-27 22:49:00 +0000355def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000356 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000357}
358
Jim Grosbachb35ad412010-10-13 19:56:10 +0000359// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
360def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
Chris Lattner2ac19022010-11-15 05:19:05 +0000361 int32_t v = (int32_t)N->getZExtValue();
362 return v == 8 || v == 16 || v == 24; }]> {
363 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000364}
365
Bob Wilson22f5dc72010-08-16 18:27:34 +0000366// shift_imm: An integer that encodes a shift amount and the type of shift
367// (currently either asr or lsl) using the same encoding used for the
368// immediates in so_reg operands.
369def shift_imm : Operand<i32> {
370 let PrintMethod = "printShiftImmOperand";
371}
372
Evan Chenga8e29892007-01-19 07:51:42 +0000373// shifter_operand operands: so_reg and so_imm.
374def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000375 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000376 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000377 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000378 let PrintMethod = "printSORegOperand";
379 let MIOperandInfo = (ops GPR, GPR, i32imm);
380}
Evan Chengf40deed2010-10-27 23:41:30 +0000381def shift_so_reg : Operand<i32>, // reg reg imm
382 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
383 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000384 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000385 let PrintMethod = "printSORegOperand";
386 let MIOperandInfo = (ops GPR, GPR, i32imm);
387}
Evan Chenga8e29892007-01-19 07:51:42 +0000388
389// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
390// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
391// represented in the imm field in the same 12-bit form that they are encoded
392// into so_imm instructions: the 8-bit immediate is the least significant bits
393// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000394def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000395 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000396 let PrintMethod = "printSOImmOperand";
397}
398
Evan Chengc70d1842007-03-20 08:11:30 +0000399// Break so_imm's up into two pieces. This handles immediates with up to 16
400// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
401// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000402def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000403 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000404}]>;
405
406/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
407///
408def arm_i32imm : PatLeaf<(imm), [{
409 if (Subtarget->hasV6T2Ops())
410 return true;
411 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
412}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000413
414def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000415 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000417}]>;
418
419def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000420 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000422}]>;
423
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000424def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
425 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
426 }]> {
427 let PrintMethod = "printSOImm2PartOperand";
428}
429
430def so_neg_imm2part_1 : SDNodeXForm<imm, [{
431 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
432 return CurDAG->getTargetConstant(V, MVT::i32);
433}]>;
434
435def so_neg_imm2part_2 : SDNodeXForm<imm, [{
436 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
437 return CurDAG->getTargetConstant(V, MVT::i32);
438}]>;
439
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000440/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
441def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
442 return (int32_t)N->getZExtValue() < 32;
443}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000444
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000445/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
446def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
447 return (int32_t)N->getZExtValue() < 32;
448}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000449 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000450}
451
Jason W Kim837caa92010-11-18 23:37:15 +0000452// For movt/movw - sets the MC Encoder method.
453// The imm is split into imm{15-12}, imm{11-0}
454//
455def movt_imm : Operand<i32> {
456 let EncoderMethod = "getMovtImmOpValue";
457}
458
Evan Chenga9688c42010-12-11 04:11:38 +0000459/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
460/// e.g., 0xf000ffff
461def bf_inv_mask_imm : Operand<i32>,
462 PatLeaf<(imm), [{
463 return ARM::isBitFieldInvertedMask(N->getZExtValue());
464}] > {
465 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
466 let PrintMethod = "printBitfieldInvMaskImmOperand";
467}
468
Evan Chenga8e29892007-01-19 07:51:42 +0000469// Define ARM specific addressing modes.
470
Jim Grosbach3e556122010-10-26 22:37:02 +0000471
472// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000473//
Jim Grosbach3e556122010-10-26 22:37:02 +0000474def addrmode_imm12 : Operand<i32>,
475 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000476 // 12-bit immediate operand. Note that instructions using this encode
477 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
478 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000479
Chris Lattner2ac19022010-11-15 05:19:05 +0000480 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000481 let PrintMethod = "printAddrModeImm12Operand";
482 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000483}
Jim Grosbach3e556122010-10-26 22:37:02 +0000484// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000485//
Jim Grosbach3e556122010-10-26 22:37:02 +0000486def ldst_so_reg : Operand<i32>,
487 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000488 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000489 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000490 let PrintMethod = "printAddrMode2Operand";
491 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
492}
493
Jim Grosbach3e556122010-10-26 22:37:02 +0000494// addrmode2 := reg +/- imm12
495// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000496//
497def addrmode2 : Operand<i32>,
498 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000499 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000500 let PrintMethod = "printAddrMode2Operand";
501 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
502}
503
504def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000505 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
506 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000507 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000508 let PrintMethod = "printAddrMode2OffsetOperand";
509 let MIOperandInfo = (ops GPR, i32imm);
510}
511
512// addrmode3 := reg +/- reg
513// addrmode3 := reg +/- imm8
514//
515def addrmode3 : Operand<i32>,
516 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000517 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000518 let PrintMethod = "printAddrMode3Operand";
519 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
520}
521
522def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000523 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
524 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000525 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000526 let PrintMethod = "printAddrMode3OffsetOperand";
527 let MIOperandInfo = (ops GPR, i32imm);
528}
529
Jim Grosbache6913602010-11-03 01:01:43 +0000530// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000531//
Jim Grosbache6913602010-11-03 01:01:43 +0000532def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000533 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000534 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000535}
536
Bill Wendling59914872010-11-08 00:39:58 +0000537def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000538 let Name = "MemMode5";
539 let SuperClasses = [];
540}
541
Evan Chenga8e29892007-01-19 07:51:42 +0000542// addrmode5 := reg +/- imm8*4
543//
544def addrmode5 : Operand<i32>,
545 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
546 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000547 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000548 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000549 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000550}
551
Bob Wilson8b024a52009-07-01 23:16:05 +0000552// addrmode6 := reg with optional writeback
553//
554def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000555 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000556 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000557 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000558 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000559}
560
561def am6offset : Operand<i32> {
562 let PrintMethod = "printAddrMode6OffsetOperand";
563 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000564 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000565}
566
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000567// Special version of addrmode6 to handle alignment encoding for VLD-dup
568// instructions, specifically VLD4-dup.
569def addrmode6dup : Operand<i32>,
570 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
571 let PrintMethod = "printAddrMode6Operand";
572 let MIOperandInfo = (ops GPR:$addr, i32imm);
573 let EncoderMethod = "getAddrMode6DupAddressOpValue";
574}
575
Evan Chenga8e29892007-01-19 07:51:42 +0000576// addrmodepc := pc + reg
577//
578def addrmodepc : Operand<i32>,
579 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
580 let PrintMethod = "printAddrModePCOperand";
581 let MIOperandInfo = (ops GPR, i32imm);
582}
583
Bob Wilson4f38b382009-08-21 21:58:55 +0000584def nohash_imm : Operand<i32> {
585 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000586}
587
Evan Chenga8e29892007-01-19 07:51:42 +0000588//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000589
Evan Cheng37f25d92008-08-28 23:39:26 +0000590include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000591
592//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000593// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000594//
595
Evan Cheng3924f782008-08-29 07:36:24 +0000596/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000597/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000598multiclass AsI1_bin_irs<bits<4> opcod, string opc,
599 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
600 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000601 // The register-immediate version is re-materializable. This is useful
602 // in particular for taking the address of a local.
603 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000604 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
605 iii, opc, "\t$Rd, $Rn, $imm",
606 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
607 bits<4> Rd;
608 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000609 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000610 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000611 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000612 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000613 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000614 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000615 }
Jim Grosbach62547262010-10-11 18:51:51 +0000616 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
617 iir, opc, "\t$Rd, $Rn, $Rm",
618 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000619 bits<4> Rd;
620 bits<4> Rn;
621 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000622 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000623 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000624 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000625 let Inst{15-12} = Rd;
626 let Inst{11-4} = 0b00000000;
627 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000628 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000629 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
630 iis, opc, "\t$Rd, $Rn, $shift",
631 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000632 bits<4> Rd;
633 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000634 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000635 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000636 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000637 let Inst{15-12} = Rd;
638 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000639 }
Evan Chenga8e29892007-01-19 07:51:42 +0000640}
641
Evan Cheng1e249e32009-06-25 20:59:23 +0000642/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000643/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000644let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000645multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
646 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
647 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000648 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
649 iii, opc, "\t$Rd, $Rn, $imm",
650 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
651 bits<4> Rd;
652 bits<4> Rn;
653 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000654 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000655 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000656 let Inst{19-16} = Rn;
657 let Inst{15-12} = Rd;
658 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000659 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000660 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
661 iir, opc, "\t$Rd, $Rn, $Rm",
662 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
663 bits<4> Rd;
664 bits<4> Rn;
665 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000666 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000667 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000668 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000669 let Inst{19-16} = Rn;
670 let Inst{15-12} = Rd;
671 let Inst{11-4} = 0b00000000;
672 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000673 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000674 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
675 iis, opc, "\t$Rd, $Rn, $shift",
676 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
677 bits<4> Rd;
678 bits<4> Rn;
679 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000680 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000681 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000682 let Inst{19-16} = Rn;
683 let Inst{15-12} = Rd;
684 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000685 }
Evan Cheng071a2792007-09-11 19:55:27 +0000686}
Evan Chengc85e8322007-07-05 07:13:32 +0000687}
688
689/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000690/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000691/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000692let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000693multiclass AI1_cmp_irs<bits<4> opcod, string opc,
694 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
695 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000696 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
697 opc, "\t$Rn, $imm",
698 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000699 bits<4> Rn;
700 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000701 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000702 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000703 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000704 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000705 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000706 }
707 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
708 opc, "\t$Rn, $Rm",
709 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000710 bits<4> Rn;
711 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000712 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000713 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000714 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000715 let Inst{19-16} = Rn;
716 let Inst{15-12} = 0b0000;
717 let Inst{11-4} = 0b00000000;
718 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000719 }
720 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
721 opc, "\t$Rn, $shift",
722 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000723 bits<4> Rn;
724 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000725 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000726 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000727 let Inst{19-16} = Rn;
728 let Inst{15-12} = 0b0000;
729 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000730 }
Evan Cheng071a2792007-09-11 19:55:27 +0000731}
Evan Chenga8e29892007-01-19 07:51:42 +0000732}
733
Evan Cheng576a3962010-09-25 00:49:35 +0000734/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000735/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000736/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000737multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000738 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
739 IIC_iEXTr, opc, "\t$Rd, $Rm",
740 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000741 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000742 bits<4> Rd;
743 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000744 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000745 let Inst{15-12} = Rd;
746 let Inst{11-10} = 0b00;
747 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000748 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000749 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
750 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
751 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000752 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000753 bits<4> Rd;
754 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000755 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000756 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000757 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000758 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000759 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000760 }
Evan Chenga8e29892007-01-19 07:51:42 +0000761}
762
Evan Cheng576a3962010-09-25 00:49:35 +0000763multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000764 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
765 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000766 [/* For disassembly only; pattern left blank */]>,
767 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000768 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000769 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000770 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000771 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
772 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000773 [/* For disassembly only; pattern left blank */]>,
774 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000775 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000776 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000777 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000778 }
779}
780
Evan Cheng576a3962010-09-25 00:49:35 +0000781/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000782/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000783multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000784 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
785 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
786 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000787 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000788 bits<4> Rd;
789 bits<4> Rm;
790 bits<4> Rn;
791 let Inst{19-16} = Rn;
792 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000793 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000794 let Inst{9-4} = 0b000111;
795 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000796 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000797 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
798 rot_imm:$rot),
799 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
800 [(set GPR:$Rd, (opnode GPR:$Rn,
801 (rotr GPR:$Rm, rot_imm:$rot)))]>,
802 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000803 bits<4> Rd;
804 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000805 bits<4> Rn;
806 bits<2> rot;
807 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000808 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000809 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000810 let Inst{9-4} = 0b000111;
811 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000812 }
Evan Chenga8e29892007-01-19 07:51:42 +0000813}
814
Johnny Chen2ec5e492010-02-22 21:50:40 +0000815// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000816multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000817 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
818 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000819 [/* For disassembly only; pattern left blank */]>,
820 Requires<[IsARM, HasV6]> {
821 let Inst{11-10} = 0b00;
822 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000823 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
824 rot_imm:$rot),
825 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000826 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000827 Requires<[IsARM, HasV6]> {
828 bits<4> Rn;
829 bits<2> rot;
830 let Inst{19-16} = Rn;
831 let Inst{11-10} = rot;
832 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000833}
834
Evan Cheng62674222009-06-25 23:34:10 +0000835/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
836let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000837multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
838 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000839 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
840 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
841 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000842 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000843 bits<4> Rd;
844 bits<4> Rn;
845 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000846 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000847 let Inst{15-12} = Rd;
848 let Inst{19-16} = Rn;
849 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000850 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000851 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
852 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
853 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000854 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000855 bits<4> Rd;
856 bits<4> Rn;
857 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000858 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000859 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000860 let isCommutable = Commutable;
861 let Inst{3-0} = Rm;
862 let Inst{15-12} = Rd;
863 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000864 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000865 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
866 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
867 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000868 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000869 bits<4> Rd;
870 bits<4> Rn;
871 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000872 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000873 let Inst{11-0} = shift;
874 let Inst{15-12} = Rd;
875 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000876 }
Jim Grosbache5165492009-11-09 00:11:35 +0000877}
878// Carry setting variants
879let Defs = [CPSR] in {
880multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
881 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000882 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
883 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
884 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000885 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000886 bits<4> Rd;
887 bits<4> Rn;
888 bits<12> imm;
889 let Inst{15-12} = Rd;
890 let Inst{19-16} = Rn;
891 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000892 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000893 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000894 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000895 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
896 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
897 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000898 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000899 bits<4> Rd;
900 bits<4> Rn;
901 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000902 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000903 let isCommutable = Commutable;
904 let Inst{3-0} = Rm;
905 let Inst{15-12} = Rd;
906 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000907 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000908 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000909 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000910 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
911 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
912 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000913 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000914 bits<4> Rd;
915 bits<4> Rn;
916 bits<12> shift;
917 let Inst{11-0} = shift;
918 let Inst{15-12} = Rd;
919 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000920 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000921 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000922 }
Evan Cheng071a2792007-09-11 19:55:27 +0000923}
Evan Chengc85e8322007-07-05 07:13:32 +0000924}
Jim Grosbache5165492009-11-09 00:11:35 +0000925}
Evan Chengc85e8322007-07-05 07:13:32 +0000926
Jim Grosbach3e556122010-10-26 22:37:02 +0000927let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000928multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +0000929 InstrItinClass iir, PatFrag opnode> {
930 // Note: We use the complex addrmode_imm12 rather than just an input
931 // GPR and a constrained immediate so that we can use this to match
932 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000933 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000934 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
935 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000936 bits<4> Rt;
937 bits<17> addr;
938 let Inst{23} = addr{12}; // U (add = ('U' == 1))
939 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000940 let Inst{15-12} = Rt;
941 let Inst{11-0} = addr{11-0}; // imm12
942 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000943 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000944 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
945 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000946 bits<4> Rt;
947 bits<17> shift;
948 let Inst{23} = shift{12}; // U (add = ('U' == 1))
949 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000950 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000951 let Inst{11-0} = shift{11-0};
952 }
953}
954}
955
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000956multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000957 InstrItinClass iir, PatFrag opnode> {
958 // Note: We use the complex addrmode_imm12 rather than just an input
959 // GPR and a constrained immediate so that we can use this to match
960 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000961 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000962 (ins GPR:$Rt, addrmode_imm12:$addr),
963 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
964 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
965 bits<4> Rt;
966 bits<17> addr;
967 let Inst{23} = addr{12}; // U (add = ('U' == 1))
968 let Inst{19-16} = addr{16-13}; // Rn
969 let Inst{15-12} = Rt;
970 let Inst{11-0} = addr{11-0}; // imm12
971 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000972 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000973 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
974 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
975 bits<4> Rt;
976 bits<17> shift;
977 let Inst{23} = shift{12}; // U (add = ('U' == 1))
978 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000979 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000980 let Inst{11-0} = shift{11-0};
981 }
982}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000983//===----------------------------------------------------------------------===//
984// Instructions
985//===----------------------------------------------------------------------===//
986
Evan Chenga8e29892007-01-19 07:51:42 +0000987//===----------------------------------------------------------------------===//
988// Miscellaneous Instructions.
989//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000990
Evan Chenga8e29892007-01-19 07:51:42 +0000991/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
992/// the function. The first operand is the ID# for this instruction, the second
993/// is the index into the MachineConstantPool that this is, the third is the
994/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000995let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000996def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000997PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +0000998 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000999
Jim Grosbach4642ad32010-02-22 23:10:38 +00001000// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1001// from removing one half of the matched pairs. That breaks PEI, which assumes
1002// these will always be in pairs, and asserts if it finds otherwise. Better way?
1003let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001004def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001005PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001006 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001007
Jim Grosbach64171712010-02-16 21:07:46 +00001008def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001009PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001010 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001011}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001012
Johnny Chenf4d81052010-02-12 22:53:19 +00001013def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001014 [/* For disassembly only; pattern left blank */]>,
1015 Requires<[IsARM, HasV6T2]> {
1016 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001017 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001018 let Inst{7-0} = 0b00000000;
1019}
1020
Johnny Chenf4d81052010-02-12 22:53:19 +00001021def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1022 [/* For disassembly only; pattern left blank */]>,
1023 Requires<[IsARM, HasV6T2]> {
1024 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001025 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001026 let Inst{7-0} = 0b00000001;
1027}
1028
1029def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1030 [/* For disassembly only; pattern left blank */]>,
1031 Requires<[IsARM, HasV6T2]> {
1032 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001033 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001034 let Inst{7-0} = 0b00000010;
1035}
1036
1037def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1038 [/* For disassembly only; pattern left blank */]>,
1039 Requires<[IsARM, HasV6T2]> {
1040 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001041 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001042 let Inst{7-0} = 0b00000011;
1043}
1044
Johnny Chen2ec5e492010-02-22 21:50:40 +00001045def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1046 "\t$dst, $a, $b",
1047 [/* For disassembly only; pattern left blank */]>,
1048 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001049 bits<4> Rd;
1050 bits<4> Rn;
1051 bits<4> Rm;
1052 let Inst{3-0} = Rm;
1053 let Inst{15-12} = Rd;
1054 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001055 let Inst{27-20} = 0b01101000;
1056 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001057 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001058}
1059
Johnny Chenf4d81052010-02-12 22:53:19 +00001060def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1061 [/* For disassembly only; pattern left blank */]>,
1062 Requires<[IsARM, HasV6T2]> {
1063 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001064 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001065 let Inst{7-0} = 0b00000100;
1066}
1067
Johnny Chenc6f7b272010-02-11 18:12:29 +00001068// The i32imm operand $val can be used by a debugger to store more information
1069// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +00001070def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +00001071 [/* For disassembly only; pattern left blank */]>,
1072 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001073 bits<16> val;
1074 let Inst{3-0} = val{3-0};
1075 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001076 let Inst{27-20} = 0b00010010;
1077 let Inst{7-4} = 0b0111;
1078}
1079
Johnny Chenb98e1602010-02-12 18:55:33 +00001080// Change Processor State is a system instruction -- for disassembly only.
1081// The singleton $opt operand contains the following information:
1082// opt{4-0} = mode from Inst{4-0}
1083// opt{5} = changemode from Inst{17}
1084// opt{8-6} = AIF from Inst{8-6}
1085// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +00001086// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001087def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +00001088 [/* For disassembly only; pattern left blank */]>,
1089 Requires<[IsARM]> {
1090 let Inst{31-28} = 0b1111;
1091 let Inst{27-20} = 0b00010000;
1092 let Inst{16} = 0;
1093 let Inst{5} = 0;
1094}
1095
Johnny Chenb92a23f2010-02-21 04:42:01 +00001096// Preload signals the memory system of possible future data/instruction access.
1097// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001098multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001099
Evan Chengdfed19f2010-11-03 06:34:55 +00001100 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001101 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001102 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001103 bits<4> Rt;
1104 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001105 let Inst{31-26} = 0b111101;
1106 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001107 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001108 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001109 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001110 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001111 let Inst{19-16} = addr{16-13}; // Rn
1112 let Inst{15-12} = Rt;
1113 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001114 }
1115
Evan Chengdfed19f2010-11-03 06:34:55 +00001116 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001117 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001118 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001119 bits<4> Rt;
1120 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001121 let Inst{31-26} = 0b111101;
1122 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001123 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001124 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001125 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001126 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001127 let Inst{19-16} = shift{16-13}; // Rn
1128 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001129 }
1130}
1131
Evan Cheng416941d2010-11-04 05:19:35 +00001132defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1133defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1134defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001135
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001136def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1137 "setend\t$end",
1138 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001139 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001140 bits<1> end;
1141 let Inst{31-10} = 0b1111000100000001000000;
1142 let Inst{9} = end;
1143 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001144}
1145
Johnny Chenf4d81052010-02-12 22:53:19 +00001146def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001147 [/* For disassembly only; pattern left blank */]>,
1148 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001149 bits<4> opt;
1150 let Inst{27-4} = 0b001100100000111100001111;
1151 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001152}
1153
Johnny Chenba6e0332010-02-11 17:14:31 +00001154// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001155let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001156def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001157 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001158 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001159 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001160}
1161
Evan Cheng12c3a532008-11-06 17:48:05 +00001162// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001163let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001164def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1165 Size4Bytes, IIC_iALUr,
1166 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001167
Evan Cheng325474e2008-01-07 23:56:57 +00001168let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001169def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001170 Size4Bytes, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001171 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001172
Jim Grosbach53694262010-11-18 01:15:56 +00001173def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001174 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001175 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001176
Jim Grosbach53694262010-11-18 01:15:56 +00001177def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001178 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001179 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001180
Jim Grosbach53694262010-11-18 01:15:56 +00001181def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001182 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001183 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001184
Jim Grosbach53694262010-11-18 01:15:56 +00001185def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001186 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001187 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001188}
Chris Lattner13c63102008-01-06 05:55:01 +00001189let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001190def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001191 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001192
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001193def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001194 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001195
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001196def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001197 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001198}
Evan Cheng12c3a532008-11-06 17:48:05 +00001199} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001200
Evan Chenge07715c2009-06-23 05:25:29 +00001201
1202// LEApcrel - Load a pc-relative address into a register without offending the
1203// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001204let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001205// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001206// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1207// know until then which form of the instruction will be used.
1208def ADR : AI1<0, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001209 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001210 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001211 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001212 let Inst{27-25} = 0b001;
1213 let Inst{20} = 0;
1214 let Inst{19-16} = 0b1111;
1215 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001216 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001217}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001218def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1219 Size4Bytes, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001220
1221def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1222 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1223 Size4Bytes, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001224
Evan Chenga8e29892007-01-19 07:51:42 +00001225//===----------------------------------------------------------------------===//
1226// Control Flow Instructions.
1227//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001228
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001229let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1230 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001231 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001232 "bx", "\tlr", [(ARMretflag)]>,
1233 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001234 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001235 }
1236
1237 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001238 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001239 "mov", "\tpc, lr", [(ARMretflag)]>,
1240 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001241 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001242 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001243}
Rafael Espindola27185192006-09-29 21:20:16 +00001244
Bob Wilson04ea6e52009-10-28 00:37:03 +00001245// Indirect branches
1246let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001247 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001248 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001249 [(brind GPR:$dst)]>,
1250 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001251 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001252 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001253 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001254 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001255
1256 // ARMV4 only
Jim Grosbach2e812e12010-11-30 18:56:36 +00001257 // FIXME: We would really like to define this as a vanilla ARMPat like:
1258 // ARMPat<(brind GPR:$dst), (MOVr PC, GPR:$dst)>
1259 // With that, however, we can't set isBranch, isTerminator, etc..
1260 def MOVPCRX : ARMPseudoInst<(outs), (ins GPR:$dst),
1261 Size4Bytes, IIC_Br, [(brind GPR:$dst)]>,
1262 Requires<[IsARM, NoV4T]>;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001263}
1264
Evan Cheng1e0eab12010-11-29 22:43:27 +00001265// All calls clobber the non-callee saved registers. SP is marked as
1266// a use to prevent stack-pointer assignments that appear immediately
1267// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001268let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001269 // On non-Darwin platforms R9 is callee-saved.
Evan Cheng756da122009-07-22 06:46:53 +00001270 Defs = [R0, R1, R2, R3, R12, LR,
1271 D0, D1, D2, D3, D4, D5, D6, D7,
1272 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001273 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1274 Uses = [SP] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001275 def BL : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001276 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001277 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001278 Requires<[IsARM, IsNotDarwin]> {
1279 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001280 bits<24> func;
1281 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001282 }
Evan Cheng277f0742007-06-19 21:05:09 +00001283
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001284 def BL_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001285 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001286 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001287 Requires<[IsARM, IsNotDarwin]> {
1288 bits<24> func;
1289 let Inst{23-0} = func;
1290 }
Evan Cheng277f0742007-06-19 21:05:09 +00001291
Evan Chenga8e29892007-01-19 07:51:42 +00001292 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001293 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001294 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001295 [(ARMcall GPR:$func)]>,
1296 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001297 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001298 let Inst{31-4} = 0b1110000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001299 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001300 }
1301
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001302 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001303 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001304 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1305 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1306 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001307
1308 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001309 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1310 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1311 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001312}
1313
David Goodwin1a8f36e2009-08-12 18:31:53 +00001314let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001315 // On Darwin R9 is call-clobbered.
1316 // R7 is marked as a use to prevent frame-pointer assignments from being
1317 // moved above / below calls.
Evan Cheng756da122009-07-22 06:46:53 +00001318 Defs = [R0, R1, R2, R3, R9, R12, LR,
1319 D0, D1, D2, D3, D4, D5, D6, D7,
1320 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001321 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1322 Uses = [R7, SP] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001323 def BLr9 : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001324 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001325 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1326 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001327 bits<24> func;
1328 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001329 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001330
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001331 def BLr9_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001332 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001333 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001334 Requires<[IsARM, IsDarwin]> {
1335 bits<24> func;
1336 let Inst{23-0} = func;
1337 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001338
1339 // ARMv5T and above
1340 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001341 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001342 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001343 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001344 let Inst{31-4} = 0b1110000100101111111111110011;
Jim Grosbach832859d2010-10-13 22:09:34 +00001345 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001346 }
1347
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001348 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001349 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001350 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1351 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1352 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001353
1354 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001355 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1356 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1357 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001358}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001359
Dale Johannesen51e28e62010-06-03 21:09:53 +00001360// Tail calls.
1361
Jim Grosbach832859d2010-10-13 22:09:34 +00001362// FIXME: These should probably be xformed into the non-TC versions of the
1363// instructions as part of MC lowering.
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001364// FIXME: These seem to be used for both Thumb and ARM instruction selection.
1365// Thumb should have its own version since the instruction is actually
1366// different, even though the mnemonic is the same.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001367let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1368 // Darwin versions.
1369 let Defs = [R0, R1, R2, R3, R9, R12,
1370 D0, D1, D2, D3, D4, D5, D6, D7,
1371 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1372 D27, D28, D29, D30, D31, PC],
1373 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001374 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1375 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001376
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001377 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1378 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001379
Evan Cheng6523d2f2010-06-19 00:11:54 +00001380 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001381 IIC_Br, "b\t$dst @ TAILCALL",
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001382 []>, Requires<[IsARM, IsDarwin]>;
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001383
1384 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001385 IIC_Br, "b.w\t$dst @ TAILCALL",
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001386 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001387
Evan Cheng6523d2f2010-06-19 00:11:54 +00001388 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1389 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1390 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001391 bits<4> dst;
1392 let Inst{31-4} = 0b1110000100101111111111110001;
1393 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001394 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001395 }
1396
1397 // Non-Darwin versions (the difference is R9).
1398 let Defs = [R0, R1, R2, R3, R12,
1399 D0, D1, D2, D3, D4, D5, D6, D7,
1400 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1401 D27, D28, D29, D30, D31, PC],
1402 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001403 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1404 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001405
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001406 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1407 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001408
Evan Cheng6523d2f2010-06-19 00:11:54 +00001409 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1410 IIC_Br, "b\t$dst @ TAILCALL",
1411 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001412
Evan Cheng6523d2f2010-06-19 00:11:54 +00001413 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1414 IIC_Br, "b.w\t$dst @ TAILCALL",
1415 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001416
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001417 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001418 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1419 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001420 bits<4> dst;
1421 let Inst{31-4} = 0b1110000100101111111111110001;
1422 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001423 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001424 }
1425}
1426
David Goodwin1a8f36e2009-08-12 18:31:53 +00001427let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001428 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001429 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001430 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001431 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbachc466b932010-11-11 18:04:49 +00001432 "b\t$target", [(br bb:$target)]> {
1433 bits<24> target;
Jim Grosbachd75c3f12010-11-12 18:13:26 +00001434 let Inst{31-28} = 0b1110;
Jim Grosbachc466b932010-11-11 18:04:49 +00001435 let Inst{23-0} = target;
1436 }
Evan Cheng44bec522007-05-15 01:29:07 +00001437
Jim Grosbach2dc77682010-11-29 18:37:44 +00001438 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1439 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001440 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001441 SizeSpecial, IIC_Br,
1442 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001443 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1444 // into i12 and rs suffixed versions.
1445 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001446 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001447 SizeSpecial, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001448 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001449 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001450 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001451 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001452 SizeSpecial, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001453 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001454 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001455 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001456 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001457
Evan Chengc85e8322007-07-05 07:13:32 +00001458 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001459 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001460 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001461 IIC_Br, "b", "\t$target",
Jim Grosbachc466b932010-11-11 18:04:49 +00001462 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1463 bits<24> target;
1464 let Inst{23-0} = target;
1465 }
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001466}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001467
Johnny Chena1e76212010-02-13 02:51:09 +00001468// Branch and Exchange Jazelle -- for disassembly only
1469def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1470 [/* For disassembly only; pattern left blank */]> {
1471 let Inst{23-20} = 0b0010;
1472 //let Inst{19-8} = 0xfff;
1473 let Inst{7-4} = 0b0010;
1474}
1475
Johnny Chen0296f3e2010-02-16 21:59:54 +00001476// Secure Monitor Call is a system instruction -- for disassembly only
1477def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1478 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001479 bits<4> opt;
1480 let Inst{23-4} = 0b01100000000000000111;
1481 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001482}
1483
Johnny Chen64dfb782010-02-16 20:04:27 +00001484// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001485let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001486def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001487 [/* For disassembly only; pattern left blank */]> {
1488 bits<24> svc;
1489 let Inst{23-0} = svc;
1490}
Johnny Chen85d5a892010-02-10 18:02:25 +00001491}
1492
Johnny Chenfb566792010-02-17 21:39:10 +00001493// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001494let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001495def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1496 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001497 [/* For disassembly only; pattern left blank */]> {
1498 let Inst{31-28} = 0b1111;
1499 let Inst{22-20} = 0b110; // W = 1
1500}
1501
Jim Grosbache6913602010-11-03 01:01:43 +00001502def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1503 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001504 [/* For disassembly only; pattern left blank */]> {
1505 let Inst{31-28} = 0b1111;
1506 let Inst{22-20} = 0b100; // W = 0
1507}
1508
Johnny Chenfb566792010-02-17 21:39:10 +00001509// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001510def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1511 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001512 [/* For disassembly only; pattern left blank */]> {
1513 let Inst{31-28} = 0b1111;
1514 let Inst{22-20} = 0b011; // W = 1
1515}
1516
Jim Grosbache6913602010-11-03 01:01:43 +00001517def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1518 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001519 [/* For disassembly only; pattern left blank */]> {
1520 let Inst{31-28} = 0b1111;
1521 let Inst{22-20} = 0b001; // W = 0
1522}
Chris Lattner39ee0362010-10-31 19:10:56 +00001523} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001524
Evan Chenga8e29892007-01-19 07:51:42 +00001525//===----------------------------------------------------------------------===//
1526// Load / store Instructions.
1527//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001528
Evan Chenga8e29892007-01-19 07:51:42 +00001529// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001530
1531
Evan Cheng7e2fe912010-10-28 06:47:08 +00001532defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001533 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001534defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001535 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001536defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001537 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001538defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001539 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001540
Evan Chengfa775d02007-03-19 07:20:03 +00001541// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001542let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1543 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001544def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001545 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1546 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001547 bits<4> Rt;
1548 bits<17> addr;
1549 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1550 let Inst{19-16} = 0b1111;
1551 let Inst{15-12} = Rt;
1552 let Inst{11-0} = addr{11-0}; // imm12
1553}
Evan Chengfa775d02007-03-19 07:20:03 +00001554
Evan Chenga8e29892007-01-19 07:51:42 +00001555// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001556def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001557 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1558 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001559
Evan Chenga8e29892007-01-19 07:51:42 +00001560// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001561def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001562 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1563 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001564
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001565def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001566 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1567 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001568
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001569let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1570 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001571// FIXME: $dst2 isn't in the asm string as it's implied by $Rd (dst2 = Rd+1)
1572// how to represent that such that tblgen is happy and we don't
1573// mark this codegen only?
Evan Chenga8e29892007-01-19 07:51:42 +00001574// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001575def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1576 (ins addrmode3:$addr), LdMiscFrm,
1577 IIC_iLoad_d_r, "ldrd", "\t$Rd, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001578 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001579}
Rafael Espindolac391d162006-10-23 20:34:27 +00001580
Evan Chenga8e29892007-01-19 07:51:42 +00001581// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001582multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001583 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1584 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001585 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1586 // {17-14} Rn
1587 // {13} 1 == Rm, 0 == imm12
1588 // {12} isAdd
1589 // {11-0} imm12/Rm
1590 bits<18> addr;
1591 let Inst{25} = addr{13};
1592 let Inst{23} = addr{12};
1593 let Inst{19-16} = addr{17-14};
1594 let Inst{11-0} = addr{11-0};
1595 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001596 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1597 (ins GPR:$Rn, am2offset:$offset),
1598 IndexModePost, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001599 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
1600 // {13} 1 == Rm, 0 == imm12
1601 // {12} isAdd
1602 // {11-0} imm12/Rm
1603 bits<14> offset;
1604 bits<4> Rn;
1605 let Inst{25} = offset{13};
1606 let Inst{23} = offset{12};
1607 let Inst{19-16} = Rn;
1608 let Inst{11-0} = offset{11-0};
1609 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001610}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001611
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001612let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001613defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1614defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001615}
Rafael Espindola450856d2006-12-12 00:37:38 +00001616
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001617multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1618 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1619 (ins addrmode3:$addr), IndexModePre,
1620 LdMiscFrm, itin,
1621 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1622 bits<14> addr;
1623 let Inst{23} = addr{8}; // U bit
1624 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1625 let Inst{19-16} = addr{12-9}; // Rn
1626 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1627 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1628 }
1629 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1630 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1631 LdMiscFrm, itin,
1632 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001633 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001634 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001635 let Inst{23} = offset{8}; // U bit
1636 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001637 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001638 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1639 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001640 }
1641}
Rafael Espindola4e307642006-09-08 16:59:47 +00001642
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001643let mayLoad = 1, neverHasSideEffects = 1 in {
1644defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1645defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1646defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
1647let hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
1648defm LDRD : AI3_ldridx<0b1101, 0, "ldrd", IIC_iLoad_d_ru>;
1649} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001650
Johnny Chenadb561d2010-02-18 03:27:42 +00001651// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001652let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001653def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$dst, GPR:$base_wb),
1654 (ins GPR:$base, am2offset:$offset), IndexModeNone,
1655 LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001656 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1657 let Inst{21} = 1; // overwrite
1658}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001659def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001660 (ins GPR:$base, am2offset:$offset), IndexModeNone,
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001661 LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001662 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1663 let Inst{21} = 1; // overwrite
1664}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001665def LDRSBT : AI3ldstidx<0b1101, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1666 (ins GPR:$base, am3offset:$offset), IndexModePost,
1667 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001668 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1669 let Inst{21} = 1; // overwrite
1670}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001671def LDRHT : AI3ldstidx<0b1011, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1672 (ins GPR:$base, am3offset:$offset), IndexModePost,
1673 LdMiscFrm, IIC_iLoad_bh_ru,
1674 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001675 let Inst{21} = 1; // overwrite
1676}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001677def LDRSHT : AI3ldstidx<0b1111, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1678 (ins GPR:$base, am3offset:$offset), IndexModePost,
1679 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001680 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001681 let Inst{21} = 1; // overwrite
1682}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001683}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001684
Evan Chenga8e29892007-01-19 07:51:42 +00001685// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001686
1687// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001688def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001689 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1690 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001691
Evan Chenga8e29892007-01-19 07:51:42 +00001692// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001693let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1694 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001695def STRD : AI3str<0b1111, (outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001696 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001697 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001698
1699// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001700def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001701 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001702 IndexModePre, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001703 "str", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1704 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001705 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001706
Jim Grosbach953557f42010-11-19 21:35:06 +00001707def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001708 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001709 IndexModePost, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001710 "str", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1711 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001712 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001713
Jim Grosbacha1b41752010-11-19 22:06:57 +00001714def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1715 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1716 IndexModePre, StFrm, IIC_iStore_bh_ru,
1717 "strb", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1718 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1719 GPR:$Rn, am2offset:$offset))]>;
1720def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1721 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1722 IndexModePost, StFrm, IIC_iStore_bh_ru,
1723 "strb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1724 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1725 GPR:$Rn, am2offset:$offset))]>;
1726
Jim Grosbach2dc77682010-11-29 18:37:44 +00001727def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1728 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1729 IndexModePre, StMiscFrm, IIC_iStore_ru,
1730 "strh", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1731 [(set GPR:$Rn_wb,
1732 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001733
Jim Grosbach2dc77682010-11-29 18:37:44 +00001734def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1735 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1736 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
1737 "strh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1738 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1739 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001740
Johnny Chen39a4bb32010-02-18 22:31:18 +00001741// For disassembly only
1742def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1743 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001744 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001745 "strd", "\t$src1, $src2, [$base, $offset]!",
1746 "$base = $base_wb", []>;
1747
1748// For disassembly only
1749def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1750 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001751 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001752 "strd", "\t$src1, $src2, [$base], $offset",
1753 "$base = $base_wb", []>;
1754
Johnny Chenad4df4c2010-03-01 19:22:00 +00001755// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001756
Jim Grosbach953557f42010-11-19 21:35:06 +00001757def STRT : AI2stridx<0, 0, (outs GPR:$Rn_wb),
1758 (ins GPR:$Rt, GPR:$Rn,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001759 IndexModeNone, StFrm, IIC_iStore_ru,
Jim Grosbach953557f42010-11-19 21:35:06 +00001760 "strt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001761 [/* For disassembly only; pattern left blank */]> {
1762 let Inst{21} = 1; // overwrite
1763}
1764
Jim Grosbach953557f42010-11-19 21:35:06 +00001765def STRBT : AI2stridx<1, 0, (outs GPR:$Rn_wb),
1766 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001767 IndexModeNone, StFrm, IIC_iStore_bh_ru,
Jim Grosbach953557f42010-11-19 21:35:06 +00001768 "strbt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001769 [/* For disassembly only; pattern left blank */]> {
1770 let Inst{21} = 1; // overwrite
1771}
1772
Johnny Chenad4df4c2010-03-01 19:22:00 +00001773def STRHT: AI3sthpo<(outs GPR:$base_wb),
1774 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001775 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001776 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1777 [/* For disassembly only; pattern left blank */]> {
1778 let Inst{21} = 1; // overwrite
1779}
1780
Evan Chenga8e29892007-01-19 07:51:42 +00001781//===----------------------------------------------------------------------===//
1782// Load / store multiple Instructions.
1783//
1784
Bill Wendling6c470b82010-11-13 09:09:38 +00001785multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1786 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001787 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001788 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1789 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001790 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001791 let Inst{24-23} = 0b01; // Increment After
1792 let Inst{21} = 0; // No writeback
1793 let Inst{20} = L_bit;
1794 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001795 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001796 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1797 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001798 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001799 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001800 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001801 let Inst{20} = L_bit;
1802 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001803 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001804 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1805 IndexModeNone, f, itin,
1806 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1807 let Inst{24-23} = 0b00; // Decrement After
1808 let Inst{21} = 0; // No writeback
1809 let Inst{20} = L_bit;
1810 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001811 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001812 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1813 IndexModeUpd, f, itin_upd,
1814 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1815 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001816 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001817 let Inst{20} = L_bit;
1818 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001819 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001820 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1821 IndexModeNone, f, itin,
1822 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1823 let Inst{24-23} = 0b10; // Decrement Before
1824 let Inst{21} = 0; // No writeback
1825 let Inst{20} = L_bit;
1826 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001827 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001828 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1829 IndexModeUpd, f, itin_upd,
1830 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1831 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001832 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001833 let Inst{20} = L_bit;
1834 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001835 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001836 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1837 IndexModeNone, f, itin,
1838 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1839 let Inst{24-23} = 0b11; // Increment Before
1840 let Inst{21} = 0; // No writeback
1841 let Inst{20} = L_bit;
1842 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001843 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001844 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1845 IndexModeUpd, f, itin_upd,
1846 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1847 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001848 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001849 let Inst{20} = L_bit;
1850 }
1851}
1852
Bill Wendlingc93989a2010-11-13 11:20:05 +00001853let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001854
1855let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1856defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
1857
1858let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1859defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
1860
1861} // neverHasSideEffects
1862
Bill Wendling73fe34a2010-11-16 01:16:36 +00001863// Load / Store Multiple Mnemnoic Aliases
1864def : MnemonicAlias<"ldm", "ldmia">;
1865def : MnemonicAlias<"stm", "stmia">;
1866
1867// FIXME: remove when we have a way to marking a MI with these properties.
1868// FIXME: Should pc be an implicit operand like PICADD, etc?
1869let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1870 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbachc02ba662010-11-30 19:25:56 +00001871// FIXME: Should be a pseudo-instruction.
Bill Wendling7b718782010-11-16 02:08:45 +00001872def LDMIA_RET : AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001873 reglist:$regs, variable_ops),
Bill Wendling7b718782010-11-16 02:08:45 +00001874 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001875 "ldmia${p}\t$Rn!, $regs",
Bill Wendling7b718782010-11-16 02:08:45 +00001876 "$Rn = $wb", []> {
1877 let Inst{24-23} = 0b01; // Increment After
1878 let Inst{21} = 1; // Writeback
1879 let Inst{20} = 1; // Load
Jim Grosbachc1235e22010-11-10 23:18:49 +00001880}
Evan Chenga8e29892007-01-19 07:51:42 +00001881
Evan Chenga8e29892007-01-19 07:51:42 +00001882//===----------------------------------------------------------------------===//
1883// Move Instructions.
1884//
1885
Evan Chengcd799b92009-06-12 20:46:18 +00001886let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001887def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1888 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1889 bits<4> Rd;
1890 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001891
Johnny Chen04301522009-11-07 00:54:36 +00001892 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001893 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001894 let Inst{3-0} = Rm;
1895 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001896}
1897
Dale Johannesen38d5f042010-06-15 22:24:08 +00001898// A version for the smaller set of tail call registers.
1899let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001900def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001901 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1902 bits<4> Rd;
1903 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001904
Dale Johannesen38d5f042010-06-15 22:24:08 +00001905 let Inst{11-4} = 0b00000000;
1906 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001907 let Inst{3-0} = Rm;
1908 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001909}
1910
Evan Chengf40deed2010-10-27 23:41:30 +00001911def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001912 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001913 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1914 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001915 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001916 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001917 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001918 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001919 let Inst{25} = 0;
1920}
Evan Chenga2515702007-03-19 07:09:02 +00001921
Evan Chengc4af4632010-11-17 20:13:28 +00001922let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001923def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1924 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001925 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001926 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001927 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001928 let Inst{15-12} = Rd;
1929 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001930 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001931}
1932
Evan Chengc4af4632010-11-17 20:13:28 +00001933let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jason W Kim837caa92010-11-18 23:37:15 +00001934def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins movt_imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001935 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001936 "movw", "\t$Rd, $imm",
1937 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001938 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001939 bits<4> Rd;
1940 bits<16> imm;
1941 let Inst{15-12} = Rd;
1942 let Inst{11-0} = imm{11-0};
1943 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001944 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001945 let Inst{25} = 1;
1946}
1947
Jim Grosbach1de588d2010-10-14 18:54:27 +00001948let Constraints = "$src = $Rd" in
Jason W Kim837caa92010-11-18 23:37:15 +00001949def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, movt_imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001950 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001951 "movt", "\t$Rd, $imm",
1952 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001953 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001954 lo16AllZero:$imm))]>, UnaryDP,
1955 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001956 bits<4> Rd;
1957 bits<16> imm;
1958 let Inst{15-12} = Rd;
1959 let Inst{11-0} = imm{11-0};
1960 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001961 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001962 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001963}
Evan Cheng13ab0202007-07-10 18:08:01 +00001964
Evan Cheng20956592009-10-21 08:15:52 +00001965def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1966 Requires<[IsARM, HasV6T2]>;
1967
David Goodwinca01a8d2009-09-01 18:32:09 +00001968let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00001969def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00001970 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1971 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001972
1973// These aren't really mov instructions, but we have to define them this way
1974// due to flag operands.
1975
Evan Cheng071a2792007-09-11 19:55:27 +00001976let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00001977def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00001978 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
1979 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00001980def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00001981 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
1982 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001983}
Evan Chenga8e29892007-01-19 07:51:42 +00001984
Evan Chenga8e29892007-01-19 07:51:42 +00001985//===----------------------------------------------------------------------===//
1986// Extend Instructions.
1987//
1988
1989// Sign extenders
1990
Evan Cheng576a3962010-09-25 00:49:35 +00001991defm SXTB : AI_ext_rrot<0b01101010,
1992 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1993defm SXTH : AI_ext_rrot<0b01101011,
1994 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001995
Evan Cheng576a3962010-09-25 00:49:35 +00001996defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001997 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001998defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001999 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002000
Johnny Chen2ec5e492010-02-22 21:50:40 +00002001// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002002defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002003
2004// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002005defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002006
2007// Zero extenders
2008
2009let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002010defm UXTB : AI_ext_rrot<0b01101110,
2011 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2012defm UXTH : AI_ext_rrot<0b01101111,
2013 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2014defm UXTB16 : AI_ext_rrot<0b01101100,
2015 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002016
Jim Grosbach542f6422010-07-28 23:25:44 +00002017// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2018// The transformation should probably be done as a combiner action
2019// instead so we can include a check for masking back in the upper
2020// eight bits of the source into the lower eight bits of the result.
2021//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2022// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002023def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002024 (UXTB16r_rot GPR:$Src, 8)>;
2025
Evan Cheng576a3962010-09-25 00:49:35 +00002026defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002027 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002028defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002029 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002030}
2031
Evan Chenga8e29892007-01-19 07:51:42 +00002032// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002033// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002034defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002035
Evan Chenga8e29892007-01-19 07:51:42 +00002036
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002037def SBFX : I<(outs GPR:$Rd),
2038 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002039 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002040 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002041 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002042 bits<4> Rd;
2043 bits<4> Rn;
2044 bits<5> lsb;
2045 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002046 let Inst{27-21} = 0b0111101;
2047 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002048 let Inst{20-16} = width;
2049 let Inst{15-12} = Rd;
2050 let Inst{11-7} = lsb;
2051 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002052}
2053
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002054def UBFX : I<(outs GPR:$Rd),
2055 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002056 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002057 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002058 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002059 bits<4> Rd;
2060 bits<4> Rn;
2061 bits<5> lsb;
2062 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002063 let Inst{27-21} = 0b0111111;
2064 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002065 let Inst{20-16} = width;
2066 let Inst{15-12} = Rd;
2067 let Inst{11-7} = lsb;
2068 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002069}
2070
Evan Chenga8e29892007-01-19 07:51:42 +00002071//===----------------------------------------------------------------------===//
2072// Arithmetic Instructions.
2073//
2074
Jim Grosbach26421962008-10-14 20:36:24 +00002075defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002076 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002077 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002078defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002079 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002080 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002081
Evan Chengc85e8322007-07-05 07:13:32 +00002082// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002083defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002084 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002085 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2086defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002087 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002088 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002089
Evan Cheng62674222009-06-25 23:34:10 +00002090defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002091 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002092defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002093 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00002094defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002095 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00002096defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002097 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00002098
Jim Grosbach84760882010-10-15 18:42:41 +00002099def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2100 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2101 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2102 bits<4> Rd;
2103 bits<4> Rn;
2104 bits<12> imm;
2105 let Inst{25} = 1;
2106 let Inst{15-12} = Rd;
2107 let Inst{19-16} = Rn;
2108 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002109}
Evan Cheng13ab0202007-07-10 18:08:01 +00002110
Bob Wilsoncff71782010-08-05 18:23:43 +00002111// The reg/reg form is only defined for the disassembler; for codegen it is
2112// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002113def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2114 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002115 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002116 bits<4> Rd;
2117 bits<4> Rn;
2118 bits<4> Rm;
2119 let Inst{11-4} = 0b00000000;
2120 let Inst{25} = 0;
2121 let Inst{3-0} = Rm;
2122 let Inst{15-12} = Rd;
2123 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002124}
2125
Jim Grosbach84760882010-10-15 18:42:41 +00002126def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2127 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2128 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2129 bits<4> Rd;
2130 bits<4> Rn;
2131 bits<12> shift;
2132 let Inst{25} = 0;
2133 let Inst{11-0} = shift;
2134 let Inst{15-12} = Rd;
2135 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002136}
Evan Chengc85e8322007-07-05 07:13:32 +00002137
2138// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00002139let Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002140def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2141 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
2142 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
2143 bits<4> Rd;
2144 bits<4> Rn;
2145 bits<12> imm;
2146 let Inst{25} = 1;
2147 let Inst{20} = 1;
2148 let Inst{15-12} = Rd;
2149 let Inst{19-16} = Rn;
2150 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002151}
Jim Grosbach84760882010-10-15 18:42:41 +00002152def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2153 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2154 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2155 bits<4> Rd;
2156 bits<4> Rn;
2157 bits<12> shift;
2158 let Inst{25} = 0;
2159 let Inst{20} = 1;
2160 let Inst{11-0} = shift;
2161 let Inst{15-12} = Rd;
2162 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002163}
Evan Cheng071a2792007-09-11 19:55:27 +00002164}
Evan Chengc85e8322007-07-05 07:13:32 +00002165
Evan Cheng62674222009-06-25 23:34:10 +00002166let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002167def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2168 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2169 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002170 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002171 bits<4> Rd;
2172 bits<4> Rn;
2173 bits<12> imm;
2174 let Inst{25} = 1;
2175 let Inst{15-12} = Rd;
2176 let Inst{19-16} = Rn;
2177 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002178}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002179// The reg/reg form is only defined for the disassembler; for codegen it is
2180// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002181def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2182 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002183 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002184 bits<4> Rd;
2185 bits<4> Rn;
2186 bits<4> Rm;
2187 let Inst{11-4} = 0b00000000;
2188 let Inst{25} = 0;
2189 let Inst{3-0} = Rm;
2190 let Inst{15-12} = Rd;
2191 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002192}
Jim Grosbach84760882010-10-15 18:42:41 +00002193def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2194 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2195 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002196 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002197 bits<4> Rd;
2198 bits<4> Rn;
2199 bits<12> shift;
2200 let Inst{25} = 0;
2201 let Inst{11-0} = shift;
2202 let Inst{15-12} = Rd;
2203 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002204}
Evan Cheng62674222009-06-25 23:34:10 +00002205}
2206
2207// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00002208let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002209def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2210 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2211 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002212 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002213 bits<4> Rd;
2214 bits<4> Rn;
2215 bits<12> imm;
2216 let Inst{25} = 1;
2217 let Inst{20} = 1;
2218 let Inst{15-12} = Rd;
2219 let Inst{19-16} = Rn;
2220 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002221}
Jim Grosbach84760882010-10-15 18:42:41 +00002222def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2223 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2224 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002225 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002226 bits<4> Rd;
2227 bits<4> Rn;
2228 bits<12> shift;
2229 let Inst{25} = 0;
2230 let Inst{20} = 1;
2231 let Inst{11-0} = shift;
2232 let Inst{15-12} = Rd;
2233 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002234}
Evan Cheng071a2792007-09-11 19:55:27 +00002235}
Evan Cheng2c614c52007-06-06 10:17:05 +00002236
Evan Chenga8e29892007-01-19 07:51:42 +00002237// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002238// The assume-no-carry-in form uses the negation of the input since add/sub
2239// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2240// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2241// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002242def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2243 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002244def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2245 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2246// The with-carry-in form matches bitwise not instead of the negation.
2247// Effectively, the inverse interpretation of the carry flag already accounts
2248// for part of the negation.
2249def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2250 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002251
2252// Note: These are implemented in C++ code, because they have to generate
2253// ADD/SUBrs instructions, which use a complex pattern that a xform function
2254// cannot produce.
2255// (mul X, 2^n+1) -> (add (X << n), X)
2256// (mul X, 2^n-1) -> (rsb X, (X << n))
2257
Johnny Chen667d1272010-02-22 18:50:54 +00002258// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002259// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002260class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Nate Begeman692433b2010-07-29 17:56:55 +00002261 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002262 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr,
2263 opc, "\t$Rd, $Rn, $Rm", pattern> {
2264 bits<4> Rd;
2265 bits<4> Rn;
2266 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002267 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002268 let Inst{11-4} = op11_4;
2269 let Inst{19-16} = Rn;
2270 let Inst{15-12} = Rd;
2271 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002272}
2273
Johnny Chen667d1272010-02-22 18:50:54 +00002274// Saturating add/subtract -- for disassembly only
2275
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002276def QADD : AAI<0b00010000, 0b00000101, "qadd",
2277 [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>;
2278def QSUB : AAI<0b00010010, 0b00000101, "qsub",
2279 [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>;
2280def QDADD : AAI<0b00010100, 0b00000101, "qdadd">;
2281def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">;
2282
2283def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2284def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2285def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2286def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2287def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2288def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2289def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2290def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2291def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2292def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2293def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2294def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002295
2296// Signed/Unsigned add/subtract -- for disassembly only
2297
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002298def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2299def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2300def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2301def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2302def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2303def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2304def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2305def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2306def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2307def USAX : AAI<0b01100101, 0b11110101, "usax">;
2308def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2309def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002310
2311// Signed/Unsigned halving add/subtract -- for disassembly only
2312
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002313def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2314def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2315def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2316def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2317def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2318def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2319def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2320def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2321def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2322def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2323def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2324def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002325
Johnny Chenadc77332010-02-26 22:04:29 +00002326// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002327
Jim Grosbach70987fb2010-10-18 23:35:38 +00002328def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002329 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002330 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002331 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002332 bits<4> Rd;
2333 bits<4> Rn;
2334 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002335 let Inst{27-20} = 0b01111000;
2336 let Inst{15-12} = 0b1111;
2337 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002338 let Inst{19-16} = Rd;
2339 let Inst{11-8} = Rm;
2340 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002341}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002342def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002343 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002344 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002345 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002346 bits<4> Rd;
2347 bits<4> Rn;
2348 bits<4> Rm;
2349 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002350 let Inst{27-20} = 0b01111000;
2351 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002352 let Inst{19-16} = Rd;
2353 let Inst{15-12} = Ra;
2354 let Inst{11-8} = Rm;
2355 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002356}
2357
2358// Signed/Unsigned saturate -- for disassembly only
2359
Jim Grosbach70987fb2010-10-18 23:35:38 +00002360def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2361 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002362 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002363 bits<4> Rd;
2364 bits<5> sat_imm;
2365 bits<4> Rn;
2366 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002367 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002368 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002369 let Inst{20-16} = sat_imm;
2370 let Inst{15-12} = Rd;
2371 let Inst{11-7} = sh{7-3};
2372 let Inst{6} = sh{0};
2373 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002374}
2375
Jim Grosbach70987fb2010-10-18 23:35:38 +00002376def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2377 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002378 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002379 bits<4> Rd;
2380 bits<4> sat_imm;
2381 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002382 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002383 let Inst{11-4} = 0b11110011;
2384 let Inst{15-12} = Rd;
2385 let Inst{19-16} = sat_imm;
2386 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002387}
2388
Jim Grosbach70987fb2010-10-18 23:35:38 +00002389def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2390 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002391 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002392 bits<4> Rd;
2393 bits<5> sat_imm;
2394 bits<4> Rn;
2395 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002396 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002397 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002398 let Inst{15-12} = Rd;
2399 let Inst{11-7} = sh{7-3};
2400 let Inst{6} = sh{0};
2401 let Inst{20-16} = sat_imm;
2402 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002403}
2404
Jim Grosbach70987fb2010-10-18 23:35:38 +00002405def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2406 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002407 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002408 bits<4> Rd;
2409 bits<4> sat_imm;
2410 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002411 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002412 let Inst{11-4} = 0b11110011;
2413 let Inst{15-12} = Rd;
2414 let Inst{19-16} = sat_imm;
2415 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002416}
Evan Chenga8e29892007-01-19 07:51:42 +00002417
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002418def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2419def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002420
Evan Chenga8e29892007-01-19 07:51:42 +00002421//===----------------------------------------------------------------------===//
2422// Bitwise Instructions.
2423//
2424
Jim Grosbach26421962008-10-14 20:36:24 +00002425defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002426 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002427 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002428defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002429 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002430 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002431defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002432 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002433 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002434defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002435 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002436 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002437
Jim Grosbach3fea191052010-10-21 22:03:21 +00002438def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002439 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002440 "bfc", "\t$Rd, $imm", "$src = $Rd",
2441 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002442 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002443 bits<4> Rd;
2444 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002445 let Inst{27-21} = 0b0111110;
2446 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002447 let Inst{15-12} = Rd;
2448 let Inst{11-7} = imm{4-0}; // lsb
2449 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002450}
2451
Johnny Chenb2503c02010-02-17 06:31:48 +00002452// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002453def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002454 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002455 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2456 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002457 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002458 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002459 bits<4> Rd;
2460 bits<4> Rn;
2461 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002462 let Inst{27-21} = 0b0111110;
2463 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002464 let Inst{15-12} = Rd;
2465 let Inst{11-7} = imm{4-0}; // lsb
2466 let Inst{20-16} = imm{9-5}; // width
2467 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002468}
2469
Jim Grosbach36860462010-10-21 22:19:32 +00002470def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2471 "mvn", "\t$Rd, $Rm",
2472 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2473 bits<4> Rd;
2474 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002475 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002476 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002477 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002478 let Inst{15-12} = Rd;
2479 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002480}
Jim Grosbach36860462010-10-21 22:19:32 +00002481def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2482 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2483 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2484 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002485 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002486 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002487 let Inst{19-16} = 0b0000;
2488 let Inst{15-12} = Rd;
2489 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002490}
Evan Chengc4af4632010-11-17 20:13:28 +00002491let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002492def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2493 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2494 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2495 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002496 bits<12> imm;
2497 let Inst{25} = 1;
2498 let Inst{19-16} = 0b0000;
2499 let Inst{15-12} = Rd;
2500 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002501}
Evan Chenga8e29892007-01-19 07:51:42 +00002502
2503def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2504 (BICri GPR:$src, so_imm_not:$imm)>;
2505
2506//===----------------------------------------------------------------------===//
2507// Multiply Instructions.
2508//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002509class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2510 string opc, string asm, list<dag> pattern>
2511 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2512 bits<4> Rd;
2513 bits<4> Rm;
2514 bits<4> Rn;
2515 let Inst{19-16} = Rd;
2516 let Inst{11-8} = Rm;
2517 let Inst{3-0} = Rn;
2518}
2519class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2520 string opc, string asm, list<dag> pattern>
2521 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2522 bits<4> RdLo;
2523 bits<4> RdHi;
2524 bits<4> Rm;
2525 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002526 let Inst{19-16} = RdHi;
2527 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002528 let Inst{11-8} = Rm;
2529 let Inst{3-0} = Rn;
2530}
Evan Chenga8e29892007-01-19 07:51:42 +00002531
Evan Cheng8de898a2009-06-26 00:19:44 +00002532let isCommutable = 1 in
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002533def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2534 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
2535 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002536
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002537def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2538 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
2539 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]> {
2540 bits<4> Ra;
2541 let Inst{15-12} = Ra;
2542}
Evan Chenga8e29892007-01-19 07:51:42 +00002543
Jim Grosbach65711012010-11-19 22:22:37 +00002544def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2545 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2546 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002547 Requires<[IsARM, HasV6T2]> {
2548 bits<4> Rd;
2549 bits<4> Rm;
2550 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002551 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002552 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002553 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002554 let Inst{11-8} = Rm;
2555 let Inst{3-0} = Rn;
2556}
Evan Chengedcbada2009-07-06 22:05:45 +00002557
Evan Chenga8e29892007-01-19 07:51:42 +00002558// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002559
Evan Chengcd799b92009-06-12 20:46:18 +00002560let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002561let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002562def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2563 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2564 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002565
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002566def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2567 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2568 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002569}
Evan Chenga8e29892007-01-19 07:51:42 +00002570
2571// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002572def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2573 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2574 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002575
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002576def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2577 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2578 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002579
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002580def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2581 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2582 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2583 Requires<[IsARM, HasV6]> {
2584 bits<4> RdLo;
2585 bits<4> RdHi;
2586 bits<4> Rm;
2587 bits<4> Rn;
2588 let Inst{19-16} = RdLo;
2589 let Inst{15-12} = RdHi;
2590 let Inst{11-8} = Rm;
2591 let Inst{3-0} = Rn;
2592}
Evan Chengcd799b92009-06-12 20:46:18 +00002593} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002594
2595// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002596def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2597 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2598 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002599 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002600 let Inst{15-12} = 0b1111;
2601}
Evan Cheng13ab0202007-07-10 18:08:01 +00002602
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002603def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2604 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002605 [/* For disassembly only; pattern left blank */]>,
2606 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002607 let Inst{15-12} = 0b1111;
2608}
2609
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002610def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2611 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2612 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2613 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2614 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002615
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002616def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2617 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2618 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002619 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002620 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002621
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002622def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2623 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2624 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2625 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2626 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002627
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002628def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2629 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2630 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002631 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002632 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002633
Raul Herbster37fb5b12007-08-30 23:25:47 +00002634multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002635 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2636 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2637 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2638 (sext_inreg GPR:$Rm, i16)))]>,
2639 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002640
Jim Grosbach3870b752010-10-22 18:35:16 +00002641 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2642 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2643 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2644 (sra GPR:$Rm, (i32 16))))]>,
2645 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002646
Jim Grosbach3870b752010-10-22 18:35:16 +00002647 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2648 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2649 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2650 (sext_inreg GPR:$Rm, i16)))]>,
2651 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002652
Jim Grosbach3870b752010-10-22 18:35:16 +00002653 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2654 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2655 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2656 (sra GPR:$Rm, (i32 16))))]>,
2657 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002658
Jim Grosbach3870b752010-10-22 18:35:16 +00002659 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2660 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2661 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2662 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2663 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002664
Jim Grosbach3870b752010-10-22 18:35:16 +00002665 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2666 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2667 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2668 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2669 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002670}
2671
Raul Herbster37fb5b12007-08-30 23:25:47 +00002672
2673multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002674 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002675 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2676 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2677 [(set GPR:$Rd, (add GPR:$Ra,
2678 (opnode (sext_inreg GPR:$Rn, i16),
2679 (sext_inreg GPR:$Rm, i16))))]>,
2680 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002681
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002682 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002683 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2684 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2685 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2686 (sra GPR:$Rm, (i32 16)))))]>,
2687 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002688
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002689 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002690 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2691 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2692 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2693 (sext_inreg GPR:$Rm, i16))))]>,
2694 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002695
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002696 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002697 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2698 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2699 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2700 (sra GPR:$Rm, (i32 16)))))]>,
2701 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002702
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002703 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002704 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2705 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2706 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2707 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2708 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002709
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002710 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002711 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2712 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2713 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2714 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2715 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002716}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002717
Raul Herbster37fb5b12007-08-30 23:25:47 +00002718defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2719defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002720
Johnny Chen83498e52010-02-12 21:59:23 +00002721// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002722def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2723 (ins GPR:$Rn, GPR:$Rm),
2724 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002725 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002726 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002727
Jim Grosbach3870b752010-10-22 18:35:16 +00002728def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2729 (ins GPR:$Rn, GPR:$Rm),
2730 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002731 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002732 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002733
Jim Grosbach3870b752010-10-22 18:35:16 +00002734def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2735 (ins GPR:$Rn, GPR:$Rm),
2736 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002737 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002738 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002739
Jim Grosbach3870b752010-10-22 18:35:16 +00002740def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2741 (ins GPR:$Rn, GPR:$Rm),
2742 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002743 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002744 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002745
Johnny Chen667d1272010-02-22 18:50:54 +00002746// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002747class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2748 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002749 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002750 bits<4> Rn;
2751 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002752 let Inst{4} = 1;
2753 let Inst{5} = swap;
2754 let Inst{6} = sub;
2755 let Inst{7} = 0;
2756 let Inst{21-20} = 0b00;
2757 let Inst{22} = long;
2758 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002759 let Inst{11-8} = Rm;
2760 let Inst{3-0} = Rn;
2761}
2762class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2763 InstrItinClass itin, string opc, string asm>
2764 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2765 bits<4> Rd;
2766 let Inst{15-12} = 0b1111;
2767 let Inst{19-16} = Rd;
2768}
2769class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2770 InstrItinClass itin, string opc, string asm>
2771 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2772 bits<4> Ra;
2773 let Inst{15-12} = Ra;
2774}
2775class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2776 InstrItinClass itin, string opc, string asm>
2777 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2778 bits<4> RdLo;
2779 bits<4> RdHi;
2780 let Inst{19-16} = RdHi;
2781 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002782}
2783
2784multiclass AI_smld<bit sub, string opc> {
2785
Jim Grosbach385e1362010-10-22 19:15:30 +00002786 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2787 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002788
Jim Grosbach385e1362010-10-22 19:15:30 +00002789 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2790 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002791
Jim Grosbach385e1362010-10-22 19:15:30 +00002792 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2793 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2794 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002795
Jim Grosbach385e1362010-10-22 19:15:30 +00002796 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2797 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2798 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002799
2800}
2801
2802defm SMLA : AI_smld<0, "smla">;
2803defm SMLS : AI_smld<1, "smls">;
2804
Johnny Chen2ec5e492010-02-22 21:50:40 +00002805multiclass AI_sdml<bit sub, string opc> {
2806
Jim Grosbach385e1362010-10-22 19:15:30 +00002807 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2808 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2809 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2810 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002811}
2812
2813defm SMUA : AI_sdml<0, "smua">;
2814defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002815
Evan Chenga8e29892007-01-19 07:51:42 +00002816//===----------------------------------------------------------------------===//
2817// Misc. Arithmetic Instructions.
2818//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002819
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002820def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2821 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2822 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002823
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002824def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2825 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2826 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2827 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002828
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002829def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2830 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2831 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002832
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002833def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2834 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2835 [(set GPR:$Rd,
2836 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2837 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2838 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2839 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2840 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002841
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002842def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2843 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2844 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002845 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002846 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2847 (shl GPR:$Rm, (i32 8))), i16))]>,
2848 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002849
Bob Wilsonf955f292010-08-17 17:23:19 +00002850def lsl_shift_imm : SDNodeXForm<imm, [{
2851 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2852 return CurDAG->getTargetConstant(Sh, MVT::i32);
2853}]>;
2854
2855def lsl_amt : PatLeaf<(i32 imm), [{
2856 return (N->getZExtValue() < 32);
2857}], lsl_shift_imm>;
2858
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002859def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2860 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2861 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2862 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2863 (and (shl GPR:$Rm, lsl_amt:$sh),
2864 0xFFFF0000)))]>,
2865 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002866
Evan Chenga8e29892007-01-19 07:51:42 +00002867// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002868def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2869 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2870def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2871 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002872
Bob Wilsonf955f292010-08-17 17:23:19 +00002873def asr_shift_imm : SDNodeXForm<imm, [{
2874 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2875 return CurDAG->getTargetConstant(Sh, MVT::i32);
2876}]>;
2877
2878def asr_amt : PatLeaf<(i32 imm), [{
2879 return (N->getZExtValue() <= 32);
2880}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002881
Bob Wilsondc66eda2010-08-16 22:26:55 +00002882// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2883// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002884def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2885 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2886 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2887 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2888 (and (sra GPR:$Rm, asr_amt:$sh),
2889 0xFFFF)))]>,
2890 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002891
Evan Chenga8e29892007-01-19 07:51:42 +00002892// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2893// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002894def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002895 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002896def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002897 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2898 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002899
Evan Chenga8e29892007-01-19 07:51:42 +00002900//===----------------------------------------------------------------------===//
2901// Comparison Instructions...
2902//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002903
Jim Grosbach26421962008-10-14 20:36:24 +00002904defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002905 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002906 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002907
Jim Grosbach97a884d2010-12-07 20:41:06 +00002908// ARMcmpZ can re-use the above instruction definitions.
2909def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
2910 (CMPri GPR:$src, so_imm:$imm)>;
2911def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
2912 (CMPrr GPR:$src, GPR:$rhs)>;
2913def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
2914 (CMPrs GPR:$src, so_reg:$rhs)>;
2915
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002916// FIXME: We have to be careful when using the CMN instruction and comparison
2917// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002918// results:
2919//
2920// rsbs r1, r1, 0
2921// cmp r0, r1
2922// mov r0, #0
2923// it ls
2924// mov r0, #1
2925//
2926// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002927//
Bill Wendling6165e872010-08-26 18:33:51 +00002928// cmn r0, r1
2929// mov r0, #0
2930// it ls
2931// mov r0, #1
2932//
2933// However, the CMN gives the *opposite* result when r1 is 0. This is because
2934// the carry flag is set in the CMP case but not in the CMN case. In short, the
2935// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2936// value of r0 and the carry bit (because the "carry bit" parameter to
2937// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2938// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2939// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2940// parameter to AddWithCarry is defined as 0).
2941//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002942// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002943//
2944// x = 0
2945// ~x = 0xFFFF FFFF
2946// ~x + 1 = 0x1 0000 0000
2947// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2948//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002949// Therefore, we should disable CMN when comparing against zero, until we can
2950// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2951// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002952//
2953// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2954//
2955// This is related to <rdar://problem/7569620>.
2956//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002957//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2958// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002959
Evan Chenga8e29892007-01-19 07:51:42 +00002960// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002961defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002962 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00002963 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002964defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002965 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00002966 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002967
David Goodwinc0309b42009-06-29 15:33:01 +00002968defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002969 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002970 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002971
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002972//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2973// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002974
David Goodwinc0309b42009-06-29 15:33:01 +00002975def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002976 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002977
Evan Cheng218977b2010-07-13 19:27:42 +00002978// Pseudo i64 compares for some floating point compares.
2979let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2980 Defs = [CPSR] in {
2981def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002982 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002983 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00002984 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2985
2986def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002987 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00002988 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2989} // usesCustomInserter
2990
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002991
Evan Chenga8e29892007-01-19 07:51:42 +00002992// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002993// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002994// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002995// FIXME: These should all be pseudo-instructions that get expanded to
2996// the normal MOV instructions. That would fix the dependency on
2997// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00002998let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00002999def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
3000 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
3001 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3002 RegConstraint<"$false = $Rd">, UnaryDP {
3003 bits<4> Rd;
3004 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00003005 let Inst{25} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00003006 let Inst{20} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00003007 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00003008 let Inst{11-4} = 0b00000000;
Jim Grosbach27e90082010-10-29 19:28:17 +00003009 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003010}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00003011
Jim Grosbach27e90082010-10-29 19:28:17 +00003012def MOVCCs : AI1<0b1101, (outs GPR:$Rd),
3013 (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr,
3014 "mov", "\t$Rd, $shift",
3015 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3016 RegConstraint<"$false = $Rd">, UnaryDP {
3017 bits<4> Rd;
Jim Grosbach27e90082010-10-29 19:28:17 +00003018 bits<12> shift;
Bob Wilson8e86b512009-10-14 19:00:24 +00003019 let Inst{25} = 0;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003020 let Inst{20} = 0;
Jim Grosbach79119162010-11-16 18:13:42 +00003021 let Inst{19-16} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00003022 let Inst{15-12} = Rd;
3023 let Inst{11-0} = shift;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003024}
3025
Evan Chengc4af4632010-11-17 20:13:28 +00003026let isMoveImm = 1 in
Jason W Kim837caa92010-11-18 23:37:15 +00003027def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, movt_imm:$imm),
Jim Grosbach27e90082010-10-29 19:28:17 +00003028 DPFrm, IIC_iMOVi,
3029 "movw", "\t$Rd, $imm",
3030 []>,
3031 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>,
3032 UnaryDP {
3033 bits<4> Rd;
3034 bits<16> imm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003035 let Inst{25} = 1;
Jim Grosbach27e90082010-10-29 19:28:17 +00003036 let Inst{20} = 0;
3037 let Inst{19-16} = imm{15-12};
3038 let Inst{15-12} = Rd;
3039 let Inst{11-0} = imm{11-0};
3040}
3041
Evan Chengc4af4632010-11-17 20:13:28 +00003042let isMoveImm = 1 in
Jim Grosbach27e90082010-10-29 19:28:17 +00003043def MOVCCi : AI1<0b1101, (outs GPR:$Rd),
3044 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3045 "mov", "\t$Rd, $imm",
3046 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
3047 RegConstraint<"$false = $Rd">, UnaryDP {
3048 bits<4> Rd;
3049 bits<12> imm;
3050 let Inst{25} = 1;
3051 let Inst{20} = 0;
3052 let Inst{19-16} = 0b0000;
3053 let Inst{15-12} = Rd;
3054 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003055}
Evan Cheng875a6ac2010-11-12 22:42:47 +00003056
Evan Cheng63f35442010-11-13 02:25:14 +00003057// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003058let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00003059def MOVCCi32imm : PseudoInst<(outs GPR:$Rd),
3060 (ins GPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003061 IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003062
Evan Chengc4af4632010-11-17 20:13:28 +00003063let isMoveImm = 1 in
Evan Cheng875a6ac2010-11-12 22:42:47 +00003064def MVNCCi : AI1<0b1111, (outs GPR:$Rd),
3065 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3066 "mvn", "\t$Rd, $imm",
3067 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
3068 RegConstraint<"$false = $Rd">, UnaryDP {
3069 bits<4> Rd;
3070 bits<12> imm;
3071 let Inst{25} = 1;
3072 let Inst{20} = 0;
3073 let Inst{19-16} = 0b0000;
3074 let Inst{15-12} = Rd;
3075 let Inst{11-0} = imm;
3076}
Owen Andersonf523e472010-09-23 23:45:25 +00003077} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003078
Jim Grosbach3728e962009-12-10 00:11:09 +00003079//===----------------------------------------------------------------------===//
3080// Atomic operations intrinsics
3081//
3082
Bob Wilsonf74a4292010-10-30 00:54:37 +00003083def memb_opt : Operand<i32> {
3084 let PrintMethod = "printMemBOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003085}
Jim Grosbach3728e962009-12-10 00:11:09 +00003086
Bob Wilsonf74a4292010-10-30 00:54:37 +00003087// memory barriers protect the atomic sequences
3088let hasSideEffects = 1 in {
3089def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3090 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3091 Requires<[IsARM, HasDB]> {
3092 bits<4> opt;
3093 let Inst{31-4} = 0xf57ff05;
3094 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003095}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003096
Johnny Chen7def14f2010-08-11 23:35:12 +00003097def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003098 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00003099 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003100 Requires<[IsARM, HasV6]> {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003101 // FIXME: add encoding
3102}
Jim Grosbach3728e962009-12-10 00:11:09 +00003103}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003104
Bob Wilsonf74a4292010-10-30 00:54:37 +00003105def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3106 "dsb", "\t$opt",
3107 [/* For disassembly only; pattern left blank */]>,
3108 Requires<[IsARM, HasDB]> {
3109 bits<4> opt;
3110 let Inst{31-4} = 0xf57ff04;
3111 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003112}
3113
Johnny Chenfd6037d2010-02-18 00:19:08 +00003114// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003115def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3116 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003117 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003118 let Inst{3-0} = 0b1111;
3119}
3120
Jim Grosbach66869102009-12-11 18:52:41 +00003121let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003122 let Uses = [CPSR] in {
3123 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003124 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003125 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3126 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003127 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003128 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3129 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003130 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003131 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3132 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003133 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003134 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3135 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003136 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003137 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3138 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003139 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003140 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
3141 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003142 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003143 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3144 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003145 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003146 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3147 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003148 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003149 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3150 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003151 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003152 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3153 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003154 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003155 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3156 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003157 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003158 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
3159 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003160 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003161 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3162 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003163 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003164 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3165 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003166 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003167 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3168 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003169 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003170 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3171 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003172 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003173 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3174 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003175 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003176 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3177
3178 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003179 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003180 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3181 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003182 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003183 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3184 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003185 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003186 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3187
Jim Grosbache801dc42009-12-12 01:40:06 +00003188 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003189 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003190 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3191 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003192 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003193 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3194 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003195 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003196 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3197}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003198}
3199
3200let mayLoad = 1 in {
Jim Grosbach86875a22010-10-29 19:58:57 +00003201def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3202 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003203 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003204def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3205 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003206 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003207def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3208 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003209 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003210def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003211 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003212 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003213 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003214}
3215
Jim Grosbach86875a22010-10-29 19:58:57 +00003216let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3217def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003218 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003219 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003220 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003221def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5278eb82009-12-11 01:42:04 +00003222 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003223 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003224 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003225def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003226 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003227 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003228 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003229def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3230 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003231 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003232 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003233 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003234}
3235
Johnny Chenb9436272010-02-17 22:37:58 +00003236// Clear-Exclusive is for disassembly only.
3237def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3238 [/* For disassembly only; pattern left blank */]>,
3239 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003240 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003241}
3242
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003243// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3244let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003245def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3246 [/* For disassembly only; pattern left blank */]>;
3247def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3248 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003249}
3250
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003251//===----------------------------------------------------------------------===//
3252// TLS Instructions
3253//
3254
3255// __aeabi_read_tp preserves the registers r1-r3.
Jason W Kima0871e72010-12-08 23:14:44 +00003256// This is a pseudo inst so that we can get the encoding right,
3257// complete with fixup for the aeabi_read_tp function.
Evan Cheng13ab0202007-07-10 18:08:01 +00003258let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00003259 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
Jason W Kima0871e72010-12-08 23:14:44 +00003260 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003261 [(set R0, ARMthread_pointer)]>;
3262}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003263
Evan Chenga8e29892007-01-19 07:51:42 +00003264//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003265// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003266// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003267// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003268// Since by its nature we may be coming from some other function to get
3269// here, and we're using the stack frame for the containing function to
3270// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003271// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003272// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003273// except for our own input by listing the relevant registers in Defs. By
3274// doing so, we also cause the prologue/epilogue code to actively preserve
3275// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003276// A constant value is passed in $val, and we use the location as a scratch.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003277//
3278// These are pseudo-instructions and are lowered to individual MC-insts, so
3279// no encoding information is necessary.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003280let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003281 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3282 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003283 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003284 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003285 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3286 NoItinerary,
Bob Wilsonec80e262010-04-09 20:41:18 +00003287 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3288 Requires<[IsARM, HasVFP2]>;
3289}
3290
3291let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003292 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3293 hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003294 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3295 NoItinerary,
Bob Wilsonec80e262010-04-09 20:41:18 +00003296 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3297 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003298}
3299
Jim Grosbach5eb19512010-05-22 01:06:18 +00003300// FIXME: Non-Darwin version(s)
3301let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3302 Defs = [ R7, LR, SP ] in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003303def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3304 NoItinerary,
Jim Grosbach5eb19512010-05-22 01:06:18 +00003305 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3306 Requires<[IsARM, IsDarwin]>;
3307}
3308
Jim Grosbache4ad3872010-10-19 23:27:08 +00003309// eh.sjlj.dispatchsetup pseudo-instruction.
Jim Grosbache317b132010-10-29 20:21:49 +00003310// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
Jim Grosbache4ad3872010-10-19 23:27:08 +00003311// handled when the pseudo is expanded (which happens before any passes
3312// that need the instruction size).
3313let isBarrier = 1, hasSideEffects = 1 in
3314def Int_eh_sjlj_dispatchsetup :
Jim Grosbach99594eb2010-11-18 01:38:26 +00003315 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
Jim Grosbache4ad3872010-10-19 23:27:08 +00003316 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3317 Requires<[IsDarwin]>;
3318
Jim Grosbach0e0da732009-05-12 23:59:14 +00003319//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003320// Non-Instruction Patterns
3321//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003322
Evan Chenga8e29892007-01-19 07:51:42 +00003323// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003324
Evan Cheng893d7fe2010-11-12 23:03:38 +00003325// 32-bit immediate using two piece so_imms or movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003326// This is a single pseudo instruction, the benefit is that it can be remat'd
3327// as a single unit instead of having to handle reg inputs.
3328// FIXME: Remove this when we can do generalized remat.
Evan Chengc4af4632010-11-17 20:13:28 +00003329let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach99594eb2010-11-18 01:38:26 +00003330def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Evan Cheng11c11f82010-11-12 23:46:13 +00003331 [(set GPR:$dst, (arm_i32imm:$src))]>,
Evan Cheng893d7fe2010-11-12 23:03:38 +00003332 Requires<[IsARM]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003333
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003334// ConstantPool, GlobalAddress, and JumpTable
3335def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3336 Requires<[IsARM, DontUseMovt]>;
3337def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3338def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3339 Requires<[IsARM, UseMovt]>;
3340def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3341 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3342
Evan Chenga8e29892007-01-19 07:51:42 +00003343// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003344
Dale Johannesen51e28e62010-06-03 21:09:53 +00003345// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003346def : ARMPat<(ARMtcret tcGPR:$dst),
3347 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003348
3349def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3350 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3351
3352def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3353 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3354
Dale Johannesen38d5f042010-06-15 22:24:08 +00003355def : ARMPat<(ARMtcret tcGPR:$dst),
3356 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003357
3358def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3359 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3360
3361def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3362 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003363
Evan Chenga8e29892007-01-19 07:51:42 +00003364// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003365def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003366 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003367def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003368 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003369
Evan Chenga8e29892007-01-19 07:51:42 +00003370// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003371def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3372def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003373
Evan Chenga8e29892007-01-19 07:51:42 +00003374// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003375def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3376def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3377def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3378def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3379
Evan Chenga8e29892007-01-19 07:51:42 +00003380def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003381
Evan Cheng83b5cf02008-11-05 23:22:34 +00003382def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3383def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3384
Evan Cheng34b12d22007-01-19 20:27:35 +00003385// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003386def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3387 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003388 (SMULBB GPR:$a, GPR:$b)>;
3389def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3390 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003391def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3392 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003393 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003394def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003395 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003396def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3397 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003398 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003399def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003400 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003401def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3402 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003403 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003404def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003405 (SMULWB GPR:$a, GPR:$b)>;
3406
3407def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003408 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3409 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003410 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3411def : ARMV5TEPat<(add GPR:$acc,
3412 (mul sext_16_node:$a, sext_16_node:$b)),
3413 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3414def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003415 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3416 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003417 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3418def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003419 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003420 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3421def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003422 (mul (sra GPR:$a, (i32 16)),
3423 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003424 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3425def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003426 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003427 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3428def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003429 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3430 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003431 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3432def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003433 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003434 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3435
Evan Chenga8e29892007-01-19 07:51:42 +00003436//===----------------------------------------------------------------------===//
3437// Thumb Support
3438//
3439
3440include "ARMInstrThumb.td"
3441
3442//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003443// Thumb2 Support
3444//
3445
3446include "ARMInstrThumb2.td"
3447
3448//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003449// Floating Point Support
3450//
3451
3452include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003453
3454//===----------------------------------------------------------------------===//
3455// Advanced SIMD (NEON) Support
3456//
3457
3458include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003459
3460//===----------------------------------------------------------------------===//
3461// Coprocessor Instructions. For disassembly only.
3462//
3463
3464def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3465 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3466 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3467 [/* For disassembly only; pattern left blank */]> {
3468 let Inst{4} = 0;
3469}
3470
3471def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3472 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3473 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3474 [/* For disassembly only; pattern left blank */]> {
3475 let Inst{31-28} = 0b1111;
3476 let Inst{4} = 0;
3477}
3478
Johnny Chen64dfb782010-02-16 20:04:27 +00003479class ACI<dag oops, dag iops, string opc, string asm>
3480 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3481 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3482 let Inst{27-25} = 0b110;
3483}
3484
3485multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3486
3487 def _OFFSET : ACI<(outs),
3488 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3489 opc, "\tp$cop, cr$CRd, $addr"> {
3490 let Inst{31-28} = op31_28;
3491 let Inst{24} = 1; // P = 1
3492 let Inst{21} = 0; // W = 0
3493 let Inst{22} = 0; // D = 0
3494 let Inst{20} = load;
3495 }
3496
3497 def _PRE : ACI<(outs),
3498 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3499 opc, "\tp$cop, cr$CRd, $addr!"> {
3500 let Inst{31-28} = op31_28;
3501 let Inst{24} = 1; // P = 1
3502 let Inst{21} = 1; // W = 1
3503 let Inst{22} = 0; // D = 0
3504 let Inst{20} = load;
3505 }
3506
3507 def _POST : ACI<(outs),
3508 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3509 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3510 let Inst{31-28} = op31_28;
3511 let Inst{24} = 0; // P = 0
3512 let Inst{21} = 1; // W = 1
3513 let Inst{22} = 0; // D = 0
3514 let Inst{20} = load;
3515 }
3516
3517 def _OPTION : ACI<(outs),
3518 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3519 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3520 let Inst{31-28} = op31_28;
3521 let Inst{24} = 0; // P = 0
3522 let Inst{23} = 1; // U = 1
3523 let Inst{21} = 0; // W = 0
3524 let Inst{22} = 0; // D = 0
3525 let Inst{20} = load;
3526 }
3527
3528 def L_OFFSET : ACI<(outs),
3529 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003530 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003531 let Inst{31-28} = op31_28;
3532 let Inst{24} = 1; // P = 1
3533 let Inst{21} = 0; // W = 0
3534 let Inst{22} = 1; // D = 1
3535 let Inst{20} = load;
3536 }
3537
3538 def L_PRE : ACI<(outs),
3539 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003540 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003541 let Inst{31-28} = op31_28;
3542 let Inst{24} = 1; // P = 1
3543 let Inst{21} = 1; // W = 1
3544 let Inst{22} = 1; // D = 1
3545 let Inst{20} = load;
3546 }
3547
3548 def L_POST : ACI<(outs),
3549 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003550 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003551 let Inst{31-28} = op31_28;
3552 let Inst{24} = 0; // P = 0
3553 let Inst{21} = 1; // W = 1
3554 let Inst{22} = 1; // D = 1
3555 let Inst{20} = load;
3556 }
3557
3558 def L_OPTION : ACI<(outs),
3559 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003560 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003561 let Inst{31-28} = op31_28;
3562 let Inst{24} = 0; // P = 0
3563 let Inst{23} = 1; // U = 1
3564 let Inst{21} = 0; // W = 0
3565 let Inst{22} = 1; // D = 1
3566 let Inst{20} = load;
3567 }
3568}
3569
3570defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3571defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3572defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3573defm STC2 : LdStCop<0b1111, 0, "stc2">;
3574
Johnny Chen906d57f2010-02-12 01:44:23 +00003575def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3576 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3577 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3578 [/* For disassembly only; pattern left blank */]> {
3579 let Inst{20} = 0;
3580 let Inst{4} = 1;
3581}
3582
3583def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3584 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3585 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3586 [/* For disassembly only; pattern left blank */]> {
3587 let Inst{31-28} = 0b1111;
3588 let Inst{20} = 0;
3589 let Inst{4} = 1;
3590}
3591
3592def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3593 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3594 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3595 [/* For disassembly only; pattern left blank */]> {
3596 let Inst{20} = 1;
3597 let Inst{4} = 1;
3598}
3599
3600def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3601 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3602 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3603 [/* For disassembly only; pattern left blank */]> {
3604 let Inst{31-28} = 0b1111;
3605 let Inst{20} = 1;
3606 let Inst{4} = 1;
3607}
3608
3609def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3610 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3611 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3612 [/* For disassembly only; pattern left blank */]> {
3613 let Inst{23-20} = 0b0100;
3614}
3615
3616def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3617 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3618 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3619 [/* For disassembly only; pattern left blank */]> {
3620 let Inst{31-28} = 0b1111;
3621 let Inst{23-20} = 0b0100;
3622}
3623
3624def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3625 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3626 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3627 [/* For disassembly only; pattern left blank */]> {
3628 let Inst{23-20} = 0b0101;
3629}
3630
3631def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3632 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3633 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3634 [/* For disassembly only; pattern left blank */]> {
3635 let Inst{31-28} = 0b1111;
3636 let Inst{23-20} = 0b0101;
3637}
3638
Johnny Chenb98e1602010-02-12 18:55:33 +00003639//===----------------------------------------------------------------------===//
3640// Move between special register and ARM core register -- for disassembly only
3641//
3642
3643def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3644 [/* For disassembly only; pattern left blank */]> {
3645 let Inst{23-20} = 0b0000;
3646 let Inst{7-4} = 0b0000;
3647}
3648
3649def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3650 [/* For disassembly only; pattern left blank */]> {
3651 let Inst{23-20} = 0b0100;
3652 let Inst{7-4} = 0b0000;
3653}
3654
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003655def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3656 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003657 [/* For disassembly only; pattern left blank */]> {
3658 let Inst{23-20} = 0b0010;
3659 let Inst{7-4} = 0b0000;
3660}
3661
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003662def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3663 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003664 [/* For disassembly only; pattern left blank */]> {
3665 let Inst{23-20} = 0b0010;
3666 let Inst{7-4} = 0b0000;
3667}
3668
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003669def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3670 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003671 [/* For disassembly only; pattern left blank */]> {
3672 let Inst{23-20} = 0b0110;
3673 let Inst{7-4} = 0b0000;
3674}
3675
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003676def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3677 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003678 [/* For disassembly only; pattern left blank */]> {
3679 let Inst{23-20} = 0b0110;
3680 let Inst{7-4} = 0b0000;
3681}