blob: 2fedb5398ebc2b2c1c540c0fa408c21cc0159634 [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
15def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000016 let PrintMethod = "printMandatoryPredicateOperand";
Evan Cheng06e16582009-07-10 01:54:42 +000017}
18
19// IT block condition mask
20def it_mask : Operand<i32> {
21 let PrintMethod = "printThumbITMask";
22}
23
Anton Korobeynikov52237112009-06-17 18:13:58 +000024// Shifted operands. No register controlled shifts for Thumb2.
25// Note: We do not support rrx shifted operands yet.
26def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000027 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000028 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000029 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000030 let PrintMethod = "printT2SOOperand";
Jim Grosbach6ccfc502010-07-30 02:41:01 +000031 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000032}
33
Evan Chengf49810c2009-06-23 17:48:47 +000034// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
35def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000036 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000037}]>;
38
Evan Chengf49810c2009-06-23 17:48:47 +000039// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
40def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000041 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000042}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000043
Evan Chengf49810c2009-06-23 17:48:47 +000044// t2_so_imm - Match a 32-bit immediate operand, which is an
45// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
46// immediate splatted into multiple bytes of the word. t2_so_imm values are
47// represented in the imm field in the same 12-bit form that they are encoded
Jim Grosbach6935efc2009-11-24 00:20:27 +000048// into t2_so_imm instructions: the 8-bit immediate is the least significant
49// bits [bits 0-7], the 4-bit shift/splat amount is the next 4 bits [bits 8-11].
Owen Anderson5de6d842010-11-12 21:12:40 +000050def t2_so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_t2_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000051 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson5de6d842010-11-12 21:12:40 +000052}
Anton Korobeynikov52237112009-06-17 18:13:58 +000053
Jim Grosbach64171712010-02-16 21:07:46 +000054// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000055// of a t2_so_imm.
56def t2_so_imm_not : Operand<i32>,
57 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000058 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
59}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000060
61// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
62def t2_so_imm_neg : Operand<i32>,
63 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +000064 return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000065}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000066
Jim Grosbach65b7f3a2009-10-21 20:44:34 +000067// Break t2_so_imm's up into two pieces. This handles immediates with up to 16
68// bits set in them. This uses t2_so_imm2part to match and t2_so_imm2part_[12]
69// to get the first/second pieces.
70def t2_so_imm2part : Operand<i32>,
71 PatLeaf<(imm), [{
72 return ARM_AM::isT2SOImmTwoPartVal((unsigned)N->getZExtValue());
73 }]> {
74}
75
76def t2_so_imm2part_1 : SDNodeXForm<imm, [{
77 unsigned V = ARM_AM::getT2SOImmTwoPartFirst((unsigned)N->getZExtValue());
78 return CurDAG->getTargetConstant(V, MVT::i32);
79}]>;
80
81def t2_so_imm2part_2 : SDNodeXForm<imm, [{
82 unsigned V = ARM_AM::getT2SOImmTwoPartSecond((unsigned)N->getZExtValue());
83 return CurDAG->getTargetConstant(V, MVT::i32);
84}]>;
85
Jim Grosbach15e6ef82009-11-23 20:35:53 +000086def t2_so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
87 return ARM_AM::isT2SOImmTwoPartVal(-(int)N->getZExtValue());
88 }]> {
89}
90
91def t2_so_neg_imm2part_1 : SDNodeXForm<imm, [{
92 unsigned V = ARM_AM::getT2SOImmTwoPartFirst(-(int)N->getZExtValue());
93 return CurDAG->getTargetConstant(V, MVT::i32);
94}]>;
95
96def t2_so_neg_imm2part_2 : SDNodeXForm<imm, [{
97 unsigned V = ARM_AM::getT2SOImmTwoPartSecond(-(int)N->getZExtValue());
98 return CurDAG->getTargetConstant(V, MVT::i32);
99}]>;
100
Evan Chenga67efd12009-06-23 19:39:13 +0000101/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
102def imm1_31 : PatLeaf<(i32 imm), [{
103 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 32;
104}]>;
105
Evan Chengf49810c2009-06-23 17:48:47 +0000106/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +0000107def imm0_4095 : Operand<i32>,
108 PatLeaf<(i32 imm), [{
Evan Chengf49810c2009-06-23 17:48:47 +0000109 return (uint32_t)N->getZExtValue() < 4096;
110}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000111
Jim Grosbach64171712010-02-16 21:07:46 +0000112def imm0_4095_neg : PatLeaf<(i32 imm), [{
113 return (uint32_t)(-N->getZExtValue()) < 4096;
114}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000115
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000116def imm0_255_neg : PatLeaf<(i32 imm), [{
117 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +0000118}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000119
Jim Grosbach502e0aa2010-07-14 17:45:16 +0000120def imm0_255_not : PatLeaf<(i32 imm), [{
121 return (uint32_t)(~N->getZExtValue()) < 255;
122}], imm_comp_XFORM>;
123
Evan Cheng055b0312009-06-29 07:51:04 +0000124// Define Thumb2 specific addressing modes.
125
126// t2addrmode_imm12 := reg + imm12
127def t2addrmode_imm12 : Operand<i32>,
128 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000129 let PrintMethod = "printAddrModeImm12Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000130 let EncoderMethod = "getAddrModeImm12OpValue";
Evan Cheng055b0312009-06-29 07:51:04 +0000131 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
132}
133
Johnny Chen0635fc52010-03-04 17:40:44 +0000134// t2addrmode_imm8 := reg +/- imm8
Evan Cheng055b0312009-06-29 07:51:04 +0000135def t2addrmode_imm8 : Operand<i32>,
136 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
137 let PrintMethod = "printT2AddrModeImm8Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000138 let EncoderMethod = "getT2AddrModeImm8OpValue";
Evan Cheng055b0312009-06-29 07:51:04 +0000139 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
140}
141
Evan Cheng6d94f112009-07-03 00:06:39 +0000142def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000143 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
144 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000145 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000146 let EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
Evan Chenge88d5ce2009-07-02 07:28:31 +0000147}
148
Evan Cheng5c874172009-07-09 22:21:59 +0000149// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Chris Lattner979b0612010-09-05 22:51:11 +0000150def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000151 let PrintMethod = "printT2AddrModeImm8s4Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000152 let EncoderMethod = "getT2AddrModeImm8s4OpValue";
David Goodwin6647cea2009-06-30 22:50:01 +0000153 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
154}
155
Johnny Chenae1757b2010-03-11 01:13:36 +0000156def t2am_imm8s4_offset : Operand<i32> {
157 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
158}
159
Evan Chengcba962d2009-07-09 20:40:44 +0000160// t2addrmode_so_reg := reg + (reg << imm2)
Evan Cheng055b0312009-06-29 07:51:04 +0000161def t2addrmode_so_reg : Operand<i32>,
162 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
163 let PrintMethod = "printT2AddrModeSoRegOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000164 let EncoderMethod = "getT2AddrModeSORegOpValue";
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000165 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Evan Cheng055b0312009-06-29 07:51:04 +0000166}
167
168
Anton Korobeynikov52237112009-06-17 18:13:58 +0000169//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000170// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000171//
172
Owen Andersona99e7782010-11-15 18:45:17 +0000173
174class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000175 string opc, string asm, list<dag> pattern>
176 : T2I<oops, iops, itin, opc, asm, pattern> {
177 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000178 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000179
Jim Grosbach86386922010-12-08 22:10:43 +0000180 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000181 let Inst{26} = imm{11};
182 let Inst{14-12} = imm{10-8};
183 let Inst{7-0} = imm{7-0};
184}
185
Owen Andersonbb6315d2010-11-15 19:58:36 +0000186
Owen Andersona99e7782010-11-15 18:45:17 +0000187class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
188 string opc, string asm, list<dag> pattern>
189 : T2sI<oops, iops, itin, opc, asm, pattern> {
190 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000191 bits<4> Rn;
192 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000193
Jim Grosbach86386922010-12-08 22:10:43 +0000194 let Inst{11-8} = Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000195 let Inst{26} = imm{11};
196 let Inst{14-12} = imm{10-8};
197 let Inst{7-0} = imm{7-0};
198}
199
Owen Andersonbb6315d2010-11-15 19:58:36 +0000200class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
201 string opc, string asm, list<dag> pattern>
202 : T2I<oops, iops, itin, opc, asm, pattern> {
203 bits<4> Rn;
204 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000205
Jim Grosbach86386922010-12-08 22:10:43 +0000206 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000207 let Inst{26} = imm{11};
208 let Inst{14-12} = imm{10-8};
209 let Inst{7-0} = imm{7-0};
210}
211
212
Owen Andersona99e7782010-11-15 18:45:17 +0000213class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
214 string opc, string asm, list<dag> pattern>
215 : T2I<oops, iops, itin, opc, asm, pattern> {
216 bits<4> Rd;
217 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000218
Jim Grosbach86386922010-12-08 22:10:43 +0000219 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000220 let Inst{3-0} = ShiftedRm{3-0};
221 let Inst{5-4} = ShiftedRm{6-5};
222 let Inst{14-12} = ShiftedRm{11-9};
223 let Inst{7-6} = ShiftedRm{8-7};
224}
225
226class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
227 string opc, string asm, list<dag> pattern>
Owen Andersonbdf71442010-12-07 20:50:15 +0000228 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000229 bits<4> Rd;
230 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000231
Jim Grosbach86386922010-12-08 22:10:43 +0000232 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000233 let Inst{3-0} = ShiftedRm{3-0};
234 let Inst{5-4} = ShiftedRm{6-5};
235 let Inst{14-12} = ShiftedRm{11-9};
236 let Inst{7-6} = ShiftedRm{8-7};
237}
238
Owen Andersonbb6315d2010-11-15 19:58:36 +0000239class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
240 string opc, string asm, list<dag> pattern>
241 : T2I<oops, iops, itin, opc, asm, pattern> {
242 bits<4> Rn;
243 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000244
Jim Grosbach86386922010-12-08 22:10:43 +0000245 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000246 let Inst{3-0} = ShiftedRm{3-0};
247 let Inst{5-4} = ShiftedRm{6-5};
248 let Inst{14-12} = ShiftedRm{11-9};
249 let Inst{7-6} = ShiftedRm{8-7};
250}
251
Owen Andersona99e7782010-11-15 18:45:17 +0000252class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
253 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000254 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000255 bits<4> Rd;
256 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000257
Jim Grosbach86386922010-12-08 22:10:43 +0000258 let Inst{11-8} = Rd;
259 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000260}
261
262class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
263 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000264 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000265 bits<4> Rd;
266 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000267
Jim Grosbach86386922010-12-08 22:10:43 +0000268 let Inst{11-8} = Rd;
269 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000270}
271
Owen Andersonbb6315d2010-11-15 19:58:36 +0000272class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
273 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000274 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000275 bits<4> Rn;
276 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000277
Jim Grosbach86386922010-12-08 22:10:43 +0000278 let Inst{19-16} = Rn;
279 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000280}
281
Owen Andersona99e7782010-11-15 18:45:17 +0000282
283class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
284 string opc, string asm, list<dag> pattern>
285 : T2I<oops, iops, itin, opc, asm, pattern> {
286 bits<4> Rd;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000287 bits<4> Rn;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000288 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000289
Jim Grosbach86386922010-12-08 22:10:43 +0000290 let Inst{11-8} = Rd;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000291 let Inst{19-16} = Rn;
292 let Inst{26} = imm{11};
293 let Inst{14-12} = imm{10-8};
294 let Inst{7-0} = imm{7-0};
Owen Andersona99e7782010-11-15 18:45:17 +0000295}
296
Owen Anderson83da6cd2010-11-14 05:37:38 +0000297class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000298 string opc, string asm, list<dag> pattern>
299 : T2sI<oops, iops, itin, opc, asm, pattern> {
300 bits<4> Rd;
301 bits<4> Rn;
302 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000303
Jim Grosbach86386922010-12-08 22:10:43 +0000304 let Inst{11-8} = Rd;
305 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000306 let Inst{26} = imm{11};
307 let Inst{14-12} = imm{10-8};
308 let Inst{7-0} = imm{7-0};
309}
310
Owen Andersonbb6315d2010-11-15 19:58:36 +0000311class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
312 string opc, string asm, list<dag> pattern>
313 : T2I<oops, iops, itin, opc, asm, pattern> {
314 bits<4> Rd;
315 bits<4> Rm;
316 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000317
Jim Grosbach86386922010-12-08 22:10:43 +0000318 let Inst{11-8} = Rd;
319 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000320 let Inst{14-12} = imm{4-2};
321 let Inst{7-6} = imm{1-0};
322}
323
324class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
325 string opc, string asm, list<dag> pattern>
326 : T2sI<oops, iops, itin, opc, asm, pattern> {
327 bits<4> Rd;
328 bits<4> Rm;
329 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000330
Jim Grosbach86386922010-12-08 22:10:43 +0000331 let Inst{11-8} = Rd;
332 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000333 let Inst{14-12} = imm{4-2};
334 let Inst{7-6} = imm{1-0};
335}
336
Owen Anderson5de6d842010-11-12 21:12:40 +0000337class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
338 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000339 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000340 bits<4> Rd;
341 bits<4> Rn;
342 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000343
Jim Grosbach86386922010-12-08 22:10:43 +0000344 let Inst{11-8} = Rd;
345 let Inst{19-16} = Rn;
346 let Inst{3-0} = Rm;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000347}
348
349class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
350 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000351 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000352 bits<4> Rd;
353 bits<4> Rn;
354 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000355
Jim Grosbach86386922010-12-08 22:10:43 +0000356 let Inst{11-8} = Rd;
357 let Inst{19-16} = Rn;
358 let Inst{3-0} = Rm;
Owen Anderson5de6d842010-11-12 21:12:40 +0000359}
360
361class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
362 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000363 : T2I<oops, iops, itin, opc, asm, pattern> {
364 bits<4> Rd;
365 bits<4> Rn;
366 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000367
Jim Grosbach86386922010-12-08 22:10:43 +0000368 let Inst{11-8} = Rd;
369 let Inst{19-16} = Rn;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000370 let Inst{3-0} = ShiftedRm{3-0};
371 let Inst{5-4} = ShiftedRm{6-5};
372 let Inst{14-12} = ShiftedRm{11-9};
373 let Inst{7-6} = ShiftedRm{8-7};
374}
375
376class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
377 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000378 : T2sI<oops, iops, itin, opc, asm, pattern> {
379 bits<4> Rd;
380 bits<4> Rn;
381 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000382
Jim Grosbach86386922010-12-08 22:10:43 +0000383 let Inst{11-8} = Rd;
384 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000385 let Inst{3-0} = ShiftedRm{3-0};
386 let Inst{5-4} = ShiftedRm{6-5};
387 let Inst{14-12} = ShiftedRm{11-9};
388 let Inst{7-6} = ShiftedRm{8-7};
389}
390
Owen Anderson35141a92010-11-18 01:08:42 +0000391class T2FourReg<dag oops, dag iops, InstrItinClass itin,
392 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000393 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000394 bits<4> Rd;
395 bits<4> Rn;
396 bits<4> Rm;
397 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000398
Jim Grosbach86386922010-12-08 22:10:43 +0000399 let Inst{19-16} = Rn;
400 let Inst{15-12} = Ra;
401 let Inst{11-8} = Rd;
402 let Inst{3-0} = Rm;
Owen Anderson35141a92010-11-18 01:08:42 +0000403}
404
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000405class T2MulLong<bits<3> opc22_20, bits<4> opc7_4,
406 dag oops, dag iops, InstrItinClass itin,
407 string opc, string asm, list<dag> pattern>
Jim Grosbach52082042010-12-08 22:29:28 +0000408 : T2I<oops, iops, itin, opc, asm, pattern> {
409 bits<4> RdLo;
410 bits<4> RdHi;
411 bits<4> Rn;
412 bits<4> Rm;
413
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000414 let Inst{31-23} = 0b111110111;
415 let Inst{22-20} = opc22_20;
Jim Grosbach52082042010-12-08 22:29:28 +0000416 let Inst{19-16} = Rn;
417 let Inst{15-12} = RdLo;
418 let Inst{11-8} = RdHi;
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000419 let Inst{7-4} = opc7_4;
Jim Grosbach52082042010-12-08 22:29:28 +0000420 let Inst{3-0} = Rm;
421}
422
Owen Anderson35141a92010-11-18 01:08:42 +0000423
Evan Chenga67efd12009-06-23 19:39:13 +0000424/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000425/// unary operation that produces a value. These are predicable and can be
426/// changed to modify CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000427multiclass T2I_un_irs<bits<4> opcod, string opc,
428 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
429 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
Evan Chenga67efd12009-06-23 19:39:13 +0000430 // shifted imm
Owen Andersona99e7782010-11-15 18:45:17 +0000431 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
432 opc, "\t$Rd, $imm",
433 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
Evan Chenga67efd12009-06-23 19:39:13 +0000434 let isAsCheapAsAMove = Cheap;
435 let isReMaterializable = ReMat;
Johnny Chend68e1192009-12-15 17:24:14 +0000436 let Inst{31-27} = 0b11110;
437 let Inst{25} = 0;
438 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000439 let Inst{19-16} = 0b1111; // Rn
440 let Inst{15} = 0;
Evan Chenga67efd12009-06-23 19:39:13 +0000441 }
442 // register
Owen Andersona99e7782010-11-15 18:45:17 +0000443 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
444 opc, ".w\t$Rd, $Rm",
445 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000446 let Inst{31-27} = 0b11101;
447 let Inst{26-25} = 0b01;
448 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000449 let Inst{19-16} = 0b1111; // Rn
450 let Inst{14-12} = 0b000; // imm3
451 let Inst{7-6} = 0b00; // imm2
452 let Inst{5-4} = 0b00; // type
453 }
Evan Chenga67efd12009-06-23 19:39:13 +0000454 // shifted register
Owen Andersona99e7782010-11-15 18:45:17 +0000455 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
456 opc, ".w\t$Rd, $ShiftedRm",
457 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000458 let Inst{31-27} = 0b11101;
459 let Inst{26-25} = 0b01;
460 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000461 let Inst{19-16} = 0b1111; // Rn
462 }
Evan Chenga67efd12009-06-23 19:39:13 +0000463}
464
465/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000466/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000467/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000468multiclass T2I_bin_irs<bits<4> opcod, string opc,
469 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
470 PatFrag opnode, bit Commutable = 0, string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000471 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000472 def ri : T2sTwoRegImm<
473 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
474 opc, "\t$Rd, $Rn, $imm",
475 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000476 let Inst{31-27} = 0b11110;
477 let Inst{25} = 0;
478 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000479 let Inst{15} = 0;
480 }
Evan Chenga67efd12009-06-23 19:39:13 +0000481 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000482 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
483 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
484 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000485 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000486 let Inst{31-27} = 0b11101;
487 let Inst{26-25} = 0b01;
488 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000489 let Inst{14-12} = 0b000; // imm3
490 let Inst{7-6} = 0b00; // imm2
491 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000492 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000493 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000494 def rs : T2sTwoRegShiftedReg<
495 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
496 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
497 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000498 let Inst{31-27} = 0b11101;
499 let Inst{26-25} = 0b01;
500 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000501 }
502}
503
David Goodwin1f096272009-07-27 23:34:12 +0000504/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
505// the ".w" prefix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000506multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
507 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
508 PatFrag opnode, bit Commutable = 0> :
509 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, Commutable, ".w">;
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000510
Evan Cheng1e249e32009-06-25 20:59:23 +0000511/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000512/// reversed. The 'rr' form is only defined for the disassembler; for codegen
513/// it is equivalent to the T2I_bin_irs counterpart.
514multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000515 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000516 def ri : T2sTwoRegImm<
517 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
518 opc, ".w\t$Rd, $Rn, $imm",
519 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000520 let Inst{31-27} = 0b11110;
521 let Inst{25} = 0;
522 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000523 let Inst{15} = 0;
524 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000525 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000526 def rr : T2sThreeReg<
527 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
528 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000529 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000530 let Inst{31-27} = 0b11101;
531 let Inst{26-25} = 0b01;
532 let Inst{24-21} = opcod;
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000533 let Inst{14-12} = 0b000; // imm3
534 let Inst{7-6} = 0b00; // imm2
535 let Inst{5-4} = 0b00; // type
536 }
Evan Chengf49810c2009-06-23 17:48:47 +0000537 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000538 def rs : T2sTwoRegShiftedReg<
539 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
540 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
541 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000542 let Inst{31-27} = 0b11101;
543 let Inst{26-25} = 0b01;
544 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000545 }
Evan Chengf49810c2009-06-23 17:48:47 +0000546}
547
Evan Chenga67efd12009-06-23 19:39:13 +0000548/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000549/// instruction modifies the CPSR register.
550let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000551multiclass T2I_bin_s_irs<bits<4> opcod, string opc,
552 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
553 PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000554 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000555 def ri : T2TwoRegImm<
556 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), iii,
557 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
558 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000559 let Inst{31-27} = 0b11110;
560 let Inst{25} = 0;
561 let Inst{24-21} = opcod;
562 let Inst{20} = 1; // The S bit.
563 let Inst{15} = 0;
564 }
Evan Chenga67efd12009-06-23 19:39:13 +0000565 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000566 def rr : T2ThreeReg<
567 (outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), iir,
568 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $Rm",
569 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000570 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000571 let Inst{31-27} = 0b11101;
572 let Inst{26-25} = 0b01;
573 let Inst{24-21} = opcod;
574 let Inst{20} = 1; // The S bit.
575 let Inst{14-12} = 0b000; // imm3
576 let Inst{7-6} = 0b00; // imm2
577 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000578 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000579 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000580 def rs : T2TwoRegShiftedReg<
581 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
582 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $ShiftedRm",
583 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000584 let Inst{31-27} = 0b11101;
585 let Inst{26-25} = 0b01;
586 let Inst{24-21} = opcod;
587 let Inst{20} = 1; // The S bit.
588 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000589}
590}
591
Evan Chenga67efd12009-06-23 19:39:13 +0000592/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
593/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000594multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
595 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000596 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000597 // The register-immediate version is re-materializable. This is useful
598 // in particular for taking the address of a local.
599 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000600 def ri : T2sTwoRegImm<
601 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
602 opc, ".w\t$Rd, $Rn, $imm",
603 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000604 let Inst{31-27} = 0b11110;
605 let Inst{25} = 0;
606 let Inst{24} = 1;
607 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000608 let Inst{15} = 0;
609 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000610 }
Evan Chengf49810c2009-06-23 17:48:47 +0000611 // 12-bit imm
Jim Grosbach07e9b262010-12-08 23:04:16 +0000612 def ri12 : T2I<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000613 (outs rGPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
614 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
615 [(set rGPR:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Jim Grosbach07e9b262010-12-08 23:04:16 +0000616 bits<4> Rd;
617 bits<4> Rn;
618 bits<12> imm;
Johnny Chend68e1192009-12-15 17:24:14 +0000619 let Inst{31-27} = 0b11110;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000620 let Inst{26} = imm{11};
621 let Inst{25-24} = 0b10;
Johnny Chend68e1192009-12-15 17:24:14 +0000622 let Inst{23-21} = op23_21;
623 let Inst{20} = 0; // The S bit.
Jim Grosbach07e9b262010-12-08 23:04:16 +0000624 let Inst{19-16} = Rn;
Johnny Chend68e1192009-12-15 17:24:14 +0000625 let Inst{15} = 0;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000626 let Inst{14-12} = imm{10-8};
627 let Inst{11-8} = Rd;
628 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000629 }
Evan Chenga67efd12009-06-23 19:39:13 +0000630 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000631 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), IIC_iALUr,
632 opc, ".w\t$Rd, $Rn, $Rm",
633 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000634 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000635 let Inst{31-27} = 0b11101;
636 let Inst{26-25} = 0b01;
637 let Inst{24} = 1;
638 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000639 let Inst{14-12} = 0b000; // imm3
640 let Inst{7-6} = 0b00; // imm2
641 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000642 }
Evan Chengf49810c2009-06-23 17:48:47 +0000643 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000644 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000645 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000646 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
647 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000648 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000649 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000650 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000651 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000652 }
Evan Chengf49810c2009-06-23 17:48:47 +0000653}
654
Jim Grosbach6935efc2009-11-24 00:20:27 +0000655/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000656/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000657/// bit. It's not predicable.
Evan Cheng62674222009-06-25 23:34:10 +0000658let Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000659multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
660 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000661 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000662 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000663 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
664 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000665 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000666 let Inst{31-27} = 0b11110;
667 let Inst{25} = 0;
668 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000669 let Inst{15} = 0;
670 }
Evan Chenga67efd12009-06-23 19:39:13 +0000671 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000672 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000673 opc, ".w\t$Rd, $Rn, $Rm",
674 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000675 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000676 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000677 let Inst{31-27} = 0b11101;
678 let Inst{26-25} = 0b01;
679 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000680 let Inst{14-12} = 0b000; // imm3
681 let Inst{7-6} = 0b00; // imm2
682 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000683 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000684 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000685 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000686 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000687 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
688 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000689 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000690 let Inst{31-27} = 0b11101;
691 let Inst{26-25} = 0b01;
692 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000693 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000694}
695
696// Carry setting variants
697let Defs = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000698multiclass T2I_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
699 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000700 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000701 def ri : T2sTwoRegImm<
Owen Anderson5de6d842010-11-12 21:12:40 +0000702 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
703 opc, "\t$Rd, $Rn, $imm",
704 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000705 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000706 let Inst{31-27} = 0b11110;
707 let Inst{25} = 0;
708 let Inst{24-21} = opcod;
709 let Inst{20} = 1; // The S bit.
710 let Inst{15} = 0;
711 }
Evan Cheng62674222009-06-25 23:34:10 +0000712 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000713 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000714 opc, ".w\t$Rd, $Rn, $Rm",
715 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000716 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000717 let isCommutable = Commutable;
718 let Inst{31-27} = 0b11101;
719 let Inst{26-25} = 0b01;
720 let Inst{24-21} = opcod;
721 let Inst{20} = 1; // The S bit.
722 let Inst{14-12} = 0b000; // imm3
723 let Inst{7-6} = 0b00; // imm2
724 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000725 }
Evan Cheng62674222009-06-25 23:34:10 +0000726 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000727 def rs : T2sTwoRegShiftedReg<
Owen Anderson5de6d842010-11-12 21:12:40 +0000728 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
729 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
730 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000731 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000732 let Inst{31-27} = 0b11101;
733 let Inst{26-25} = 0b01;
734 let Inst{24-21} = opcod;
735 let Inst{20} = 1; // The S bit.
Evan Cheng8de898a2009-06-26 00:19:44 +0000736 }
Evan Chengf49810c2009-06-23 17:48:47 +0000737}
738}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000739}
Evan Chengf49810c2009-06-23 17:48:47 +0000740
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000741/// T2I_rbin_s_is - Same as T2I_rbin_irs except sets 's' bit and the register
742/// version is not needed since this is only for codegen.
Evan Cheng1e249e32009-06-25 20:59:23 +0000743let Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000744multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000745 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000746 def ri : T2TwoRegImm<
747 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
748 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
749 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000750 let Inst{31-27} = 0b11110;
751 let Inst{25} = 0;
752 let Inst{24-21} = opcod;
753 let Inst{20} = 1; // The S bit.
754 let Inst{15} = 0;
755 }
Evan Chengf49810c2009-06-23 17:48:47 +0000756 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000757 def rs : T2TwoRegShiftedReg<
758 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
759 IIC_iALUsi, !strconcat(opc, "s"), "\t$Rd, $Rn, $ShiftedRm",
760 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000761 let Inst{31-27} = 0b11101;
762 let Inst{26-25} = 0b01;
763 let Inst{24-21} = opcod;
764 let Inst{20} = 1; // The S bit.
765 }
Evan Chengf49810c2009-06-23 17:48:47 +0000766}
767}
768
Evan Chenga67efd12009-06-23 19:39:13 +0000769/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
770// rotate operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000771multiclass T2I_sh_ir<bits<2> opcod, string opc, PatFrag opnode> {
Evan Chenga67efd12009-06-23 19:39:13 +0000772 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000773 def ri : T2sTwoRegShiftImm<
774 (outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$imm), IIC_iMOVsi,
775 opc, ".w\t$Rd, $Rm, $imm",
776 [(set rGPR:$Rd, (opnode rGPR:$Rm, imm1_31:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000777 let Inst{31-27} = 0b11101;
778 let Inst{26-21} = 0b010010;
779 let Inst{19-16} = 0b1111; // Rn
780 let Inst{5-4} = opcod;
781 }
Evan Chenga67efd12009-06-23 19:39:13 +0000782 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000783 def rr : T2sThreeReg<
784 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
785 opc, ".w\t$Rd, $Rn, $Rm",
786 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000787 let Inst{31-27} = 0b11111;
788 let Inst{26-23} = 0b0100;
789 let Inst{22-21} = opcod;
790 let Inst{15-12} = 0b1111;
791 let Inst{7-4} = 0b0000;
792 }
Evan Chenga67efd12009-06-23 19:39:13 +0000793}
Evan Chengf49810c2009-06-23 17:48:47 +0000794
Johnny Chend68e1192009-12-15 17:24:14 +0000795/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000796/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000797/// a explicit result, only implicitly set CPSR.
Bill Wendlingf0e132c2010-08-19 00:05:48 +0000798let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000799multiclass T2I_cmp_irs<bits<4> opcod, string opc,
800 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
801 PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000802 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000803 def ri : T2OneRegCmpImm<
804 (outs), (ins GPR:$Rn, t2_so_imm:$imm), iii,
805 opc, ".w\t$Rn, $imm",
806 [(opnode GPR:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000807 let Inst{31-27} = 0b11110;
808 let Inst{25} = 0;
809 let Inst{24-21} = opcod;
810 let Inst{20} = 1; // The S bit.
811 let Inst{15} = 0;
812 let Inst{11-8} = 0b1111; // Rd
813 }
Evan Chenga67efd12009-06-23 19:39:13 +0000814 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000815 def rr : T2TwoRegCmp<
816 (outs), (ins GPR:$lhs, rGPR:$rhs), iir,
Evan Cheng699beba2009-10-27 00:08:59 +0000817 opc, ".w\t$lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000818 [(opnode GPR:$lhs, rGPR:$rhs)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000819 let Inst{31-27} = 0b11101;
820 let Inst{26-25} = 0b01;
821 let Inst{24-21} = opcod;
822 let Inst{20} = 1; // The S bit.
823 let Inst{14-12} = 0b000; // imm3
824 let Inst{11-8} = 0b1111; // Rd
825 let Inst{7-6} = 0b00; // imm2
826 let Inst{5-4} = 0b00; // type
827 }
Evan Chengf49810c2009-06-23 17:48:47 +0000828 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000829 def rs : T2OneRegCmpShiftedReg<
830 (outs), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
831 opc, ".w\t$Rn, $ShiftedRm",
832 [(opnode GPR:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000833 let Inst{31-27} = 0b11101;
834 let Inst{26-25} = 0b01;
835 let Inst{24-21} = opcod;
836 let Inst{20} = 1; // The S bit.
837 let Inst{11-8} = 0b1111; // Rd
838 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000839}
840}
841
Evan Chengf3c21b82009-06-30 02:15:48 +0000842/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000843multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000844 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Owen Anderson75579f72010-11-29 22:44:32 +0000845 def i12 : T2Ii12<(outs GPR:$Rt), (ins t2addrmode_imm12:$addr), iii,
846 opc, ".w\t$Rt, $addr",
847 [(set GPR:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000848 let Inst{31-27} = 0b11111;
849 let Inst{26-25} = 0b00;
850 let Inst{24} = signed;
851 let Inst{23} = 1;
852 let Inst{22-21} = opcod;
853 let Inst{20} = 1; // load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000854
Owen Anderson75579f72010-11-29 22:44:32 +0000855 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000856 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000857
Owen Anderson80dd3e02010-11-30 22:45:47 +0000858 bits<17> addr;
859 let Inst{19-16} = addr{16-13}; // Rn
860 let Inst{23} = addr{12}; // U
861 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000862 }
Owen Anderson75579f72010-11-29 22:44:32 +0000863 def i8 : T2Ii8 <(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), iii,
864 opc, "\t$Rt, $addr",
865 [(set GPR:$Rt, (opnode t2addrmode_imm8:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000866 let Inst{31-27} = 0b11111;
867 let Inst{26-25} = 0b00;
868 let Inst{24} = signed;
869 let Inst{23} = 0;
870 let Inst{22-21} = opcod;
871 let Inst{20} = 1; // load
872 let Inst{11} = 1;
873 // Offset: index==TRUE, wback==FALSE
874 let Inst{10} = 1; // The P bit.
875 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000876
Owen Anderson75579f72010-11-29 22:44:32 +0000877 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000878 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000879
Owen Anderson75579f72010-11-29 22:44:32 +0000880 bits<13> addr;
881 let Inst{19-16} = addr{12-9}; // Rn
882 let Inst{9} = addr{8}; // U
883 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000884 }
Owen Anderson75579f72010-11-29 22:44:32 +0000885 def s : T2Iso <(outs GPR:$Rt), (ins t2addrmode_so_reg:$addr), iis,
886 opc, ".w\t$Rt, $addr",
887 [(set GPR:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000888 let Inst{31-27} = 0b11111;
889 let Inst{26-25} = 0b00;
890 let Inst{24} = signed;
891 let Inst{23} = 0;
892 let Inst{22-21} = opcod;
893 let Inst{20} = 1; // load
894 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000895
Owen Anderson75579f72010-11-29 22:44:32 +0000896 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000897 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000898
Owen Anderson75579f72010-11-29 22:44:32 +0000899 bits<10> addr;
900 let Inst{19-16} = addr{9-6}; // Rn
901 let Inst{3-0} = addr{5-2}; // Rm
902 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000903 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000904
Owen Andersoneb6779c2010-12-07 00:45:21 +0000905 def pci : tPseudoInst<(outs GPR:$Rt), (ins i32imm:$addr), Size4Bytes, iis,
906 [(set GPR:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]>;
Evan Chengf3c21b82009-06-30 02:15:48 +0000907}
908
David Goodwin73b8f162009-06-30 22:11:34 +0000909/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000910multiclass T2I_st<bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000911 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Owen Anderson75579f72010-11-29 22:44:32 +0000912 def i12 : T2Ii12<(outs), (ins GPR:$Rt, t2addrmode_imm12:$addr), iii,
913 opc, ".w\t$Rt, $addr",
914 [(opnode GPR:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000915 let Inst{31-27} = 0b11111;
916 let Inst{26-23} = 0b0001;
917 let Inst{22-21} = opcod;
918 let Inst{20} = 0; // !load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000919
Owen Anderson75579f72010-11-29 22:44:32 +0000920 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000921 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000922
Owen Anderson80dd3e02010-11-30 22:45:47 +0000923 bits<17> addr;
924 let Inst{19-16} = addr{16-13}; // Rn
925 let Inst{23} = addr{12}; // U
926 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000927 }
Owen Anderson75579f72010-11-29 22:44:32 +0000928 def i8 : T2Ii8 <(outs), (ins GPR:$Rt, t2addrmode_imm8:$addr), iii,
929 opc, "\t$Rt, $addr",
930 [(opnode GPR:$Rt, t2addrmode_imm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000931 let Inst{31-27} = 0b11111;
932 let Inst{26-23} = 0b0000;
933 let Inst{22-21} = opcod;
934 let Inst{20} = 0; // !load
935 let Inst{11} = 1;
936 // Offset: index==TRUE, wback==FALSE
937 let Inst{10} = 1; // The P bit.
938 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000939
Owen Anderson75579f72010-11-29 22:44:32 +0000940 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000941 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000942
Owen Anderson75579f72010-11-29 22:44:32 +0000943 bits<13> addr;
944 let Inst{19-16} = addr{12-9}; // Rn
945 let Inst{9} = addr{8}; // U
946 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000947 }
Owen Anderson75579f72010-11-29 22:44:32 +0000948 def s : T2Iso <(outs), (ins GPR:$Rt, t2addrmode_so_reg:$addr), iis,
949 opc, ".w\t$Rt, $addr",
950 [(opnode GPR:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000951 let Inst{31-27} = 0b11111;
952 let Inst{26-23} = 0b0000;
953 let Inst{22-21} = opcod;
954 let Inst{20} = 0; // !load
955 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000956
Owen Anderson75579f72010-11-29 22:44:32 +0000957 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000958 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000959
Owen Anderson75579f72010-11-29 22:44:32 +0000960 bits<10> addr;
961 let Inst{19-16} = addr{9-6}; // Rn
962 let Inst{3-0} = addr{5-2}; // Rm
963 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000964 }
David Goodwin73b8f162009-06-30 22:11:34 +0000965}
966
Evan Cheng0e55fd62010-09-30 01:08:25 +0000967/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +0000968/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000969multiclass T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000970 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
971 opc, ".w\t$Rd, $Rm",
972 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000973 let Inst{31-27} = 0b11111;
974 let Inst{26-23} = 0b0100;
975 let Inst{22-20} = opcod;
976 let Inst{19-16} = 0b1111; // Rn
977 let Inst{15-12} = 0b1111;
978 let Inst{7} = 1;
979 let Inst{5-4} = 0b00; // rotate
980 }
Jim Grosbach0be099d2010-12-10 21:24:18 +0000981 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000982 opc, ".w\t$Rd, $Rm, ror $rot",
983 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000984 let Inst{31-27} = 0b11111;
985 let Inst{26-23} = 0b0100;
986 let Inst{22-20} = opcod;
987 let Inst{19-16} = 0b1111; // Rn
988 let Inst{15-12} = 0b1111;
989 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +0000990
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000991 bits<2> rot;
992 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +0000993 }
Evan Chengd27c9fc2009-07-03 01:43:10 +0000994}
995
Eli Friedman761fa7a2010-06-24 18:20:04 +0000996// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000997multiclass T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000998 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
999 opc, "\t$Rd, $Rm",
1000 [(set rGPR:$Rd, (opnode rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001001 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +00001002 let Inst{31-27} = 0b11111;
1003 let Inst{26-23} = 0b0100;
1004 let Inst{22-20} = opcod;
1005 let Inst{19-16} = 0b1111; // Rn
1006 let Inst{15-12} = 0b1111;
1007 let Inst{7} = 1;
1008 let Inst{5-4} = 0b00; // rotate
1009 }
Jim Grosbach0be099d2010-12-10 21:24:18 +00001010 def r_rot : T2TwoReg<(outs rGPR:$dst), (ins rGPR:$Rm, rot_imm:$rot),
1011 IIC_iEXTr, opc, "\t$dst, $Rm, ror $rot",
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001012 [(set rGPR:$dst, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001013 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +00001014 let Inst{31-27} = 0b11111;
1015 let Inst{26-23} = 0b0100;
1016 let Inst{22-20} = opcod;
1017 let Inst{19-16} = 0b1111; // Rn
1018 let Inst{15-12} = 0b1111;
1019 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001020
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001021 bits<2> rot;
1022 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen267124c2010-03-04 22:24:41 +00001023 }
1024}
1025
Eli Friedman761fa7a2010-06-24 18:20:04 +00001026// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1027// supported yet.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001028multiclass T2I_ext_rrot_sxtb16<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001029 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
1030 opc, "\t$Rd, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001031 let Inst{31-27} = 0b11111;
1032 let Inst{26-23} = 0b0100;
1033 let Inst{22-20} = opcod;
1034 let Inst{19-16} = 0b1111; // Rn
1035 let Inst{15-12} = 0b1111;
1036 let Inst{7} = 1;
1037 let Inst{5-4} = 0b00; // rotate
1038 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001039 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$rot), IIC_iEXTr,
1040 opc, "\t$Rd, $Rm, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001041 let Inst{31-27} = 0b11111;
1042 let Inst{26-23} = 0b0100;
1043 let Inst{22-20} = opcod;
1044 let Inst{19-16} = 0b1111; // Rn
1045 let Inst{15-12} = 0b1111;
1046 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001047
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001048 bits<2> rot;
1049 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +00001050 }
1051}
1052
Evan Cheng0e55fd62010-09-30 01:08:25 +00001053/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001054/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001055multiclass T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001056 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1057 opc, "\t$Rd, $Rn, $Rm",
1058 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001059 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001060 let Inst{31-27} = 0b11111;
1061 let Inst{26-23} = 0b0100;
1062 let Inst{22-20} = opcod;
1063 let Inst{15-12} = 0b1111;
1064 let Inst{7} = 1;
1065 let Inst{5-4} = 0b00; // rotate
1066 }
Jim Grosbach0be099d2010-12-10 21:24:18 +00001067 def rr_rot : T2ThreeReg<(outs rGPR:$Rd),
1068 (ins rGPR:$Rn, rGPR:$Rm, rot_imm:$rot),
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001069 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
1070 [(set rGPR:$Rd, (opnode rGPR:$Rn,
1071 (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001072 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001073 let Inst{31-27} = 0b11111;
1074 let Inst{26-23} = 0b0100;
1075 let Inst{22-20} = opcod;
1076 let Inst{15-12} = 0b1111;
1077 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001078
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001079 bits<2> rot;
1080 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +00001081 }
Evan Chengd27c9fc2009-07-03 01:43:10 +00001082}
1083
Johnny Chen93042d12010-03-02 18:14:57 +00001084// DO variant - disassembly only, no pattern
1085
Evan Cheng0e55fd62010-09-30 01:08:25 +00001086multiclass T2I_exta_rrot_DO<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001087 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1088 opc, "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001089 let Inst{31-27} = 0b11111;
1090 let Inst{26-23} = 0b0100;
1091 let Inst{22-20} = opcod;
1092 let Inst{15-12} = 0b1111;
1093 let Inst{7} = 1;
1094 let Inst{5-4} = 0b00; // rotate
1095 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001096 def rr_rot : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$rot),
1097 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001098 let Inst{31-27} = 0b11111;
1099 let Inst{26-23} = 0b0100;
1100 let Inst{22-20} = opcod;
1101 let Inst{15-12} = 0b1111;
1102 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001103
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001104 bits<2> rot;
1105 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +00001106 }
1107}
1108
Anton Korobeynikov52237112009-06-17 18:13:58 +00001109//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001110// Instructions
1111//===----------------------------------------------------------------------===//
1112
1113//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001114// Miscellaneous Instructions.
1115//
1116
Owen Andersonda663f72010-11-15 21:30:39 +00001117class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1118 string asm, list<dag> pattern>
1119 : T2XI<oops, iops, itin, asm, pattern> {
1120 bits<4> Rd;
1121 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001122
Jim Grosbach86386922010-12-08 22:10:43 +00001123 let Inst{11-8} = Rd;
Owen Andersonda663f72010-11-15 21:30:39 +00001124 let Inst{26} = label{11};
1125 let Inst{14-12} = label{10-8};
1126 let Inst{7-0} = label{7-0};
1127}
1128
Evan Chenga09b9ca2009-06-24 23:47:58 +00001129// LEApcrel - Load a pc-relative address into a register without offending the
1130// assembler.
Evan Chengea420b22010-05-19 01:52:25 +00001131let neverHasSideEffects = 1 in {
Evan Cheng9085f982010-05-19 07:28:01 +00001132let isReMaterializable = 1 in
Owen Andersonda663f72010-11-15 21:30:39 +00001133def t2LEApcrel : T2PCOneRegImm<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p), IIC_iALUi,
1134 "adr${p}.w\t$Rd, #$label", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001135 let Inst{31-27} = 0b11110;
1136 let Inst{25-24} = 0b10;
1137 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1138 let Inst{22} = 0;
1139 let Inst{20} = 0;
1140 let Inst{19-16} = 0b1111; // Rn
1141 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001142
1143
Johnny Chend68e1192009-12-15 17:24:14 +00001144}
Jim Grosbacha967d112010-06-21 21:27:27 +00001145} // neverHasSideEffects
Owen Andersonda663f72010-11-15 21:30:39 +00001146def t2LEApcrelJT : T2PCOneRegImm<(outs rGPR:$Rd),
Bob Wilson4f38b382009-08-21 21:58:55 +00001147 (ins i32imm:$label, nohash_imm:$id, pred:$p), IIC_iALUi,
Owen Andersonda663f72010-11-15 21:30:39 +00001148 "adr${p}.w\t$Rd, #${label}_${id}", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001149 let Inst{31-27} = 0b11110;
1150 let Inst{25-24} = 0b10;
1151 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1152 let Inst{22} = 0;
1153 let Inst{20} = 0;
1154 let Inst{19-16} = 0b1111; // Rn
1155 let Inst{15} = 0;
1156}
Evan Chenga09b9ca2009-06-24 23:47:58 +00001157
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001158
1159// FIXME: None of these add/sub SP special instructions should be necessary
1160// at all for thumb2 since they use the same encodings as the generic
1161// add/sub instructions. In thumb1 we need them since they have dedicated
1162// encodings. At the least, they should be pseudo instructions.
Evan Cheng86198642009-08-07 00:34:42 +00001163// ADD r, sp, {so_imm|i12}
Jim Grosbacha0e23c52010-12-09 01:21:27 +00001164let isCodeGenOnly = 1 in {
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001165def t2ADDrSPi : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm),
1166 IIC_iALUi, "add", ".w\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001167 let Inst{31-27} = 0b11110;
1168 let Inst{25} = 0;
1169 let Inst{24-21} = 0b1000;
Johnny Chend68e1192009-12-15 17:24:14 +00001170 let Inst{15} = 0;
1171}
Jim Grosbach20e0fa62010-12-08 23:24:29 +00001172def t2ADDrSPi12 : T2TwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm),
1173 IIC_iALUi, "addw", "\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001174 let Inst{31-27} = 0b11110;
Jim Grosbachb76dfe02010-12-08 22:50:19 +00001175 let Inst{25-20} = 0b100000;
Johnny Chend68e1192009-12-15 17:24:14 +00001176 let Inst{15} = 0;
1177}
Evan Cheng86198642009-08-07 00:34:42 +00001178
1179// ADD r, sp, so_reg
Owen Andersonda663f72010-11-15 21:30:39 +00001180def t2ADDrSPs : T2sTwoRegShiftedReg<
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001181 (outs GPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm),
1182 IIC_iALUsi, "add", ".w\t$Rd, $Rn, $ShiftedRm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001183 let Inst{31-27} = 0b11101;
1184 let Inst{26-25} = 0b01;
1185 let Inst{24-21} = 0b1000;
Johnny Chend68e1192009-12-15 17:24:14 +00001186 let Inst{15} = 0;
1187}
Evan Cheng86198642009-08-07 00:34:42 +00001188
1189// SUB r, sp, {so_imm|i12}
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001190def t2SUBrSPi : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm),
1191 IIC_iALUi, "sub", ".w\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001192 let Inst{31-27} = 0b11110;
1193 let Inst{25} = 0;
1194 let Inst{24-21} = 0b1101;
Johnny Chend68e1192009-12-15 17:24:14 +00001195 let Inst{15} = 0;
1196}
Jim Grosbach20e0fa62010-12-08 23:24:29 +00001197def t2SUBrSPi12 : T2TwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm),
1198 IIC_iALUi, "subw", "\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001199 let Inst{31-27} = 0b11110;
Jim Grosbach37474e62010-12-08 23:12:09 +00001200 let Inst{25-20} = 0b101010;
Johnny Chend68e1192009-12-15 17:24:14 +00001201 let Inst{15} = 0;
1202}
Evan Cheng86198642009-08-07 00:34:42 +00001203
1204// SUB r, sp, so_reg
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001205def t2SUBrSPs : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, t2_so_reg:$imm),
David Goodwin5d598aa2009-08-19 18:00:44 +00001206 IIC_iALUsi,
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001207 "sub", "\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001208 let Inst{31-27} = 0b11101;
1209 let Inst{26-25} = 0b01;
1210 let Inst{24-21} = 0b1101;
Johnny Chend68e1192009-12-15 17:24:14 +00001211 let Inst{19-16} = 0b1101; // Rn = sp
1212 let Inst{15} = 0;
1213}
Jim Grosbacha0e23c52010-12-09 01:21:27 +00001214} // end isCodeGenOnly = 1
Evan Cheng86198642009-08-07 00:34:42 +00001215
Jim Grosbachb1dc3932010-05-05 20:44:35 +00001216// Signed and unsigned division on v7-M
Jim Grosbach7a088642010-11-19 17:11:02 +00001217def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001218 "sdiv", "\t$Rd, $Rn, $Rm",
1219 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
Evan Chenge8e67e12010-11-19 06:15:10 +00001220 Requires<[HasDivide, IsThumb2]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001221 let Inst{31-27} = 0b11111;
1222 let Inst{26-21} = 0b011100;
1223 let Inst{20} = 0b1;
1224 let Inst{15-12} = 0b1111;
1225 let Inst{7-4} = 0b1111;
1226}
1227
Jim Grosbach7a088642010-11-19 17:11:02 +00001228def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001229 "udiv", "\t$Rd, $Rn, $Rm",
1230 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
Evan Chenge8e67e12010-11-19 06:15:10 +00001231 Requires<[HasDivide, IsThumb2]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001232 let Inst{31-27} = 0b11111;
1233 let Inst{26-21} = 0b011101;
1234 let Inst{20} = 0b1;
1235 let Inst{15-12} = 0b1111;
1236 let Inst{7-4} = 0b1111;
1237}
1238
Evan Chenga09b9ca2009-06-24 23:47:58 +00001239//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001240// Load / store Instructions.
1241//
1242
Evan Cheng055b0312009-06-29 07:51:04 +00001243// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001244let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng7e2fe912010-10-28 06:47:08 +00001245defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001246 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001247
Evan Chengf3c21b82009-06-30 02:15:48 +00001248// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001249defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001250 UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001251defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001252 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001253
Evan Chengf3c21b82009-06-30 02:15:48 +00001254// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001255defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001256 UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001257defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001258 UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001259
Owen Anderson9d63d902010-12-01 19:18:46 +00001260let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +00001261// Load doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001262def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Chenge298ab22009-09-27 09:46:04 +00001263 (ins t2addrmode_imm8s4:$addr),
Owen Anderson9d63d902010-12-01 19:18:46 +00001264 IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001265} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001266
1267// zextload i1 -> zextload i8
1268def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1269 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1270def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
1271 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1272def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1273 (t2LDRBs t2addrmode_so_reg:$addr)>;
1274def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1275 (t2LDRBpci tconstpool:$addr)>;
1276
1277// extload -> zextload
1278// FIXME: Reduce the number of patterns by legalizing extload to zextload
1279// earlier?
1280def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1281 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1282def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
1283 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1284def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1285 (t2LDRBs t2addrmode_so_reg:$addr)>;
1286def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1287 (t2LDRBpci tconstpool:$addr)>;
1288
1289def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1290 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1291def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
1292 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1293def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1294 (t2LDRBs t2addrmode_so_reg:$addr)>;
1295def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1296 (t2LDRBpci tconstpool:$addr)>;
1297
1298def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1299 (t2LDRHi12 t2addrmode_imm12:$addr)>;
1300def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
1301 (t2LDRHi8 t2addrmode_imm8:$addr)>;
1302def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1303 (t2LDRHs t2addrmode_so_reg:$addr)>;
1304def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1305 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001306
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001307// FIXME: The destination register of the loads and stores can't be PC, but
1308// can be SP. We need another regclass (similar to rGPR) to represent
1309// that. Not a pressing issue since these are selected manually,
1310// not via pattern.
1311
Evan Chenge88d5ce2009-07-02 07:28:31 +00001312// Indexed loads
Owen Anderson6af50f72010-11-30 00:14:31 +00001313
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001314let mayLoad = 1, neverHasSideEffects = 1 in {
Owen Anderson6b0fa632010-12-09 02:56:12 +00001315def t2LDR_PRE : T2Iidxldst<0, 0b10, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001316 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001317 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001318 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001319 []>;
1320
Owen Anderson6b0fa632010-12-09 02:56:12 +00001321def t2LDR_POST : T2Iidxldst<0, 0b10, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1322 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001323 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001324 "ldr", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001325 []>;
1326
Owen Anderson6b0fa632010-12-09 02:56:12 +00001327def t2LDRB_PRE : T2Iidxldst<0, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001328 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001329 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001330 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001331 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001332def t2LDRB_POST : T2Iidxldst<0, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1333 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001334 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001335 "ldrb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001336 []>;
1337
Owen Anderson6b0fa632010-12-09 02:56:12 +00001338def t2LDRH_PRE : T2Iidxldst<0, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001339 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001340 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001341 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001342 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001343def t2LDRH_POST : T2Iidxldst<0, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1344 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001345 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001346 "ldrh", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001347 []>;
1348
Owen Anderson6b0fa632010-12-09 02:56:12 +00001349def t2LDRSB_PRE : T2Iidxldst<1, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001350 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001351 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001352 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001353 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001354def t2LDRSB_POST : T2Iidxldst<1, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1355 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001356 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001357 "ldrsb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001358 []>;
1359
Owen Anderson6b0fa632010-12-09 02:56:12 +00001360def t2LDRSH_PRE : T2Iidxldst<1, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001361 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001362 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001363 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001364 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001365def t2LDRSH_POST : T2Iidxldst<1, 0b01, 1, 0, (outs GPR:$dst, GPR:$Rn),
1366 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001367 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001368 "ldrsh", "\t$dst, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001369 []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001370} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001371
Johnny Chene54a3ef2010-03-03 18:45:36 +00001372// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110) and are
1373// for disassembly only.
1374// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001375class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001376 : T2Ii8<(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
1377 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001378 let Inst{31-27} = 0b11111;
1379 let Inst{26-25} = 0b00;
1380 let Inst{24} = signed;
1381 let Inst{23} = 0;
1382 let Inst{22-21} = type;
1383 let Inst{20} = 1; // load
1384 let Inst{11} = 1;
1385 let Inst{10-8} = 0b110; // PUW.
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001386
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001387 bits<4> Rt;
1388 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001389 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001390 let Inst{19-16} = addr{12-9};
1391 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001392}
1393
Evan Cheng0e55fd62010-09-30 01:08:25 +00001394def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1395def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1396def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1397def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1398def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001399
David Goodwin73b8f162009-06-30 22:11:34 +00001400// Store
Evan Cheng7e2fe912010-10-28 06:47:08 +00001401defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001402 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001403defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001404 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001405defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001406 BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001407
David Goodwin6647cea2009-06-30 22:50:01 +00001408// Store doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001409let mayLoad = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001410def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001411 (ins GPR:$Rt, GPR:$Rt2, t2addrmode_imm8s4:$addr),
1412 IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001413
Evan Cheng6d94f112009-07-03 00:06:39 +00001414// Indexed stores
Owen Anderson6b0fa632010-12-09 02:56:12 +00001415def t2STR_PRE : T2Iidxldst<0, 0b10, 0, 1, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001416 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001417 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001418 "str", "\t$Rt, [$Rn, $addr]!", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001419 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001420 (pre_store GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001421
Owen Anderson6b0fa632010-12-09 02:56:12 +00001422def t2STR_POST : T2Iidxldst<0, 0b10, 0, 0, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001423 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001424 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001425 "str", "\t$Rt, [$Rn], $addr", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001426 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001427 (post_store GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001428
Owen Anderson6b0fa632010-12-09 02:56:12 +00001429def t2STRH_PRE : T2Iidxldst<0, 0b01, 0, 1, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001430 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001431 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001432 "strh", "\t$Rt, [$Rn, $addr]!", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001433 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001434 (pre_truncsti16 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001435
Owen Anderson6b0fa632010-12-09 02:56:12 +00001436def t2STRH_POST : T2Iidxldst<0, 0b01, 0, 0, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001437 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001438 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001439 "strh", "\t$Rt, [$Rn], $addr", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001440 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001441 (post_truncsti16 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001442
Owen Anderson6b0fa632010-12-09 02:56:12 +00001443def t2STRB_PRE : T2Iidxldst<0, 0b00, 0, 1, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001444 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001445 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001446 "strb", "\t$Rt, [$Rn, $addr]!", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001447 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001448 (pre_truncsti8 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001449
Owen Anderson6b0fa632010-12-09 02:56:12 +00001450def t2STRB_POST : T2Iidxldst<0, 0b00, 0, 0, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001451 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001452 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001453 "strb", "\t$Rt, [$Rn], $addr", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001454 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001455 (post_truncsti8 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001456
Johnny Chene54a3ef2010-03-03 18:45:36 +00001457// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1458// only.
1459// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001460class T2IstT<bits<2> type, string opc, InstrItinClass ii>
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001461 : T2Ii8<(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
1462 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001463 let Inst{31-27} = 0b11111;
1464 let Inst{26-25} = 0b00;
1465 let Inst{24} = 0; // not signed
1466 let Inst{23} = 0;
1467 let Inst{22-21} = type;
1468 let Inst{20} = 0; // store
1469 let Inst{11} = 1;
1470 let Inst{10-8} = 0b110; // PUW
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001471
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001472 bits<4> Rt;
1473 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001474 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001475 let Inst{19-16} = addr{12-9};
1476 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001477}
1478
Evan Cheng0e55fd62010-09-30 01:08:25 +00001479def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1480def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1481def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001482
Johnny Chenae1757b2010-03-11 01:13:36 +00001483// ldrd / strd pre / post variants
1484// For disassembly only.
1485
Owen Anderson9d63d902010-12-01 19:18:46 +00001486def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs GPR:$Rt, GPR:$Rt2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001487 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001488 "ldrd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001489
Owen Anderson9d63d902010-12-01 19:18:46 +00001490def t2LDRD_POST : T2Ii8s4<0, 1, 1, (outs GPR:$Rt, GPR:$Rt2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001491 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001492 "ldrd", "\t$Rt, $Rt2, [$base], $imm", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001493
1494def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001495 (ins GPR:$Rt, GPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
1496 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001497
1498def t2STRD_POST : T2Ii8s4<0, 1, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001499 (ins GPR:$Rt, GPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
1500 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base], $imm", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001501
Johnny Chen0635fc52010-03-04 17:40:44 +00001502// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1503// data/instruction access. These are for disassembly only.
Evan Chengdfed19f2010-11-03 06:34:55 +00001504// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1505// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001506multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001507
Evan Chengdfed19f2010-11-03 06:34:55 +00001508 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001509 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001510 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001511 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001512 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001513 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001514 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001515 let Inst{20} = 1;
1516 let Inst{15-12} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001517
Owen Anderson80dd3e02010-11-30 22:45:47 +00001518 bits<17> addr;
1519 let Inst{19-16} = addr{16-13}; // Rn
1520 let Inst{23} = addr{12}; // U
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001521 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chen0635fc52010-03-04 17:40:44 +00001522 }
1523
Evan Chengdfed19f2010-11-03 06:34:55 +00001524 def i8 : T2Ii8<(outs), (ins t2addrmode_imm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001525 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001526 [(ARMPreload t2addrmode_imm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001527 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001528 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001529 let Inst{23} = 0; // U = 0
1530 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001531 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001532 let Inst{20} = 1;
1533 let Inst{15-12} = 0b1111;
1534 let Inst{11-8} = 0b1100;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001535
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001536 bits<13> addr;
1537 let Inst{19-16} = addr{12-9}; // Rn
1538 let Inst{7-0} = addr{7-0}; // imm8
Johnny Chen0635fc52010-03-04 17:40:44 +00001539 }
1540
Evan Chengdfed19f2010-11-03 06:34:55 +00001541 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001542 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001543 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001544 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001545 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001546 let Inst{23} = 0; // add = TRUE for T1
1547 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001548 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001549 let Inst{20} = 1;
1550 let Inst{15-12} = 0b1111;
1551 let Inst{11-6} = 0000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001552
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001553 bits<10> addr;
1554 let Inst{19-16} = addr{9-6}; // Rn
1555 let Inst{3-0} = addr{5-2}; // Rm
1556 let Inst{5-4} = addr{1-0}; // imm2
Evan Chengbc7deb02010-11-03 05:14:24 +00001557 }
Johnny Chen0635fc52010-03-04 17:40:44 +00001558}
1559
Evan Cheng416941d2010-11-04 05:19:35 +00001560defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1561defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1562defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001563
Evan Cheng2889cce2009-07-03 00:18:36 +00001564//===----------------------------------------------------------------------===//
1565// Load / store multiple Instructions.
1566//
1567
Bill Wendling6c470b82010-11-13 09:09:38 +00001568multiclass thumb2_ldst_mult<string asm, InstrItinClass itin,
1569 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001570 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001571 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001572 itin, !strconcat(asm, "ia${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001573 bits<4> Rn;
1574 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001575
Bill Wendling6c470b82010-11-13 09:09:38 +00001576 let Inst{31-27} = 0b11101;
1577 let Inst{26-25} = 0b00;
1578 let Inst{24-23} = 0b01; // Increment After
1579 let Inst{22} = 0;
1580 let Inst{21} = 0; // No writeback
1581 let Inst{20} = L_bit;
1582 let Inst{19-16} = Rn;
1583 let Inst{15-0} = regs;
1584 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001585 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001586 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001587 itin_upd, !strconcat(asm, "ia${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001588 bits<4> Rn;
1589 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001590
Bill Wendling6c470b82010-11-13 09:09:38 +00001591 let Inst{31-27} = 0b11101;
1592 let Inst{26-25} = 0b00;
1593 let Inst{24-23} = 0b01; // Increment After
1594 let Inst{22} = 0;
1595 let Inst{21} = 1; // Writeback
1596 let Inst{20} = L_bit;
1597 let Inst{19-16} = Rn;
1598 let Inst{15-0} = regs;
1599 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001600 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001601 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1602 itin, !strconcat(asm, "db${p}.w\t$Rn, $regs"), []> {
1603 bits<4> Rn;
1604 bits<16> regs;
1605
1606 let Inst{31-27} = 0b11101;
1607 let Inst{26-25} = 0b00;
1608 let Inst{24-23} = 0b10; // Decrement Before
1609 let Inst{22} = 0;
1610 let Inst{21} = 0; // No writeback
1611 let Inst{20} = L_bit;
1612 let Inst{19-16} = Rn;
1613 let Inst{15-0} = regs;
1614 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001615 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001616 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1617 itin_upd, !strconcat(asm, "db${p}.w\t$Rn, $regs"), "$Rn = $wb", []> {
1618 bits<4> Rn;
1619 bits<16> regs;
1620
1621 let Inst{31-27} = 0b11101;
1622 let Inst{26-25} = 0b00;
1623 let Inst{24-23} = 0b10; // Decrement Before
1624 let Inst{22} = 0;
1625 let Inst{21} = 1; // Writeback
1626 let Inst{20} = L_bit;
1627 let Inst{19-16} = Rn;
1628 let Inst{15-0} = regs;
1629 }
1630}
1631
Bill Wendlingc93989a2010-11-13 11:20:05 +00001632let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001633
1634let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1635defm t2LDM : thumb2_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1636
1637let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1638defm t2STM : thumb2_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
1639
1640} // neverHasSideEffects
1641
Bob Wilson815baeb2010-03-13 01:08:20 +00001642
Evan Cheng9cb9e672009-06-27 02:26:13 +00001643//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001644// Move Instructions.
1645//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001646
Evan Chengf49810c2009-06-23 17:48:47 +00001647let neverHasSideEffects = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001648def t2MOVr : T2sTwoReg<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1649 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001650 let Inst{31-27} = 0b11101;
1651 let Inst{26-25} = 0b01;
1652 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001653 let Inst{19-16} = 0b1111; // Rn
1654 let Inst{14-12} = 0b000;
1655 let Inst{7-4} = 0b0000;
1656}
Evan Chengf49810c2009-06-23 17:48:47 +00001657
Evan Cheng5adb66a2009-09-28 09:14:39 +00001658// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001659let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1660 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001661def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1662 "mov", ".w\t$Rd, $imm",
1663 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001664 let Inst{31-27} = 0b11110;
1665 let Inst{25} = 0;
1666 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001667 let Inst{19-16} = 0b1111; // Rn
1668 let Inst{15} = 0;
1669}
David Goodwin83b35932009-06-26 16:10:07 +00001670
Evan Chengc4af4632010-11-17 20:13:28 +00001671let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001672def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins i32imm:$imm), IIC_iMOVi,
1673 "movw", "\t$Rd, $imm",
1674 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001675 let Inst{31-27} = 0b11110;
1676 let Inst{25} = 1;
1677 let Inst{24-21} = 0b0010;
1678 let Inst{20} = 0; // The S bit.
1679 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001680
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001681 bits<4> Rd;
1682 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001683
Jim Grosbach86386922010-12-08 22:10:43 +00001684 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001685 let Inst{19-16} = imm{15-12};
1686 let Inst{26} = imm{11};
1687 let Inst{14-12} = imm{10-8};
1688 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001689}
Evan Chengf49810c2009-06-23 17:48:47 +00001690
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001691let Constraints = "$src = $Rd" in
1692def t2MOVTi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$src, i32imm:$imm), IIC_iMOVi,
1693 "movt", "\t$Rd, $imm",
1694 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001695 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001696 let Inst{31-27} = 0b11110;
1697 let Inst{25} = 1;
1698 let Inst{24-21} = 0b0110;
1699 let Inst{20} = 0; // The S bit.
1700 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001701
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001702 bits<4> Rd;
1703 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001704
Jim Grosbach86386922010-12-08 22:10:43 +00001705 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001706 let Inst{19-16} = imm{15-12};
1707 let Inst{26} = imm{11};
1708 let Inst{14-12} = imm{10-8};
1709 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001710}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001711
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001712def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001713
Anton Korobeynikov52237112009-06-17 18:13:58 +00001714//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001715// Extend Instructions.
1716//
1717
1718// Sign extenders
1719
Evan Cheng0e55fd62010-09-30 01:08:25 +00001720defm t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001721 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001722defm t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001723 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001724defm t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001725
Evan Cheng0e55fd62010-09-30 01:08:25 +00001726defm t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001727 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001728defm t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001729 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001730defm t2SXTAB16 : T2I_exta_rrot_DO<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001731
Johnny Chen93042d12010-03-02 18:14:57 +00001732// TODO: SXT(A){B|H}16 - done for disassembly only
Evan Chengd27c9fc2009-07-03 01:43:10 +00001733
1734// Zero extenders
1735
1736let AddedComplexity = 16 in {
Evan Cheng0e55fd62010-09-30 01:08:25 +00001737defm t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001738 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001739defm t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001740 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001741defm t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001742 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001743
Jim Grosbach79464942010-07-28 23:17:45 +00001744// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1745// The transformation should probably be done as a combiner action
1746// instead so we can include a check for masking back in the upper
1747// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001748//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001749// (t2UXTB16r_rot rGPR:$Src, 24)>,
1750// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001751def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001752 (t2UXTB16r_rot rGPR:$Src, 8)>,
1753 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001754
Evan Cheng0e55fd62010-09-30 01:08:25 +00001755defm t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001756 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001757defm t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001758 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001759defm t2UXTAB16 : T2I_exta_rrot_DO<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001760}
1761
1762//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001763// Arithmetic Instructions.
1764//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001765
Johnny Chend68e1192009-12-15 17:24:14 +00001766defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1767 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1768defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1769 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001770
Evan Chengf49810c2009-06-23 17:48:47 +00001771// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Johnny Chend68e1192009-12-15 17:24:14 +00001772defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001773 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001774 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1775defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001776 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001777 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001778
Johnny Chend68e1192009-12-15 17:24:14 +00001779defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001780 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001781defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001782 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001783defm t2ADCS : T2I_adde_sube_s_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001784 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001785defm t2SBCS : T2I_adde_sube_s_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001786 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001787
David Goodwin752aa7d2009-07-27 16:39:05 +00001788// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001789defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001790 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
1791defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
1792 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001793
1794// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001795// The assume-no-carry-in form uses the negation of the input since add/sub
1796// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1797// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1798// details.
1799// The AddedComplexity preferences the first variant over the others since
1800// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001801let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001802def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1803 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1804def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1805 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1806def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1807 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1808let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001809def : T2Pat<(addc rGPR:$src, imm0_255_neg:$imm),
1810 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
1811def : T2Pat<(addc rGPR:$src, t2_so_imm_neg:$imm),
1812 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001813// The with-carry-in form matches bitwise not instead of the negation.
1814// Effectively, the inverse interpretation of the carry flag already accounts
1815// for part of the negation.
1816let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001817def : T2Pat<(adde rGPR:$src, imm0_255_not:$imm),
1818 (t2SBCSri rGPR:$src, imm0_255_not:$imm)>;
1819def : T2Pat<(adde rGPR:$src, t2_so_imm_not:$imm),
1820 (t2SBCSri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001821
Johnny Chen93042d12010-03-02 18:14:57 +00001822// Select Bytes -- for disassembly only
1823
Owen Andersonc7373f82010-11-30 20:00:01 +00001824def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1825 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001826 let Inst{31-27} = 0b11111;
1827 let Inst{26-24} = 0b010;
1828 let Inst{23} = 0b1;
1829 let Inst{22-20} = 0b010;
1830 let Inst{15-12} = 0b1111;
1831 let Inst{7} = 0b1;
1832 let Inst{6-4} = 0b000;
1833}
1834
Johnny Chenadc77332010-02-26 22:04:29 +00001835// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1836// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001837class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
1838 list<dag> pat = [/* For disassembly only; pattern left blank */]>
Owen Anderson46c478e2010-11-17 19:57:38 +00001839 : T2I<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), NoItinerary, opc,
1840 "\t$Rd, $Rn, $Rm", pat> {
Johnny Chenadc77332010-02-26 22:04:29 +00001841 let Inst{31-27} = 0b11111;
1842 let Inst{26-23} = 0b0101;
1843 let Inst{22-20} = op22_20;
1844 let Inst{15-12} = 0b1111;
1845 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001846
Owen Anderson46c478e2010-11-17 19:57:38 +00001847 bits<4> Rd;
1848 bits<4> Rn;
1849 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001850
Jim Grosbach86386922010-12-08 22:10:43 +00001851 let Inst{11-8} = Rd;
1852 let Inst{19-16} = Rn;
1853 let Inst{3-0} = Rm;
Johnny Chenadc77332010-02-26 22:04:29 +00001854}
1855
1856// Saturating add/subtract -- for disassembly only
1857
Nate Begeman692433b2010-07-29 17:56:55 +00001858def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Owen Anderson46c478e2010-11-17 19:57:38 +00001859 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))]>;
Johnny Chenadc77332010-02-26 22:04:29 +00001860def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1861def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1862def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
1863def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd">;
1864def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub">;
1865def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001866def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Owen Anderson46c478e2010-11-17 19:57:38 +00001867 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))]>;
Johnny Chenadc77332010-02-26 22:04:29 +00001868def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1869def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1870def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1871def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1872def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1873def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1874def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1875def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1876
1877// Signed/Unsigned add/subtract -- for disassembly only
1878
1879def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1880def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1881def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1882def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1883def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1884def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1885def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1886def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1887def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1888def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1889def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1890def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1891
1892// Signed/Unsigned halving add/subtract -- for disassembly only
1893
1894def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1895def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1896def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1897def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1898def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1899def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1900def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1901def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1902def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1903def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1904def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1905def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1906
Owen Anderson821752e2010-11-18 20:32:18 +00001907// Helper class for disassembly only
1908// A6.3.16 & A6.3.17
1909// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1910class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1911 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1912 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
1913 let Inst{31-27} = 0b11111;
1914 let Inst{26-24} = 0b011;
1915 let Inst{23} = long;
1916 let Inst{22-20} = op22_20;
1917 let Inst{7-4} = op7_4;
1918}
1919
1920class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1921 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1922 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
1923 let Inst{31-27} = 0b11111;
1924 let Inst{26-24} = 0b011;
1925 let Inst{23} = long;
1926 let Inst{22-20} = op22_20;
1927 let Inst{7-4} = op7_4;
1928}
1929
Johnny Chenadc77332010-02-26 22:04:29 +00001930// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
1931
Owen Anderson821752e2010-11-18 20:32:18 +00001932def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
1933 (ins rGPR:$Rn, rGPR:$Rm),
1934 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00001935 let Inst{15-12} = 0b1111;
1936}
Owen Anderson821752e2010-11-18 20:32:18 +00001937def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00001938 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Owen Anderson821752e2010-11-18 20:32:18 +00001939 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>;
Johnny Chenadc77332010-02-26 22:04:29 +00001940
1941// Signed/Unsigned saturate -- for disassembly only
1942
Owen Anderson46c478e2010-11-17 19:57:38 +00001943class T2SatI<dag oops, dag iops, InstrItinClass itin,
1944 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00001945 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00001946 bits<4> Rd;
1947 bits<4> Rn;
1948 bits<5> sat_imm;
1949 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00001950
Jim Grosbach86386922010-12-08 22:10:43 +00001951 let Inst{11-8} = Rd;
1952 let Inst{19-16} = Rn;
Owen Anderson46c478e2010-11-17 19:57:38 +00001953 let Inst{4-0} = sat_imm{4-0};
1954 let Inst{21} = sh{6};
1955 let Inst{14-12} = sh{4-2};
1956 let Inst{7-6} = sh{1-0};
1957}
1958
Owen Andersonc7373f82010-11-30 20:00:01 +00001959def t2SSAT: T2SatI<
1960 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
Owen Anderson46c478e2010-11-17 19:57:38 +00001961 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00001962 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001963 let Inst{31-27} = 0b11110;
1964 let Inst{25-22} = 0b1100;
1965 let Inst{20} = 0;
1966 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001967}
1968
Owen Andersonc7373f82010-11-30 20:00:01 +00001969def t2SSAT16: T2SatI<
1970 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn), NoItinerary,
Owen Anderson46c478e2010-11-17 19:57:38 +00001971 "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chenadc77332010-02-26 22:04:29 +00001972 [/* For disassembly only; pattern left blank */]> {
1973 let Inst{31-27} = 0b11110;
1974 let Inst{25-22} = 0b1100;
1975 let Inst{20} = 0;
1976 let Inst{15} = 0;
1977 let Inst{21} = 1; // sh = '1'
1978 let Inst{14-12} = 0b000; // imm3 = '000'
1979 let Inst{7-6} = 0b00; // imm2 = '00'
1980}
1981
Owen Andersonc7373f82010-11-30 20:00:01 +00001982def t2USAT: T2SatI<
1983 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
1984 NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00001985 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001986 let Inst{31-27} = 0b11110;
1987 let Inst{25-22} = 0b1110;
1988 let Inst{20} = 0;
1989 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001990}
1991
Owen Andersonc7373f82010-11-30 20:00:01 +00001992def t2USAT16: T2SatI<
1993 (outs rGPR:$dst), (ins i32imm:$sat_imm, rGPR:$Rn), NoItinerary,
1994 "usat16", "\t$dst, $sat_imm, $Rn",
Johnny Chenadc77332010-02-26 22:04:29 +00001995 [/* For disassembly only; pattern left blank */]> {
1996 let Inst{31-27} = 0b11110;
1997 let Inst{25-22} = 0b1110;
1998 let Inst{20} = 0;
1999 let Inst{15} = 0;
2000 let Inst{21} = 1; // sh = '1'
2001 let Inst{14-12} = 0b000; // imm3 = '000'
2002 let Inst{7-6} = 0b00; // imm2 = '00'
2003}
Anton Korobeynikov52237112009-06-17 18:13:58 +00002004
Bob Wilson38aa2872010-08-13 21:48:10 +00002005def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
2006def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002007
Evan Chengf49810c2009-06-23 17:48:47 +00002008//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00002009// Shift and rotate Instructions.
2010//
2011
Johnny Chend68e1192009-12-15 17:24:14 +00002012defm t2LSL : T2I_sh_ir<0b00, "lsl", BinOpFrag<(shl node:$LHS, node:$RHS)>>;
2013defm t2LSR : T2I_sh_ir<0b01, "lsr", BinOpFrag<(srl node:$LHS, node:$RHS)>>;
2014defm t2ASR : T2I_sh_ir<0b10, "asr", BinOpFrag<(sra node:$LHS, node:$RHS)>>;
2015defm t2ROR : T2I_sh_ir<0b11, "ror", BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
Evan Chenga67efd12009-06-23 19:39:13 +00002016
David Goodwinca01a8d2009-09-01 18:32:09 +00002017let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00002018def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2019 "rrx", "\t$Rd, $Rm",
2020 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002021 let Inst{31-27} = 0b11101;
2022 let Inst{26-25} = 0b01;
2023 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00002024 let Inst{19-16} = 0b1111; // Rn
2025 let Inst{14-12} = 0b000;
2026 let Inst{7-4} = 0b0011;
2027}
David Goodwinca01a8d2009-09-01 18:32:09 +00002028}
Evan Chenga67efd12009-06-23 19:39:13 +00002029
David Goodwin3583df72009-07-28 17:06:49 +00002030let Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00002031def t2MOVsrl_flag : T2TwoRegShiftImm<
2032 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2033 "lsrs", ".w\t$Rd, $Rm, #1",
2034 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002035 let Inst{31-27} = 0b11101;
2036 let Inst{26-25} = 0b01;
2037 let Inst{24-21} = 0b0010;
2038 let Inst{20} = 1; // The S bit.
2039 let Inst{19-16} = 0b1111; // Rn
2040 let Inst{5-4} = 0b01; // Shift type.
2041 // Shift amount = Inst{14-12:7-6} = 1.
2042 let Inst{14-12} = 0b000;
2043 let Inst{7-6} = 0b01;
2044}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002045def t2MOVsra_flag : T2TwoRegShiftImm<
2046 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2047 "asrs", ".w\t$Rd, $Rm, #1",
2048 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002049 let Inst{31-27} = 0b11101;
2050 let Inst{26-25} = 0b01;
2051 let Inst{24-21} = 0b0010;
2052 let Inst{20} = 1; // The S bit.
2053 let Inst{19-16} = 0b1111; // Rn
2054 let Inst{5-4} = 0b10; // Shift type.
2055 // Shift amount = Inst{14-12:7-6} = 1.
2056 let Inst{14-12} = 0b000;
2057 let Inst{7-6} = 0b01;
2058}
David Goodwin3583df72009-07-28 17:06:49 +00002059}
2060
Evan Chenga67efd12009-06-23 19:39:13 +00002061//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002062// Bitwise Instructions.
2063//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002064
Johnny Chend68e1192009-12-15 17:24:14 +00002065defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002066 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002067 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
2068defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002069 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002070 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
2071defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002072 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002073 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00002074
Johnny Chend68e1192009-12-15 17:24:14 +00002075defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002076 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002077 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002078
Owen Anderson2f7aed32010-11-17 22:16:31 +00002079class T2BitFI<dag oops, dag iops, InstrItinClass itin,
2080 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002081 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00002082 bits<4> Rd;
2083 bits<5> msb;
2084 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00002085
Jim Grosbach86386922010-12-08 22:10:43 +00002086 let Inst{11-8} = Rd;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002087 let Inst{4-0} = msb{4-0};
2088 let Inst{14-12} = lsb{4-2};
2089 let Inst{7-6} = lsb{1-0};
2090}
2091
2092class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2093 string opc, string asm, list<dag> pattern>
2094 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2095 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00002096
Jim Grosbach86386922010-12-08 22:10:43 +00002097 let Inst{19-16} = Rn;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002098}
2099
2100let Constraints = "$src = $Rd" in
2101def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2102 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2103 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002104 let Inst{31-27} = 0b11110;
2105 let Inst{25} = 1;
2106 let Inst{24-20} = 0b10110;
2107 let Inst{19-16} = 0b1111; // Rn
2108 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002109
Owen Anderson2f7aed32010-11-17 22:16:31 +00002110 bits<10> imm;
2111 let msb{4-0} = imm{9-5};
2112 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002113}
Evan Chengf49810c2009-06-23 17:48:47 +00002114
Owen Anderson2f7aed32010-11-17 22:16:31 +00002115def t2SBFX: T2TwoRegBitFI<
2116 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2117 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002118 let Inst{31-27} = 0b11110;
2119 let Inst{25} = 1;
2120 let Inst{24-20} = 0b10100;
2121 let Inst{15} = 0;
2122}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002123
Owen Anderson2f7aed32010-11-17 22:16:31 +00002124def t2UBFX: T2TwoRegBitFI<
2125 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2126 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002127 let Inst{31-27} = 0b11110;
2128 let Inst{25} = 1;
2129 let Inst{24-20} = 0b11100;
2130 let Inst{15} = 0;
2131}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002132
Johnny Chen9474d552010-02-02 19:31:58 +00002133// A8.6.18 BFI - Bitfield insert (Encoding T1)
Owen Anderson2f7aed32010-11-17 22:16:31 +00002134let Constraints = "$src = $Rd" in
2135def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2136 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2137 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2138 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002139 bf_inv_mask_imm:$imm))]> {
Johnny Chen9474d552010-02-02 19:31:58 +00002140 let Inst{31-27} = 0b11110;
2141 let Inst{25} = 1;
2142 let Inst{24-20} = 0b10110;
2143 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002144
Owen Anderson2f7aed32010-11-17 22:16:31 +00002145 bits<10> imm;
2146 let msb{4-0} = imm{9-5};
2147 let lsb{4-0} = imm{4-0};
Johnny Chen9474d552010-02-02 19:31:58 +00002148}
Evan Chengf49810c2009-06-23 17:48:47 +00002149
Evan Cheng7e1bf302010-09-29 00:27:46 +00002150defm t2ORN : T2I_bin_irs<0b0011, "orn",
2151 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
2152 BinOpFrag<(or node:$LHS, (not node:$RHS))>, 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002153
2154// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2155let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002156defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002157 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002158 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002159
2160
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002161let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002162def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2163 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002164
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002165// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002166def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2167 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002168 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002169
2170def : T2Pat<(t2_so_imm_not:$src),
2171 (t2MVNi t2_so_imm_not:$src)>;
2172
Evan Chengf49810c2009-06-23 17:48:47 +00002173//===----------------------------------------------------------------------===//
2174// Multiply Instructions.
2175//
Evan Cheng8de898a2009-06-26 00:19:44 +00002176let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002177def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2178 "mul", "\t$Rd, $Rn, $Rm",
2179 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002180 let Inst{31-27} = 0b11111;
2181 let Inst{26-23} = 0b0110;
2182 let Inst{22-20} = 0b000;
2183 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2184 let Inst{7-4} = 0b0000; // Multiply
2185}
Evan Chengf49810c2009-06-23 17:48:47 +00002186
Owen Anderson35141a92010-11-18 01:08:42 +00002187def t2MLA: T2FourReg<
2188 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2189 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2190 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002191 let Inst{31-27} = 0b11111;
2192 let Inst{26-23} = 0b0110;
2193 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002194 let Inst{7-4} = 0b0000; // Multiply
2195}
Evan Chengf49810c2009-06-23 17:48:47 +00002196
Owen Anderson35141a92010-11-18 01:08:42 +00002197def t2MLS: T2FourReg<
2198 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2199 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2200 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002201 let Inst{31-27} = 0b11111;
2202 let Inst{26-23} = 0b0110;
2203 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002204 let Inst{7-4} = 0b0001; // Multiply and Subtract
2205}
Evan Chengf49810c2009-06-23 17:48:47 +00002206
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002207// Extra precision multiplies with low / high results
2208let neverHasSideEffects = 1 in {
2209let isCommutable = 1 in {
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002210def t2SMULL : T2MulLong<0b000, 0b0000,
Owen Anderson35141a92010-11-18 01:08:42 +00002211 (outs rGPR:$Rd, rGPR:$Ra),
2212 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002213 "smull", "\t$Rd, $Ra, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002214
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002215def t2UMULL : T2MulLong<0b010, 0b0000,
Jim Grosbach52082042010-12-08 22:29:28 +00002216 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002217 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002218 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Johnny Chend68e1192009-12-15 17:24:14 +00002219} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002220
2221// Multiply + accumulate
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002222def t2SMLAL : T2MulLong<0b100, 0b0000,
2223 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002224 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002225 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002226
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002227def t2UMLAL : T2MulLong<0b110, 0b0000,
2228 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002229 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002230 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002231
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002232def t2UMAAL : T2MulLong<0b110, 0b0110,
2233 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002234 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002235 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002236} // neverHasSideEffects
2237
Johnny Chen93042d12010-03-02 18:14:57 +00002238// Rounding variants of the below included for disassembly only
2239
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002240// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002241def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2242 "smmul", "\t$Rd, $Rn, $Rm",
2243 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002244 let Inst{31-27} = 0b11111;
2245 let Inst{26-23} = 0b0110;
2246 let Inst{22-20} = 0b101;
2247 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2248 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2249}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002250
Owen Anderson821752e2010-11-18 20:32:18 +00002251def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2252 "smmulr", "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002253 let Inst{31-27} = 0b11111;
2254 let Inst{26-23} = 0b0110;
2255 let Inst{22-20} = 0b101;
2256 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2257 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2258}
2259
Owen Anderson821752e2010-11-18 20:32:18 +00002260def t2SMMLA : T2FourReg<
2261 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2262 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2263 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002264 let Inst{31-27} = 0b11111;
2265 let Inst{26-23} = 0b0110;
2266 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002267 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2268}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002269
Owen Anderson821752e2010-11-18 20:32:18 +00002270def t2SMMLAR: T2FourReg<
2271 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2272 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002273 let Inst{31-27} = 0b11111;
2274 let Inst{26-23} = 0b0110;
2275 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002276 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2277}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002278
Owen Anderson821752e2010-11-18 20:32:18 +00002279def t2SMMLS: T2FourReg<
2280 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2281 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2282 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002283 let Inst{31-27} = 0b11111;
2284 let Inst{26-23} = 0b0110;
2285 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002286 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2287}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002288
Owen Anderson821752e2010-11-18 20:32:18 +00002289def t2SMMLSR:T2FourReg<
2290 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2291 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002292 let Inst{31-27} = 0b11111;
2293 let Inst{26-23} = 0b0110;
2294 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002295 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2296}
2297
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002298multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002299 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2300 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2301 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2302 (sext_inreg rGPR:$Rm, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002303 let Inst{31-27} = 0b11111;
2304 let Inst{26-23} = 0b0110;
2305 let Inst{22-20} = 0b001;
2306 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2307 let Inst{7-6} = 0b00;
2308 let Inst{5-4} = 0b00;
2309 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002310
Owen Anderson821752e2010-11-18 20:32:18 +00002311 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2312 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2313 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2314 (sra rGPR:$Rm, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002315 let Inst{31-27} = 0b11111;
2316 let Inst{26-23} = 0b0110;
2317 let Inst{22-20} = 0b001;
2318 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2319 let Inst{7-6} = 0b00;
2320 let Inst{5-4} = 0b01;
2321 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002322
Owen Anderson821752e2010-11-18 20:32:18 +00002323 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2324 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2325 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2326 (sext_inreg rGPR:$Rm, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002327 let Inst{31-27} = 0b11111;
2328 let Inst{26-23} = 0b0110;
2329 let Inst{22-20} = 0b001;
2330 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2331 let Inst{7-6} = 0b00;
2332 let Inst{5-4} = 0b10;
2333 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002334
Owen Anderson821752e2010-11-18 20:32:18 +00002335 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2336 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2337 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2338 (sra rGPR:$Rm, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002339 let Inst{31-27} = 0b11111;
2340 let Inst{26-23} = 0b0110;
2341 let Inst{22-20} = 0b001;
2342 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2343 let Inst{7-6} = 0b00;
2344 let Inst{5-4} = 0b11;
2345 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002346
Owen Anderson821752e2010-11-18 20:32:18 +00002347 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2348 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2349 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
2350 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002351 let Inst{31-27} = 0b11111;
2352 let Inst{26-23} = 0b0110;
2353 let Inst{22-20} = 0b011;
2354 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2355 let Inst{7-6} = 0b00;
2356 let Inst{5-4} = 0b00;
2357 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002358
Owen Anderson821752e2010-11-18 20:32:18 +00002359 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2360 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2361 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
2362 (sra rGPR:$Rm, (i32 16))), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002363 let Inst{31-27} = 0b11111;
2364 let Inst{26-23} = 0b0110;
2365 let Inst{22-20} = 0b011;
2366 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2367 let Inst{7-6} = 0b00;
2368 let Inst{5-4} = 0b01;
2369 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002370}
2371
2372
2373multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002374 def BB : T2FourReg<
2375 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2376 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2377 [(set rGPR:$Rd, (add rGPR:$Ra,
2378 (opnode (sext_inreg rGPR:$Rn, i16),
2379 (sext_inreg rGPR:$Rm, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002380 let Inst{31-27} = 0b11111;
2381 let Inst{26-23} = 0b0110;
2382 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002383 let Inst{7-6} = 0b00;
2384 let Inst{5-4} = 0b00;
2385 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002386
Owen Anderson821752e2010-11-18 20:32:18 +00002387 def BT : T2FourReg<
2388 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2389 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2390 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
2391 (sra rGPR:$Rm, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002392 let Inst{31-27} = 0b11111;
2393 let Inst{26-23} = 0b0110;
2394 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002395 let Inst{7-6} = 0b00;
2396 let Inst{5-4} = 0b01;
2397 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002398
Owen Anderson821752e2010-11-18 20:32:18 +00002399 def TB : T2FourReg<
2400 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2401 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2402 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2403 (sext_inreg rGPR:$Rm, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002404 let Inst{31-27} = 0b11111;
2405 let Inst{26-23} = 0b0110;
2406 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002407 let Inst{7-6} = 0b00;
2408 let Inst{5-4} = 0b10;
2409 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002410
Owen Anderson821752e2010-11-18 20:32:18 +00002411 def TT : T2FourReg<
2412 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2413 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2414 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2415 (sra rGPR:$Rm, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002416 let Inst{31-27} = 0b11111;
2417 let Inst{26-23} = 0b0110;
2418 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002419 let Inst{7-6} = 0b00;
2420 let Inst{5-4} = 0b11;
2421 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002422
Owen Anderson821752e2010-11-18 20:32:18 +00002423 def WB : T2FourReg<
2424 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2425 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2426 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
2427 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002428 let Inst{31-27} = 0b11111;
2429 let Inst{26-23} = 0b0110;
2430 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002431 let Inst{7-6} = 0b00;
2432 let Inst{5-4} = 0b00;
2433 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002434
Owen Anderson821752e2010-11-18 20:32:18 +00002435 def WT : T2FourReg<
2436 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2437 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2438 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
2439 (sra rGPR:$Rm, (i32 16))), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002440 let Inst{31-27} = 0b11111;
2441 let Inst{26-23} = 0b0110;
2442 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002443 let Inst{7-6} = 0b00;
2444 let Inst{5-4} = 0b01;
2445 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002446}
2447
2448defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2449defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2450
Johnny Chenadc77332010-02-26 22:04:29 +00002451// Halfword multiple accumulate long: SMLAL<x><y> -- for disassembly only
Owen Anderson821752e2010-11-18 20:32:18 +00002452def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2453 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002454 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002455def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2456 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002457 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002458def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2459 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002460 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002461def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2462 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002463 [/* For disassembly only; pattern left blank */]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002464
Johnny Chenadc77332010-02-26 22:04:29 +00002465// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
2466// These are for disassembly only.
Jim Grosbach7a088642010-11-19 17:11:02 +00002467
Owen Anderson821752e2010-11-18 20:32:18 +00002468def t2SMUAD: T2ThreeReg_mac<
2469 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2470 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002471 let Inst{15-12} = 0b1111;
2472}
Owen Anderson821752e2010-11-18 20:32:18 +00002473def t2SMUADX:T2ThreeReg_mac<
2474 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2475 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002476 let Inst{15-12} = 0b1111;
2477}
Owen Anderson821752e2010-11-18 20:32:18 +00002478def t2SMUSD: T2ThreeReg_mac<
2479 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2480 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002481 let Inst{15-12} = 0b1111;
2482}
Owen Anderson821752e2010-11-18 20:32:18 +00002483def t2SMUSDX:T2ThreeReg_mac<
2484 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2485 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002486 let Inst{15-12} = 0b1111;
2487}
Owen Anderson821752e2010-11-18 20:32:18 +00002488def t2SMLAD : T2ThreeReg_mac<
2489 0, 0b010, 0b0000, (outs rGPR:$Rd),
2490 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
2491 "\t$Rd, $Rn, $Rm, $Ra", []>;
2492def t2SMLADX : T2FourReg_mac<
2493 0, 0b010, 0b0001, (outs rGPR:$Rd),
2494 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
2495 "\t$Rd, $Rn, $Rm, $Ra", []>;
2496def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2497 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
2498 "\t$Rd, $Rn, $Rm, $Ra", []>;
2499def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2500 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
2501 "\t$Rd, $Rn, $Rm, $Ra", []>;
2502def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2503 (ins rGPR:$Rm, rGPR:$Rn), IIC_iMAC64, "smlald",
2504 "\t$Ra, $Rd, $Rm, $Rn", []>;
2505def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2506 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlaldx",
2507 "\t$Ra, $Rd, $Rm, $Rn", []>;
2508def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2509 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsld",
2510 "\t$Ra, $Rd, $Rm, $Rn", []>;
2511def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2512 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
2513 "\t$Ra, $Rd, $Rm, $Rn", []>;
Evan Chengf49810c2009-06-23 17:48:47 +00002514
2515//===----------------------------------------------------------------------===//
2516// Misc. Arithmetic Instructions.
2517//
2518
Jim Grosbach80dc1162010-02-16 21:23:02 +00002519class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2520 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002521 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002522 let Inst{31-27} = 0b11111;
2523 let Inst{26-22} = 0b01010;
2524 let Inst{21-20} = op1;
2525 let Inst{15-12} = 0b1111;
2526 let Inst{7-6} = 0b10;
2527 let Inst{5-4} = op2;
Jim Grosbach86386922010-12-08 22:10:43 +00002528 let Rn{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002529}
Evan Chengf49810c2009-06-23 17:48:47 +00002530
Owen Anderson612fb5b2010-11-18 21:15:19 +00002531def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2532 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002533
Owen Anderson612fb5b2010-11-18 21:15:19 +00002534def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2535 "rbit", "\t$Rd, $Rm",
2536 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002537
Owen Anderson612fb5b2010-11-18 21:15:19 +00002538def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2539 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002540
Owen Anderson612fb5b2010-11-18 21:15:19 +00002541def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2542 "rev16", ".w\t$Rd, $Rm",
2543 [(set rGPR:$Rd,
2544 (or (and (srl rGPR:$Rm, (i32 8)), 0xFF),
2545 (or (and (shl rGPR:$Rm, (i32 8)), 0xFF00),
2546 (or (and (srl rGPR:$Rm, (i32 8)), 0xFF0000),
2547 (and (shl rGPR:$Rm, (i32 8)), 0xFF000000)))))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002548
Owen Anderson612fb5b2010-11-18 21:15:19 +00002549def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2550 "revsh", ".w\t$Rd, $Rm",
2551 [(set rGPR:$Rd,
Evan Chengf49810c2009-06-23 17:48:47 +00002552 (sext_inreg
Owen Anderson612fb5b2010-11-18 21:15:19 +00002553 (or (srl (and rGPR:$Rm, 0xFF00), (i32 8)),
2554 (shl rGPR:$Rm, (i32 8))), i16))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002555
Owen Anderson612fb5b2010-11-18 21:15:19 +00002556def t2PKHBT : T2ThreeReg<
2557 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, shift_imm:$sh),
2558 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2559 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
2560 (and (shl rGPR:$Rm, lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002561 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002562 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002563 let Inst{31-27} = 0b11101;
2564 let Inst{26-25} = 0b01;
2565 let Inst{24-20} = 0b01100;
2566 let Inst{5} = 0; // BT form
2567 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002568
Owen Anderson71c11822010-11-18 23:29:56 +00002569 bits<8> sh;
2570 let Inst{14-12} = sh{7-5};
2571 let Inst{7-6} = sh{4-3};
Johnny Chend68e1192009-12-15 17:24:14 +00002572}
Evan Cheng40289b02009-07-07 05:35:52 +00002573
2574// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002575def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2576 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002577 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002578def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
2579 (t2PKHBT rGPR:$src1, rGPR:$src2, (lsl_shift_imm imm16_31:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002580 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002581
Bob Wilsondc66eda2010-08-16 22:26:55 +00002582// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2583// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002584def t2PKHTB : T2ThreeReg<
2585 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, shift_imm:$sh),
2586 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2587 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
2588 (and (sra rGPR:$Rm, asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002589 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002590 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002591 let Inst{31-27} = 0b11101;
2592 let Inst{26-25} = 0b01;
2593 let Inst{24-20} = 0b01100;
2594 let Inst{5} = 1; // TB form
2595 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002596
Owen Anderson71c11822010-11-18 23:29:56 +00002597 bits<8> sh;
2598 let Inst{14-12} = sh{7-5};
2599 let Inst{7-6} = sh{4-3};
Johnny Chend68e1192009-12-15 17:24:14 +00002600}
Evan Cheng40289b02009-07-07 05:35:52 +00002601
2602// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2603// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002604def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002605 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm16_31:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002606 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002607def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002608 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
2609 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm1_15:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002610 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002611
2612//===----------------------------------------------------------------------===//
2613// Comparison Instructions...
2614//
Johnny Chend68e1192009-12-15 17:24:14 +00002615defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002616 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002617 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00002618
2619def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_imm:$imm),
2620 (t2CMPri GPR:$lhs, t2_so_imm:$imm)>;
2621def : T2Pat<(ARMcmpZ GPR:$lhs, rGPR:$rhs),
2622 (t2CMPrr GPR:$lhs, rGPR:$rhs)>;
2623def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_reg:$rhs),
2624 (t2CMPrs GPR:$lhs, t2_so_reg:$rhs)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002625
Dan Gohman4b7dff92010-08-26 15:50:25 +00002626//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2627// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002628//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2629// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002630defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002631 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Dan Gohman4b7dff92010-08-26 15:50:25 +00002632 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
2633
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002634//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2635// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002636
2637def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
2638 (t2CMNzri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002639
Johnny Chend68e1192009-12-15 17:24:14 +00002640defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002641 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002642 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>>;
Johnny Chend68e1192009-12-15 17:24:14 +00002643defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002644 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002645 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002646
Evan Chenge253c952009-07-07 20:39:03 +00002647// Conditional moves
2648// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002649// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002650let neverHasSideEffects = 1 in {
Owen Anderson8ee97792010-11-18 21:46:31 +00002651def t2MOVCCr : T2TwoReg<
2652 (outs rGPR:$Rd), (ins rGPR:$false, rGPR:$Rm), IIC_iCMOVr,
2653 "mov", ".w\t$Rd, $Rm",
2654 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2655 RegConstraint<"$false = $Rd"> {
Johnny Chend68e1192009-12-15 17:24:14 +00002656 let Inst{31-27} = 0b11101;
2657 let Inst{26-25} = 0b01;
2658 let Inst{24-21} = 0b0010;
2659 let Inst{20} = 0; // The S bit.
2660 let Inst{19-16} = 0b1111; // Rn
2661 let Inst{14-12} = 0b000;
2662 let Inst{7-4} = 0b0000;
2663}
Evan Chenge253c952009-07-07 20:39:03 +00002664
Evan Chengc4af4632010-11-17 20:13:28 +00002665let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002666def t2MOVCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2667 IIC_iCMOVi, "mov", ".w\t$Rd, $imm",
2668[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2669 RegConstraint<"$false = $Rd"> {
Johnny Chend68e1192009-12-15 17:24:14 +00002670 let Inst{31-27} = 0b11110;
2671 let Inst{25} = 0;
2672 let Inst{24-21} = 0b0010;
2673 let Inst{20} = 0; // The S bit.
2674 let Inst{19-16} = 0b1111; // Rn
2675 let Inst{15} = 0;
2676}
Evan Chengf49810c2009-06-23 17:48:47 +00002677
Evan Chengc4af4632010-11-17 20:13:28 +00002678let isMoveImm = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002679def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, i32imm:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002680 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002681 "movw", "\t$Rd, $imm", []>,
2682 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002683 let Inst{31-27} = 0b11110;
2684 let Inst{25} = 1;
2685 let Inst{24-21} = 0b0010;
2686 let Inst{20} = 0; // The S bit.
2687 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002688
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002689 bits<4> Rd;
2690 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002691
Jim Grosbach86386922010-12-08 22:10:43 +00002692 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002693 let Inst{19-16} = imm{15-12};
2694 let Inst{26} = imm{11};
2695 let Inst{14-12} = imm{10-8};
2696 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002697}
2698
Evan Chengc4af4632010-11-17 20:13:28 +00002699let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002700def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2701 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002702 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002703
Evan Chengc4af4632010-11-17 20:13:28 +00002704let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002705def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2706 IIC_iCMOVi, "mvn", ".w\t$Rd, $imm",
2707[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00002708 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00002709 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002710 let Inst{31-27} = 0b11110;
2711 let Inst{25} = 0;
2712 let Inst{24-21} = 0b0011;
2713 let Inst{20} = 0; // The S bit.
2714 let Inst{19-16} = 0b1111; // Rn
2715 let Inst{15} = 0;
2716}
2717
Johnny Chend68e1192009-12-15 17:24:14 +00002718class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2719 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002720 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002721 let Inst{31-27} = 0b11101;
2722 let Inst{26-25} = 0b01;
2723 let Inst{24-21} = 0b0010;
2724 let Inst{20} = 0; // The S bit.
2725 let Inst{19-16} = 0b1111; // Rn
2726 let Inst{5-4} = opcod; // Shift type.
2727}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002728def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2729 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2730 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2731 RegConstraint<"$false = $Rd">;
2732def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2733 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2734 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2735 RegConstraint<"$false = $Rd">;
2736def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2737 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2738 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2739 RegConstraint<"$false = $Rd">;
2740def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2741 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2742 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2743 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00002744} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002745
David Goodwin5e47a9a2009-06-30 18:04:13 +00002746//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002747// Atomic operations intrinsics
2748//
2749
2750// memory barriers protect the atomic sequences
2751let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00002752def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2753 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2754 Requires<[IsThumb, HasDB]> {
2755 bits<4> opt;
2756 let Inst{31-4} = 0xf3bf8f5;
2757 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002758}
2759}
2760
Bob Wilsonf74a4292010-10-30 00:54:37 +00002761def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2762 "dsb", "\t$opt",
2763 [/* For disassembly only; pattern left blank */]>,
2764 Requires<[IsThumb, HasDB]> {
2765 bits<4> opt;
2766 let Inst{31-4} = 0xf3bf8f4;
2767 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002768}
2769
Johnny Chena4339822010-03-03 00:16:28 +00002770// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00002771def t2ISB : T2I<(outs), (ins), NoItinerary, "isb", "",
2772 [/* For disassembly only; pattern left blank */]>,
2773 Requires<[IsThumb2, HasV7]> {
2774 let Inst{31-4} = 0xf3bf8f6;
Johnny Chena4339822010-03-03 00:16:28 +00002775 let Inst{3-0} = 0b1111;
2776}
2777
Johnny Chend68e1192009-12-15 17:24:14 +00002778class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2779 InstrItinClass itin, string opc, string asm, string cstr,
2780 list<dag> pattern, bits<4> rt2 = 0b1111>
2781 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2782 let Inst{31-27} = 0b11101;
2783 let Inst{26-20} = 0b0001101;
2784 let Inst{11-8} = rt2;
2785 let Inst{7-6} = 0b01;
2786 let Inst{5-4} = opcod;
2787 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00002788
Owen Anderson91a7c592010-11-19 00:28:38 +00002789 bits<4> Rn;
2790 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +00002791 let Inst{19-16} = Rn;
2792 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002793}
2794class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2795 InstrItinClass itin, string opc, string asm, string cstr,
2796 list<dag> pattern, bits<4> rt2 = 0b1111>
2797 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2798 let Inst{31-27} = 0b11101;
2799 let Inst{26-20} = 0b0001100;
2800 let Inst{11-8} = rt2;
2801 let Inst{7-6} = 0b01;
2802 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00002803
Owen Anderson91a7c592010-11-19 00:28:38 +00002804 bits<4> Rd;
2805 bits<4> Rn;
2806 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +00002807 let Inst{11-8} = Rd;
2808 let Inst{19-16} = Rn;
2809 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002810}
2811
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002812let mayLoad = 1 in {
Owen Anderson91a7c592010-11-19 00:28:38 +00002813def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins rGPR:$Rn), AddrModeNone,
2814 Size4Bytes, NoItinerary, "ldrexb", "\t$Rt, [$Rn]",
Johnny Chend68e1192009-12-15 17:24:14 +00002815 "", []>;
Owen Anderson91a7c592010-11-19 00:28:38 +00002816def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins rGPR:$Rn), AddrModeNone,
2817 Size4Bytes, NoItinerary, "ldrexh", "\t$Rt, [$Rn]",
Johnny Chend68e1192009-12-15 17:24:14 +00002818 "", []>;
Owen Anderson91a7c592010-11-19 00:28:38 +00002819def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins rGPR:$Rn), AddrModeNone,
Johnny Chend68e1192009-12-15 17:24:14 +00002820 Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002821 "ldrex", "\t$Rt, [$Rn]", "",
Johnny Chend68e1192009-12-15 17:24:14 +00002822 []> {
2823 let Inst{31-27} = 0b11101;
2824 let Inst{26-20} = 0b0000101;
2825 let Inst{11-8} = 0b1111;
2826 let Inst{7-0} = 0b00000000; // imm8 = 0
Owen Anderson808c7d12010-12-10 21:52:38 +00002827
2828 bits<4> Rn;
2829 bits<4> Rt;
2830 let Inst{19-16} = Rn;
2831 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002832}
Owen Anderson91a7c592010-11-19 00:28:38 +00002833def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2), (ins rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002834 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002835 "ldrexd", "\t$Rt, $Rt2, [$Rn]", "",
2836 [], {?, ?, ?, ?}> {
2837 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002838 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002839}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002840}
2841
Owen Anderson91a7c592010-11-19 00:28:38 +00002842let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
2843def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd), (ins rGPR:$Rt, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002844 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002845 "strexb", "\t$Rd, $Rt, [$Rn]", "", []>;
2846def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd), (ins rGPR:$Rt, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002847 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002848 "strexh", "\t$Rd, $Rt, [$Rn]", "", []>;
2849def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002850 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002851 "strex", "\t$Rd, $Rt, [$Rn]", "",
Johnny Chend68e1192009-12-15 17:24:14 +00002852 []> {
2853 let Inst{31-27} = 0b11101;
2854 let Inst{26-20} = 0b0000100;
2855 let Inst{7-0} = 0b00000000; // imm8 = 0
Owen Anderson808c7d12010-12-10 21:52:38 +00002856
2857 bits<4> Rd;
2858 bits<4> Rn;
2859 bits<4> Rt;
2860 let Inst{11-8} = Rd;
2861 let Inst{19-16} = Rn;
2862 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002863}
Owen Anderson91a7c592010-11-19 00:28:38 +00002864def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
2865 (ins rGPR:$Rt, rGPR:$Rt2, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002866 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002867 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]", "", [],
2868 {?, ?, ?, ?}> {
2869 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002870 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002871}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002872}
2873
Johnny Chen10a77e12010-03-02 22:11:06 +00002874// Clear-Exclusive is for disassembly only.
2875def t2CLREX : T2I<(outs), (ins), NoItinerary, "clrex", "",
2876 [/* For disassembly only; pattern left blank */]>,
2877 Requires<[IsARM, HasV7]> {
2878 let Inst{31-20} = 0xf3b;
2879 let Inst{15-14} = 0b10;
2880 let Inst{12} = 0;
2881 let Inst{7-4} = 0b0010;
2882}
2883
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002884//===----------------------------------------------------------------------===//
David Goodwin334c2642009-07-08 16:09:28 +00002885// TLS Instructions
2886//
2887
2888// __aeabi_read_tp preserves the registers r1-r3.
2889let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00002890 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002891 def t2TPsoft : T2XI<(outs), (ins), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002892 "bl\t__aeabi_read_tp",
Johnny Chend68e1192009-12-15 17:24:14 +00002893 [(set R0, ARMthread_pointer)]> {
2894 let Inst{31-27} = 0b11110;
2895 let Inst{15-14} = 0b11;
2896 let Inst{12} = 1;
2897 }
David Goodwin334c2642009-07-08 16:09:28 +00002898}
2899
2900//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00002901// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002902// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00002903// address and save #0 in R0 for the non-longjmp case.
2904// Since by its nature we may be coming from some other function to get
2905// here, and we're using the stack frame for the containing function to
2906// save/restore registers, we can't keep anything live in regs across
2907// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
2908// when we get here from a longjmp(). We force everthing out of registers
2909// except for our own input by listing the relevant registers in Defs. By
2910// doing so, we also cause the prologue/epilogue code to actively preserve
2911// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00002912// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002913let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002914 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2915 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Jim Grosbach5aa16842009-08-11 19:42:21 +00002916 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002917 D31 ], hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002918 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00002919 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002920 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002921 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00002922}
2923
Bob Wilsonec80e262010-04-09 20:41:18 +00002924let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002925 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002926 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002927 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00002928 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002929 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002930 Requires<[IsThumb2, NoVFP]>;
2931}
Jim Grosbach5aa16842009-08-11 19:42:21 +00002932
2933
2934//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00002935// Control-Flow Instructions
2936//
2937
Evan Chengc50a1cb2009-07-09 22:58:39 +00002938// FIXME: remove when we have a way to marking a MI with these properties.
2939// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
2940// operand list.
2941// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002942let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00002943 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Bill Wendling73fe34a2010-11-16 01:16:36 +00002944def t2LDMIA_RET: T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendling3380f6a2010-11-16 23:44:49 +00002945 reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00002946 IIC_iLoad_mBr,
Bill Wendling3380f6a2010-11-16 23:44:49 +00002947 "ldmia${p}.w\t$Rn!, $regs",
Jim Grosbache6913602010-11-03 01:01:43 +00002948 "$Rn = $wb", []> {
Bill Wendling7b718782010-11-16 02:08:45 +00002949 bits<4> Rn;
2950 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00002951
Bill Wendling7b718782010-11-16 02:08:45 +00002952 let Inst{31-27} = 0b11101;
2953 let Inst{26-25} = 0b00;
2954 let Inst{24-23} = 0b01; // Increment After
2955 let Inst{22} = 0;
2956 let Inst{21} = 1; // Writeback
Bill Wendling1eeb2802010-11-16 02:20:22 +00002957 let Inst{20} = 1;
Bill Wendling7b718782010-11-16 02:08:45 +00002958 let Inst{19-16} = Rn;
2959 let Inst{15-0} = regs;
Johnny Chend68e1192009-12-15 17:24:14 +00002960}
Evan Chengc50a1cb2009-07-09 22:58:39 +00002961
David Goodwin5e47a9a2009-06-30 18:04:13 +00002962let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
2963let isPredicable = 1 in
Owen Andersonc2666002010-12-13 19:31:11 +00002964def t2B : T2XI<(outs), (ins uncondbrtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002965 "b.w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002966 [(br bb:$target)]> {
2967 let Inst{31-27} = 0b11110;
2968 let Inst{15-14} = 0b10;
2969 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00002970
2971 bits<20> target;
2972 let Inst{26} = target{19};
2973 let Inst{11} = target{18};
2974 let Inst{13} = target{17};
2975 let Inst{21-16} = target{16-11};
2976 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002977}
David Goodwin5e47a9a2009-06-30 18:04:13 +00002978
Jim Grosbacha0bb2532010-11-29 22:40:58 +00002979let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachfbf0cb12010-11-29 22:38:48 +00002980def t2BR_JT : tPseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00002981 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Jim Grosbacha0bb2532010-11-29 22:40:58 +00002982 SizeSpecial, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00002983 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00002984
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002985// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbach5ca66692010-11-29 22:37:40 +00002986def t2TBB_JT : tPseudoInst<(outs),
2987 (ins GPR:$index, i32imm:$jt, i32imm:$id),
2988 SizeSpecial, IIC_Br, []>;
2989
2990def t2TBH_JT : tPseudoInst<(outs),
2991 (ins GPR:$index, i32imm:$jt, i32imm:$id),
2992 SizeSpecial, IIC_Br, []>;
2993
2994def t2TBB : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
2995 "tbb", "\t[$Rn, $Rm]", []> {
2996 bits<4> Rn;
2997 bits<4> Rm;
2998 let Inst{27-20} = 0b10001101;
2999 let Inst{19-16} = Rn;
3000 let Inst{15-5} = 0b11110000000;
3001 let Inst{4} = 0; // B form
3002 let Inst{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00003003}
Evan Cheng5657c012009-07-29 02:18:14 +00003004
Jim Grosbach5ca66692010-11-29 22:37:40 +00003005def t2TBH : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3006 "tbh", "\t[$Rn, $Rm, lsl #1]", []> {
3007 bits<4> Rn;
3008 bits<4> Rm;
3009 let Inst{27-20} = 0b10001101;
3010 let Inst{19-16} = Rn;
3011 let Inst{15-5} = 0b11110000000;
3012 let Inst{4} = 1; // H form
3013 let Inst{3-0} = Rm;
Johnny Chen93042d12010-03-02 18:14:57 +00003014}
Evan Cheng5657c012009-07-29 02:18:14 +00003015} // isNotDuplicable, isIndirectBranch
3016
David Goodwinc9a59b52009-06-30 19:50:22 +00003017} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00003018
3019// FIXME: should be able to write a pattern for ARMBrcond, but can't use
3020// a two-value operand where a dag node expects two operands. :(
3021let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003022def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003023 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003024 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
3025 let Inst{31-27} = 0b11110;
3026 let Inst{15-14} = 0b10;
3027 let Inst{12} = 0;
Owen Andersonfb20d892010-12-09 00:27:41 +00003028
3029 bits<4> p;
3030 let Inst{25-22} = p;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003031
Owen Andersonfb20d892010-12-09 00:27:41 +00003032 bits<21> target;
3033 let Inst{26} = target{20};
3034 let Inst{11} = target{19};
3035 let Inst{13} = target{18};
3036 let Inst{21-16} = target{17-12};
3037 let Inst{10-0} = target{11-1};
Johnny Chend68e1192009-12-15 17:24:14 +00003038}
Evan Chengf49810c2009-06-23 17:48:47 +00003039
Evan Cheng06e16582009-07-10 01:54:42 +00003040
3041// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003042let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003043def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
David Goodwin5d598aa2009-08-19 18:00:44 +00003044 AddrModeNone, Size2Bytes, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003045 "it$mask\t$cc", "", []> {
3046 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003047 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003048 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003049
3050 bits<4> cc;
3051 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003052 let Inst{7-4} = cc;
3053 let Inst{3-0} = mask;
Johnny Chend68e1192009-12-15 17:24:14 +00003054}
Evan Cheng06e16582009-07-10 01:54:42 +00003055
Johnny Chence6275f2010-02-25 19:05:29 +00003056// Branch and Exchange Jazelle -- for disassembly only
3057// Rm = Inst{19-16}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00003058def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func",
Johnny Chence6275f2010-02-25 19:05:29 +00003059 [/* For disassembly only; pattern left blank */]> {
3060 let Inst{31-27} = 0b11110;
3061 let Inst{26} = 0;
3062 let Inst{25-20} = 0b111100;
3063 let Inst{15-14} = 0b10;
3064 let Inst{12} = 0;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003065
Owen Anderson05bf5952010-11-29 18:54:38 +00003066 bits<4> func;
Jim Grosbach86386922010-12-08 22:10:43 +00003067 let Inst{19-16} = func;
Johnny Chence6275f2010-02-25 19:05:29 +00003068}
3069
Johnny Chen93042d12010-03-02 18:14:57 +00003070// Change Processor State is a system instruction -- for disassembly only.
3071// The singleton $opt operand contains the following information:
3072// opt{4-0} = mode from Inst{4-0}
3073// opt{5} = changemode from Inst{17}
3074// opt{8-6} = AIF from Inst{8-6}
3075// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003076def t2CPS : T2XI<(outs),(ins cps_opt:$opt), NoItinerary, "cps$opt",
Johnny Chen93042d12010-03-02 18:14:57 +00003077 [/* For disassembly only; pattern left blank */]> {
3078 let Inst{31-27} = 0b11110;
3079 let Inst{26} = 0;
3080 let Inst{25-20} = 0b111010;
3081 let Inst{15-14} = 0b10;
3082 let Inst{12} = 0;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003083
Owen Andersond18a9c92010-11-29 19:22:08 +00003084 bits<11> opt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003085
Owen Andersond18a9c92010-11-29 19:22:08 +00003086 // mode number
3087 let Inst{4-0} = opt{4-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003088
Owen Andersond18a9c92010-11-29 19:22:08 +00003089 // M flag
3090 let Inst{8} = opt{5};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003091
Owen Andersond18a9c92010-11-29 19:22:08 +00003092 // F flag
3093 let Inst{5} = opt{6};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003094
Owen Andersond18a9c92010-11-29 19:22:08 +00003095 // I flag
3096 let Inst{6} = opt{7};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003097
Owen Andersond18a9c92010-11-29 19:22:08 +00003098 // A flag
3099 let Inst{7} = opt{8};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003100
Owen Andersond18a9c92010-11-29 19:22:08 +00003101 // imod flag
3102 let Inst{10-9} = opt{10-9};
Johnny Chen93042d12010-03-02 18:14:57 +00003103}
3104
Johnny Chen0f7866e2010-03-03 02:09:43 +00003105// A6.3.4 Branches and miscellaneous control
3106// Table A6-14 Change Processor State, and hint instructions
3107// Helper class for disassembly only.
3108class T2I_hint<bits<8> op7_0, string opc, string asm>
3109 : T2I<(outs), (ins), NoItinerary, opc, asm,
3110 [/* For disassembly only; pattern left blank */]> {
3111 let Inst{31-20} = 0xf3a;
3112 let Inst{15-14} = 0b10;
3113 let Inst{12} = 0;
3114 let Inst{10-8} = 0b000;
3115 let Inst{7-0} = op7_0;
3116}
3117
3118def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3119def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3120def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3121def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3122def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3123
3124def t2DBG : T2I<(outs),(ins i32imm:$opt), NoItinerary, "dbg", "\t$opt",
3125 [/* For disassembly only; pattern left blank */]> {
3126 let Inst{31-20} = 0xf3a;
3127 let Inst{15-14} = 0b10;
3128 let Inst{12} = 0;
3129 let Inst{10-8} = 0b000;
3130 let Inst{7-4} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003131
Owen Andersonc7373f82010-11-30 20:00:01 +00003132 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003133 let Inst{3-0} = opt;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003134}
3135
Johnny Chen6341c5a2010-02-25 20:25:24 +00003136// Secure Monitor Call is a system instruction -- for disassembly only
3137// Option = Inst{19-16}
3138def t2SMC : T2I<(outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
3139 [/* For disassembly only; pattern left blank */]> {
3140 let Inst{31-27} = 0b11110;
3141 let Inst{26-20} = 0b1111111;
3142 let Inst{15-12} = 0b1000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003143
Owen Andersond18a9c92010-11-29 19:22:08 +00003144 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003145 let Inst{19-16} = opt;
Owen Andersond18a9c92010-11-29 19:22:08 +00003146}
3147
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003148class T2SRS<bits<12> op31_20,
Owen Anderson5404c2b2010-11-29 20:38:48 +00003149 dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003150 string opc, string asm, list<dag> pattern>
3151 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003152 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003153
Owen Andersond18a9c92010-11-29 19:22:08 +00003154 bits<5> mode;
3155 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003156}
3157
3158// Store Return State is a system instruction -- for disassembly only
Owen Anderson5404c2b2010-11-29 20:38:48 +00003159def t2SRSDBW : T2SRS<0b111010000010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003160 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003161 [/* For disassembly only; pattern left blank */]>;
3162def t2SRSDB : T2SRS<0b111010000000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003163 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003164 [/* For disassembly only; pattern left blank */]>;
3165def t2SRSIAW : T2SRS<0b111010011010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003166 (outs),(ins i32imm:$mode),NoItinerary,"srsia","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003167 [/* For disassembly only; pattern left blank */]>;
3168def t2SRSIA : T2SRS<0b111010011000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003169 (outs), (ins i32imm:$mode),NoItinerary,"srsia","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003170 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003171
3172// Return From Exception is a system instruction -- for disassembly only
Owen Andersond18a9c92010-11-29 19:22:08 +00003173
Owen Anderson5404c2b2010-11-29 20:38:48 +00003174class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003175 string opc, string asm, list<dag> pattern>
3176 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003177 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003178
Owen Andersond18a9c92010-11-29 19:22:08 +00003179 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003180 let Inst{19-16} = Rn;
Owen Andersond18a9c92010-11-29 19:22:08 +00003181}
3182
Owen Anderson5404c2b2010-11-29 20:38:48 +00003183def t2RFEDBW : T2RFE<0b111010000011,
3184 (outs), (ins rGPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
3185 [/* For disassembly only; pattern left blank */]>;
3186def t2RFEDB : T2RFE<0b111010000001,
3187 (outs), (ins rGPR:$Rn), NoItinerary, "rfeab", "\t$Rn",
3188 [/* For disassembly only; pattern left blank */]>;
3189def t2RFEIAW : T2RFE<0b111010011011,
3190 (outs), (ins rGPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
3191 [/* For disassembly only; pattern left blank */]>;
3192def t2RFEIA : T2RFE<0b111010011001,
3193 (outs), (ins rGPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
3194 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003195
Evan Chengf49810c2009-06-23 17:48:47 +00003196//===----------------------------------------------------------------------===//
3197// Non-Instruction Patterns
3198//
3199
Evan Cheng5adb66a2009-09-28 09:14:39 +00003200// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003201// This is a single pseudo instruction to make it re-materializable.
3202// FIXME: Remove this when we can do generalized remat.
Evan Chengc4af4632010-11-17 20:13:28 +00003203let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003204def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003205 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003206 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003207
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003208// ConstantPool, GlobalAddress, and JumpTable
3209def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3210 Requires<[IsThumb2, DontUseMovt]>;
3211def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3212def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3213 Requires<[IsThumb2, UseMovt]>;
3214
3215def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3216 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3217
Evan Chengb9803a82009-11-06 23:52:48 +00003218// Pseudo instruction that combines ldr from constpool and add pc. This should
3219// be expanded into two instructions late to allow if-conversion and
3220// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003221let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Chengb9803a82009-11-06 23:52:48 +00003222def t2LDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003223 IIC_iLoadiALU,
Evan Chengb9803a82009-11-06 23:52:48 +00003224 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
3225 imm:$cp))]>,
3226 Requires<[IsThumb2]>;
Johnny Chen23336552010-02-25 18:46:43 +00003227
3228//===----------------------------------------------------------------------===//
3229// Move between special register and ARM core register -- for disassembly only
3230//
3231
Owen Anderson5404c2b2010-11-29 20:38:48 +00003232class T2SpecialReg<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3233 dag oops, dag iops, InstrItinClass itin,
Owen Anderson00a035f2010-11-29 19:29:15 +00003234 string opc, string asm, list<dag> pattern>
3235 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003236 let Inst{31-20} = op31_20{11-0};
3237 let Inst{15-14} = op15_14{1-0};
3238 let Inst{12} = op12{0};
3239}
3240
3241class T2MRS<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3242 dag oops, dag iops, InstrItinClass itin,
3243 string opc, string asm, list<dag> pattern>
3244 : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003245 bits<4> Rd;
Jim Grosbach86386922010-12-08 22:10:43 +00003246 let Inst{11-8} = Rd;
Owen Anderson00a035f2010-11-29 19:29:15 +00003247}
3248
Owen Anderson5404c2b2010-11-29 20:38:48 +00003249def t2MRS : T2MRS<0b111100111110, 0b10, 0,
3250 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
3251 [/* For disassembly only; pattern left blank */]>;
3252def t2MRSsys : T2MRS<0b111100111111, 0b10, 0,
Owen Anderson00a035f2010-11-29 19:29:15 +00003253 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003254 [/* For disassembly only; pattern left blank */]>;
Johnny Chen23336552010-02-25 18:46:43 +00003255
Owen Anderson5404c2b2010-11-29 20:38:48 +00003256class T2MSR<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3257 dag oops, dag iops, InstrItinClass itin,
Owen Anderson00a035f2010-11-29 19:29:15 +00003258 string opc, string asm, list<dag> pattern>
Owen Anderson5404c2b2010-11-29 20:38:48 +00003259 : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003260 bits<4> Rn;
3261 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003262 let Inst{19-16} = Rn;
3263 let Inst{11-8} = mask;
Owen Anderson00a035f2010-11-29 19:29:15 +00003264}
3265
Owen Anderson5404c2b2010-11-29 20:38:48 +00003266def t2MSR : T2MSR<0b111100111000, 0b10, 0,
3267 (outs), (ins rGPR:$Rn, msr_mask:$mask), NoItinerary, "msr",
Owen Anderson00a035f2010-11-29 19:29:15 +00003268 "\tcpsr$mask, $Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003269 [/* For disassembly only; pattern left blank */]>;
3270def t2MSRsys : T2MSR<0b111100111001, 0b10, 0,
Owen Anderson00a035f2010-11-29 19:29:15 +00003271 (outs), (ins rGPR:$Rn, msr_mask:$mask), NoItinerary, "msr",
3272 "\tspsr$mask, $Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003273 [/* For disassembly only; pattern left blank */]>;