blob: 07dc2384a980794e6517e4a0117c59b42607b050 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohman6277eb22009-11-23 17:16:22 +000017#include "FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000018#include "llvm/ADT/BitVector.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/Function.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/InlineAsm.h"
28#include "llvm/Instructions.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/IntrinsicInst.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000031#include "llvm/Module.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000032#include "llvm/CodeGen/FastISel.h"
33#include "llvm/CodeGen/GCStrategy.h"
34#include "llvm/CodeGen/GCMetadata.h"
35#include "llvm/CodeGen/MachineFunction.h"
36#include "llvm/CodeGen/MachineFrameInfo.h"
37#include "llvm/CodeGen/MachineInstrBuilder.h"
38#include "llvm/CodeGen/MachineJumpTableInfo.h"
39#include "llvm/CodeGen/MachineModuleInfo.h"
40#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000041#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000042#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000043#include "llvm/CodeGen/DwarfWriter.h"
44#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000045#include "llvm/Target/TargetRegisterInfo.h"
46#include "llvm/Target/TargetData.h"
47#include "llvm/Target/TargetFrameInfo.h"
48#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000049#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000050#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetOptions.h"
52#include "llvm/Support/Compiler.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000053#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000054#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000055#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000056#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000057#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000058#include <algorithm>
59using namespace llvm;
60
Dale Johannesen601d3c02008-09-05 01:48:15 +000061/// LimitFloatPrecision - Generate low-precision inline sequences for
62/// some float libcalls (6, 8 or 12 bits).
63static unsigned LimitFloatPrecision;
64
65static cl::opt<unsigned, true>
66LimitFPPrecision("limit-float-precision",
67 cl::desc("Generate low-precision inline sequences "
68 "for some float libcalls"),
69 cl::location(LimitFloatPrecision),
70 cl::init(0));
71
Dan Gohmanf9bd4502009-11-23 17:46:23 +000072namespace {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000073 /// RegsForValue - This struct represents the registers (physical or virtual)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +000074 /// that a particular set of values is assigned, and the type information
75 /// about the value. The most common situation is to represent one value at a
76 /// time, but struct or array values are handled element-wise as multiple
77 /// values. The splitting of aggregates is performed recursively, so that we
78 /// never have aggregate-typed registers. The values at this point do not
79 /// necessarily have legal types, so each value may require one or more
80 /// registers of some legal type.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +000081 ///
Dan Gohmanf9bd4502009-11-23 17:46:23 +000082 struct RegsForValue {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000083 /// TLI - The TargetLowering object.
84 ///
85 const TargetLowering *TLI;
86
87 /// ValueVTs - The value types of the values, which may not be legal, and
88 /// may need be promoted or synthesized from one or more registers.
89 ///
Owen Andersone50ed302009-08-10 22:56:29 +000090 SmallVector<EVT, 4> ValueVTs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +000091
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000092 /// RegVTs - The value types of the registers. This is the same size as
93 /// ValueVTs and it records, for each value, what the type of the assigned
94 /// register or registers are. (Individual values are never synthesized
95 /// from more than one type of register.)
96 ///
97 /// With virtual registers, the contents of RegVTs is redundant with TLI's
98 /// getRegisterType member function, however when with physical registers
99 /// it is necessary to have a separate record of the types.
100 ///
Owen Andersone50ed302009-08-10 22:56:29 +0000101 SmallVector<EVT, 4> RegVTs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000102
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000103 /// Regs - This list holds the registers assigned to the values.
104 /// Each legal or promoted value requires one register, and each
105 /// expanded value requires multiple registers.
106 ///
107 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000108
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000109 RegsForValue() : TLI(0) {}
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000110
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000111 RegsForValue(const TargetLowering &tli,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000112 const SmallVector<unsigned, 4> &regs,
Owen Andersone50ed302009-08-10 22:56:29 +0000113 EVT regvt, EVT valuevt)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000114 : TLI(&tli), ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
115 RegsForValue(const TargetLowering &tli,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000116 const SmallVector<unsigned, 4> &regs,
Owen Andersone50ed302009-08-10 22:56:29 +0000117 const SmallVector<EVT, 4> &regvts,
118 const SmallVector<EVT, 4> &valuevts)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000119 : TLI(&tli), ValueVTs(valuevts), RegVTs(regvts), Regs(regs) {}
Owen Anderson23b9b192009-08-12 00:36:31 +0000120 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000121 unsigned Reg, const Type *Ty) : TLI(&tli) {
122 ComputeValueVTs(tli, Ty, ValueVTs);
123
124 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +0000125 EVT ValueVT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +0000126 unsigned NumRegs = TLI->getNumRegisters(Context, ValueVT);
127 EVT RegisterVT = TLI->getRegisterType(Context, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000128 for (unsigned i = 0; i != NumRegs; ++i)
129 Regs.push_back(Reg + i);
130 RegVTs.push_back(RegisterVT);
131 Reg += NumRegs;
132 }
133 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000134
Evan Cheng8112b532010-02-10 01:21:02 +0000135 /// areValueTypesLegal - Return true if types of all the values are legal.
136 bool areValueTypesLegal() {
137 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
138 EVT RegisterVT = RegVTs[Value];
139 if (!TLI->isTypeLegal(RegisterVT))
140 return false;
141 }
142 return true;
143 }
144
145
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000146 /// append - Add the specified values to this one.
147 void append(const RegsForValue &RHS) {
148 TLI = RHS.TLI;
149 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
150 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
151 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
152 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000153
154
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000155 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000156 /// this value and returns the result as a ValueVTs value. This uses
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000157 /// Chain/Flag as the input and updates them for the output Chain/Flag.
158 /// If the Flag pointer is NULL, no flag is used.
Bill Wendling46ada192010-03-02 01:55:18 +0000159 SDValue getCopyFromRegs(SelectionDAG &DAG, DebugLoc dl,
Bill Wendlingec72e322009-12-22 01:11:43 +0000160 SDValue &Chain, SDValue *Flag) const;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000161
162 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000163 /// specified value into the registers specified by this object. This uses
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000164 /// Chain/Flag as the input and updates them for the output Chain/Flag.
165 /// If the Flag pointer is NULL, no flag is used.
Dale Johannesen66978ee2009-01-31 02:22:37 +0000166 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
Bill Wendling46ada192010-03-02 01:55:18 +0000167 SDValue &Chain, SDValue *Flag) const;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000168
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000169 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
Evan Cheng697cbbf2009-03-20 18:03:34 +0000170 /// operand list. This adds the code marker, matching input operand index
171 /// (if applicable), and includes the number of values added into it.
172 void AddInlineAsmOperands(unsigned Code,
173 bool HasMatching, unsigned MatchingIdx,
Bill Wendling46ada192010-03-02 01:55:18 +0000174 SelectionDAG &DAG,
Bill Wendling651ad132009-12-22 01:25:10 +0000175 std::vector<SDValue> &Ops) const;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000176 };
177}
178
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000179/// getCopyFromParts - Create a value that contains the specified legal parts
180/// combined into the value they represent. If the parts combine to a type
181/// larger then ValueVT then AssertOp can be used to specify whether the extra
182/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
183/// (ISD::AssertSext).
Bill Wendling46ada192010-03-02 01:55:18 +0000184static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc dl,
Dale Johannesen66978ee2009-01-31 02:22:37 +0000185 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +0000186 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000187 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000188 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000189 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000190 SDValue Val = Parts[0];
191
192 if (NumParts > 1) {
193 // Assemble the value from multiple parts.
Eli Friedman2ac8b322009-05-20 06:02:09 +0000194 if (!ValueVT.isVector() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000195 unsigned PartBits = PartVT.getSizeInBits();
196 unsigned ValueBits = ValueVT.getSizeInBits();
197
198 // Assemble the power of 2 part.
199 unsigned RoundParts = NumParts & (NumParts - 1) ?
200 1 << Log2_32(NumParts) : NumParts;
201 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000202 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000203 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000204 SDValue Lo, Hi;
205
Owen Anderson23b9b192009-08-12 00:36:31 +0000206 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000207
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000208 if (RoundParts > 2) {
Bill Wendling46ada192010-03-02 01:55:18 +0000209 Lo = getCopyFromParts(DAG, dl, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000210 PartVT, HalfVT);
Bill Wendling46ada192010-03-02 01:55:18 +0000211 Hi = getCopyFromParts(DAG, dl, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000212 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000213 } else {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000214 Lo = DAG.getNode(ISD::BIT_CONVERT, dl, HalfVT, Parts[0]);
215 Hi = DAG.getNode(ISD::BIT_CONVERT, dl, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000216 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000217
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000218 if (TLI.isBigEndian())
219 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000220
Dale Johannesen66978ee2009-01-31 02:22:37 +0000221 Val = DAG.getNode(ISD::BUILD_PAIR, dl, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000222
223 if (RoundParts < NumParts) {
224 // Assemble the trailing non-power-of-2 part.
225 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000226 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Bill Wendling46ada192010-03-02 01:55:18 +0000227 Hi = getCopyFromParts(DAG, dl,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000228 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000229
230 // Combine the round and odd parts.
231 Lo = Val;
232 if (TLI.isBigEndian())
233 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000234 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000235 Hi = DAG.getNode(ISD::ANY_EXTEND, dl, TotalVT, Hi);
236 Hi = DAG.getNode(ISD::SHL, dl, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000237 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000238 TLI.getPointerTy()));
Dale Johannesen66978ee2009-01-31 02:22:37 +0000239 Lo = DAG.getNode(ISD::ZERO_EXTEND, dl, TotalVT, Lo);
240 Val = DAG.getNode(ISD::OR, dl, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000241 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000242 } else if (ValueVT.isVector()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000243 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000244 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000245 unsigned NumIntermediates;
246 unsigned NumRegs =
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000247 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
Owen Anderson23b9b192009-08-12 00:36:31 +0000248 NumIntermediates, RegisterVT);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000249 assert(NumRegs == NumParts
250 && "Part count doesn't match vector breakdown!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000251 NumParts = NumRegs; // Silence a compiler warning.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000252 assert(RegisterVT == PartVT
253 && "Part type doesn't match vector breakdown!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000254 assert(RegisterVT == Parts[0].getValueType() &&
255 "Part type doesn't match part!");
256
257 // Assemble the parts into intermediate operands.
258 SmallVector<SDValue, 8> Ops(NumIntermediates);
259 if (NumIntermediates == NumParts) {
260 // If the register was not expanded, truncate or copy the value,
261 // as appropriate.
262 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling46ada192010-03-02 01:55:18 +0000263 Ops[i] = getCopyFromParts(DAG, dl, &Parts[i], 1,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000264 PartVT, IntermediateVT);
265 } else if (NumParts > 0) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000266 // If the intermediate type was expanded, build the intermediate
267 // operands from the parts.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000268 assert(NumParts % NumIntermediates == 0 &&
269 "Must expand into a divisible number of parts!");
270 unsigned Factor = NumParts / NumIntermediates;
271 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling46ada192010-03-02 01:55:18 +0000272 Ops[i] = getCopyFromParts(DAG, dl, &Parts[i * Factor], Factor,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000273 PartVT, IntermediateVT);
274 }
275
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000276 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
277 // intermediate operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000278 Val = DAG.getNode(IntermediateVT.isVector() ?
Dale Johannesen66978ee2009-01-31 02:22:37 +0000279 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000280 ValueVT, &Ops[0], NumIntermediates);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000281 } else if (PartVT.isFloatingPoint()) {
282 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000284 "Unexpected split");
285 SDValue Lo, Hi;
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 Lo = DAG.getNode(ISD::BIT_CONVERT, dl, EVT(MVT::f64), Parts[0]);
287 Hi = DAG.getNode(ISD::BIT_CONVERT, dl, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000288 if (TLI.isBigEndian())
289 std::swap(Lo, Hi);
290 Val = DAG.getNode(ISD::BUILD_PAIR, dl, ValueVT, Lo, Hi);
291 } else {
292 // FP split into integer parts (soft fp)
293 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
294 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000295 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Bill Wendling46ada192010-03-02 01:55:18 +0000296 Val = getCopyFromParts(DAG, dl, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000297 }
298 }
299
300 // There is now one part, held in Val. Correct it to match ValueVT.
301 PartVT = Val.getValueType();
302
303 if (PartVT == ValueVT)
304 return Val;
305
306 if (PartVT.isVector()) {
307 assert(ValueVT.isVector() && "Unknown vector conversion!");
Bill Wendling4533cac2010-01-28 21:51:40 +0000308 return DAG.getNode(ISD::BIT_CONVERT, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000309 }
310
311 if (ValueVT.isVector()) {
312 assert(ValueVT.getVectorElementType() == PartVT &&
313 ValueVT.getVectorNumElements() == 1 &&
314 "Only trivial scalar-to-vector conversions should get here!");
Bill Wendling4533cac2010-01-28 21:51:40 +0000315 return DAG.getNode(ISD::BUILD_VECTOR, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000316 }
317
318 if (PartVT.isInteger() &&
319 ValueVT.isInteger()) {
320 if (ValueVT.bitsLT(PartVT)) {
321 // For a truncate, see if we have any information to
322 // indicate whether the truncated bits will always be
323 // zero or sign-extension.
324 if (AssertOp != ISD::DELETED_NODE)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000325 Val = DAG.getNode(AssertOp, dl, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000326 DAG.getValueType(ValueVT));
Bill Wendling4533cac2010-01-28 21:51:40 +0000327 return DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000328 } else {
Bill Wendling4533cac2010-01-28 21:51:40 +0000329 return DAG.getNode(ISD::ANY_EXTEND, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000330 }
331 }
332
333 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Bill Wendling3ea3c242009-12-22 02:10:19 +0000334 if (ValueVT.bitsLT(Val.getValueType())) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000335 // FP_ROUND's are always exact here.
Bill Wendling4533cac2010-01-28 21:51:40 +0000336 return DAG.getNode(ISD::FP_ROUND, dl, ValueVT, Val,
337 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000338 }
339
Bill Wendling4533cac2010-01-28 21:51:40 +0000340 return DAG.getNode(ISD::FP_EXTEND, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000341 }
342
Bill Wendling4533cac2010-01-28 21:51:40 +0000343 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
344 return DAG.getNode(ISD::BIT_CONVERT, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000345
Torok Edwinc23197a2009-07-14 16:55:14 +0000346 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000347 return SDValue();
348}
349
350/// getCopyToParts - Create a series of nodes that contain the specified value
351/// split into legal parts. If the parts contain more bits than Val, then, for
352/// integers, ExtendKind can be used to specify how to generate the extra bits.
Bill Wendling46ada192010-03-02 01:55:18 +0000353static void getCopyToParts(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000354 SDValue Val, SDValue *Parts, unsigned NumParts,
355 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000356 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Dan Gohmane9530ec2009-01-15 16:58:17 +0000357 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +0000358 EVT PtrVT = TLI.getPointerTy();
359 EVT ValueVT = Val.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000360 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000361 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000362 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
363
364 if (!NumParts)
365 return;
366
367 if (!ValueVT.isVector()) {
368 if (PartVT == ValueVT) {
369 assert(NumParts == 1 && "No-op copy with multiple parts!");
370 Parts[0] = Val;
371 return;
372 }
373
374 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
375 // If the parts cover more bits than the value has, promote the value.
376 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
377 assert(NumParts == 1 && "Do not know what to promote to!");
Dale Johannesen66978ee2009-01-31 02:22:37 +0000378 Val = DAG.getNode(ISD::FP_EXTEND, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000379 } else if (PartVT.isInteger() && ValueVT.isInteger()) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000380 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000381 Val = DAG.getNode(ExtendKind, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000382 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000383 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000384 }
385 } else if (PartBits == ValueVT.getSizeInBits()) {
386 // Different types of the same size.
387 assert(NumParts == 1 && PartVT != ValueVT);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000388 Val = DAG.getNode(ISD::BIT_CONVERT, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000389 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
390 // If the parts cover less bits than value has, truncate the value.
391 if (PartVT.isInteger() && ValueVT.isInteger()) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000392 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000393 Val = DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000394 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000395 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000396 }
397 }
398
399 // The value may have changed - recompute ValueVT.
400 ValueVT = Val.getValueType();
401 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
402 "Failed to tile the value with PartVT!");
403
404 if (NumParts == 1) {
405 assert(PartVT == ValueVT && "Type conversion failed!");
406 Parts[0] = Val;
407 return;
408 }
409
410 // Expand the value into multiple parts.
411 if (NumParts & (NumParts - 1)) {
412 // The number of parts is not a power of 2. Split off and copy the tail.
413 assert(PartVT.isInteger() && ValueVT.isInteger() &&
414 "Do not know what to expand to!");
415 unsigned RoundParts = 1 << Log2_32(NumParts);
416 unsigned RoundBits = RoundParts * PartBits;
417 unsigned OddParts = NumParts - RoundParts;
Dale Johannesen66978ee2009-01-31 02:22:37 +0000418 SDValue OddVal = DAG.getNode(ISD::SRL, dl, ValueVT, Val,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000419 DAG.getConstant(RoundBits,
Duncan Sands92abc622009-01-31 15:50:11 +0000420 TLI.getPointerTy()));
Bill Wendling46ada192010-03-02 01:55:18 +0000421 getCopyToParts(DAG, dl, OddVal, Parts + RoundParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000422 OddParts, PartVT);
423
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000424 if (TLI.isBigEndian())
425 // The odd parts were reversed by getCopyToParts - unreverse them.
426 std::reverse(Parts + RoundParts, Parts + NumParts);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000427
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000428 NumParts = RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000429 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000430 Val = DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000431 }
432
433 // The number of parts is a power of 2. Repeatedly bisect the value using
434 // EXTRACT_ELEMENT.
Scott Michelfdc40a02009-02-17 22:15:04 +0000435 Parts[0] = DAG.getNode(ISD::BIT_CONVERT, dl,
Chris Lattnerf031e8a2010-01-01 03:32:16 +0000436 EVT::getIntegerVT(*DAG.getContext(),
437 ValueVT.getSizeInBits()),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000438 Val);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000439
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000440 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
441 for (unsigned i = 0; i < NumParts; i += StepSize) {
442 unsigned ThisBits = StepSize * PartBits / 2;
Owen Anderson23b9b192009-08-12 00:36:31 +0000443 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000444 SDValue &Part0 = Parts[i];
445 SDValue &Part1 = Parts[i+StepSize/2];
446
Scott Michelfdc40a02009-02-17 22:15:04 +0000447 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000448 ThisVT, Part0,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000449 DAG.getConstant(1, PtrVT));
Scott Michelfdc40a02009-02-17 22:15:04 +0000450 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000451 ThisVT, Part0,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000452 DAG.getConstant(0, PtrVT));
453
454 if (ThisBits == PartBits && ThisVT != PartVT) {
Scott Michelfdc40a02009-02-17 22:15:04 +0000455 Part0 = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000456 PartVT, Part0);
Scott Michelfdc40a02009-02-17 22:15:04 +0000457 Part1 = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000458 PartVT, Part1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000459 }
460 }
461 }
462
463 if (TLI.isBigEndian())
Dale Johannesen8a36f502009-02-25 22:39:13 +0000464 std::reverse(Parts, Parts + OrigNumParts);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000465
466 return;
467 }
468
469 // Vector ValueVT.
470 if (NumParts == 1) {
471 if (PartVT != ValueVT) {
Bob Wilson5afffae2009-12-18 01:03:29 +0000472 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000473 Val = DAG.getNode(ISD::BIT_CONVERT, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000474 } else {
475 assert(ValueVT.getVectorElementType() == PartVT &&
476 ValueVT.getVectorNumElements() == 1 &&
477 "Only trivial vector-to-scalar conversions should get here!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000478 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000479 PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000480 DAG.getConstant(0, PtrVT));
481 }
482 }
483
484 Parts[0] = Val;
485 return;
486 }
487
488 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000489 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000490 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000491 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
492 IntermediateVT, NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000493 unsigned NumElements = ValueVT.getVectorNumElements();
494
495 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
496 NumParts = NumRegs; // Silence a compiler warning.
497 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
498
499 // Split the vector into intermediate operands.
500 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000501 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000502 if (IntermediateVT.isVector())
Scott Michelfdc40a02009-02-17 22:15:04 +0000503 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000504 IntermediateVT, Val,
505 DAG.getConstant(i * (NumElements / NumIntermediates),
506 PtrVT));
507 else
Scott Michelfdc40a02009-02-17 22:15:04 +0000508 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000509 IntermediateVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000510 DAG.getConstant(i, PtrVT));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000511 }
512
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000513 // Split the intermediate operands into legal parts.
514 if (NumParts == NumIntermediates) {
515 // If the register was not expanded, promote or copy the value,
516 // as appropriate.
517 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling46ada192010-03-02 01:55:18 +0000518 getCopyToParts(DAG, dl, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000519 } else if (NumParts > 0) {
520 // If the intermediate type was expanded, split each the value into
521 // legal parts.
522 assert(NumParts % NumIntermediates == 0 &&
523 "Must expand into a divisible number of parts!");
524 unsigned Factor = NumParts / NumIntermediates;
525 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling46ada192010-03-02 01:55:18 +0000526 getCopyToParts(DAG, dl, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000527 }
528}
529
530
Dan Gohman2048b852009-11-23 18:04:58 +0000531void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000532 AA = &aa;
533 GFI = gfi;
534 TD = DAG.getTarget().getTargetData();
535}
536
537/// clear - Clear out the curret SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000538/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000539/// for a new block. This doesn't clear out information about
540/// additional blocks that are needed to complete switch lowering
541/// or PHI node updating; that information is cleared out as it is
542/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000543void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000544 NodeMap.clear();
545 PendingLoads.clear();
546 PendingExports.clear();
Evan Chengfb2e7522009-09-18 21:02:19 +0000547 EdgeMapping.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000548 DAG.clear();
Bill Wendling8fcf1702009-02-06 21:36:23 +0000549 CurDebugLoc = DebugLoc::getUnknownLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000550 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000551}
552
553/// getRoot - Return the current virtual root of the Selection DAG,
554/// flushing any PendingLoad items. This must be done before emitting
555/// a store or any other node that may need to be ordered after any
556/// prior load instructions.
557///
Dan Gohman2048b852009-11-23 18:04:58 +0000558SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000559 if (PendingLoads.empty())
560 return DAG.getRoot();
561
562 if (PendingLoads.size() == 1) {
563 SDValue Root = PendingLoads[0];
564 DAG.setRoot(Root);
565 PendingLoads.clear();
566 return Root;
567 }
568
569 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000571 &PendingLoads[0], PendingLoads.size());
572 PendingLoads.clear();
573 DAG.setRoot(Root);
574 return Root;
575}
576
577/// getControlRoot - Similar to getRoot, but instead of flushing all the
578/// PendingLoad items, flush all the PendingExports items. It is necessary
579/// to do this before emitting a terminator instruction.
580///
Dan Gohman2048b852009-11-23 18:04:58 +0000581SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000582 SDValue Root = DAG.getRoot();
583
584 if (PendingExports.empty())
585 return Root;
586
587 // Turn all of the CopyToReg chains into one factored node.
588 if (Root.getOpcode() != ISD::EntryToken) {
589 unsigned i = 0, e = PendingExports.size();
590 for (; i != e; ++i) {
591 assert(PendingExports[i].getNode()->getNumOperands() > 1);
592 if (PendingExports[i].getNode()->getOperand(0) == Root)
593 break; // Don't add the root if we already indirectly depend on it.
594 }
595
596 if (i == e)
597 PendingExports.push_back(Root);
598 }
599
Owen Anderson825b72b2009-08-11 20:47:22 +0000600 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000601 &PendingExports[0],
602 PendingExports.size());
603 PendingExports.clear();
604 DAG.setRoot(Root);
605 return Root;
606}
607
Bill Wendling4533cac2010-01-28 21:51:40 +0000608void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
609 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
610 DAG.AssignOrdering(Node, SDNodeOrder);
611
612 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
613 AssignOrderingToNode(Node->getOperand(I).getNode());
614}
615
Dan Gohman2048b852009-11-23 18:04:58 +0000616void SelectionDAGBuilder::visit(Instruction &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000617 visit(I.getOpcode(), I);
618}
619
Dan Gohman2048b852009-11-23 18:04:58 +0000620void SelectionDAGBuilder::visit(unsigned Opcode, User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000621 // Note: this doesn't use InstVisitor, because it has to work with
622 // ConstantExpr's in addition to instructions.
623 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000624 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000625 // Build the switch statement using the Instruction.def file.
626#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000627 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000628#include "llvm/Instruction.def"
629 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000630
631 // Assign the ordering to the freshly created DAG nodes.
632 if (NodeMap.count(&I)) {
633 ++SDNodeOrder;
634 AssignOrderingToNode(getValue(&I).getNode());
635 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000636}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000637
Dan Gohman2048b852009-11-23 18:04:58 +0000638SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000639 SDValue &N = NodeMap[V];
640 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000641
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000642 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(V))) {
Owen Andersone50ed302009-08-10 22:56:29 +0000643 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000644
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000645 if (ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman4fbd7962008-09-12 18:08:03 +0000646 return N = DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000647
648 if (GlobalValue *GV = dyn_cast<GlobalValue>(C))
649 return N = DAG.getGlobalAddress(GV, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000650
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000651 if (isa<ConstantPointerNull>(C))
652 return N = DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000653
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000654 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman4fbd7962008-09-12 18:08:03 +0000655 return N = DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000656
Nate Begeman9008ca62009-04-27 18:41:29 +0000657 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dale Johannesene8d72302009-02-06 23:05:02 +0000658 return N = DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000659
660 if (ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
661 visit(CE->getOpcode(), *CE);
662 SDValue N1 = NodeMap[V];
663 assert(N1.getNode() && "visit didn't populate the ValueMap!");
664 return N1;
665 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000666
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000667 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
668 SmallVector<SDValue, 4> Constants;
669 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
670 OI != OE; ++OI) {
671 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +0000672 // If the operand is an empty aggregate, there are no values.
673 if (!Val) continue;
674 // Add each leaf value from the operand to the Constants list
675 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000676 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
677 Constants.push_back(SDValue(Val, i));
678 }
Bill Wendling87710f02009-12-21 23:47:40 +0000679
Bill Wendling4533cac2010-01-28 21:51:40 +0000680 return DAG.getMergeValues(&Constants[0], Constants.size(),
681 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000682 }
683
Duncan Sands1df98592010-02-16 11:11:14 +0000684 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000685 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
686 "Unknown struct or array constant!");
687
Owen Andersone50ed302009-08-10 22:56:29 +0000688 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000689 ComputeValueVTs(TLI, C->getType(), ValueVTs);
690 unsigned NumElts = ValueVTs.size();
691 if (NumElts == 0)
692 return SDValue(); // empty struct
693 SmallVector<SDValue, 4> Constants(NumElts);
694 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +0000695 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000696 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +0000697 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000698 else if (EltVT.isFloatingPoint())
699 Constants[i] = DAG.getConstantFP(0, EltVT);
700 else
701 Constants[i] = DAG.getConstant(0, EltVT);
702 }
Bill Wendling87710f02009-12-21 23:47:40 +0000703
Bill Wendling4533cac2010-01-28 21:51:40 +0000704 return DAG.getMergeValues(&Constants[0], NumElts,
705 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000706 }
707
Dan Gohman8c2b5252009-10-30 01:27:03 +0000708 if (BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +0000709 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +0000710
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000711 const VectorType *VecTy = cast<VectorType>(V->getType());
712 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000713
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000714 // Now that we know the number and type of the elements, get that number of
715 // elements into the Ops array based on what kind of constant it is.
716 SmallVector<SDValue, 16> Ops;
717 if (ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
718 for (unsigned i = 0; i != NumElements; ++i)
719 Ops.push_back(getValue(CP->getOperand(i)));
720 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000721 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +0000722 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000723
724 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +0000725 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000726 Op = DAG.getConstantFP(0, EltVT);
727 else
728 Op = DAG.getConstant(0, EltVT);
729 Ops.assign(NumElements, Op);
730 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000731
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000732 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +0000733 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
734 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000735 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000736
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000737 // If this is a static alloca, generate it as the frameindex instead of
738 // computation.
739 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
740 DenseMap<const AllocaInst*, int>::iterator SI =
741 FuncInfo.StaticAllocaMap.find(AI);
742 if (SI != FuncInfo.StaticAllocaMap.end())
743 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
744 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000745
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000746 unsigned InReg = FuncInfo.ValueMap[V];
747 assert(InReg && "Value not in map!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000748
Owen Anderson23b9b192009-08-12 00:36:31 +0000749 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000750 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +0000751 return RFV.getCopyFromRegs(DAG, getCurDebugLoc(), Chain, NULL);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000752}
753
Kenneth Uildriks93ae4072010-01-16 23:37:33 +0000754/// Get the EVTs and ArgFlags collections that represent the legalized return
755/// type of the given function. This does not require a DAG or a return value,
756/// and is suitable for use before any DAGs for the function are constructed.
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000757static void getReturnInfo(const Type* ReturnType,
758 Attributes attr, SmallVectorImpl<EVT> &OutVTs,
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000759 SmallVectorImpl<ISD::ArgFlagsTy> &OutFlags,
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000760 TargetLowering &TLI,
761 SmallVectorImpl<uint64_t> *Offsets = 0) {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000762 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriks93ae4072010-01-16 23:37:33 +0000763 ComputeValueVTs(TLI, ReturnType, ValueVTs);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000764 unsigned NumValues = ValueVTs.size();
Kenneth Uildriks93ae4072010-01-16 23:37:33 +0000765 if (NumValues == 0) return;
766 unsigned Offset = 0;
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000767
768 for (unsigned j = 0, f = NumValues; j != f; ++j) {
769 EVT VT = ValueVTs[j];
770 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000771
772 if (attr & Attribute::SExt)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000773 ExtendKind = ISD::SIGN_EXTEND;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000774 else if (attr & Attribute::ZExt)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000775 ExtendKind = ISD::ZERO_EXTEND;
776
777 // FIXME: C calling convention requires the return type to be promoted to
778 // at least 32-bit. But this is not necessary for non-C calling
779 // conventions. The frontend should mark functions whose return values
780 // require promoting with signext or zeroext attributes.
781 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000782 EVT MinVT = TLI.getRegisterType(ReturnType->getContext(), MVT::i32);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000783 if (VT.bitsLT(MinVT))
784 VT = MinVT;
785 }
786
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000787 unsigned NumParts = TLI.getNumRegisters(ReturnType->getContext(), VT);
788 EVT PartVT = TLI.getRegisterType(ReturnType->getContext(), VT);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +0000789 unsigned PartSize = TLI.getTargetData()->getTypeAllocSize(
790 PartVT.getTypeForEVT(ReturnType->getContext()));
791
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000792 // 'inreg' on function refers to return value
793 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000794 if (attr & Attribute::InReg)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000795 Flags.setInReg();
796
797 // Propagate extension type if any
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000798 if (attr & Attribute::SExt)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000799 Flags.setSExt();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000800 else if (attr & Attribute::ZExt)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000801 Flags.setZExt();
802
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000803 for (unsigned i = 0; i < NumParts; ++i) {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000804 OutVTs.push_back(PartVT);
805 OutFlags.push_back(Flags);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +0000806 if (Offsets)
807 {
808 Offsets->push_back(Offset);
809 Offset += PartSize;
810 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000811 }
812 }
813}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000814
Dan Gohman2048b852009-11-23 18:04:58 +0000815void SelectionDAGBuilder::visitRet(ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000816 SDValue Chain = getControlRoot();
817 SmallVector<ISD::OutputArg, 8> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000818 FunctionLoweringInfo &FLI = DAG.getFunctionLoweringInfo();
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000819
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000820 if (!FLI.CanLowerReturn) {
821 unsigned DemoteReg = FLI.DemoteRegister;
822 const Function *F = I.getParent()->getParent();
823
824 // Emit a store of the return value through the virtual register.
825 // Leave Outs empty so that LowerReturn won't try to load return
826 // registers the usual way.
827 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000828 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000829 PtrValueVTs);
830
831 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
832 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000833
Owen Andersone50ed302009-08-10 22:56:29 +0000834 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000835 SmallVector<uint64_t, 4> Offsets;
836 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +0000837 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +0000838
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000839 SmallVector<SDValue, 4> Chains(NumValues);
840 EVT PtrVT = PtrValueVTs[0];
Bill Wendling87710f02009-12-21 23:47:40 +0000841 for (unsigned i = 0; i != NumValues; ++i) {
842 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, RetPtr,
843 DAG.getConstant(Offsets[i], PtrVT));
844 Chains[i] =
845 DAG.getStore(Chain, getCurDebugLoc(),
846 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
David Greene1e559442010-02-15 17:00:31 +0000847 Add, NULL, Offsets[i], false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +0000848 }
849
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000850 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
851 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +0000852 } else if (I.getNumOperands() != 0) {
853 SmallVector<EVT, 4> ValueVTs;
854 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
855 unsigned NumValues = ValueVTs.size();
856 if (NumValues) {
857 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000858 for (unsigned j = 0, f = NumValues; j != f; ++j) {
859 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000860
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000861 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000862
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000863 const Function *F = I.getParent()->getParent();
864 if (F->paramHasAttr(0, Attribute::SExt))
865 ExtendKind = ISD::SIGN_EXTEND;
866 else if (F->paramHasAttr(0, Attribute::ZExt))
867 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000868
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000869 // FIXME: C calling convention requires the return type to be promoted
870 // to at least 32-bit. But this is not necessary for non-C calling
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000871 // conventions. The frontend should mark functions whose return values
872 // require promoting with signext or zeroext attributes.
873 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
874 EVT MinVT = TLI.getRegisterType(*DAG.getContext(), MVT::i32);
875 if (VT.bitsLT(MinVT))
876 VT = MinVT;
877 }
878
879 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
880 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
881 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +0000882 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000883 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
884 &Parts[0], NumParts, PartVT, ExtendKind);
885
886 // 'inreg' on function refers to return value
887 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
888 if (F->paramHasAttr(0, Attribute::InReg))
889 Flags.setInReg();
890
891 // Propagate extension type if any
892 if (F->paramHasAttr(0, Attribute::SExt))
893 Flags.setSExt();
894 else if (F->paramHasAttr(0, Attribute::ZExt))
895 Flags.setZExt();
896
897 for (unsigned i = 0; i < NumParts; ++i)
898 Outs.push_back(ISD::OutputArg(Flags, Parts[i], /*isfixed=*/true));
Evan Cheng3927f432009-03-25 20:20:11 +0000899 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000900 }
901 }
Dan Gohman98ca4f22009-08-05 01:29:28 +0000902
903 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000904 CallingConv::ID CallConv =
905 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000906 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
907 Outs, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +0000908
909 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +0000910 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +0000911 "LowerReturn didn't return a valid chain!");
912
913 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000914 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000915}
916
Dan Gohmanad62f532009-04-23 23:13:24 +0000917/// CopyToExportRegsIfNeeded - If the given value has virtual registers
918/// created for it, emit nodes to copy the value into the virtual
919/// registers.
Dan Gohman2048b852009-11-23 18:04:58 +0000920void SelectionDAGBuilder::CopyToExportRegsIfNeeded(Value *V) {
Dan Gohmanad62f532009-04-23 23:13:24 +0000921 if (!V->use_empty()) {
922 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
923 if (VMI != FuncInfo.ValueMap.end())
924 CopyValueToVirtualRegister(V, VMI->second);
925 }
926}
927
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000928/// ExportFromCurrentBlock - If this condition isn't known to be exported from
929/// the current basic block, add it to ValueMap now so that we'll get a
930/// CopyTo/FromReg.
Dan Gohman2048b852009-11-23 18:04:58 +0000931void SelectionDAGBuilder::ExportFromCurrentBlock(Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000932 // No need to export constants.
933 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000934
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000935 // Already exported?
936 if (FuncInfo.isExportedInst(V)) return;
937
938 unsigned Reg = FuncInfo.InitializeRegForValue(V);
939 CopyValueToVirtualRegister(V, Reg);
940}
941
Dan Gohman2048b852009-11-23 18:04:58 +0000942bool SelectionDAGBuilder::isExportableFromCurrentBlock(Value *V,
943 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000944 // The operands of the setcc have to be in this block. We don't know
945 // how to export them from some other block.
946 if (Instruction *VI = dyn_cast<Instruction>(V)) {
947 // Can export from current BB.
948 if (VI->getParent() == FromBB)
949 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000950
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000951 // Is already exported, noop.
952 return FuncInfo.isExportedInst(V);
953 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000954
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000955 // If this is an argument, we can export it if the BB is the entry block or
956 // if it is already exported.
957 if (isa<Argument>(V)) {
958 if (FromBB == &FromBB->getParent()->getEntryBlock())
959 return true;
960
961 // Otherwise, can only export this if it is already exported.
962 return FuncInfo.isExportedInst(V);
963 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000964
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000965 // Otherwise, constants can always be exported.
966 return true;
967}
968
969static bool InBlock(const Value *V, const BasicBlock *BB) {
970 if (const Instruction *I = dyn_cast<Instruction>(V))
971 return I->getParent() == BB;
972 return true;
973}
974
Dan Gohman8c1a6ca2008-10-17 18:18:45 +0000975/// getFCmpCondCode - Return the ISD condition code corresponding to
976/// the given LLVM IR floating-point condition code. This includes
977/// consideration of global floating-point math flags.
978///
979static ISD::CondCode getFCmpCondCode(FCmpInst::Predicate Pred) {
980 ISD::CondCode FPC, FOC;
981 switch (Pred) {
982 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
983 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
984 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
985 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
986 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
987 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
988 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
989 case FCmpInst::FCMP_ORD: FOC = FPC = ISD::SETO; break;
990 case FCmpInst::FCMP_UNO: FOC = FPC = ISD::SETUO; break;
991 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
992 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
993 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
994 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
995 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
996 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
997 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
998 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000999 llvm_unreachable("Invalid FCmp predicate opcode!");
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001000 FOC = FPC = ISD::SETFALSE;
1001 break;
1002 }
1003 if (FiniteOnlyFPMath())
1004 return FOC;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001005 else
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001006 return FPC;
1007}
1008
1009/// getICmpCondCode - Return the ISD condition code corresponding to
1010/// the given LLVM IR integer condition code.
1011///
1012static ISD::CondCode getICmpCondCode(ICmpInst::Predicate Pred) {
1013 switch (Pred) {
1014 case ICmpInst::ICMP_EQ: return ISD::SETEQ;
1015 case ICmpInst::ICMP_NE: return ISD::SETNE;
1016 case ICmpInst::ICMP_SLE: return ISD::SETLE;
1017 case ICmpInst::ICMP_ULE: return ISD::SETULE;
1018 case ICmpInst::ICMP_SGE: return ISD::SETGE;
1019 case ICmpInst::ICMP_UGE: return ISD::SETUGE;
1020 case ICmpInst::ICMP_SLT: return ISD::SETLT;
1021 case ICmpInst::ICMP_ULT: return ISD::SETULT;
1022 case ICmpInst::ICMP_SGT: return ISD::SETGT;
1023 case ICmpInst::ICMP_UGT: return ISD::SETUGT;
1024 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00001025 llvm_unreachable("Invalid ICmp predicate opcode!");
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001026 return ISD::SETNE;
1027 }
1028}
1029
Dan Gohmanc2277342008-10-17 21:16:08 +00001030/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1031/// This function emits a branch and is used at the leaves of an OR or an
1032/// AND operator tree.
1033///
1034void
Dan Gohman2048b852009-11-23 18:04:58 +00001035SelectionDAGBuilder::EmitBranchForMergedCondition(Value *Cond,
1036 MachineBasicBlock *TBB,
1037 MachineBasicBlock *FBB,
1038 MachineBasicBlock *CurBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001039 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001040
Dan Gohmanc2277342008-10-17 21:16:08 +00001041 // If the leaf of the tree is a comparison, merge the condition into
1042 // the caseblock.
1043 if (CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
1044 // The operands of the cmp have to be in this block. We don't know
1045 // how to export them from some other block. If this is the first block
1046 // of the sequence, no exporting is needed.
1047 if (CurBB == CurMBB ||
1048 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1049 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001050 ISD::CondCode Condition;
1051 if (ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001052 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001053 } else if (FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001054 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001055 } else {
1056 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001057 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001058 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001059
1060 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001061 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1062 SwitchCases.push_back(CB);
1063 return;
1064 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001065 }
1066
1067 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001068 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001069 NULL, TBB, FBB, CurBB);
1070 SwitchCases.push_back(CB);
1071}
1072
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001073/// FindMergedConditions - If Cond is an expression like
Dan Gohman2048b852009-11-23 18:04:58 +00001074void SelectionDAGBuilder::FindMergedConditions(Value *Cond,
1075 MachineBasicBlock *TBB,
1076 MachineBasicBlock *FBB,
1077 MachineBasicBlock *CurBB,
1078 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001079 // If this node is not part of the or/and tree, emit it as a branch.
1080 Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001081 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001082 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1083 BOp->getParent() != CurBB->getBasicBlock() ||
1084 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1085 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
1086 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001087 return;
1088 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001089
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001090 // Create TmpBB after CurBB.
1091 MachineFunction::iterator BBI = CurBB;
1092 MachineFunction &MF = DAG.getMachineFunction();
1093 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1094 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001095
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001096 if (Opc == Instruction::Or) {
1097 // Codegen X | Y as:
1098 // jmp_if_X TBB
1099 // jmp TmpBB
1100 // TmpBB:
1101 // jmp_if_Y TBB
1102 // jmp FBB
1103 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001104
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001105 // Emit the LHS condition.
1106 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001107
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001108 // Emit the RHS condition into TmpBB.
1109 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1110 } else {
1111 assert(Opc == Instruction::And && "Unknown merge op!");
1112 // Codegen X & Y as:
1113 // jmp_if_X TmpBB
1114 // jmp FBB
1115 // TmpBB:
1116 // jmp_if_Y TBB
1117 // jmp FBB
1118 //
1119 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001120
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001121 // Emit the LHS condition.
1122 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001123
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001124 // Emit the RHS condition into TmpBB.
1125 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1126 }
1127}
1128
1129/// If the set of cases should be emitted as a series of branches, return true.
1130/// If we should emit this as a bunch of and/or'd together conditions, return
1131/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001132bool
Dan Gohman2048b852009-11-23 18:04:58 +00001133SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001134 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001135
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001136 // If this is two comparisons of the same values or'd or and'd together, they
1137 // will get folded into a single comparison, so don't emit two blocks.
1138 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1139 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1140 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1141 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1142 return false;
1143 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001144
Chris Lattner133ce872010-01-02 00:00:03 +00001145 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1146 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1147 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1148 Cases[0].CC == Cases[1].CC &&
1149 isa<Constant>(Cases[0].CmpRHS) &&
1150 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1151 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1152 return false;
1153 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1154 return false;
1155 }
1156
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001157 return true;
1158}
1159
Dan Gohman2048b852009-11-23 18:04:58 +00001160void SelectionDAGBuilder::visitBr(BranchInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001161 // Update machine-CFG edges.
1162 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1163
1164 // Figure out which block is immediately after the current one.
1165 MachineBasicBlock *NextBlock = 0;
1166 MachineFunction::iterator BBI = CurMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001167 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001168 NextBlock = BBI;
1169
1170 if (I.isUnconditional()) {
1171 // Update machine-CFG edges.
1172 CurMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001173
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001174 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001175 if (Succ0MBB != NextBlock)
1176 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001177 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001178 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001179
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001180 return;
1181 }
1182
1183 // If this condition is one of the special cases we handle, do special stuff
1184 // now.
1185 Value *CondVal = I.getCondition();
1186 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1187
1188 // If this is a series of conditions that are or'd or and'd together, emit
1189 // this as a sequence of branches instead of setcc's with and/or operations.
1190 // For example, instead of something like:
1191 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001192 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001193 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001194 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001195 // or C, F
1196 // jnz foo
1197 // Emit:
1198 // cmp A, B
1199 // je foo
1200 // cmp D, E
1201 // jle foo
1202 //
1203 if (BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001204 if (BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001205 (BOp->getOpcode() == Instruction::And ||
1206 BOp->getOpcode() == Instruction::Or)) {
1207 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, CurMBB, BOp->getOpcode());
1208 // If the compares in later blocks need to use values not currently
1209 // exported from this block, export them now. This block should always
1210 // be the first entry.
1211 assert(SwitchCases[0].ThisBB == CurMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001212
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001213 // Allow some cases to be rejected.
1214 if (ShouldEmitAsBranches(SwitchCases)) {
1215 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1216 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1217 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1218 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001219
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001220 // Emit the branch for this block.
1221 visitSwitchCase(SwitchCases[0]);
1222 SwitchCases.erase(SwitchCases.begin());
1223 return;
1224 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001225
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001226 // Okay, we decided not to do this, remove any inserted MBB's and clear
1227 // SwitchCases.
1228 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001229 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001230
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001231 SwitchCases.clear();
1232 }
1233 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001234
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001235 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001236 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001237 NULL, Succ0MBB, Succ1MBB, CurMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001238
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001239 // Use visitSwitchCase to actually insert the fast branch sequence for this
1240 // cond branch.
1241 visitSwitchCase(CB);
1242}
1243
1244/// visitSwitchCase - Emits the necessary code to represent a single node in
1245/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman2048b852009-11-23 18:04:58 +00001246void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001247 SDValue Cond;
1248 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001249 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001250
1251 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001252 if (CB.CmpMHS == NULL) {
1253 // Fold "(X == true)" to X and "(X == false)" to !X to
1254 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001255 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001256 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001257 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001258 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001259 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001260 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001261 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001262 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001263 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001264 } else {
1265 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1266
Anton Korobeynikov23218582008-12-23 22:25:27 +00001267 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1268 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001269
1270 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001271 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001272
1273 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001274 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001275 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001276 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001277 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001278 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001279 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001280 DAG.getConstant(High-Low, VT), ISD::SETULE);
1281 }
1282 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001283
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001284 // Update successor info
1285 CurMBB->addSuccessor(CB.TrueBB);
1286 CurMBB->addSuccessor(CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001287
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001288 // Set NextBlock to be the MBB immediately after the current one, if any.
1289 // This is used to avoid emitting unnecessary branches to the next block.
1290 MachineBasicBlock *NextBlock = 0;
1291 MachineFunction::iterator BBI = CurMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001292 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001293 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001294
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001295 // If the lhs block is the next block, invert the condition so that we can
1296 // fall through to the lhs instead of the rhs block.
1297 if (CB.TrueBB == NextBlock) {
1298 std::swap(CB.TrueBB, CB.FalseBB);
1299 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001300 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001301 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001302
Dale Johannesenf5d97892009-02-04 01:48:28 +00001303 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001304 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001305 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001306
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001307 // If the branch was constant folded, fix up the CFG.
1308 if (BrCond.getOpcode() == ISD::BR) {
1309 CurMBB->removeSuccessor(CB.FalseBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001310 } else {
1311 // Otherwise, go ahead and insert the false branch.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001312 if (BrCond == getControlRoot())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001313 CurMBB->removeSuccessor(CB.TrueBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001314
Bill Wendling4533cac2010-01-28 21:51:40 +00001315 if (CB.FalseBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001316 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1317 DAG.getBasicBlock(CB.FalseBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001318 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001319
1320 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001321}
1322
1323/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001324void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001325 // Emit the code for the jump table
1326 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001327 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001328 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1329 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001330 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001331 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1332 MVT::Other, Index.getValue(1),
1333 Table, Index);
1334 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001335}
1336
1337/// visitJumpTableHeader - This function emits necessary code to produce index
1338/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001339void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
1340 JumpTableHeader &JTH) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001341 // Subtract the lowest switch case value from the value being switched on and
1342 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001343 // difference between smallest and largest cases.
1344 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001345 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001346 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001347 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001348
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001349 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001350 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001351 // can be used as an index into the jump table in a subsequent basic block.
1352 // This value may be smaller or larger than the target's pointer type, and
1353 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001354 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001355
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001356 unsigned JumpTableReg = FuncInfo.MakeReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001357 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1358 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001359 JT.Reg = JumpTableReg;
1360
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001361 // Emit the range check for the jump table, and branch to the default block
1362 // for the switch statement if the value being switched on exceeds the largest
1363 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001364 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001365 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001366 DAG.getConstant(JTH.Last-JTH.First,VT),
1367 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001368
1369 // Set NextBlock to be the MBB immediately after the current one, if any.
1370 // This is used to avoid emitting unnecessary branches to the next block.
1371 MachineBasicBlock *NextBlock = 0;
1372 MachineFunction::iterator BBI = CurMBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001373
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001374 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001375 NextBlock = BBI;
1376
Dale Johannesen66978ee2009-01-31 02:22:37 +00001377 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001378 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001379 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001380
Bill Wendling4533cac2010-01-28 21:51:40 +00001381 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001382 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1383 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001384
Bill Wendling87710f02009-12-21 23:47:40 +00001385 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001386}
1387
1388/// visitBitTestHeader - This function emits necessary code to produce value
1389/// suitable for "bit tests"
Dan Gohman2048b852009-11-23 18:04:58 +00001390void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001391 // Subtract the minimum value
1392 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001393 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001394 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001395 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001396
1397 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001398 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001399 TLI.getSetCCResultType(Sub.getValueType()),
1400 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001401 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001402
Bill Wendling87710f02009-12-21 23:47:40 +00001403 SDValue ShiftOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(),
1404 TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001405
Duncan Sands92abc622009-01-31 15:50:11 +00001406 B.Reg = FuncInfo.MakeReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001407 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1408 B.Reg, ShiftOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001409
1410 // Set NextBlock to be the MBB immediately after the current one, if any.
1411 // This is used to avoid emitting unnecessary branches to the next block.
1412 MachineBasicBlock *NextBlock = 0;
1413 MachineFunction::iterator BBI = CurMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001414 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001415 NextBlock = BBI;
1416
1417 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1418
1419 CurMBB->addSuccessor(B.Default);
1420 CurMBB->addSuccessor(MBB);
1421
Dale Johannesen66978ee2009-01-31 02:22:37 +00001422 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001423 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001424 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001425
Bill Wendling4533cac2010-01-28 21:51:40 +00001426 if (MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001427 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1428 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001429
Bill Wendling87710f02009-12-21 23:47:40 +00001430 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001431}
1432
1433/// visitBitTestCase - this function produces one "bit test"
Dan Gohman2048b852009-11-23 18:04:58 +00001434void SelectionDAGBuilder::visitBitTestCase(MachineBasicBlock* NextMBB,
1435 unsigned Reg,
1436 BitTestCase &B) {
Anton Korobeynikov36c826a2009-01-26 19:26:01 +00001437 // Make desired shift
Dale Johannesena04b7572009-02-03 23:04:43 +00001438 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(), Reg,
Duncan Sands92abc622009-01-31 15:50:11 +00001439 TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001440 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001441 TLI.getPointerTy(),
Anton Korobeynikov36c826a2009-01-26 19:26:01 +00001442 DAG.getConstant(1, TLI.getPointerTy()),
1443 ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001444
Anton Korobeynikov36c826a2009-01-26 19:26:01 +00001445 // Emit bit tests and jumps
Scott Michelfdc40a02009-02-17 22:15:04 +00001446 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001447 TLI.getPointerTy(), SwitchVal,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001448 DAG.getConstant(B.Mask, TLI.getPointerTy()));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001449 SDValue AndCmp = DAG.getSetCC(getCurDebugLoc(),
1450 TLI.getSetCCResultType(AndOp.getValueType()),
Duncan Sands5480c042009-01-01 15:52:00 +00001451 AndOp, DAG.getConstant(0, TLI.getPointerTy()),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001452 ISD::SETNE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001453
1454 CurMBB->addSuccessor(B.TargetBB);
1455 CurMBB->addSuccessor(NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001456
Dale Johannesen66978ee2009-01-31 02:22:37 +00001457 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001458 MVT::Other, getControlRoot(),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001459 AndCmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001460
1461 // Set NextBlock to be the MBB immediately after the current one, if any.
1462 // This is used to avoid emitting unnecessary branches to the next block.
1463 MachineBasicBlock *NextBlock = 0;
1464 MachineFunction::iterator BBI = CurMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001465 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001466 NextBlock = BBI;
1467
Bill Wendling4533cac2010-01-28 21:51:40 +00001468 if (NextMBB != NextBlock)
Bill Wendling0777e922009-12-21 21:59:52 +00001469 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1470 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001471
Bill Wendling87710f02009-12-21 23:47:40 +00001472 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001473}
1474
Dan Gohman2048b852009-11-23 18:04:58 +00001475void SelectionDAGBuilder::visitInvoke(InvokeInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001476 // Retrieve successors.
1477 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1478 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1479
Gabor Greifb67e6b32009-01-15 11:10:44 +00001480 const Value *Callee(I.getCalledValue());
1481 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001482 visitInlineAsm(&I);
1483 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001484 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001485
1486 // If the value of the invoke is used outside of its defining block, make it
1487 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001488 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001489
1490 // Update successor info
1491 CurMBB->addSuccessor(Return);
1492 CurMBB->addSuccessor(LandingPad);
1493
1494 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001495 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1496 MVT::Other, getControlRoot(),
1497 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001498}
1499
Dan Gohman2048b852009-11-23 18:04:58 +00001500void SelectionDAGBuilder::visitUnwind(UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001501}
1502
1503/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1504/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001505bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1506 CaseRecVector& WorkList,
1507 Value* SV,
1508 MachineBasicBlock* Default) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001509 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001510
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001511 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001512 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001513 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001514 return false;
1515
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001516 // Get the MachineFunction which holds the current MBB. This is used when
1517 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001518 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001519
1520 // Figure out which block is immediately after the current one.
1521 MachineBasicBlock *NextBlock = 0;
1522 MachineFunction::iterator BBI = CR.CaseBB;
1523
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001524 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001525 NextBlock = BBI;
1526
1527 // TODO: If any two of the cases has the same destination, and if one value
1528 // is the same as the other, but has one bit unset that the other has set,
1529 // use bit manipulation to do two compares at once. For example:
1530 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Anton Korobeynikov23218582008-12-23 22:25:27 +00001531
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001532 // Rearrange the case blocks so that the last one falls through if possible.
1533 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1534 // The last case block won't fall through into 'NextBlock' if we emit the
1535 // branches in this order. See if rearranging a case value would help.
1536 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1537 if (I->BB == NextBlock) {
1538 std::swap(*I, BackCase);
1539 break;
1540 }
1541 }
1542 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001543
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001544 // Create a CaseBlock record representing a conditional branch to
1545 // the Case's target mbb if the value being switched on SV is equal
1546 // to C.
1547 MachineBasicBlock *CurBlock = CR.CaseBB;
1548 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1549 MachineBasicBlock *FallThrough;
1550 if (I != E-1) {
1551 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1552 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001553
1554 // Put SV in a virtual register to make it available from the new blocks.
1555 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001556 } else {
1557 // If the last case doesn't match, go to the default block.
1558 FallThrough = Default;
1559 }
1560
1561 Value *RHS, *LHS, *MHS;
1562 ISD::CondCode CC;
1563 if (I->High == I->Low) {
1564 // This is just small small case range :) containing exactly 1 case
1565 CC = ISD::SETEQ;
1566 LHS = SV; RHS = I->High; MHS = NULL;
1567 } else {
1568 CC = ISD::SETLE;
1569 LHS = I->Low; MHS = SV; RHS = I->High;
1570 }
1571 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001572
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001573 // If emitting the first comparison, just call visitSwitchCase to emit the
1574 // code into the current block. Otherwise, push the CaseBlock onto the
1575 // vector to be later processed by SDISel, and insert the node's MBB
1576 // before the next MBB.
1577 if (CurBlock == CurMBB)
1578 visitSwitchCase(CB);
1579 else
1580 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001581
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001582 CurBlock = FallThrough;
1583 }
1584
1585 return true;
1586}
1587
1588static inline bool areJTsAllowed(const TargetLowering &TLI) {
1589 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001590 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1591 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001592}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001593
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001594static APInt ComputeRange(const APInt &First, const APInt &Last) {
1595 APInt LastExt(Last), FirstExt(First);
1596 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
1597 LastExt.sext(BitWidth); FirstExt.sext(BitWidth);
1598 return (LastExt - FirstExt + 1ULL);
1599}
1600
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001601/// handleJTSwitchCase - Emit jumptable for current switch case range
Dan Gohman2048b852009-11-23 18:04:58 +00001602bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR,
1603 CaseRecVector& WorkList,
1604 Value* SV,
1605 MachineBasicBlock* Default) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001606 Case& FrontCase = *CR.Range.first;
1607 Case& BackCase = *(CR.Range.second-1);
1608
Chris Lattnere880efe2009-11-07 07:50:34 +00001609 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1610 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001611
Chris Lattnere880efe2009-11-07 07:50:34 +00001612 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001613 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1614 I!=E; ++I)
1615 TSize += I->size();
1616
Chris Lattnere880efe2009-11-07 07:50:34 +00001617 if (!areJTsAllowed(TLI) || TSize.ult(APInt(First.getBitWidth(), 4)))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001618 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001619
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001620 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00001621 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001622 if (Density < 0.4)
1623 return false;
1624
David Greene4b69d992010-01-05 01:24:57 +00001625 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001626 << "First entry: " << First << ". Last entry: " << Last << '\n'
1627 << "Range: " << Range
1628 << "Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001629
1630 // Get the MachineFunction which holds the current MBB. This is used when
1631 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001632 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001633
1634 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001635 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001636 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001637
1638 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1639
1640 // Create a new basic block to hold the code for loading the address
1641 // of the jump table, and jumping to it. Update successor information;
1642 // we will either branch to the default case for the switch, or the jump
1643 // table.
1644 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1645 CurMF->insert(BBI, JumpTableBB);
1646 CR.CaseBB->addSuccessor(Default);
1647 CR.CaseBB->addSuccessor(JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001648
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001649 // Build a vector of destination BBs, corresponding to each target
1650 // of the jump table. If the value of the jump table slot corresponds to
1651 // a case statement, push the case's BB onto the vector, otherwise, push
1652 // the default BB.
1653 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001654 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001655 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00001656 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
1657 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001658
1659 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001660 DestBBs.push_back(I->BB);
1661 if (TEI==High)
1662 ++I;
1663 } else {
1664 DestBBs.push_back(Default);
1665 }
1666 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001667
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001668 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001669 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1670 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001671 E = DestBBs.end(); I != E; ++I) {
1672 if (!SuccsHandled[(*I)->getNumber()]) {
1673 SuccsHandled[(*I)->getNumber()] = true;
1674 JumpTableBB->addSuccessor(*I);
1675 }
1676 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001677
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001678 // Create a jump table index for this jump table, or return an existing
1679 // one.
Chris Lattner071c62f2010-01-25 23:26:13 +00001680 unsigned JTEncoding = TLI.getJumpTableEncoding();
1681 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
1682 ->getJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001683
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001684 // Set the jump table information so that we can codegen it as a second
1685 // MachineBasicBlock
1686 JumpTable JT(-1U, JTI, JumpTableBB, Default);
1687 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == CurMBB));
1688 if (CR.CaseBB == CurMBB)
1689 visitJumpTableHeader(JT, JTH);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001690
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001691 JTCases.push_back(JumpTableBlock(JTH, JT));
1692
1693 return true;
1694}
1695
1696/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1697/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00001698bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
1699 CaseRecVector& WorkList,
1700 Value* SV,
1701 MachineBasicBlock* Default) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001702 // Get the MachineFunction which holds the current MBB. This is used when
1703 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001704 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001705
1706 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001707 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001708 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001709
1710 Case& FrontCase = *CR.Range.first;
1711 Case& BackCase = *(CR.Range.second-1);
1712 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1713
1714 // Size is the number of Cases represented by this range.
1715 unsigned Size = CR.Range.second - CR.Range.first;
1716
Chris Lattnere880efe2009-11-07 07:50:34 +00001717 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1718 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001719 double FMetric = 0;
1720 CaseItr Pivot = CR.Range.first + Size/2;
1721
1722 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1723 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00001724 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001725 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1726 I!=E; ++I)
1727 TSize += I->size();
1728
Chris Lattnere880efe2009-11-07 07:50:34 +00001729 APInt LSize = FrontCase.size();
1730 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00001731 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001732 << "First: " << First << ", Last: " << Last <<'\n'
1733 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001734 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
1735 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00001736 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
1737 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001738 APInt Range = ComputeRange(LEnd, RBegin);
1739 assert((Range - 2ULL).isNonNegative() &&
1740 "Invalid case distance");
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001741 double LDensity = (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00001742 (LEnd - First + 1ULL).roundToDouble();
1743 double RDensity = (double)RSize.roundToDouble() /
1744 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001745 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001746 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00001747 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001748 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
1749 << "LDensity: " << LDensity
1750 << ", RDensity: " << RDensity << '\n'
1751 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001752 if (FMetric < Metric) {
1753 Pivot = J;
1754 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00001755 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001756 }
1757
1758 LSize += J->size();
1759 RSize -= J->size();
1760 }
1761 if (areJTsAllowed(TLI)) {
1762 // If our case is dense we *really* should handle it earlier!
1763 assert((FMetric > 0) && "Should handle dense range earlier!");
1764 } else {
1765 Pivot = CR.Range.first + Size/2;
1766 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001767
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001768 CaseRange LHSR(CR.Range.first, Pivot);
1769 CaseRange RHSR(Pivot, CR.Range.second);
1770 Constant *C = Pivot->Low;
1771 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001772
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001773 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001774 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001775 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001776 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001777 // Pivot's Value, then we can branch directly to the LHS's Target,
1778 // rather than creating a leaf node for it.
1779 if ((LHSR.second - LHSR.first) == 1 &&
1780 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00001781 cast<ConstantInt>(C)->getValue() ==
1782 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001783 TrueBB = LHSR.first->BB;
1784 } else {
1785 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1786 CurMF->insert(BBI, TrueBB);
1787 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001788
1789 // Put SV in a virtual register to make it available from the new blocks.
1790 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001791 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001792
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001793 // Similar to the optimization above, if the Value being switched on is
1794 // known to be less than the Constant CR.LT, and the current Case Value
1795 // is CR.LT - 1, then we can branch directly to the target block for
1796 // the current Case Value, rather than emitting a RHS leaf node for it.
1797 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00001798 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
1799 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001800 FalseBB = RHSR.first->BB;
1801 } else {
1802 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1803 CurMF->insert(BBI, FalseBB);
1804 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001805
1806 // Put SV in a virtual register to make it available from the new blocks.
1807 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001808 }
1809
1810 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001811 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001812 // Otherwise, branch to LHS.
1813 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
1814
1815 if (CR.CaseBB == CurMBB)
1816 visitSwitchCase(CB);
1817 else
1818 SwitchCases.push_back(CB);
1819
1820 return true;
1821}
1822
1823/// handleBitTestsSwitchCase - if current case range has few destination and
1824/// range span less, than machine word bitwidth, encode case range into series
1825/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00001826bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
1827 CaseRecVector& WorkList,
1828 Value* SV,
1829 MachineBasicBlock* Default){
Owen Andersone50ed302009-08-10 22:56:29 +00001830 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00001831 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001832
1833 Case& FrontCase = *CR.Range.first;
1834 Case& BackCase = *(CR.Range.second-1);
1835
1836 // Get the MachineFunction which holds the current MBB. This is used when
1837 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001838 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001839
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00001840 // If target does not have legal shift left, do not emit bit tests at all.
1841 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
1842 return false;
1843
Anton Korobeynikov23218582008-12-23 22:25:27 +00001844 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001845 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1846 I!=E; ++I) {
1847 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001848 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001849 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001850
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001851 // Count unique destinations
1852 SmallSet<MachineBasicBlock*, 4> Dests;
1853 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1854 Dests.insert(I->BB);
1855 if (Dests.size() > 3)
1856 // Don't bother the code below, if there are too much unique destinations
1857 return false;
1858 }
David Greene4b69d992010-01-05 01:24:57 +00001859 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001860 << Dests.size() << '\n'
1861 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00001862
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001863 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001864 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
1865 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001866 APInt cmpRange = maxValue - minValue;
1867
David Greene4b69d992010-01-05 01:24:57 +00001868 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001869 << "Low bound: " << minValue << '\n'
1870 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00001871
1872 if (cmpRange.uge(APInt(cmpRange.getBitWidth(), IntPtrBits)) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001873 (!(Dests.size() == 1 && numCmps >= 3) &&
1874 !(Dests.size() == 2 && numCmps >= 5) &&
1875 !(Dests.size() >= 3 && numCmps >= 6)))
1876 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001877
David Greene4b69d992010-01-05 01:24:57 +00001878 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00001879 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
1880
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001881 // Optimize the case where all the case values fit in a
1882 // word without having to subtract minValue. In this case,
1883 // we can optimize away the subtraction.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001884 if (minValue.isNonNegative() &&
1885 maxValue.slt(APInt(maxValue.getBitWidth(), IntPtrBits))) {
1886 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001887 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00001888 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001889 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001890
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001891 CaseBitsVector CasesBits;
1892 unsigned i, count = 0;
1893
1894 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1895 MachineBasicBlock* Dest = I->BB;
1896 for (i = 0; i < count; ++i)
1897 if (Dest == CasesBits[i].BB)
1898 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001899
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001900 if (i == count) {
1901 assert((count < 3) && "Too much destinations to test!");
1902 CasesBits.push_back(CaseBits(0, Dest, 0));
1903 count++;
1904 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001905
1906 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
1907 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
1908
1909 uint64_t lo = (lowValue - lowBound).getZExtValue();
1910 uint64_t hi = (highValue - lowBound).getZExtValue();
1911
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001912 for (uint64_t j = lo; j <= hi; j++) {
1913 CasesBits[i].Mask |= 1ULL << j;
1914 CasesBits[i].Bits++;
1915 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001916
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001917 }
1918 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001919
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001920 BitTestInfo BTC;
1921
1922 // Figure out which block is immediately after the current one.
1923 MachineFunction::iterator BBI = CR.CaseBB;
1924 ++BBI;
1925
1926 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1927
David Greene4b69d992010-01-05 01:24:57 +00001928 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001929 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00001930 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001931 << ", Bits: " << CasesBits[i].Bits
1932 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001933
1934 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1935 CurMF->insert(BBI, CaseBB);
1936 BTC.push_back(BitTestCase(CasesBits[i].Mask,
1937 CaseBB,
1938 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001939
1940 // Put SV in a virtual register to make it available from the new blocks.
1941 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001942 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001943
1944 BitTestBlock BTB(lowBound, cmpRange, SV,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001945 -1U, (CR.CaseBB == CurMBB),
1946 CR.CaseBB, Default, BTC);
1947
1948 if (CR.CaseBB == CurMBB)
1949 visitBitTestHeader(BTB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001950
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001951 BitTestCases.push_back(BTB);
1952
1953 return true;
1954}
1955
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001956/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00001957size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
1958 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00001959 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001960
1961 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00001962 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001963 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
1964 Cases.push_back(Case(SI.getSuccessorValue(i),
1965 SI.getSuccessorValue(i),
1966 SMBB));
1967 }
1968 std::sort(Cases.begin(), Cases.end(), CaseCmp());
1969
1970 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00001971 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001972 // Must recompute end() each iteration because it may be
1973 // invalidated by erase if we hold on to it
Anton Korobeynikov23218582008-12-23 22:25:27 +00001974 for (CaseItr I = Cases.begin(), J = ++(Cases.begin()); J != Cases.end(); ) {
1975 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
1976 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001977 MachineBasicBlock* nextBB = J->BB;
1978 MachineBasicBlock* currentBB = I->BB;
1979
1980 // If the two neighboring cases go to the same destination, merge them
1981 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001982 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001983 I->High = J->High;
1984 J = Cases.erase(J);
1985 } else {
1986 I = J++;
1987 }
1988 }
1989
1990 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
1991 if (I->Low != I->High)
1992 // A range counts double, since it requires two compares.
1993 ++numCmps;
1994 }
1995
1996 return numCmps;
1997}
1998
Dan Gohman2048b852009-11-23 18:04:58 +00001999void SelectionDAGBuilder::visitSwitch(SwitchInst &SI) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002000 // Figure out which block is immediately after the current one.
2001 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002002 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2003
2004 // If there is only the default destination, branch to it if it is not the
2005 // next basic block. Otherwise, just fall through.
2006 if (SI.getNumOperands() == 2) {
2007 // Update machine-CFG edges.
2008
2009 // If this is not a fall-through branch, emit the branch.
2010 CurMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002011 if (Default != NextBlock)
2012 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2013 MVT::Other, getControlRoot(),
2014 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002015
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002016 return;
2017 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002018
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002019 // If there are any non-default case statements, create a vector of Cases
2020 // representing each one, and sort the vector so that we can efficiently
2021 // create a binary search tree from them.
2022 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002023 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002024 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002025 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002026 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002027
2028 // Get the Value to be switched on and default basic blocks, which will be
2029 // inserted into CaseBlock records, representing basic blocks in the binary
2030 // search tree.
2031 Value *SV = SI.getOperand(0);
2032
2033 // Push the initial CaseRec onto the worklist
2034 CaseRecVector WorkList;
2035 WorkList.push_back(CaseRec(CurMBB,0,0,CaseRange(Cases.begin(),Cases.end())));
2036
2037 while (!WorkList.empty()) {
2038 // Grab a record representing a case range to process off the worklist
2039 CaseRec CR = WorkList.back();
2040 WorkList.pop_back();
2041
2042 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default))
2043 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002044
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002045 // If the range has few cases (two or less) emit a series of specific
2046 // tests.
2047 if (handleSmallSwitchRange(CR, WorkList, SV, Default))
2048 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002049
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002050 // If the switch has more than 5 blocks, and at least 40% dense, and the
2051 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002052 // lowering the switch to a binary tree of conditional branches.
2053 if (handleJTSwitchCase(CR, WorkList, SV, Default))
2054 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002055
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002056 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2057 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
2058 handleBTSplitSwitchCase(CR, WorkList, SV, Default);
2059 }
2060}
2061
Dan Gohman2048b852009-11-23 18:04:58 +00002062void SelectionDAGBuilder::visitIndirectBr(IndirectBrInst &I) {
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002063 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002064 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002065 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002066 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002067 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002068 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002069 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
2070 for (unsigned i = 0, e = succs.size(); i != e; ++i)
2071 CurMBB->addSuccessor(FuncInfo.MBBMap[succs[i]]);
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002072
Bill Wendling4533cac2010-01-28 21:51:40 +00002073 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2074 MVT::Other, getControlRoot(),
2075 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002076}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002077
Dan Gohman2048b852009-11-23 18:04:58 +00002078void SelectionDAGBuilder::visitFSub(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002079 // -0.0 - X --> fneg
2080 const Type *Ty = I.getType();
Duncan Sands1df98592010-02-16 11:11:14 +00002081 if (Ty->isVectorTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002082 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2083 const VectorType *DestTy = cast<VectorType>(I.getType());
2084 const Type *ElTy = DestTy->getElementType();
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002085 unsigned VL = DestTy->getNumElements();
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002086 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Owen Andersonaf7ec972009-07-28 21:19:26 +00002087 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002088 if (CV == CNZ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002089 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002090 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2091 Op2.getValueType(), Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002092 return;
2093 }
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002094 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002095 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002096
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002097 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002098 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002099 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002100 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2101 Op2.getValueType(), Op2));
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002102 return;
2103 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002104
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002105 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002106}
2107
Dan Gohman2048b852009-11-23 18:04:58 +00002108void SelectionDAGBuilder::visitBinary(User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002109 SDValue Op1 = getValue(I.getOperand(0));
2110 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002111 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2112 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002113}
2114
Dan Gohman2048b852009-11-23 18:04:58 +00002115void SelectionDAGBuilder::visitShift(User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002116 SDValue Op1 = getValue(I.getOperand(0));
2117 SDValue Op2 = getValue(I.getOperand(1));
Duncan Sands1df98592010-02-16 11:11:14 +00002118 if (!I.getType()->isVectorTy() &&
Dan Gohman57fc82d2009-04-09 03:51:29 +00002119 Op2.getValueType() != TLI.getShiftAmountTy()) {
2120 // If the operand is smaller than the shift count type, promote it.
Owen Andersone50ed302009-08-10 22:56:29 +00002121 EVT PTy = TLI.getPointerTy();
2122 EVT STy = TLI.getShiftAmountTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002123 if (STy.bitsGT(Op2.getValueType()))
Dan Gohman57fc82d2009-04-09 03:51:29 +00002124 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
2125 TLI.getShiftAmountTy(), Op2);
2126 // If the operand is larger than the shift count type but the shift
2127 // count type has enough bits to represent any shift value, truncate
2128 // it now. This is a common case and it exposes the truncate to
2129 // optimization early.
Owen Anderson77547be2009-08-10 18:56:59 +00002130 else if (STy.getSizeInBits() >=
Dan Gohman57fc82d2009-04-09 03:51:29 +00002131 Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2132 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2133 TLI.getShiftAmountTy(), Op2);
2134 // Otherwise we'll need to temporarily settle for some other
2135 // convenient type; type legalization will make adjustments as
2136 // needed.
Owen Anderson77547be2009-08-10 18:56:59 +00002137 else if (PTy.bitsLT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002138 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002139 TLI.getPointerTy(), Op2);
Owen Anderson77547be2009-08-10 18:56:59 +00002140 else if (PTy.bitsGT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002141 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002142 TLI.getPointerTy(), Op2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002143 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002144
Bill Wendling4533cac2010-01-28 21:51:40 +00002145 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2146 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002147}
2148
Dan Gohman2048b852009-11-23 18:04:58 +00002149void SelectionDAGBuilder::visitICmp(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002150 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
2151 if (ICmpInst *IC = dyn_cast<ICmpInst>(&I))
2152 predicate = IC->getPredicate();
2153 else if (ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
2154 predicate = ICmpInst::Predicate(IC->getPredicate());
2155 SDValue Op1 = getValue(I.getOperand(0));
2156 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002157 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002158
Owen Andersone50ed302009-08-10 22:56:29 +00002159 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002160 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002161}
2162
Dan Gohman2048b852009-11-23 18:04:58 +00002163void SelectionDAGBuilder::visitFCmp(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002164 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
2165 if (FCmpInst *FC = dyn_cast<FCmpInst>(&I))
2166 predicate = FC->getPredicate();
2167 else if (ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
2168 predicate = FCmpInst::Predicate(FC->getPredicate());
2169 SDValue Op1 = getValue(I.getOperand(0));
2170 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002171 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002172 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002173 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002174}
2175
Dan Gohman2048b852009-11-23 18:04:58 +00002176void SelectionDAGBuilder::visitSelect(User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002177 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002178 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2179 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002180 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002181
Bill Wendling49fcff82009-12-21 22:30:11 +00002182 SmallVector<SDValue, 4> Values(NumValues);
2183 SDValue Cond = getValue(I.getOperand(0));
2184 SDValue TrueVal = getValue(I.getOperand(1));
2185 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002186
Bill Wendling4533cac2010-01-28 21:51:40 +00002187 for (unsigned i = 0; i != NumValues; ++i)
Bill Wendling49fcff82009-12-21 22:30:11 +00002188 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002189 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
2190 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002191 SDValue(TrueVal.getNode(),
2192 TrueVal.getResNo() + i),
2193 SDValue(FalseVal.getNode(),
2194 FalseVal.getResNo() + i));
2195
Bill Wendling4533cac2010-01-28 21:51:40 +00002196 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2197 DAG.getVTList(&ValueVTs[0], NumValues),
2198 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002199}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002200
Dan Gohman2048b852009-11-23 18:04:58 +00002201void SelectionDAGBuilder::visitTrunc(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002202 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2203 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002204 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002205 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002206}
2207
Dan Gohman2048b852009-11-23 18:04:58 +00002208void SelectionDAGBuilder::visitZExt(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002209 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2210 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2211 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002212 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002213 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002214}
2215
Dan Gohman2048b852009-11-23 18:04:58 +00002216void SelectionDAGBuilder::visitSExt(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002217 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2218 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2219 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002220 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002221 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002222}
2223
Dan Gohman2048b852009-11-23 18:04:58 +00002224void SelectionDAGBuilder::visitFPTrunc(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002225 // FPTrunc is never a no-op cast, no need to check
2226 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002227 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002228 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2229 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002230}
2231
Dan Gohman2048b852009-11-23 18:04:58 +00002232void SelectionDAGBuilder::visitFPExt(User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002233 // FPTrunc is never a no-op cast, no need to check
2234 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002235 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002236 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002237}
2238
Dan Gohman2048b852009-11-23 18:04:58 +00002239void SelectionDAGBuilder::visitFPToUI(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002240 // FPToUI is never a no-op cast, no need to check
2241 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002242 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002243 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002244}
2245
Dan Gohman2048b852009-11-23 18:04:58 +00002246void SelectionDAGBuilder::visitFPToSI(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002247 // FPToSI is never a no-op cast, no need to check
2248 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002249 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002250 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002251}
2252
Dan Gohman2048b852009-11-23 18:04:58 +00002253void SelectionDAGBuilder::visitUIToFP(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002254 // UIToFP is never a no-op cast, no need to check
2255 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002256 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002257 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002258}
2259
Dan Gohman2048b852009-11-23 18:04:58 +00002260void SelectionDAGBuilder::visitSIToFP(User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002261 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002262 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002263 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002264 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002265}
2266
Dan Gohman2048b852009-11-23 18:04:58 +00002267void SelectionDAGBuilder::visitPtrToInt(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002268 // What to do depends on the size of the integer and the size of the pointer.
2269 // We can either truncate, zero extend, or no-op, accordingly.
2270 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002271 EVT SrcVT = N.getValueType();
2272 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002273 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002274}
2275
Dan Gohman2048b852009-11-23 18:04:58 +00002276void SelectionDAGBuilder::visitIntToPtr(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002277 // What to do depends on the size of the integer and the size of the pointer.
2278 // We can either truncate, zero extend, or no-op, accordingly.
2279 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002280 EVT SrcVT = N.getValueType();
2281 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002282 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002283}
2284
Dan Gohman2048b852009-11-23 18:04:58 +00002285void SelectionDAGBuilder::visitBitCast(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002286 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002287 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002288
Bill Wendling49fcff82009-12-21 22:30:11 +00002289 // BitCast assures us that source and destination are the same size so this is
2290 // either a BIT_CONVERT or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002291 if (DestVT != N.getValueType())
2292 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
2293 DestVT, N)); // convert types.
2294 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002295 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002296}
2297
Dan Gohman2048b852009-11-23 18:04:58 +00002298void SelectionDAGBuilder::visitInsertElement(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002299 SDValue InVec = getValue(I.getOperand(0));
2300 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002301 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002302 TLI.getPointerTy(),
2303 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002304 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2305 TLI.getValueType(I.getType()),
2306 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002307}
2308
Dan Gohman2048b852009-11-23 18:04:58 +00002309void SelectionDAGBuilder::visitExtractElement(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002310 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002311 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002312 TLI.getPointerTy(),
2313 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002314 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2315 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002316}
2317
Mon P Wangaeb06d22008-11-10 04:46:22 +00002318// Utility for visitShuffleVector - Returns true if the mask is mask starting
2319// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002320static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2321 unsigned MaskNumElts = Mask.size();
2322 for (unsigned i = 0; i != MaskNumElts; ++i)
2323 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002324 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002325 return true;
2326}
2327
Dan Gohman2048b852009-11-23 18:04:58 +00002328void SelectionDAGBuilder::visitShuffleVector(User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002329 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002330 SDValue Src1 = getValue(I.getOperand(0));
2331 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002332
Nate Begeman9008ca62009-04-27 18:41:29 +00002333 // Convert the ConstantVector mask operand into an array of ints, with -1
2334 // representing undef values.
2335 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002336 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002337 unsigned MaskNumElts = MaskElts.size();
2338 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002339 if (isa<UndefValue>(MaskElts[i]))
2340 Mask.push_back(-1);
2341 else
2342 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2343 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002344
Owen Andersone50ed302009-08-10 22:56:29 +00002345 EVT VT = TLI.getValueType(I.getType());
2346 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002347 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002348
Mon P Wangc7849c22008-11-16 05:06:27 +00002349 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002350 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2351 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002352 return;
2353 }
2354
2355 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002356 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2357 // Mask is longer than the source vectors and is a multiple of the source
2358 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002359 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002360 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2361 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002362 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2363 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002364 return;
2365 }
2366
Mon P Wangc7849c22008-11-16 05:06:27 +00002367 // Pad both vectors with undefs to make them the same length as the mask.
2368 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002369 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2370 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002371 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002372
Nate Begeman9008ca62009-04-27 18:41:29 +00002373 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2374 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002375 MOps1[0] = Src1;
2376 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002377
2378 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2379 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002380 &MOps1[0], NumConcat);
2381 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002382 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002383 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002384
Mon P Wangaeb06d22008-11-10 04:46:22 +00002385 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002386 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002387 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002388 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002389 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002390 MappedOps.push_back(Idx);
2391 else
2392 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002393 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002394
Bill Wendling4533cac2010-01-28 21:51:40 +00002395 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2396 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002397 return;
2398 }
2399
Mon P Wangc7849c22008-11-16 05:06:27 +00002400 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002401 // Analyze the access pattern of the vector to see if we can extract
2402 // two subvectors and do the shuffle. The analysis is done by calculating
2403 // the range of elements the mask access on both vectors.
2404 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2405 int MaxRange[2] = {-1, -1};
2406
Nate Begeman5a5ca152009-04-29 05:20:52 +00002407 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002408 int Idx = Mask[i];
2409 int Input = 0;
2410 if (Idx < 0)
2411 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002412
Nate Begeman5a5ca152009-04-29 05:20:52 +00002413 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002414 Input = 1;
2415 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002416 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002417 if (Idx > MaxRange[Input])
2418 MaxRange[Input] = Idx;
2419 if (Idx < MinRange[Input])
2420 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002421 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002422
Mon P Wangc7849c22008-11-16 05:06:27 +00002423 // Check if the access is smaller than the vector size and can we find
2424 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002425 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2426 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002427 int StartIdx[2]; // StartIdx to extract from
2428 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002429 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002430 RangeUse[Input] = 0; // Unused
2431 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002432 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002433 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002434 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002435 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002436 RangeUse[Input] = 1; // Extract from beginning of the vector
2437 StartIdx[Input] = 0;
2438 } else {
2439 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002440 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002441 StartIdx[Input] + MaskNumElts < SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002442 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002443 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002444 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002445 }
2446
Bill Wendling636e2582009-08-21 18:16:06 +00002447 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002448 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002449 return;
2450 }
2451 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2452 // Extract appropriate subvector and generate a vector shuffle
2453 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002454 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002455 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002456 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002457 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002458 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002459 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002460 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002461
Mon P Wangc7849c22008-11-16 05:06:27 +00002462 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002463 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002464 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002465 int Idx = Mask[i];
2466 if (Idx < 0)
2467 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002468 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002469 MappedOps.push_back(Idx - StartIdx[0]);
2470 else
2471 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002472 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002473
Bill Wendling4533cac2010-01-28 21:51:40 +00002474 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2475 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002476 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002477 }
2478 }
2479
Mon P Wangc7849c22008-11-16 05:06:27 +00002480 // We can't use either concat vectors or extract subvectors so fall back to
2481 // replacing the shuffle with extract and build vector.
2482 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002483 EVT EltVT = VT.getVectorElementType();
2484 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002485 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002486 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002487 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002488 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002489 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002490 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002491 SDValue Res;
2492
Nate Begeman5a5ca152009-04-29 05:20:52 +00002493 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002494 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2495 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002496 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002497 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2498 EltVT, Src2,
2499 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2500
2501 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002502 }
2503 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002504
Bill Wendling4533cac2010-01-28 21:51:40 +00002505 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2506 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002507}
2508
Dan Gohman2048b852009-11-23 18:04:58 +00002509void SelectionDAGBuilder::visitInsertValue(InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002510 const Value *Op0 = I.getOperand(0);
2511 const Value *Op1 = I.getOperand(1);
2512 const Type *AggTy = I.getType();
2513 const Type *ValTy = Op1->getType();
2514 bool IntoUndef = isa<UndefValue>(Op0);
2515 bool FromUndef = isa<UndefValue>(Op1);
2516
2517 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2518 I.idx_begin(), I.idx_end());
2519
Owen Andersone50ed302009-08-10 22:56:29 +00002520 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002521 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002522 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002523 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2524
2525 unsigned NumAggValues = AggValueVTs.size();
2526 unsigned NumValValues = ValValueVTs.size();
2527 SmallVector<SDValue, 4> Values(NumAggValues);
2528
2529 SDValue Agg = getValue(Op0);
2530 SDValue Val = getValue(Op1);
2531 unsigned i = 0;
2532 // Copy the beginning value(s) from the original aggregate.
2533 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002534 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002535 SDValue(Agg.getNode(), Agg.getResNo() + i);
2536 // Copy values from the inserted value(s).
2537 for (; i != LinearIndex + NumValValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002538 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002539 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2540 // Copy remaining value(s) from the original aggregate.
2541 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002542 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002543 SDValue(Agg.getNode(), Agg.getResNo() + i);
2544
Bill Wendling4533cac2010-01-28 21:51:40 +00002545 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2546 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2547 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002548}
2549
Dan Gohman2048b852009-11-23 18:04:58 +00002550void SelectionDAGBuilder::visitExtractValue(ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002551 const Value *Op0 = I.getOperand(0);
2552 const Type *AggTy = Op0->getType();
2553 const Type *ValTy = I.getType();
2554 bool OutOfUndef = isa<UndefValue>(Op0);
2555
2556 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2557 I.idx_begin(), I.idx_end());
2558
Owen Andersone50ed302009-08-10 22:56:29 +00002559 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002560 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2561
2562 unsigned NumValValues = ValValueVTs.size();
2563 SmallVector<SDValue, 4> Values(NumValValues);
2564
2565 SDValue Agg = getValue(Op0);
2566 // Copy out the selected value(s).
2567 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2568 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002569 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002570 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002571 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002572
Bill Wendling4533cac2010-01-28 21:51:40 +00002573 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2574 DAG.getVTList(&ValValueVTs[0], NumValValues),
2575 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002576}
2577
Dan Gohman2048b852009-11-23 18:04:58 +00002578void SelectionDAGBuilder::visitGetElementPtr(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002579 SDValue N = getValue(I.getOperand(0));
2580 const Type *Ty = I.getOperand(0)->getType();
2581
2582 for (GetElementPtrInst::op_iterator OI = I.op_begin()+1, E = I.op_end();
2583 OI != E; ++OI) {
2584 Value *Idx = *OI;
2585 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2586 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2587 if (Field) {
2588 // N = N + Offset
2589 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002590 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002591 DAG.getIntPtrConstant(Offset));
2592 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002593
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002594 Ty = StTy->getElementType(Field);
Chris Lattner93b122d2010-03-16 21:25:55 +00002595 } else if (const UnionType *UnTy = dyn_cast<UnionType>(Ty)) {
2596 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2597
2598 // Offset canonically 0 for unions, but type changes
2599 Ty = UnTy->getElementType(Field);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002600 } else {
2601 Ty = cast<SequentialType>(Ty)->getElementType();
2602
2603 // If this is a constant subscript, handle it quickly.
2604 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
2605 if (CI->getZExtValue() == 0) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002606 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00002607 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002608 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00002609 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002610 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00002611 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00002612 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2613 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002614 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00002615 else
Evan Chengb1032a82009-02-09 20:54:38 +00002616 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00002617
Dale Johannesen66978ee2009-01-31 02:22:37 +00002618 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00002619 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002620 continue;
2621 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002622
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002623 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00002624 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
2625 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002626 SDValue IdxN = getValue(Idx);
2627
2628 // If the index is smaller or larger than intptr_t, truncate or extend
2629 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00002630 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002631
2632 // If this is a multiply by a power of two, turn it into a shl
2633 // immediately. This is a very common case.
2634 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00002635 if (ElementSize.isPowerOf2()) {
2636 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00002637 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002638 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00002639 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002640 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00002641 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00002642 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002643 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002644 }
2645 }
2646
Scott Michelfdc40a02009-02-17 22:15:04 +00002647 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002648 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002649 }
2650 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002651
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002652 setValue(&I, N);
2653}
2654
Dan Gohman2048b852009-11-23 18:04:58 +00002655void SelectionDAGBuilder::visitAlloca(AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002656 // If this is a fixed sized alloca in the entry block of the function,
2657 // allocate it statically on the stack.
2658 if (FuncInfo.StaticAllocaMap.count(&I))
2659 return; // getValue will auto-populate this.
2660
2661 const Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00002662 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002663 unsigned Align =
2664 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2665 I.getAlignment());
2666
2667 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002668
Chris Lattner0b18e592009-03-17 19:36:00 +00002669 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), AllocSize.getValueType(),
2670 AllocSize,
2671 DAG.getConstant(TySize, AllocSize.getValueType()));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002672
Owen Andersone50ed302009-08-10 22:56:29 +00002673 EVT IntPtr = TLI.getPointerTy();
Duncan Sands3a66a682009-10-13 21:04:12 +00002674 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002675
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002676 // Handle alignment. If the requested alignment is less than or equal to
2677 // the stack alignment, ignore it. If the size is greater than or equal to
2678 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
2679 unsigned StackAlign =
2680 TLI.getTargetMachine().getFrameInfo()->getStackAlignment();
2681 if (Align <= StackAlign)
2682 Align = 0;
2683
2684 // Round the size of the allocation up to the stack alignment size
2685 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00002686 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002687 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002688 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00002689
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002690 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002691 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002692 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002693 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2694
2695 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00002696 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00002697 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002698 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002699 setValue(&I, DSA);
2700 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00002701
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002702 // Inform the Frame Information that we have just allocated a variable-sized
2703 // object.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002704 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002705}
2706
Dan Gohman2048b852009-11-23 18:04:58 +00002707void SelectionDAGBuilder::visitLoad(LoadInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002708 const Value *SV = I.getOperand(0);
2709 SDValue Ptr = getValue(SV);
2710
2711 const Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00002712
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002713 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00002714 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002715 unsigned Alignment = I.getAlignment();
2716
Owen Andersone50ed302009-08-10 22:56:29 +00002717 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002718 SmallVector<uint64_t, 4> Offsets;
2719 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
2720 unsigned NumValues = ValueVTs.size();
2721 if (NumValues == 0)
2722 return;
2723
2724 SDValue Root;
2725 bool ConstantMemory = false;
2726 if (I.isVolatile())
2727 // Serialize volatile loads with other side effects.
2728 Root = getRoot();
2729 else if (AA->pointsToConstantMemory(SV)) {
2730 // Do not serialize (non-volatile) loads of constant memory with anything.
2731 Root = DAG.getEntryNode();
2732 ConstantMemory = true;
2733 } else {
2734 // Do not serialize non-volatile loads against each other.
2735 Root = DAG.getRoot();
2736 }
2737
2738 SmallVector<SDValue, 4> Values(NumValues);
2739 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00002740 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002741 for (unsigned i = 0; i != NumValues; ++i) {
Bill Wendling856ff412009-12-22 00:12:37 +00002742 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
2743 PtrVT, Ptr,
2744 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00002745 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
David Greene1e559442010-02-15 17:00:31 +00002746 A, SV, Offsets[i], isVolatile,
2747 isNonTemporal, Alignment);
Bill Wendling856ff412009-12-22 00:12:37 +00002748
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002749 Values[i] = L;
2750 Chains[i] = L.getValue(1);
2751 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002752
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002753 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002754 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Bill Wendling856ff412009-12-22 00:12:37 +00002755 MVT::Other, &Chains[0], NumValues);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002756 if (isVolatile)
2757 DAG.setRoot(Chain);
2758 else
2759 PendingLoads.push_back(Chain);
2760 }
2761
Bill Wendling4533cac2010-01-28 21:51:40 +00002762 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2763 DAG.getVTList(&ValueVTs[0], NumValues),
2764 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00002765}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002766
Dan Gohman2048b852009-11-23 18:04:58 +00002767void SelectionDAGBuilder::visitStore(StoreInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002768 Value *SrcV = I.getOperand(0);
2769 Value *PtrV = I.getOperand(1);
2770
Owen Andersone50ed302009-08-10 22:56:29 +00002771 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002772 SmallVector<uint64_t, 4> Offsets;
2773 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
2774 unsigned NumValues = ValueVTs.size();
2775 if (NumValues == 0)
2776 return;
2777
2778 // Get the lowered operands. Note that we do this after
2779 // checking if NumResults is zero, because with zero results
2780 // the operands won't have values in the map.
2781 SDValue Src = getValue(SrcV);
2782 SDValue Ptr = getValue(PtrV);
2783
2784 SDValue Root = getRoot();
2785 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00002786 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002787 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00002788 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002789 unsigned Alignment = I.getAlignment();
Bill Wendling856ff412009-12-22 00:12:37 +00002790
2791 for (unsigned i = 0; i != NumValues; ++i) {
2792 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
2793 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00002794 Chains[i] = DAG.getStore(Root, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002795 SDValue(Src.getNode(), Src.getResNo() + i),
David Greene1e559442010-02-15 17:00:31 +00002796 Add, PtrV, Offsets[i], isVolatile,
2797 isNonTemporal, Alignment);
Bill Wendling856ff412009-12-22 00:12:37 +00002798 }
2799
Bill Wendling4533cac2010-01-28 21:51:40 +00002800 DAG.setRoot(DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
2801 MVT::Other, &Chains[0], NumValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002802}
2803
2804/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
2805/// node.
Dan Gohman2048b852009-11-23 18:04:58 +00002806void SelectionDAGBuilder::visitTargetIntrinsic(CallInst &I,
2807 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002808 bool HasChain = !I.doesNotAccessMemory();
2809 bool OnlyLoad = HasChain && I.onlyReadsMemory();
2810
2811 // Build the operand list.
2812 SmallVector<SDValue, 8> Ops;
2813 if (HasChain) { // If this intrinsic has side-effects, chainify it.
2814 if (OnlyLoad) {
2815 // We don't need to serialize loads against other loads.
2816 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002817 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002818 Ops.push_back(getRoot());
2819 }
2820 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002821
2822 // Info is set by getTgtMemInstrinsic
2823 TargetLowering::IntrinsicInfo Info;
2824 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
2825
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002826 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002827 if (!IsTgtIntrinsic)
2828 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002829
2830 // Add all operands of the call to the operand list.
2831 for (unsigned i = 1, e = I.getNumOperands(); i != e; ++i) {
2832 SDValue Op = getValue(I.getOperand(i));
2833 assert(TLI.isTypeLegal(Op.getValueType()) &&
2834 "Intrinsic uses a non-legal type?");
2835 Ops.push_back(Op);
2836 }
2837
Owen Andersone50ed302009-08-10 22:56:29 +00002838 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00002839 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2840#ifndef NDEBUG
2841 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
2842 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
2843 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002844 }
Bob Wilson8d919552009-07-31 22:41:21 +00002845#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00002846
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002847 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00002848 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002849
Bob Wilson8d919552009-07-31 22:41:21 +00002850 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002851
2852 // Create the node.
2853 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002854 if (IsTgtIntrinsic) {
2855 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00002856 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002857 VTs, &Ops[0], Ops.size(),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002858 Info.memVT, Info.ptrVal, Info.offset,
2859 Info.align, Info.vol,
2860 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00002861 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002862 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002863 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00002864 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002865 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002866 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00002867 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00002868 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002869 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00002870 }
2871
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002872 if (HasChain) {
2873 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
2874 if (OnlyLoad)
2875 PendingLoads.push_back(Chain);
2876 else
2877 DAG.setRoot(Chain);
2878 }
Bill Wendling856ff412009-12-22 00:12:37 +00002879
Benjamin Kramerf0127052010-01-05 13:12:22 +00002880 if (!I.getType()->isVoidTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002881 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00002882 EVT VT = TLI.getValueType(PTy);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002883 Result = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002884 }
Bill Wendling856ff412009-12-22 00:12:37 +00002885
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002886 setValue(&I, Result);
2887 }
2888}
2889
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002890/// GetSignificand - Get the significand and build it into a floating-point
2891/// number with exponent of 1:
2892///
2893/// Op = (Op & 0x007fffff) | 0x3f800000;
2894///
2895/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00002896static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00002897GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002898 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
2899 DAG.getConstant(0x007fffff, MVT::i32));
2900 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
2901 DAG.getConstant(0x3f800000, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00002902 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00002903}
2904
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002905/// GetExponent - Get the exponent:
2906///
Bill Wendlinge9a72862009-01-20 21:17:57 +00002907/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002908///
2909/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00002910static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00002911GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00002912 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002913 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
2914 DAG.getConstant(0x7f800000, MVT::i32));
2915 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00002916 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00002917 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
2918 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00002919 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00002920}
2921
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002922/// getF32Constant - Get 32-bit floating point constant.
2923static SDValue
2924getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002925 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002926}
2927
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002928/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002929/// visitIntrinsicCall: I is a call instruction
2930/// Op is the associated NodeType for I
2931const char *
Dan Gohman2048b852009-11-23 18:04:58 +00002932SelectionDAGBuilder::implVisitBinaryAtomic(CallInst& I, ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002933 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00002934 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00002935 DAG.getAtomic(Op, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002936 getValue(I.getOperand(2)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00002937 Root,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002938 getValue(I.getOperand(1)),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00002939 getValue(I.getOperand(2)),
2940 I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002941 setValue(&I, L);
2942 DAG.setRoot(L.getValue(1));
2943 return 0;
2944}
2945
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00002946// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00002947const char *
Dan Gohman2048b852009-11-23 18:04:58 +00002948SelectionDAGBuilder::implVisitAluOverflow(CallInst &I, ISD::NodeType Op) {
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00002949 SDValue Op1 = getValue(I.getOperand(1));
2950 SDValue Op2 = getValue(I.getOperand(2));
Bill Wendling74c37652008-12-09 22:08:41 +00002951
Owen Anderson825b72b2009-08-11 20:47:22 +00002952 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00002953 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00002954 return 0;
2955}
Bill Wendling74c37652008-12-09 22:08:41 +00002956
Bill Wendlingb4ec2832008-09-09 22:13:54 +00002957/// visitExp - Lower an exp intrinsic. Handles the special sequences for
2958/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00002959void
Dan Gohman2048b852009-11-23 18:04:58 +00002960SelectionDAGBuilder::visitExp(CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00002961 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00002962 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00002963
Owen Anderson825b72b2009-08-11 20:47:22 +00002964 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00002965 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
2966 SDValue Op = getValue(I.getOperand(1));
2967
2968 // Put the exponent in the right bit position for later addition to the
2969 // final result:
2970 //
2971 // #define LOG2OFe 1.4426950f
2972 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00002973 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002974 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00002975 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00002976
2977 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00002978 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
2979 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00002980
2981 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00002982 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00002983 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00002984
Bill Wendlingb4ec2832008-09-09 22:13:54 +00002985 if (LimitFloatPrecision <= 6) {
2986 // For floating-point precision of 6:
2987 //
2988 // TwoToFractionalPartOfX =
2989 // 0.997535578f +
2990 // (0.735607626f + 0.252464424f * x) * x;
2991 //
2992 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00002993 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002994 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00002995 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002996 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00002997 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
2998 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002999 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003000 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003001
3002 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003003 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003004 TwoToFracPartOfX, IntegerPartOfX);
3005
Owen Anderson825b72b2009-08-11 20:47:22 +00003006 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003007 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3008 // For floating-point precision of 12:
3009 //
3010 // TwoToFractionalPartOfX =
3011 // 0.999892986f +
3012 // (0.696457318f +
3013 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3014 //
3015 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003016 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003017 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003018 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003019 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003020 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3021 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003022 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003023 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3024 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003025 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003026 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003027
3028 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003029 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003030 TwoToFracPartOfX, IntegerPartOfX);
3031
Owen Anderson825b72b2009-08-11 20:47:22 +00003032 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003033 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3034 // For floating-point precision of 18:
3035 //
3036 // TwoToFractionalPartOfX =
3037 // 0.999999982f +
3038 // (0.693148872f +
3039 // (0.240227044f +
3040 // (0.554906021e-1f +
3041 // (0.961591928e-2f +
3042 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3043 //
3044 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003045 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003046 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003047 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003048 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003049 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3050 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003051 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003052 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3053 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003054 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003055 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3056 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003057 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003058 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3059 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003060 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003061 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3062 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003063 getF32Constant(DAG, 0x3f800000));
Scott Michelfdc40a02009-02-17 22:15:04 +00003064 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003065 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003066
3067 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003068 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003069 TwoToFracPartOfX, IntegerPartOfX);
3070
Owen Anderson825b72b2009-08-11 20:47:22 +00003071 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003072 }
3073 } else {
3074 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003075 result = DAG.getNode(ISD::FEXP, dl,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003076 getValue(I.getOperand(1)).getValueType(),
3077 getValue(I.getOperand(1)));
3078 }
3079
Dale Johannesen59e577f2008-09-05 18:38:42 +00003080 setValue(&I, result);
3081}
3082
Bill Wendling39150252008-09-09 20:39:27 +00003083/// visitLog - Lower a log intrinsic. Handles the special sequences for
3084/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003085void
Dan Gohman2048b852009-11-23 18:04:58 +00003086SelectionDAGBuilder::visitLog(CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003087 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003088 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003089
Owen Anderson825b72b2009-08-11 20:47:22 +00003090 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003091 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3092 SDValue Op = getValue(I.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003093 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003094
3095 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003096 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003097 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003098 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003099
3100 // Get the significand and build it into a floating-point number with
3101 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003102 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003103
3104 if (LimitFloatPrecision <= 6) {
3105 // For floating-point precision of 6:
3106 //
3107 // LogofMantissa =
3108 // -1.1609546f +
3109 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003110 //
Bill Wendling39150252008-09-09 20:39:27 +00003111 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003112 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003113 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003114 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003115 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003116 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3117 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003118 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003119
Scott Michelfdc40a02009-02-17 22:15:04 +00003120 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003121 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003122 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3123 // For floating-point precision of 12:
3124 //
3125 // LogOfMantissa =
3126 // -1.7417939f +
3127 // (2.8212026f +
3128 // (-1.4699568f +
3129 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3130 //
3131 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003132 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003133 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003134 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003135 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003136 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3137 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003138 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003139 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3140 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003141 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003142 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3143 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003144 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003145
Scott Michelfdc40a02009-02-17 22:15:04 +00003146 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003147 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003148 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3149 // For floating-point precision of 18:
3150 //
3151 // LogOfMantissa =
3152 // -2.1072184f +
3153 // (4.2372794f +
3154 // (-3.7029485f +
3155 // (2.2781945f +
3156 // (-0.87823314f +
3157 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3158 //
3159 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003160 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003161 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003162 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003163 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003164 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3165 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003166 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003167 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3168 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003169 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003170 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3171 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003172 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003173 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3174 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003175 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003176 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3177 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003178 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003179
Scott Michelfdc40a02009-02-17 22:15:04 +00003180 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003181 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003182 }
3183 } else {
3184 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003185 result = DAG.getNode(ISD::FLOG, dl,
Bill Wendling39150252008-09-09 20:39:27 +00003186 getValue(I.getOperand(1)).getValueType(),
3187 getValue(I.getOperand(1)));
3188 }
3189
Dale Johannesen59e577f2008-09-05 18:38:42 +00003190 setValue(&I, result);
3191}
3192
Bill Wendling3eb59402008-09-09 00:28:24 +00003193/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3194/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003195void
Dan Gohman2048b852009-11-23 18:04:58 +00003196SelectionDAGBuilder::visitLog2(CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003197 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003198 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003199
Owen Anderson825b72b2009-08-11 20:47:22 +00003200 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003201 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3202 SDValue Op = getValue(I.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003203 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003204
Bill Wendling39150252008-09-09 20:39:27 +00003205 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003206 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003207
Bill Wendling3eb59402008-09-09 00:28:24 +00003208 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003209 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003210 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003211
Bill Wendling3eb59402008-09-09 00:28:24 +00003212 // Different possible minimax approximations of significand in
3213 // floating-point for various degrees of accuracy over [1,2].
3214 if (LimitFloatPrecision <= 6) {
3215 // For floating-point precision of 6:
3216 //
3217 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3218 //
3219 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003220 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003221 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003222 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003223 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003224 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3225 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003226 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003227
Scott Michelfdc40a02009-02-17 22:15:04 +00003228 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003229 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003230 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3231 // For floating-point precision of 12:
3232 //
3233 // Log2ofMantissa =
3234 // -2.51285454f +
3235 // (4.07009056f +
3236 // (-2.12067489f +
3237 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003238 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003239 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003240 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003241 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003242 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003243 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003244 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3245 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003246 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003247 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3248 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003249 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003250 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3251 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003252 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003253
Scott Michelfdc40a02009-02-17 22:15:04 +00003254 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003255 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003256 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3257 // For floating-point precision of 18:
3258 //
3259 // Log2ofMantissa =
3260 // -3.0400495f +
3261 // (6.1129976f +
3262 // (-5.3420409f +
3263 // (3.2865683f +
3264 // (-1.2669343f +
3265 // (0.27515199f -
3266 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3267 //
3268 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003269 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003270 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003271 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003272 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003273 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3274 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003275 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003276 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3277 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003278 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003279 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3280 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003281 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003282 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3283 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003284 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003285 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3286 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003287 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003288
Scott Michelfdc40a02009-02-17 22:15:04 +00003289 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003290 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003291 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003292 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003293 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003294 result = DAG.getNode(ISD::FLOG2, dl,
Dale Johannesen853244f2008-09-05 23:49:37 +00003295 getValue(I.getOperand(1)).getValueType(),
3296 getValue(I.getOperand(1)));
3297 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003298
Dale Johannesen59e577f2008-09-05 18:38:42 +00003299 setValue(&I, result);
3300}
3301
Bill Wendling3eb59402008-09-09 00:28:24 +00003302/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3303/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003304void
Dan Gohman2048b852009-11-23 18:04:58 +00003305SelectionDAGBuilder::visitLog10(CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003306 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003307 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003308
Owen Anderson825b72b2009-08-11 20:47:22 +00003309 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003310 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3311 SDValue Op = getValue(I.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003312 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003313
Bill Wendling39150252008-09-09 20:39:27 +00003314 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003315 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003316 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003317 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003318
3319 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003320 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003321 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003322
3323 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003324 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003325 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003326 // Log10ofMantissa =
3327 // -0.50419619f +
3328 // (0.60948995f - 0.10380950f * x) * x;
3329 //
3330 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003331 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003332 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003333 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003334 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003335 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3336 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003337 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003338
Scott Michelfdc40a02009-02-17 22:15:04 +00003339 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003340 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003341 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3342 // For floating-point precision of 12:
3343 //
3344 // Log10ofMantissa =
3345 // -0.64831180f +
3346 // (0.91751397f +
3347 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3348 //
3349 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003350 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003351 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003352 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003353 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003354 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3355 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003356 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003357 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3358 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003359 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003360
Scott Michelfdc40a02009-02-17 22:15:04 +00003361 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003362 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003363 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003364 // For floating-point precision of 18:
3365 //
3366 // Log10ofMantissa =
3367 // -0.84299375f +
3368 // (1.5327582f +
3369 // (-1.0688956f +
3370 // (0.49102474f +
3371 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3372 //
3373 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003374 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003375 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003376 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003377 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003378 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3379 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003380 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003381 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3382 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003383 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003384 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3385 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003386 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003387 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3388 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003389 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003390
Scott Michelfdc40a02009-02-17 22:15:04 +00003391 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003392 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003393 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003394 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003395 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003396 result = DAG.getNode(ISD::FLOG10, dl,
Dale Johannesen852680a2008-09-05 21:27:19 +00003397 getValue(I.getOperand(1)).getValueType(),
3398 getValue(I.getOperand(1)));
3399 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003400
Dale Johannesen59e577f2008-09-05 18:38:42 +00003401 setValue(&I, result);
3402}
3403
Bill Wendlinge10c8142008-09-09 22:39:21 +00003404/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3405/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003406void
Dan Gohman2048b852009-11-23 18:04:58 +00003407SelectionDAGBuilder::visitExp2(CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00003408 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003409 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003410
Owen Anderson825b72b2009-08-11 20:47:22 +00003411 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003412 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3413 SDValue Op = getValue(I.getOperand(1));
3414
Owen Anderson825b72b2009-08-11 20:47:22 +00003415 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003416
3417 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003418 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3419 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003420
3421 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003422 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003423 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003424
3425 if (LimitFloatPrecision <= 6) {
3426 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003427 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003428 // TwoToFractionalPartOfX =
3429 // 0.997535578f +
3430 // (0.735607626f + 0.252464424f * x) * x;
3431 //
3432 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003433 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003434 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003435 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003436 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003437 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3438 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003439 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003440 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003441 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003442 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003443
Scott Michelfdc40a02009-02-17 22:15:04 +00003444 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003445 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003446 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3447 // For floating-point precision of 12:
3448 //
3449 // TwoToFractionalPartOfX =
3450 // 0.999892986f +
3451 // (0.696457318f +
3452 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3453 //
3454 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003455 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003456 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003457 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003458 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003459 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3460 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003461 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003462 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3463 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003464 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003465 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003466 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003467 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003468
Scott Michelfdc40a02009-02-17 22:15:04 +00003469 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003470 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003471 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3472 // For floating-point precision of 18:
3473 //
3474 // TwoToFractionalPartOfX =
3475 // 0.999999982f +
3476 // (0.693148872f +
3477 // (0.240227044f +
3478 // (0.554906021e-1f +
3479 // (0.961591928e-2f +
3480 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3481 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003482 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003483 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003484 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003485 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003486 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3487 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003488 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003489 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3490 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003491 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003492 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3493 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003494 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003495 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3496 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003497 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003498 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3499 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003500 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003501 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003502 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003503 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003504
Scott Michelfdc40a02009-02-17 22:15:04 +00003505 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003506 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003507 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003508 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003509 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003510 result = DAG.getNode(ISD::FEXP2, dl,
Dale Johannesen601d3c02008-09-05 01:48:15 +00003511 getValue(I.getOperand(1)).getValueType(),
3512 getValue(I.getOperand(1)));
3513 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003514
Dale Johannesen601d3c02008-09-05 01:48:15 +00003515 setValue(&I, result);
3516}
3517
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003518/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3519/// limited-precision mode with x == 10.0f.
3520void
Dan Gohman2048b852009-11-23 18:04:58 +00003521SelectionDAGBuilder::visitPow(CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003522 SDValue result;
3523 Value *Val = I.getOperand(1);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003524 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003525 bool IsExp10 = false;
3526
Owen Anderson825b72b2009-08-11 20:47:22 +00003527 if (getValue(Val).getValueType() == MVT::f32 &&
3528 getValue(I.getOperand(2)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003529 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3530 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3531 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3532 APFloat Ten(10.0f);
3533 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3534 }
3535 }
3536 }
3537
3538 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3539 SDValue Op = getValue(I.getOperand(2));
3540
3541 // Put the exponent in the right bit position for later addition to the
3542 // final result:
3543 //
3544 // #define LOG2OF10 3.3219281f
3545 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00003546 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003547 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00003548 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003549
3550 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003551 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3552 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003553
3554 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003555 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003556 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003557
3558 if (LimitFloatPrecision <= 6) {
3559 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003560 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003561 // twoToFractionalPartOfX =
3562 // 0.997535578f +
3563 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003564 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003565 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003566 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003567 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003568 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003569 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003570 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3571 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003572 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003573 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003574 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003575 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003576
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003577 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003578 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003579 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3580 // For floating-point precision of 12:
3581 //
3582 // TwoToFractionalPartOfX =
3583 // 0.999892986f +
3584 // (0.696457318f +
3585 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3586 //
3587 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003588 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003589 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003590 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003591 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003592 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3593 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003594 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003595 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3596 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003597 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003598 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003599 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003600 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003601
Scott Michelfdc40a02009-02-17 22:15:04 +00003602 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003603 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003604 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3605 // For floating-point precision of 18:
3606 //
3607 // TwoToFractionalPartOfX =
3608 // 0.999999982f +
3609 // (0.693148872f +
3610 // (0.240227044f +
3611 // (0.554906021e-1f +
3612 // (0.961591928e-2f +
3613 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3614 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003615 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003616 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003617 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003618 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003619 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3620 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003621 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003622 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3623 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003624 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003625 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3626 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003627 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003628 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3629 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003630 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003631 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3632 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003633 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003634 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003635 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003636 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003637
Scott Michelfdc40a02009-02-17 22:15:04 +00003638 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003639 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003640 }
3641 } else {
3642 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003643 result = DAG.getNode(ISD::FPOW, dl,
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003644 getValue(I.getOperand(1)).getValueType(),
3645 getValue(I.getOperand(1)),
3646 getValue(I.getOperand(2)));
3647 }
3648
3649 setValue(&I, result);
3650}
3651
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003652
3653/// ExpandPowI - Expand a llvm.powi intrinsic.
3654static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
3655 SelectionDAG &DAG) {
3656 // If RHS is a constant, we can expand this out to a multiplication tree,
3657 // otherwise we end up lowering to a call to __powidf2 (for example). When
3658 // optimizing for size, we only want to do this if the expansion would produce
3659 // a small number of multiplies, otherwise we do the full expansion.
3660 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3661 // Get the exponent as a positive value.
3662 unsigned Val = RHSC->getSExtValue();
3663 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003664
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003665 // powi(x, 0) -> 1.0
3666 if (Val == 0)
3667 return DAG.getConstantFP(1.0, LHS.getValueType());
3668
3669 Function *F = DAG.getMachineFunction().getFunction();
3670 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
3671 // If optimizing for size, don't insert too many multiplies. This
3672 // inserts up to 5 multiplies.
3673 CountPopulation_32(Val)+Log2_32(Val) < 7) {
3674 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003675 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003676 // powi(x,15) generates one more multiply than it should), but this has
3677 // the benefit of being both really simple and much better than a libcall.
3678 SDValue Res; // Logically starts equal to 1.0
3679 SDValue CurSquare = LHS;
3680 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003681 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003682 if (Res.getNode())
3683 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
3684 else
3685 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003686 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003687
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003688 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
3689 CurSquare, CurSquare);
3690 Val >>= 1;
3691 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003692
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003693 // If the original was negative, invert the result, producing 1/(x*x*x).
3694 if (RHSC->getSExtValue() < 0)
3695 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
3696 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
3697 return Res;
3698 }
3699 }
3700
3701 // Otherwise, expand to a libcall.
3702 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
3703}
3704
3705
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003706/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
3707/// we want to emit this as a call to a named external function, return the name
3708/// otherwise lower it and return null.
3709const char *
Dan Gohman2048b852009-11-23 18:04:58 +00003710SelectionDAGBuilder::visitIntrinsicCall(CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00003711 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00003712 SDValue Res;
3713
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003714 switch (Intrinsic) {
3715 default:
3716 // By default, turn this into a target intrinsic node.
3717 visitTargetIntrinsic(I, Intrinsic);
3718 return 0;
3719 case Intrinsic::vastart: visitVAStart(I); return 0;
3720 case Intrinsic::vaend: visitVAEnd(I); return 0;
3721 case Intrinsic::vacopy: visitVACopy(I); return 0;
3722 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00003723 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
3724 getValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003725 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00003726 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00003727 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
3728 getValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003729 return 0;
3730 case Intrinsic::setjmp:
3731 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003732 case Intrinsic::longjmp:
3733 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00003734 case Intrinsic::memcpy: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003735 SDValue Op1 = getValue(I.getOperand(1));
3736 SDValue Op2 = getValue(I.getOperand(2));
3737 SDValue Op3 = getValue(I.getOperand(3));
3738 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
Bill Wendling4533cac2010-01-28 21:51:40 +00003739 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, false,
3740 I.getOperand(1), 0, I.getOperand(2), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003741 return 0;
3742 }
Chris Lattner824b9582008-11-21 16:42:48 +00003743 case Intrinsic::memset: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003744 SDValue Op1 = getValue(I.getOperand(1));
3745 SDValue Op2 = getValue(I.getOperand(2));
3746 SDValue Op3 = getValue(I.getOperand(3));
3747 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
Bill Wendling4533cac2010-01-28 21:51:40 +00003748 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align,
3749 I.getOperand(1), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003750 return 0;
3751 }
Chris Lattner824b9582008-11-21 16:42:48 +00003752 case Intrinsic::memmove: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003753 SDValue Op1 = getValue(I.getOperand(1));
3754 SDValue Op2 = getValue(I.getOperand(2));
3755 SDValue Op3 = getValue(I.getOperand(3));
3756 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
3757
3758 // If the source and destination are known to not be aliases, we can
3759 // lower memmove as memcpy.
3760 uint64_t Size = -1ULL;
3761 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op3))
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003762 Size = C->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003763 if (AA->alias(I.getOperand(1), Size, I.getOperand(2), Size) ==
3764 AliasAnalysis::NoAlias) {
Bill Wendling4533cac2010-01-28 21:51:40 +00003765 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, false,
3766 I.getOperand(1), 0, I.getOperand(2), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003767 return 0;
3768 }
3769
Bill Wendling4533cac2010-01-28 21:51:40 +00003770 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align,
3771 I.getOperand(1), 0, I.getOperand(2), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003772 return 0;
3773 }
Bill Wendling92c1e122009-02-13 02:16:35 +00003774 case Intrinsic::dbg_declare: {
Dale Johannesen904c2fa2010-02-01 19:54:53 +00003775 // FIXME: currently, we get here only if OptLevel != CodeGenOpt::None.
3776 // The real handling of this intrinsic is in FastISel.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003777 if (OptLevel != CodeGenOpt::None)
Devang Patel7e1e31f2009-07-02 22:43:26 +00003778 // FIXME: Variable debug info is not supported here.
3779 return 0;
Devang Patel24f20e02009-08-22 17:12:53 +00003780 DwarfWriter *DW = DAG.getDwarfWriter();
3781 if (!DW)
3782 return 0;
Devang Patel7e1e31f2009-07-02 22:43:26 +00003783 DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Chris Lattnerbf0ca2b2009-12-29 09:32:19 +00003784 if (!DIDescriptor::ValidDebugInfo(DI.getVariable(), CodeGenOpt::None))
Devang Patel7e1e31f2009-07-02 22:43:26 +00003785 return 0;
3786
Devang Patelac1ceb32009-10-09 22:42:28 +00003787 MDNode *Variable = DI.getVariable();
Devang Patel24f20e02009-08-22 17:12:53 +00003788 Value *Address = DI.getAddress();
Dale Johannesen8ac38f22010-02-08 21:53:27 +00003789 if (!Address)
3790 return 0;
Devang Patel24f20e02009-08-22 17:12:53 +00003791 if (BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
3792 Address = BCI->getOperand(0);
3793 AllocaInst *AI = dyn_cast<AllocaInst>(Address);
3794 // Don't handle byval struct arguments or VLAs, for example.
3795 if (!AI)
3796 return 0;
Devang Patelbd1d6a82009-09-05 00:34:14 +00003797 DenseMap<const AllocaInst*, int>::iterator SI =
3798 FuncInfo.StaticAllocaMap.find(AI);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003799 if (SI == FuncInfo.StaticAllocaMap.end())
Devang Patelbd1d6a82009-09-05 00:34:14 +00003800 return 0; // VLAs.
3801 int FI = SI->second;
Devang Patel70d75ca2009-11-12 19:02:56 +00003802
Chris Lattner3990b122009-12-28 23:41:32 +00003803 if (MachineModuleInfo *MMI = DAG.getMachineModuleInfo())
3804 if (MDNode *Dbg = DI.getMetadata("dbg"))
Chris Lattner0eb41982009-12-28 20:45:51 +00003805 MMI->setVariableDbgInfo(Variable, FI, Dbg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003806 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00003807 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00003808 case Intrinsic::dbg_value: {
Dale Johannesen904c2fa2010-02-01 19:54:53 +00003809 DwarfWriter *DW = DAG.getDwarfWriter();
3810 if (!DW)
3811 return 0;
3812 DbgValueInst &DI = cast<DbgValueInst>(I);
3813 if (!DIDescriptor::ValidDebugInfo(DI.getVariable(), CodeGenOpt::None))
3814 return 0;
3815
3816 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00003817 uint64_t Offset = DI.getOffset();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00003818 Value *V = DI.getValue();
3819 if (!V)
3820 return 0;
Devang Patel00190342010-03-15 19:15:44 +00003821
3822 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
3823 // but do not always have a corresponding SDNode built. The SDNodeOrder
3824 // absolute, but not relative, values are different depending on whether
3825 // debug info exists.
3826 ++SDNodeOrder;
3827 if (isa<ConstantInt>(V) || isa<ConstantFP>(V)) {
3828 SDDbgValue* dv = new SDDbgValue(Variable, V, Offset, dl, SDNodeOrder);
3829 DAG.RememberDbgInfo(dv);
3830 } else {
3831 SDValue &N = NodeMap[V];
3832 if (N.getNode()) {
3833 SDDbgValue *dv = new SDDbgValue(Variable, N.getNode(),
3834 N.getResNo(), Offset, dl, SDNodeOrder);
3835 DAG.AssignDbgInfo(N.getNode(), dv);
3836 } else {
3837 // We may expand this to cover more cases. One case where we have no
3838 // data available is an unreferenced parameter; we need this fallback.
3839 SDDbgValue* dv = new SDDbgValue(Variable,
3840 UndefValue::get(V->getType()),
3841 Offset, dl, SDNodeOrder);
3842 DAG.RememberDbgInfo(dv);
3843 }
3844 }
3845
3846 // Build a debug info table entry.
Dale Johannesen904c2fa2010-02-01 19:54:53 +00003847 if (BitCastInst *BCI = dyn_cast<BitCastInst>(V))
3848 V = BCI->getOperand(0);
3849 AllocaInst *AI = dyn_cast<AllocaInst>(V);
3850 // Don't handle byval struct arguments or VLAs, for example.
3851 if (!AI)
3852 return 0;
3853 DenseMap<const AllocaInst*, int>::iterator SI =
3854 FuncInfo.StaticAllocaMap.find(AI);
3855 if (SI == FuncInfo.StaticAllocaMap.end())
3856 return 0; // VLAs.
3857 int FI = SI->second;
3858 if (MachineModuleInfo *MMI = DAG.getMachineModuleInfo())
3859 if (MDNode *Dbg = DI.getMetadata("dbg"))
3860 MMI->setVariableDbgInfo(Variable, FI, Dbg);
3861 return 0;
3862 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003863 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003864 // Insert the EXCEPTIONADDR instruction.
Duncan Sandsb0f1e172009-05-22 20:36:31 +00003865 assert(CurMBB->isLandingPad() &&"Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003866 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003867 SDValue Ops[1];
3868 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003869 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003870 setValue(&I, Op);
3871 DAG.setRoot(Op.getValue(1));
3872 return 0;
3873 }
3874
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00003875 case Intrinsic::eh_selector: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003876 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003877
Chris Lattner3a5815f2009-09-17 23:54:54 +00003878 if (CurMBB->isLandingPad())
3879 AddCatchInfo(I, MMI, CurMBB);
3880 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003881#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00003882 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003883#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00003884 // FIXME: Mark exception selector register as live in. Hack for PR1508.
3885 unsigned Reg = TLI.getExceptionSelectorRegister();
3886 if (Reg) CurMBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003887 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003888
Chris Lattner3a5815f2009-09-17 23:54:54 +00003889 // Insert the EHSELECTION instruction.
3890 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
3891 SDValue Ops[2];
3892 Ops[0] = getValue(I.getOperand(1));
3893 Ops[1] = getRoot();
3894 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00003895 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00003896 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003897 return 0;
3898 }
3899
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00003900 case Intrinsic::eh_typeid_for: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003901 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003902
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003903 if (MMI) {
3904 // Find the type id for the given typeinfo.
3905 GlobalVariable *GV = ExtractTypeInfo(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003906 unsigned TypeID = MMI->getTypeIDFor(GV);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00003907 Res = DAG.getConstant(TypeID, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003908 } else {
3909 // Return something different to eh_selector.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00003910 Res = DAG.getConstant(1, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003911 }
3912
Bill Wendlingd0283fa2009-12-22 00:40:51 +00003913 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003914 return 0;
3915 }
3916
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003917 case Intrinsic::eh_return_i32:
3918 case Intrinsic::eh_return_i64:
3919 if (MachineModuleInfo *MMI = DAG.getMachineModuleInfo()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003920 MMI->setCallsEHReturn(true);
Bill Wendling4533cac2010-01-28 21:51:40 +00003921 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
3922 MVT::Other,
3923 getControlRoot(),
3924 getValue(I.getOperand(1)),
3925 getValue(I.getOperand(2))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003926 } else {
3927 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
3928 }
3929
3930 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003931 case Intrinsic::eh_unwind_init:
3932 if (MachineModuleInfo *MMI = DAG.getMachineModuleInfo()) {
3933 MMI->setCallsUnwindInit(true);
3934 }
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003935 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003936 case Intrinsic::eh_dwarf_cfa: {
Owen Andersone50ed302009-08-10 22:56:29 +00003937 EVT VT = getValue(I.getOperand(1)).getValueType();
Duncan Sands3a66a682009-10-13 21:04:12 +00003938 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getOperand(1)), dl,
3939 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003940 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003941 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003942 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003943 TLI.getPointerTy()),
3944 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00003945 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003946 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00003947 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00003948 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
3949 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003950 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003951 }
Jim Grosbachca752c92010-01-28 01:45:32 +00003952 case Intrinsic::eh_sjlj_callsite: {
3953 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
3954 ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(1));
3955 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
3956 assert(MMI->getCurrentCallSite() == 0 && "Overlapping call sites!");
3957
3958 MMI->setCurrentCallSite(CI->getZExtValue());
3959 return 0;
3960 }
3961
Mon P Wang77cdf302008-11-10 20:54:11 +00003962 case Intrinsic::convertff:
3963 case Intrinsic::convertfsi:
3964 case Intrinsic::convertfui:
3965 case Intrinsic::convertsif:
3966 case Intrinsic::convertuif:
3967 case Intrinsic::convertss:
3968 case Intrinsic::convertsu:
3969 case Intrinsic::convertus:
3970 case Intrinsic::convertuu: {
3971 ISD::CvtCode Code = ISD::CVT_INVALID;
3972 switch (Intrinsic) {
3973 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
3974 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
3975 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
3976 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
3977 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
3978 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
3979 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
3980 case Intrinsic::convertus: Code = ISD::CVT_US; break;
3981 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
3982 }
Owen Andersone50ed302009-08-10 22:56:29 +00003983 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendlingd0283fa2009-12-22 00:40:51 +00003984 Value *Op1 = I.getOperand(1);
3985 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
3986 DAG.getValueType(DestVT),
3987 DAG.getValueType(getValue(Op1).getValueType()),
3988 getValue(I.getOperand(2)),
3989 getValue(I.getOperand(3)),
3990 Code);
3991 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00003992 return 0;
3993 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003994 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00003995 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
3996 getValue(I.getOperand(1)).getValueType(),
3997 getValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003998 return 0;
3999 case Intrinsic::powi:
Bill Wendling4533cac2010-01-28 21:51:40 +00004000 setValue(&I, ExpandPowI(dl, getValue(I.getOperand(1)),
4001 getValue(I.getOperand(2)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004002 return 0;
4003 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004004 setValue(&I, DAG.getNode(ISD::FSIN, dl,
4005 getValue(I.getOperand(1)).getValueType(),
4006 getValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004007 return 0;
4008 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004009 setValue(&I, DAG.getNode(ISD::FCOS, dl,
4010 getValue(I.getOperand(1)).getValueType(),
4011 getValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004012 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004013 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004014 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004015 return 0;
4016 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004017 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004018 return 0;
4019 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004020 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004021 return 0;
4022 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004023 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004024 return 0;
4025 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004026 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004027 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004028 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004029 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004030 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004031 case Intrinsic::convert_to_fp16:
4032 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
4033 MVT::i16, getValue(I.getOperand(1))));
4034 return 0;
4035 case Intrinsic::convert_from_fp16:
4036 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
4037 MVT::f32, getValue(I.getOperand(1))));
4038 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004039 case Intrinsic::pcmarker: {
4040 SDValue Tmp = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004041 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004042 return 0;
4043 }
4044 case Intrinsic::readcyclecounter: {
4045 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004046 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4047 DAG.getVTList(MVT::i64, MVT::Other),
4048 &Op, 1);
4049 setValue(&I, Res);
4050 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004051 return 0;
4052 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004053 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004054 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
4055 getValue(I.getOperand(1)).getValueType(),
4056 getValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004057 return 0;
4058 case Intrinsic::cttz: {
4059 SDValue Arg = getValue(I.getOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004060 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004061 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004062 return 0;
4063 }
4064 case Intrinsic::ctlz: {
4065 SDValue Arg = getValue(I.getOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004066 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004067 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004068 return 0;
4069 }
4070 case Intrinsic::ctpop: {
4071 SDValue Arg = getValue(I.getOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004072 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004073 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004074 return 0;
4075 }
4076 case Intrinsic::stacksave: {
4077 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004078 Res = DAG.getNode(ISD::STACKSAVE, dl,
4079 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4080 setValue(&I, Res);
4081 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004082 return 0;
4083 }
4084 case Intrinsic::stackrestore: {
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004085 Res = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004086 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004087 return 0;
4088 }
Bill Wendling57344502008-11-18 11:01:33 +00004089 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004090 // Emit code into the DAG to store the stack guard onto the stack.
4091 MachineFunction &MF = DAG.getMachineFunction();
4092 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004093 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004094
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004095 SDValue Src = getValue(I.getOperand(1)); // The guard's value.
4096 AllocaInst *Slot = cast<AllocaInst>(I.getOperand(2));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004097
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004098 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004099 MFI->setStackProtectorIndex(FI);
4100
4101 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4102
4103 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004104 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
4105 PseudoSourceValue::getFixedStack(FI),
David Greene1e559442010-02-15 17:00:31 +00004106 0, true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004107 setValue(&I, Res);
4108 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004109 return 0;
4110 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004111 case Intrinsic::objectsize: {
4112 // If we don't know by now, we're never going to know.
4113 ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(2));
4114
4115 assert(CI && "Non-constant type in __builtin_object_size?");
4116
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004117 SDValue Arg = getValue(I.getOperand(0));
4118 EVT Ty = Arg.getValueType();
4119
Eric Christopherd060b252009-12-23 02:51:48 +00004120 if (CI->getZExtValue() == 0)
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004121 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004122 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004123 Res = DAG.getConstant(0, Ty);
4124
4125 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004126 return 0;
4127 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004128 case Intrinsic::var_annotation:
4129 // Discard annotate attributes
4130 return 0;
4131
4132 case Intrinsic::init_trampoline: {
4133 const Function *F = cast<Function>(I.getOperand(2)->stripPointerCasts());
4134
4135 SDValue Ops[6];
4136 Ops[0] = getRoot();
4137 Ops[1] = getValue(I.getOperand(1));
4138 Ops[2] = getValue(I.getOperand(2));
4139 Ops[3] = getValue(I.getOperand(3));
4140 Ops[4] = DAG.getSrcValue(I.getOperand(1));
4141 Ops[5] = DAG.getSrcValue(F);
4142
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004143 Res = DAG.getNode(ISD::TRAMPOLINE, dl,
4144 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
4145 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004146
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004147 setValue(&I, Res);
4148 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004149 return 0;
4150 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004151 case Intrinsic::gcroot:
4152 if (GFI) {
4153 Value *Alloca = I.getOperand(1);
4154 Constant *TypeMap = cast<Constant>(I.getOperand(2));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004155
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004156 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4157 GFI->addStackRoot(FI->getIndex(), TypeMap);
4158 }
4159 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004160 case Intrinsic::gcread:
4161 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004162 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004163 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004164 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00004165 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004166 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004167 case Intrinsic::trap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004168 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004169 return 0;
Bill Wendlingef375462008-11-21 02:38:44 +00004170 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004171 return implVisitAluOverflow(I, ISD::UADDO);
4172 case Intrinsic::sadd_with_overflow:
4173 return implVisitAluOverflow(I, ISD::SADDO);
4174 case Intrinsic::usub_with_overflow:
4175 return implVisitAluOverflow(I, ISD::USUBO);
4176 case Intrinsic::ssub_with_overflow:
4177 return implVisitAluOverflow(I, ISD::SSUBO);
4178 case Intrinsic::umul_with_overflow:
4179 return implVisitAluOverflow(I, ISD::UMULO);
4180 case Intrinsic::smul_with_overflow:
4181 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004182
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004183 case Intrinsic::prefetch: {
4184 SDValue Ops[4];
4185 Ops[0] = getRoot();
4186 Ops[1] = getValue(I.getOperand(1));
4187 Ops[2] = getValue(I.getOperand(2));
4188 Ops[3] = getValue(I.getOperand(3));
Bill Wendling4533cac2010-01-28 21:51:40 +00004189 DAG.setRoot(DAG.getNode(ISD::PREFETCH, dl, MVT::Other, &Ops[0], 4));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004190 return 0;
4191 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004192
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004193 case Intrinsic::memory_barrier: {
4194 SDValue Ops[6];
4195 Ops[0] = getRoot();
4196 for (int x = 1; x < 6; ++x)
4197 Ops[x] = getValue(I.getOperand(x));
4198
Bill Wendling4533cac2010-01-28 21:51:40 +00004199 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004200 return 0;
4201 }
4202 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004203 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004204 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004205 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004206 getValue(I.getOperand(2)).getValueType().getSimpleVT(),
4207 Root,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004208 getValue(I.getOperand(1)),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004209 getValue(I.getOperand(2)),
4210 getValue(I.getOperand(3)),
4211 I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004212 setValue(&I, L);
4213 DAG.setRoot(L.getValue(1));
4214 return 0;
4215 }
4216 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004217 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004218 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004219 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004220 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004221 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004222 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004223 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004224 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004225 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004226 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004227 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004228 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004229 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004230 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004231 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004232 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004233 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004234 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004235 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004236 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004237 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00004238
4239 case Intrinsic::invariant_start:
4240 case Intrinsic::lifetime_start:
4241 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00004242 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00004243 return 0;
4244 case Intrinsic::invariant_end:
4245 case Intrinsic::lifetime_end:
4246 // Discard region information.
4247 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004248 }
4249}
4250
Dan Gohman98ca4f22009-08-05 01:29:28 +00004251/// Test if the given instruction is in a position to be optimized
4252/// with a tail-call. This roughly means that it's in a block with
4253/// a return and there's nothing that needs to be scheduled
4254/// between it and the return.
4255///
4256/// This function only tests target-independent requirements.
Dan Gohman98ca4f22009-08-05 01:29:28 +00004257static bool
Evan Cheng86809cc2010-02-03 03:28:02 +00004258isInTailCallPosition(CallSite CS, Attributes CalleeRetAttr,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004259 const TargetLowering &TLI) {
Evan Cheng86809cc2010-02-03 03:28:02 +00004260 const Instruction *I = CS.getInstruction();
Dan Gohman98ca4f22009-08-05 01:29:28 +00004261 const BasicBlock *ExitBB = I->getParent();
4262 const TerminatorInst *Term = ExitBB->getTerminator();
4263 const ReturnInst *Ret = dyn_cast<ReturnInst>(Term);
4264 const Function *F = ExitBB->getParent();
4265
Dan Gohmanc2e93b22010-02-08 20:34:14 +00004266 // The block must end in a return statement or unreachable.
4267 //
4268 // FIXME: Decline tailcall if it's not guaranteed and if the block ends in
4269 // an unreachable, for now. The way tailcall optimization is currently
4270 // implemented means it will add an epilogue followed by a jump. That is
4271 // not profitable. Also, if the callee is a special function (e.g.
4272 // longjmp on x86), it can end up causing miscompilation that has not
4273 // been fully understood.
4274 if (!Ret &&
4275 (!GuaranteedTailCallOpt || !isa<UnreachableInst>(Term))) return false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00004276
4277 // If I will have a chain, make sure no other instruction that will have a
4278 // chain interposes between I and the return.
4279 if (I->mayHaveSideEffects() || I->mayReadFromMemory() ||
4280 !I->isSafeToSpeculativelyExecute())
4281 for (BasicBlock::const_iterator BBI = prior(prior(ExitBB->end())); ;
4282 --BBI) {
4283 if (&*BBI == I)
4284 break;
Devang Patelc3188ce2010-03-17 23:52:37 +00004285 // Debug info intrinsic does not intefer during tail call optimization.
4286 if (isa<DbgInfoIntrinsic>(BBI))
4287 continue;
Dan Gohman98ca4f22009-08-05 01:29:28 +00004288 if (BBI->mayHaveSideEffects() || BBI->mayReadFromMemory() ||
4289 !BBI->isSafeToSpeculativelyExecute())
4290 return false;
4291 }
4292
4293 // If the block ends with a void return or unreachable, it doesn't matter
4294 // what the call's return type is.
4295 if (!Ret || Ret->getNumOperands() == 0) return true;
4296
Dan Gohmaned9bab32009-11-14 02:06:30 +00004297 // If the return value is undef, it doesn't matter what the call's
4298 // return type is.
4299 if (isa<UndefValue>(Ret->getOperand(0))) return true;
4300
Dan Gohman98ca4f22009-08-05 01:29:28 +00004301 // Conservatively require the attributes of the call to match those of
Dan Gohman01205a82009-11-13 18:49:38 +00004302 // the return. Ignore noalias because it doesn't affect the call sequence.
4303 unsigned CallerRetAttr = F->getAttributes().getRetAttributes();
4304 if ((CalleeRetAttr ^ CallerRetAttr) & ~Attribute::NoAlias)
Dan Gohman98ca4f22009-08-05 01:29:28 +00004305 return false;
4306
Evan Cheng6fdce652010-02-04 19:07:06 +00004307 // It's not safe to eliminate the sign / zero extension of the return value.
Evan Cheng446bc102010-02-04 02:45:02 +00004308 if ((CallerRetAttr & Attribute::ZExt) || (CallerRetAttr & Attribute::SExt))
4309 return false;
4310
Dan Gohman98ca4f22009-08-05 01:29:28 +00004311 // Otherwise, make sure the unmodified return value of I is the return value.
4312 for (const Instruction *U = dyn_cast<Instruction>(Ret->getOperand(0)); ;
4313 U = dyn_cast<Instruction>(U->getOperand(0))) {
4314 if (!U)
4315 return false;
4316 if (!U->hasOneUse())
4317 return false;
4318 if (U == I)
4319 break;
4320 // Check for a truly no-op truncate.
4321 if (isa<TruncInst>(U) &&
4322 TLI.isTruncateFree(U->getOperand(0)->getType(), U->getType()))
4323 continue;
4324 // Check for a truly no-op bitcast.
4325 if (isa<BitCastInst>(U) &&
4326 (U->getOperand(0)->getType() == U->getType() ||
Duncan Sands1df98592010-02-16 11:11:14 +00004327 (U->getOperand(0)->getType()->isPointerTy() &&
4328 U->getType()->isPointerTy())))
Dan Gohman98ca4f22009-08-05 01:29:28 +00004329 continue;
4330 // Otherwise it's not a true no-op.
4331 return false;
4332 }
4333
4334 return true;
4335}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004336
Dan Gohman2048b852009-11-23 18:04:58 +00004337void SelectionDAGBuilder::LowerCallTo(CallSite CS, SDValue Callee,
4338 bool isTailCall,
4339 MachineBasicBlock *LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004340 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4341 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004342 const Type *RetTy = FTy->getReturnType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004343 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Chris Lattner16112732010-03-14 01:41:15 +00004344 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004345
4346 TargetLowering::ArgListTy Args;
4347 TargetLowering::ArgListEntry Entry;
4348 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004349
4350 // Check whether the function can return without sret-demotion.
4351 SmallVector<EVT, 4> OutVTs;
4352 SmallVector<ISD::ArgFlagsTy, 4> OutsFlags;
4353 SmallVector<uint64_t, 4> Offsets;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004354 getReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
Bill Wendlinge80ae832009-12-22 00:50:32 +00004355 OutVTs, OutsFlags, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004356
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004357 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004358 FTy->isVarArg(), OutVTs, OutsFlags, DAG);
4359
4360 SDValue DemoteStackSlot;
4361
4362 if (!CanLowerReturn) {
4363 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
4364 FTy->getReturnType());
4365 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
4366 FTy->getReturnType());
4367 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00004368 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004369 const Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
4370
4371 DemoteStackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
4372 Entry.Node = DemoteStackSlot;
4373 Entry.Ty = StackSlotPtrType;
4374 Entry.isSExt = false;
4375 Entry.isZExt = false;
4376 Entry.isInReg = false;
4377 Entry.isSRet = true;
4378 Entry.isNest = false;
4379 Entry.isByVal = false;
4380 Entry.Alignment = Align;
4381 Args.push_back(Entry);
4382 RetTy = Type::getVoidTy(FTy->getContext());
4383 }
4384
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004385 for (CallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004386 i != e; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004387 SDValue ArgNode = getValue(*i);
4388 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
4389
4390 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004391 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4392 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4393 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4394 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4395 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4396 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004397 Entry.Alignment = CS.getParamAlignment(attrInd);
4398 Args.push_back(Entry);
4399 }
4400
4401 if (LandingPad && MMI) {
4402 // Insert a label before the invoke call to mark the try range. This can be
4403 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner63d78362010-03-14 08:36:50 +00004404 BeginLabel = MMI->getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00004405
Jim Grosbachca752c92010-01-28 01:45:32 +00004406 // For SjLj, keep track of which landing pads go with which invokes
4407 // so as to maintain the ordering of pads in the LSDA.
4408 unsigned CallSiteIndex = MMI->getCurrentCallSite();
4409 if (CallSiteIndex) {
4410 MMI->setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
4411 // Now that the call site is handled, stop tracking it.
4412 MMI->setCurrentCallSite(0);
4413 }
4414
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004415 // Both PendingLoads and PendingExports must be flushed here;
4416 // this call might not return.
4417 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00004418 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004419 }
4420
Dan Gohman98ca4f22009-08-05 01:29:28 +00004421 // Check if target-independent constraints permit a tail call here.
4422 // Target-dependent constraints are checked within TLI.LowerCallTo.
4423 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00004424 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00004425 isTailCall = false;
4426
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004427 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004428 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00004429 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004430 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00004431 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004432 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00004433 isTailCall,
4434 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00004435 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004436 assert((isTailCall || Result.second.getNode()) &&
4437 "Non-null chain expected with non-tail call!");
4438 assert((Result.second.getNode() || !Result.first.getNode()) &&
4439 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00004440 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004441 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00004442 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004443 // The instruction result is the result of loading from the
4444 // hidden sret parameter.
4445 SmallVector<EVT, 1> PVTs;
4446 const Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
4447
4448 ComputeValueVTs(TLI, PtrRetTy, PVTs);
4449 assert(PVTs.size() == 1 && "Pointers should fit in one register");
4450 EVT PtrVT = PVTs[0];
4451 unsigned NumValues = OutVTs.size();
4452 SmallVector<SDValue, 4> Values(NumValues);
4453 SmallVector<SDValue, 4> Chains(NumValues);
4454
4455 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00004456 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
4457 DemoteStackSlot,
4458 DAG.getConstant(Offsets[i], PtrVT));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004459 SDValue L = DAG.getLoad(OutVTs[i], getCurDebugLoc(), Result.second,
David Greene1e559442010-02-15 17:00:31 +00004460 Add, NULL, Offsets[i], false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004461 Values[i] = L;
4462 Chains[i] = L.getValue(1);
4463 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004464
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004465 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
4466 MVT::Other, &Chains[0], NumValues);
4467 PendingLoads.push_back(Chain);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004468
4469 // Collect the legal value parts into potentially illegal values
4470 // that correspond to the original function's return values.
4471 SmallVector<EVT, 4> RetTys;
4472 RetTy = FTy->getReturnType();
4473 ComputeValueVTs(TLI, RetTy, RetTys);
4474 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4475 SmallVector<SDValue, 4> ReturnValues;
4476 unsigned CurReg = 0;
4477 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
4478 EVT VT = RetTys[I];
4479 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
4480 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
4481
4482 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00004483 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004484 RegisterVT, VT, AssertOp);
4485 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004486 CurReg += NumRegs;
4487 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004488
Bill Wendling4533cac2010-01-28 21:51:40 +00004489 setValue(CS.getInstruction(),
4490 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
4491 DAG.getVTList(&RetTys[0], RetTys.size()),
4492 &ReturnValues[0], ReturnValues.size()));
Bill Wendlinge80ae832009-12-22 00:50:32 +00004493
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004494 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004495
4496 // As a special case, a null chain means that a tail call has been emitted and
4497 // the DAG root is already updated.
Bill Wendling4533cac2010-01-28 21:51:40 +00004498 if (Result.second.getNode())
Dan Gohman98ca4f22009-08-05 01:29:28 +00004499 DAG.setRoot(Result.second);
Bill Wendling4533cac2010-01-28 21:51:40 +00004500 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00004501 HasTailCall = true;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004502
4503 if (LandingPad && MMI) {
4504 // Insert a label at the end of the invoke call to mark the try range. This
4505 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner63d78362010-03-14 08:36:50 +00004506 MCSymbol *EndLabel = MMI->getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00004507 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004508
4509 // Inform MachineModuleInfo of range.
4510 MMI->addInvoke(LandingPad, BeginLabel, EndLabel);
4511 }
4512}
4513
Chris Lattner8047d9a2009-12-24 00:37:38 +00004514/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
4515/// value is equal or not-equal to zero.
4516static bool IsOnlyUsedInZeroEqualityComparison(Value *V) {
4517 for (Value::use_iterator UI = V->use_begin(), E = V->use_end();
4518 UI != E; ++UI) {
4519 if (ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
4520 if (IC->isEquality())
4521 if (Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
4522 if (C->isNullValue())
4523 continue;
4524 // Unknown instruction.
4525 return false;
4526 }
4527 return true;
4528}
4529
Chris Lattner04b091a2009-12-24 01:07:17 +00004530static SDValue getMemCmpLoad(Value *PtrVal, MVT LoadVT, const Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00004531 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004532
Chris Lattner8047d9a2009-12-24 00:37:38 +00004533 // Check to see if this load can be trivially constant folded, e.g. if the
4534 // input is from a string literal.
4535 if (Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
4536 // Cast pointer to the type we really want to load.
4537 LoadInput = ConstantExpr::getBitCast(LoadInput,
4538 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004539
Chris Lattner8047d9a2009-12-24 00:37:38 +00004540 if (Constant *LoadCst = ConstantFoldLoadFromConstPtr(LoadInput, Builder.TD))
4541 return Builder.getValue(LoadCst);
4542 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004543
Chris Lattner8047d9a2009-12-24 00:37:38 +00004544 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
4545 // still constant memory, the input chain can be the entry node.
4546 SDValue Root;
4547 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004548
Chris Lattner8047d9a2009-12-24 00:37:38 +00004549 // Do not serialize (non-volatile) loads of constant memory with anything.
4550 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
4551 Root = Builder.DAG.getEntryNode();
4552 ConstantMemory = true;
4553 } else {
4554 // Do not serialize non-volatile loads against each other.
4555 Root = Builder.DAG.getRoot();
4556 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004557
Chris Lattner8047d9a2009-12-24 00:37:38 +00004558 SDValue Ptr = Builder.getValue(PtrVal);
4559 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
4560 Ptr, PtrVal /*SrcValue*/, 0/*SVOffset*/,
David Greene1e559442010-02-15 17:00:31 +00004561 false /*volatile*/,
4562 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004563
Chris Lattner8047d9a2009-12-24 00:37:38 +00004564 if (!ConstantMemory)
4565 Builder.PendingLoads.push_back(LoadVal.getValue(1));
4566 return LoadVal;
4567}
4568
4569
4570/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
4571/// If so, return true and lower it, otherwise return false and it will be
4572/// lowered like a normal call.
4573bool SelectionDAGBuilder::visitMemCmpCall(CallInst &I) {
4574 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
4575 if (I.getNumOperands() != 4)
4576 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004577
Chris Lattner8047d9a2009-12-24 00:37:38 +00004578 Value *LHS = I.getOperand(1), *RHS = I.getOperand(2);
Duncan Sands1df98592010-02-16 11:11:14 +00004579 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
4580 !I.getOperand(3)->getType()->isIntegerTy() ||
4581 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004582 return false;
4583
Chris Lattner8047d9a2009-12-24 00:37:38 +00004584 ConstantInt *Size = dyn_cast<ConstantInt>(I.getOperand(3));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004585
Chris Lattner8047d9a2009-12-24 00:37:38 +00004586 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
4587 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00004588 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
4589 bool ActuallyDoIt = true;
4590 MVT LoadVT;
4591 const Type *LoadTy;
4592 switch (Size->getZExtValue()) {
4593 default:
4594 LoadVT = MVT::Other;
4595 LoadTy = 0;
4596 ActuallyDoIt = false;
4597 break;
4598 case 2:
4599 LoadVT = MVT::i16;
4600 LoadTy = Type::getInt16Ty(Size->getContext());
4601 break;
4602 case 4:
4603 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004604 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004605 break;
4606 case 8:
4607 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004608 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004609 break;
4610 /*
4611 case 16:
4612 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004613 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004614 LoadTy = VectorType::get(LoadTy, 4);
4615 break;
4616 */
4617 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004618
Chris Lattner04b091a2009-12-24 01:07:17 +00004619 // This turns into unaligned loads. We only do this if the target natively
4620 // supports the MVT we'll be loading or if it is small enough (<= 4) that
4621 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004622
Chris Lattner04b091a2009-12-24 01:07:17 +00004623 // Require that we can find a legal MVT, and only do this if the target
4624 // supports unaligned loads of that type. Expanding into byte loads would
4625 // bloat the code.
4626 if (ActuallyDoIt && Size->getZExtValue() > 4) {
4627 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
4628 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
4629 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
4630 ActuallyDoIt = false;
4631 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004632
Chris Lattner04b091a2009-12-24 01:07:17 +00004633 if (ActuallyDoIt) {
4634 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
4635 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004636
Chris Lattner04b091a2009-12-24 01:07:17 +00004637 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
4638 ISD::SETNE);
4639 EVT CallVT = TLI.getValueType(I.getType(), true);
4640 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
4641 return true;
4642 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00004643 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004644
4645
Chris Lattner8047d9a2009-12-24 00:37:38 +00004646 return false;
4647}
4648
4649
Dan Gohman2048b852009-11-23 18:04:58 +00004650void SelectionDAGBuilder::visitCall(CallInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004651 const char *RenameFn = 0;
4652 if (Function *F = I.getCalledFunction()) {
4653 if (F->isDeclaration()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00004654 const TargetIntrinsicInfo *II = TLI.getTargetMachine().getIntrinsicInfo();
4655 if (II) {
4656 if (unsigned IID = II->getIntrinsicID(F)) {
4657 RenameFn = visitIntrinsicCall(I, IID);
4658 if (!RenameFn)
4659 return;
4660 }
4661 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004662 if (unsigned IID = F->getIntrinsicID()) {
4663 RenameFn = visitIntrinsicCall(I, IID);
4664 if (!RenameFn)
4665 return;
4666 }
4667 }
4668
4669 // Check for well-known libc/libm calls. If the function is internal, it
4670 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004671 if (!F->hasLocalLinkage() && F->hasName()) {
4672 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00004673 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004674 if (I.getNumOperands() == 3 && // Basic sanity checks.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00004675 I.getOperand(1)->getType()->isFloatingPointTy() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004676 I.getType() == I.getOperand(1)->getType() &&
4677 I.getType() == I.getOperand(2)->getType()) {
4678 SDValue LHS = getValue(I.getOperand(1));
4679 SDValue RHS = getValue(I.getOperand(2));
Bill Wendling0d580132009-12-23 01:28:19 +00004680 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
4681 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004682 return;
4683 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004684 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004685 if (I.getNumOperands() == 2 && // Basic sanity checks.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00004686 I.getOperand(1)->getType()->isFloatingPointTy() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004687 I.getType() == I.getOperand(1)->getType()) {
4688 SDValue Tmp = getValue(I.getOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00004689 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
4690 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004691 return;
4692 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004693 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004694 if (I.getNumOperands() == 2 && // Basic sanity checks.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00004695 I.getOperand(1)->getType()->isFloatingPointTy() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004696 I.getType() == I.getOperand(1)->getType() &&
4697 I.onlyReadsMemory()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004698 SDValue Tmp = getValue(I.getOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00004699 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
4700 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004701 return;
4702 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004703 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004704 if (I.getNumOperands() == 2 && // Basic sanity checks.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00004705 I.getOperand(1)->getType()->isFloatingPointTy() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004706 I.getType() == I.getOperand(1)->getType() &&
4707 I.onlyReadsMemory()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004708 SDValue Tmp = getValue(I.getOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00004709 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
4710 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004711 return;
4712 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00004713 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
4714 if (I.getNumOperands() == 2 && // Basic sanity checks.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00004715 I.getOperand(1)->getType()->isFloatingPointTy() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004716 I.getType() == I.getOperand(1)->getType() &&
4717 I.onlyReadsMemory()) {
Dale Johannesen52fb79b2009-09-25 17:23:22 +00004718 SDValue Tmp = getValue(I.getOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00004719 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
4720 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00004721 return;
4722 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00004723 } else if (Name == "memcmp") {
4724 if (visitMemCmpCall(I))
4725 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004726 }
4727 }
4728 } else if (isa<InlineAsm>(I.getOperand(0))) {
4729 visitInlineAsm(&I);
4730 return;
4731 }
4732
4733 SDValue Callee;
4734 if (!RenameFn)
4735 Callee = getValue(I.getOperand(0));
4736 else
Bill Wendling056292f2008-09-16 21:48:12 +00004737 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004738
Bill Wendling0d580132009-12-23 01:28:19 +00004739 // Check if we can potentially perform a tail call. More detailed checking is
4740 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00004741 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004742}
4743
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004744/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004745/// this value and returns the result as a ValueVT value. This uses
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004746/// Chain/Flag as the input and updates them for the output Chain/Flag.
4747/// If the Flag pointer is NULL, no flag is used.
Dale Johannesen66978ee2009-01-31 02:22:37 +00004748SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling46ada192010-03-02 01:55:18 +00004749 SDValue &Chain, SDValue *Flag) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004750 // Assemble the legal parts into the final values.
4751 SmallVector<SDValue, 4> Values(ValueVTs.size());
4752 SmallVector<SDValue, 8> Parts;
4753 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
4754 // Copy the legal parts from the registers.
Owen Andersone50ed302009-08-10 22:56:29 +00004755 EVT ValueVT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00004756 unsigned NumRegs = TLI->getNumRegisters(*DAG.getContext(), ValueVT);
Owen Andersone50ed302009-08-10 22:56:29 +00004757 EVT RegisterVT = RegVTs[Value];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004758
4759 Parts.resize(NumRegs);
4760 for (unsigned i = 0; i != NumRegs; ++i) {
4761 SDValue P;
Bill Wendlingec72e322009-12-22 01:11:43 +00004762 if (Flag == 0) {
Dale Johannesena04b7572009-02-03 23:04:43 +00004763 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
Bill Wendlingec72e322009-12-22 01:11:43 +00004764 } else {
Dale Johannesena04b7572009-02-03 23:04:43 +00004765 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004766 *Flag = P.getValue(2);
4767 }
Bill Wendlingec72e322009-12-22 01:11:43 +00004768
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004769 Chain = P.getValue(1);
Bill Wendlingec72e322009-12-22 01:11:43 +00004770
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004771 // If the source register was virtual and if we know something about it,
4772 // add an assert node.
4773 if (TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) &&
4774 RegisterVT.isInteger() && !RegisterVT.isVector()) {
4775 unsigned SlotNo = Regs[Part+i]-TargetRegisterInfo::FirstVirtualRegister;
4776 FunctionLoweringInfo &FLI = DAG.getFunctionLoweringInfo();
4777 if (FLI.LiveOutRegInfo.size() > SlotNo) {
4778 FunctionLoweringInfo::LiveOutInfo &LOI = FLI.LiveOutRegInfo[SlotNo];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004779
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004780 unsigned RegSize = RegisterVT.getSizeInBits();
4781 unsigned NumSignBits = LOI.NumSignBits;
4782 unsigned NumZeroBits = LOI.KnownZero.countLeadingOnes();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004783
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004784 // FIXME: We capture more information than the dag can represent. For
4785 // now, just use the tightest assertzext/assertsext possible.
4786 bool isSExt = true;
Owen Anderson825b72b2009-08-11 20:47:22 +00004787 EVT FromVT(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004788 if (NumSignBits == RegSize)
Owen Anderson825b72b2009-08-11 20:47:22 +00004789 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004790 else if (NumZeroBits >= RegSize-1)
Owen Anderson825b72b2009-08-11 20:47:22 +00004791 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004792 else if (NumSignBits > RegSize-8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004793 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
Dan Gohman07c26ee2009-03-31 01:38:29 +00004794 else if (NumZeroBits >= RegSize-8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004795 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004796 else if (NumSignBits > RegSize-16)
Owen Anderson825b72b2009-08-11 20:47:22 +00004797 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
Dan Gohman07c26ee2009-03-31 01:38:29 +00004798 else if (NumZeroBits >= RegSize-16)
Owen Anderson825b72b2009-08-11 20:47:22 +00004799 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004800 else if (NumSignBits > RegSize-32)
Owen Anderson825b72b2009-08-11 20:47:22 +00004801 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
Dan Gohman07c26ee2009-03-31 01:38:29 +00004802 else if (NumZeroBits >= RegSize-32)
Owen Anderson825b72b2009-08-11 20:47:22 +00004803 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004804
Bill Wendling4533cac2010-01-28 21:51:40 +00004805 if (FromVT != MVT::Other)
Dale Johannesen66978ee2009-01-31 02:22:37 +00004806 P = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004807 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004808 }
4809 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004810
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004811 Parts[i] = P;
4812 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004813
Bill Wendling46ada192010-03-02 01:55:18 +00004814 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
Dale Johannesen66978ee2009-01-31 02:22:37 +00004815 NumRegs, RegisterVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004816 Part += NumRegs;
4817 Parts.clear();
4818 }
4819
Bill Wendling4533cac2010-01-28 21:51:40 +00004820 return DAG.getNode(ISD::MERGE_VALUES, dl,
4821 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
4822 &Values[0], ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004823}
4824
4825/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004826/// specified value into the registers specified by this object. This uses
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004827/// Chain/Flag as the input and updates them for the output Chain/Flag.
4828/// If the Flag pointer is NULL, no flag is used.
Dale Johannesen66978ee2009-01-31 02:22:37 +00004829void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
Bill Wendling46ada192010-03-02 01:55:18 +00004830 SDValue &Chain, SDValue *Flag) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004831 // Get the list of the values's legal parts.
4832 unsigned NumRegs = Regs.size();
4833 SmallVector<SDValue, 8> Parts(NumRegs);
4834 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00004835 EVT ValueVT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00004836 unsigned NumParts = TLI->getNumRegisters(*DAG.getContext(), ValueVT);
Owen Andersone50ed302009-08-10 22:56:29 +00004837 EVT RegisterVT = RegVTs[Value];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004838
Bill Wendling46ada192010-03-02 01:55:18 +00004839 getCopyToParts(DAG, dl,
Bill Wendling3ea3c242009-12-22 02:10:19 +00004840 Val.getValue(Val.getResNo() + Value),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004841 &Parts[Part], NumParts, RegisterVT);
4842 Part += NumParts;
4843 }
4844
4845 // Copy the parts into the registers.
4846 SmallVector<SDValue, 8> Chains(NumRegs);
4847 for (unsigned i = 0; i != NumRegs; ++i) {
4848 SDValue Part;
Bill Wendlingec72e322009-12-22 01:11:43 +00004849 if (Flag == 0) {
Dale Johannesena04b7572009-02-03 23:04:43 +00004850 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
Bill Wendlingec72e322009-12-22 01:11:43 +00004851 } else {
Dale Johannesena04b7572009-02-03 23:04:43 +00004852 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004853 *Flag = Part.getValue(1);
4854 }
Bill Wendlingec72e322009-12-22 01:11:43 +00004855
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004856 Chains[i] = Part.getValue(0);
4857 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004858
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004859 if (NumRegs == 1 || Flag)
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004860 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004861 // flagged to it. That is the CopyToReg nodes and the user are considered
4862 // a single scheduling unit. If we create a TokenFactor and return it as
4863 // chain, then the TokenFactor is both a predecessor (operand) of the
4864 // user as well as a successor (the TF operands are flagged to the user).
4865 // c1, f1 = CopyToReg
4866 // c2, f2 = CopyToReg
4867 // c3 = TokenFactor c1, c2
4868 // ...
4869 // = op c3, ..., f2
4870 Chain = Chains[NumRegs-1];
4871 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004872 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004873}
4874
4875/// AddInlineAsmOperands - Add this value to the specified inlineasm node
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004876/// operand list. This adds the code marker and includes the number of
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004877/// values added into it.
Evan Cheng697cbbf2009-03-20 18:03:34 +00004878void RegsForValue::AddInlineAsmOperands(unsigned Code,
4879 bool HasMatching,unsigned MatchingIdx,
Bill Wendling46ada192010-03-02 01:55:18 +00004880 SelectionDAG &DAG,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004881 std::vector<SDValue> &Ops) const {
Evan Cheng697cbbf2009-03-20 18:03:34 +00004882 assert(Regs.size() < (1 << 13) && "Too many inline asm outputs!");
4883 unsigned Flag = Code | (Regs.size() << 3);
4884 if (HasMatching)
4885 Flag |= 0x80000000 | (MatchingIdx << 16);
Dale Johannesen99499332009-12-23 07:32:51 +00004886 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
Bill Wendling651ad132009-12-22 01:25:10 +00004887 Ops.push_back(Res);
4888
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004889 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
Owen Anderson23b9b192009-08-12 00:36:31 +00004890 unsigned NumRegs = TLI->getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
Owen Andersone50ed302009-08-10 22:56:29 +00004891 EVT RegisterVT = RegVTs[Value];
Chris Lattner58f15c42008-10-17 16:21:11 +00004892 for (unsigned i = 0; i != NumRegs; ++i) {
4893 assert(Reg < Regs.size() && "Mismatch in # registers expected");
Bill Wendling4533cac2010-01-28 21:51:40 +00004894 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
Chris Lattner58f15c42008-10-17 16:21:11 +00004895 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004896 }
4897}
4898
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004899/// isAllocatableRegister - If the specified register is safe to allocate,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004900/// i.e. it isn't a stack pointer or some other special register, return the
4901/// register class for the register. Otherwise, return null.
4902static const TargetRegisterClass *
4903isAllocatableRegister(unsigned Reg, MachineFunction &MF,
4904 const TargetLowering &TLI,
4905 const TargetRegisterInfo *TRI) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004906 EVT FoundVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004907 const TargetRegisterClass *FoundRC = 0;
4908 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
4909 E = TRI->regclass_end(); RCI != E; ++RCI) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004910 EVT ThisVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004911
4912 const TargetRegisterClass *RC = *RCI;
Dan Gohmanf451cb82010-02-10 16:03:48 +00004913 // If none of the value types for this register class are valid, we
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004914 // can't use it. For example, 64-bit reg classes on 32-bit targets.
4915 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
4916 I != E; ++I) {
4917 if (TLI.isTypeLegal(*I)) {
4918 // If we have already found this register in a different register class,
4919 // choose the one with the largest VT specified. For example, on
4920 // PowerPC, we favor f64 register classes over f32.
Owen Anderson825b72b2009-08-11 20:47:22 +00004921 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004922 ThisVT = *I;
4923 break;
4924 }
4925 }
4926 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004927
Owen Anderson825b72b2009-08-11 20:47:22 +00004928 if (ThisVT == MVT::Other) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004929
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004930 // NOTE: This isn't ideal. In particular, this might allocate the
4931 // frame pointer in functions that need it (due to them not being taken
4932 // out of allocation, because a variable sized allocation hasn't been seen
4933 // yet). This is a slight code pessimization, but should still work.
4934 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
4935 E = RC->allocation_order_end(MF); I != E; ++I)
4936 if (*I == Reg) {
4937 // We found a matching register class. Keep looking at others in case
4938 // we find one with larger registers that this physreg is also in.
4939 FoundRC = RC;
4940 FoundVT = ThisVT;
4941 break;
4942 }
4943 }
4944 return FoundRC;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004945}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004946
4947
4948namespace llvm {
4949/// AsmOperandInfo - This contains information for each constraint that we are
4950/// lowering.
Cedric Venetaff9c272009-02-14 16:06:42 +00004951class VISIBILITY_HIDDEN SDISelAsmOperandInfo :
Daniel Dunbarc0c3b9a2008-09-10 04:16:29 +00004952 public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00004953public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004954 /// CallOperand - If this is the result output operand or a clobber
4955 /// this is null, otherwise it is the incoming operand to the CallInst.
4956 /// This gets modified as the asm is processed.
4957 SDValue CallOperand;
4958
4959 /// AssignedRegs - If this is a register or register class operand, this
4960 /// contains the set of register corresponding to the operand.
4961 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004962
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004963 explicit SDISelAsmOperandInfo(const InlineAsm::ConstraintInfo &info)
4964 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
4965 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004966
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004967 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
4968 /// busy in OutputRegs/InputRegs.
4969 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004970 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004971 std::set<unsigned> &InputRegs,
4972 const TargetRegisterInfo &TRI) const {
4973 if (isOutReg) {
4974 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
4975 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
4976 }
4977 if (isInReg) {
4978 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
4979 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
4980 }
4981 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004982
Owen Andersone50ed302009-08-10 22:56:29 +00004983 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00004984 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00004985 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004986 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00004987 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00004988 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00004989 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004990
Chris Lattner81249c92008-10-17 17:05:25 +00004991 if (isa<BasicBlock>(CallOperandVal))
4992 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004993
Chris Lattner81249c92008-10-17 17:05:25 +00004994 const llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004995
Chris Lattner81249c92008-10-17 17:05:25 +00004996 // If this is an indirect operand, the operand is a pointer to the
4997 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00004998 if (isIndirect) {
4999 const llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
5000 if (!PtrTy)
5001 llvm_report_error("Indirect operand for inline asm not a pointer!");
5002 OpTy = PtrTy->getElementType();
5003 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005004
Chris Lattner81249c92008-10-17 17:05:25 +00005005 // If OpTy is not a single value, it may be a struct/union that we
5006 // can tile with integers.
5007 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5008 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5009 switch (BitSize) {
5010 default: break;
5011 case 1:
5012 case 8:
5013 case 16:
5014 case 32:
5015 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005016 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005017 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005018 break;
5019 }
5020 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005021
Chris Lattner81249c92008-10-17 17:05:25 +00005022 return TLI.getValueType(OpTy, true);
5023 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005024
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005025private:
5026 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5027 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005028 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005029 const TargetRegisterInfo &TRI) {
5030 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5031 Regs.insert(Reg);
5032 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5033 for (; *Aliases; ++Aliases)
5034 Regs.insert(*Aliases);
5035 }
5036};
5037} // end llvm namespace.
5038
5039
5040/// GetRegistersForValue - Assign registers (virtual or physical) for the
5041/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005042/// register allocator to handle the assignment process. However, if the asm
5043/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005044/// allocation. This produces generally horrible, but correct, code.
5045///
5046/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005047/// Input and OutputRegs are the set of already allocated physical registers.
5048///
Dan Gohman2048b852009-11-23 18:04:58 +00005049void SelectionDAGBuilder::
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005050GetRegistersForValue(SDISelAsmOperandInfo &OpInfo,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005051 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005052 std::set<unsigned> &InputRegs) {
Dan Gohman0d24bfb2009-08-15 02:06:22 +00005053 LLVMContext &Context = FuncInfo.Fn->getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005054
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005055 // Compute whether this value requires an input register, an output register,
5056 // or both.
5057 bool isOutReg = false;
5058 bool isInReg = false;
5059 switch (OpInfo.Type) {
5060 case InlineAsm::isOutput:
5061 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005062
5063 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005064 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005065 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005066 break;
5067 case InlineAsm::isInput:
5068 isInReg = true;
5069 isOutReg = false;
5070 break;
5071 case InlineAsm::isClobber:
5072 isOutReg = true;
5073 isInReg = true;
5074 break;
5075 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005076
5077
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005078 MachineFunction &MF = DAG.getMachineFunction();
5079 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005080
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005081 // If this is a constraint for a single physreg, or a constraint for a
5082 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005083 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005084 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5085 OpInfo.ConstraintVT);
5086
5087 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005088 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005089 // If this is a FP input in an integer register (or visa versa) insert a bit
5090 // cast of the input value. More generally, handle any case where the input
5091 // value disagrees with the register class we plan to stick this in.
5092 if (OpInfo.Type == InlineAsm::isInput &&
5093 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005094 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005095 // types are identical size, use a bitcast to convert (e.g. two differing
5096 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005097 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005098 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005099 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005100 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005101 OpInfo.ConstraintVT = RegVT;
5102 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5103 // If the input is a FP value and we want it in FP registers, do a
5104 // bitcast to the corresponding integer type. This turns an f64 value
5105 // into i64, which can be passed with two i32 values on a 32-bit
5106 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005107 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005108 OpInfo.ConstraintVT.getSizeInBits());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005109 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005110 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005111 OpInfo.ConstraintVT = RegVT;
5112 }
5113 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005114
Owen Anderson23b9b192009-08-12 00:36:31 +00005115 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005116 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005117
Owen Andersone50ed302009-08-10 22:56:29 +00005118 EVT RegVT;
5119 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005120
5121 // If this is a constraint for a specific physical register, like {r17},
5122 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005123 if (unsigned AssignedReg = PhysReg.first) {
5124 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005125 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005126 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005127
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005128 // Get the actual register value type. This is important, because the user
5129 // may have asked for (e.g.) the AX register in i32 type. We need to
5130 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005131 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005132
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005133 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005134 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005135
5136 // If this is an expanded reference, add the rest of the regs to Regs.
5137 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005138 TargetRegisterClass::iterator I = RC->begin();
5139 for (; *I != AssignedReg; ++I)
5140 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005141
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005142 // Already added the first reg.
5143 --NumRegs; ++I;
5144 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005145 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005146 Regs.push_back(*I);
5147 }
5148 }
Bill Wendling651ad132009-12-22 01:25:10 +00005149
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005150 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, RegVT, ValueVT);
5151 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5152 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5153 return;
5154 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005155
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005156 // Otherwise, if this was a reference to an LLVM register class, create vregs
5157 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005158 if (const TargetRegisterClass *RC = PhysReg.second) {
5159 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005160 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005161 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005162
Evan Chengfb112882009-03-23 08:01:15 +00005163 // Create the appropriate number of virtual registers.
5164 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5165 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005166 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005167
Evan Chengfb112882009-03-23 08:01:15 +00005168 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, RegVT, ValueVT);
5169 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005170 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005171
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005172 // This is a reference to a register class that doesn't directly correspond
5173 // to an LLVM register class. Allocate NumRegs consecutive, available,
5174 // registers from the class.
5175 std::vector<unsigned> RegClassRegs
5176 = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
5177 OpInfo.ConstraintVT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005178
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005179 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5180 unsigned NumAllocated = 0;
5181 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
5182 unsigned Reg = RegClassRegs[i];
5183 // See if this register is available.
5184 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
5185 (isInReg && InputRegs.count(Reg))) { // Already used.
5186 // Make sure we find consecutive registers.
5187 NumAllocated = 0;
5188 continue;
5189 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005190
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005191 // Check to see if this register is allocatable (i.e. don't give out the
5192 // stack pointer).
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005193 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, TRI);
5194 if (!RC) { // Couldn't allocate this register.
5195 // Reset NumAllocated to make sure we return consecutive registers.
5196 NumAllocated = 0;
5197 continue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005198 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005199
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005200 // Okay, this register is good, we can use it.
5201 ++NumAllocated;
5202
5203 // If we allocated enough consecutive registers, succeed.
5204 if (NumAllocated == NumRegs) {
5205 unsigned RegStart = (i-NumAllocated)+1;
5206 unsigned RegEnd = i+1;
5207 // Mark all of the allocated registers used.
5208 for (unsigned i = RegStart; i != RegEnd; ++i)
5209 Regs.push_back(RegClassRegs[i]);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005210
5211 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, *RC->vt_begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005212 OpInfo.ConstraintVT);
5213 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5214 return;
5215 }
5216 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005217
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005218 // Otherwise, we couldn't allocate enough registers for this.
5219}
5220
Evan Chengda43bcf2008-09-24 00:05:32 +00005221/// hasInlineAsmMemConstraint - Return true if the inline asm instruction being
5222/// processed uses a memory 'm' constraint.
5223static bool
5224hasInlineAsmMemConstraint(std::vector<InlineAsm::ConstraintInfo> &CInfos,
Dan Gohmane9530ec2009-01-15 16:58:17 +00005225 const TargetLowering &TLI) {
Evan Chengda43bcf2008-09-24 00:05:32 +00005226 for (unsigned i = 0, e = CInfos.size(); i != e; ++i) {
5227 InlineAsm::ConstraintInfo &CI = CInfos[i];
5228 for (unsigned j = 0, ee = CI.Codes.size(); j != ee; ++j) {
5229 TargetLowering::ConstraintType CType = TLI.getConstraintType(CI.Codes[j]);
5230 if (CType == TargetLowering::C_Memory)
5231 return true;
5232 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005233
Chris Lattner6c147292009-04-30 00:48:50 +00005234 // Indirect operand accesses access memory.
5235 if (CI.isIndirect)
5236 return true;
Evan Chengda43bcf2008-09-24 00:05:32 +00005237 }
5238
5239 return false;
5240}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005241
5242/// visitInlineAsm - Handle a call to an InlineAsm object.
5243///
Dan Gohman2048b852009-11-23 18:04:58 +00005244void SelectionDAGBuilder::visitInlineAsm(CallSite CS) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005245 InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
5246
5247 /// ConstraintOperands - Information about all of the constraints.
5248 std::vector<SDISelAsmOperandInfo> ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005249
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005250 std::set<unsigned> OutputRegs, InputRegs;
5251
5252 // Do a prepass over the constraints, canonicalizing them, and building up the
5253 // ConstraintOperands list.
5254 std::vector<InlineAsm::ConstraintInfo>
5255 ConstraintInfos = IA->ParseConstraints();
5256
Evan Chengda43bcf2008-09-24 00:05:32 +00005257 bool hasMemory = hasInlineAsmMemConstraint(ConstraintInfos, TLI);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005258
Chris Lattner6c147292009-04-30 00:48:50 +00005259 SDValue Chain, Flag;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005260
Chris Lattner6c147292009-04-30 00:48:50 +00005261 // We won't need to flush pending loads if this asm doesn't touch
5262 // memory and is nonvolatile.
5263 if (hasMemory || IA->hasSideEffects())
Dale Johannesen97d14fc2009-04-18 00:09:40 +00005264 Chain = getRoot();
Chris Lattner6c147292009-04-30 00:48:50 +00005265 else
5266 Chain = DAG.getRoot();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005267
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005268 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5269 unsigned ResNo = 0; // ResNo - The result number of the next output.
5270 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5271 ConstraintOperands.push_back(SDISelAsmOperandInfo(ConstraintInfos[i]));
5272 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005273
Owen Anderson825b72b2009-08-11 20:47:22 +00005274 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005275
5276 // Compute the value type for each operand.
5277 switch (OpInfo.Type) {
5278 case InlineAsm::isOutput:
5279 // Indirect outputs just consume an argument.
5280 if (OpInfo.isIndirect) {
5281 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
5282 break;
5283 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005284
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005285 // The return value of the call is this value. As such, there is no
5286 // corresponding argument.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005287 assert(!CS.getType()->isVoidTy() &&
Owen Anderson1d0be152009-08-13 21:58:54 +00005288 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005289 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
5290 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5291 } else {
5292 assert(ResNo == 0 && "Asm only has one result!");
5293 OpVT = TLI.getValueType(CS.getType());
5294 }
5295 ++ResNo;
5296 break;
5297 case InlineAsm::isInput:
5298 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
5299 break;
5300 case InlineAsm::isClobber:
5301 // Nothing to do.
5302 break;
5303 }
5304
5305 // If this is an input or an indirect output, process the call argument.
5306 // BasicBlocks are labels, currently appearing only in asm's.
5307 if (OpInfo.CallOperandVal) {
Dale Johannesen5339c552009-07-20 23:27:39 +00005308 // Strip bitcasts, if any. This mostly comes up for functions.
Dale Johannesen76711242009-08-06 22:45:51 +00005309 OpInfo.CallOperandVal = OpInfo.CallOperandVal->stripPointerCasts();
5310
Chris Lattner81249c92008-10-17 17:05:25 +00005311 if (BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005312 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005313 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005314 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005315 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005316
Owen Anderson1d0be152009-08-13 21:58:54 +00005317 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005318 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005319
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005320 OpInfo.ConstraintVT = OpVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005321 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005322
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005323 // Second pass over the constraints: compute which constraint option to use
5324 // and assign registers to constraints that want a specific physreg.
5325 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5326 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005327
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005328 // If this is an output operand with a matching input operand, look up the
Evan Cheng09dc9c02008-12-16 18:21:39 +00005329 // matching input. If their types mismatch, e.g. one is an integer, the
5330 // other is floating point, or their sizes are different, flag it as an
5331 // error.
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005332 if (OpInfo.hasMatchingInput()) {
5333 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
5334 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Evan Cheng09dc9c02008-12-16 18:21:39 +00005335 if ((OpInfo.ConstraintVT.isInteger() !=
5336 Input.ConstraintVT.isInteger()) ||
5337 (OpInfo.ConstraintVT.getSizeInBits() !=
5338 Input.ConstraintVT.getSizeInBits())) {
Benjamin Kramerd5fe92e2009-08-03 13:33:33 +00005339 llvm_report_error("Unsupported asm: input constraint"
Torok Edwin7d696d82009-07-11 13:10:19 +00005340 " with a matching output constraint of incompatible"
5341 " type!");
Evan Cheng09dc9c02008-12-16 18:21:39 +00005342 }
5343 Input.ConstraintVT = OpInfo.ConstraintVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005344 }
5345 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005346
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005347 // Compute the constraint code and ConstraintType to use.
Evan Chengda43bcf2008-09-24 00:05:32 +00005348 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, hasMemory, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005349
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005350 // If this is a memory input, and if the operand is not indirect, do what we
5351 // need to to provide an address for the memory input.
5352 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5353 !OpInfo.isIndirect) {
5354 assert(OpInfo.Type == InlineAsm::isInput &&
5355 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005356
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005357 // Memory operands really want the address of the value. If we don't have
5358 // an indirect input, put it in the constpool if we can, otherwise spill
5359 // it to a stack slot.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005360
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005361 // If the operand is a float, integer, or vector constant, spill to a
5362 // constant pool entry to get its address.
5363 Value *OpVal = OpInfo.CallOperandVal;
5364 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5365 isa<ConstantVector>(OpVal)) {
5366 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5367 TLI.getPointerTy());
5368 } else {
5369 // Otherwise, create a stack slot and emit a store to it before the
5370 // asm.
5371 const Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005372 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005373 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5374 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005375 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005376 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005377 Chain = DAG.getStore(Chain, getCurDebugLoc(),
David Greene1e559442010-02-15 17:00:31 +00005378 OpInfo.CallOperand, StackSlot, NULL, 0,
5379 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005380 OpInfo.CallOperand = StackSlot;
5381 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005382
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005383 // There is no longer a Value* corresponding to this operand.
5384 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005385
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005386 // It is now an indirect operand.
5387 OpInfo.isIndirect = true;
5388 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005389
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005390 // If this constraint is for a specific register, allocate it before
5391 // anything else.
5392 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005393 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005394 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005395
Bill Wendling651ad132009-12-22 01:25:10 +00005396 ConstraintInfos.clear();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005397
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005398 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005399 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005400 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5401 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005402
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005403 // C_Register operands have already been allocated, Other/Memory don't need
5404 // to be.
5405 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005406 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005407 }
5408
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005409 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5410 std::vector<SDValue> AsmNodeOperands;
5411 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5412 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00005413 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
5414 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005415
5416
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005417 // Loop over all of the inputs, copying the operand values into the
5418 // appropriate registers and processing the output regs.
5419 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005420
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005421 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5422 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005423
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005424 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5425 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5426
5427 switch (OpInfo.Type) {
5428 case InlineAsm::isOutput: {
5429 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5430 OpInfo.ConstraintType != TargetLowering::C_Register) {
5431 // Memory output, or 'other' output (e.g. 'X' constraint).
5432 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5433
5434 // Add information to the INLINEASM node to know about this output.
Dale Johannesen86b49f82008-09-24 01:07:17 +00005435 unsigned ResOpType = 4/*MEM*/ | (1<<3);
5436 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005437 TLI.getPointerTy()));
5438 AsmNodeOperands.push_back(OpInfo.CallOperand);
5439 break;
5440 }
5441
5442 // Otherwise, this is a register or register class output.
5443
5444 // Copy the output from the appropriate register. Find a register that
5445 // we can use.
5446 if (OpInfo.AssignedRegs.Regs.empty()) {
Benjamin Kramerd5fe92e2009-08-03 13:33:33 +00005447 llvm_report_error("Couldn't allocate output reg for"
Torok Edwin7d696d82009-07-11 13:10:19 +00005448 " constraint '" + OpInfo.ConstraintCode + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005449 }
5450
5451 // If this is an indirect operand, store through the pointer after the
5452 // asm.
5453 if (OpInfo.isIndirect) {
5454 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5455 OpInfo.CallOperandVal));
5456 } else {
5457 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005458 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005459 // Concatenate this output onto the outputs list.
5460 RetValRegs.append(OpInfo.AssignedRegs);
5461 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005462
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005463 // Add information to the INLINEASM node to know that this register is
5464 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005465 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
5466 6 /* EARLYCLOBBER REGDEF */ :
5467 2 /* REGDEF */ ,
Evan Chengfb112882009-03-23 08:01:15 +00005468 false,
5469 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005470 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005471 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005472 break;
5473 }
5474 case InlineAsm::isInput: {
5475 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005476
Chris Lattner6bdcda32008-10-17 16:47:46 +00005477 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005478 // If this is required to match an output register we have already set,
5479 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005480 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005481
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005482 // Scan until we find the definition we already emitted of this operand.
5483 // When we find it, create a RegsForValue operand.
5484 unsigned CurOp = 2; // The first operand.
5485 for (; OperandNo; --OperandNo) {
5486 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005487 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005488 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005489 assert(((OpFlag & 7) == 2 /*REGDEF*/ ||
5490 (OpFlag & 7) == 6 /*EARLYCLOBBER REGDEF*/ ||
5491 (OpFlag & 7) == 4 /*MEM*/) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005492 "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005493 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005494 }
5495
Evan Cheng697cbbf2009-03-20 18:03:34 +00005496 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005497 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005498 if ((OpFlag & 7) == 2 /*REGDEF*/
5499 || (OpFlag & 7) == 6 /* EARLYCLOBBER REGDEF */) {
5500 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Dan Gohman15480bd2009-06-15 22:32:41 +00005501 if (OpInfo.isIndirect) {
Benjamin Kramerd5fe92e2009-08-03 13:33:33 +00005502 llvm_report_error("Don't know how to handle tied indirect "
Torok Edwin7d696d82009-07-11 13:10:19 +00005503 "register inputs yet!");
Dan Gohman15480bd2009-06-15 22:32:41 +00005504 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005505 RegsForValue MatchedRegs;
5506 MatchedRegs.TLI = &TLI;
5507 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00005508 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00005509 MatchedRegs.RegVTs.push_back(RegVT);
5510 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005511 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005512 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005513 MatchedRegs.Regs.push_back
5514 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005515
5516 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005517 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005518 Chain, &Flag);
Evan Chengfb112882009-03-23 08:01:15 +00005519 MatchedRegs.AddInlineAsmOperands(1 /*REGUSE*/,
5520 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00005521 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005522 break;
5523 } else {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005524 assert(((OpFlag & 7) == 4) && "Unknown matching constraint!");
5525 assert((InlineAsm::getNumOperandRegisters(OpFlag)) == 1 &&
5526 "Unexpected number of operands");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005527 // Add information to the INLINEASM node to know about this input.
Evan Chengfb112882009-03-23 08:01:15 +00005528 // See InlineAsm.h isUseOperandTiedToDef.
5529 OpFlag |= 0x80000000 | (OpInfo.getMatchedOperand() << 16);
Evan Cheng697cbbf2009-03-20 18:03:34 +00005530 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005531 TLI.getPointerTy()));
5532 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5533 break;
5534 }
5535 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005536
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005537 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005538 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005539 "Don't know how to handle indirect other inputs yet!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005540
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005541 std::vector<SDValue> Ops;
5542 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
Evan Chengda43bcf2008-09-24 00:05:32 +00005543 hasMemory, Ops, DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005544 if (Ops.empty()) {
Benjamin Kramerd5fe92e2009-08-03 13:33:33 +00005545 llvm_report_error("Invalid operand for inline asm"
Torok Edwin7d696d82009-07-11 13:10:19 +00005546 " constraint '" + OpInfo.ConstraintCode + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005547 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005548
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005549 // Add information to the INLINEASM node to know about this input.
5550 unsigned ResOpType = 3 /*IMM*/ | (Ops.size() << 3);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005551 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005552 TLI.getPointerTy()));
5553 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5554 break;
5555 } else if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
5556 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5557 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5558 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005559
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005560 // Add information to the INLINEASM node to know about this input.
Dale Johannesen86b49f82008-09-24 01:07:17 +00005561 unsigned ResOpType = 4/*MEM*/ | (1<<3);
5562 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005563 TLI.getPointerTy()));
5564 AsmNodeOperands.push_back(InOperandVal);
5565 break;
5566 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005567
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005568 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5569 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5570 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005571 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005572 "Don't know how to handle indirect register inputs yet!");
5573
5574 // Copy the input into the appropriate registers.
Evan Cheng8112b532010-02-10 01:21:02 +00005575 if (OpInfo.AssignedRegs.Regs.empty() ||
5576 !OpInfo.AssignedRegs.areValueTypesLegal()) {
Benjamin Kramerd5fe92e2009-08-03 13:33:33 +00005577 llvm_report_error("Couldn't allocate input reg for"
Torok Edwin7d696d82009-07-11 13:10:19 +00005578 " constraint '"+ OpInfo.ConstraintCode +"'!");
Evan Chengaa765b82008-09-25 00:14:04 +00005579 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005580
Dale Johannesen66978ee2009-01-31 02:22:37 +00005581 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005582 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005583
Evan Cheng697cbbf2009-03-20 18:03:34 +00005584 OpInfo.AssignedRegs.AddInlineAsmOperands(1/*REGUSE*/, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005585 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005586 break;
5587 }
5588 case InlineAsm::isClobber: {
5589 // Add the clobbered value to the operand list, so that the register
5590 // allocator is aware that the physreg got clobbered.
5591 if (!OpInfo.AssignedRegs.Regs.empty())
Dale Johannesen91aac102008-09-17 21:13:11 +00005592 OpInfo.AssignedRegs.AddInlineAsmOperands(6 /* EARLYCLOBBER REGDEF */,
Bill Wendling46ada192010-03-02 01:55:18 +00005593 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005594 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005595 break;
5596 }
5597 }
5598 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005599
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005600 // Finish up input operands.
5601 AsmNodeOperands[0] = Chain;
5602 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005603
Dale Johannesen66978ee2009-01-31 02:22:37 +00005604 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00005605 DAG.getVTList(MVT::Other, MVT::Flag),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005606 &AsmNodeOperands[0], AsmNodeOperands.size());
5607 Flag = Chain.getValue(1);
5608
5609 // If this asm returns a register value, copy the result from that register
5610 // and set it as the value of the call.
5611 if (!RetValRegs.Regs.empty()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005612 SDValue Val = RetValRegs.getCopyFromRegs(DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005613 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005614
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005615 // FIXME: Why don't we do this for inline asms with MRVs?
5616 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00005617 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005618
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005619 // If any of the results of the inline asm is a vector, it may have the
5620 // wrong width/num elts. This can happen for register classes that can
5621 // contain multiple different value types. The preg or vreg allocated may
5622 // not have the same VT as was expected. Convert it to the right type
5623 // with bit_convert.
5624 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005625 Val = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005626 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005627
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005628 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005629 ResultType.isInteger() && Val.getValueType().isInteger()) {
5630 // If a result value was tied to an input value, the computed result may
5631 // have a wider width than the expected result. Extract the relevant
5632 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00005633 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005634 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005635
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005636 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00005637 }
Dan Gohman95915732008-10-18 01:03:45 +00005638
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005639 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00005640 // Don't need to use this as a chain in this case.
5641 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
5642 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005643 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005644
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005645 std::vector<std::pair<SDValue, Value*> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005646
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005647 // Process indirect outputs, first output all of the flagged copies out of
5648 // physregs.
5649 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
5650 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
5651 Value *Ptr = IndirectStoresToEmit[i].second;
Dale Johannesen66978ee2009-01-31 02:22:37 +00005652 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005653 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005654 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
Chris Lattner6c147292009-04-30 00:48:50 +00005655
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005656 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005657
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005658 // Emit the non-flagged stores from the physregs.
5659 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00005660 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
5661 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
5662 StoresToEmit[i].first,
5663 getValue(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00005664 StoresToEmit[i].second, 0,
5665 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00005666 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00005667 }
5668
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005669 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00005670 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005671 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00005672
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005673 DAG.setRoot(Chain);
5674}
5675
Dan Gohman2048b852009-11-23 18:04:58 +00005676void SelectionDAGBuilder::visitVAStart(CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005677 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
5678 MVT::Other, getRoot(),
5679 getValue(I.getOperand(1)),
5680 DAG.getSrcValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005681}
5682
Dan Gohman2048b852009-11-23 18:04:58 +00005683void SelectionDAGBuilder::visitVAArg(VAArgInst &I) {
Dale Johannesena04b7572009-02-03 23:04:43 +00005684 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
5685 getRoot(), getValue(I.getOperand(0)),
5686 DAG.getSrcValue(I.getOperand(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005687 setValue(&I, V);
5688 DAG.setRoot(V.getValue(1));
5689}
5690
Dan Gohman2048b852009-11-23 18:04:58 +00005691void SelectionDAGBuilder::visitVAEnd(CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005692 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
5693 MVT::Other, getRoot(),
5694 getValue(I.getOperand(1)),
5695 DAG.getSrcValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005696}
5697
Dan Gohman2048b852009-11-23 18:04:58 +00005698void SelectionDAGBuilder::visitVACopy(CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005699 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
5700 MVT::Other, getRoot(),
5701 getValue(I.getOperand(1)),
5702 getValue(I.getOperand(2)),
5703 DAG.getSrcValue(I.getOperand(1)),
5704 DAG.getSrcValue(I.getOperand(2))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005705}
5706
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005707/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00005708/// implementation, which just calls LowerCall.
5709/// FIXME: When all targets are
5710/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005711std::pair<SDValue, SDValue>
5712TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
5713 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005714 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00005715 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005716 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005717 SDValue Callee,
Bill Wendling46ada192010-03-02 01:55:18 +00005718 ArgListTy &Args, SelectionDAG &DAG, DebugLoc dl) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005719 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005720 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005721 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00005722 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005723 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
5724 for (unsigned Value = 0, NumValues = ValueVTs.size();
5725 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005726 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00005727 const Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005728 SDValue Op = SDValue(Args[i].Node.getNode(),
5729 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005730 ISD::ArgFlagsTy Flags;
5731 unsigned OriginalAlignment =
5732 getTargetData()->getABITypeAlignment(ArgTy);
5733
5734 if (Args[i].isZExt)
5735 Flags.setZExt();
5736 if (Args[i].isSExt)
5737 Flags.setSExt();
5738 if (Args[i].isInReg)
5739 Flags.setInReg();
5740 if (Args[i].isSRet)
5741 Flags.setSRet();
5742 if (Args[i].isByVal) {
5743 Flags.setByVal();
5744 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
5745 const Type *ElementTy = Ty->getElementType();
5746 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sands777d2302009-05-09 07:06:46 +00005747 unsigned FrameSize = getTargetData()->getTypeAllocSize(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005748 // For ByVal, alignment should come from FE. BE will guess if this
5749 // info is not there but there are cases it cannot get right.
5750 if (Args[i].Alignment)
5751 FrameAlign = Args[i].Alignment;
5752 Flags.setByValAlign(FrameAlign);
5753 Flags.setByValSize(FrameSize);
5754 }
5755 if (Args[i].isNest)
5756 Flags.setNest();
5757 Flags.setOrigAlign(OriginalAlignment);
5758
Owen Anderson23b9b192009-08-12 00:36:31 +00005759 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
5760 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005761 SmallVector<SDValue, 4> Parts(NumParts);
5762 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
5763
5764 if (Args[i].isSExt)
5765 ExtendKind = ISD::SIGN_EXTEND;
5766 else if (Args[i].isZExt)
5767 ExtendKind = ISD::ZERO_EXTEND;
5768
Bill Wendling46ada192010-03-02 01:55:18 +00005769 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00005770 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005771
Dan Gohman98ca4f22009-08-05 01:29:28 +00005772 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005773 // if it isn't first piece, alignment must be 1
Dan Gohman98ca4f22009-08-05 01:29:28 +00005774 ISD::OutputArg MyFlags(Flags, Parts[j], i < NumFixedArgs);
5775 if (NumParts > 1 && j == 0)
5776 MyFlags.Flags.setSplit();
5777 else if (j != 0)
5778 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005779
Dan Gohman98ca4f22009-08-05 01:29:28 +00005780 Outs.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005781 }
5782 }
5783 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005784
Dan Gohman98ca4f22009-08-05 01:29:28 +00005785 // Handle the incoming return values from the call.
5786 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00005787 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005788 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005789 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00005790 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00005791 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
5792 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005793 for (unsigned i = 0; i != NumRegs; ++i) {
5794 ISD::InputArg MyFlags;
5795 MyFlags.VT = RegisterVT;
5796 MyFlags.Used = isReturnValueUsed;
5797 if (RetSExt)
5798 MyFlags.Flags.setSExt();
5799 if (RetZExt)
5800 MyFlags.Flags.setZExt();
5801 if (isInreg)
5802 MyFlags.Flags.setInReg();
5803 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005804 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005805 }
5806
Dan Gohman98ca4f22009-08-05 01:29:28 +00005807 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00005808 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005809 Outs, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00005810
5811 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00005812 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00005813 "LowerCall didn't return a valid chain!");
5814 assert((!isTailCall || InVals.empty()) &&
5815 "LowerCall emitted a return value for a tail call!");
5816 assert((isTailCall || InVals.size() == Ins.size()) &&
5817 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00005818
5819 // For a tail call, the return value is merely live-out and there aren't
5820 // any nodes in the DAG representing it. Return a special value to
5821 // indicate that a tail call has been emitted and no more Instructions
5822 // should be processed in the current block.
5823 if (isTailCall) {
5824 DAG.setRoot(Chain);
5825 return std::make_pair(SDValue(), SDValue());
5826 }
5827
Evan Chengaf1871f2010-03-11 19:38:18 +00005828 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
5829 assert(InVals[i].getNode() &&
5830 "LowerCall emitted a null value!");
5831 assert(Ins[i].VT == InVals[i].getValueType() &&
5832 "LowerCall emitted a value with the wrong type!");
5833 });
5834
Dan Gohman98ca4f22009-08-05 01:29:28 +00005835 // Collect the legal value parts into potentially illegal values
5836 // that correspond to the original function's return values.
5837 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5838 if (RetSExt)
5839 AssertOp = ISD::AssertSext;
5840 else if (RetZExt)
5841 AssertOp = ISD::AssertZext;
5842 SmallVector<SDValue, 4> ReturnValues;
5843 unsigned CurReg = 0;
5844 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00005845 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00005846 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
5847 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005848
Bill Wendling46ada192010-03-02 01:55:18 +00005849 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00005850 NumRegs, RegisterVT, VT,
5851 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00005852 CurReg += NumRegs;
5853 }
5854
5855 // For a function returning void, there is no return value. We can't create
5856 // such a node, so we just return a null return value in that case. In
5857 // that case, nothing will actualy look at the value.
5858 if (ReturnValues.empty())
5859 return std::make_pair(SDValue(), Chain);
5860
5861 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
5862 DAG.getVTList(&RetTys[0], RetTys.size()),
5863 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005864 return std::make_pair(Res, Chain);
5865}
5866
Duncan Sands9fbc7e22009-01-21 09:00:29 +00005867void TargetLowering::LowerOperationWrapper(SDNode *N,
5868 SmallVectorImpl<SDValue> &Results,
5869 SelectionDAG &DAG) {
5870 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00005871 if (Res.getNode())
5872 Results.push_back(Res);
5873}
5874
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005875SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005876 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005877 return SDValue();
5878}
5879
Dan Gohman2048b852009-11-23 18:04:58 +00005880void SelectionDAGBuilder::CopyValueToVirtualRegister(Value *V, unsigned Reg) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005881 SDValue Op = getValue(V);
5882 assert((Op.getOpcode() != ISD::CopyFromReg ||
5883 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
5884 "Copy from a reg to the same reg!");
5885 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
5886
Owen Anderson23b9b192009-08-12 00:36:31 +00005887 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005888 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00005889 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005890 PendingExports.push_back(Chain);
5891}
5892
5893#include "llvm/CodeGen/SelectionDAGISel.h"
5894
Dan Gohman8c2b5252009-10-30 01:27:03 +00005895void SelectionDAGISel::LowerArguments(BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005896 // If this is the entry block, emit arguments.
5897 Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00005898 SelectionDAG &DAG = SDB->DAG;
Dan Gohman98ca4f22009-08-05 01:29:28 +00005899 SDValue OldRoot = DAG.getRoot();
Dan Gohman2048b852009-11-23 18:04:58 +00005900 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00005901 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005902 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005903
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00005904 // Check whether the function can return without sret-demotion.
5905 SmallVector<EVT, 4> OutVTs;
5906 SmallVector<ISD::ArgFlagsTy, 4> OutsFlags;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005907 getReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005908 OutVTs, OutsFlags, TLI);
5909 FunctionLoweringInfo &FLI = DAG.getFunctionLoweringInfo();
5910
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005911 FLI.CanLowerReturn = TLI.CanLowerReturn(F.getCallingConv(), F.isVarArg(),
Bill Wendling3ea3c242009-12-22 02:10:19 +00005912 OutVTs, OutsFlags, DAG);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005913 if (!FLI.CanLowerReturn) {
5914 // Put in an sret pointer parameter before all the other parameters.
5915 SmallVector<EVT, 1> ValueVTs;
5916 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
5917
5918 // NOTE: Assuming that a pointer will never break down to more than one VT
5919 // or one register.
5920 ISD::ArgFlagsTy Flags;
5921 Flags.setSRet();
5922 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), ValueVTs[0]);
5923 ISD::InputArg RetArg(Flags, RegisterVT, true);
5924 Ins.push_back(RetArg);
5925 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00005926
Dan Gohman98ca4f22009-08-05 01:29:28 +00005927 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005928 unsigned Idx = 1;
5929 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end();
5930 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00005931 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00005932 ComputeValueVTs(TLI, I->getType(), ValueVTs);
5933 bool isArgValueUsed = !I->use_empty();
5934 for (unsigned Value = 0, NumValues = ValueVTs.size();
5935 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005936 EVT VT = ValueVTs[Value];
Owen Anderson1d0be152009-08-13 21:58:54 +00005937 const Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00005938 ISD::ArgFlagsTy Flags;
5939 unsigned OriginalAlignment =
5940 TD->getABITypeAlignment(ArgTy);
5941
5942 if (F.paramHasAttr(Idx, Attribute::ZExt))
5943 Flags.setZExt();
5944 if (F.paramHasAttr(Idx, Attribute::SExt))
5945 Flags.setSExt();
5946 if (F.paramHasAttr(Idx, Attribute::InReg))
5947 Flags.setInReg();
5948 if (F.paramHasAttr(Idx, Attribute::StructRet))
5949 Flags.setSRet();
5950 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
5951 Flags.setByVal();
5952 const PointerType *Ty = cast<PointerType>(I->getType());
5953 const Type *ElementTy = Ty->getElementType();
5954 unsigned FrameAlign = TLI.getByValTypeAlignment(ElementTy);
5955 unsigned FrameSize = TD->getTypeAllocSize(ElementTy);
5956 // For ByVal, alignment should be passed from FE. BE will guess if
5957 // this info is not there but there are cases it cannot get right.
5958 if (F.getParamAlignment(Idx))
5959 FrameAlign = F.getParamAlignment(Idx);
5960 Flags.setByValAlign(FrameAlign);
5961 Flags.setByValSize(FrameSize);
5962 }
5963 if (F.paramHasAttr(Idx, Attribute::Nest))
5964 Flags.setNest();
5965 Flags.setOrigAlign(OriginalAlignment);
5966
Owen Anderson23b9b192009-08-12 00:36:31 +00005967 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
5968 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005969 for (unsigned i = 0; i != NumRegs; ++i) {
5970 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
5971 if (NumRegs > 1 && i == 0)
5972 MyFlags.Flags.setSplit();
5973 // if it isn't first piece, alignment must be 1
5974 else if (i > 0)
5975 MyFlags.Flags.setOrigAlign(1);
5976 Ins.push_back(MyFlags);
5977 }
5978 }
5979 }
5980
5981 // Call the target to set up the argument values.
5982 SmallVector<SDValue, 8> InVals;
5983 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
5984 F.isVarArg(), Ins,
5985 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00005986
5987 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00005988 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00005989 "LowerFormalArguments didn't return a valid chain!");
5990 assert(InVals.size() == Ins.size() &&
5991 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00005992 DEBUG({
5993 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
5994 assert(InVals[i].getNode() &&
5995 "LowerFormalArguments emitted a null value!");
5996 assert(Ins[i].VT == InVals[i].getValueType() &&
5997 "LowerFormalArguments emitted a value with the wrong type!");
5998 }
5999 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006000
Dan Gohman5e866062009-08-06 15:37:27 +00006001 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006002 DAG.setRoot(NewRoot);
6003
6004 // Set up the argument values.
6005 unsigned i = 0;
6006 Idx = 1;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006007 if (!FLI.CanLowerReturn) {
6008 // Create a virtual register for the sret pointer, and put in a copy
6009 // from the sret argument into it.
6010 SmallVector<EVT, 1> ValueVTs;
6011 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6012 EVT VT = ValueVTs[0];
6013 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6014 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006015 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006016 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006017
Dan Gohman2048b852009-11-23 18:04:58 +00006018 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006019 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6020 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
6021 FLI.DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006022 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6023 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006024 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006025
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006026 // i indexes lowered arguments. Bump it past the hidden sret argument.
6027 // Idx indexes LLVM arguments. Don't touch it.
6028 ++i;
6029 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006030
Dan Gohman98ca4f22009-08-05 01:29:28 +00006031 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
6032 ++I, ++Idx) {
6033 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006034 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006035 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006036 unsigned NumValues = ValueVTs.size();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006037 for (unsigned Value = 0; Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006038 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006039 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6040 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006041
6042 if (!I->use_empty()) {
6043 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6044 if (F.paramHasAttr(Idx, Attribute::SExt))
6045 AssertOp = ISD::AssertSext;
6046 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6047 AssertOp = ISD::AssertZext;
6048
Bill Wendling46ada192010-03-02 01:55:18 +00006049 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006050 NumParts, PartVT, VT,
6051 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006052 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006053
Dan Gohman98ca4f22009-08-05 01:29:28 +00006054 i += NumParts;
6055 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006056
Dan Gohman98ca4f22009-08-05 01:29:28 +00006057 if (!I->use_empty()) {
Bill Wendling3ea3c242009-12-22 02:10:19 +00006058 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6059 SDB->getCurDebugLoc());
6060 SDB->setValue(I, Res);
6061
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006062 // If this argument is live outside of the entry block, insert a copy from
6063 // whereever we got it to the vreg that other BB's will reference it as.
Dan Gohman2048b852009-11-23 18:04:58 +00006064 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006065 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006066 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006067
Dan Gohman98ca4f22009-08-05 01:29:28 +00006068 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006069
6070 // Finally, if the target has anything special to do, allow it to do so.
6071 // FIXME: this should insert code into the DAG!
Dan Gohman2048b852009-11-23 18:04:58 +00006072 EmitFunctionEntryCode(F, SDB->DAG.getMachineFunction());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006073}
6074
6075/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6076/// ensure constants are generated when needed. Remember the virtual registers
6077/// that need to be added to the Machine PHI nodes as input. We cannot just
6078/// directly add them, because expansion might result in multiple MBB's for one
6079/// BB. As such, the start of the BB might correspond to a different MBB than
6080/// the end.
6081///
6082void
6083SelectionDAGISel::HandlePHINodesInSuccessorBlocks(BasicBlock *LLVMBB) {
6084 TerminatorInst *TI = LLVMBB->getTerminator();
6085
6086 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6087
6088 // Check successor nodes' PHI nodes that expect a constant to be available
6089 // from this block.
6090 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
6091 BasicBlock *SuccBB = TI->getSuccessor(succ);
6092 if (!isa<PHINode>(SuccBB->begin())) continue;
6093 MachineBasicBlock *SuccMBB = FuncInfo->MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006094
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006095 // If this terminator has multiple identical successors (common for
6096 // switches), only handle each succ once.
6097 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006098
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006099 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
6100 PHINode *PN;
6101
6102 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6103 // nodes and Machine PHI nodes, but the incoming operands have not been
6104 // emitted yet.
6105 for (BasicBlock::iterator I = SuccBB->begin();
6106 (PN = dyn_cast<PHINode>(I)); ++I) {
6107 // Ignore dead phi's.
6108 if (PN->use_empty()) continue;
6109
6110 unsigned Reg;
6111 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
6112
6113 if (Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohman2048b852009-11-23 18:04:58 +00006114 unsigned &RegOut = SDB->ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006115 if (RegOut == 0) {
6116 RegOut = FuncInfo->CreateRegForValue(C);
Dan Gohman2048b852009-11-23 18:04:58 +00006117 SDB->CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006118 }
6119 Reg = RegOut;
6120 } else {
6121 Reg = FuncInfo->ValueMap[PHIOp];
6122 if (Reg == 0) {
6123 assert(isa<AllocaInst>(PHIOp) &&
6124 FuncInfo->StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
6125 "Didn't codegen value into a register!??");
6126 Reg = FuncInfo->CreateRegForValue(PHIOp);
Dan Gohman2048b852009-11-23 18:04:58 +00006127 SDB->CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006128 }
6129 }
6130
6131 // Remember that this register needs to added to the machine PHI node as
6132 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006133 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006134 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6135 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006136 EVT VT = ValueVTs[vti];
Owen Anderson23b9b192009-08-12 00:36:31 +00006137 unsigned NumRegisters = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006138 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohman2048b852009-11-23 18:04:58 +00006139 SDB->PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006140 Reg += NumRegisters;
6141 }
6142 }
6143 }
Dan Gohman2048b852009-11-23 18:04:58 +00006144 SDB->ConstantsOut.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006145}
6146
Dan Gohman3df24e62008-09-03 23:12:08 +00006147/// This is the Fast-ISel version of HandlePHINodesInSuccessorBlocks. It only
6148/// supports legal types, and it emits MachineInstrs directly instead of
6149/// creating SelectionDAG nodes.
6150///
6151bool
6152SelectionDAGISel::HandlePHINodesInSuccessorBlocksFast(BasicBlock *LLVMBB,
6153 FastISel *F) {
6154 TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006155
Dan Gohman3df24e62008-09-03 23:12:08 +00006156 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
Dan Gohman2048b852009-11-23 18:04:58 +00006157 unsigned OrigNumPHINodesToUpdate = SDB->PHINodesToUpdate.size();
Dan Gohman3df24e62008-09-03 23:12:08 +00006158
6159 // Check successor nodes' PHI nodes that expect a constant to be available
6160 // from this block.
6161 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
6162 BasicBlock *SuccBB = TI->getSuccessor(succ);
6163 if (!isa<PHINode>(SuccBB->begin())) continue;
6164 MachineBasicBlock *SuccMBB = FuncInfo->MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006165
Dan Gohman3df24e62008-09-03 23:12:08 +00006166 // If this terminator has multiple identical successors (common for
6167 // switches), only handle each succ once.
6168 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006169
Dan Gohman3df24e62008-09-03 23:12:08 +00006170 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
6171 PHINode *PN;
6172
6173 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6174 // nodes and Machine PHI nodes, but the incoming operands have not been
6175 // emitted yet.
6176 for (BasicBlock::iterator I = SuccBB->begin();
6177 (PN = dyn_cast<PHINode>(I)); ++I) {
6178 // Ignore dead phi's.
6179 if (PN->use_empty()) continue;
6180
6181 // Only handle legal types. Two interesting things to note here. First,
6182 // by bailing out early, we may leave behind some dead instructions,
6183 // since SelectionDAG's HandlePHINodesInSuccessorBlocks will insert its
6184 // own moves. Second, this check is necessary becuase FastISel doesn't
6185 // use CreateRegForValue to create registers, so it always creates
6186 // exactly one register for each non-void instruction.
Owen Andersone50ed302009-08-10 22:56:29 +00006187 EVT VT = TLI.getValueType(PN->getType(), /*AllowUnknown=*/true);
Owen Anderson825b72b2009-08-11 20:47:22 +00006188 if (VT == MVT::Other || !TLI.isTypeLegal(VT)) {
6189 // Promote MVT::i1.
6190 if (VT == MVT::i1)
Owen Anderson23b9b192009-08-12 00:36:31 +00006191 VT = TLI.getTypeToTransformTo(*CurDAG->getContext(), VT);
Dan Gohman74321ab2008-09-10 21:01:31 +00006192 else {
Dan Gohman2048b852009-11-23 18:04:58 +00006193 SDB->PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
Dan Gohman74321ab2008-09-10 21:01:31 +00006194 return false;
6195 }
Dan Gohman3df24e62008-09-03 23:12:08 +00006196 }
6197
6198 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
6199
6200 unsigned Reg = F->getRegForValue(PHIOp);
6201 if (Reg == 0) {
Dan Gohman2048b852009-11-23 18:04:58 +00006202 SDB->PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
Dan Gohman3df24e62008-09-03 23:12:08 +00006203 return false;
6204 }
Dan Gohman2048b852009-11-23 18:04:58 +00006205 SDB->PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg));
Dan Gohman3df24e62008-09-03 23:12:08 +00006206 }
6207 }
6208
6209 return true;
6210}