blob: d660baeecaeeb6a629bef29d11d5fe348165bc0a [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
Jakob Stoklund Olesen4281e202012-01-07 07:39:47 +000018#define DEBUG_TYPE "regalloc"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Chris Lattner015959e2004-05-01 21:24:39 +000020#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000021#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000022#include "llvm/CodeGen/LiveVariables.h"
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000023#include "llvm/CodeGen/MachineDominators.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000024#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000026#include "llvm/CodeGen/Passes.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000027#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000028#include "llvm/Target/TargetInstrInfo.h"
29#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000030#include "llvm/Support/CommandLine.h"
31#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000032#include "llvm/Support/ErrorHandling.h"
33#include "llvm/Support/raw_ostream.h"
Andrew Trickd35576b2012-02-13 20:44:42 +000034#include "llvm/ADT/DenseSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000035#include "llvm/ADT/Statistic.h"
36#include "llvm/ADT/STLExtras.h"
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000037#include "LiveRangeCalc.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000038#include <algorithm>
Lang Hamesf41538d2009-06-02 16:53:25 +000039#include <limits>
Jeff Cohen97af7512006-12-02 02:22:01 +000040#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000041using namespace llvm;
42
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000043// Temporary option to enable regunit liveness.
Jakob Stoklund Olesen797e9a72012-06-20 22:52:22 +000044static cl::opt<bool> LiveRegUnits("live-regunits", cl::Hidden, cl::init(true));
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000045
Evan Cheng752195e2009-09-14 21:33:42 +000046STATISTIC(numIntervals , "Number of original intervals");
Chris Lattnercd3245a2006-12-19 22:41:21 +000047
Devang Patel19974732007-05-03 01:11:54 +000048char LiveIntervals::ID = 0;
Owen Anderson2ab36d32010-10-12 19:48:12 +000049INITIALIZE_PASS_BEGIN(LiveIntervals, "liveintervals",
50 "Live Interval Analysis", false, false)
Andrew Trick8dd26252012-02-10 04:10:36 +000051INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
Owen Anderson2ab36d32010-10-12 19:48:12 +000052INITIALIZE_PASS_DEPENDENCY(LiveVariables)
Andrew Trick8dd26252012-02-10 04:10:36 +000053INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
Owen Anderson2ab36d32010-10-12 19:48:12 +000054INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
Owen Anderson2ab36d32010-10-12 19:48:12 +000055INITIALIZE_PASS_END(LiveIntervals, "liveintervals",
Owen Andersonce665bd2010-10-07 22:25:06 +000056 "Live Interval Analysis", false, false)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000057
Chris Lattnerf7da2c72006-08-24 22:43:55 +000058void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000059 AU.setPreservesCFG();
Dan Gohman6d69ba82008-07-25 00:02:30 +000060 AU.addRequired<AliasAnalysis>();
61 AU.addPreserved<AliasAnalysis>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000062 AU.addRequired<LiveVariables>();
Evan Cheng148341c2010-08-17 21:00:37 +000063 AU.addPreserved<LiveVariables>();
Andrew Trickd35576b2012-02-13 20:44:42 +000064 AU.addPreservedID(MachineLoopInfoID);
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000065 if (LiveRegUnits)
66 AU.addRequiredTransitiveID(MachineDominatorsID);
Bill Wendling67d65bb2008-01-04 20:54:55 +000067 AU.addPreservedID(MachineDominatorsID);
Lang Hames233a60e2009-11-03 23:52:08 +000068 AU.addPreserved<SlotIndexes>();
69 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000070 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000071}
72
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000073LiveIntervals::LiveIntervals() : MachineFunctionPass(ID),
74 DomTree(0), LRCalc(0) {
75 initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
76}
77
78LiveIntervals::~LiveIntervals() {
79 delete LRCalc;
80}
81
Chris Lattnerf7da2c72006-08-24 22:43:55 +000082void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000083 // Free the live intervals themselves.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +000084 for (DenseMap<unsigned, LiveInterval*>::iterator I = R2IMap.begin(),
85 E = R2IMap.end(); I != E; ++I)
Owen Anderson03857b22008-08-13 21:49:13 +000086 delete I->second;
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +000087
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +000088 R2IMap.clear();
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +000089 RegMaskSlots.clear();
90 RegMaskBits.clear();
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +000091 RegMaskBlocks.clear();
Lang Hamesffd13262009-07-09 03:57:02 +000092
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000093 for (unsigned i = 0, e = RegUnitIntervals.size(); i != e; ++i)
94 delete RegUnitIntervals[i];
95 RegUnitIntervals.clear();
96
Benjamin Kramerce9a20b2010-06-26 11:30:59 +000097 // Release VNInfo memory regions, VNInfo objects don't need to be dtor'd.
98 VNInfoAllocator.Reset();
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000099}
100
Owen Anderson80b3ce62008-05-28 20:54:50 +0000101/// runOnMachineFunction - Register allocate the whole function
102///
103bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000104 MF = &fn;
105 MRI = &MF->getRegInfo();
106 TM = &fn.getTarget();
107 TRI = TM->getRegisterInfo();
108 TII = TM->getInstrInfo();
109 AA = &getAnalysis<AliasAnalysis>();
110 LV = &getAnalysis<LiveVariables>();
111 Indexes = &getAnalysis<SlotIndexes>();
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000112 if (LiveRegUnits)
113 DomTree = &getAnalysis<MachineDominatorTree>();
114 if (LiveRegUnits && !LRCalc)
115 LRCalc = new LiveRangeCalc();
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000116 AllocatableRegs = TRI->getAllocatableSet(fn);
117 ReservedRegs = TRI->getReservedRegs(fn);
Owen Anderson80b3ce62008-05-28 20:54:50 +0000118
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000119 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000120
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000121 numIntervals += getNumIntervals();
122
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000123 if (LiveRegUnits) {
124 computeLiveInRegUnits();
125 }
126
Chris Lattner70ca3582004-09-30 15:59:17 +0000127 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000128 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000129}
130
Chris Lattner70ca3582004-09-30 15:59:17 +0000131/// print - Implement the dump method.
Chris Lattner45cfe542009-08-23 06:03:38 +0000132void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000133 OS << "********** INTERVALS **********\n";
Jakob Stoklund Olesenf658af52012-02-14 23:46:21 +0000134
135 // Dump the physregs.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000136 for (unsigned Reg = 1, RegE = TRI->getNumRegs(); Reg != RegE; ++Reg)
Jakob Stoklund Olesenb77ec7d2012-06-05 22:51:54 +0000137 if (const LiveInterval *LI = R2IMap.lookup(Reg))
138 OS << PrintReg(Reg, TRI) << '\t' << *LI << '\n';
Jakob Stoklund Olesenf658af52012-02-14 23:46:21 +0000139
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000140 // Dump the regunits.
141 for (unsigned i = 0, e = RegUnitIntervals.size(); i != e; ++i)
142 if (LiveInterval *LI = RegUnitIntervals[i])
143 OS << PrintRegUnit(i, TRI) << " = " << *LI << '\n';
144
Jakob Stoklund Olesenf658af52012-02-14 23:46:21 +0000145 // Dump the virtregs.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000146 for (unsigned Reg = 0, RegE = MRI->getNumVirtRegs(); Reg != RegE; ++Reg)
Jakob Stoklund Olesenf658af52012-02-14 23:46:21 +0000147 if (const LiveInterval *LI =
Jakob Stoklund Olesenb77ec7d2012-06-05 22:51:54 +0000148 R2IMap.lookup(TargetRegisterInfo::index2VirtReg(Reg)))
149 OS << PrintReg(LI->reg) << '\t' << *LI << '\n';
Chris Lattner70ca3582004-09-30 15:59:17 +0000150
Evan Cheng752195e2009-09-14 21:33:42 +0000151 printInstrs(OS);
152}
153
154void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000155 OS << "********** MACHINEINSTRS **********\n";
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000156 MF->print(OS, Indexes);
Chris Lattner70ca3582004-09-30 15:59:17 +0000157}
158
Evan Cheng752195e2009-09-14 21:33:42 +0000159void LiveIntervals::dumpInstrs() const {
David Greene8a342292010-01-04 22:49:02 +0000160 printInstrs(dbgs());
Evan Cheng752195e2009-09-14 21:33:42 +0000161}
162
Evan Chengafff40a2010-05-04 20:26:52 +0000163static
Evan Cheng37499432010-05-05 18:27:40 +0000164bool MultipleDefsBySameMI(const MachineInstr &MI, unsigned MOIdx) {
Evan Chengafff40a2010-05-04 20:26:52 +0000165 unsigned Reg = MI.getOperand(MOIdx).getReg();
166 for (unsigned i = MOIdx+1, e = MI.getNumOperands(); i < e; ++i) {
167 const MachineOperand &MO = MI.getOperand(i);
168 if (!MO.isReg())
169 continue;
170 if (MO.getReg() == Reg && MO.isDef()) {
171 assert(MI.getOperand(MOIdx).getSubReg() != MO.getSubReg() &&
172 MI.getOperand(MOIdx).getSubReg() &&
Jakob Stoklund Olesened2185e2010-07-06 23:26:25 +0000173 (MO.getSubReg() || MO.isImplicit()));
Evan Chengafff40a2010-05-04 20:26:52 +0000174 return true;
175 }
176 }
177 return false;
178}
179
Evan Cheng37499432010-05-05 18:27:40 +0000180/// isPartialRedef - Return true if the specified def at the specific index is
181/// partially re-defining the specified live interval. A common case of this is
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000182/// a definition of the sub-register.
Evan Cheng37499432010-05-05 18:27:40 +0000183bool LiveIntervals::isPartialRedef(SlotIndex MIIdx, MachineOperand &MO,
184 LiveInterval &interval) {
185 if (!MO.getSubReg() || MO.isEarlyClobber())
186 return false;
187
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000188 SlotIndex RedefIndex = MIIdx.getRegSlot();
Evan Cheng37499432010-05-05 18:27:40 +0000189 const LiveRange *OldLR =
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000190 interval.getLiveRangeContaining(RedefIndex.getRegSlot(true));
Lang Hames6e2968c2010-09-25 12:04:16 +0000191 MachineInstr *DefMI = getInstructionFromIndex(OldLR->valno->def);
192 if (DefMI != 0) {
Evan Cheng37499432010-05-05 18:27:40 +0000193 return DefMI->findRegisterDefOperandIdx(interval.reg) != -1;
194 }
195 return false;
196}
197
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000198void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000199 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000200 SlotIndex MIIdx,
Lang Hames86511252009-09-04 20:41:11 +0000201 MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000202 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000203 LiveInterval &interval) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000204 DEBUG(dbgs() << "\t\tregister: " << PrintReg(interval.reg, TRI));
Evan Cheng419852c2008-04-03 16:39:43 +0000205
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000206 // Virtual registers may be defined multiple times (due to phi
207 // elimination and 2-addr elimination). Much of what we do only has to be
208 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000209 // time we see a vreg.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000210 LiveVariables::VarInfo& vi = LV->getVarInfo(interval.reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000211 if (interval.empty()) {
212 // Get the Idx of the defining instructions.
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000213 SlotIndex defIndex = MIIdx.getRegSlot(MO.isEarlyClobber());
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000214
Jakob Stoklund Olesen92b7df02012-03-04 19:19:10 +0000215 // Make sure the first definition is not a partial redefinition.
216 assert(!MO.readsReg() && "First def cannot also read virtual register "
217 "missing <undef> flag?");
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000218
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000219 VNInfo *ValNo = interval.getNextValue(defIndex, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000220 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000221
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000222 // Loop over all of the blocks that the vreg is defined in. There are
223 // two cases we have to handle here. The most common case is a vreg
224 // whose lifetime is contained within a basic block. In this case there
225 // will be a single kill, in MBB, which comes after the definition.
226 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
227 // FIXME: what about dead vars?
Lang Hames233a60e2009-11-03 23:52:08 +0000228 SlotIndex killIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000229 if (vi.Kills[0] != mi)
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000230 killIdx = getInstructionIndex(vi.Kills[0]).getRegSlot();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000231 else
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000232 killIdx = defIndex.getDeadSlot();
Chris Lattner6097d132004-07-19 02:15:56 +0000233
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000234 // If the kill happens after the definition, we have an intra-block
235 // live range.
236 if (killIdx > defIndex) {
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000237 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000238 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000239 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000240 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000241 DEBUG(dbgs() << " +" << LR << "\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000242 return;
243 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000244 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000245
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000246 // The other case we handle is when a virtual register lives to the end
247 // of the defining block, potentially live across some blocks, then is
248 // live into some number of blocks, but gets killed. Start by adding a
249 // range that goes from this definition to the end of the defining block.
Lang Hames74ab5ee2009-12-22 00:11:50 +0000250 LiveRange NewLR(defIndex, getMBBEndIdx(mbb), ValNo);
David Greene8a342292010-01-04 22:49:02 +0000251 DEBUG(dbgs() << " +" << NewLR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000252 interval.addRange(NewLR);
253
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000254 bool PHIJoin = LV->isPHIJoin(interval.reg);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000255
256 if (PHIJoin) {
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +0000257 // A phi join register is killed at the end of the MBB and revived as a
258 // new valno in the killing blocks.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000259 assert(vi.AliveBlocks.empty() && "Phi join can't pass through blocks");
260 DEBUG(dbgs() << " phi-join");
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000261 ValNo->setHasPHIKill(true);
262 } else {
263 // Iterate over all of the blocks that the variable is completely
264 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
265 // live interval.
266 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
267 E = vi.AliveBlocks.end(); I != E; ++I) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000268 MachineBasicBlock *aliveBlock = MF->getBlockNumbered(*I);
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +0000269 LiveRange LR(getMBBStartIdx(aliveBlock), getMBBEndIdx(aliveBlock),
270 ValNo);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000271 interval.addRange(LR);
272 DEBUG(dbgs() << " +" << LR);
273 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000274 }
275
276 // Finally, this virtual register is live from the start of any killing
277 // block to the 'use' slot of the killing instruction.
278 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
279 MachineInstr *Kill = vi.Kills[i];
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000280 SlotIndex Start = getMBBStartIdx(Kill->getParent());
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000281 SlotIndex killIdx = getInstructionIndex(Kill).getRegSlot();
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000282
283 // Create interval with one of a NEW value number. Note that this value
284 // number isn't actually defined by an instruction, weird huh? :)
285 if (PHIJoin) {
Lang Hames6e2968c2010-09-25 12:04:16 +0000286 assert(getInstructionFromIndex(Start) == 0 &&
287 "PHI def index points at actual instruction.");
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000288 ValNo = interval.getNextValue(Start, VNInfoAllocator);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000289 ValNo->setIsPHIDef(true);
290 }
291 LiveRange LR(Start, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000292 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000293 DEBUG(dbgs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000294 }
295
296 } else {
Evan Cheng37499432010-05-05 18:27:40 +0000297 if (MultipleDefsBySameMI(*mi, MOIdx))
Nick Lewycky761fd4c2010-05-20 03:30:09 +0000298 // Multiple defs of the same virtual register by the same instruction.
299 // e.g. %reg1031:5<def>, %reg1031:6<def> = VLD1q16 %reg1024<kill>, ...
Evan Chengafff40a2010-05-04 20:26:52 +0000300 // This is likely due to elimination of REG_SEQUENCE instructions. Return
301 // here since there is nothing to do.
302 return;
303
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000304 // If this is the second time we see a virtual register definition, it
305 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000306 // the result of two address elimination, then the vreg is one of the
307 // def-and-use register operand.
Evan Cheng37499432010-05-05 18:27:40 +0000308
309 // It may also be partial redef like this:
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000310 // 80 %reg1041:6<def> = VSHRNv4i16 %reg1034<kill>, 12, pred:14, pred:%reg0
311 // 120 %reg1041:5<def> = VSHRNv4i16 %reg1039<kill>, 12, pred:14, pred:%reg0
Evan Cheng37499432010-05-05 18:27:40 +0000312 bool PartReDef = isPartialRedef(MIIdx, MO, interval);
313 if (PartReDef || mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000314 // If this is a two-address definition, then we have already processed
315 // the live range. The only problem is that we didn't realize there
316 // are actually two values in the live interval. Because of this we
317 // need to take the LiveRegion that defines this register and split it
318 // into two values.
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000319 SlotIndex RedefIndex = MIIdx.getRegSlot(MO.isEarlyClobber());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000320
Lang Hames35f291d2009-09-12 03:34:03 +0000321 const LiveRange *OldLR =
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000322 interval.getLiveRangeContaining(RedefIndex.getRegSlot(true));
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000323 VNInfo *OldValNo = OldLR->valno;
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000324 SlotIndex DefIndex = OldValNo->def.getRegSlot();
Evan Cheng4f8ff162007-08-11 00:59:19 +0000325
Jakob Stoklund Olesenc66d0f22010-06-16 21:29:40 +0000326 // Delete the previous value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000327 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000328 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000329
Chris Lattner91725b72006-08-31 05:54:43 +0000330 // The new value number (#1) is defined by the instruction we claimed
331 // defined value #0.
Lang Hames6e2968c2010-09-25 12:04:16 +0000332 VNInfo *ValNo = interval.createValueCopy(OldValNo, VNInfoAllocator);
Lang Hames857c4e02009-06-17 21:01:20 +0000333
Chris Lattner91725b72006-08-31 05:54:43 +0000334 // Value#0 is now defined by the 2-addr instruction.
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000335 OldValNo->def = RedefIndex;
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000336
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000337 // Add the new live interval which replaces the range for the input copy.
338 LiveRange LR(DefIndex, RedefIndex, ValNo);
David Greene8a342292010-01-04 22:49:02 +0000339 DEBUG(dbgs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000340 interval.addRange(LR);
341
342 // If this redefinition is dead, we need to add a dummy unit live
343 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000344 if (MO.isDead())
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000345 interval.addRange(LiveRange(RedefIndex, RedefIndex.getDeadSlot(),
Lang Hames233a60e2009-11-03 23:52:08 +0000346 OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000347
Jakob Stoklund Olesenb77ec7d2012-06-05 22:51:54 +0000348 DEBUG(dbgs() << " RESULT: " << interval);
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000349 } else if (LV->isPHIJoin(interval.reg)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000350 // In the case of PHI elimination, each variable definition is only
351 // live until the end of the block. We've already taken care of the
352 // rest of the live range.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000353
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000354 SlotIndex defIndex = MIIdx.getRegSlot();
Evan Chengfb112882009-03-23 08:01:15 +0000355 if (MO.isEarlyClobber())
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000356 defIndex = MIIdx.getRegSlot(true);
Evan Cheng752195e2009-09-14 21:33:42 +0000357
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000358 VNInfo *ValNo = interval.getNextValue(defIndex, VNInfoAllocator);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000359
Lang Hames74ab5ee2009-12-22 00:11:50 +0000360 SlotIndex killIndex = getMBBEndIdx(mbb);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000361 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000362 interval.addRange(LR);
Lang Hames857c4e02009-06-17 21:01:20 +0000363 ValNo->setHasPHIKill(true);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000364 DEBUG(dbgs() << " phi-join +" << LR);
Evan Cheng37499432010-05-05 18:27:40 +0000365 } else {
366 llvm_unreachable("Multiply defined register");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000367 }
368 }
369
David Greene8a342292010-01-04 22:49:02 +0000370 DEBUG(dbgs() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000371}
372
Lang Hamesaf8b34d2012-02-17 00:18:18 +0000373static bool isRegLiveIntoSuccessor(const MachineBasicBlock *MBB, unsigned Reg) {
Lang Hames342c64c2012-02-14 18:51:53 +0000374 for (MachineBasicBlock::const_succ_iterator SI = MBB->succ_begin(),
375 SE = MBB->succ_end();
376 SI != SE; ++SI) {
377 const MachineBasicBlock* succ = *SI;
378 if (succ->isLiveIn(Reg))
379 return true;
380 }
381 return false;
382}
Lang Hames342c64c2012-02-14 18:51:53 +0000383
Chris Lattnerf35fef72004-07-23 21:24:19 +0000384void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000385 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000386 SlotIndex MIIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000387 MachineOperand& MO,
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000388 LiveInterval &interval) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000389 DEBUG(dbgs() << "\t\tregister: " << PrintReg(interval.reg, TRI));
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000390
Lang Hames233a60e2009-11-03 23:52:08 +0000391 SlotIndex baseIndex = MIIdx;
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000392 SlotIndex start = baseIndex.getRegSlot(MO.isEarlyClobber());
Lang Hames233a60e2009-11-03 23:52:08 +0000393 SlotIndex end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000394
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000395 // If it is not used after definition, it is considered dead at
396 // the instruction defining it. Hence its interval is:
397 // [defSlot(def), defSlot(def)+1)
Dale Johannesen39faac22009-09-20 00:36:41 +0000398 // For earlyclobbers, the defSlot was pushed back one; the extra
399 // advance below compensates.
Owen Anderson6b098de2008-06-25 23:39:39 +0000400 if (MO.isDead()) {
David Greene8a342292010-01-04 22:49:02 +0000401 DEBUG(dbgs() << " dead");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000402 end = start.getDeadSlot();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000403 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000404 }
405
406 // If it is not dead on definition, it must be killed by a
407 // subsequent instruction. Hence its interval is:
408 // [defSlot(def), useSlot(kill)+1)
Lang Hames233a60e2009-11-03 23:52:08 +0000409 baseIndex = baseIndex.getNextIndex();
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000410 while (++mi != MBB->end()) {
Lang Hames233a60e2009-11-03 23:52:08 +0000411
Dale Johannesenbd635202010-02-10 00:55:42 +0000412 if (mi->isDebugValue())
413 continue;
Lang Hames233a60e2009-11-03 23:52:08 +0000414 if (getInstructionFromIndex(baseIndex) == 0)
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000415 baseIndex = Indexes->getNextNonNullIndex(baseIndex);
Lang Hames233a60e2009-11-03 23:52:08 +0000416
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000417 if (mi->killsRegister(interval.reg, TRI)) {
David Greene8a342292010-01-04 22:49:02 +0000418 DEBUG(dbgs() << " killed");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000419 end = baseIndex.getRegSlot();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000420 goto exit;
Evan Chengc45288e2009-04-27 20:42:46 +0000421 } else {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000422 int DefIdx = mi->findRegisterDefOperandIdx(interval.reg,false,false,TRI);
Evan Chengc45288e2009-04-27 20:42:46 +0000423 if (DefIdx != -1) {
424 if (mi->isRegTiedToUseOperand(DefIdx)) {
425 // Two-address instruction.
Jakob Stoklund Olesen7e899cb2012-02-04 05:41:20 +0000426 end = baseIndex.getRegSlot(mi->getOperand(DefIdx).isEarlyClobber());
Evan Chengc45288e2009-04-27 20:42:46 +0000427 } else {
428 // Another instruction redefines the register before it is ever read.
Dale Johannesenbd635202010-02-10 00:55:42 +0000429 // Then the register is essentially dead at the instruction that
430 // defines it. Hence its interval is:
Evan Chengc45288e2009-04-27 20:42:46 +0000431 // [defSlot(def), defSlot(def)+1)
David Greene8a342292010-01-04 22:49:02 +0000432 DEBUG(dbgs() << " dead");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000433 end = start.getDeadSlot();
Evan Chengc45288e2009-04-27 20:42:46 +0000434 }
435 goto exit;
436 }
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000437 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000438
Lang Hames233a60e2009-11-03 23:52:08 +0000439 baseIndex = baseIndex.getNextIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000440 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000441
Lang Hames342c64c2012-02-14 18:51:53 +0000442 // If we get here the register *should* be live out.
443 assert(!isAllocatable(interval.reg) && "Physregs shouldn't be live out!");
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000444
Lang Hames342c64c2012-02-14 18:51:53 +0000445 // FIXME: We need saner rules for reserved regs.
446 if (isReserved(interval.reg)) {
Lang Hames342c64c2012-02-14 18:51:53 +0000447 end = start.getDeadSlot();
448 } else {
449 // Unreserved, unallocable registers like EFLAGS can be live across basic
450 // block boundaries.
Lang Hamesaf8b34d2012-02-17 00:18:18 +0000451 assert(isRegLiveIntoSuccessor(MBB, interval.reg) &&
452 "Unreserved reg not live-out?");
Lang Hames342c64c2012-02-14 18:51:53 +0000453 end = getMBBEndIdx(MBB);
454 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000455exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000456 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000457
Evan Cheng24a3cc42007-04-25 07:30:23 +0000458 // Already exists? Extend old live interval.
Jakob Stoklund Olesen31cc3ec2010-10-11 21:45:03 +0000459 VNInfo *ValNo = interval.getVNInfoAt(start);
460 bool Extend = ValNo != 0;
461 if (!Extend)
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000462 ValNo = interval.getNextValue(start, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000463 LiveRange LR(start, end, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000464 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000465 DEBUG(dbgs() << " +" << LR << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000466}
467
Chris Lattnerf35fef72004-07-23 21:24:19 +0000468void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
469 MachineBasicBlock::iterator MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000470 SlotIndex MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000471 MachineOperand& MO,
472 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000473 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000474 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000475 getOrCreateInterval(MO.getReg()));
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000476 else
Evan Chengc45288e2009-04-27 20:42:46 +0000477 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000478 getOrCreateInterval(MO.getReg()));
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000479}
480
Evan Chengb371f452007-02-19 21:49:54 +0000481void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +0000482 SlotIndex MIIdx,
Lang Hames4465b6f2012-02-10 03:19:36 +0000483 LiveInterval &interval) {
Lang Hames342c64c2012-02-14 18:51:53 +0000484 assert(TargetRegisterInfo::isPhysicalRegister(interval.reg) &&
485 "Only physical registers can be live in.");
486 assert((!isAllocatable(interval.reg) || MBB->getParent()->begin() ||
487 MBB->isLandingPad()) &&
488 "Allocatable live-ins only valid for entry blocks and landing pads.");
489
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000490 DEBUG(dbgs() << "\t\tlivein register: " << PrintReg(interval.reg, TRI));
Evan Chengb371f452007-02-19 21:49:54 +0000491
492 // Look for kills, if it reaches a def before it's killed, then it shouldn't
493 // be considered a livein.
494 MachineBasicBlock::iterator mi = MBB->begin();
Evan Cheng4507f082010-03-16 21:51:27 +0000495 MachineBasicBlock::iterator E = MBB->end();
496 // Skip over DBG_VALUE at the start of the MBB.
497 if (mi != E && mi->isDebugValue()) {
498 while (++mi != E && mi->isDebugValue())
499 ;
500 if (mi == E)
501 // MBB is empty except for DBG_VALUE's.
502 return;
503 }
504
Lang Hames233a60e2009-11-03 23:52:08 +0000505 SlotIndex baseIndex = MIIdx;
506 SlotIndex start = baseIndex;
507 if (getInstructionFromIndex(baseIndex) == 0)
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000508 baseIndex = Indexes->getNextNonNullIndex(baseIndex);
Lang Hames233a60e2009-11-03 23:52:08 +0000509
510 SlotIndex end = baseIndex;
Evan Cheng0076c612009-03-05 03:34:26 +0000511 bool SeenDefUse = false;
Evan Chengb371f452007-02-19 21:49:54 +0000512
Dale Johannesenbd635202010-02-10 00:55:42 +0000513 while (mi != E) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000514 if (mi->killsRegister(interval.reg, TRI)) {
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000515 DEBUG(dbgs() << " killed");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000516 end = baseIndex.getRegSlot();
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000517 SeenDefUse = true;
518 break;
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000519 } else if (mi->modifiesRegister(interval.reg, TRI)) {
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000520 // Another instruction redefines the register before it is ever read.
521 // Then the register is essentially dead at the instruction that defines
522 // it. Hence its interval is:
523 // [defSlot(def), defSlot(def)+1)
524 DEBUG(dbgs() << " dead");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000525 end = start.getDeadSlot();
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000526 SeenDefUse = true;
527 break;
528 }
529
Evan Cheng4507f082010-03-16 21:51:27 +0000530 while (++mi != E && mi->isDebugValue())
531 // Skip over DBG_VALUE.
532 ;
533 if (mi != E)
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000534 baseIndex = Indexes->getNextNonNullIndex(baseIndex);
Evan Chengb371f452007-02-19 21:49:54 +0000535 }
536
Evan Cheng75611fb2007-06-27 01:16:36 +0000537 // Live-in register might not be used at all.
Evan Cheng0076c612009-03-05 03:34:26 +0000538 if (!SeenDefUse) {
Lang Hamesaf8b34d2012-02-17 00:18:18 +0000539 if (isAllocatable(interval.reg) ||
540 !isRegLiveIntoSuccessor(MBB, interval.reg)) {
541 // Allocatable registers are never live through.
542 // Non-allocatable registers that aren't live into any successors also
543 // aren't live through.
Lang Hames342c64c2012-02-14 18:51:53 +0000544 DEBUG(dbgs() << " dead");
Lang Hamesf58e37f2012-02-15 01:31:10 +0000545 return;
Lang Hames342c64c2012-02-14 18:51:53 +0000546 } else {
Lang Hamesaf8b34d2012-02-17 00:18:18 +0000547 // If we get here the register is non-allocatable and live into some
548 // successor. We'll conservatively assume it's live-through.
Lang Hames342c64c2012-02-14 18:51:53 +0000549 DEBUG(dbgs() << " live through");
550 end = getMBBEndIdx(MBB);
551 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000552 }
553
Lang Hames6e2968c2010-09-25 12:04:16 +0000554 SlotIndex defIdx = getMBBStartIdx(MBB);
555 assert(getInstructionFromIndex(defIdx) == 0 &&
556 "PHI def index points at actual instruction.");
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000557 VNInfo *vni = interval.getNextValue(defIdx, VNInfoAllocator);
Lang Hamesd21c3162009-06-18 22:01:47 +0000558 vni->setIsPHIDef(true);
559 LiveRange LR(start, end, vni);
Jakob Stoklund Olesen3de23e62009-11-07 01:58:40 +0000560
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000561 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000562 DEBUG(dbgs() << " +" << LR << '\n');
Evan Chengb371f452007-02-19 21:49:54 +0000563}
564
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000565/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000566/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000567/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000568/// which a variable is live
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000569void LiveIntervals::computeIntervals() {
David Greene8a342292010-01-04 22:49:02 +0000570 DEBUG(dbgs() << "********** COMPUTING LIVE INTERVALS **********\n"
Bill Wendling8e6179f2009-08-22 20:18:03 +0000571 << "********** Function: "
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000572 << ((Value*)MF->getFunction())->getName() << '\n');
Evan Chengd129d732009-07-17 19:43:40 +0000573
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000574 RegMaskBlocks.resize(MF->getNumBlockIDs());
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000575
Evan Chengd129d732009-07-17 19:43:40 +0000576 SmallVector<unsigned, 8> UndefUses;
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000577 for (MachineFunction::iterator MBBI = MF->begin(), E = MF->end();
Chris Lattner428b92e2006-09-15 03:57:23 +0000578 MBBI != E; ++MBBI) {
579 MachineBasicBlock *MBB = MBBI;
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000580 RegMaskBlocks[MBB->getNumber()].first = RegMaskSlots.size();
581
Evan Cheng00a99a32010-02-06 09:07:11 +0000582 if (MBB->empty())
583 continue;
584
Owen Anderson134eb732008-09-21 20:43:24 +0000585 // Track the index of the current machine instr.
Lang Hames233a60e2009-11-03 23:52:08 +0000586 SlotIndex MIIndex = getMBBStartIdx(MBB);
Bob Wilsonad98f792010-05-03 21:38:11 +0000587 DEBUG(dbgs() << "BB#" << MBB->getNumber()
588 << ":\t\t# derived from " << MBB->getName() << "\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000589
Dan Gohmancb406c22007-10-03 19:26:29 +0000590 // Create intervals for live-ins to this BB first.
Dan Gohman81bf03e2010-04-13 16:57:55 +0000591 for (MachineBasicBlock::livein_iterator LI = MBB->livein_begin(),
Dan Gohmancb406c22007-10-03 19:26:29 +0000592 LE = MBB->livein_end(); LI != LE; ++LI) {
593 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000594 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000595
Owen Anderson99500ae2008-09-15 22:00:38 +0000596 // Skip over empty initial indices.
Lang Hames233a60e2009-11-03 23:52:08 +0000597 if (getInstructionFromIndex(MIIndex) == 0)
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000598 MIIndex = Indexes->getNextNonNullIndex(MIIndex);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000599
Dale Johannesen1caedd02010-01-22 22:38:21 +0000600 for (MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
601 MI != miEnd; ++MI) {
David Greene8a342292010-01-04 22:49:02 +0000602 DEBUG(dbgs() << MIIndex << "\t" << *MI);
Chris Lattner518bb532010-02-09 19:54:29 +0000603 if (MI->isDebugValue())
Dale Johannesen1caedd02010-01-22 22:38:21 +0000604 continue;
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000605 assert(Indexes->getInstructionFromIndex(MIIndex) == MI &&
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000606 "Lost SlotIndex synchronization");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000607
Evan Cheng438f7bc2006-11-10 08:43:01 +0000608 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000609 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
610 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000611
612 // Collect register masks.
613 if (MO.isRegMask()) {
614 RegMaskSlots.push_back(MIIndex.getRegSlot());
615 RegMaskBits.push_back(MO.getRegMask());
616 continue;
617 }
618
Evan Chengd129d732009-07-17 19:43:40 +0000619 if (!MO.isReg() || !MO.getReg())
620 continue;
621
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000622 // handle register defs - build intervals
Evan Chengd129d732009-07-17 19:43:40 +0000623 if (MO.isDef())
Evan Chengef0732d2008-07-10 07:35:43 +0000624 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengd129d732009-07-17 19:43:40 +0000625 else if (MO.isUndef())
626 UndefUses.push_back(MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000627 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000628
Lang Hames233a60e2009-11-03 23:52:08 +0000629 // Move to the next instr slot.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000630 MIIndex = Indexes->getNextNonNullIndex(MIIndex);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000631 }
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000632
633 // Compute the number of register mask instructions in this block.
634 std::pair<unsigned, unsigned> &RMB = RegMaskBlocks[MBB->getNumber()];
635 RMB.second = RegMaskSlots.size() - RMB.first;;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000636 }
Evan Chengd129d732009-07-17 19:43:40 +0000637
638 // Create empty intervals for registers defined by implicit_def's (except
639 // for those implicit_def that define values which are liveout of their
640 // blocks.
641 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
642 unsigned UndefReg = UndefUses[i];
643 (void)getOrCreateInterval(UndefReg);
644 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000645}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000646
Owen Anderson03857b22008-08-13 21:49:13 +0000647LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000648 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +0000649 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000650}
Evan Chengf2fbca62007-11-12 06:35:08 +0000651
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000652
653//===----------------------------------------------------------------------===//
654// Register Unit Liveness
655//===----------------------------------------------------------------------===//
656//
657// Fixed interference typically comes from ABI boundaries: Function arguments
658// and return values are passed in fixed registers, and so are exception
659// pointers entering landing pads. Certain instructions require values to be
660// present in specific registers. That is also represented through fixed
661// interference.
662//
663
664/// computeRegUnitInterval - Compute the live interval of a register unit, based
665/// on the uses and defs of aliasing registers. The interval should be empty,
666/// or contain only dead phi-defs from ABI blocks.
667void LiveIntervals::computeRegUnitInterval(LiveInterval *LI) {
668 unsigned Unit = LI->reg;
669
670 assert(LRCalc && "LRCalc not initialized.");
671 LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator());
672
673 // The physregs aliasing Unit are the roots and their super-registers.
674 // Create all values as dead defs before extending to uses. Note that roots
675 // may share super-registers. That's OK because createDeadDefs() is
676 // idempotent. It is very rare for a register unit to have multiple roots, so
677 // uniquing super-registers is probably not worthwhile.
678 for (MCRegUnitRootIterator Roots(Unit, TRI); Roots.isValid(); ++Roots) {
679 unsigned Root = *Roots;
680 if (!MRI->reg_empty(Root))
681 LRCalc->createDeadDefs(LI, Root);
682 for (MCSuperRegIterator Supers(Root, TRI); Supers.isValid(); ++Supers) {
683 if (!MRI->reg_empty(*Supers))
684 LRCalc->createDeadDefs(LI, *Supers);
685 }
686 }
687
688 // Now extend LI to reach all uses.
689 // Ignore uses of reserved registers. We only track defs of those.
690 for (MCRegUnitRootIterator Roots(Unit, TRI); Roots.isValid(); ++Roots) {
691 unsigned Root = *Roots;
692 if (!isReserved(Root) && !MRI->reg_empty(Root))
693 LRCalc->extendToUses(LI, Root);
694 for (MCSuperRegIterator Supers(Root, TRI); Supers.isValid(); ++Supers) {
695 unsigned Reg = *Supers;
696 if (!isReserved(Reg) && !MRI->reg_empty(Reg))
697 LRCalc->extendToUses(LI, Reg);
698 }
699 }
700}
701
702
703/// computeLiveInRegUnits - Precompute the live ranges of any register units
704/// that are live-in to an ABI block somewhere. Register values can appear
705/// without a corresponding def when entering the entry block or a landing pad.
706///
707void LiveIntervals::computeLiveInRegUnits() {
708 RegUnitIntervals.resize(TRI->getNumRegUnits());
709 DEBUG(dbgs() << "Computing live-in reg-units in ABI blocks.\n");
710
711 // Keep track of the intervals allocated.
712 SmallVector<LiveInterval*, 8> NewIntvs;
713
714 // Check all basic blocks for live-ins.
715 for (MachineFunction::const_iterator MFI = MF->begin(), MFE = MF->end();
716 MFI != MFE; ++MFI) {
717 const MachineBasicBlock *MBB = MFI;
718
719 // We only care about ABI blocks: Entry + landing pads.
720 if ((MFI != MF->begin() && !MBB->isLandingPad()) || MBB->livein_empty())
721 continue;
722
723 // Create phi-defs at Begin for all live-in registers.
724 SlotIndex Begin = Indexes->getMBBStartIdx(MBB);
725 DEBUG(dbgs() << Begin << "\tBB#" << MBB->getNumber());
726 for (MachineBasicBlock::livein_iterator LII = MBB->livein_begin(),
727 LIE = MBB->livein_end(); LII != LIE; ++LII) {
728 for (MCRegUnitIterator Units(*LII, TRI); Units.isValid(); ++Units) {
729 unsigned Unit = *Units;
730 LiveInterval *Intv = RegUnitIntervals[Unit];
731 if (!Intv) {
732 Intv = RegUnitIntervals[Unit] = new LiveInterval(Unit, HUGE_VALF);
733 NewIntvs.push_back(Intv);
734 }
735 VNInfo *VNI = Intv->createDeadDef(Begin, getVNInfoAllocator());
Matt Beaumont-Gay05b46f02012-06-05 23:00:03 +0000736 (void)VNI;
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000737 DEBUG(dbgs() << ' ' << PrintRegUnit(Unit, TRI) << '#' << VNI->id);
738 }
739 }
740 DEBUG(dbgs() << '\n');
741 }
742 DEBUG(dbgs() << "Created " << NewIntvs.size() << " new intervals.\n");
743
744 // Compute the 'normal' part of the intervals.
745 for (unsigned i = 0, e = NewIntvs.size(); i != e; ++i)
746 computeRegUnitInterval(NewIntvs[i]);
747}
748
749
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000750/// shrinkToUses - After removing some uses of a register, shrink its live
751/// range to just the remaining uses. This method does not compute reaching
752/// defs for new uses, and it doesn't remove dead defs.
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000753bool LiveIntervals::shrinkToUses(LiveInterval *li,
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000754 SmallVectorImpl<MachineInstr*> *dead) {
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000755 DEBUG(dbgs() << "Shrink: " << *li << '\n');
756 assert(TargetRegisterInfo::isVirtualRegister(li->reg)
Lang Hames567cdba2012-01-03 20:05:57 +0000757 && "Can only shrink virtual registers");
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000758 // Find all the values used, including PHI kills.
759 SmallVector<std::pair<SlotIndex, VNInfo*>, 16> WorkList;
760
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000761 // Blocks that have already been added to WorkList as live-out.
762 SmallPtrSet<MachineBasicBlock*, 16> LiveOut;
763
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000764 // Visit all instructions reading li->reg.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000765 for (MachineRegisterInfo::reg_iterator I = MRI->reg_begin(li->reg);
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000766 MachineInstr *UseMI = I.skipInstruction();) {
767 if (UseMI->isDebugValue() || !UseMI->readsVirtualRegister(li->reg))
768 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000769 SlotIndex Idx = getInstructionIndex(UseMI).getRegSlot();
Jakob Stoklund Olesen97769fc2012-05-20 02:54:52 +0000770 LiveRangeQuery LRQ(*li, Idx);
771 VNInfo *VNI = LRQ.valueIn();
Jakob Stoklund Olesen9ef931e2011-03-18 03:06:04 +0000772 if (!VNI) {
773 // This shouldn't happen: readsVirtualRegister returns true, but there is
774 // no live value. It is likely caused by a target getting <undef> flags
775 // wrong.
776 DEBUG(dbgs() << Idx << '\t' << *UseMI
777 << "Warning: Instr claims to read non-existent value in "
778 << *li << '\n');
779 continue;
780 }
Jakob Stoklund Olesenf054e192011-11-14 18:45:38 +0000781 // Special case: An early-clobber tied operand reads and writes the
Jakob Stoklund Olesen97769fc2012-05-20 02:54:52 +0000782 // register one slot early.
783 if (VNInfo *DefVNI = LRQ.valueDefined())
784 Idx = DefVNI->def;
785
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000786 WorkList.push_back(std::make_pair(Idx, VNI));
787 }
788
789 // Create a new live interval with only minimal live segments per def.
790 LiveInterval NewLI(li->reg, 0);
791 for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end();
792 I != E; ++I) {
793 VNInfo *VNI = *I;
794 if (VNI->isUnused())
795 continue;
Jakob Stoklund Olesen1f81e312011-11-13 22:42:13 +0000796 NewLI.addRange(LiveRange(VNI->def, VNI->def.getDeadSlot(), VNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000797 }
798
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000799 // Keep track of the PHIs that are in use.
800 SmallPtrSet<VNInfo*, 8> UsedPHIs;
801
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000802 // Extend intervals to reach all uses in WorkList.
803 while (!WorkList.empty()) {
804 SlotIndex Idx = WorkList.back().first;
805 VNInfo *VNI = WorkList.back().second;
806 WorkList.pop_back();
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000807 const MachineBasicBlock *MBB = getMBBFromIndex(Idx.getPrevSlot());
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000808 SlotIndex BlockStart = getMBBStartIdx(MBB);
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000809
810 // Extend the live range for VNI to be live at Idx.
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000811 if (VNInfo *ExtVNI = NewLI.extendInBlock(BlockStart, Idx)) {
Nick Lewycky4b11a702011-03-02 01:43:30 +0000812 (void)ExtVNI;
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000813 assert(ExtVNI == VNI && "Unexpected existing value number");
814 // Is this a PHIDef we haven't seen before?
Jakob Stoklund Olesenc29d9b32011-03-03 00:20:51 +0000815 if (!VNI->isPHIDef() || VNI->def != BlockStart || !UsedPHIs.insert(VNI))
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000816 continue;
817 // The PHI is live, make sure the predecessors are live-out.
818 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
819 PE = MBB->pred_end(); PI != PE; ++PI) {
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000820 if (!LiveOut.insert(*PI))
821 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000822 SlotIndex Stop = getMBBEndIdx(*PI);
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000823 // A predecessor is not required to have a live-out value for a PHI.
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000824 if (VNInfo *PVNI = li->getVNInfoBefore(Stop))
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000825 WorkList.push_back(std::make_pair(Stop, PVNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000826 }
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000827 continue;
828 }
829
830 // VNI is live-in to MBB.
831 DEBUG(dbgs() << " live-in at " << BlockStart << '\n');
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000832 NewLI.addRange(LiveRange(BlockStart, Idx, VNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000833
834 // Make sure VNI is live-out from the predecessors.
835 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
836 PE = MBB->pred_end(); PI != PE; ++PI) {
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000837 if (!LiveOut.insert(*PI))
838 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000839 SlotIndex Stop = getMBBEndIdx(*PI);
840 assert(li->getVNInfoBefore(Stop) == VNI &&
841 "Wrong value out of predecessor");
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000842 WorkList.push_back(std::make_pair(Stop, VNI));
843 }
844 }
845
846 // Handle dead values.
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000847 bool CanSeparate = false;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000848 for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end();
849 I != E; ++I) {
850 VNInfo *VNI = *I;
851 if (VNI->isUnused())
852 continue;
853 LiveInterval::iterator LII = NewLI.FindLiveRangeContaining(VNI->def);
854 assert(LII != NewLI.end() && "Missing live range for PHI");
Jakob Stoklund Olesen1f81e312011-11-13 22:42:13 +0000855 if (LII->end != VNI->def.getDeadSlot())
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000856 continue;
Jakob Stoklund Olesena4d34732011-03-02 00:33:01 +0000857 if (VNI->isPHIDef()) {
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000858 // This is a dead PHI. Remove it.
859 VNI->setIsUnused(true);
860 NewLI.removeRange(*LII);
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000861 DEBUG(dbgs() << "Dead PHI at " << VNI->def << " may separate interval\n");
862 CanSeparate = true;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000863 } else {
864 // This is a dead def. Make sure the instruction knows.
865 MachineInstr *MI = getInstructionFromIndex(VNI->def);
866 assert(MI && "No instruction defining live value");
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000867 MI->addRegisterDead(li->reg, TRI);
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000868 if (dead && MI->allDefsAreDead()) {
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000869 DEBUG(dbgs() << "All defs dead: " << VNI->def << '\t' << *MI);
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000870 dead->push_back(MI);
871 }
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000872 }
873 }
874
875 // Move the trimmed ranges back.
876 li->ranges.swap(NewLI.ranges);
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000877 DEBUG(dbgs() << "Shrunk: " << *li << '\n');
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000878 return CanSeparate;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000879}
880
881
Evan Chengf2fbca62007-11-12 06:35:08 +0000882//===----------------------------------------------------------------------===//
883// Register allocator hooks.
884//
885
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000886void LiveIntervals::addKillFlags() {
Jakob Stoklund Olesen12a7be92012-06-20 23:23:59 +0000887 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
888 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000889 if (MRI->reg_nodbg_empty(Reg))
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000890 continue;
Jakob Stoklund Olesen12a7be92012-06-20 23:23:59 +0000891 LiveInterval *LI = &getInterval(Reg);
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000892
893 // Every instruction that kills Reg corresponds to a live range end point.
894 for (LiveInterval::iterator RI = LI->begin(), RE = LI->end(); RI != RE;
895 ++RI) {
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000896 // A block index indicates an MBB edge.
897 if (RI->end.isBlock())
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000898 continue;
899 MachineInstr *MI = getInstructionFromIndex(RI->end);
900 if (!MI)
901 continue;
902 MI->addRegisterKilled(Reg, NULL);
903 }
904 }
905}
906
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000907MachineBasicBlock*
908LiveIntervals::intervalIsInOneMBB(const LiveInterval &LI) const {
909 // A local live range must be fully contained inside the block, meaning it is
910 // defined and killed at instructions, not at block boundaries. It is not
911 // live in or or out of any block.
912 //
913 // It is technically possible to have a PHI-defined live range identical to a
914 // single block, but we are going to return false in that case.
Lang Hames233a60e2009-11-03 23:52:08 +0000915
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000916 SlotIndex Start = LI.beginIndex();
917 if (Start.isBlock())
918 return NULL;
Lang Hames233a60e2009-11-03 23:52:08 +0000919
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000920 SlotIndex Stop = LI.endIndex();
921 if (Stop.isBlock())
922 return NULL;
Lang Hames233a60e2009-11-03 23:52:08 +0000923
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000924 // getMBBFromIndex doesn't need to search the MBB table when both indexes
925 // belong to proper instructions.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000926 MachineBasicBlock *MBB1 = Indexes->getMBBFromIndex(Start);
927 MachineBasicBlock *MBB2 = Indexes->getMBBFromIndex(Stop);
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000928 return MBB1 == MBB2 ? MBB1 : NULL;
Evan Cheng81a03822007-11-17 00:40:40 +0000929}
930
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +0000931float
932LiveIntervals::getSpillWeight(bool isDef, bool isUse, unsigned loopDepth) {
933 // Limit the loop depth ridiculousness.
934 if (loopDepth > 200)
935 loopDepth = 200;
936
937 // The loop depth is used to roughly estimate the number of times the
938 // instruction is executed. Something like 10^d is simple, but will quickly
939 // overflow a float. This expression behaves like 10^d for small d, but is
940 // more tempered for large d. At d=200 we get 6.7e33 which leaves a bit of
941 // headroom before overflow.
NAKAMURA Takumidc5198b2011-03-31 12:11:33 +0000942 // By the way, powf() might be unavailable here. For consistency,
943 // We may take pow(double,double).
944 float lc = std::pow(1 + (100.0 / (loopDepth + 10)), (double)loopDepth);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +0000945
946 return (isDef + isUse) * lc;
947}
948
Owen Andersonc4dc1322008-06-05 17:15:43 +0000949LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesffd13262009-07-09 03:57:02 +0000950 MachineInstr* startInst) {
Owen Andersonc4dc1322008-06-05 17:15:43 +0000951 LiveInterval& Interval = getOrCreateInterval(reg);
952 VNInfo* VN = Interval.getNextValue(
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000953 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000954 getVNInfoAllocator());
Lang Hames857c4e02009-06-17 21:01:20 +0000955 VN->setHasPHIKill(true);
Lang Hames86511252009-09-04 20:41:11 +0000956 LiveRange LR(
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000957 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Lang Hames74ab5ee2009-12-22 00:11:50 +0000958 getMBBEndIdx(startInst->getParent()), VN);
Owen Andersonc4dc1322008-06-05 17:15:43 +0000959 Interval.addRange(LR);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000960
Owen Andersonc4dc1322008-06-05 17:15:43 +0000961 return LR;
962}
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000963
964
965//===----------------------------------------------------------------------===//
966// Register mask functions
967//===----------------------------------------------------------------------===//
968
969bool LiveIntervals::checkRegMaskInterference(LiveInterval &LI,
970 BitVector &UsableRegs) {
971 if (LI.empty())
972 return false;
Jakob Stoklund Olesen9f10ac62012-02-10 01:31:31 +0000973 LiveInterval::iterator LiveI = LI.begin(), LiveE = LI.end();
974
975 // Use a smaller arrays for local live ranges.
976 ArrayRef<SlotIndex> Slots;
977 ArrayRef<const uint32_t*> Bits;
978 if (MachineBasicBlock *MBB = intervalIsInOneMBB(LI)) {
979 Slots = getRegMaskSlotsInBlock(MBB->getNumber());
980 Bits = getRegMaskBitsInBlock(MBB->getNumber());
981 } else {
982 Slots = getRegMaskSlots();
983 Bits = getRegMaskBits();
984 }
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000985
986 // We are going to enumerate all the register mask slots contained in LI.
987 // Start with a binary search of RegMaskSlots to find a starting point.
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000988 ArrayRef<SlotIndex>::iterator SlotI =
989 std::lower_bound(Slots.begin(), Slots.end(), LiveI->start);
990 ArrayRef<SlotIndex>::iterator SlotE = Slots.end();
991
992 // No slots in range, LI begins after the last call.
993 if (SlotI == SlotE)
994 return false;
995
996 bool Found = false;
997 for (;;) {
998 assert(*SlotI >= LiveI->start);
999 // Loop over all slots overlapping this segment.
1000 while (*SlotI < LiveI->end) {
1001 // *SlotI overlaps LI. Collect mask bits.
1002 if (!Found) {
1003 // This is the first overlap. Initialize UsableRegs to all ones.
1004 UsableRegs.clear();
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001005 UsableRegs.resize(TRI->getNumRegs(), true);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +00001006 Found = true;
1007 }
1008 // Remove usable registers clobbered by this mask.
Jakob Stoklund Olesen9f10ac62012-02-10 01:31:31 +00001009 UsableRegs.clearBitsNotInMask(Bits[SlotI-Slots.begin()]);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +00001010 if (++SlotI == SlotE)
1011 return Found;
1012 }
1013 // *SlotI is beyond the current LI segment.
1014 LiveI = LI.advanceTo(LiveI, *SlotI);
1015 if (LiveI == LiveE)
1016 return Found;
1017 // Advance SlotI until it overlaps.
1018 while (*SlotI < LiveI->start)
1019 if (++SlotI == SlotE)
1020 return Found;
1021 }
1022}
Lang Hames3dc7c512012-02-17 18:44:18 +00001023
1024//===----------------------------------------------------------------------===//
1025// IntervalUpdate class.
1026//===----------------------------------------------------------------------===//
1027
Lang Hamesfd6d3212012-02-21 00:00:36 +00001028// HMEditor is a toolkit used by handleMove to trim or extend live intervals.
Lang Hames3dc7c512012-02-17 18:44:18 +00001029class LiveIntervals::HMEditor {
1030private:
Lang Hamesecb50622012-02-17 23:43:40 +00001031 LiveIntervals& LIS;
1032 const MachineRegisterInfo& MRI;
1033 const TargetRegisterInfo& TRI;
1034 SlotIndex NewIdx;
Lang Hames3dc7c512012-02-17 18:44:18 +00001035
Lang Hames55fed622012-02-19 03:00:30 +00001036 typedef std::pair<LiveInterval*, LiveRange*> IntRangePair;
1037 typedef DenseSet<IntRangePair> RangeSet;
1038
Lang Hames6aceab12012-02-19 07:13:05 +00001039 struct RegRanges {
1040 LiveRange* Use;
1041 LiveRange* EC;
1042 LiveRange* Dead;
1043 LiveRange* Def;
1044 RegRanges() : Use(0), EC(0), Dead(0), Def(0) {}
1045 };
1046 typedef DenseMap<unsigned, RegRanges> BundleRanges;
1047
Lang Hames3dc7c512012-02-17 18:44:18 +00001048public:
Lang Hamesecb50622012-02-17 23:43:40 +00001049 HMEditor(LiveIntervals& LIS, const MachineRegisterInfo& MRI,
1050 const TargetRegisterInfo& TRI, SlotIndex NewIdx)
1051 : LIS(LIS), MRI(MRI), TRI(TRI), NewIdx(NewIdx) {}
Lang Hames3dc7c512012-02-17 18:44:18 +00001052
Lang Hames55fed622012-02-19 03:00:30 +00001053 // Update intervals for all operands of MI from OldIdx to NewIdx.
1054 // This assumes that MI used to be at OldIdx, and now resides at
1055 // NewIdx.
Lang Hames4586d252012-02-21 22:29:38 +00001056 void moveAllRangesFrom(MachineInstr* MI, SlotIndex OldIdx) {
Lang Hames6aceab12012-02-19 07:13:05 +00001057 assert(NewIdx != OldIdx && "No-op move? That's a bit strange.");
1058
Lang Hames55fed622012-02-19 03:00:30 +00001059 // Collect the operands.
1060 RangeSet Entering, Internal, Exiting;
Lang Hamesac027142012-02-19 03:09:55 +00001061 bool hasRegMaskOp = false;
1062 collectRanges(MI, Entering, Internal, Exiting, hasRegMaskOp, OldIdx);
Lang Hames55fed622012-02-19 03:00:30 +00001063
Andrew Trickf70af522012-03-21 04:12:16 +00001064 // To keep the LiveRanges valid within an interval, move the ranges closest
1065 // to the destination first. This prevents ranges from overlapping, to that
1066 // APIs like removeRange still work.
1067 if (NewIdx < OldIdx) {
1068 moveAllEnteringFrom(OldIdx, Entering);
1069 moveAllInternalFrom(OldIdx, Internal);
1070 moveAllExitingFrom(OldIdx, Exiting);
1071 }
1072 else {
1073 moveAllExitingFrom(OldIdx, Exiting);
1074 moveAllInternalFrom(OldIdx, Internal);
1075 moveAllEnteringFrom(OldIdx, Entering);
1076 }
Lang Hames55fed622012-02-19 03:00:30 +00001077
Lang Hamesac027142012-02-19 03:09:55 +00001078 if (hasRegMaskOp)
1079 updateRegMaskSlots(OldIdx);
1080
Lang Hames55fed622012-02-19 03:00:30 +00001081#ifndef NDEBUG
1082 LIValidator validator;
Pete Cooper722b6f12012-04-18 20:29:17 +00001083 validator = std::for_each(Entering.begin(), Entering.end(), validator);
1084 validator = std::for_each(Internal.begin(), Internal.end(), validator);
1085 validator = std::for_each(Exiting.begin(), Exiting.end(), validator);
Lang Hames6aceab12012-02-19 07:13:05 +00001086 assert(validator.rangesOk() && "moveAllOperandsFrom broke liveness.");
Lang Hames55fed622012-02-19 03:00:30 +00001087#endif
1088
Lang Hames3dc7c512012-02-17 18:44:18 +00001089 }
1090
Lang Hames4586d252012-02-21 22:29:38 +00001091 // Update intervals for all operands of MI to refer to BundleStart's
1092 // SlotIndex.
1093 void moveAllRangesInto(MachineInstr* MI, MachineInstr* BundleStart) {
Lang Hames6aceab12012-02-19 07:13:05 +00001094 if (MI == BundleStart)
1095 return; // Bundling instr with itself - nothing to do.
1096
Lang Hamesfd6d3212012-02-21 00:00:36 +00001097 SlotIndex OldIdx = LIS.getSlotIndexes()->getInstructionIndex(MI);
1098 assert(LIS.getSlotIndexes()->getInstructionFromIndex(OldIdx) == MI &&
1099 "SlotIndex <-> Instruction mapping broken for MI");
1100
Lang Hames4586d252012-02-21 22:29:38 +00001101 // Collect all ranges already in the bundle.
1102 MachineBasicBlock::instr_iterator BII(BundleStart);
Lang Hames6aceab12012-02-19 07:13:05 +00001103 RangeSet Entering, Internal, Exiting;
1104 bool hasRegMaskOp = false;
Lang Hames4586d252012-02-21 22:29:38 +00001105 collectRanges(BII, Entering, Internal, Exiting, hasRegMaskOp, NewIdx);
1106 assert(!hasRegMaskOp && "Can't have RegMask operand in bundle.");
1107 for (++BII; &*BII == MI || BII->isInsideBundle(); ++BII) {
1108 if (&*BII == MI)
1109 continue;
1110 collectRanges(BII, Entering, Internal, Exiting, hasRegMaskOp, NewIdx);
1111 assert(!hasRegMaskOp && "Can't have RegMask operand in bundle.");
1112 }
1113
1114 BundleRanges BR = createBundleRanges(Entering, Internal, Exiting);
1115
Lang Hamesf905f692012-05-29 18:19:54 +00001116 Entering.clear();
1117 Internal.clear();
1118 Exiting.clear();
Lang Hames6aceab12012-02-19 07:13:05 +00001119 collectRanges(MI, Entering, Internal, Exiting, hasRegMaskOp, OldIdx);
Lang Hames4586d252012-02-21 22:29:38 +00001120 assert(!hasRegMaskOp && "Can't have RegMask operand in bundle.");
1121
1122 DEBUG(dbgs() << "Entering: " << Entering.size() << "\n");
1123 DEBUG(dbgs() << "Internal: " << Internal.size() << "\n");
1124 DEBUG(dbgs() << "Exiting: " << Exiting.size() << "\n");
Lang Hames6aceab12012-02-19 07:13:05 +00001125
1126 moveAllEnteringFromInto(OldIdx, Entering, BR);
1127 moveAllInternalFromInto(OldIdx, Internal, BR);
1128 moveAllExitingFromInto(OldIdx, Exiting, BR);
1129
Lang Hames4586d252012-02-21 22:29:38 +00001130
Lang Hames6aceab12012-02-19 07:13:05 +00001131#ifndef NDEBUG
1132 LIValidator validator;
Pete Cooper722b6f12012-04-18 20:29:17 +00001133 validator = std::for_each(Entering.begin(), Entering.end(), validator);
1134 validator = std::for_each(Internal.begin(), Internal.end(), validator);
1135 validator = std::for_each(Exiting.begin(), Exiting.end(), validator);
Lang Hames6aceab12012-02-19 07:13:05 +00001136 assert(validator.rangesOk() && "moveAllOperandsInto broke liveness.");
1137#endif
1138 }
1139
Lang Hames55fed622012-02-19 03:00:30 +00001140private:
Lang Hames3dc7c512012-02-17 18:44:18 +00001141
Lang Hames55fed622012-02-19 03:00:30 +00001142#ifndef NDEBUG
1143 class LIValidator {
1144 private:
1145 DenseSet<const LiveInterval*> Checked, Bogus;
1146 public:
1147 void operator()(const IntRangePair& P) {
1148 const LiveInterval* LI = P.first;
1149 if (Checked.count(LI))
1150 return;
1151 Checked.insert(LI);
1152 if (LI->empty())
1153 return;
1154 SlotIndex LastEnd = LI->begin()->start;
1155 for (LiveInterval::const_iterator LRI = LI->begin(), LRE = LI->end();
1156 LRI != LRE; ++LRI) {
1157 const LiveRange& LR = *LRI;
1158 if (LastEnd > LR.start || LR.start >= LR.end)
1159 Bogus.insert(LI);
1160 LastEnd = LR.end;
Lang Hames3dc7c512012-02-17 18:44:18 +00001161 }
1162 }
Lang Hames3dc7c512012-02-17 18:44:18 +00001163
Lang Hames55fed622012-02-19 03:00:30 +00001164 bool rangesOk() const {
1165 return Bogus.empty();
Lang Hames3dc7c512012-02-17 18:44:18 +00001166 }
Lang Hames55fed622012-02-19 03:00:30 +00001167 };
1168#endif
Lang Hames3dc7c512012-02-17 18:44:18 +00001169
Lang Hames55fed622012-02-19 03:00:30 +00001170 // Collect IntRangePairs for all operands of MI that may need fixing.
1171 // Treat's MI's index as OldIdx (regardless of what it is in SlotIndexes'
1172 // maps).
1173 void collectRanges(MachineInstr* MI, RangeSet& Entering, RangeSet& Internal,
Lang Hamesac027142012-02-19 03:09:55 +00001174 RangeSet& Exiting, bool& hasRegMaskOp, SlotIndex OldIdx) {
1175 hasRegMaskOp = false;
Lang Hamesecb50622012-02-17 23:43:40 +00001176 for (MachineInstr::mop_iterator MOI = MI->operands_begin(),
1177 MOE = MI->operands_end();
1178 MOI != MOE; ++MOI) {
1179 const MachineOperand& MO = *MOI;
Lang Hamesac027142012-02-19 03:09:55 +00001180
1181 if (MO.isRegMask()) {
1182 hasRegMaskOp = true;
1183 continue;
1184 }
1185
Lang Hamesecb50622012-02-17 23:43:40 +00001186 if (!MO.isReg() || MO.getReg() == 0)
Lang Hames3dc7c512012-02-17 18:44:18 +00001187 continue;
1188
Lang Hamesecb50622012-02-17 23:43:40 +00001189 unsigned Reg = MO.getReg();
Lang Hames3dc7c512012-02-17 18:44:18 +00001190
1191 // TODO: Currently we're skipping uses that are reserved or have no
1192 // interval, but we're not updating their kills. This should be
1193 // fixed.
Jakob Stoklund Olesenbf833f02012-06-19 23:50:18 +00001194 if (TargetRegisterInfo::isPhysicalRegister(Reg) && LIS.isReserved(Reg))
Lang Hames3dc7c512012-02-17 18:44:18 +00001195 continue;
1196
Jakob Stoklund Olesen78241522012-06-20 18:00:57 +00001197 // Collect ranges for register units. These live ranges are computed on
1198 // demand, so just skip any that haven't been computed yet.
Jakob Stoklund Olesenbf833f02012-06-19 23:50:18 +00001199 if (TargetRegisterInfo::isPhysicalRegister(Reg) && LIS.trackingRegUnits())
Jakob Stoklund Olesen78241522012-06-20 18:00:57 +00001200 for (MCRegUnitIterator Units(Reg, &TRI); Units.isValid(); ++Units)
1201 if (LiveInterval *LI = LIS.getCachedRegUnit(*Units))
1202 collectRanges(MO, LI, Entering, Internal, Exiting, OldIdx);
1203
1204 // Collect ranges for individual registers.
1205 if (LIS.hasInterval(Reg))
Jakob Stoklund Olesenbf833f02012-06-19 23:50:18 +00001206 collectRanges(MO, &LIS.getInterval(Reg),
1207 Entering, Internal, Exiting, OldIdx);
1208 }
1209 }
Lang Hames55fed622012-02-19 03:00:30 +00001210
Jakob Stoklund Olesenbf833f02012-06-19 23:50:18 +00001211 void collectRanges(const MachineOperand &MO, LiveInterval *LI,
1212 RangeSet &Entering, RangeSet &Internal, RangeSet &Exiting,
1213 SlotIndex OldIdx) {
1214 if (MO.readsReg()) {
1215 LiveRange* LR = LI->getLiveRangeContaining(OldIdx);
1216 if (LR != 0)
1217 Entering.insert(std::make_pair(LI, LR));
1218 }
1219 if (MO.isDef()) {
1220 LiveRange* LR = LI->getLiveRangeContaining(OldIdx.getRegSlot());
1221 assert(LR != 0 && "No live range for def?");
1222 if (LR->end > OldIdx.getDeadSlot())
1223 Exiting.insert(std::make_pair(LI, LR));
1224 else
1225 Internal.insert(std::make_pair(LI, LR));
Lang Hames3dc7c512012-02-17 18:44:18 +00001226 }
Lang Hames3dc7c512012-02-17 18:44:18 +00001227 }
1228
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +00001229 BundleRanges createBundleRanges(RangeSet& Entering,
1230 RangeSet& Internal,
1231 RangeSet& Exiting) {
Lang Hames4586d252012-02-21 22:29:38 +00001232 BundleRanges BR;
Lang Hames6aceab12012-02-19 07:13:05 +00001233
1234 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
Lang Hamesfd6d3212012-02-21 00:00:36 +00001235 EI != EE; ++EI) {
Lang Hames6aceab12012-02-19 07:13:05 +00001236 LiveInterval* LI = EI->first;
1237 LiveRange* LR = EI->second;
1238 BR[LI->reg].Use = LR;
1239 }
1240
1241 for (RangeSet::iterator II = Internal.begin(), IE = Internal.end();
Lang Hamesfd6d3212012-02-21 00:00:36 +00001242 II != IE; ++II) {
Lang Hames6aceab12012-02-19 07:13:05 +00001243 LiveInterval* LI = II->first;
1244 LiveRange* LR = II->second;
1245 if (LR->end.isDead()) {
1246 BR[LI->reg].Dead = LR;
1247 } else {
1248 BR[LI->reg].EC = LR;
1249 }
1250 }
1251
1252 for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end();
Lang Hamesfd6d3212012-02-21 00:00:36 +00001253 EI != EE; ++EI) {
Lang Hames6aceab12012-02-19 07:13:05 +00001254 LiveInterval* LI = EI->first;
1255 LiveRange* LR = EI->second;
1256 BR[LI->reg].Def = LR;
1257 }
1258
1259 return BR;
1260 }
1261
Lang Hamesecb50622012-02-17 23:43:40 +00001262 void moveKillFlags(unsigned reg, SlotIndex OldIdx, SlotIndex newKillIdx) {
1263 MachineInstr* OldKillMI = LIS.getInstructionFromIndex(OldIdx);
1264 if (!OldKillMI->killsRegister(reg))
Lang Hames3dc7c512012-02-17 18:44:18 +00001265 return; // Bail out if we don't have kill flags on the old register.
Lang Hamesecb50622012-02-17 23:43:40 +00001266 MachineInstr* NewKillMI = LIS.getInstructionFromIndex(newKillIdx);
1267 assert(OldKillMI->killsRegister(reg) && "Old 'kill' instr isn't a kill.");
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +00001268 assert(!NewKillMI->killsRegister(reg) &&
1269 "New kill instr is already a kill.");
Lang Hamesecb50622012-02-17 23:43:40 +00001270 OldKillMI->clearRegisterKills(reg, &TRI);
1271 NewKillMI->addRegisterKilled(reg, &TRI);
Lang Hames3dc7c512012-02-17 18:44:18 +00001272 }
1273
Lang Hamesecb50622012-02-17 23:43:40 +00001274 void updateRegMaskSlots(SlotIndex OldIdx) {
1275 SmallVectorImpl<SlotIndex>::iterator RI =
1276 std::lower_bound(LIS.RegMaskSlots.begin(), LIS.RegMaskSlots.end(),
1277 OldIdx);
1278 assert(*RI == OldIdx && "No RegMask at OldIdx.");
1279 *RI = NewIdx;
1280 assert(*prior(RI) < *RI && *RI < *next(RI) &&
Lang Hamesfbc8dd32012-02-17 21:29:41 +00001281 "RegSlots out of order. Did you move one call across another?");
1282 }
Lang Hames55fed622012-02-19 03:00:30 +00001283
1284 // Return the last use of reg between NewIdx and OldIdx.
1285 SlotIndex findLastUseBefore(unsigned Reg, SlotIndex OldIdx) {
1286 SlotIndex LastUse = NewIdx;
1287 for (MachineRegisterInfo::use_nodbg_iterator
1288 UI = MRI.use_nodbg_begin(Reg),
1289 UE = MRI.use_nodbg_end();
Lang Hames038d2d52012-02-19 04:38:25 +00001290 UI != UE; UI.skipInstruction()) {
Lang Hames55fed622012-02-19 03:00:30 +00001291 const MachineInstr* MI = &*UI;
1292 SlotIndex InstSlot = LIS.getSlotIndexes()->getInstructionIndex(MI);
1293 if (InstSlot > LastUse && InstSlot < OldIdx)
1294 LastUse = InstSlot;
1295 }
1296 return LastUse;
1297 }
1298
1299 void moveEnteringUpFrom(SlotIndex OldIdx, IntRangePair& P) {
1300 LiveInterval* LI = P.first;
1301 LiveRange* LR = P.second;
1302 bool LiveThrough = LR->end > OldIdx.getRegSlot();
1303 if (LiveThrough)
1304 return;
1305 SlotIndex LastUse = findLastUseBefore(LI->reg, OldIdx);
1306 if (LastUse != NewIdx)
1307 moveKillFlags(LI->reg, NewIdx, LastUse);
Lang Hames6aceab12012-02-19 07:13:05 +00001308 LR->end = LastUse.getRegSlot();
Lang Hames55fed622012-02-19 03:00:30 +00001309 }
1310
1311 void moveEnteringDownFrom(SlotIndex OldIdx, IntRangePair& P) {
1312 LiveInterval* LI = P.first;
1313 LiveRange* LR = P.second;
Andrew Tricke0b51ab2012-03-21 04:12:01 +00001314 // Extend the LiveRange if NewIdx is past the end.
Lang Hames4a0b2d62012-02-19 06:13:56 +00001315 if (NewIdx > LR->end) {
Andrew Tricke0b51ab2012-03-21 04:12:01 +00001316 // Move kill flags if OldIdx was not originally the end
1317 // (otherwise LR->end points to an invalid slot).
1318 if (LR->end.getRegSlot() != OldIdx.getRegSlot()) {
1319 assert(LR->end > OldIdx && "LiveRange does not cover original slot");
1320 moveKillFlags(LI->reg, LR->end, NewIdx);
1321 }
Lang Hames4a0b2d62012-02-19 06:13:56 +00001322 LR->end = NewIdx.getRegSlot();
Lang Hames55fed622012-02-19 03:00:30 +00001323 }
1324 }
1325
1326 void moveAllEnteringFrom(SlotIndex OldIdx, RangeSet& Entering) {
1327 bool GoingUp = NewIdx < OldIdx;
1328
1329 if (GoingUp) {
1330 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1331 EI != EE; ++EI)
1332 moveEnteringUpFrom(OldIdx, *EI);
1333 } else {
1334 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1335 EI != EE; ++EI)
1336 moveEnteringDownFrom(OldIdx, *EI);
1337 }
1338 }
1339
1340 void moveInternalFrom(SlotIndex OldIdx, IntRangePair& P) {
1341 LiveInterval* LI = P.first;
1342 LiveRange* LR = P.second;
1343 assert(OldIdx < LR->start && LR->start < OldIdx.getDeadSlot() &&
1344 LR->end <= OldIdx.getDeadSlot() &&
1345 "Range should be internal to OldIdx.");
1346 LiveRange Tmp(*LR);
1347 Tmp.start = NewIdx.getRegSlot(LR->start.isEarlyClobber());
1348 Tmp.valno->def = Tmp.start;
1349 Tmp.end = LR->end.isDead() ? NewIdx.getDeadSlot() : NewIdx.getRegSlot();
1350 LI->removeRange(*LR);
1351 LI->addRange(Tmp);
1352 }
1353
1354 void moveAllInternalFrom(SlotIndex OldIdx, RangeSet& Internal) {
1355 for (RangeSet::iterator II = Internal.begin(), IE = Internal.end();
1356 II != IE; ++II)
1357 moveInternalFrom(OldIdx, *II);
1358 }
1359
1360 void moveExitingFrom(SlotIndex OldIdx, IntRangePair& P) {
1361 LiveRange* LR = P.second;
1362 assert(OldIdx < LR->start && LR->start < OldIdx.getDeadSlot() &&
1363 "Range should start in OldIdx.");
1364 assert(LR->end > OldIdx.getDeadSlot() && "Range should exit OldIdx.");
1365 SlotIndex NewStart = NewIdx.getRegSlot(LR->start.isEarlyClobber());
1366 LR->start = NewStart;
1367 LR->valno->def = NewStart;
1368 }
1369
1370 void moveAllExitingFrom(SlotIndex OldIdx, RangeSet& Exiting) {
1371 for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end();
1372 EI != EE; ++EI)
1373 moveExitingFrom(OldIdx, *EI);
1374 }
1375
Lang Hames6aceab12012-02-19 07:13:05 +00001376 void moveEnteringUpFromInto(SlotIndex OldIdx, IntRangePair& P,
1377 BundleRanges& BR) {
1378 LiveInterval* LI = P.first;
1379 LiveRange* LR = P.second;
1380 bool LiveThrough = LR->end > OldIdx.getRegSlot();
1381 if (LiveThrough) {
1382 assert((LR->start < NewIdx || BR[LI->reg].Def == LR) &&
1383 "Def in bundle should be def range.");
1384 assert((BR[LI->reg].Use == 0 || BR[LI->reg].Use == LR) &&
1385 "If bundle has use for this reg it should be LR.");
1386 BR[LI->reg].Use = LR;
1387 return;
1388 }
1389
1390 SlotIndex LastUse = findLastUseBefore(LI->reg, OldIdx);
Lang Hamesfd6d3212012-02-21 00:00:36 +00001391 moveKillFlags(LI->reg, OldIdx, LastUse);
Lang Hames6aceab12012-02-19 07:13:05 +00001392
1393 if (LR->start < NewIdx) {
1394 // Becoming a new entering range.
1395 assert(BR[LI->reg].Dead == 0 && BR[LI->reg].Def == 0 &&
1396 "Bundle shouldn't be re-defining reg mid-range.");
Benjamin Kramer7db76e72012-02-19 12:25:07 +00001397 assert((BR[LI->reg].Use == 0 || BR[LI->reg].Use == LR) &&
Lang Hames6aceab12012-02-19 07:13:05 +00001398 "Bundle shouldn't have different use range for same reg.");
1399 LR->end = LastUse.getRegSlot();
1400 BR[LI->reg].Use = LR;
1401 } else {
1402 // Becoming a new Dead-def.
1403 assert(LR->start == NewIdx.getRegSlot(LR->start.isEarlyClobber()) &&
1404 "Live range starting at unexpected slot.");
1405 assert(BR[LI->reg].Def == LR && "Reg should have def range.");
1406 assert(BR[LI->reg].Dead == 0 &&
1407 "Can't have def and dead def of same reg in a bundle.");
1408 LR->end = LastUse.getDeadSlot();
1409 BR[LI->reg].Dead = BR[LI->reg].Def;
1410 BR[LI->reg].Def = 0;
1411 }
1412 }
1413
1414 void moveEnteringDownFromInto(SlotIndex OldIdx, IntRangePair& P,
1415 BundleRanges& BR) {
1416 LiveInterval* LI = P.first;
1417 LiveRange* LR = P.second;
1418 if (NewIdx > LR->end) {
1419 // Range extended to bundle. Add to bundle uses.
1420 // Note: Currently adds kill flags to bundle start.
1421 assert(BR[LI->reg].Use == 0 &&
1422 "Bundle already has use range for reg.");
1423 moveKillFlags(LI->reg, LR->end, NewIdx);
1424 LR->end = NewIdx.getRegSlot();
1425 BR[LI->reg].Use = LR;
1426 } else {
1427 assert(BR[LI->reg].Use != 0 &&
1428 "Bundle should already have a use range for reg.");
1429 }
1430 }
1431
1432 void moveAllEnteringFromInto(SlotIndex OldIdx, RangeSet& Entering,
1433 BundleRanges& BR) {
1434 bool GoingUp = NewIdx < OldIdx;
1435
1436 if (GoingUp) {
1437 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1438 EI != EE; ++EI)
1439 moveEnteringUpFromInto(OldIdx, *EI, BR);
1440 } else {
1441 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1442 EI != EE; ++EI)
1443 moveEnteringDownFromInto(OldIdx, *EI, BR);
1444 }
1445 }
1446
1447 void moveInternalFromInto(SlotIndex OldIdx, IntRangePair& P,
1448 BundleRanges& BR) {
1449 // TODO: Sane rules for moving ranges into bundles.
1450 }
1451
1452 void moveAllInternalFromInto(SlotIndex OldIdx, RangeSet& Internal,
1453 BundleRanges& BR) {
1454 for (RangeSet::iterator II = Internal.begin(), IE = Internal.end();
1455 II != IE; ++II)
1456 moveInternalFromInto(OldIdx, *II, BR);
1457 }
1458
1459 void moveExitingFromInto(SlotIndex OldIdx, IntRangePair& P,
1460 BundleRanges& BR) {
1461 LiveInterval* LI = P.first;
1462 LiveRange* LR = P.second;
1463
1464 assert(LR->start.isRegister() &&
1465 "Don't know how to merge exiting ECs into bundles yet.");
1466
1467 if (LR->end > NewIdx.getDeadSlot()) {
1468 // This range is becoming an exiting range on the bundle.
1469 // If there was an old dead-def of this reg, delete it.
1470 if (BR[LI->reg].Dead != 0) {
1471 LI->removeRange(*BR[LI->reg].Dead);
1472 BR[LI->reg].Dead = 0;
1473 }
1474 assert(BR[LI->reg].Def == 0 &&
1475 "Can't have two defs for the same variable exiting a bundle.");
1476 LR->start = NewIdx.getRegSlot();
1477 LR->valno->def = LR->start;
1478 BR[LI->reg].Def = LR;
1479 } else {
1480 // This range is becoming internal to the bundle.
1481 assert(LR->end == NewIdx.getRegSlot() &&
1482 "Can't bundle def whose kill is before the bundle");
1483 if (BR[LI->reg].Dead || BR[LI->reg].Def) {
1484 // Already have a def for this. Just delete range.
1485 LI->removeRange(*LR);
1486 } else {
1487 // Make range dead, record.
1488 LR->end = NewIdx.getDeadSlot();
1489 BR[LI->reg].Dead = LR;
1490 assert(BR[LI->reg].Use == LR &&
1491 "Range becoming dead should currently be use.");
1492 }
1493 // In both cases the range is no longer a use on the bundle.
1494 BR[LI->reg].Use = 0;
1495 }
1496 }
1497
1498 void moveAllExitingFromInto(SlotIndex OldIdx, RangeSet& Exiting,
1499 BundleRanges& BR) {
1500 for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end();
1501 EI != EE; ++EI)
1502 moveExitingFromInto(OldIdx, *EI, BR);
1503 }
1504
Lang Hames3dc7c512012-02-17 18:44:18 +00001505};
1506
Lang Hamesecb50622012-02-17 23:43:40 +00001507void LiveIntervals::handleMove(MachineInstr* MI) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001508 SlotIndex OldIndex = Indexes->getInstructionIndex(MI);
1509 Indexes->removeMachineInstrFromMaps(MI);
Lang Hamesecb50622012-02-17 23:43:40 +00001510 SlotIndex NewIndex = MI->isInsideBundle() ?
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001511 Indexes->getInstructionIndex(MI) :
1512 Indexes->insertMachineInstrInMaps(MI);
Lang Hamesecb50622012-02-17 23:43:40 +00001513 assert(getMBBStartIdx(MI->getParent()) <= OldIndex &&
1514 OldIndex < getMBBEndIdx(MI->getParent()) &&
Lang Hames3dc7c512012-02-17 18:44:18 +00001515 "Cannot handle moves across basic block boundaries.");
Lang Hamesecb50622012-02-17 23:43:40 +00001516 assert(!MI->isBundled() && "Can't handle bundled instructions yet.");
Lang Hames3dc7c512012-02-17 18:44:18 +00001517
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001518 HMEditor HME(*this, *MRI, *TRI, NewIndex);
Lang Hames4586d252012-02-21 22:29:38 +00001519 HME.moveAllRangesFrom(MI, OldIndex);
1520}
1521
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +00001522void LiveIntervals::handleMoveIntoBundle(MachineInstr* MI,
1523 MachineInstr* BundleStart) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001524 SlotIndex NewIndex = Indexes->getInstructionIndex(BundleStart);
1525 HMEditor HME(*this, *MRI, *TRI, NewIndex);
Lang Hames4586d252012-02-21 22:29:38 +00001526 HME.moveAllRangesInto(MI, BundleStart);
Lang Hames3dc7c512012-02-17 18:44:18 +00001527}