blob: 940ed814652e538aa063160f9fbdcf837eb51b89 [file] [log] [blame]
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +00001//===-- RegAllocGreedy.cpp - greedy register allocator --------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the RAGreedy function pass for register allocation in
11// optimized builds.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "regalloc"
Jakob Stoklund Olesendd479e92010-12-10 22:21:05 +000016#include "AllocationOrder.h"
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000017#include "LiveIntervalUnion.h"
Jakob Stoklund Olesenf428eb62010-12-17 23:16:32 +000018#include "LiveRangeEdit.h"
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000019#include "RegAllocBase.h"
20#include "Spiller.h"
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +000021#include "SpillPlacement.h"
Jakob Stoklund Olesend0bb5e22010-12-15 23:46:13 +000022#include "SplitKit.h"
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000023#include "VirtRegMap.h"
Jakob Stoklund Olesen0db841f2011-02-17 22:53:48 +000024#include "llvm/ADT/Statistic.h"
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000025#include "llvm/Analysis/AliasAnalysis.h"
26#include "llvm/Function.h"
27#include "llvm/PassAnalysisSupport.h"
28#include "llvm/CodeGen/CalcSpillWeights.h"
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +000029#include "llvm/CodeGen/EdgeBundles.h"
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000030#include "llvm/CodeGen/LiveIntervalAnalysis.h"
31#include "llvm/CodeGen/LiveStackAnalysis.h"
Jakob Stoklund Olesenf428eb62010-12-17 23:16:32 +000032#include "llvm/CodeGen/MachineDominators.h"
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000033#include "llvm/CodeGen/MachineFunctionPass.h"
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000034#include "llvm/CodeGen/MachineLoopInfo.h"
Jakob Stoklund Olesend0bb5e22010-12-15 23:46:13 +000035#include "llvm/CodeGen/MachineLoopRanges.h"
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000036#include "llvm/CodeGen/MachineRegisterInfo.h"
37#include "llvm/CodeGen/Passes.h"
38#include "llvm/CodeGen/RegAllocRegistry.h"
39#include "llvm/CodeGen/RegisterCoalescer.h"
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000040#include "llvm/Target/TargetOptions.h"
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000041#include "llvm/Support/Debug.h"
42#include "llvm/Support/ErrorHandling.h"
43#include "llvm/Support/raw_ostream.h"
Jakob Stoklund Olesen533f58e2010-12-11 00:19:56 +000044#include "llvm/Support/Timer.h"
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000045
Jakob Stoklund Olesen98d96482011-02-22 23:01:52 +000046#include <queue>
47
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000048using namespace llvm;
49
Jakob Stoklund Olesen0db841f2011-02-17 22:53:48 +000050STATISTIC(NumGlobalSplits, "Number of split global live ranges");
51STATISTIC(NumLocalSplits, "Number of split local live ranges");
52STATISTIC(NumReassigned, "Number of interferences reassigned");
53STATISTIC(NumEvicted, "Number of interferences evicted");
54
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000055static RegisterRegAlloc greedyRegAlloc("greedy", "greedy register allocator",
56 createGreedyRegisterAllocator);
57
58namespace {
Jakob Stoklund Olesen92a55f42011-03-09 00:57:29 +000059class RAGreedy : public MachineFunctionPass,
60 public RegAllocBase,
61 private LiveRangeEdit::Delegate {
62
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000063 // context
64 MachineFunction *MF;
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000065 BitVector ReservedRegs;
66
67 // analyses
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +000068 SlotIndexes *Indexes;
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000069 LiveStacks *LS;
Jakob Stoklund Olesenf428eb62010-12-17 23:16:32 +000070 MachineDominatorTree *DomTree;
Jakob Stoklund Olesend0bb5e22010-12-15 23:46:13 +000071 MachineLoopInfo *Loops;
72 MachineLoopRanges *LoopRanges;
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +000073 EdgeBundles *Bundles;
74 SpillPlacement *SpillPlacer;
Jakob Stoklund Olesenf428eb62010-12-17 23:16:32 +000075
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000076 // state
77 std::auto_ptr<Spiller> SpillerInstance;
Jakob Stoklund Olesen98d96482011-02-22 23:01:52 +000078 std::priority_queue<std::pair<unsigned, unsigned> > Queue;
Jakob Stoklund Olesen22a1df62011-03-01 21:10:07 +000079
80 // Live ranges pass through a number of stages as we try to allocate them.
81 // Some of the stages may also create new live ranges:
82 //
83 // - Region splitting.
84 // - Per-block splitting.
85 // - Local splitting.
86 // - Spilling.
87 //
88 // Ranges produced by one of the stages skip the previous stages when they are
89 // dequeued. This improves performance because we can skip interference checks
90 // that are unlikely to give any results. It also guarantees that the live
91 // range splitting algorithm terminates, something that is otherwise hard to
92 // ensure.
93 enum LiveRangeStage {
94 RS_Original, ///< Never seen before, never split.
95 RS_Second, ///< Second time in the queue.
96 RS_Region, ///< Produced by region splitting.
97 RS_Block, ///< Produced by per-block splitting.
98 RS_Local, ///< Produced by local splitting.
99 RS_Spill ///< Produced by spilling.
100 };
101
102 IndexedMap<unsigned char, VirtReg2IndexFunctor> LRStage;
103
104 LiveRangeStage getStage(const LiveInterval &VirtReg) const {
105 return LiveRangeStage(LRStage[VirtReg.reg]);
106 }
107
108 template<typename Iterator>
109 void setStage(Iterator Begin, Iterator End, LiveRangeStage NewStage) {
110 LRStage.resize(MRI->getNumVirtRegs());
111 for (;Begin != End; ++Begin)
112 LRStage[(*Begin)->reg] = NewStage;
113 }
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000114
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000115 // splitting state.
Jakob Stoklund Olesen22a1df62011-03-01 21:10:07 +0000116 std::auto_ptr<SplitAnalysis> SA;
Jakob Stoklund Olesenbece06f2011-03-03 01:29:13 +0000117 std::auto_ptr<SplitEditor> SE;
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000118
119 /// All basic blocks where the current register is live.
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000120 SmallVector<SpillPlacement::BlockConstraint, 8> SplitConstraints;
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000121
Jakob Stoklund Olesen8b6a9332011-03-04 22:11:11 +0000122 typedef std::pair<SlotIndex, SlotIndex> IndexPair;
123
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000124 /// Global live range splitting candidate info.
125 struct GlobalSplitCandidate {
126 unsigned PhysReg;
127 SmallVector<IndexPair, 8> Interference;
128 BitVector LiveBundles;
129 };
130
131 /// Candidate info for for each PhysReg in AllocationOrder.
132 /// This vector never shrinks, but grows to the size of the largest register
133 /// class.
134 SmallVector<GlobalSplitCandidate, 32> GlobalCand;
135
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +0000136 /// For every instruction in SA->UseSlots, store the previous non-copy
137 /// instruction.
138 SmallVector<SlotIndex, 8> PrevSlot;
139
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000140public:
141 RAGreedy();
142
143 /// Return the pass name.
144 virtual const char* getPassName() const {
Jakob Stoklund Olesen533f58e2010-12-11 00:19:56 +0000145 return "Greedy Register Allocator";
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000146 }
147
148 /// RAGreedy analysis usage.
149 virtual void getAnalysisUsage(AnalysisUsage &AU) const;
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000150 virtual void releaseMemory();
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000151 virtual Spiller &spiller() { return *SpillerInstance; }
Jakob Stoklund Olesen98d96482011-02-22 23:01:52 +0000152 virtual void enqueue(LiveInterval *LI);
153 virtual LiveInterval *dequeue();
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000154 virtual unsigned selectOrSplit(LiveInterval&,
155 SmallVectorImpl<LiveInterval*>&);
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000156
157 /// Perform register allocation.
158 virtual bool runOnMachineFunction(MachineFunction &mf);
159
160 static char ID;
Andrew Trickb853e6c2010-12-09 18:15:21 +0000161
162private:
Jakob Stoklund Olesen92a55f42011-03-09 00:57:29 +0000163 void LRE_WillEraseInstruction(MachineInstr*);
Jakob Stoklund Olesen7792e982011-03-13 01:23:11 +0000164 bool LRE_CanEraseVirtReg(unsigned);
Jakob Stoklund Olesen92a55f42011-03-09 00:57:29 +0000165
Jakob Stoklund Olesen46c83c82010-12-14 00:37:49 +0000166 bool checkUncachedInterference(LiveInterval&, unsigned);
167 LiveInterval *getSingleInterference(LiveInterval&, unsigned);
Andrew Trickb853e6c2010-12-09 18:15:21 +0000168 bool reassignVReg(LiveInterval &InterferingVReg, unsigned OldPhysReg);
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000169
Jakob Stoklund Olesen8b6a9332011-03-04 22:11:11 +0000170 void mapGlobalInterference(unsigned, SmallVectorImpl<IndexPair>&);
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000171 float calcSplitConstraints(const SmallVectorImpl<IndexPair>&);
172
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000173 float calcGlobalSplitCost(const BitVector&);
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000174 void splitAroundRegion(LiveInterval&, unsigned, const BitVector&,
175 SmallVectorImpl<LiveInterval*>&);
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +0000176 void calcGapWeights(unsigned, SmallVectorImpl<float>&);
177 SlotIndex getPrevMappedIndex(const MachineInstr*);
178 void calcPrevSlots();
179 unsigned nextSplitPoint(unsigned);
Jakob Stoklund Olesend17924b2011-03-04 21:32:50 +0000180 bool canEvictInterference(LiveInterval&, unsigned, float&);
Jakob Stoklund Olesenb64d92e2010-12-14 00:37:44 +0000181
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000182 unsigned tryReassign(LiveInterval&, AllocationOrder&,
Jakob Stoklund Olesen27106382011-02-09 01:14:03 +0000183 SmallVectorImpl<LiveInterval*>&);
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000184 unsigned tryEvict(LiveInterval&, AllocationOrder&,
185 SmallVectorImpl<LiveInterval*>&);
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000186 unsigned tryRegionSplit(LiveInterval&, AllocationOrder&,
187 SmallVectorImpl<LiveInterval*>&);
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +0000188 unsigned tryLocalSplit(LiveInterval&, AllocationOrder&,
189 SmallVectorImpl<LiveInterval*>&);
Jakob Stoklund Olesenb64d92e2010-12-14 00:37:44 +0000190 unsigned trySplit(LiveInterval&, AllocationOrder&,
191 SmallVectorImpl<LiveInterval*>&);
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000192};
193} // end anonymous namespace
194
195char RAGreedy::ID = 0;
196
197FunctionPass* llvm::createGreedyRegisterAllocator() {
198 return new RAGreedy();
199}
200
Jakob Stoklund Olesen22a1df62011-03-01 21:10:07 +0000201RAGreedy::RAGreedy(): MachineFunctionPass(ID), LRStage(RS_Original) {
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000202 initializeSlotIndexesPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000203 initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
204 initializeSlotIndexesPass(*PassRegistry::getPassRegistry());
205 initializeStrongPHIEliminationPass(*PassRegistry::getPassRegistry());
206 initializeRegisterCoalescerAnalysisGroup(*PassRegistry::getPassRegistry());
207 initializeCalculateSpillWeightsPass(*PassRegistry::getPassRegistry());
208 initializeLiveStacksPass(*PassRegistry::getPassRegistry());
209 initializeMachineDominatorTreePass(*PassRegistry::getPassRegistry());
210 initializeMachineLoopInfoPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesend0bb5e22010-12-15 23:46:13 +0000211 initializeMachineLoopRangesPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000212 initializeVirtRegMapPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000213 initializeEdgeBundlesPass(*PassRegistry::getPassRegistry());
214 initializeSpillPlacementPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000215}
216
217void RAGreedy::getAnalysisUsage(AnalysisUsage &AU) const {
218 AU.setPreservesCFG();
219 AU.addRequired<AliasAnalysis>();
220 AU.addPreserved<AliasAnalysis>();
221 AU.addRequired<LiveIntervals>();
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000222 AU.addRequired<SlotIndexes>();
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000223 AU.addPreserved<SlotIndexes>();
224 if (StrongPHIElim)
225 AU.addRequiredID(StrongPHIEliminationID);
226 AU.addRequiredTransitive<RegisterCoalescer>();
227 AU.addRequired<CalculateSpillWeights>();
228 AU.addRequired<LiveStacks>();
229 AU.addPreserved<LiveStacks>();
Jakob Stoklund Olesenf428eb62010-12-17 23:16:32 +0000230 AU.addRequired<MachineDominatorTree>();
231 AU.addPreserved<MachineDominatorTree>();
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000232 AU.addRequired<MachineLoopInfo>();
233 AU.addPreserved<MachineLoopInfo>();
Jakob Stoklund Olesend0bb5e22010-12-15 23:46:13 +0000234 AU.addRequired<MachineLoopRanges>();
235 AU.addPreserved<MachineLoopRanges>();
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000236 AU.addRequired<VirtRegMap>();
237 AU.addPreserved<VirtRegMap>();
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000238 AU.addRequired<EdgeBundles>();
239 AU.addRequired<SpillPlacement>();
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000240 MachineFunctionPass::getAnalysisUsage(AU);
241}
242
Jakob Stoklund Olesen92a55f42011-03-09 00:57:29 +0000243
244//===----------------------------------------------------------------------===//
245// LiveRangeEdit delegate methods
246//===----------------------------------------------------------------------===//
247
248void RAGreedy::LRE_WillEraseInstruction(MachineInstr *MI) {
249 // LRE itself will remove from SlotIndexes and parent basic block.
250 VRM->RemoveMachineInstrFromMaps(MI);
251}
252
Jakob Stoklund Olesen7792e982011-03-13 01:23:11 +0000253bool RAGreedy::LRE_CanEraseVirtReg(unsigned VirtReg) {
254 if (unsigned PhysReg = VRM->getPhys(VirtReg)) {
255 unassign(LIS->getInterval(VirtReg), PhysReg);
256 return true;
257 }
258 // Unassigned virtreg is probably in the priority queue.
259 // RegAllocBase will erase it after dequeueing.
260 return false;
261}
Jakob Stoklund Olesen92a55f42011-03-09 00:57:29 +0000262
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000263void RAGreedy::releaseMemory() {
264 SpillerInstance.reset(0);
Jakob Stoklund Olesen22a1df62011-03-01 21:10:07 +0000265 LRStage.clear();
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000266 RegAllocBase::releaseMemory();
267}
268
Jakob Stoklund Olesen98d96482011-02-22 23:01:52 +0000269void RAGreedy::enqueue(LiveInterval *LI) {
270 // Prioritize live ranges by size, assigning larger ranges first.
271 // The queue holds (size, reg) pairs.
Jakob Stoklund Olesen107d3662011-02-24 23:21:36 +0000272 const unsigned Size = LI->getSize();
273 const unsigned Reg = LI->reg;
Jakob Stoklund Olesen98d96482011-02-22 23:01:52 +0000274 assert(TargetRegisterInfo::isVirtualRegister(Reg) &&
275 "Can only enqueue virtual registers");
Jakob Stoklund Olesen107d3662011-02-24 23:21:36 +0000276 unsigned Prio;
Jakob Stoklund Olesen90c1d7d2010-12-08 22:57:16 +0000277
Jakob Stoklund Olesen22a1df62011-03-01 21:10:07 +0000278 LRStage.grow(Reg);
279 if (LRStage[Reg] == RS_Original)
Jakob Stoklund Olesen107d3662011-02-24 23:21:36 +0000280 // 1st generation ranges are handled first, long -> short.
281 Prio = (1u << 31) + Size;
282 else
283 // Repeat offenders are handled second, short -> long
284 Prio = (1u << 30) - Size;
Jakob Stoklund Olesend2a50732011-02-23 00:56:56 +0000285
Jakob Stoklund Olesen107d3662011-02-24 23:21:36 +0000286 // Boost ranges that have a physical register hint.
Jakob Stoklund Olesen22a1df62011-03-01 21:10:07 +0000287 const unsigned Hint = VRM->getRegAllocPref(Reg);
Jakob Stoklund Olesen107d3662011-02-24 23:21:36 +0000288 if (TargetRegisterInfo::isPhysicalRegister(Hint))
289 Prio |= (1u << 30);
290
291 Queue.push(std::make_pair(Prio, Reg));
Jakob Stoklund Olesen90c1d7d2010-12-08 22:57:16 +0000292}
293
Jakob Stoklund Olesen98d96482011-02-22 23:01:52 +0000294LiveInterval *RAGreedy::dequeue() {
295 if (Queue.empty())
296 return 0;
297 LiveInterval *LI = &LIS->getInterval(Queue.top().second);
298 Queue.pop();
299 return LI;
300}
Jakob Stoklund Olesen770d42d2010-12-22 22:01:30 +0000301
302//===----------------------------------------------------------------------===//
303// Register Reassignment
304//===----------------------------------------------------------------------===//
305
Jakob Stoklund Olesen6ce219e2010-12-10 20:45:04 +0000306// Check interference without using the cache.
307bool RAGreedy::checkUncachedInterference(LiveInterval &VirtReg,
308 unsigned PhysReg) {
Jakob Stoklund Olesen257c5562010-12-14 23:38:19 +0000309 for (const unsigned *AliasI = TRI->getOverlaps(PhysReg); *AliasI; ++AliasI) {
310 LiveIntervalUnion::Query subQ(&VirtReg, &PhysReg2LiveUnion[*AliasI]);
Jakob Stoklund Olesen6ce219e2010-12-10 20:45:04 +0000311 if (subQ.checkInterference())
312 return true;
313 }
314 return false;
315}
316
Jakob Stoklund Olesen46c83c82010-12-14 00:37:49 +0000317/// getSingleInterference - Return the single interfering virtual register
318/// assigned to PhysReg. Return 0 if more than one virtual register is
319/// interfering.
320LiveInterval *RAGreedy::getSingleInterference(LiveInterval &VirtReg,
321 unsigned PhysReg) {
Jakob Stoklund Olesen257c5562010-12-14 23:38:19 +0000322 // Check physreg and aliases.
Jakob Stoklund Olesen46c83c82010-12-14 00:37:49 +0000323 LiveInterval *Interference = 0;
Jakob Stoklund Olesen257c5562010-12-14 23:38:19 +0000324 for (const unsigned *AliasI = TRI->getOverlaps(PhysReg); *AliasI; ++AliasI) {
Jakob Stoklund Olesen46c83c82010-12-14 00:37:49 +0000325 LiveIntervalUnion::Query &Q = query(VirtReg, *AliasI);
326 if (Q.checkInterference()) {
Jakob Stoklund Olesend84de8c2010-12-14 17:47:36 +0000327 if (Interference)
Jakob Stoklund Olesen46c83c82010-12-14 00:37:49 +0000328 return 0;
Jakob Stoklund Olesen417df012011-02-23 00:29:55 +0000329 if (Q.collectInterferingVRegs(2) > 1)
Jakob Stoklund Olesend84de8c2010-12-14 17:47:36 +0000330 return 0;
Jakob Stoklund Olesen46c83c82010-12-14 00:37:49 +0000331 Interference = Q.interferingVRegs().front();
332 }
333 }
334 return Interference;
335}
336
Andrew Trickb853e6c2010-12-09 18:15:21 +0000337// Attempt to reassign this virtual register to a different physical register.
338//
339// FIXME: we are not yet caching these "second-level" interferences discovered
340// in the sub-queries. These interferences can change with each call to
341// selectOrSplit. However, we could implement a "may-interfere" cache that
342// could be conservatively dirtied when we reassign or split.
343//
344// FIXME: This may result in a lot of alias queries. We could summarize alias
345// live intervals in their parent register's live union, but it's messy.
346bool RAGreedy::reassignVReg(LiveInterval &InterferingVReg,
Jakob Stoklund Olesen46c83c82010-12-14 00:37:49 +0000347 unsigned WantedPhysReg) {
348 assert(TargetRegisterInfo::isVirtualRegister(InterferingVReg.reg) &&
349 "Can only reassign virtual registers");
350 assert(TRI->regsOverlap(WantedPhysReg, VRM->getPhys(InterferingVReg.reg)) &&
Andrew Trickb853e6c2010-12-09 18:15:21 +0000351 "inconsistent phys reg assigment");
352
Jakob Stoklund Olesendd479e92010-12-10 22:21:05 +0000353 AllocationOrder Order(InterferingVReg.reg, *VRM, ReservedRegs);
354 while (unsigned PhysReg = Order.next()) {
Jakob Stoklund Olesen46c83c82010-12-14 00:37:49 +0000355 // Don't reassign to a WantedPhysReg alias.
356 if (TRI->regsOverlap(PhysReg, WantedPhysReg))
Andrew Trickb853e6c2010-12-09 18:15:21 +0000357 continue;
358
Jakob Stoklund Olesen6ce219e2010-12-10 20:45:04 +0000359 if (checkUncachedInterference(InterferingVReg, PhysReg))
Andrew Trickb853e6c2010-12-09 18:15:21 +0000360 continue;
361
Andrew Trickb853e6c2010-12-09 18:15:21 +0000362 // Reassign the interfering virtual reg to this physical reg.
Jakob Stoklund Olesen46c83c82010-12-14 00:37:49 +0000363 unsigned OldAssign = VRM->getPhys(InterferingVReg.reg);
364 DEBUG(dbgs() << "reassigning: " << InterferingVReg << " from " <<
365 TRI->getName(OldAssign) << " to " << TRI->getName(PhysReg) << '\n');
Jakob Stoklund Olesen27106382011-02-09 01:14:03 +0000366 unassign(InterferingVReg, OldAssign);
367 assign(InterferingVReg, PhysReg);
Jakob Stoklund Olesen0db841f2011-02-17 22:53:48 +0000368 ++NumReassigned;
Andrew Trickb853e6c2010-12-09 18:15:21 +0000369 return true;
370 }
371 return false;
372}
373
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000374/// tryReassign - Try to reassign a single interference to a different physreg.
Jakob Stoklund Olesen46c83c82010-12-14 00:37:49 +0000375/// @param VirtReg Currently unassigned virtual register.
376/// @param Order Physregs to try.
377/// @return Physreg to assign VirtReg, or 0.
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000378unsigned RAGreedy::tryReassign(LiveInterval &VirtReg, AllocationOrder &Order,
379 SmallVectorImpl<LiveInterval*> &NewVRegs){
Jakob Stoklund Olesen46c83c82010-12-14 00:37:49 +0000380 NamedRegionTimer T("Reassign", TimerGroupName, TimePassesIsEnabled);
Jakob Stoklund Olesen27106382011-02-09 01:14:03 +0000381
Jakob Stoklund Olesen46c83c82010-12-14 00:37:49 +0000382 Order.rewind();
Jakob Stoklund Olesen27106382011-02-09 01:14:03 +0000383 while (unsigned PhysReg = Order.next()) {
384 LiveInterval *InterferingVReg = getSingleInterference(VirtReg, PhysReg);
385 if (!InterferingVReg)
386 continue;
387 if (TargetRegisterInfo::isPhysicalRegister(InterferingVReg->reg))
388 continue;
389 if (reassignVReg(*InterferingVReg, PhysReg))
Jakob Stoklund Olesen46c83c82010-12-14 00:37:49 +0000390 return PhysReg;
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000391 }
392 return 0;
393}
Jakob Stoklund Olesen27106382011-02-09 01:14:03 +0000394
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000395
396//===----------------------------------------------------------------------===//
397// Interference eviction
398//===----------------------------------------------------------------------===//
399
400/// canEvict - Return true if all interferences between VirtReg and PhysReg can
401/// be evicted. Set maxWeight to the maximal spill weight of an interference.
402bool RAGreedy::canEvictInterference(LiveInterval &VirtReg, unsigned PhysReg,
Jakob Stoklund Olesend17924b2011-03-04 21:32:50 +0000403 float &MaxWeight) {
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000404 float Weight = 0;
405 for (const unsigned *AliasI = TRI->getOverlaps(PhysReg); *AliasI; ++AliasI) {
406 LiveIntervalUnion::Query &Q = query(VirtReg, *AliasI);
407 // If there is 10 or more interferences, chances are one is smaller.
408 if (Q.collectInterferingVRegs(10) >= 10)
409 return false;
410
Jakob Stoklund Olesend17924b2011-03-04 21:32:50 +0000411 // Check if any interfering live range is heavier than VirtReg.
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000412 for (unsigned i = 0, e = Q.interferingVRegs().size(); i != e; ++i) {
413 LiveInterval *Intf = Q.interferingVRegs()[i];
414 if (TargetRegisterInfo::isPhysicalRegister(Intf->reg))
415 return false;
Jakob Stoklund Olesend17924b2011-03-04 21:32:50 +0000416 if (Intf->weight >= VirtReg.weight)
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000417 return false;
418 Weight = std::max(Weight, Intf->weight);
Jakob Stoklund Olesen27106382011-02-09 01:14:03 +0000419 }
420 }
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000421 MaxWeight = Weight;
422 return true;
423}
Jakob Stoklund Olesen27106382011-02-09 01:14:03 +0000424
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000425/// tryEvict - Try to evict all interferences for a physreg.
426/// @param VirtReg Currently unassigned virtual register.
427/// @param Order Physregs to try.
428/// @return Physreg to assign VirtReg, or 0.
429unsigned RAGreedy::tryEvict(LiveInterval &VirtReg,
430 AllocationOrder &Order,
431 SmallVectorImpl<LiveInterval*> &NewVRegs){
432 NamedRegionTimer T("Evict", TimerGroupName, TimePassesIsEnabled);
433
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000434 // Keep track of the lightest single interference seen so far.
435 float BestWeight = 0;
436 unsigned BestPhys = 0;
437
438 Order.rewind();
439 while (unsigned PhysReg = Order.next()) {
440 float Weight = 0;
Jakob Stoklund Olesend17924b2011-03-04 21:32:50 +0000441 if (!canEvictInterference(VirtReg, PhysReg, Weight))
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000442 continue;
443
444 // This is an eviction candidate.
445 DEBUG(dbgs() << "max " << PrintReg(PhysReg, TRI) << " interference = "
446 << Weight << '\n');
447 if (BestPhys && Weight >= BestWeight)
448 continue;
449
450 // Best so far.
451 BestPhys = PhysReg;
452 BestWeight = Weight;
Jakob Stoklund Olesen57f1e2c2011-02-25 01:04:22 +0000453 // Stop if the hint can be used.
454 if (Order.isHint(PhysReg))
455 break;
Jakob Stoklund Olesen27106382011-02-09 01:14:03 +0000456 }
457
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +0000458 if (!BestPhys)
459 return 0;
460
461 DEBUG(dbgs() << "evicting " << PrintReg(BestPhys, TRI) << " interference\n");
462 for (const unsigned *AliasI = TRI->getOverlaps(BestPhys); *AliasI; ++AliasI) {
463 LiveIntervalUnion::Query &Q = query(VirtReg, *AliasI);
464 assert(Q.seenAllInterferences() && "Didn't check all interfererences.");
465 for (unsigned i = 0, e = Q.interferingVRegs().size(); i != e; ++i) {
466 LiveInterval *Intf = Q.interferingVRegs()[i];
467 unassign(*Intf, VRM->getPhys(Intf->reg));
468 ++NumEvicted;
469 NewVRegs.push_back(Intf);
470 }
471 }
472 return BestPhys;
Andrew Trickb853e6c2010-12-09 18:15:21 +0000473}
474
Jakob Stoklund Olesen770d42d2010-12-22 22:01:30 +0000475
476//===----------------------------------------------------------------------===//
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000477// Region Splitting
478//===----------------------------------------------------------------------===//
479
Jakob Stoklund Olesen8b6a9332011-03-04 22:11:11 +0000480/// mapGlobalInterference - Compute a map of the interference from PhysReg and
481/// its aliases in each block in SA->LiveBlocks.
482/// If LiveBlocks[i] is live-in, Ranges[i].first is the first interference.
483/// If LiveBlocks[i] is live-out, Ranges[i].second is the last interference.
484void RAGreedy::mapGlobalInterference(unsigned PhysReg,
485 SmallVectorImpl<IndexPair> &Ranges) {
486 Ranges.assign(SA->LiveBlocks.size(), IndexPair());
487 LiveInterval &VirtReg = const_cast<LiveInterval&>(SA->getParent());
488 for (const unsigned *AI = TRI->getOverlaps(PhysReg); *AI; ++AI) {
489 if (!query(VirtReg, *AI).checkInterference())
490 continue;
491 LiveIntervalUnion::SegmentIter IntI =
492 PhysReg2LiveUnion[*AI].find(VirtReg.beginIndex());
493 if (!IntI.valid())
494 continue;
495 for (unsigned i = 0, e = SA->LiveBlocks.size(); i != e; ++i) {
496 const SplitAnalysis::BlockInfo &BI = SA->LiveBlocks[i];
497 IndexPair &IP = Ranges[i];
498
499 // Skip interference-free blocks.
500 if (IntI.start() >= BI.Stop)
501 continue;
502
503 // First interference in block.
504 if (BI.LiveIn) {
505 IntI.advanceTo(BI.Start);
506 if (!IntI.valid())
507 break;
508 if (IntI.start() >= BI.Stop)
509 continue;
510 if (!IP.first.isValid() || IntI.start() < IP.first)
511 IP.first = IntI.start();
512 }
513
514 // Last interference in block.
515 if (BI.LiveOut) {
516 IntI.advanceTo(BI.Stop);
517 if (!IntI.valid() || IntI.start() >= BI.Stop)
518 --IntI;
519 if (IntI.stop() <= BI.Start)
520 continue;
521 if (!IP.second.isValid() || IntI.stop() > IP.second)
522 IP.second = IntI.stop();
523 }
524 }
525 }
526}
527
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000528/// calcSplitConstraints - Fill out the SplitConstraints vector based on the
529/// interference pattern in Intf. Return the static cost of this split,
530/// assuming that all preferences in SplitConstraints are met.
531float RAGreedy::calcSplitConstraints(const SmallVectorImpl<IndexPair> &Intf) {
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000532 // Reset interference dependent info.
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000533 SplitConstraints.resize(SA->LiveBlocks.size());
534 float StaticCost = 0;
Jakob Stoklund Olesenf0ac26c2011-02-09 22:50:26 +0000535 for (unsigned i = 0, e = SA->LiveBlocks.size(); i != e; ++i) {
536 SplitAnalysis::BlockInfo &BI = SA->LiveBlocks[i];
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000537 SpillPlacement::BlockConstraint &BC = SplitConstraints[i];
538 IndexPair IP = Intf[i];
539
Jakob Stoklund Olesenf0ac26c2011-02-09 22:50:26 +0000540 BC.Number = BI.MBB->getNumber();
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000541 BC.Entry = (BI.Uses && BI.LiveIn) ?
542 SpillPlacement::PrefReg : SpillPlacement::DontCare;
543 BC.Exit = (BI.Uses && BI.LiveOut) ?
544 SpillPlacement::PrefReg : SpillPlacement::DontCare;
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000545
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000546 // Number of spill code instructions to insert.
547 unsigned Ins = 0;
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000548
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000549 // Interference for the live-in value.
550 if (IP.first.isValid()) {
551 if (IP.first <= BI.Start)
552 BC.Entry = SpillPlacement::MustSpill, Ins += BI.Uses;
553 else if (!BI.Uses)
554 BC.Entry = SpillPlacement::PrefSpill;
555 else if (IP.first < BI.FirstUse)
556 BC.Entry = SpillPlacement::PrefSpill, ++Ins;
557 else if (IP.first < (BI.LiveThrough ? BI.LastUse : BI.Kill))
558 ++Ins;
Jakob Stoklund Olesena50c5392011-02-08 23:02:58 +0000559 }
560
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000561 // Interference for the live-out value.
562 if (IP.second.isValid()) {
563 if (IP.second >= BI.LastSplitPoint)
564 BC.Exit = SpillPlacement::MustSpill, Ins += BI.Uses;
565 else if (!BI.Uses)
566 BC.Exit = SpillPlacement::PrefSpill;
567 else if (IP.second > BI.LastUse)
568 BC.Exit = SpillPlacement::PrefSpill, ++Ins;
569 else if (IP.second > (BI.LiveThrough ? BI.FirstUse : BI.Def))
570 ++Ins;
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000571 }
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000572
573 // Accumulate the total frequency of inserted spill code.
574 if (Ins)
575 StaticCost += Ins * SpillPlacer->getBlockFrequency(BC.Number);
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000576 }
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000577 return StaticCost;
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000578}
579
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000580
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000581/// calcGlobalSplitCost - Return the global split cost of following the split
582/// pattern in LiveBundles. This cost should be added to the local cost of the
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000583/// interference pattern in SplitConstraints.
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000584///
585float RAGreedy::calcGlobalSplitCost(const BitVector &LiveBundles) {
586 float GlobalCost = 0;
Jakob Stoklund Olesen874be742011-03-05 03:28:51 +0000587 for (unsigned i = 0, e = SA->LiveBlocks.size(); i != e; ++i) {
588 SplitAnalysis::BlockInfo &BI = SA->LiveBlocks[i];
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000589 SpillPlacement::BlockConstraint &BC = SplitConstraints[i];
Jakob Stoklund Olesen874be742011-03-05 03:28:51 +0000590 bool RegIn = LiveBundles[Bundles->getBundle(BC.Number, 0)];
591 bool RegOut = LiveBundles[Bundles->getBundle(BC.Number, 1)];
592 unsigned Ins = 0;
593
594 if (!BI.Uses)
595 Ins += RegIn != RegOut;
596 else {
597 if (BI.LiveIn)
598 Ins += RegIn != (BC.Entry == SpillPlacement::PrefReg);
599 if (BI.LiveOut)
600 Ins += RegOut != (BC.Exit == SpillPlacement::PrefReg);
601 }
602 if (Ins)
603 GlobalCost += Ins * SpillPlacer->getBlockFrequency(BC.Number);
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000604 }
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000605 return GlobalCost;
606}
607
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000608/// splitAroundRegion - Split VirtReg around the region determined by
609/// LiveBundles. Make an effort to avoid interference from PhysReg.
610///
611/// The 'register' interval is going to contain as many uses as possible while
612/// avoiding interference. The 'stack' interval is the complement constructed by
613/// SplitEditor. It will contain the rest.
614///
615void RAGreedy::splitAroundRegion(LiveInterval &VirtReg, unsigned PhysReg,
616 const BitVector &LiveBundles,
617 SmallVectorImpl<LiveInterval*> &NewVRegs) {
618 DEBUG({
619 dbgs() << "Splitting around region for " << PrintReg(PhysReg, TRI)
620 << " with bundles";
621 for (int i = LiveBundles.find_first(); i>=0; i = LiveBundles.find_next(i))
622 dbgs() << " EB#" << i;
623 dbgs() << ".\n";
624 });
625
626 // First compute interference ranges in the live blocks.
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000627 SmallVector<IndexPair, 8> InterferenceRanges;
Jakob Stoklund Olesen8b6a9332011-03-04 22:11:11 +0000628 mapGlobalInterference(PhysReg, InterferenceRanges);
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000629
Jakob Stoklund Olesen92a55f42011-03-09 00:57:29 +0000630 LiveRangeEdit LREdit(VirtReg, NewVRegs, this);
Jakob Stoklund Olesenbece06f2011-03-03 01:29:13 +0000631 SE->reset(LREdit);
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000632
633 // Create the main cross-block interval.
Jakob Stoklund Olesenbece06f2011-03-03 01:29:13 +0000634 SE->openIntv();
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000635
636 // First add all defs that are live out of a block.
Jakob Stoklund Olesenf0ac26c2011-02-09 22:50:26 +0000637 for (unsigned i = 0, e = SA->LiveBlocks.size(); i != e; ++i) {
638 SplitAnalysis::BlockInfo &BI = SA->LiveBlocks[i];
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000639 bool RegIn = LiveBundles[Bundles->getBundle(BI.MBB->getNumber(), 0)];
640 bool RegOut = LiveBundles[Bundles->getBundle(BI.MBB->getNumber(), 1)];
641
642 // Should the register be live out?
643 if (!BI.LiveOut || !RegOut)
644 continue;
645
646 IndexPair &IP = InterferenceRanges[i];
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000647 DEBUG(dbgs() << "BB#" << BI.MBB->getNumber() << " -> EB#"
Jakob Stoklund Olesen2dfbb3e2011-02-03 20:29:43 +0000648 << Bundles->getBundle(BI.MBB->getNumber(), 1)
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000649 << " [" << BI.Start << ';' << BI.LastSplitPoint << '-'
650 << BI.Stop << ") intf [" << IP.first << ';' << IP.second
651 << ')');
Jakob Stoklund Olesen2dfbb3e2011-02-03 20:29:43 +0000652
653 // The interference interval should either be invalid or overlap MBB.
Jakob Stoklund Olesen36d61862011-03-03 03:41:29 +0000654 assert((!IP.first.isValid() || IP.first < BI.Stop) && "Bad interference");
655 assert((!IP.second.isValid() || IP.second > BI.Start)
656 && "Bad interference");
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000657
658 // Check interference leaving the block.
Jakob Stoklund Olesen2dfbb3e2011-02-03 20:29:43 +0000659 if (!IP.second.isValid()) {
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000660 // Block is interference-free.
661 DEBUG(dbgs() << ", no interference");
662 if (!BI.Uses) {
663 assert(BI.LiveThrough && "No uses, but not live through block?");
664 // Block is live-through without interference.
665 DEBUG(dbgs() << ", no uses"
666 << (RegIn ? ", live-through.\n" : ", stack in.\n"));
667 if (!RegIn)
Jakob Stoklund Olesenbece06f2011-03-03 01:29:13 +0000668 SE->enterIntvAtEnd(*BI.MBB);
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000669 continue;
670 }
671 if (!BI.LiveThrough) {
672 DEBUG(dbgs() << ", not live-through.\n");
Jakob Stoklund Olesen36d61862011-03-03 03:41:29 +0000673 SE->useIntv(SE->enterIntvBefore(BI.Def), BI.Stop);
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000674 continue;
675 }
676 if (!RegIn) {
677 // Block is live-through, but entry bundle is on the stack.
678 // Reload just before the first use.
679 DEBUG(dbgs() << ", not live-in, enter before first use.\n");
Jakob Stoklund Olesen36d61862011-03-03 03:41:29 +0000680 SE->useIntv(SE->enterIntvBefore(BI.FirstUse), BI.Stop);
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000681 continue;
682 }
683 DEBUG(dbgs() << ", live-through.\n");
684 continue;
685 }
686
687 // Block has interference.
688 DEBUG(dbgs() << ", interference to " << IP.second);
Jakob Stoklund Olesenfe3f99f2011-02-05 01:06:39 +0000689
690 if (!BI.LiveThrough && IP.second <= BI.Def) {
691 // The interference doesn't reach the outgoing segment.
692 DEBUG(dbgs() << " doesn't affect def from " << BI.Def << '\n');
Jakob Stoklund Olesen36d61862011-03-03 03:41:29 +0000693 SE->useIntv(BI.Def, BI.Stop);
Jakob Stoklund Olesenfe3f99f2011-02-05 01:06:39 +0000694 continue;
695 }
696
697
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000698 if (!BI.Uses) {
699 // No uses in block, avoid interference by reloading as late as possible.
700 DEBUG(dbgs() << ", no uses.\n");
Jakob Stoklund Olesenbece06f2011-03-03 01:29:13 +0000701 SlotIndex SegStart = SE->enterIntvAtEnd(*BI.MBB);
Jakob Stoklund Olesende710952011-02-05 01:06:36 +0000702 assert(SegStart >= IP.second && "Couldn't avoid interference");
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000703 continue;
704 }
Jakob Stoklund Olesenfe3f99f2011-02-05 01:06:39 +0000705
Jakob Stoklund Olesen8a2bbde2011-02-08 23:26:48 +0000706 if (IP.second.getBoundaryIndex() < BI.LastUse) {
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000707 // There are interference-free uses at the end of the block.
708 // Find the first use that can get the live-out register.
Jakob Stoklund Olesenc0de9952011-01-20 17:45:23 +0000709 SmallVectorImpl<SlotIndex>::const_iterator UI =
Jakob Stoklund Olesenfe3f99f2011-02-05 01:06:39 +0000710 std::lower_bound(SA->UseSlots.begin(), SA->UseSlots.end(),
711 IP.second.getBoundaryIndex());
Jakob Stoklund Olesenc0de9952011-01-20 17:45:23 +0000712 assert(UI != SA->UseSlots.end() && "Couldn't find last use");
713 SlotIndex Use = *UI;
Jakob Stoklund Olesenc0de9952011-01-20 17:45:23 +0000714 assert(Use <= BI.LastUse && "Couldn't find last use");
Jakob Stoklund Olesen8a2bbde2011-02-08 23:26:48 +0000715 // Only attempt a split befroe the last split point.
716 if (Use.getBaseIndex() <= BI.LastSplitPoint) {
717 DEBUG(dbgs() << ", free use at " << Use << ".\n");
Jakob Stoklund Olesenbece06f2011-03-03 01:29:13 +0000718 SlotIndex SegStart = SE->enterIntvBefore(Use);
Jakob Stoklund Olesen8a2bbde2011-02-08 23:26:48 +0000719 assert(SegStart >= IP.second && "Couldn't avoid interference");
720 assert(SegStart < BI.LastSplitPoint && "Impossible split point");
Jakob Stoklund Olesen36d61862011-03-03 03:41:29 +0000721 SE->useIntv(SegStart, BI.Stop);
Jakob Stoklund Olesen8a2bbde2011-02-08 23:26:48 +0000722 continue;
723 }
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000724 }
725
726 // Interference is after the last use.
727 DEBUG(dbgs() << " after last use.\n");
Jakob Stoklund Olesenbece06f2011-03-03 01:29:13 +0000728 SlotIndex SegStart = SE->enterIntvAtEnd(*BI.MBB);
Jakob Stoklund Olesende710952011-02-05 01:06:36 +0000729 assert(SegStart >= IP.second && "Couldn't avoid interference");
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000730 }
731
732 // Now all defs leading to live bundles are handled, do everything else.
Jakob Stoklund Olesenf0ac26c2011-02-09 22:50:26 +0000733 for (unsigned i = 0, e = SA->LiveBlocks.size(); i != e; ++i) {
734 SplitAnalysis::BlockInfo &BI = SA->LiveBlocks[i];
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000735 bool RegIn = LiveBundles[Bundles->getBundle(BI.MBB->getNumber(), 0)];
736 bool RegOut = LiveBundles[Bundles->getBundle(BI.MBB->getNumber(), 1)];
737
738 // Is the register live-in?
739 if (!BI.LiveIn || !RegIn)
740 continue;
741
742 // We have an incoming register. Check for interference.
743 IndexPair &IP = InterferenceRanges[i];
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000744
745 DEBUG(dbgs() << "EB#" << Bundles->getBundle(BI.MBB->getNumber(), 0)
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000746 << " -> BB#" << BI.MBB->getNumber() << " [" << BI.Start << ';'
747 << BI.LastSplitPoint << '-' << BI.Stop << ')');
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000748
749 // Check interference entering the block.
Jakob Stoklund Olesen2dfbb3e2011-02-03 20:29:43 +0000750 if (!IP.first.isValid()) {
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000751 // Block is interference-free.
752 DEBUG(dbgs() << ", no interference");
753 if (!BI.Uses) {
754 assert(BI.LiveThrough && "No uses, but not live through block?");
755 // Block is live-through without interference.
756 if (RegOut) {
757 DEBUG(dbgs() << ", no uses, live-through.\n");
Jakob Stoklund Olesen36d61862011-03-03 03:41:29 +0000758 SE->useIntv(BI.Start, BI.Stop);
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000759 } else {
760 DEBUG(dbgs() << ", no uses, stack-out.\n");
Jakob Stoklund Olesenbece06f2011-03-03 01:29:13 +0000761 SE->leaveIntvAtTop(*BI.MBB);
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000762 }
763 continue;
764 }
765 if (!BI.LiveThrough) {
766 DEBUG(dbgs() << ", killed in block.\n");
Jakob Stoklund Olesen36d61862011-03-03 03:41:29 +0000767 SE->useIntv(BI.Start, SE->leaveIntvAfter(BI.Kill));
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000768 continue;
769 }
770 if (!RegOut) {
771 // Block is live-through, but exit bundle is on the stack.
772 // Spill immediately after the last use.
Jakob Stoklund Olesen5c716bd2011-02-08 18:50:21 +0000773 if (BI.LastUse < BI.LastSplitPoint) {
774 DEBUG(dbgs() << ", uses, stack-out.\n");
Jakob Stoklund Olesen36d61862011-03-03 03:41:29 +0000775 SE->useIntv(BI.Start, SE->leaveIntvAfter(BI.LastUse));
Jakob Stoklund Olesen5c716bd2011-02-08 18:50:21 +0000776 continue;
777 }
778 // The last use is after the last split point, it is probably an
779 // indirect jump.
780 DEBUG(dbgs() << ", uses at " << BI.LastUse << " after split point "
781 << BI.LastSplitPoint << ", stack-out.\n");
Jakob Stoklund Olesenbece06f2011-03-03 01:29:13 +0000782 SlotIndex SegEnd = SE->leaveIntvBefore(BI.LastSplitPoint);
Jakob Stoklund Olesen36d61862011-03-03 03:41:29 +0000783 SE->useIntv(BI.Start, SegEnd);
Jakob Stoklund Olesen5c716bd2011-02-08 18:50:21 +0000784 // Run a double interval from the split to the last use.
785 // This makes it possible to spill the complement without affecting the
786 // indirect branch.
Jakob Stoklund Olesenbece06f2011-03-03 01:29:13 +0000787 SE->overlapIntv(SegEnd, BI.LastUse);
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000788 continue;
789 }
790 // Register is live-through.
791 DEBUG(dbgs() << ", uses, live-through.\n");
Jakob Stoklund Olesen36d61862011-03-03 03:41:29 +0000792 SE->useIntv(BI.Start, BI.Stop);
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000793 continue;
794 }
795
796 // Block has interference.
797 DEBUG(dbgs() << ", interference from " << IP.first);
Jakob Stoklund Olesenfe3f99f2011-02-05 01:06:39 +0000798
799 if (!BI.LiveThrough && IP.first >= BI.Kill) {
800 // The interference doesn't reach the outgoing segment.
801 DEBUG(dbgs() << " doesn't affect kill at " << BI.Kill << '\n');
Jakob Stoklund Olesen36d61862011-03-03 03:41:29 +0000802 SE->useIntv(BI.Start, BI.Kill);
Jakob Stoklund Olesenfe3f99f2011-02-05 01:06:39 +0000803 continue;
804 }
805
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000806 if (!BI.Uses) {
807 // No uses in block, avoid interference by spilling as soon as possible.
808 DEBUG(dbgs() << ", no uses.\n");
Jakob Stoklund Olesenbece06f2011-03-03 01:29:13 +0000809 SlotIndex SegEnd = SE->leaveIntvAtTop(*BI.MBB);
Jakob Stoklund Olesende710952011-02-05 01:06:36 +0000810 assert(SegEnd <= IP.first && "Couldn't avoid interference");
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000811 continue;
812 }
Jakob Stoklund Olesenfe3f99f2011-02-05 01:06:39 +0000813 if (IP.first.getBaseIndex() > BI.FirstUse) {
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000814 // There are interference-free uses at the beginning of the block.
815 // Find the last use that can get the register.
Jakob Stoklund Olesenc0de9952011-01-20 17:45:23 +0000816 SmallVectorImpl<SlotIndex>::const_iterator UI =
Jakob Stoklund Olesenfe3f99f2011-02-05 01:06:39 +0000817 std::lower_bound(SA->UseSlots.begin(), SA->UseSlots.end(),
818 IP.first.getBaseIndex());
Jakob Stoklund Olesenc0de9952011-01-20 17:45:23 +0000819 assert(UI != SA->UseSlots.begin() && "Couldn't find first use");
820 SlotIndex Use = (--UI)->getBoundaryIndex();
821 DEBUG(dbgs() << ", free use at " << *UI << ".\n");
Jakob Stoklund Olesenbece06f2011-03-03 01:29:13 +0000822 SlotIndex SegEnd = SE->leaveIntvAfter(Use);
Jakob Stoklund Olesende710952011-02-05 01:06:36 +0000823 assert(SegEnd <= IP.first && "Couldn't avoid interference");
Jakob Stoklund Olesen36d61862011-03-03 03:41:29 +0000824 SE->useIntv(BI.Start, SegEnd);
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000825 continue;
826 }
827
828 // Interference is before the first use.
829 DEBUG(dbgs() << " before first use.\n");
Jakob Stoklund Olesenbece06f2011-03-03 01:29:13 +0000830 SlotIndex SegEnd = SE->leaveIntvAtTop(*BI.MBB);
Jakob Stoklund Olesende710952011-02-05 01:06:36 +0000831 assert(SegEnd <= IP.first && "Couldn't avoid interference");
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000832 }
833
Jakob Stoklund Olesenbece06f2011-03-03 01:29:13 +0000834 SE->closeIntv();
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000835
836 // FIXME: Should we be more aggressive about splitting the stack region into
837 // per-block segments? The current approach allows the stack region to
838 // separate into connected components. Some components may be allocatable.
Jakob Stoklund Olesenbece06f2011-03-03 01:29:13 +0000839 SE->finish();
Jakob Stoklund Olesen0db841f2011-02-17 22:53:48 +0000840 ++NumGlobalSplits;
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000841
Jakob Stoklund Olesen9b3d24b2011-02-04 19:33:07 +0000842 if (VerifyEnabled) {
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000843 MF->verify(this, "After splitting live range around region");
Jakob Stoklund Olesen9b3d24b2011-02-04 19:33:07 +0000844
845#ifndef NDEBUG
846 // Make sure that at least one of the new intervals can allocate to PhysReg.
847 // That was the whole point of splitting the live range.
848 bool found = false;
849 for (LiveRangeEdit::iterator I = LREdit.begin(), E = LREdit.end(); I != E;
850 ++I)
851 if (!checkUncachedInterference(**I, PhysReg)) {
852 found = true;
853 break;
854 }
855 assert(found && "No allocatable intervals after pointless splitting");
856#endif
857 }
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000858}
859
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000860unsigned RAGreedy::tryRegionSplit(LiveInterval &VirtReg, AllocationOrder &Order,
861 SmallVectorImpl<LiveInterval*> &NewVRegs) {
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000862 BitVector LiveBundles, BestBundles;
863 float BestCost = 0;
864 unsigned BestReg = 0;
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000865
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000866 Order.rewind();
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000867 for (unsigned Cand = 0; unsigned PhysReg = Order.next(); ++Cand) {
868 if (GlobalCand.size() <= Cand)
869 GlobalCand.resize(Cand+1);
870 GlobalCand[Cand].PhysReg = PhysReg;
871
872 mapGlobalInterference(PhysReg, GlobalCand[Cand].Interference);
873 float Cost = calcSplitConstraints(GlobalCand[Cand].Interference);
Jakob Stoklund Olesen874be742011-03-05 03:28:51 +0000874 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << "\tstatic = " << Cost);
875 if (BestReg && Cost >= BestCost) {
876 DEBUG(dbgs() << " higher.\n");
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000877 continue;
Jakob Stoklund Olesen874be742011-03-05 03:28:51 +0000878 }
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000879
Jakob Stoklund Olesen96dcd952011-03-05 01:10:31 +0000880 SpillPlacer->placeSpills(SplitConstraints, LiveBundles);
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000881 // No live bundles, defer to splitSingleBlocks().
Jakob Stoklund Olesen874be742011-03-05 03:28:51 +0000882 if (!LiveBundles.any()) {
883 DEBUG(dbgs() << " no bundles.\n");
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000884 continue;
Jakob Stoklund Olesen874be742011-03-05 03:28:51 +0000885 }
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000886
887 Cost += calcGlobalSplitCost(LiveBundles);
Jakob Stoklund Olesen874be742011-03-05 03:28:51 +0000888 DEBUG({
889 dbgs() << ", total = " << Cost << " with bundles";
890 for (int i = LiveBundles.find_first(); i>=0; i = LiveBundles.find_next(i))
891 dbgs() << " EB#" << i;
892 dbgs() << ".\n";
893 });
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000894 if (!BestReg || Cost < BestCost) {
895 BestReg = PhysReg;
Jakob Stoklund Olesen874be742011-03-05 03:28:51 +0000896 BestCost = 0.98f * Cost; // Prevent rounding effects.
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000897 BestBundles.swap(LiveBundles);
898 }
899 }
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000900
901 if (!BestReg)
902 return 0;
903
904 splitAroundRegion(VirtReg, BestReg, BestBundles, NewVRegs);
Jakob Stoklund Olesen22a1df62011-03-01 21:10:07 +0000905 setStage(NewVRegs.begin(), NewVRegs.end(), RS_Region);
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +0000906 return 0;
907}
908
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +0000909
910//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +0000911// Local Splitting
912//===----------------------------------------------------------------------===//
913
914
915/// calcGapWeights - Compute the maximum spill weight that needs to be evicted
916/// in order to use PhysReg between two entries in SA->UseSlots.
917///
918/// GapWeight[i] represents the gap between UseSlots[i] and UseSlots[i+1].
919///
920void RAGreedy::calcGapWeights(unsigned PhysReg,
921 SmallVectorImpl<float> &GapWeight) {
922 assert(SA->LiveBlocks.size() == 1 && "Not a local interval");
923 const SplitAnalysis::BlockInfo &BI = SA->LiveBlocks.front();
924 const SmallVectorImpl<SlotIndex> &Uses = SA->UseSlots;
925 const unsigned NumGaps = Uses.size()-1;
926
927 // Start and end points for the interference check.
928 SlotIndex StartIdx = BI.LiveIn ? BI.FirstUse.getBaseIndex() : BI.FirstUse;
929 SlotIndex StopIdx = BI.LiveOut ? BI.LastUse.getBoundaryIndex() : BI.LastUse;
930
931 GapWeight.assign(NumGaps, 0.0f);
932
933 // Add interference from each overlapping register.
934 for (const unsigned *AI = TRI->getOverlaps(PhysReg); *AI; ++AI) {
935 if (!query(const_cast<LiveInterval&>(SA->getParent()), *AI)
936 .checkInterference())
937 continue;
938
939 // We know that VirtReg is a continuous interval from FirstUse to LastUse,
940 // so we don't need InterferenceQuery.
941 //
942 // Interference that overlaps an instruction is counted in both gaps
943 // surrounding the instruction. The exception is interference before
944 // StartIdx and after StopIdx.
945 //
946 LiveIntervalUnion::SegmentIter IntI = PhysReg2LiveUnion[*AI].find(StartIdx);
947 for (unsigned Gap = 0; IntI.valid() && IntI.start() < StopIdx; ++IntI) {
948 // Skip the gaps before IntI.
949 while (Uses[Gap+1].getBoundaryIndex() < IntI.start())
950 if (++Gap == NumGaps)
951 break;
952 if (Gap == NumGaps)
953 break;
954
955 // Update the gaps covered by IntI.
956 const float weight = IntI.value()->weight;
957 for (; Gap != NumGaps; ++Gap) {
958 GapWeight[Gap] = std::max(GapWeight[Gap], weight);
959 if (Uses[Gap+1].getBaseIndex() >= IntI.stop())
960 break;
961 }
962 if (Gap == NumGaps)
963 break;
964 }
965 }
966}
967
968/// getPrevMappedIndex - Return the slot index of the last non-copy instruction
969/// before MI that has a slot index. If MI is the first mapped instruction in
970/// its block, return the block start index instead.
971///
972SlotIndex RAGreedy::getPrevMappedIndex(const MachineInstr *MI) {
973 assert(MI && "Missing MachineInstr");
974 const MachineBasicBlock *MBB = MI->getParent();
975 MachineBasicBlock::const_iterator B = MBB->begin(), I = MI;
976 while (I != B)
977 if (!(--I)->isDebugValue() && !I->isCopy())
978 return Indexes->getInstructionIndex(I);
979 return Indexes->getMBBStartIdx(MBB);
980}
981
982/// calcPrevSlots - Fill in the PrevSlot array with the index of the previous
983/// real non-copy instruction for each instruction in SA->UseSlots.
984///
985void RAGreedy::calcPrevSlots() {
986 const SmallVectorImpl<SlotIndex> &Uses = SA->UseSlots;
987 PrevSlot.clear();
988 PrevSlot.reserve(Uses.size());
989 for (unsigned i = 0, e = Uses.size(); i != e; ++i) {
990 const MachineInstr *MI = Indexes->getInstructionFromIndex(Uses[i]);
991 PrevSlot.push_back(getPrevMappedIndex(MI).getDefIndex());
992 }
993}
994
995/// nextSplitPoint - Find the next index into SA->UseSlots > i such that it may
996/// be beneficial to split before UseSlots[i].
997///
998/// 0 is always a valid split point
999unsigned RAGreedy::nextSplitPoint(unsigned i) {
1000 const SmallVectorImpl<SlotIndex> &Uses = SA->UseSlots;
1001 const unsigned Size = Uses.size();
1002 assert(i != Size && "No split points after the end");
1003 // Allow split before i when Uses[i] is not adjacent to the previous use.
1004 while (++i != Size && PrevSlot[i].getBaseIndex() <= Uses[i-1].getBaseIndex())
1005 ;
1006 return i;
1007}
1008
1009/// tryLocalSplit - Try to split VirtReg into smaller intervals inside its only
1010/// basic block.
1011///
1012unsigned RAGreedy::tryLocalSplit(LiveInterval &VirtReg, AllocationOrder &Order,
1013 SmallVectorImpl<LiveInterval*> &NewVRegs) {
1014 assert(SA->LiveBlocks.size() == 1 && "Not a local interval");
1015 const SplitAnalysis::BlockInfo &BI = SA->LiveBlocks.front();
1016
1017 // Note that it is possible to have an interval that is live-in or live-out
1018 // while only covering a single block - A phi-def can use undef values from
1019 // predecessors, and the block could be a single-block loop.
1020 // We don't bother doing anything clever about such a case, we simply assume
1021 // that the interval is continuous from FirstUse to LastUse. We should make
1022 // sure that we don't do anything illegal to such an interval, though.
1023
1024 const SmallVectorImpl<SlotIndex> &Uses = SA->UseSlots;
1025 if (Uses.size() <= 2)
1026 return 0;
1027 const unsigned NumGaps = Uses.size()-1;
1028
1029 DEBUG({
1030 dbgs() << "tryLocalSplit: ";
1031 for (unsigned i = 0, e = Uses.size(); i != e; ++i)
1032 dbgs() << ' ' << SA->UseSlots[i];
1033 dbgs() << '\n';
1034 });
1035
1036 // For every use, find the previous mapped non-copy instruction.
1037 // We use this to detect valid split points, and to estimate new interval
1038 // sizes.
1039 calcPrevSlots();
1040
1041 unsigned BestBefore = NumGaps;
1042 unsigned BestAfter = 0;
1043 float BestDiff = 0;
1044
Jakob Stoklund Olesen40a42a22011-03-04 00:58:40 +00001045 const float blockFreq = SpillPlacer->getBlockFrequency(BI.MBB->getNumber());
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001046 SmallVector<float, 8> GapWeight;
1047
1048 Order.rewind();
1049 while (unsigned PhysReg = Order.next()) {
1050 // Keep track of the largest spill weight that would need to be evicted in
1051 // order to make use of PhysReg between UseSlots[i] and UseSlots[i+1].
1052 calcGapWeights(PhysReg, GapWeight);
1053
1054 // Try to find the best sequence of gaps to close.
1055 // The new spill weight must be larger than any gap interference.
1056
1057 // We will split before Uses[SplitBefore] and after Uses[SplitAfter].
1058 unsigned SplitBefore = 0, SplitAfter = nextSplitPoint(1) - 1;
1059
1060 // MaxGap should always be max(GapWeight[SplitBefore..SplitAfter-1]).
1061 // It is the spill weight that needs to be evicted.
1062 float MaxGap = GapWeight[0];
1063 for (unsigned i = 1; i != SplitAfter; ++i)
1064 MaxGap = std::max(MaxGap, GapWeight[i]);
1065
1066 for (;;) {
1067 // Live before/after split?
1068 const bool LiveBefore = SplitBefore != 0 || BI.LiveIn;
1069 const bool LiveAfter = SplitAfter != NumGaps || BI.LiveOut;
1070
1071 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << ' '
1072 << Uses[SplitBefore] << '-' << Uses[SplitAfter]
1073 << " i=" << MaxGap);
1074
1075 // Stop before the interval gets so big we wouldn't be making progress.
1076 if (!LiveBefore && !LiveAfter) {
1077 DEBUG(dbgs() << " all\n");
1078 break;
1079 }
1080 // Should the interval be extended or shrunk?
1081 bool Shrink = true;
1082 if (MaxGap < HUGE_VALF) {
1083 // Estimate the new spill weight.
1084 //
1085 // Each instruction reads and writes the register, except the first
1086 // instr doesn't read when !FirstLive, and the last instr doesn't write
1087 // when !LastLive.
1088 //
1089 // We will be inserting copies before and after, so the total number of
1090 // reads and writes is 2 * EstUses.
1091 //
1092 const unsigned EstUses = 2*(SplitAfter - SplitBefore) +
1093 2*(LiveBefore + LiveAfter);
1094
1095 // Try to guess the size of the new interval. This should be trivial,
1096 // but the slot index of an inserted copy can be a lot smaller than the
1097 // instruction it is inserted before if there are many dead indexes
1098 // between them.
1099 //
1100 // We measure the distance from the instruction before SplitBefore to
1101 // get a conservative estimate.
1102 //
1103 // The final distance can still be different if inserting copies
1104 // triggers a slot index renumbering.
1105 //
1106 const float EstWeight = normalizeSpillWeight(blockFreq * EstUses,
1107 PrevSlot[SplitBefore].distance(Uses[SplitAfter]));
1108 // Would this split be possible to allocate?
1109 // Never allocate all gaps, we wouldn't be making progress.
1110 float Diff = EstWeight - MaxGap;
1111 DEBUG(dbgs() << " w=" << EstWeight << " d=" << Diff);
1112 if (Diff > 0) {
1113 Shrink = false;
1114 if (Diff > BestDiff) {
1115 DEBUG(dbgs() << " (best)");
1116 BestDiff = Diff;
1117 BestBefore = SplitBefore;
1118 BestAfter = SplitAfter;
1119 }
1120 }
1121 }
1122
1123 // Try to shrink.
1124 if (Shrink) {
1125 SplitBefore = nextSplitPoint(SplitBefore);
1126 if (SplitBefore < SplitAfter) {
1127 DEBUG(dbgs() << " shrink\n");
1128 // Recompute the max when necessary.
1129 if (GapWeight[SplitBefore - 1] >= MaxGap) {
1130 MaxGap = GapWeight[SplitBefore];
1131 for (unsigned i = SplitBefore + 1; i != SplitAfter; ++i)
1132 MaxGap = std::max(MaxGap, GapWeight[i]);
1133 }
1134 continue;
1135 }
1136 MaxGap = 0;
1137 }
1138
1139 // Try to extend the interval.
1140 if (SplitAfter >= NumGaps) {
1141 DEBUG(dbgs() << " end\n");
1142 break;
1143 }
1144
1145 DEBUG(dbgs() << " extend\n");
1146 for (unsigned e = nextSplitPoint(SplitAfter + 1) - 1;
1147 SplitAfter != e; ++SplitAfter)
1148 MaxGap = std::max(MaxGap, GapWeight[SplitAfter]);
1149 continue;
1150 }
1151 }
1152
1153 // Didn't find any candidates?
1154 if (BestBefore == NumGaps)
1155 return 0;
1156
1157 DEBUG(dbgs() << "Best local split range: " << Uses[BestBefore]
1158 << '-' << Uses[BestAfter] << ", " << BestDiff
1159 << ", " << (BestAfter - BestBefore + 1) << " instrs\n");
1160
Jakob Stoklund Olesen92a55f42011-03-09 00:57:29 +00001161 LiveRangeEdit LREdit(VirtReg, NewVRegs, this);
Jakob Stoklund Olesenbece06f2011-03-03 01:29:13 +00001162 SE->reset(LREdit);
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001163
Jakob Stoklund Olesenbece06f2011-03-03 01:29:13 +00001164 SE->openIntv();
1165 SlotIndex SegStart = SE->enterIntvBefore(Uses[BestBefore]);
1166 SlotIndex SegStop = SE->leaveIntvAfter(Uses[BestAfter]);
1167 SE->useIntv(SegStart, SegStop);
1168 SE->closeIntv();
1169 SE->finish();
Jakob Stoklund Olesen22a1df62011-03-01 21:10:07 +00001170 setStage(NewVRegs.begin(), NewVRegs.end(), RS_Local);
Jakob Stoklund Olesen0db841f2011-02-17 22:53:48 +00001171 ++NumLocalSplits;
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001172
1173 return 0;
1174}
1175
1176//===----------------------------------------------------------------------===//
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +00001177// Live Range Splitting
1178//===----------------------------------------------------------------------===//
1179
1180/// trySplit - Try to split VirtReg or one of its interferences, making it
1181/// assignable.
1182/// @return Physreg when VirtReg may be assigned and/or new NewVRegs.
1183unsigned RAGreedy::trySplit(LiveInterval &VirtReg, AllocationOrder &Order,
1184 SmallVectorImpl<LiveInterval*>&NewVRegs) {
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001185 // Local intervals are handled separately.
Jakob Stoklund Olesena2ebf602011-02-19 00:38:40 +00001186 if (LIS->intervalIsInOneMBB(VirtReg)) {
1187 NamedRegionTimer T("Local Splitting", TimerGroupName, TimePassesIsEnabled);
Jakob Stoklund Olesen22a1df62011-03-01 21:10:07 +00001188 SA->analyze(&VirtReg);
Jakob Stoklund Olesen034a80d2011-02-17 19:13:53 +00001189 return tryLocalSplit(VirtReg, Order, NewVRegs);
Jakob Stoklund Olesena2ebf602011-02-19 00:38:40 +00001190 }
1191
1192 NamedRegionTimer T("Global Splitting", TimerGroupName, TimePassesIsEnabled);
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +00001193
Jakob Stoklund Olesen22a1df62011-03-01 21:10:07 +00001194 // Don't iterate global splitting.
1195 // Move straight to spilling if this range was produced by a global split.
1196 LiveRangeStage Stage = getStage(VirtReg);
1197 if (Stage >= RS_Block)
1198 return 0;
1199
1200 SA->analyze(&VirtReg);
1201
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +00001202 // First try to split around a region spanning multiple blocks.
Jakob Stoklund Olesen22a1df62011-03-01 21:10:07 +00001203 if (Stage < RS_Region) {
1204 unsigned PhysReg = tryRegionSplit(VirtReg, Order, NewVRegs);
1205 if (PhysReg || !NewVRegs.empty())
1206 return PhysReg;
1207 }
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +00001208
1209 // Then isolate blocks with multiple uses.
Jakob Stoklund Olesen22a1df62011-03-01 21:10:07 +00001210 if (Stage < RS_Block) {
1211 SplitAnalysis::BlockPtrSet Blocks;
1212 if (SA->getMultiUseBlocks(Blocks)) {
Jakob Stoklund Olesen92a55f42011-03-09 00:57:29 +00001213 LiveRangeEdit LREdit(VirtReg, NewVRegs, this);
Jakob Stoklund Olesenbece06f2011-03-03 01:29:13 +00001214 SE->reset(LREdit);
1215 SE->splitSingleBlocks(Blocks);
Jakob Stoklund Olesen22a1df62011-03-01 21:10:07 +00001216 setStage(NewVRegs.begin(), NewVRegs.end(), RS_Block);
1217 if (VerifyEnabled)
1218 MF->verify(this, "After splitting live range around basic blocks");
1219 }
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +00001220 }
1221
1222 // Don't assign any physregs.
1223 return 0;
1224}
1225
1226
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +00001227//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen770d42d2010-12-22 22:01:30 +00001228// Main Entry Point
1229//===----------------------------------------------------------------------===//
1230
1231unsigned RAGreedy::selectOrSplit(LiveInterval &VirtReg,
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +00001232 SmallVectorImpl<LiveInterval*> &NewVRegs) {
Jakob Stoklund Olesen22a1df62011-03-01 21:10:07 +00001233 LiveRangeStage Stage = getStage(VirtReg);
1234 if (Stage == RS_Original)
1235 LRStage[VirtReg.reg] = RS_Second;
1236
Jakob Stoklund Olesen770d42d2010-12-22 22:01:30 +00001237 // First try assigning a free register.
Jakob Stoklund Olesendd479e92010-12-10 22:21:05 +00001238 AllocationOrder Order(VirtReg.reg, *VRM, ReservedRegs);
1239 while (unsigned PhysReg = Order.next()) {
Jakob Stoklund Olesen770d42d2010-12-22 22:01:30 +00001240 if (!checkPhysRegInterference(VirtReg, PhysReg))
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +00001241 return PhysReg;
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +00001242 }
Andrew Trickb853e6c2010-12-09 18:15:21 +00001243
Jakob Stoklund Olesen98c81412011-02-23 00:29:52 +00001244 if (unsigned PhysReg = tryReassign(VirtReg, Order, NewVRegs))
1245 return PhysReg;
1246
1247 if (unsigned PhysReg = tryEvict(VirtReg, Order, NewVRegs))
Jakob Stoklund Olesen46c83c82010-12-14 00:37:49 +00001248 return PhysReg;
Andrew Trickb853e6c2010-12-09 18:15:21 +00001249
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +00001250 assert(NewVRegs.empty() && "Cannot append to existing NewVRegs");
1251
Jakob Stoklund Olesen107d3662011-02-24 23:21:36 +00001252 // The first time we see a live range, don't try to split or spill.
1253 // Wait until the second time, when all smaller ranges have been allocated.
1254 // This gives a better picture of the interference to split around.
Jakob Stoklund Olesen22a1df62011-03-01 21:10:07 +00001255 if (Stage == RS_Original) {
Jakob Stoklund Olesen107d3662011-02-24 23:21:36 +00001256 NewVRegs.push_back(&VirtReg);
1257 return 0;
1258 }
1259
Jakob Stoklund Olesen22a1df62011-03-01 21:10:07 +00001260 assert(Stage < RS_Spill && "Cannot allocate after spilling");
1261
Jakob Stoklund Olesen46c83c82010-12-14 00:37:49 +00001262 // Try splitting VirtReg or interferences.
Jakob Stoklund Olesenccdb3fc2011-01-19 22:11:48 +00001263 unsigned PhysReg = trySplit(VirtReg, Order, NewVRegs);
1264 if (PhysReg || !NewVRegs.empty())
Jakob Stoklund Olesenb64d92e2010-12-14 00:37:44 +00001265 return PhysReg;
1266
Jakob Stoklund Olesen770d42d2010-12-22 22:01:30 +00001267 // Finally spill VirtReg itself.
Jakob Stoklund Olesen533f58e2010-12-11 00:19:56 +00001268 NamedRegionTimer T("Spiller", TimerGroupName, TimePassesIsEnabled);
Jakob Stoklund Olesen47dbf6c2011-03-10 01:51:42 +00001269 LiveRangeEdit LRE(VirtReg, NewVRegs, this);
1270 spiller().spill(LRE);
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +00001271
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +00001272 if (VerifyEnabled)
1273 MF->verify(this, "After spilling");
1274
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +00001275 // The live virtual register requesting allocation was spilled, so tell
1276 // the caller not to allocate anything during this round.
1277 return 0;
1278}
1279
1280bool RAGreedy::runOnMachineFunction(MachineFunction &mf) {
1281 DEBUG(dbgs() << "********** GREEDY REGISTER ALLOCATION **********\n"
1282 << "********** Function: "
1283 << ((Value*)mf.getFunction())->getName() << '\n');
1284
1285 MF = &mf;
Jakob Stoklund Olesenaf249642010-12-17 23:16:35 +00001286 if (VerifyEnabled)
Jakob Stoklund Olesen89cab932010-12-18 00:06:56 +00001287 MF->verify(this, "Before greedy register allocator");
Jakob Stoklund Olesenaf249642010-12-17 23:16:35 +00001288
Jakob Stoklund Olesen4680dec2010-12-10 23:49:00 +00001289 RegAllocBase::init(getAnalysis<VirtRegMap>(), getAnalysis<LiveIntervals>());
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +00001290 Indexes = &getAnalysis<SlotIndexes>();
Jakob Stoklund Olesenf428eb62010-12-17 23:16:32 +00001291 DomTree = &getAnalysis<MachineDominatorTree>();
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +00001292 ReservedRegs = TRI->getReservedRegs(*MF);
Jakob Stoklund Olesenf6dff842010-12-10 22:54:44 +00001293 SpillerInstance.reset(createInlineSpiller(*this, *MF, *VRM));
Jakob Stoklund Olesend0bb5e22010-12-15 23:46:13 +00001294 Loops = &getAnalysis<MachineLoopInfo>();
1295 LoopRanges = &getAnalysis<MachineLoopRanges>();
Jakob Stoklund Olesenb5fa9332011-01-18 21:13:27 +00001296 Bundles = &getAnalysis<EdgeBundles>();
1297 SpillPlacer = &getAnalysis<SpillPlacement>();
1298
Jakob Stoklund Olesen1b847de2011-02-19 00:53:42 +00001299 SA.reset(new SplitAnalysis(*VRM, *LIS, *Loops));
Jakob Stoklund Olesenbece06f2011-03-03 01:29:13 +00001300 SE.reset(new SplitEditor(*SA, *LIS, *VRM, *DomTree));
Jakob Stoklund Olesen22a1df62011-03-01 21:10:07 +00001301 LRStage.clear();
1302 LRStage.resize(MRI->getNumVirtRegs());
Jakob Stoklund Olesend0bb5e22010-12-15 23:46:13 +00001303
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +00001304 allocatePhysRegs();
1305 addMBBLiveIns(MF);
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +00001306 LIS->addKillFlags();
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +00001307
1308 // Run rewriter
Jakob Stoklund Olesen533f58e2010-12-11 00:19:56 +00001309 {
1310 NamedRegionTimer T("Rewriter", TimerGroupName, TimePassesIsEnabled);
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +00001311 VRM->rewrite(Indexes);
Jakob Stoklund Olesen533f58e2010-12-11 00:19:56 +00001312 }
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +00001313
1314 // The pass output is in VirtRegMap. Release all the transient data.
1315 releaseMemory();
1316
1317 return true;
1318}