blob: 93a2694f8bd0e380c439f60cacd3ef0a5d04dc25 [file] [log] [blame]
Eric Christopher49ac3d72011-05-09 18:16:46 +00001//===- MipsInstrInfo.td - Target Description for Mips Target -*- tablegen -*-=//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Eric Christopher49ac3d72011-05-09 18:16:46 +00009//
10// This file contains the Mips implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000013
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000015//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016// Mips profiles and nodes
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000017//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000019def SDT_MipsJmpLink : SDTypeProfile<0, 1, [SDTCisVT<0, iPTR>]>;
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000020def SDT_MipsCMov : SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +000021 SDTCisSameAs<1, 2>,
22 SDTCisSameAs<3, 4>,
23 SDTCisInt<4>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000024def SDT_MipsCallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>;
25def SDT_MipsCallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000026def SDT_MipsMAddMSub : SDTypeProfile<0, 4,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000027 [SDTCisVT<0, i32>, SDTCisSameAs<0, 1>,
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000028 SDTCisSameAs<1, 2>,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000029 SDTCisSameAs<2, 3>]>;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000030def SDT_MipsDivRem : SDTypeProfile<0, 2,
Akira Hatanakadda4a072011-10-03 21:06:13 +000031 [SDTCisInt<0>,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000032 SDTCisSameAs<0, 1>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000033
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000034def SDT_MipsThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
35
Akira Hatanakadb548262011-07-19 23:30:50 +000036def SDT_Sync : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
Akira Hatanaka21afc632011-06-21 00:40:49 +000037
Akira Hatanaka40eda462011-09-22 23:31:54 +000038def SDT_Ext : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
39 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>]>;
40def SDT_Ins : SDTypeProfile<1, 4, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
41 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>,
Akira Hatanakabb15e112011-08-17 02:05:42 +000042 SDTCisSameAs<0, 4>]>;
43
Akira Hatanakab6f1dc22012-06-02 00:03:12 +000044def SDTMipsLoadLR : SDTypeProfile<1, 2,
45 [SDTCisInt<0>, SDTCisPtrTy<1>,
46 SDTCisSameAs<0, 2>]>;
47
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000048// Call
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000049def MipsJmpLink : SDNode<"MipsISD::JmpLink",SDT_MipsJmpLink,
Chris Lattner036609b2010-12-23 18:28:41 +000050 [SDNPHasChain, SDNPOutGlue, SDNPOptInGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000051 SDNPVariadic]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000052
Akira Hatanaka58d1e3f2012-10-19 20:59:39 +000053// Tail call
54def MipsTailCall : SDNode<"MipsISD::TailCall", SDT_MipsJmpLink,
55 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
56
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000057// Hi and Lo nodes are used to handle global addresses. Used on
58// MipsISelLowering to lower stuff like GlobalAddress, ExternalSymbol
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +000059// static model. (nothing to do with Mips Registers Hi and Lo)
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000060def MipsHi : SDNode<"MipsISD::Hi", SDTIntUnaryOp>;
61def MipsLo : SDNode<"MipsISD::Lo", SDTIntUnaryOp>;
62def MipsGPRel : SDNode<"MipsISD::GPRel", SDTIntUnaryOp>;
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +000063
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000064// TlsGd node is used to handle General Dynamic TLS
65def MipsTlsGd : SDNode<"MipsISD::TlsGd", SDTIntUnaryOp>;
66
67// TprelHi and TprelLo nodes are used to handle Local Exec TLS
68def MipsTprelHi : SDNode<"MipsISD::TprelHi", SDTIntUnaryOp>;
69def MipsTprelLo : SDNode<"MipsISD::TprelLo", SDTIntUnaryOp>;
70
71// Thread pointer
72def MipsThreadPointer: SDNode<"MipsISD::ThreadPointer", SDT_MipsThreadPointer>;
73
Eric Christopher3c999a22007-10-26 04:00:13 +000074// Return
Akira Hatanaka182ef6f2012-07-10 00:19:06 +000075def MipsRet : SDNode<"MipsISD::Ret", SDTNone, [SDNPHasChain, SDNPOptInGlue]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000076
77// These are target-independent nodes, but have target-specific formats.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000078def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_MipsCallSeqStart,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +000079 [SDNPHasChain, SDNPSideEffect, SDNPOutGlue]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000080def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_MipsCallSeqEnd,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +000081 [SDNPHasChain, SDNPSideEffect,
82 SDNPOptInGlue, SDNPOutGlue]>;
Bill Wendling0f8d9c02007-11-13 00:44:25 +000083
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000084// MAdd*/MSub* nodes
85def MipsMAdd : SDNode<"MipsISD::MAdd", SDT_MipsMAddMSub,
86 [SDNPOptInGlue, SDNPOutGlue]>;
87def MipsMAddu : SDNode<"MipsISD::MAddu", SDT_MipsMAddMSub,
88 [SDNPOptInGlue, SDNPOutGlue]>;
89def MipsMSub : SDNode<"MipsISD::MSub", SDT_MipsMAddMSub,
90 [SDNPOptInGlue, SDNPOutGlue]>;
91def MipsMSubu : SDNode<"MipsISD::MSubu", SDT_MipsMAddMSub,
92 [SDNPOptInGlue, SDNPOutGlue]>;
93
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000094// DivRem(u) nodes
95def MipsDivRem : SDNode<"MipsISD::DivRem", SDT_MipsDivRem,
96 [SDNPOutGlue]>;
97def MipsDivRemU : SDNode<"MipsISD::DivRemU", SDT_MipsDivRem,
98 [SDNPOutGlue]>;
99
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +0000100// Target constant nodes that are not part of any isel patterns and remain
101// unchanged can cause instructions with illegal operands to be emitted.
102// Wrapper node patterns give the instruction selector a chance to replace
103// target constant nodes that would otherwise remain unchanged with ADDiu
104// nodes. Without these wrapper node patterns, the following conditional move
105// instrucion is emitted when function cmov2 in test/CodeGen/Mips/cmov.ll is
Jia Liubb481f82012-02-28 07:46:26 +0000106// compiled:
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +0000107// movn %got(d)($gp), %got(c)($gp), $4
108// This instruction is illegal since movn can take only register operands.
109
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000110def MipsWrapper : SDNode<"MipsISD::Wrapper", SDTIntBinOp>;
Akira Hatanaka342837d2011-05-28 01:07:07 +0000111
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +0000112def MipsSync : SDNode<"MipsISD::Sync", SDT_Sync, [SDNPHasChain,SDNPSideEffect]>;
Akira Hatanakadb548262011-07-19 23:30:50 +0000113
Akira Hatanakabb15e112011-08-17 02:05:42 +0000114def MipsExt : SDNode<"MipsISD::Ext", SDT_Ext>;
115def MipsIns : SDNode<"MipsISD::Ins", SDT_Ins>;
116
Akira Hatanakab6f1dc22012-06-02 00:03:12 +0000117def MipsLWL : SDNode<"MipsISD::LWL", SDTMipsLoadLR,
118 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
119def MipsLWR : SDNode<"MipsISD::LWR", SDTMipsLoadLR,
120 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
121def MipsSWL : SDNode<"MipsISD::SWL", SDTStore,
122 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
123def MipsSWR : SDNode<"MipsISD::SWR", SDTStore,
124 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
125def MipsLDL : SDNode<"MipsISD::LDL", SDTMipsLoadLR,
126 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
127def MipsLDR : SDNode<"MipsISD::LDR", SDTMipsLoadLR,
128 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
129def MipsSDL : SDNode<"MipsISD::SDL", SDTStore,
130 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
131def MipsSDR : SDNode<"MipsISD::SDR", SDTStore,
132 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
133
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000134//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000135// Mips Instruction Predicate Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000136//===----------------------------------------------------------------------===//
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000137def HasSEInReg : Predicate<"Subtarget.hasSEInReg()">,
138 AssemblerPredicate<"FeatureSEInReg">;
139def HasBitCount : Predicate<"Subtarget.hasBitCount()">,
140 AssemblerPredicate<"FeatureBitCount">;
141def HasSwap : Predicate<"Subtarget.hasSwap()">,
142 AssemblerPredicate<"FeatureSwap">;
143def HasCondMov : Predicate<"Subtarget.hasCondMov()">,
144 AssemblerPredicate<"FeatureCondMov">;
Akira Hatanaka0301bc52012-11-15 21:17:13 +0000145def HasFPIdx : Predicate<"Subtarget.hasFPIdx()">,
146 AssemblerPredicate<"FeatureFPIdx">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000147def HasMips32 : Predicate<"Subtarget.hasMips32()">,
148 AssemblerPredicate<"FeatureMips32">;
149def HasMips32r2 : Predicate<"Subtarget.hasMips32r2()">,
150 AssemblerPredicate<"FeatureMips32r2">;
151def HasMips64 : Predicate<"Subtarget.hasMips64()">,
152 AssemblerPredicate<"FeatureMips64">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000153def NotMips64 : Predicate<"!Subtarget.hasMips64()">,
154 AssemblerPredicate<"!FeatureMips64">;
155def HasMips64r2 : Predicate<"Subtarget.hasMips64r2()">,
156 AssemblerPredicate<"FeatureMips64r2">;
157def IsN64 : Predicate<"Subtarget.isABI_N64()">,
158 AssemblerPredicate<"FeatureN64">;
159def NotN64 : Predicate<"!Subtarget.isABI_N64()">,
160 AssemblerPredicate<"!FeatureN64">;
Akira Hatanaka4a5a8942012-05-24 18:32:33 +0000161def InMips16Mode : Predicate<"Subtarget.inMips16Mode()">,
162 AssemblerPredicate<"FeatureMips16">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000163def RelocStatic : Predicate<"TM.getRelocationModel() == Reloc::Static">,
164 AssemblerPredicate<"FeatureMips32">;
165def RelocPIC : Predicate<"TM.getRelocationModel() == Reloc::PIC_">,
166 AssemblerPredicate<"FeatureMips32">;
167def NoNaNsFPMath : Predicate<"TM.Options.NoNaNsFPMath">,
168 AssemblerPredicate<"FeatureMips32">;
Akira Hatanaka249330e2012-12-07 03:06:09 +0000169def HasStdEnc : Predicate<"Subtarget.hasStandardEncoding()">,
170 AssemblerPredicate<"!FeatureMips16">;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000171
Akira Hatanaka14180452012-06-14 21:03:23 +0000172class MipsPat<dag pattern, dag result> : Pat<pattern, result> {
Akira Hatanaka249330e2012-12-07 03:06:09 +0000173 let Predicates = [HasStdEnc];
Akira Hatanaka14180452012-06-14 21:03:23 +0000174}
175
Akira Hatanaka02320642012-12-13 00:32:01 +0000176class IsCommutable {
177 bit isCommutable = 1;
178}
179
Akira Hatanaka1f027132012-10-19 21:11:03 +0000180class IsBranch {
181 bit isBranch = 1;
182}
183
184class IsReturn {
185 bit isReturn = 1;
186}
187
188class IsCall {
189 bit isCall = 1;
190}
191
Akira Hatanaka01a75c42012-10-19 21:14:34 +0000192class IsTailCall {
193 bit isCall = 1;
194 bit isTerminator = 1;
195 bit isReturn = 1;
196 bit isBarrier = 1;
197 bit hasExtraSrcRegAllocReq = 1;
198 bit isCodeGenOnly = 1;
199}
200
Akira Hatanaka497204a2012-10-31 18:37:55 +0000201class IsAsCheapAsAMove {
202 bit isAsCheapAsAMove = 1;
203}
204
Akira Hatanaka3c770332012-11-03 00:53:12 +0000205class NeverHasSideEffects {
206 bit neverHasSideEffects = 1;
207}
208
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000209//===----------------------------------------------------------------------===//
210// Instruction format superclass
211//===----------------------------------------------------------------------===//
212
213include "MipsInstrFormats.td"
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000214
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000215//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000216// Mips Operand, Complex Patterns and Transformations Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000217//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000218
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000219// Instruction operand types
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000220def jmptarget : Operand<OtherVT> {
221 let EncoderMethod = "getJumpTargetOpValue";
222}
223def brtarget : Operand<OtherVT> {
224 let EncoderMethod = "getBranchTargetOpValue";
225 let OperandType = "OPERAND_PCREL";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000226 let DecoderMethod = "DecodeBranchTarget";
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000227}
Akira Hatanaka421455f2011-11-23 22:19:28 +0000228def calltarget : Operand<iPTR> {
229 let EncoderMethod = "getJumpTargetOpValue";
230}
Akira Hatanaka642b1092011-11-11 04:03:54 +0000231def calltarget64: Operand<i64>;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000232def simm16 : Operand<i32> {
233 let DecoderMethod= "DecodeSimm16";
234}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000235def simm16_64 : Operand<i64>;
Eric Christopher3c999a22007-10-26 04:00:13 +0000236def shamt : Operand<i32>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000237
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000238// Unsigned Operand
239def uimm16 : Operand<i32> {
240 let PrintMethod = "printUnsignedImm";
241}
242
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000243def MipsMemAsmOperand : AsmOperandClass {
244 let Name = "Mem";
245 let ParserMethod = "parseMemOperand";
246}
247
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000248// Address operand
249def mem : Operand<i32> {
250 let PrintMethod = "printMemOperand";
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000251 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000252 let EncoderMethod = "getMemEncoding";
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000253 let ParserMatchClass = MipsMemAsmOperand;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000254}
255
Akira Hatanakad55bb382011-10-11 00:11:12 +0000256def mem64 : Operand<i64> {
257 let PrintMethod = "printMemOperand";
258 let MIOperandInfo = (ops CPU64Regs, simm16_64);
Jack Cartera6d6ef62012-06-27 23:13:42 +0000259 let EncoderMethod = "getMemEncoding";
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000260 let ParserMatchClass = MipsMemAsmOperand;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000261}
262
Akira Hatanaka03236be2011-07-07 20:54:20 +0000263def mem_ea : Operand<i32> {
264 let PrintMethod = "printMemOperandEA";
265 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000266 let EncoderMethod = "getMemEncoding";
267}
268
Akira Hatanakac742e4f2011-11-11 04:06:38 +0000269def mem_ea_64 : Operand<i64> {
270 let PrintMethod = "printMemOperandEA";
271 let MIOperandInfo = (ops CPU64Regs, simm16_64);
272 let EncoderMethod = "getMemEncoding";
273}
274
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000275// size operand of ext instruction
276def size_ext : Operand<i32> {
277 let EncoderMethod = "getSizeExtEncoding";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000278 let DecoderMethod = "DecodeExtSize";
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000279}
280
281// size operand of ins instruction
282def size_ins : Operand<i32> {
283 let EncoderMethod = "getSizeInsEncoding";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000284 let DecoderMethod = "DecodeInsSize";
Akira Hatanaka03236be2011-07-07 20:54:20 +0000285}
286
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000287// Transformation Function - get the lower 16 bits.
288def LO16 : SDNodeXForm<imm, [{
Akira Hatanaka4d0eb632011-12-07 20:10:24 +0000289 return getImm(N, N->getZExtValue() & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000290}]>;
291
292// Transformation Function - get the higher 16 bits.
293def HI16 : SDNodeXForm<imm, [{
Akira Hatanaka4d0eb632011-12-07 20:10:24 +0000294 return getImm(N, (N->getZExtValue() >> 16) & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000295}]>;
296
297// Node immediate fits as 16-bit sign extended on target immediate.
298// e.g. addi, andi
Jakob Stoklund Olesen7552a3d2010-08-18 23:56:46 +0000299def immSExt16 : PatLeaf<(imm), [{ return isInt<16>(N->getSExtValue()); }]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000300
301// Node immediate fits as 16-bit zero extended on target immediate.
302// The LO16 param means that only the lower 16 bits of the node
303// immediate are caught.
304// e.g. addiu, sltiu
305def immZExt16 : PatLeaf<(imm), [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000307 return (uint32_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Eric Christopher3c999a22007-10-26 04:00:13 +0000308 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000309 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000310}], LO16>;
311
Akira Hatanakaf06cb2b2011-12-19 20:21:18 +0000312// Immediate can be loaded with LUi (32-bit int with lower 16-bit cleared).
Akira Hatanaka20103252012-01-04 03:09:26 +0000313def immLow16Zero : PatLeaf<(imm), [{
Akira Hatanakaf06cb2b2011-12-19 20:21:18 +0000314 int64_t Val = N->getSExtValue();
315 return isInt<32>(Val) && !(Val & 0xffff);
316}]>;
317
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000318// shamt field must fit in 5 bits.
Akira Hatanakaa01820a2011-10-17 18:01:00 +0000319def immZExt5 : ImmLeaf<i32, [{return Imm == (Imm & 0x1f);}]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000320
Eric Christopher3c999a22007-10-26 04:00:13 +0000321// Mips Address Mode! SDNode frameindex could possibily be a match
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000322// since load and store instructions from stack used it.
Akira Hatanaka4a5a8942012-05-24 18:32:33 +0000323def addr :
324 ComplexPattern<iPTR, 2, "SelectAddr", [frameindex], [SDNPWantParent]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000325
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000326//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000327// Instructions specific format
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000328//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000329
Jack Carterde332272012-10-06 01:17:37 +0000330/// Move Control Registers From/To CPU Registers
331def MFC0_3OP : MFC3OP<0x10, 0, (outs CPURegs:$rt),
332 (ins CPURegs:$rd, uimm16:$sel),"mfc0\t$rt, $rd, $sel">;
333def : InstAlias<"mfc0 $rt, $rd", (MFC0_3OP CPURegs:$rt, CPURegs:$rd, 0)>;
334
335def MTC0_3OP : MFC3OP<0x10, 4, (outs CPURegs:$rd, uimm16:$sel),
336 (ins CPURegs:$rt),"mtc0\t$rt, $rd, $sel">;
337def : InstAlias<"mtc0 $rt, $rd", (MTC0_3OP CPURegs:$rd, 0, CPURegs:$rt)>;
338
339def MFC2_3OP : MFC3OP<0x12, 0, (outs CPURegs:$rt),
340 (ins CPURegs:$rd, uimm16:$sel),"mfc2\t$rt, $rd, $sel">;
341def : InstAlias<"mfc2 $rt, $rd", (MFC2_3OP CPURegs:$rt, CPURegs:$rd, 0)>;
342
343def MTC2_3OP : MFC3OP<0x12, 4, (outs CPURegs:$rd, uimm16:$sel),
344 (ins CPURegs:$rt),"mtc2\t$rt, $rd, $sel">;
345def : InstAlias<"mtc2 $rt, $rd", (MTC2_3OP CPURegs:$rd, 0, CPURegs:$rt)>;
346
Akira Hatanaka76d9f1c2011-10-11 23:12:12 +0000347// Arithmetic and logical instructions with 3 register operands.
Akira Hatanaka24277732012-12-20 03:52:08 +0000348class ArithLogicR<string opstr, RegisterClass RC, bit isComm = 0,
349 InstrItinClass Itin = NoItinerary,
350 SDPatternOperator OpNode = null_frag>:
Akira Hatanaka23a3da02012-12-20 03:34:05 +0000351 InstSE<(outs RC:$rd), (ins RC:$rs, RC:$rt),
352 !strconcat(opstr, "\t$rd, $rs, $rt"),
353 [(set RC:$rd, (OpNode RC:$rs, RC:$rt))], Itin, FrmR> {
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000354 let isCommutable = isComm;
Akira Hatanakaa6953492012-04-18 18:52:10 +0000355 let isReMaterializable = 1;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000356}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000357
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000358// Arithmetic and logical instructions with 2 register operands.
Akira Hatanaka24277732012-12-20 03:52:08 +0000359class ArithLogicI<string opstr, Operand Od, RegisterClass RC,
360 SDPatternOperator imm_type = null_frag,
361 SDPatternOperator OpNode = null_frag> :
Akira Hatanakaab48c502012-12-20 03:40:03 +0000362 InstSE<(outs RC:$rt), (ins RC:$rs, Od:$imm16),
363 !strconcat(opstr, "\t$rt, $rs, $imm16"),
364 [(set RC:$rt, (OpNode RC:$rs, imm_type:$imm16))], IIAlu, FrmI> {
Akira Hatanakaa6953492012-04-18 18:52:10 +0000365 let isReMaterializable = 1;
366}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000367
368// Arithmetic Multiply ADD/SUB
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000369let rd = 0, shamt = 0, Defs = [HI, LO], Uses = [HI, LO] in
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000370class MArithR<bits<6> func, string instr_asm, SDNode op, bit isComm = 0> :
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000371 FR<0x1c, func, (outs), (ins CPURegs:$rs, CPURegs:$rt),
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000372 !strconcat(instr_asm, "\t$rs, $rt"),
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000373 [(op CPURegs:$rs, CPURegs:$rt, LO, HI)], IIImul> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000374 let rd = 0;
375 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000376 let isCommutable = isComm;
377}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000378
379// Logical
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000380class LogicNOR<bits<6> op, bits<6> func, string instr_asm, RegisterClass RC>:
381 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000382 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000383 [(set RC:$rd, (not (or RC:$rs, RC:$rt)))], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000384 let shamt = 0;
385 let isCommutable = 1;
386}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000387
388// Shifts
Akira Hatanaka0dad34a2012-12-20 03:44:41 +0000389class shift_rotate_imm<string opstr, PatFrag PF, Operand ImmOpnd,
390 RegisterClass RC, SDPatternOperator OpNode> :
391 InstSE<(outs RC:$rd), (ins RC:$rt, ImmOpnd:$shamt),
392 !strconcat(opstr, "\t$rd, $rt, $shamt"),
393 [(set RC:$rd, (OpNode RC:$rt, PF:$shamt))], IIAlu, FrmR>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000394
Akira Hatanaka36393462011-10-17 18:06:56 +0000395// 32-bit shift instructions.
Akira Hatanaka0dad34a2012-12-20 03:44:41 +0000396class shift_rotate_imm32<string opstr, SDPatternOperator OpNode = null_frag> :
397 shift_rotate_imm<opstr, immZExt5, shamt, CPURegs, OpNode>;
Akira Hatanaka36393462011-10-17 18:06:56 +0000398
Akira Hatanakacdc0c592012-12-20 03:48:24 +0000399class shift_rotate_reg<string opstr, SDNode OpNode, RegisterClass RC>:
400 InstSE<(outs RC:$rd), (ins CPURegs:$rs, RC:$rt),
401 !strconcat(opstr, "\t$rd, $rt, $rs"),
402 [(set RC:$rd, (OpNode RC:$rt, CPURegs:$rs))], IIAlu, FrmR>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000403
404// Load Upper Imediate
Akira Hatanakad83d98d2011-11-07 19:10:49 +0000405class LoadUpper<bits<6> op, string instr_asm, RegisterClass RC, Operand Imm>:
406 FI<op, (outs RC:$rt), (ins Imm:$imm16),
Akira Hatanaka3c9c1ab2012-11-03 00:26:02 +0000407 !strconcat(instr_asm, "\t$rt, $imm16"), [], IIAlu>, IsAsCheapAsAMove {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000408 let rs = 0;
Akira Hatanaka02365942012-04-03 02:51:09 +0000409 let neverHasSideEffects = 1;
Akira Hatanakaa6953492012-04-18 18:52:10 +0000410 let isReMaterializable = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000411}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000412
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000413class FMem<bits<6> op, dag outs, dag ins, string asmstr, list<dag> pattern,
414 InstrItinClass itin>: FFI<op, outs, ins, asmstr, pattern> {
415 bits<21> addr;
416 let Inst{25-21} = addr{20-16};
417 let Inst{15-0} = addr{15-0};
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000418 let DecoderMethod = "DecodeMem";
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000419}
420
Eric Christopher3c999a22007-10-26 04:00:13 +0000421// Memory Load/Store
Akira Hatanaka8ddf6532011-09-09 20:45:50 +0000422let canFoldAsLoad = 1 in
Akira Hatanakad55bb382011-10-11 00:11:12 +0000423class LoadM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC,
424 Operand MemOpnd, bit Pseudo>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000425 FMem<op, (outs RC:$rt), (ins MemOpnd:$addr),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000426 !strconcat(instr_asm, "\t$rt, $addr"),
427 [(set RC:$rt, (OpNode addr:$addr))], IILoad> {
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000428 let isPseudo = Pseudo;
429}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000430
Akira Hatanakad55bb382011-10-11 00:11:12 +0000431class StoreM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC,
432 Operand MemOpnd, bit Pseudo>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000433 FMem<op, (outs), (ins RC:$rt, MemOpnd:$addr),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000434 !strconcat(instr_asm, "\t$rt, $addr"),
435 [(OpNode RC:$rt, addr:$addr)], IIStore> {
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000436 let isPseudo = Pseudo;
437}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000438
Akira Hatanakad55bb382011-10-11 00:11:12 +0000439// 32-bit load.
440multiclass LoadM32<bits<6> op, string instr_asm, PatFrag OpNode,
441 bit Pseudo = 0> {
442 def #NAME# : LoadM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000443 Requires<[NotN64, HasStdEnc]>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000444 def _P8 : LoadM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000445 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000446 let DecoderNamespace = "Mips64";
447 let isCodeGenOnly = 1;
448 }
Jia Liubb481f82012-02-28 07:46:26 +0000449}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000450
451// 64-bit load.
452multiclass LoadM64<bits<6> op, string instr_asm, PatFrag OpNode,
453 bit Pseudo = 0> {
454 def #NAME# : LoadM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000455 Requires<[NotN64, HasStdEnc]>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000456 def _P8 : LoadM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000457 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000458 let DecoderNamespace = "Mips64";
459 let isCodeGenOnly = 1;
460 }
Jia Liubb481f82012-02-28 07:46:26 +0000461}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000462
463// 32-bit store.
464multiclass StoreM32<bits<6> op, string instr_asm, PatFrag OpNode,
465 bit Pseudo = 0> {
466 def #NAME# : StoreM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000467 Requires<[NotN64, HasStdEnc]>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000468 def _P8 : StoreM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000469 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000470 let DecoderNamespace = "Mips64";
471 let isCodeGenOnly = 1;
472 }
Akira Hatanakad55bb382011-10-11 00:11:12 +0000473}
474
475// 64-bit store.
476multiclass StoreM64<bits<6> op, string instr_asm, PatFrag OpNode,
477 bit Pseudo = 0> {
478 def #NAME# : StoreM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000479 Requires<[NotN64, HasStdEnc]>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000480 def _P8 : StoreM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000481 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000482 let DecoderNamespace = "Mips64";
483 let isCodeGenOnly = 1;
484 }
Akira Hatanakad55bb382011-10-11 00:11:12 +0000485}
486
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000487// Load/Store Left/Right
488let canFoldAsLoad = 1 in
489class LoadLeftRight<bits<6> op, string instr_asm, SDNode OpNode,
490 RegisterClass RC, Operand MemOpnd> :
491 FMem<op, (outs RC:$rt), (ins MemOpnd:$addr, RC:$src),
492 !strconcat(instr_asm, "\t$rt, $addr"),
493 [(set RC:$rt, (OpNode addr:$addr, RC:$src))], IILoad> {
494 string Constraints = "$src = $rt";
495}
496
497class StoreLeftRight<bits<6> op, string instr_asm, SDNode OpNode,
498 RegisterClass RC, Operand MemOpnd>:
499 FMem<op, (outs), (ins RC:$rt, MemOpnd:$addr),
500 !strconcat(instr_asm, "\t$rt, $addr"), [(OpNode RC:$rt, addr:$addr)],
501 IIStore>;
502
503// 32-bit load left/right.
504multiclass LoadLeftRightM32<bits<6> op, string instr_asm, SDNode OpNode> {
505 def #NAME# : LoadLeftRight<op, instr_asm, OpNode, CPURegs, mem>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000506 Requires<[NotN64, HasStdEnc]>;
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000507 def _P8 : LoadLeftRight<op, instr_asm, OpNode, CPURegs, mem64>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000508 Requires<[IsN64, HasStdEnc]> {
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000509 let DecoderNamespace = "Mips64";
510 let isCodeGenOnly = 1;
511 }
512}
513
514// 64-bit load left/right.
515multiclass LoadLeftRightM64<bits<6> op, string instr_asm, SDNode OpNode> {
516 def #NAME# : LoadLeftRight<op, instr_asm, OpNode, CPU64Regs, mem>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000517 Requires<[NotN64, HasStdEnc]>;
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000518 def _P8 : LoadLeftRight<op, instr_asm, OpNode, CPU64Regs, mem64>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000519 Requires<[IsN64, HasStdEnc]> {
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000520 let DecoderNamespace = "Mips64";
521 let isCodeGenOnly = 1;
522 }
523}
524
525// 32-bit store left/right.
526multiclass StoreLeftRightM32<bits<6> op, string instr_asm, SDNode OpNode> {
527 def #NAME# : StoreLeftRight<op, instr_asm, OpNode, CPURegs, mem>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000528 Requires<[NotN64, HasStdEnc]>;
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000529 def _P8 : StoreLeftRight<op, instr_asm, OpNode, CPURegs, mem64>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000530 Requires<[IsN64, HasStdEnc]> {
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000531 let DecoderNamespace = "Mips64";
532 let isCodeGenOnly = 1;
533 }
534}
535
536// 64-bit store left/right.
537multiclass StoreLeftRightM64<bits<6> op, string instr_asm, SDNode OpNode> {
538 def #NAME# : StoreLeftRight<op, instr_asm, OpNode, CPU64Regs, mem>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000539 Requires<[NotN64, HasStdEnc]>;
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000540 def _P8 : StoreLeftRight<op, instr_asm, OpNode, CPU64Regs, mem64>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000541 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000542 let DecoderNamespace = "Mips64";
543 let isCodeGenOnly = 1;
544 }
Akira Hatanaka421455f2011-11-23 22:19:28 +0000545}
546
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000547// Conditional Branch
Akira Hatanakac4889012012-12-20 04:10:13 +0000548class CBranch<string opstr, PatFrag cond_op, RegisterClass RC> :
549 InstSE<(outs), (ins RC:$rs, RC:$rt, brtarget:$offset),
550 !strconcat(opstr, "\t$rs, $rt, $offset"),
551 [(brcond (i32 (cond_op RC:$rs, RC:$rt)), bb:$offset)], IIBranch,
552 FrmI> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000553 let isBranch = 1;
554 let isTerminator = 1;
555 let hasDelaySlot = 1;
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000556 let Defs = [AT];
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000557}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000558
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000559class CBranchZero<bits<6> op, bits<5> _rt, string instr_asm, PatFrag cond_op,
560 RegisterClass RC>:
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000561 BranchBase<op, (outs), (ins RC:$rs, brtarget:$imm16),
562 !strconcat(instr_asm, "\t$rs, $imm16"),
563 [(brcond (i32 (cond_op RC:$rs, 0)), bb:$imm16)], IIBranch> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000564 let rt = _rt;
565 let isBranch = 1;
566 let isTerminator = 1;
567 let hasDelaySlot = 1;
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000568 let Defs = [AT];
Eric Christopher3c999a22007-10-26 04:00:13 +0000569}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000570
Eric Christopher3c999a22007-10-26 04:00:13 +0000571// SetCC
Akira Hatanaka8191f342011-10-11 18:53:46 +0000572class SetCC_R<bits<6> op, bits<6> func, string instr_asm, PatFrag cond_op,
573 RegisterClass RC>:
574 FR<op, func, (outs CPURegs:$rd), (ins RC:$rs, RC:$rt),
575 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
576 [(set CPURegs:$rd, (cond_op RC:$rs, RC:$rt))],
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000577 IIAlu> {
578 let shamt = 0;
579}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000580
Akira Hatanaka8191f342011-10-11 18:53:46 +0000581class SetCC_I<bits<6> op, string instr_asm, PatFrag cond_op, Operand Od,
582 PatLeaf imm_type, RegisterClass RC>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000583 FI<op, (outs CPURegs:$rt), (ins RC:$rs, Od:$imm16),
584 !strconcat(instr_asm, "\t$rt, $rs, $imm16"),
585 [(set CPURegs:$rt, (cond_op RC:$rs, imm_type:$imm16))],
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000586 IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000587
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000588// Jump
Akira Hatanakae0509022012-10-19 21:30:15 +0000589class JumpFJ<bits<6> op, DAGOperand opnd, string instr_asm,
590 SDPatternOperator operator, SDPatternOperator targetoperator>:
591 FJ<op, (outs), (ins opnd:$target), !strconcat(instr_asm, "\t$target"),
592 [(operator targetoperator:$target)], IIBranch> {
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000593 let isTerminator=1;
594 let isBarrier=1;
595 let hasDelaySlot = 1;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000596 let DecoderMethod = "DecodeJumpTarget";
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000597 let Defs = [AT];
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000598}
599
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000600// Unconditional branch
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000601class UncondBranch<bits<6> op, string instr_asm>:
602 BranchBase<op, (outs), (ins brtarget:$imm16),
603 !strconcat(instr_asm, "\t$imm16"), [(br bb:$imm16)], IIBranch> {
604 let rs = 0;
605 let rt = 0;
606 let isBranch = 1;
607 let isTerminator = 1;
608 let isBarrier = 1;
609 let hasDelaySlot = 1;
Akira Hatanaka249330e2012-12-07 03:06:09 +0000610 let Predicates = [RelocPIC, HasStdEnc];
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000611 let Defs = [AT];
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000612}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000613
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000614// Base class for indirect branch and return instruction classes.
615let isTerminator=1, isBarrier=1, hasDelaySlot = 1 in
Akira Hatanaka1f027132012-10-19 21:11:03 +0000616class JumpFR<RegisterClass RC, SDPatternOperator operator = null_frag>:
617 FR<0, 0x8, (outs), (ins RC:$rs), "jr\t$rs", [(operator RC:$rs)], IIBranch> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000618 let rt = 0;
619 let rd = 0;
620 let shamt = 0;
621}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000622
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000623// Indirect branch
Akira Hatanaka1f027132012-10-19 21:11:03 +0000624class IndirectBranch<RegisterClass RC>: JumpFR<RC, brind> {
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000625 let isBranch = 1;
626 let isIndirectBranch = 1;
627}
628
629// Return instruction
Akira Hatanaka1f027132012-10-19 21:11:03 +0000630class RetBase<RegisterClass RC>: JumpFR<RC> {
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000631 let isReturn = 1;
632 let isCodeGenOnly = 1;
633 let hasCtrlDep = 1;
634 let hasExtraSrcRegAllocReq = 1;
635}
636
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000637// Jump and Link (Call)
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000638let isCall=1, hasDelaySlot=1, Defs = [RA] in {
Eric Christopher3c999a22007-10-26 04:00:13 +0000639 class JumpLink<bits<6> op, string instr_asm>:
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000640 FJ<op, (outs), (ins calltarget:$target),
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000641 !strconcat(instr_asm, "\t$target"), [(MipsJmpLink imm:$target)],
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000642 IIBranch> {
643 let DecoderMethod = "DecodeJumpTarget";
644 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000645
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000646 class JumpLinkReg<bits<6> op, bits<6> func, string instr_asm,
647 RegisterClass RC>:
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000648 FR<op, func, (outs), (ins RC:$rs),
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000649 !strconcat(instr_asm, "\t$rs"), [(MipsJmpLink RC:$rs)], IIBranch> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000650 let rt = 0;
651 let rd = 31;
652 let shamt = 0;
653 }
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000654
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000655 class BranchLink<string instr_asm, bits<5> _rt, RegisterClass RC>:
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000656 FI<0x1, (outs), (ins RC:$rs, brtarget:$imm16),
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000657 !strconcat(instr_asm, "\t$rs, $imm16"), [], IIBranch> {
658 let rt = _rt;
659 }
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000660}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000661
Eric Christopher3c999a22007-10-26 04:00:13 +0000662// Mul, Div
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000663class Mult<bits<6> func, string instr_asm, InstrItinClass itin,
664 RegisterClass RC, list<Register> DefRegs>:
665 FR<0x00, func, (outs), (ins RC:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000666 !strconcat(instr_asm, "\t$rs, $rt"), [], itin> {
667 let rd = 0;
668 let shamt = 0;
669 let isCommutable = 1;
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000670 let Defs = DefRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000671 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000672}
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000673
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000674class Mult32<bits<6> func, string instr_asm, InstrItinClass itin>:
675 Mult<func, instr_asm, itin, CPURegs, [HI, LO]>;
676
677class Div<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin,
678 RegisterClass RC, list<Register> DefRegs>:
679 FR<0x00, func, (outs), (ins RC:$rs, RC:$rt),
680 !strconcat(instr_asm, "\t$$zero, $rs, $rt"),
681 [(op RC:$rs, RC:$rt)], itin> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000682 let rd = 0;
683 let shamt = 0;
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000684 let Defs = DefRegs;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000685}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000686
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000687class Div32<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin>:
688 Div<op, func, instr_asm, itin, CPURegs, [HI, LO]>;
689
Eric Christopher3c999a22007-10-26 04:00:13 +0000690// Move from Hi/Lo
Akira Hatanaka89d30662011-10-17 18:24:15 +0000691class MoveFromLOHI<bits<6> func, string instr_asm, RegisterClass RC,
692 list<Register> UseRegs>:
693 FR<0x00, func, (outs RC:$rd), (ins),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000694 !strconcat(instr_asm, "\t$rd"), [], IIHiLo> {
695 let rs = 0;
696 let rt = 0;
697 let shamt = 0;
Akira Hatanaka89d30662011-10-17 18:24:15 +0000698 let Uses = UseRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000699 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000700}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000701
Akira Hatanaka89d30662011-10-17 18:24:15 +0000702class MoveToLOHI<bits<6> func, string instr_asm, RegisterClass RC,
703 list<Register> DefRegs>:
704 FR<0x00, func, (outs), (ins RC:$rs),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000705 !strconcat(instr_asm, "\t$rs"), [], IIHiLo> {
706 let rt = 0;
707 let rd = 0;
708 let shamt = 0;
Akira Hatanaka89d30662011-10-17 18:24:15 +0000709 let Defs = DefRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000710 let neverHasSideEffects = 1;
Akira Hatanaka36787932011-10-03 19:28:44 +0000711}
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000712
Jack Carter61de70d2012-08-06 23:29:06 +0000713class EffectiveAddress<bits<6> opc, string instr_asm, RegisterClass RC, Operand Mem> :
714 FMem<opc, (outs RC:$rt), (ins Mem:$addr),
715 instr_asm, [(set RC:$rt, addr:$addr)], IIAlu> {
716 let isCodeGenOnly = 1;
717}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000718
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000719// Count Leading Ones/Zeros in Word
Akira Hatanakabdfd98a2011-10-17 18:26:37 +0000720class CountLeading0<bits<6> func, string instr_asm, RegisterClass RC>:
721 FR<0x1c, func, (outs RC:$rd), (ins RC:$rs),
722 !strconcat(instr_asm, "\t$rd, $rs"),
723 [(set RC:$rd, (ctlz RC:$rs))], IIAlu>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000724 Requires<[HasBitCount, HasStdEnc]> {
Akira Hatanakabdfd98a2011-10-17 18:26:37 +0000725 let shamt = 0;
726 let rt = rd;
727}
728
729class CountLeading1<bits<6> func, string instr_asm, RegisterClass RC>:
730 FR<0x1c, func, (outs RC:$rd), (ins RC:$rs),
731 !strconcat(instr_asm, "\t$rd, $rs"),
732 [(set RC:$rd, (ctlz (not RC:$rs)))], IIAlu>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000733 Requires<[HasBitCount, HasStdEnc]> {
Bruno Cardoso Lopesc4bb67c2010-11-10 02:13:22 +0000734 let shamt = 0;
735 let rt = rd;
736}
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000737
738// Sign Extend in Register.
Akira Hatanaka5387f2e2012-01-24 21:41:09 +0000739class SignExtInReg<bits<5> sa, string instr_asm, ValueType vt,
740 RegisterClass RC>:
741 FR<0x1f, 0x20, (outs RC:$rd), (ins RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000742 !strconcat(instr_asm, "\t$rd, $rt"),
Akira Hatanaka5387f2e2012-01-24 21:41:09 +0000743 [(set RC:$rd, (sext_inreg RC:$rt, vt))], NoItinerary> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000744 let rs = 0;
745 let shamt = sa;
Akira Hatanaka249330e2012-12-07 03:06:09 +0000746 let Predicates = [HasSEInReg, HasStdEnc];
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000747}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000748
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +0000749// Subword Swap
750class SubwordSwap<bits<6> func, bits<5> sa, string instr_asm, RegisterClass RC>:
751 FR<0x1f, func, (outs RC:$rd), (ins RC:$rt),
752 !strconcat(instr_asm, "\t$rd, $rt"), [], NoItinerary> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000753 let rs = 0;
754 let shamt = sa;
Akira Hatanaka249330e2012-12-07 03:06:09 +0000755 let Predicates = [HasSwap, HasStdEnc];
Akira Hatanaka02365942012-04-03 02:51:09 +0000756 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000757}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000758
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000759// Read Hardware
Akira Hatanaka08a7d922011-12-07 23:31:26 +0000760class ReadHardware<RegisterClass CPURegClass, RegisterClass HWRegClass>
761 : FR<0x1f, 0x3b, (outs CPURegClass:$rt), (ins HWRegClass:$rd),
762 "rdhwr\t$rt, $rd", [], IIAlu> {
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000763 let rs = 0;
764 let shamt = 0;
765}
766
Akira Hatanaka667645f2011-08-17 22:59:46 +0000767// Ext and Ins
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000768class ExtBase<bits<6> _funct, string instr_asm, RegisterClass RC>:
Jia Liubb481f82012-02-28 07:46:26 +0000769 FR<0x1f, _funct, (outs RC:$rt), (ins RC:$rs, uimm16:$pos, size_ext:$sz),
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000770 !strconcat(instr_asm, " $rt, $rs, $pos, $sz"),
771 [(set RC:$rt, (MipsExt RC:$rs, imm:$pos, imm:$sz))], NoItinerary> {
Akira Hatanaka667645f2011-08-17 22:59:46 +0000772 bits<5> pos;
Bruno Cardoso Lopes44d12eb2011-08-18 16:30:49 +0000773 bits<5> sz;
774 let rd = sz;
Akira Hatanaka667645f2011-08-17 22:59:46 +0000775 let shamt = pos;
Akira Hatanaka249330e2012-12-07 03:06:09 +0000776 let Predicates = [HasMips32r2, HasStdEnc];
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000777}
778
779class InsBase<bits<6> _funct, string instr_asm, RegisterClass RC>:
780 FR<0x1f, _funct, (outs RC:$rt),
781 (ins RC:$rs, uimm16:$pos, size_ins:$sz, RC:$src),
782 !strconcat(instr_asm, " $rt, $rs, $pos, $sz"),
783 [(set RC:$rt, (MipsIns RC:$rs, imm:$pos, imm:$sz, RC:$src))],
784 NoItinerary> {
785 bits<5> pos;
786 bits<5> sz;
787 let rd = sz;
788 let shamt = pos;
Akira Hatanaka249330e2012-12-07 03:06:09 +0000789 let Predicates = [HasMips32r2, HasStdEnc];
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000790 let Constraints = "$src = $rt";
Akira Hatanaka667645f2011-08-17 22:59:46 +0000791}
792
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000793// Atomic instructions with 2 source operands (ATOMIC_SWAP & ATOMIC_LOAD_*).
Akira Hatanaka59068062011-11-11 04:14:30 +0000794class Atomic2Ops<PatFrag Op, string Opstr, RegisterClass DRC,
795 RegisterClass PRC> :
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000796 PseudoSE<(outs DRC:$dst), (ins PRC:$ptr, DRC:$incr),
797 !strconcat("atomic_", Opstr, "\t$dst, $ptr, $incr"),
798 [(set DRC:$dst, (Op PRC:$ptr, DRC:$incr))]>;
Akira Hatanaka59068062011-11-11 04:14:30 +0000799
800multiclass Atomic2Ops32<PatFrag Op, string Opstr> {
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000801 def #NAME# : Atomic2Ops<Op, Opstr, CPURegs, CPURegs>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000802 Requires<[NotN64, HasStdEnc]>;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000803 def _P8 : Atomic2Ops<Op, Opstr, CPURegs, CPU64Regs>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000804 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000805 let DecoderNamespace = "Mips64";
806 }
Akira Hatanaka59068062011-11-11 04:14:30 +0000807}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000808
809// Atomic Compare & Swap.
Akira Hatanaka59068062011-11-11 04:14:30 +0000810class AtomicCmpSwap<PatFrag Op, string Width, RegisterClass DRC,
811 RegisterClass PRC> :
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000812 PseudoSE<(outs DRC:$dst), (ins PRC:$ptr, DRC:$cmp, DRC:$swap),
813 !strconcat("atomic_cmp_swap_", Width, "\t$dst, $ptr, $cmp, $swap"),
814 [(set DRC:$dst, (Op PRC:$ptr, DRC:$cmp, DRC:$swap))]>;
Akira Hatanaka59068062011-11-11 04:14:30 +0000815
816multiclass AtomicCmpSwap32<PatFrag Op, string Width> {
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000817 def #NAME# : AtomicCmpSwap<Op, Width, CPURegs, CPURegs>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000818 Requires<[NotN64, HasStdEnc]>;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000819 def _P8 : AtomicCmpSwap<Op, Width, CPURegs, CPU64Regs>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000820 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000821 let DecoderNamespace = "Mips64";
822 }
Akira Hatanaka59068062011-11-11 04:14:30 +0000823}
824
825class LLBase<bits<6> Opc, string opstring, RegisterClass RC, Operand Mem> :
826 FMem<Opc, (outs RC:$rt), (ins Mem:$addr),
827 !strconcat(opstring, "\t$rt, $addr"), [], IILoad> {
828 let mayLoad = 1;
829}
830
831class SCBase<bits<6> Opc, string opstring, RegisterClass RC, Operand Mem> :
832 FMem<Opc, (outs RC:$dst), (ins RC:$rt, Mem:$addr),
833 !strconcat(opstring, "\t$rt, $addr"), [], IIStore> {
834 let mayStore = 1;
835 let Constraints = "$rt = $dst";
836}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000837
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000838//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000839// Pseudo instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000840//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000841
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000842// Return RA.
843let isReturn=1, isTerminator=1, hasDelaySlot=1, isBarrier=1, hasCtrlDep=1 in
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000844def RetRA : PseudoSE<(outs), (ins), "", [(MipsRet)]>;
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000845
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000846let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
847def ADJCALLSTACKDOWN : MipsPseudo<(outs), (ins i32imm:$amt),
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000848 "!ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000849 [(callseq_start timm:$amt)]>;
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000850def ADJCALLSTACKUP : MipsPseudo<(outs), (ins i32imm:$amt1, i32imm:$amt2),
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000851 "!ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000852 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000853}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000854
Eric Christopher3c999a22007-10-26 04:00:13 +0000855// When handling PIC code the assembler needs .cpload and .cprestore
856// directives. If the real instructions corresponding these directives
857// are used, we have the same behavior, but get also a bunch of warnings
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000858// from the assembler.
Akira Hatanaka02365942012-04-03 02:51:09 +0000859let neverHasSideEffects = 1 in
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000860def CPRESTORE : PseudoSE<(outs), (ins i32imm:$loc, CPURegs:$gp),
861 ".cprestore\t$loc", []>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000862
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000863let usesCustomInserter = 1 in {
Akira Hatanaka59068062011-11-11 04:14:30 +0000864 defm ATOMIC_LOAD_ADD_I8 : Atomic2Ops32<atomic_load_add_8, "load_add_8">;
865 defm ATOMIC_LOAD_ADD_I16 : Atomic2Ops32<atomic_load_add_16, "load_add_16">;
866 defm ATOMIC_LOAD_ADD_I32 : Atomic2Ops32<atomic_load_add_32, "load_add_32">;
867 defm ATOMIC_LOAD_SUB_I8 : Atomic2Ops32<atomic_load_sub_8, "load_sub_8">;
868 defm ATOMIC_LOAD_SUB_I16 : Atomic2Ops32<atomic_load_sub_16, "load_sub_16">;
869 defm ATOMIC_LOAD_SUB_I32 : Atomic2Ops32<atomic_load_sub_32, "load_sub_32">;
870 defm ATOMIC_LOAD_AND_I8 : Atomic2Ops32<atomic_load_and_8, "load_and_8">;
871 defm ATOMIC_LOAD_AND_I16 : Atomic2Ops32<atomic_load_and_16, "load_and_16">;
872 defm ATOMIC_LOAD_AND_I32 : Atomic2Ops32<atomic_load_and_32, "load_and_32">;
873 defm ATOMIC_LOAD_OR_I8 : Atomic2Ops32<atomic_load_or_8, "load_or_8">;
874 defm ATOMIC_LOAD_OR_I16 : Atomic2Ops32<atomic_load_or_16, "load_or_16">;
875 defm ATOMIC_LOAD_OR_I32 : Atomic2Ops32<atomic_load_or_32, "load_or_32">;
876 defm ATOMIC_LOAD_XOR_I8 : Atomic2Ops32<atomic_load_xor_8, "load_xor_8">;
877 defm ATOMIC_LOAD_XOR_I16 : Atomic2Ops32<atomic_load_xor_16, "load_xor_16">;
878 defm ATOMIC_LOAD_XOR_I32 : Atomic2Ops32<atomic_load_xor_32, "load_xor_32">;
879 defm ATOMIC_LOAD_NAND_I8 : Atomic2Ops32<atomic_load_nand_8, "load_nand_8">;
880 defm ATOMIC_LOAD_NAND_I16 : Atomic2Ops32<atomic_load_nand_16, "load_nand_16">;
881 defm ATOMIC_LOAD_NAND_I32 : Atomic2Ops32<atomic_load_nand_32, "load_nand_32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000882
Akira Hatanaka59068062011-11-11 04:14:30 +0000883 defm ATOMIC_SWAP_I8 : Atomic2Ops32<atomic_swap_8, "swap_8">;
884 defm ATOMIC_SWAP_I16 : Atomic2Ops32<atomic_swap_16, "swap_16">;
885 defm ATOMIC_SWAP_I32 : Atomic2Ops32<atomic_swap_32, "swap_32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000886
Akira Hatanaka59068062011-11-11 04:14:30 +0000887 defm ATOMIC_CMP_SWAP_I8 : AtomicCmpSwap32<atomic_cmp_swap_8, "8">;
888 defm ATOMIC_CMP_SWAP_I16 : AtomicCmpSwap32<atomic_cmp_swap_16, "16">;
889 defm ATOMIC_CMP_SWAP_I32 : AtomicCmpSwap32<atomic_cmp_swap_32, "32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000890}
891
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000892//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000893// Instruction definition
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000894//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000895
Jack Carter9d577c82012-10-04 04:03:53 +0000896class LoadImm32< string instr_asm, Operand Od, RegisterClass RC> :
897 MipsAsmPseudoInst<(outs RC:$rt), (ins Od:$imm32),
Jack Carter2f68b312012-10-09 23:29:45 +0000898 !strconcat(instr_asm, "\t$rt, $imm32")> ;
899def LoadImm32Reg : LoadImm32<"li", shamt,CPURegs>;
900
901class LoadAddress<string instr_asm, Operand MemOpnd, RegisterClass RC> :
902 MipsAsmPseudoInst<(outs RC:$rt), (ins MemOpnd:$addr),
903 !strconcat(instr_asm, "\t$rt, $addr")> ;
904def LoadAddr32Reg : LoadAddress<"la", mem, CPURegs>;
905
906class LoadAddressImm<string instr_asm, Operand Od, RegisterClass RC> :
907 MipsAsmPseudoInst<(outs RC:$rt), (ins Od:$imm32),
908 !strconcat(instr_asm, "\t$rt, $imm32")> ;
909def LoadAddr32Imm : LoadAddressImm<"la", shamt,CPURegs>;
910
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000911//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000912// MipsI Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000913//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000914
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000915/// Arithmetic Instructions (ALU Immediate)
Akira Hatanaka24277732012-12-20 03:52:08 +0000916def ADDiu : ArithLogicI<"addiu", simm16, CPURegs, immSExt16, add>,
Akira Hatanakaab48c502012-12-20 03:40:03 +0000917 ADDI_FM<0x9>, IsAsCheapAsAMove;
Akira Hatanaka24277732012-12-20 03:52:08 +0000918def ADDi : ArithLogicI<"addi", simm16, CPURegs>, ADDI_FM<0x8>;
Akira Hatanakaab48c502012-12-20 03:40:03 +0000919def SLTi : SetCC_I<0x0a, "slti", setlt, simm16, immSExt16, CPURegs>;
920def SLTiu : SetCC_I<0x0b, "sltiu", setult, simm16, immSExt16, CPURegs>;
Akira Hatanaka24277732012-12-20 03:52:08 +0000921def ANDi : ArithLogicI<"andi", uimm16, CPURegs, immZExt16, and>, ADDI_FM<0xc>;
922def ORi : ArithLogicI<"ori", uimm16, CPURegs, immZExt16, or>, ADDI_FM<0xd>;
923def XORi : ArithLogicI<"xori", uimm16, CPURegs, immZExt16, xor>, ADDI_FM<0xe>;
Akira Hatanakaab48c502012-12-20 03:40:03 +0000924def LUi : LoadUpper<0x0f, "lui", CPURegs, uimm16>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000925
926/// Arithmetic Instructions (3-Operand, R-Type)
Akira Hatanaka24277732012-12-20 03:52:08 +0000927def ADDu : ArithLogicR<"addu", CPURegs, 1, IIAlu, add>, ADD_FM<0, 0x21>;
928def SUBu : ArithLogicR<"subu", CPURegs, 0, IIAlu, sub>, ADD_FM<0, 0x23>;
929def ADD : ArithLogicR<"add", CPURegs>, ADD_FM<0, 0x20>;
930def SUB : ArithLogicR<"sub", CPURegs>, ADD_FM<0, 0x22>;
Akira Hatanaka23a3da02012-12-20 03:34:05 +0000931def SLT : SetCC_R<0x00, 0x2a, "slt", setlt, CPURegs>;
932def SLTu : SetCC_R<0x00, 0x2b, "sltu", setult, CPURegs>;
Akira Hatanaka24277732012-12-20 03:52:08 +0000933def AND : ArithLogicR<"and", CPURegs, 1, IIAlu, and>, ADD_FM<0, 0x24>;
934def OR : ArithLogicR<"or", CPURegs, 1, IIAlu, or>, ADD_FM<0, 0x25>;
935def XOR : ArithLogicR<"xor", CPURegs, 1, IIAlu, xor>, ADD_FM<0, 0x26>;
Akira Hatanaka23a3da02012-12-20 03:34:05 +0000936def NOR : LogicNOR<0x00, 0x27, "nor", CPURegs>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000937
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000938/// Shift Instructions
Akira Hatanaka0dad34a2012-12-20 03:44:41 +0000939def SLL : shift_rotate_imm32<"sll", shl>, SRA_FM<0, 0>;
940def SRL : shift_rotate_imm32<"srl", srl>, SRA_FM<2, 0>;
941def SRA : shift_rotate_imm32<"sra", sra>, SRA_FM<3, 0>;
Akira Hatanakacdc0c592012-12-20 03:48:24 +0000942def SLLV : shift_rotate_reg<"sllv", shl, CPURegs>, SRLV_FM<4, 0>;
943def SRLV : shift_rotate_reg<"srlv", srl, CPURegs>, SRLV_FM<6, 0>;
944def SRAV : shift_rotate_reg<"srav", sra, CPURegs>, SRLV_FM<7, 0>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000945
946// Rotate Instructions
Akira Hatanaka249330e2012-12-07 03:06:09 +0000947let Predicates = [HasMips32r2, HasStdEnc] in {
Akira Hatanaka0dad34a2012-12-20 03:44:41 +0000948 def ROTR : shift_rotate_imm32<"rotr", rotr>, SRA_FM<2, 1>;
Akira Hatanakacdc0c592012-12-20 03:48:24 +0000949 def ROTRV : shift_rotate_reg<"rotrv", rotr, CPURegs>, SRLV_FM<6, 1>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000950}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000951
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000952/// Load and Store Instructions
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000953/// aligned
Akira Hatanakad55bb382011-10-11 00:11:12 +0000954defm LB : LoadM32<0x20, "lb", sextloadi8>;
955defm LBu : LoadM32<0x24, "lbu", zextloadi8>;
Akira Hatanaka5a7dd432012-09-15 01:52:08 +0000956defm LH : LoadM32<0x21, "lh", sextloadi16>;
957defm LHu : LoadM32<0x25, "lhu", zextloadi16>;
958defm LW : LoadM32<0x23, "lw", load>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000959defm SB : StoreM32<0x28, "sb", truncstorei8>;
Akira Hatanaka5a7dd432012-09-15 01:52:08 +0000960defm SH : StoreM32<0x29, "sh", truncstorei16>;
961defm SW : StoreM32<0x2b, "sw", store>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000962
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000963/// load/store left/right
964defm LWL : LoadLeftRightM32<0x22, "lwl", MipsLWL>;
965defm LWR : LoadLeftRightM32<0x26, "lwr", MipsLWR>;
966defm SWL : StoreLeftRightM32<0x2a, "swl", MipsSWL>;
967defm SWR : StoreLeftRightM32<0x2e, "swr", MipsSWR>;
Akira Hatanaka421455f2011-11-23 22:19:28 +0000968
Akira Hatanakadb548262011-07-19 23:30:50 +0000969let hasSideEffects = 1 in
Akira Hatanakac4388d42012-07-31 18:55:01 +0000970def SYNC : InstSE<(outs), (ins i32imm:$stype), "sync $stype",
971 [(MipsSync imm:$stype)], NoItinerary, FrmOther>
Akira Hatanakadb548262011-07-19 23:30:50 +0000972{
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000973 bits<5> stype;
974 let Opcode = 0;
Akira Hatanakadb548262011-07-19 23:30:50 +0000975 let Inst{25-11} = 0;
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000976 let Inst{10-6} = stype;
Akira Hatanakadb548262011-07-19 23:30:50 +0000977 let Inst{5-0} = 15;
978}
979
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000980/// Load-linked, Store-conditional
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000981def LL : LLBase<0x30, "ll", CPURegs, mem>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000982 Requires<[NotN64, HasStdEnc]>;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000983def LL_P8 : LLBase<0x30, "ll", CPURegs, mem64>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000984 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000985 let DecoderNamespace = "Mips64";
986}
987
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000988def SC : SCBase<0x38, "sc", CPURegs, mem>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000989 Requires<[NotN64, HasStdEnc]>;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000990def SC_P8 : SCBase<0x38, "sc", CPURegs, mem64>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000991 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000992 let DecoderNamespace = "Mips64";
993}
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000994
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000995/// Jump and Branch Instructions
Akira Hatanakae0509022012-10-19 21:30:15 +0000996def J : JumpFJ<0x02, jmptarget, "j", br, bb>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000997 Requires<[RelocStatic, HasStdEnc]>, IsBranch;
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000998def JR : IndirectBranch<CPURegs>;
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000999def B : UncondBranch<0x04, "b">;
Akira Hatanakac4889012012-12-20 04:10:13 +00001000def BEQ : CBranch<"beq", seteq, CPURegs>, BEQ_FM<4>;
1001def BNE : CBranch<"bne", setne, CPURegs>, BEQ_FM<5>;
Akira Hatanaka3e3427a2011-10-11 18:49:17 +00001002def BGEZ : CBranchZero<0x01, 1, "bgez", setge, CPURegs>;
1003def BGTZ : CBranchZero<0x07, 0, "bgtz", setgt, CPURegs>;
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +00001004def BLEZ : CBranchZero<0x06, 0, "blez", setle, CPURegs>;
Akira Hatanaka3e3427a2011-10-11 18:49:17 +00001005def BLTZ : CBranchZero<0x01, 0, "bltz", setlt, CPURegs>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001006
Akira Hatanaka60287962012-07-21 03:30:44 +00001007let rt = 0, rs = 0, isBranch = 1, isTerminator = 1, isBarrier = 1,
1008 hasDelaySlot = 1, Defs = [RA] in
1009def BAL_BR: FI<0x1, (outs), (ins brtarget:$imm16), "bal\t$imm16", [], IIBranch>;
1010
Akira Hatanakab2930b92012-03-01 22:27:29 +00001011def JAL : JumpLink<0x03, "jal">;
1012def JALR : JumpLinkReg<0x00, 0x09, "jalr", CPURegs>;
1013def BGEZAL : BranchLink<"bgezal", 0x11, CPURegs>;
1014def BLTZAL : BranchLink<"bltzal", 0x10, CPURegs>;
Akira Hatanakae0509022012-10-19 21:30:15 +00001015def TAILCALL : JumpFJ<0x02, calltarget, "j", MipsTailCall, imm>, IsTailCall;
Akira Hatanaka01a75c42012-10-19 21:14:34 +00001016def TAILCALL_R : JumpFR<CPURegs, MipsTailCall>, IsTailCall;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001017
Akira Hatanaka182ef6f2012-07-10 00:19:06 +00001018def RET : RetBase<CPURegs>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +00001019
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +00001020/// Multiply and Divide Instructions.
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +00001021def MULT : Mult32<0x18, "mult", IIImul>;
1022def MULTu : Mult32<0x19, "multu", IIImul>;
1023def SDIV : Div32<MipsDivRem, 0x1a, "div", IIIdiv>;
1024def UDIV : Div32<MipsDivRemU, 0x1b, "divu", IIIdiv>;
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +00001025
Akira Hatanaka89d30662011-10-17 18:24:15 +00001026def MTHI : MoveToLOHI<0x11, "mthi", CPURegs, [HI]>;
1027def MTLO : MoveToLOHI<0x13, "mtlo", CPURegs, [LO]>;
1028def MFHI : MoveFromLOHI<0x10, "mfhi", CPURegs, [HI]>;
1029def MFLO : MoveFromLOHI<0x12, "mflo", CPURegs, [LO]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001030
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +00001031/// Sign Ext In Register Instructions.
Akira Hatanaka5387f2e2012-01-24 21:41:09 +00001032def SEB : SignExtInReg<0x10, "seb", i8, CPURegs>;
1033def SEH : SignExtInReg<0x18, "seh", i16, CPURegs>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001034
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +00001035/// Count Leading
Akira Hatanakabdfd98a2011-10-17 18:26:37 +00001036def CLZ : CountLeading0<0x20, "clz", CPURegs>;
1037def CLO : CountLeading1<0x21, "clo", CPURegs>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001038
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001039/// Word Swap Bytes Within Halfwords
1040def WSBH : SubwordSwap<0x20, 0x2, "wsbh", CPURegs>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001041
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +00001042/// No operation
1043let addr=0 in
1044 def NOP : FJ<0, (outs), (ins), "nop", [], IIAlu>;
1045
Eric Christopher3c999a22007-10-26 04:00:13 +00001046// FrameIndexes are legalized when they are operands from load/store
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +00001047// instructions. The same not happens for stack address copies, so an
1048// add op with mem ComplexPattern is used and the stack address copy
1049// can be matched. It's similar to Sparc LEA_ADDRi
Jack Carter61de70d2012-08-06 23:29:06 +00001050def LEA_ADDiu : EffectiveAddress<0x09,"addiu\t$rt, $addr", CPURegs, mem_ea>;
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +00001051
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +00001052// MADD*/MSUB*
Akira Hatanaka01765eb2011-05-12 17:42:08 +00001053def MADD : MArithR<0, "madd", MipsMAdd, 1>;
1054def MADDU : MArithR<1, "maddu", MipsMAddu, 1>;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +00001055def MSUB : MArithR<4, "msub", MipsMSub>;
1056def MSUBU : MArithR<5, "msubu", MipsMSubu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001057
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +00001058// MUL is a assembly macro in the current used ISAs. In recent ISA's
1059// it is a real instruction.
Akira Hatanaka24277732012-12-20 03:52:08 +00001060def MUL : ArithLogicR<"mul", CPURegs, 1, IIImul, mul>, ADD_FM<0x1c, 0x02>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001061
Akira Hatanaka08a7d922011-12-07 23:31:26 +00001062def RDHWR : ReadHardware<CPURegs, HWRegs>;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001063
Akira Hatanakacee46ab2011-12-05 21:14:28 +00001064def EXT : ExtBase<0, "ext", CPURegs>;
1065def INS : InsBase<4, "ins", CPURegs>;
Akira Hatanakabb15e112011-08-17 02:05:42 +00001066
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001067//===----------------------------------------------------------------------===//
Jack Carter04376eb2012-09-07 01:42:38 +00001068// Instruction aliases
1069//===----------------------------------------------------------------------===//
1070def : InstAlias<"move $dst,$src", (ADD CPURegs:$dst,CPURegs:$src,ZERO)>;
1071def : InstAlias<"bal $offset", (BGEZAL RA,brtarget:$offset)>;
1072def : InstAlias<"addu $rs,$rt,$imm",
1073 (ADDiu CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
1074def : InstAlias<"add $rs,$rt,$imm",
1075 (ADDi CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
1076def : InstAlias<"and $rs,$rt,$imm",
1077 (ANDi CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
1078def : InstAlias<"j $rs", (JR CPURegs:$rs)>;
1079def : InstAlias<"not $rt,$rs", (NOR CPURegs:$rt,CPURegs:$rs,ZERO)>;
1080def : InstAlias<"neg $rt,$rs", (SUB CPURegs:$rt,ZERO,CPURegs:$rs)>;
1081def : InstAlias<"negu $rt,$rs", (SUBu CPURegs:$rt,ZERO,CPURegs:$rs)>;
1082def : InstAlias<"slt $rs,$rt,$imm",
1083 (SLTi CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
1084def : InstAlias<"xor $rs,$rt,$imm",
1085 (XORi CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
1086
1087//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001088// Arbitrary patterns that map to one or more instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001089//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001090
1091// Small immediates
Akira Hatanaka14180452012-06-14 21:03:23 +00001092def : MipsPat<(i32 immSExt16:$in),
1093 (ADDiu ZERO, imm:$in)>;
1094def : MipsPat<(i32 immZExt16:$in),
1095 (ORi ZERO, imm:$in)>;
1096def : MipsPat<(i32 immLow16Zero:$in),
1097 (LUi (HI16 imm:$in))>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001098
1099// Arbitrary immediates
Akira Hatanaka14180452012-06-14 21:03:23 +00001100def : MipsPat<(i32 imm:$imm),
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001101 (ORi (LUi (HI16 imm:$imm)), (LO16 imm:$imm))>;
1102
Akira Hatanaka14180452012-06-14 21:03:23 +00001103// Carry MipsPatterns
1104def : MipsPat<(subc CPURegs:$lhs, CPURegs:$rhs),
1105 (SUBu CPURegs:$lhs, CPURegs:$rhs)>;
1106def : MipsPat<(addc CPURegs:$lhs, CPURegs:$rhs),
1107 (ADDu CPURegs:$lhs, CPURegs:$rhs)>;
1108def : MipsPat<(addc CPURegs:$src, immSExt16:$imm),
1109 (ADDiu CPURegs:$src, imm:$imm)>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +00001110
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001111// Call
Akira Hatanaka14180452012-06-14 21:03:23 +00001112def : MipsPat<(MipsJmpLink (i32 tglobaladdr:$dst)),
1113 (JAL tglobaladdr:$dst)>;
1114def : MipsPat<(MipsJmpLink (i32 texternalsym:$dst)),
1115 (JAL texternalsym:$dst)>;
1116//def : MipsPat<(MipsJmpLink CPURegs:$dst),
1117// (JALR CPURegs:$dst)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001118
Akira Hatanakae0509022012-10-19 21:30:15 +00001119// Tail call
1120def : MipsPat<(MipsTailCall (iPTR tglobaladdr:$dst)),
1121 (TAILCALL tglobaladdr:$dst)>;
1122def : MipsPat<(MipsTailCall (iPTR texternalsym:$dst)),
1123 (TAILCALL texternalsym:$dst)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001124// hi/lo relocs
Akira Hatanaka14180452012-06-14 21:03:23 +00001125def : MipsPat<(MipsHi tglobaladdr:$in), (LUi tglobaladdr:$in)>;
1126def : MipsPat<(MipsHi tblockaddress:$in), (LUi tblockaddress:$in)>;
1127def : MipsPat<(MipsHi tjumptable:$in), (LUi tjumptable:$in)>;
1128def : MipsPat<(MipsHi tconstpool:$in), (LUi tconstpool:$in)>;
1129def : MipsPat<(MipsHi tglobaltlsaddr:$in), (LUi tglobaltlsaddr:$in)>;
Akira Hatanakaf09a0372012-11-21 20:40:38 +00001130def : MipsPat<(MipsHi texternalsym:$in), (LUi texternalsym:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +00001131
Akira Hatanaka14180452012-06-14 21:03:23 +00001132def : MipsPat<(MipsLo tglobaladdr:$in), (ADDiu ZERO, tglobaladdr:$in)>;
1133def : MipsPat<(MipsLo tblockaddress:$in), (ADDiu ZERO, tblockaddress:$in)>;
1134def : MipsPat<(MipsLo tjumptable:$in), (ADDiu ZERO, tjumptable:$in)>;
1135def : MipsPat<(MipsLo tconstpool:$in), (ADDiu ZERO, tconstpool:$in)>;
1136def : MipsPat<(MipsLo tglobaltlsaddr:$in), (ADDiu ZERO, tglobaltlsaddr:$in)>;
Akira Hatanakaf09a0372012-11-21 20:40:38 +00001137def : MipsPat<(MipsLo texternalsym:$in), (ADDiu ZERO, texternalsym:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +00001138
Akira Hatanaka14180452012-06-14 21:03:23 +00001139def : MipsPat<(add CPURegs:$hi, (MipsLo tglobaladdr:$lo)),
1140 (ADDiu CPURegs:$hi, tglobaladdr:$lo)>;
1141def : MipsPat<(add CPURegs:$hi, (MipsLo tblockaddress:$lo)),
1142 (ADDiu CPURegs:$hi, tblockaddress:$lo)>;
1143def : MipsPat<(add CPURegs:$hi, (MipsLo tjumptable:$lo)),
1144 (ADDiu CPURegs:$hi, tjumptable:$lo)>;
1145def : MipsPat<(add CPURegs:$hi, (MipsLo tconstpool:$lo)),
1146 (ADDiu CPURegs:$hi, tconstpool:$lo)>;
1147def : MipsPat<(add CPURegs:$hi, (MipsLo tglobaltlsaddr:$lo)),
1148 (ADDiu CPURegs:$hi, tglobaltlsaddr:$lo)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001149
1150// gp_rel relocs
Akira Hatanaka14180452012-06-14 21:03:23 +00001151def : MipsPat<(add CPURegs:$gp, (MipsGPRel tglobaladdr:$in)),
1152 (ADDiu CPURegs:$gp, tglobaladdr:$in)>;
1153def : MipsPat<(add CPURegs:$gp, (MipsGPRel tconstpool:$in)),
1154 (ADDiu CPURegs:$gp, tconstpool:$in)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001155
Akira Hatanaka342837d2011-05-28 01:07:07 +00001156// wrapper_pic
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001157class WrapperPat<SDNode node, Instruction ADDiuOp, RegisterClass RC>:
Akira Hatanaka14180452012-06-14 21:03:23 +00001158 MipsPat<(MipsWrapper RC:$gp, node:$in),
1159 (ADDiuOp RC:$gp, node:$in)>;
Akira Hatanaka342837d2011-05-28 01:07:07 +00001160
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001161def : WrapperPat<tglobaladdr, ADDiu, CPURegs>;
1162def : WrapperPat<tconstpool, ADDiu, CPURegs>;
1163def : WrapperPat<texternalsym, ADDiu, CPURegs>;
1164def : WrapperPat<tblockaddress, ADDiu, CPURegs>;
1165def : WrapperPat<tjumptable, ADDiu, CPURegs>;
1166def : WrapperPat<tglobaltlsaddr, ADDiu, CPURegs>;
Akira Hatanaka342837d2011-05-28 01:07:07 +00001167
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001168// Mips does not have "not", so we expand our way
Akira Hatanaka14180452012-06-14 21:03:23 +00001169def : MipsPat<(not CPURegs:$in),
1170 (NOR CPURegs:$in, ZERO)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001171
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001172// extended loads
Akira Hatanaka249330e2012-12-07 03:06:09 +00001173let Predicates = [NotN64, HasStdEnc] in {
Akira Hatanaka14180452012-06-14 21:03:23 +00001174 def : MipsPat<(i32 (extloadi1 addr:$src)), (LBu addr:$src)>;
1175 def : MipsPat<(i32 (extloadi8 addr:$src)), (LBu addr:$src)>;
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001176 def : MipsPat<(i32 (extloadi16 addr:$src)), (LHu addr:$src)>;
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001177}
Akira Hatanaka249330e2012-12-07 03:06:09 +00001178let Predicates = [IsN64, HasStdEnc] in {
Akira Hatanaka14180452012-06-14 21:03:23 +00001179 def : MipsPat<(i32 (extloadi1 addr:$src)), (LBu_P8 addr:$src)>;
1180 def : MipsPat<(i32 (extloadi8 addr:$src)), (LBu_P8 addr:$src)>;
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001181 def : MipsPat<(i32 (extloadi16 addr:$src)), (LHu_P8 addr:$src)>;
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001182}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001183
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +00001184// peepholes
Akira Hatanaka249330e2012-12-07 03:06:09 +00001185let Predicates = [NotN64, HasStdEnc] in {
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001186 def : MipsPat<(store (i32 0), addr:$dst), (SW ZERO, addr:$dst)>;
Akira Hatanakac7541c42011-12-21 00:31:10 +00001187}
Akira Hatanaka249330e2012-12-07 03:06:09 +00001188let Predicates = [IsN64, HasStdEnc] in {
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001189 def : MipsPat<(store (i32 0), addr:$dst), (SW_P8 ZERO, addr:$dst)>;
Akira Hatanakac7541c42011-12-21 00:31:10 +00001190}
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001191
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001192// brcond patterns
Akira Hatanaka06f82312011-10-11 19:09:09 +00001193multiclass BrcondPats<RegisterClass RC, Instruction BEQOp, Instruction BNEOp,
1194 Instruction SLTOp, Instruction SLTuOp, Instruction SLTiOp,
1195 Instruction SLTiuOp, Register ZEROReg> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001196def : MipsPat<(brcond (i32 (setne RC:$lhs, 0)), bb:$dst),
1197 (BNEOp RC:$lhs, ZEROReg, bb:$dst)>;
1198def : MipsPat<(brcond (i32 (seteq RC:$lhs, 0)), bb:$dst),
1199 (BEQOp RC:$lhs, ZEROReg, bb:$dst)>;
Bruno Cardoso Lopes332a3d22007-07-11 22:47:02 +00001200
Akira Hatanaka14180452012-06-14 21:03:23 +00001201def : MipsPat<(brcond (i32 (setge RC:$lhs, RC:$rhs)), bb:$dst),
1202 (BEQ (SLTOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1203def : MipsPat<(brcond (i32 (setuge RC:$lhs, RC:$rhs)), bb:$dst),
1204 (BEQ (SLTuOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1205def : MipsPat<(brcond (i32 (setge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1206 (BEQ (SLTiOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
1207def : MipsPat<(brcond (i32 (setuge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1208 (BEQ (SLTiuOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001209
Akira Hatanaka14180452012-06-14 21:03:23 +00001210def : MipsPat<(brcond (i32 (setle RC:$lhs, RC:$rhs)), bb:$dst),
1211 (BEQ (SLTOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
1212def : MipsPat<(brcond (i32 (setule RC:$lhs, RC:$rhs)), bb:$dst),
1213 (BEQ (SLTuOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001214
Akira Hatanaka14180452012-06-14 21:03:23 +00001215def : MipsPat<(brcond RC:$cond, bb:$dst),
1216 (BNEOp RC:$cond, ZEROReg, bb:$dst)>;
Akira Hatanaka06f82312011-10-11 19:09:09 +00001217}
1218
1219defm : BrcondPats<CPURegs, BEQ, BNE, SLT, SLTu, SLTi, SLTiu, ZERO>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001220
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001221// setcc patterns
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001222multiclass SeteqPats<RegisterClass RC, Instruction SLTiuOp, Instruction XOROp,
1223 Instruction SLTuOp, Register ZEROReg> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001224 def : MipsPat<(seteq RC:$lhs, RC:$rhs),
1225 (SLTiuOp (XOROp RC:$lhs, RC:$rhs), 1)>;
1226 def : MipsPat<(setne RC:$lhs, RC:$rhs),
1227 (SLTuOp ZEROReg, (XOROp RC:$lhs, RC:$rhs))>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001228}
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001229
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001230multiclass SetlePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001231 def : MipsPat<(setle RC:$lhs, RC:$rhs),
1232 (XORi (SLTOp RC:$rhs, RC:$lhs), 1)>;
1233 def : MipsPat<(setule RC:$lhs, RC:$rhs),
1234 (XORi (SLTuOp RC:$rhs, RC:$lhs), 1)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001235}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001236
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001237multiclass SetgtPats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001238 def : MipsPat<(setgt RC:$lhs, RC:$rhs),
1239 (SLTOp RC:$rhs, RC:$lhs)>;
1240 def : MipsPat<(setugt RC:$lhs, RC:$rhs),
1241 (SLTuOp RC:$rhs, RC:$lhs)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001242}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001243
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001244multiclass SetgePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001245 def : MipsPat<(setge RC:$lhs, RC:$rhs),
1246 (XORi (SLTOp RC:$lhs, RC:$rhs), 1)>;
1247 def : MipsPat<(setuge RC:$lhs, RC:$rhs),
1248 (XORi (SLTuOp RC:$lhs, RC:$rhs), 1)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001249}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001250
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001251multiclass SetgeImmPats<RegisterClass RC, Instruction SLTiOp,
1252 Instruction SLTiuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001253 def : MipsPat<(setge RC:$lhs, immSExt16:$rhs),
1254 (XORi (SLTiOp RC:$lhs, immSExt16:$rhs), 1)>;
1255 def : MipsPat<(setuge RC:$lhs, immSExt16:$rhs),
1256 (XORi (SLTiuOp RC:$lhs, immSExt16:$rhs), 1)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001257}
1258
1259defm : SeteqPats<CPURegs, SLTiu, XOR, SLTu, ZERO>;
1260defm : SetlePats<CPURegs, SLT, SLTu>;
1261defm : SetgtPats<CPURegs, SLT, SLTu>;
1262defm : SetgePats<CPURegs, SLT, SLTu>;
1263defm : SetgeImmPats<CPURegs, SLTi, SLTiu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001264
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001265// bswap pattern
Akira Hatanaka14180452012-06-14 21:03:23 +00001266def : MipsPat<(bswap CPURegs:$rt), (ROTR (WSBH CPURegs:$rt), 16)>;
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001267
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001268//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001269// Floating Point Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001270//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001271
1272include "MipsInstrFPU.td"
Akira Hatanaka95934842011-09-24 01:34:44 +00001273include "Mips64InstrInfo.td"
Akira Hatanaka8ae330a2011-10-17 18:53:29 +00001274include "MipsCondMov.td"
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001275
Akira Hatanakae10d9722012-05-08 19:08:58 +00001276//
1277// Mips16
1278
1279include "Mips16InstrFormats.td"
Akira Hatanaka4a5a8942012-05-24 18:32:33 +00001280include "Mips16InstrInfo.td"
Akira Hatanaka7509ec12012-09-27 01:50:59 +00001281
1282// DSP
1283include "MipsDSPInstrFormats.td"
1284include "MipsDSPInstrInfo.td"
1285