blob: 3696fef11819b8539dc2c618c7105a2fef5b1383 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000072def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
73
Bill Wendlingc69107c2007-11-13 09:19:02 +000074def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000075 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000077 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
79def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000080 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
81 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000082def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
84 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
87 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000088
Chris Lattner48be23c2008-01-15 22:02:54 +000089def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000090 [SDNPHasChain, SDNPOptInFlag]>;
91
92def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
93 [SDNPInFlag]>;
94def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
95 [SDNPInFlag]>;
96
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
98 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
99
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng218977b2010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Chenga8e29892007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
109 [SDNPOutFlag]>;
110
David Goodwinc0309b42009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000112 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000113
Evan Chenga8e29892007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000119
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000128
Evan Cheng11db0682010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000133def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000134 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000135
Evan Chengf609bb82010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Dale Johannesen51e28e62010-06-03 21:09:53 +0000139 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
140
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
152def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000153def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000154def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000155def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000156def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
157def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
158def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
159def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
160def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
161 AssemblerPredicate;
162def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
163 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000164def HasMP : Predicate<"Subtarget->hasMPExtension()">,
165 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000166def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000167def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000168def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000169def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000170def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
171def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000172def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
173def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000174
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000175// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000176def UseMovt : Predicate<"Subtarget->useMovt()">;
177def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
178def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000179
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000180//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000181// ARM Flag Definitions.
182
183class RegConstraint<string C> {
184 string Constraints = C;
185}
186
187//===----------------------------------------------------------------------===//
188// ARM specific transformation functions and pattern fragments.
189//
190
Evan Chenga8e29892007-01-19 07:51:42 +0000191// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
192// so_imm_neg def below.
193def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000195}]>;
196
197// so_imm_not_XFORM - Return a so_imm value packed into the format described for
198// so_imm_not def below.
199def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000201}]>;
202
Evan Chenga8e29892007-01-19 07:51:42 +0000203/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
204def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000205 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000206}]>;
207
208/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
209def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000210 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000211}]>;
212
Jim Grosbach64171712010-02-16 21:07:46 +0000213def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000214 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000215 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000216 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000217
Evan Chenga2515702007-03-19 07:09:02 +0000218def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000219 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000220 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000221 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000222
223// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
224def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000225 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000228/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
229/// e.g., 0xf000ffff
230def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000231 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000232 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000233}] > {
Chris Lattner2ac19022010-11-15 05:19:05 +0000234 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000235 let PrintMethod = "printBitfieldInvMaskImmOperand";
236}
237
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000238/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239def hi16 : SDNodeXForm<imm, [{
240 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
241}]>;
242
243def lo16AllZero : PatLeaf<(i32 imm), [{
244 // Returns true if all low 16-bits are 0.
245 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000246}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000247
Jim Grosbach64171712010-02-16 21:07:46 +0000248/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249/// [0.65535].
250def imm0_65535 : PatLeaf<(i32 imm), [{
251 return (uint32_t)N->getZExtValue() < 65536;
252}]>;
253
Evan Cheng37f25d92008-08-28 23:39:26 +0000254class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
255class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000256
Jim Grosbach0a145f32010-02-16 20:17:57 +0000257/// adde and sube predicates - True based on whether the carry flag output
258/// will be needed or not.
259def adde_dead_carry :
260 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
261 [{return !N->hasAnyUseOfValue(1);}]>;
262def sube_dead_carry :
263 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
264 [{return !N->hasAnyUseOfValue(1);}]>;
265def adde_live_carry :
266 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
267 [{return N->hasAnyUseOfValue(1);}]>;
268def sube_live_carry :
269 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
270 [{return N->hasAnyUseOfValue(1);}]>;
271
Evan Chengc4af4632010-11-17 20:13:28 +0000272// An 'and' node with a single use.
273def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
274 return N->hasOneUse();
275}]>;
276
277// An 'xor' node with a single use.
278def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
279 return N->hasOneUse();
280}]>;
281
Evan Chenga8e29892007-01-19 07:51:42 +0000282//===----------------------------------------------------------------------===//
283// Operand Definitions.
284//
285
286// Branch target.
Jim Grosbachc466b932010-11-11 18:04:49 +0000287def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000288 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000289}
Evan Chenga8e29892007-01-19 07:51:42 +0000290
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000291// Call target.
292def bltarget : Operand<i32> {
293 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000294 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000295}
296
Evan Chenga8e29892007-01-19 07:51:42 +0000297// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000298def RegListAsmOperand : AsmOperandClass {
299 let Name = "RegList";
300 let SuperClasses = [];
301}
302
Bill Wendling0f630752010-11-17 04:32:08 +0000303def DPRRegListAsmOperand : AsmOperandClass {
304 let Name = "DPRRegList";
305 let SuperClasses = [];
306}
307
308def SPRRegListAsmOperand : AsmOperandClass {
309 let Name = "SPRRegList";
310 let SuperClasses = [];
311}
312
Bill Wendling04863d02010-11-13 10:40:19 +0000313def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000314 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000315 let ParserMatchClass = RegListAsmOperand;
316 let PrintMethod = "printRegisterList";
317}
318
Bill Wendling0f630752010-11-17 04:32:08 +0000319def dpr_reglist : Operand<i32> {
320 let EncoderMethod = "getRegisterListOpValue";
321 let ParserMatchClass = DPRRegListAsmOperand;
322 let PrintMethod = "printRegisterList";
323}
324
325def spr_reglist : Operand<i32> {
326 let EncoderMethod = "getRegisterListOpValue";
327 let ParserMatchClass = SPRRegListAsmOperand;
328 let PrintMethod = "printRegisterList";
329}
330
Evan Chenga8e29892007-01-19 07:51:42 +0000331// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
332def cpinst_operand : Operand<i32> {
333 let PrintMethod = "printCPInstOperand";
334}
335
336def jtblock_operand : Operand<i32> {
337 let PrintMethod = "printJTBlockOperand";
338}
Evan Cheng66ac5312009-07-25 00:33:29 +0000339def jt2block_operand : Operand<i32> {
340 let PrintMethod = "printJT2BlockOperand";
341}
Evan Chenga8e29892007-01-19 07:51:42 +0000342
343// Local PC labels.
344def pclabel : Operand<i32> {
345 let PrintMethod = "printPCLabel";
346}
347
Owen Anderson498ec202010-10-27 22:49:00 +0000348def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000349 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000350}
351
Jim Grosbachb35ad412010-10-13 19:56:10 +0000352// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
353def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
Chris Lattner2ac19022010-11-15 05:19:05 +0000354 int32_t v = (int32_t)N->getZExtValue();
355 return v == 8 || v == 16 || v == 24; }]> {
356 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000357}
358
Bob Wilson22f5dc72010-08-16 18:27:34 +0000359// shift_imm: An integer that encodes a shift amount and the type of shift
360// (currently either asr or lsl) using the same encoding used for the
361// immediates in so_reg operands.
362def shift_imm : Operand<i32> {
363 let PrintMethod = "printShiftImmOperand";
364}
365
Evan Chenga8e29892007-01-19 07:51:42 +0000366// shifter_operand operands: so_reg and so_imm.
367def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000368 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000369 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000370 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000371 let PrintMethod = "printSORegOperand";
372 let MIOperandInfo = (ops GPR, GPR, i32imm);
373}
Evan Chengf40deed2010-10-27 23:41:30 +0000374def shift_so_reg : Operand<i32>, // reg reg imm
375 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
376 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000377 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000378 let PrintMethod = "printSORegOperand";
379 let MIOperandInfo = (ops GPR, GPR, i32imm);
380}
Evan Chenga8e29892007-01-19 07:51:42 +0000381
382// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
383// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
384// represented in the imm field in the same 12-bit form that they are encoded
385// into so_imm instructions: the 8-bit immediate is the least significant bits
386// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000387def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000388 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000389 let PrintMethod = "printSOImmOperand";
390}
391
Evan Chengc70d1842007-03-20 08:11:30 +0000392// Break so_imm's up into two pieces. This handles immediates with up to 16
393// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
394// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000395def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000396 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000397}]>;
398
399/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
400///
401def arm_i32imm : PatLeaf<(imm), [{
402 if (Subtarget->hasV6T2Ops())
403 return true;
404 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
405}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000406
407def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000408 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000410}]>;
411
412def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000413 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000415}]>;
416
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000417def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
418 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
419 }]> {
420 let PrintMethod = "printSOImm2PartOperand";
421}
422
423def so_neg_imm2part_1 : SDNodeXForm<imm, [{
424 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
425 return CurDAG->getTargetConstant(V, MVT::i32);
426}]>;
427
428def so_neg_imm2part_2 : SDNodeXForm<imm, [{
429 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
430 return CurDAG->getTargetConstant(V, MVT::i32);
431}]>;
432
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000433/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
434def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
435 return (int32_t)N->getZExtValue() < 32;
436}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000437
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000438/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
439def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
440 return (int32_t)N->getZExtValue() < 32;
441}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000442 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000443}
444
Evan Chenga8e29892007-01-19 07:51:42 +0000445// Define ARM specific addressing modes.
446
Jim Grosbach3e556122010-10-26 22:37:02 +0000447
448// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000449//
Jim Grosbach3e556122010-10-26 22:37:02 +0000450def addrmode_imm12 : Operand<i32>,
451 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000452 // 12-bit immediate operand. Note that instructions using this encode
453 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
454 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000455
Chris Lattner2ac19022010-11-15 05:19:05 +0000456 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000457 let PrintMethod = "printAddrModeImm12Operand";
458 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000459}
Jim Grosbach3e556122010-10-26 22:37:02 +0000460// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000461//
Jim Grosbach3e556122010-10-26 22:37:02 +0000462def ldst_so_reg : Operand<i32>,
463 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000464 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000465 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000466 let PrintMethod = "printAddrMode2Operand";
467 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
468}
469
Jim Grosbach3e556122010-10-26 22:37:02 +0000470// addrmode2 := reg +/- imm12
471// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000472//
473def addrmode2 : Operand<i32>,
474 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000475 string EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000476 let PrintMethod = "printAddrMode2Operand";
477 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
478}
479
480def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000481 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
482 [], [SDNPWantRoot]> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000483 string EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000484 let PrintMethod = "printAddrMode2OffsetOperand";
485 let MIOperandInfo = (ops GPR, i32imm);
486}
487
488// addrmode3 := reg +/- reg
489// addrmode3 := reg +/- imm8
490//
491def addrmode3 : Operand<i32>,
492 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000493 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000494 let PrintMethod = "printAddrMode3Operand";
495 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
496}
497
498def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000499 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
500 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000501 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000502 let PrintMethod = "printAddrMode3OffsetOperand";
503 let MIOperandInfo = (ops GPR, i32imm);
504}
505
Jim Grosbache6913602010-11-03 01:01:43 +0000506// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000507//
Jim Grosbache6913602010-11-03 01:01:43 +0000508def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000509 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000510 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000511}
512
Bill Wendling59914872010-11-08 00:39:58 +0000513def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000514 let Name = "MemMode5";
515 let SuperClasses = [];
516}
517
Evan Chenga8e29892007-01-19 07:51:42 +0000518// addrmode5 := reg +/- imm8*4
519//
520def addrmode5 : Operand<i32>,
521 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
522 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000523 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000524 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000525 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000526}
527
Bob Wilson8b024a52009-07-01 23:16:05 +0000528// addrmode6 := reg with optional writeback
529//
530def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000531 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000532 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000533 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000534 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000535}
536
537def am6offset : Operand<i32> {
538 let PrintMethod = "printAddrMode6OffsetOperand";
539 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000540 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000541}
542
Evan Chenga8e29892007-01-19 07:51:42 +0000543// addrmodepc := pc + reg
544//
545def addrmodepc : Operand<i32>,
546 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
547 let PrintMethod = "printAddrModePCOperand";
548 let MIOperandInfo = (ops GPR, i32imm);
549}
550
Bob Wilson4f38b382009-08-21 21:58:55 +0000551def nohash_imm : Operand<i32> {
552 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000553}
554
Evan Chenga8e29892007-01-19 07:51:42 +0000555//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000556
Evan Cheng37f25d92008-08-28 23:39:26 +0000557include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000558
559//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000560// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000561//
562
Evan Cheng3924f782008-08-29 07:36:24 +0000563/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000564/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000565multiclass AsI1_bin_irs<bits<4> opcod, string opc,
566 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
567 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000568 // The register-immediate version is re-materializable. This is useful
569 // in particular for taking the address of a local.
570 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000571 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
572 iii, opc, "\t$Rd, $Rn, $imm",
573 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
574 bits<4> Rd;
575 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000576 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000577 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000578 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000579 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000580 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000581 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000582 }
Jim Grosbach62547262010-10-11 18:51:51 +0000583 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
584 iir, opc, "\t$Rd, $Rn, $Rm",
585 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000586 bits<4> Rd;
587 bits<4> Rn;
588 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000589 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000590 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000591 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000592 let Inst{15-12} = Rd;
593 let Inst{11-4} = 0b00000000;
594 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000595 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000596 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
597 iis, opc, "\t$Rd, $Rn, $shift",
598 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000599 bits<4> Rd;
600 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000601 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000602 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000603 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000604 let Inst{15-12} = Rd;
605 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000606 }
Evan Chenga8e29892007-01-19 07:51:42 +0000607}
608
Evan Cheng1e249e32009-06-25 20:59:23 +0000609/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000610/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000611let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000612multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
613 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
614 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000615 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
616 iii, opc, "\t$Rd, $Rn, $imm",
617 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
618 bits<4> Rd;
619 bits<4> Rn;
620 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000621 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000622 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000623 let Inst{19-16} = Rn;
624 let Inst{15-12} = Rd;
625 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000626 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000627 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
628 iir, opc, "\t$Rd, $Rn, $Rm",
629 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
630 bits<4> Rd;
631 bits<4> Rn;
632 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000633 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000634 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000635 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000636 let Inst{19-16} = Rn;
637 let Inst{15-12} = Rd;
638 let Inst{11-4} = 0b00000000;
639 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000640 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000641 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
642 iis, opc, "\t$Rd, $Rn, $shift",
643 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
644 bits<4> Rd;
645 bits<4> Rn;
646 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000647 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000648 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000649 let Inst{19-16} = Rn;
650 let Inst{15-12} = Rd;
651 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000652 }
Evan Cheng071a2792007-09-11 19:55:27 +0000653}
Evan Chengc85e8322007-07-05 07:13:32 +0000654}
655
656/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000657/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000658/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000659let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000660multiclass AI1_cmp_irs<bits<4> opcod, string opc,
661 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
662 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000663 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
664 opc, "\t$Rn, $imm",
665 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000666 bits<4> Rn;
667 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000668 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000669 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000670 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000671 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000672 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000673 }
674 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
675 opc, "\t$Rn, $Rm",
676 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000677 bits<4> Rn;
678 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000679 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000680 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000681 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000682 let Inst{19-16} = Rn;
683 let Inst{15-12} = 0b0000;
684 let Inst{11-4} = 0b00000000;
685 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000686 }
687 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
688 opc, "\t$Rn, $shift",
689 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000690 bits<4> Rn;
691 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000692 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000693 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000694 let Inst{19-16} = Rn;
695 let Inst{15-12} = 0b0000;
696 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000697 }
Evan Cheng071a2792007-09-11 19:55:27 +0000698}
Evan Chenga8e29892007-01-19 07:51:42 +0000699}
700
Evan Cheng576a3962010-09-25 00:49:35 +0000701/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000702/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000703/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000704multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000705 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
706 IIC_iEXTr, opc, "\t$Rd, $Rm",
707 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000708 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000709 bits<4> Rd;
710 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000711 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000712 let Inst{15-12} = Rd;
713 let Inst{11-10} = 0b00;
714 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000715 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000716 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
717 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
718 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000719 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000720 bits<4> Rd;
721 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000722 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000723 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000724 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000725 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000726 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000727 }
Evan Chenga8e29892007-01-19 07:51:42 +0000728}
729
Evan Cheng576a3962010-09-25 00:49:35 +0000730multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000731 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
732 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000733 [/* For disassembly only; pattern left blank */]>,
734 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000735 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000736 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000737 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000738 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
739 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000740 [/* For disassembly only; pattern left blank */]>,
741 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000742 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000743 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000744 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000745 }
746}
747
Evan Cheng576a3962010-09-25 00:49:35 +0000748/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000749/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000750multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000751 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
752 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
753 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000754 Requires<[IsARM, HasV6]> {
755 let Inst{11-10} = 0b00;
756 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000757 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
758 rot_imm:$rot),
759 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
760 [(set GPR:$Rd, (opnode GPR:$Rn,
761 (rotr GPR:$Rm, rot_imm:$rot)))]>,
762 Requires<[IsARM, HasV6]> {
763 bits<4> Rn;
764 bits<2> rot;
765 let Inst{19-16} = Rn;
766 let Inst{11-10} = rot;
767 }
Evan Chenga8e29892007-01-19 07:51:42 +0000768}
769
Johnny Chen2ec5e492010-02-22 21:50:40 +0000770// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000771multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000772 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
773 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000774 [/* For disassembly only; pattern left blank */]>,
775 Requires<[IsARM, HasV6]> {
776 let Inst{11-10} = 0b00;
777 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000778 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
779 rot_imm:$rot),
780 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000781 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000782 Requires<[IsARM, HasV6]> {
783 bits<4> Rn;
784 bits<2> rot;
785 let Inst{19-16} = Rn;
786 let Inst{11-10} = rot;
787 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000788}
789
Evan Cheng62674222009-06-25 23:34:10 +0000790/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
791let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000792multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
793 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000794 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
795 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
796 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000797 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000798 bits<4> Rd;
799 bits<4> Rn;
800 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000801 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000802 let Inst{15-12} = Rd;
803 let Inst{19-16} = Rn;
804 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000805 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000806 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
807 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
808 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000809 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000810 bits<4> Rd;
811 bits<4> Rn;
812 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000813 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000814 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000815 let isCommutable = Commutable;
816 let Inst{3-0} = Rm;
817 let Inst{15-12} = Rd;
818 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000819 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000820 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
821 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
822 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000823 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000824 bits<4> Rd;
825 bits<4> Rn;
826 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000827 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000828 let Inst{11-0} = shift;
829 let Inst{15-12} = Rd;
830 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000831 }
Jim Grosbache5165492009-11-09 00:11:35 +0000832}
833// Carry setting variants
834let Defs = [CPSR] in {
835multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
836 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000837 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
838 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
839 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000840 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000841 bits<4> Rd;
842 bits<4> Rn;
843 bits<12> imm;
844 let Inst{15-12} = Rd;
845 let Inst{19-16} = Rn;
846 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000847 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000848 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000849 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000850 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
851 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
852 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000853 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000854 bits<4> Rd;
855 bits<4> Rn;
856 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000857 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000858 let isCommutable = Commutable;
859 let Inst{3-0} = Rm;
860 let Inst{15-12} = Rd;
861 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000862 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000863 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000864 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000865 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
866 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
867 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000868 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000869 bits<4> Rd;
870 bits<4> Rn;
871 bits<12> shift;
872 let Inst{11-0} = shift;
873 let Inst{15-12} = Rd;
874 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000875 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000876 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000877 }
Evan Cheng071a2792007-09-11 19:55:27 +0000878}
Evan Chengc85e8322007-07-05 07:13:32 +0000879}
Jim Grosbache5165492009-11-09 00:11:35 +0000880}
Evan Chengc85e8322007-07-05 07:13:32 +0000881
Jim Grosbach3e556122010-10-26 22:37:02 +0000882let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000883multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +0000884 InstrItinClass iir, PatFrag opnode> {
885 // Note: We use the complex addrmode_imm12 rather than just an input
886 // GPR and a constrained immediate so that we can use this to match
887 // frame index references and avoid matching constant pool references.
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000888 def i12: AIldst1<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000889 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
890 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000891 bits<4> Rt;
892 bits<17> addr;
893 let Inst{23} = addr{12}; // U (add = ('U' == 1))
894 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000895 let Inst{15-12} = Rt;
896 let Inst{11-0} = addr{11-0}; // imm12
897 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000898 def rs : AIldst1<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000899 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
900 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000901 bits<4> Rt;
902 bits<17> shift;
903 let Inst{23} = shift{12}; // U (add = ('U' == 1))
904 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000905 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000906 let Inst{11-0} = shift{11-0};
907 }
908}
909}
910
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000911multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000912 InstrItinClass iir, PatFrag opnode> {
913 // Note: We use the complex addrmode_imm12 rather than just an input
914 // GPR and a constrained immediate so that we can use this to match
915 // frame index references and avoid matching constant pool references.
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000916 def i12 : AIldst1<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000917 (ins GPR:$Rt, addrmode_imm12:$addr),
918 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
919 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
920 bits<4> Rt;
921 bits<17> addr;
922 let Inst{23} = addr{12}; // U (add = ('U' == 1))
923 let Inst{19-16} = addr{16-13}; // Rn
924 let Inst{15-12} = Rt;
925 let Inst{11-0} = addr{11-0}; // imm12
926 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000927 def rs : AIldst1<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000928 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
929 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
930 bits<4> Rt;
931 bits<17> shift;
932 let Inst{23} = shift{12}; // U (add = ('U' == 1))
933 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000934 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000935 let Inst{11-0} = shift{11-0};
936 }
937}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000938//===----------------------------------------------------------------------===//
939// Instructions
940//===----------------------------------------------------------------------===//
941
Evan Chenga8e29892007-01-19 07:51:42 +0000942//===----------------------------------------------------------------------===//
943// Miscellaneous Instructions.
944//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000945
Evan Chenga8e29892007-01-19 07:51:42 +0000946/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
947/// the function. The first operand is the ID# for this instruction, the second
948/// is the index into the MachineConstantPool that this is, the third is the
949/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000950let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000951def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000952PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000953 i32imm:$size), NoItinerary, "", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000954
Jim Grosbach4642ad32010-02-22 23:10:38 +0000955// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
956// from removing one half of the matched pairs. That breaks PEI, which assumes
957// these will always be in pairs, and asserts if it finds otherwise. Better way?
958let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000959def ADJCALLSTACKUP :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000960PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000961 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000962
Jim Grosbach64171712010-02-16 21:07:46 +0000963def ADJCALLSTACKDOWN :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000964PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000965 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000966}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000967
Johnny Chenf4d81052010-02-12 22:53:19 +0000968def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000969 [/* For disassembly only; pattern left blank */]>,
970 Requires<[IsARM, HasV6T2]> {
971 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000972 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +0000973 let Inst{7-0} = 0b00000000;
974}
975
Johnny Chenf4d81052010-02-12 22:53:19 +0000976def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
977 [/* For disassembly only; pattern left blank */]>,
978 Requires<[IsARM, HasV6T2]> {
979 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000980 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000981 let Inst{7-0} = 0b00000001;
982}
983
984def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
985 [/* For disassembly only; pattern left blank */]>,
986 Requires<[IsARM, HasV6T2]> {
987 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000988 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000989 let Inst{7-0} = 0b00000010;
990}
991
992def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
993 [/* For disassembly only; pattern left blank */]>,
994 Requires<[IsARM, HasV6T2]> {
995 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000996 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000997 let Inst{7-0} = 0b00000011;
998}
999
Johnny Chen2ec5e492010-02-22 21:50:40 +00001000def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1001 "\t$dst, $a, $b",
1002 [/* For disassembly only; pattern left blank */]>,
1003 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001004 bits<4> Rd;
1005 bits<4> Rn;
1006 bits<4> Rm;
1007 let Inst{3-0} = Rm;
1008 let Inst{15-12} = Rd;
1009 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001010 let Inst{27-20} = 0b01101000;
1011 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001012 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001013}
1014
Johnny Chenf4d81052010-02-12 22:53:19 +00001015def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1016 [/* For disassembly only; pattern left blank */]>,
1017 Requires<[IsARM, HasV6T2]> {
1018 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001019 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001020 let Inst{7-0} = 0b00000100;
1021}
1022
Johnny Chenc6f7b272010-02-11 18:12:29 +00001023// The i32imm operand $val can be used by a debugger to store more information
1024// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +00001025def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +00001026 [/* For disassembly only; pattern left blank */]>,
1027 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001028 bits<16> val;
1029 let Inst{3-0} = val{3-0};
1030 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001031 let Inst{27-20} = 0b00010010;
1032 let Inst{7-4} = 0b0111;
1033}
1034
Johnny Chenb98e1602010-02-12 18:55:33 +00001035// Change Processor State is a system instruction -- for disassembly only.
1036// The singleton $opt operand contains the following information:
1037// opt{4-0} = mode from Inst{4-0}
1038// opt{5} = changemode from Inst{17}
1039// opt{8-6} = AIF from Inst{8-6}
1040// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +00001041// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001042def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +00001043 [/* For disassembly only; pattern left blank */]>,
1044 Requires<[IsARM]> {
1045 let Inst{31-28} = 0b1111;
1046 let Inst{27-20} = 0b00010000;
1047 let Inst{16} = 0;
1048 let Inst{5} = 0;
1049}
1050
Johnny Chenb92a23f2010-02-21 04:42:01 +00001051// Preload signals the memory system of possible future data/instruction access.
1052// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001053multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001054
Evan Chengdfed19f2010-11-03 06:34:55 +00001055 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001056 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001057 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001058 bits<4> Rt;
1059 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001060 let Inst{31-26} = 0b111101;
1061 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001062 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001063 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001064 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001065 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001066 let Inst{19-16} = addr{16-13}; // Rn
1067 let Inst{15-12} = Rt;
1068 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001069 }
1070
Evan Chengdfed19f2010-11-03 06:34:55 +00001071 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001072 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001073 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001074 bits<4> Rt;
1075 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001076 let Inst{31-26} = 0b111101;
1077 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001078 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001079 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001080 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001081 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001082 let Inst{19-16} = shift{16-13}; // Rn
1083 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001084 }
1085}
1086
Evan Cheng416941d2010-11-04 05:19:35 +00001087defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1088defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1089defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001090
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001091def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1092 "setend\t$end",
1093 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001094 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001095 bits<1> end;
1096 let Inst{31-10} = 0b1111000100000001000000;
1097 let Inst{9} = end;
1098 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001099}
1100
Johnny Chenf4d81052010-02-12 22:53:19 +00001101def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001102 [/* For disassembly only; pattern left blank */]>,
1103 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001104 bits<4> opt;
1105 let Inst{27-4} = 0b001100100000111100001111;
1106 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001107}
1108
Johnny Chenba6e0332010-02-11 17:14:31 +00001109// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001110let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001111def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001112 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001113 Requires<[IsARM]> {
1114 let Inst{27-25} = 0b011;
1115 let Inst{24-20} = 0b11111;
1116 let Inst{7-5} = 0b111;
1117 let Inst{4} = 0b1;
1118}
1119
Evan Cheng12c3a532008-11-06 17:48:05 +00001120// Address computation and loads and stores in PIC mode.
Jim Grosbachb4b07b92010-10-13 22:55:33 +00001121// FIXME: These PIC insn patterns are pseudos, but derive from the normal insn
1122// classes (AXI1, et.al.) and so have encoding information and such,
1123// which is suboptimal. Once the rest of the code emitter (including
1124// JIT) is MC-ized we should look at refactoring these into true
Jim Grosbachf32ecc62010-10-29 20:21:36 +00001125// pseudos. As is, the encoding information ends up being ignored,
1126// as these instructions are lowered to individual MC-insts.
Evan Chengeaa91b02007-06-19 01:26:51 +00001127let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +00001128def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001129 Pseudo, IIC_iALUr, "",
Evan Cheng44bec522007-05-15 01:29:07 +00001130 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001131
Evan Cheng325474e2008-01-07 23:56:57 +00001132let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001133def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001134 Pseudo, IIC_iLoad_r, "",
Evan Chenga8e29892007-01-19 07:51:42 +00001135 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001136
Evan Chengd87293c2008-11-06 08:47:38 +00001137def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001138 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001139 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
1140
Evan Chengd87293c2008-11-06 08:47:38 +00001141def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001142 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001143 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
1144
Evan Chengd87293c2008-11-06 08:47:38 +00001145def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001146 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001147 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
1148
Evan Chengd87293c2008-11-06 08:47:38 +00001149def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001150 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001151 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
1152}
Chris Lattner13c63102008-01-06 05:55:01 +00001153let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001154def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001155 Pseudo, IIC_iStore_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001156 [(store GPR:$src, addrmodepc:$addr)]>;
1157
Evan Chengd87293c2008-11-06 08:47:38 +00001158def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001159 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001160 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
1161
Evan Chengd87293c2008-11-06 08:47:38 +00001162def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001163 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001164 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
1165}
Evan Cheng12c3a532008-11-06 17:48:05 +00001166} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001167
Evan Chenge07715c2009-06-23 05:25:29 +00001168
1169// LEApcrel - Load a pc-relative address into a register without offending the
1170// assembler.
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001171// FIXME: These are marked as pseudos, but they're really not(?). They're just
1172// the ADR instruction. Is this the right way to handle that? They need
1173// encoding information regardless.
Evan Chengea420b22010-05-19 01:52:25 +00001174let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +00001175let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001176def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +00001177 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +00001178 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001179
Jim Grosbacha967d112010-06-21 21:27:27 +00001180} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +00001181def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00001182 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +00001183 Pseudo, IIC_iALUi,
1184 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +00001185 let Inst{25} = 1;
1186}
Evan Chenge07715c2009-06-23 05:25:29 +00001187
Evan Chenga8e29892007-01-19 07:51:42 +00001188//===----------------------------------------------------------------------===//
1189// Control Flow Instructions.
1190//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001191
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001192let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1193 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001194 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001195 "bx", "\tlr", [(ARMretflag)]>,
1196 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001197 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001198 }
1199
1200 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001201 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001202 "mov", "\tpc, lr", [(ARMretflag)]>,
1203 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001204 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001205 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001206}
Rafael Espindola27185192006-09-29 21:20:16 +00001207
Bob Wilson04ea6e52009-10-28 00:37:03 +00001208// Indirect branches
1209let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001210 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +00001211 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001212 [(brind GPR:$dst)]>,
1213 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001214 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001215 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001216 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001217 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001218
1219 // ARMV4 only
1220 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
1221 [(brind GPR:$dst)]>,
1222 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001223 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001224 let Inst{31-4} = 0b1110000110100000111100000000;
Jim Grosbach62547262010-10-11 18:51:51 +00001225 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001226 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001227}
1228
Bob Wilson54fc1242009-06-22 21:01:46 +00001229// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001230let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001231 Defs = [R0, R1, R2, R3, R12, LR,
1232 D0, D1, D2, D3, D4, D5, D6, D7,
1233 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001234 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001235 def BL : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001236 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001237 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001238 Requires<[IsARM, IsNotDarwin]> {
1239 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001240 bits<24> func;
1241 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001242 }
Evan Cheng277f0742007-06-19 21:05:09 +00001243
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001244 def BL_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001245 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001246 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001247 Requires<[IsARM, IsNotDarwin]> {
1248 bits<24> func;
1249 let Inst{23-0} = func;
1250 }
Evan Cheng277f0742007-06-19 21:05:09 +00001251
Evan Chenga8e29892007-01-19 07:51:42 +00001252 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001253 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001254 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001255 [(ARMcall GPR:$func)]>,
1256 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001257 bits<4> func;
Jim Grosbach832859d2010-10-13 22:09:34 +00001258 let Inst{27-4} = 0b000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001259 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001260 }
1261
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001262 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001263 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1264 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001265 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001266 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001267 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001268 bits<4> func;
1269 let Inst{27-4} = 0b000100101111111111110001;
1270 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001271 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001272
1273 // ARMv4
1274 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1275 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1276 [(ARMcall_nolink tGPR:$func)]>,
1277 Requires<[IsARM, NoV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001278 bits<4> func;
1279 let Inst{27-4} = 0b000110100000111100000000;
1280 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001281 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001282}
1283
1284// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001285let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001286 Defs = [R0, R1, R2, R3, R9, R12, LR,
1287 D0, D1, D2, D3, D4, D5, D6, D7,
1288 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001289 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001290 def BLr9 : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001291 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001292 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1293 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001294 bits<24> func;
1295 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001296 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001297
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001298 def BLr9_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001299 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001300 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001301 Requires<[IsARM, IsDarwin]> {
1302 bits<24> func;
1303 let Inst{23-0} = func;
1304 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001305
1306 // ARMv5T and above
1307 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001308 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001309 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001310 bits<4> func;
1311 let Inst{27-4} = 0b000100101111111111110011;
1312 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001313 }
1314
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001315 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001316 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1317 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001318 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001319 [(ARMcall_nolink tGPR:$func)]>,
1320 Requires<[IsARM, HasV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001321 bits<4> func;
1322 let Inst{27-4} = 0b000100101111111111110001;
1323 let Inst{3-0} = func;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001324 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001325
1326 // ARMv4
1327 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1328 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1329 [(ARMcall_nolink tGPR:$func)]>,
1330 Requires<[IsARM, NoV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001331 bits<4> func;
1332 let Inst{27-4} = 0b000110100000111100000000;
1333 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001334 }
Rafael Espindola35574632006-07-18 17:00:30 +00001335}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001336
Dale Johannesen51e28e62010-06-03 21:09:53 +00001337// Tail calls.
1338
Jim Grosbach832859d2010-10-13 22:09:34 +00001339// FIXME: These should probably be xformed into the non-TC versions of the
1340// instructions as part of MC lowering.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001341let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1342 // Darwin versions.
1343 let Defs = [R0, R1, R2, R3, R9, R12,
1344 D0, D1, D2, D3, D4, D5, D6, D7,
1345 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1346 D27, D28, D29, D30, D31, PC],
1347 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001348 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1349 Pseudo, IIC_Br,
1350 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001351
Evan Cheng6523d2f2010-06-19 00:11:54 +00001352 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1353 Pseudo, IIC_Br,
1354 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001355
Evan Cheng6523d2f2010-06-19 00:11:54 +00001356 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001357 IIC_Br, "b\t$dst @ TAILCALL",
1358 []>, Requires<[IsDarwin]>;
1359
1360 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001361 IIC_Br, "b.w\t$dst @ TAILCALL",
1362 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001363
Evan Cheng6523d2f2010-06-19 00:11:54 +00001364 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1365 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1366 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001367 bits<4> dst;
1368 let Inst{31-4} = 0b1110000100101111111111110001;
1369 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001370 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001371 }
1372
1373 // Non-Darwin versions (the difference is R9).
1374 let Defs = [R0, R1, R2, R3, R12,
1375 D0, D1, D2, D3, D4, D5, D6, D7,
1376 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1377 D27, D28, D29, D30, D31, PC],
1378 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001379 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1380 Pseudo, IIC_Br,
1381 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001382
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001383 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001384 Pseudo, IIC_Br,
1385 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001386
Evan Cheng6523d2f2010-06-19 00:11:54 +00001387 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1388 IIC_Br, "b\t$dst @ TAILCALL",
1389 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001390
Evan Cheng6523d2f2010-06-19 00:11:54 +00001391 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1392 IIC_Br, "b.w\t$dst @ TAILCALL",
1393 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001394
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001395 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001396 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1397 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001398 bits<4> dst;
1399 let Inst{31-4} = 0b1110000100101111111111110001;
1400 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001401 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001402 }
1403}
1404
David Goodwin1a8f36e2009-08-12 18:31:53 +00001405let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001406 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001407 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001408 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001409 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbachc466b932010-11-11 18:04:49 +00001410 "b\t$target", [(br bb:$target)]> {
1411 bits<24> target;
Jim Grosbachd75c3f12010-11-12 18:13:26 +00001412 let Inst{31-28} = 0b1110;
Jim Grosbachc466b932010-11-11 18:04:49 +00001413 let Inst{23-0} = target;
1414 }
Evan Cheng44bec522007-05-15 01:29:07 +00001415
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001416 let isNotDuplicable = 1, isIndirectBranch = 1,
1417 // FIXME: $imm field is not specified by asm string. Mark as cgonly.
1418 isCodeGenOnly = 1 in {
1419 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
1420 IIC_Br, "mov\tpc, $target$jt",
1421 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
1422 let Inst{11-4} = 0b00000000;
1423 let Inst{15-12} = 0b1111;
1424 let Inst{20} = 0; // S Bit
1425 let Inst{24-21} = 0b1101;
1426 let Inst{27-25} = 0b000;
1427 }
1428 def BR_JTm : JTI<(outs),
1429 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
1430 IIC_Br, "ldr\tpc, $target$jt",
1431 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1432 imm:$id)]> {
1433 let Inst{15-12} = 0b1111;
1434 let Inst{20} = 1; // L bit
1435 let Inst{21} = 0; // W bit
1436 let Inst{22} = 0; // B bit
1437 let Inst{24} = 1; // P bit
1438 let Inst{27-25} = 0b011;
1439 }
1440 def BR_JTadd : JTI<(outs),
1441 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
1442 IIC_Br, "add\tpc, $target, $idx$jt",
1443 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1444 imm:$id)]> {
1445 let Inst{15-12} = 0b1111;
1446 let Inst{20} = 0; // S bit
1447 let Inst{24-21} = 0b0100;
1448 let Inst{27-25} = 0b000;
1449 }
1450 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001451 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001452
Evan Chengc85e8322007-07-05 07:13:32 +00001453 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001454 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001455 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001456 IIC_Br, "b", "\t$target",
Jim Grosbachc466b932010-11-11 18:04:49 +00001457 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1458 bits<24> target;
1459 let Inst{23-0} = target;
1460 }
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001461}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001462
Johnny Chena1e76212010-02-13 02:51:09 +00001463// Branch and Exchange Jazelle -- for disassembly only
1464def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1465 [/* For disassembly only; pattern left blank */]> {
1466 let Inst{23-20} = 0b0010;
1467 //let Inst{19-8} = 0xfff;
1468 let Inst{7-4} = 0b0010;
1469}
1470
Johnny Chen0296f3e2010-02-16 21:59:54 +00001471// Secure Monitor Call is a system instruction -- for disassembly only
1472def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1473 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001474 bits<4> opt;
1475 let Inst{23-4} = 0b01100000000000000111;
1476 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001477}
1478
Johnny Chen64dfb782010-02-16 20:04:27 +00001479// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001480let isCall = 1 in {
1481def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001482 [/* For disassembly only; pattern left blank */]> {
1483 bits<24> svc;
1484 let Inst{23-0} = svc;
1485}
Johnny Chen85d5a892010-02-10 18:02:25 +00001486}
1487
Johnny Chenfb566792010-02-17 21:39:10 +00001488// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001489let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001490def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1491 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001492 [/* For disassembly only; pattern left blank */]> {
1493 let Inst{31-28} = 0b1111;
1494 let Inst{22-20} = 0b110; // W = 1
1495}
1496
Jim Grosbache6913602010-11-03 01:01:43 +00001497def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1498 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001499 [/* For disassembly only; pattern left blank */]> {
1500 let Inst{31-28} = 0b1111;
1501 let Inst{22-20} = 0b100; // W = 0
1502}
1503
Johnny Chenfb566792010-02-17 21:39:10 +00001504// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001505def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1506 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001507 [/* For disassembly only; pattern left blank */]> {
1508 let Inst{31-28} = 0b1111;
1509 let Inst{22-20} = 0b011; // W = 1
1510}
1511
Jim Grosbache6913602010-11-03 01:01:43 +00001512def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1513 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001514 [/* For disassembly only; pattern left blank */]> {
1515 let Inst{31-28} = 0b1111;
1516 let Inst{22-20} = 0b001; // W = 0
1517}
Chris Lattner39ee0362010-10-31 19:10:56 +00001518} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001519
Evan Chenga8e29892007-01-19 07:51:42 +00001520//===----------------------------------------------------------------------===//
1521// Load / store Instructions.
1522//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001523
Evan Chenga8e29892007-01-19 07:51:42 +00001524// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001525
1526
Evan Cheng7e2fe912010-10-28 06:47:08 +00001527defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001528 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001529defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001530 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001531defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001532 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001533defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001534 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001535
Evan Chengfa775d02007-03-19 07:20:03 +00001536// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001537let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1538 isReMaterializable = 1 in
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001539def LDRcp : AIldst1<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
1540 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1541 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001542 bits<4> Rt;
1543 bits<17> addr;
1544 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1545 let Inst{19-16} = 0b1111;
1546 let Inst{15-12} = Rt;
1547 let Inst{11-0} = addr{11-0}; // imm12
1548}
Evan Chengfa775d02007-03-19 07:20:03 +00001549
Evan Chenga8e29892007-01-19 07:51:42 +00001550// Loads with zero extension
Jim Grosbach89e14c72010-11-17 18:11:11 +00001551def LDRH : AI3ldh<(outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
1552 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1553 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001554
Evan Chenga8e29892007-01-19 07:51:42 +00001555// Loads with sign extension
Jim Grosbach89e14c72010-11-17 18:11:11 +00001556def LDRSH : AI3ldsh<(outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
1557 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1558 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001559
Jim Grosbach89e14c72010-11-17 18:11:11 +00001560def LDRSB : AI3ldsb<(outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
1561 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1562 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001563
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001564let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1565 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Evan Chenga8e29892007-01-19 07:51:42 +00001566// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001567def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001568 IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001569 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001570
Evan Chenga8e29892007-01-19 07:51:42 +00001571// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001572multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001573 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1574 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001575 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1576 // {17-14} Rn
1577 // {13} 1 == Rm, 0 == imm12
1578 // {12} isAdd
1579 // {11-0} imm12/Rm
1580 bits<18> addr;
1581 let Inst{25} = addr{13};
1582 let Inst{23} = addr{12};
1583 let Inst{19-16} = addr{17-14};
1584 let Inst{11-0} = addr{11-0};
1585 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001586 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1587 (ins GPR:$Rn, am2offset:$offset),
1588 IndexModePost, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001589 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
1590 // {13} 1 == Rm, 0 == imm12
1591 // {12} isAdd
1592 // {11-0} imm12/Rm
1593 bits<14> offset;
1594 bits<4> Rn;
1595 let Inst{25} = offset{13};
1596 let Inst{23} = offset{12};
1597 let Inst{19-16} = Rn;
1598 let Inst{11-0} = offset{11-0};
1599 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001600}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001601
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001602defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1603defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001604
Jim Grosbach928f3322010-11-11 01:55:59 +00001605def LDRH_PRE : AI3ldhpr<(outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001606 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbach928f3322010-11-11 01:55:59 +00001607 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001608
Jim Grosbach928f3322010-11-11 01:55:59 +00001609def LDRH_POST : AI3ldhpo<(outs GPR:$Rt, GPR:$Rn_wb),
1610 (ins GPR:$Rn,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
1611 "ldrh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001612
Jim Grosbach928f3322010-11-11 01:55:59 +00001613def LDRSH_PRE : AI3ldshpr<(outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001614 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbach928f3322010-11-11 01:55:59 +00001615 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001616
Jim Grosbach928f3322010-11-11 01:55:59 +00001617def LDRSH_POST: AI3ldshpo<(outs GPR:$Rt, GPR:$Rn_wb),
1618 (ins GPR:$Rn,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
1619 "ldrsh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001620
Jim Grosbach928f3322010-11-11 01:55:59 +00001621def LDRSB_PRE : AI3ldsbpr<(outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001622 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbach928f3322010-11-11 01:55:59 +00001623 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001624
Jim Grosbach928f3322010-11-11 01:55:59 +00001625def LDRSB_POST: AI3ldsbpo<(outs GPR:$Rt, GPR:$Rn_wb),
1626 (ins GPR:$Rn,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru,
1627 "ldrsb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001628
1629// For disassembly only
1630def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001631 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001632 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1633 Requires<[IsARM, HasV5TE]>;
1634
1635// For disassembly only
1636def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001637 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001638 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1639 Requires<[IsARM, HasV5TE]>;
1640
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001641} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001642
Johnny Chenadb561d2010-02-18 03:27:42 +00001643// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001644
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001645def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$dst, GPR:$base_wb),
1646 (ins GPR:$base, am2offset:$offset), IndexModeNone,
1647 LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001648 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1649 let Inst{21} = 1; // overwrite
1650}
1651
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001652def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1653 (ins GPR:$base,am2offset:$offset), IndexModeNone,
1654 LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001655 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1656 let Inst{21} = 1; // overwrite
1657}
1658
1659def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001660 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001661 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1662 let Inst{21} = 1; // overwrite
1663}
1664
1665def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001666 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001667 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1668 let Inst{21} = 1; // overwrite
1669}
1670
1671def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001672 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001673 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001674 let Inst{21} = 1; // overwrite
1675}
1676
Evan Chenga8e29892007-01-19 07:51:42 +00001677// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001678
1679// Stores with truncate
Jim Grosbach570a9222010-11-11 01:09:40 +00001680def STRH : AI3sth<(outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
1681 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1682 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001683
Evan Chenga8e29892007-01-19 07:51:42 +00001684// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001685let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1686 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001687def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001688 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001689 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001690
1691// Indexed stores
Jim Grosbach99f53d12010-11-15 20:47:07 +00001692def STR_PRE : AI2ldstidx<0, 0, 1, (outs GPR:$Rn_wb),
1693 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001694 IndexModePre, StFrm, IIC_iStore_ru,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001695 "str", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1696 [(set GPR:$Rn_wb,
1697 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]> {
1698 // {13} 1 == Rm, 0 == imm12
1699 // {12} isAdd
1700 // {11-0} imm12/Rm
1701 bits<14> offset;
1702 bits<4> Rn;
1703 let Inst{25} = offset{13};
1704 let Inst{23} = offset{12};
1705 let Inst{19-16} = Rn;
1706 let Inst{11-0} = offset{11-0};
1707}
Evan Chenga8e29892007-01-19 07:51:42 +00001708
Jim Grosbach99f53d12010-11-15 20:47:07 +00001709def STR_POST : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
1710 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001711 IndexModePost, StFrm, IIC_iStore_ru,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001712 "str", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1713 [(set GPR:$Rn_wb,
1714 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]> {
1715 // {13} 1 == Rm, 0 == imm12
1716 // {12} isAdd
1717 // {11-0} imm12/Rm
1718 bits<14> offset;
1719 bits<4> Rn;
1720 let Inst{25} = offset{13};
1721 let Inst{23} = offset{12};
1722 let Inst{19-16} = Rn;
1723 let Inst{11-0} = offset{11-0};
1724}
Evan Chenga8e29892007-01-19 07:51:42 +00001725
Evan Chengd87293c2008-11-06 08:47:38 +00001726def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001727 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001728 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001729 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001730 [(set GPR:$base_wb,
1731 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1732
Evan Chengd87293c2008-11-06 08:47:38 +00001733def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001734 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001735 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001736 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001737 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1738 GPR:$base, am3offset:$offset))]>;
1739
Jim Grosbach99f53d12010-11-15 20:47:07 +00001740def STRB_PRE : AI2ldstidx<0, 1, 1, (outs GPR:$Rn_wb),
1741 (ins GPR:$Rt, GPR:$Rn,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001742 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001743 "strb", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1744 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1745 GPR:$Rn, am2offset:$offset))]> {
1746 // {13} 1 == Rm, 0 == imm12
1747 // {12} isAdd
1748 // {11-0} imm12/Rm
1749 bits<14> offset;
1750 bits<4> Rn;
1751 let Inst{25} = offset{13};
1752 let Inst{23} = offset{12};
1753 let Inst{19-16} = Rn;
1754 let Inst{11-0} = offset{11-0};
1755}
Evan Chenga8e29892007-01-19 07:51:42 +00001756
Jim Grosbach99f53d12010-11-15 20:47:07 +00001757def STRB_POST: AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
1758 (ins GPR:$Rt, GPR:$Rn,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001759 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001760 "strb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1761 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1762 GPR:$Rn, am2offset:$offset))]> {
1763 // {13} 1 == Rm, 0 == imm12
1764 // {12} isAdd
1765 // {11-0} imm12/Rm
1766 bits<14> offset;
1767 bits<4> Rn;
1768 let Inst{25} = offset{13};
1769 let Inst{23} = offset{12};
1770 let Inst{19-16} = Rn;
1771 let Inst{11-0} = offset{11-0};
1772}
Evan Chenga8e29892007-01-19 07:51:42 +00001773
Johnny Chen39a4bb32010-02-18 22:31:18 +00001774// For disassembly only
1775def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1776 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001777 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001778 "strd", "\t$src1, $src2, [$base, $offset]!",
1779 "$base = $base_wb", []>;
1780
1781// For disassembly only
1782def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1783 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001784 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001785 "strd", "\t$src1, $src2, [$base], $offset",
1786 "$base = $base_wb", []>;
1787
Johnny Chenad4df4c2010-03-01 19:22:00 +00001788// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001789
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001790def STRT : AI2ldstidx<0, 0, 0, (outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001791 (ins GPR:$src, GPR:$base,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001792 IndexModeNone, StFrm, IIC_iStore_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001793 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1794 [/* For disassembly only; pattern left blank */]> {
1795 let Inst{21} = 1; // overwrite
1796}
1797
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001798def STRBT : AI2ldstidx<0, 1, 0, (outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001799 (ins GPR:$src, GPR:$base,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001800 IndexModeNone, StFrm, IIC_iStore_bh_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001801 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1802 [/* For disassembly only; pattern left blank */]> {
1803 let Inst{21} = 1; // overwrite
1804}
1805
Johnny Chenad4df4c2010-03-01 19:22:00 +00001806def STRHT: AI3sthpo<(outs GPR:$base_wb),
1807 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001808 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001809 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1810 [/* For disassembly only; pattern left blank */]> {
1811 let Inst{21} = 1; // overwrite
1812}
1813
Evan Chenga8e29892007-01-19 07:51:42 +00001814//===----------------------------------------------------------------------===//
1815// Load / store multiple Instructions.
1816//
1817
Bill Wendling6c470b82010-11-13 09:09:38 +00001818multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1819 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001820 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001821 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1822 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001823 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001824 let Inst{24-23} = 0b01; // Increment After
1825 let Inst{21} = 0; // No writeback
1826 let Inst{20} = L_bit;
1827 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001828 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001829 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1830 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001831 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001832 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001833 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001834 let Inst{20} = L_bit;
1835 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001836 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001837 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1838 IndexModeNone, f, itin,
1839 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1840 let Inst{24-23} = 0b00; // Decrement After
1841 let Inst{21} = 0; // No writeback
1842 let Inst{20} = L_bit;
1843 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001844 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001845 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1846 IndexModeUpd, f, itin_upd,
1847 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1848 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001849 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001850 let Inst{20} = L_bit;
1851 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001852 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001853 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1854 IndexModeNone, f, itin,
1855 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1856 let Inst{24-23} = 0b10; // Decrement Before
1857 let Inst{21} = 0; // No writeback
1858 let Inst{20} = L_bit;
1859 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001860 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001861 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1862 IndexModeUpd, f, itin_upd,
1863 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1864 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001865 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001866 let Inst{20} = L_bit;
1867 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001868 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001869 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1870 IndexModeNone, f, itin,
1871 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1872 let Inst{24-23} = 0b11; // Increment Before
1873 let Inst{21} = 0; // No writeback
1874 let Inst{20} = L_bit;
1875 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001876 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001877 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1878 IndexModeUpd, f, itin_upd,
1879 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1880 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001881 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001882 let Inst{20} = L_bit;
1883 }
1884}
1885
Bill Wendlingc93989a2010-11-13 11:20:05 +00001886let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001887
1888let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1889defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
1890
1891let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1892defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
1893
1894} // neverHasSideEffects
1895
Bill Wendling73fe34a2010-11-16 01:16:36 +00001896// Load / Store Multiple Mnemnoic Aliases
1897def : MnemonicAlias<"ldm", "ldmia">;
1898def : MnemonicAlias<"stm", "stmia">;
1899
1900// FIXME: remove when we have a way to marking a MI with these properties.
1901// FIXME: Should pc be an implicit operand like PICADD, etc?
1902let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1903 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Bill Wendling7b718782010-11-16 02:08:45 +00001904def LDMIA_RET : AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001905 reglist:$regs, variable_ops),
Bill Wendling7b718782010-11-16 02:08:45 +00001906 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001907 "ldmia${p}\t$Rn!, $regs",
Bill Wendling7b718782010-11-16 02:08:45 +00001908 "$Rn = $wb", []> {
1909 let Inst{24-23} = 0b01; // Increment After
1910 let Inst{21} = 1; // Writeback
1911 let Inst{20} = 1; // Load
Jim Grosbachc1235e22010-11-10 23:18:49 +00001912}
Evan Chenga8e29892007-01-19 07:51:42 +00001913
Evan Chenga8e29892007-01-19 07:51:42 +00001914//===----------------------------------------------------------------------===//
1915// Move Instructions.
1916//
1917
Evan Chengcd799b92009-06-12 20:46:18 +00001918let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001919def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1920 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1921 bits<4> Rd;
1922 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001923
Johnny Chen04301522009-11-07 00:54:36 +00001924 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001925 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001926 let Inst{3-0} = Rm;
1927 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001928}
1929
Dale Johannesen38d5f042010-06-15 22:24:08 +00001930// A version for the smaller set of tail call registers.
1931let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001932def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001933 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1934 bits<4> Rd;
1935 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001936
Dale Johannesen38d5f042010-06-15 22:24:08 +00001937 let Inst{11-4} = 0b00000000;
1938 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001939 let Inst{3-0} = Rm;
1940 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001941}
1942
Evan Chengf40deed2010-10-27 23:41:30 +00001943def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001944 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001945 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1946 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001947 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001948 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001949 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001950 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001951 let Inst{25} = 0;
1952}
Evan Chenga2515702007-03-19 07:09:02 +00001953
Evan Chengc4af4632010-11-17 20:13:28 +00001954let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001955def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1956 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001957 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001958 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001959 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001960 let Inst{15-12} = Rd;
1961 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001962 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001963}
1964
Evan Chengc4af4632010-11-17 20:13:28 +00001965let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach1de588d2010-10-14 18:54:27 +00001966def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001967 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001968 "movw", "\t$Rd, $imm",
1969 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001970 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001971 bits<4> Rd;
1972 bits<16> imm;
1973 let Inst{15-12} = Rd;
1974 let Inst{11-0} = imm{11-0};
1975 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001976 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001977 let Inst{25} = 1;
1978}
1979
Jim Grosbach1de588d2010-10-14 18:54:27 +00001980let Constraints = "$src = $Rd" in
1981def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001982 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001983 "movt", "\t$Rd, $imm",
1984 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001985 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001986 lo16AllZero:$imm))]>, UnaryDP,
1987 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001988 bits<4> Rd;
1989 bits<16> imm;
1990 let Inst{15-12} = Rd;
1991 let Inst{11-0} = imm{11-0};
1992 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001993 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001994 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001995}
Evan Cheng13ab0202007-07-10 18:08:01 +00001996
Evan Cheng20956592009-10-21 08:15:52 +00001997def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1998 Requires<[IsARM, HasV6T2]>;
1999
David Goodwinca01a8d2009-09-01 18:32:09 +00002000let Uses = [CPSR] in
Jim Grosbach7032f922010-10-14 22:57:13 +00002001def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, "",
2002 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2003 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002004
2005// These aren't really mov instructions, but we have to define them this way
2006// due to flag operands.
2007
Evan Cheng071a2792007-09-11 19:55:27 +00002008let Defs = [CPSR] in {
Jim Grosbach7032f922010-10-14 22:57:13 +00002009def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
2010 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2011 Requires<[IsARM]>;
2012def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
2013 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2014 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002015}
Evan Chenga8e29892007-01-19 07:51:42 +00002016
Evan Chenga8e29892007-01-19 07:51:42 +00002017//===----------------------------------------------------------------------===//
2018// Extend Instructions.
2019//
2020
2021// Sign extenders
2022
Evan Cheng576a3962010-09-25 00:49:35 +00002023defm SXTB : AI_ext_rrot<0b01101010,
2024 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2025defm SXTH : AI_ext_rrot<0b01101011,
2026 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002027
Evan Cheng576a3962010-09-25 00:49:35 +00002028defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002029 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002030defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002031 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002032
Johnny Chen2ec5e492010-02-22 21:50:40 +00002033// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002034defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002035
2036// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002037defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002038
2039// Zero extenders
2040
2041let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002042defm UXTB : AI_ext_rrot<0b01101110,
2043 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2044defm UXTH : AI_ext_rrot<0b01101111,
2045 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2046defm UXTB16 : AI_ext_rrot<0b01101100,
2047 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002048
Jim Grosbach542f6422010-07-28 23:25:44 +00002049// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2050// The transformation should probably be done as a combiner action
2051// instead so we can include a check for masking back in the upper
2052// eight bits of the source into the lower eight bits of the result.
2053//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2054// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002055def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002056 (UXTB16r_rot GPR:$Src, 8)>;
2057
Evan Cheng576a3962010-09-25 00:49:35 +00002058defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002059 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002060defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002061 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002062}
2063
Evan Chenga8e29892007-01-19 07:51:42 +00002064// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002065// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002066defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002067
Evan Chenga8e29892007-01-19 07:51:42 +00002068
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002069def SBFX : I<(outs GPR:$Rd),
2070 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002071 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002072 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002073 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002074 bits<4> Rd;
2075 bits<4> Rn;
2076 bits<5> lsb;
2077 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002078 let Inst{27-21} = 0b0111101;
2079 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002080 let Inst{20-16} = width;
2081 let Inst{15-12} = Rd;
2082 let Inst{11-7} = lsb;
2083 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002084}
2085
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002086def UBFX : I<(outs GPR:$Rd),
2087 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002088 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002089 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002090 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002091 bits<4> Rd;
2092 bits<4> Rn;
2093 bits<5> lsb;
2094 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002095 let Inst{27-21} = 0b0111111;
2096 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002097 let Inst{20-16} = width;
2098 let Inst{15-12} = Rd;
2099 let Inst{11-7} = lsb;
2100 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002101}
2102
Evan Chenga8e29892007-01-19 07:51:42 +00002103//===----------------------------------------------------------------------===//
2104// Arithmetic Instructions.
2105//
2106
Jim Grosbach26421962008-10-14 20:36:24 +00002107defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002108 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002109 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002110defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002111 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002112 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002113
Evan Chengc85e8322007-07-05 07:13:32 +00002114// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002115defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002116 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002117 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2118defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002119 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002120 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002121
Evan Cheng62674222009-06-25 23:34:10 +00002122defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002123 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002124defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002125 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00002126defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002127 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00002128defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002129 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00002130
Jim Grosbach84760882010-10-15 18:42:41 +00002131def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2132 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2133 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2134 bits<4> Rd;
2135 bits<4> Rn;
2136 bits<12> imm;
2137 let Inst{25} = 1;
2138 let Inst{15-12} = Rd;
2139 let Inst{19-16} = Rn;
2140 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002141}
Evan Cheng13ab0202007-07-10 18:08:01 +00002142
Bob Wilsoncff71782010-08-05 18:23:43 +00002143// The reg/reg form is only defined for the disassembler; for codegen it is
2144// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002145def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2146 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002147 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002148 bits<4> Rd;
2149 bits<4> Rn;
2150 bits<4> Rm;
2151 let Inst{11-4} = 0b00000000;
2152 let Inst{25} = 0;
2153 let Inst{3-0} = Rm;
2154 let Inst{15-12} = Rd;
2155 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002156}
2157
Jim Grosbach84760882010-10-15 18:42:41 +00002158def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2159 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2160 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2161 bits<4> Rd;
2162 bits<4> Rn;
2163 bits<12> shift;
2164 let Inst{25} = 0;
2165 let Inst{11-0} = shift;
2166 let Inst{15-12} = Rd;
2167 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002168}
Evan Chengc85e8322007-07-05 07:13:32 +00002169
2170// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00002171let Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002172def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2173 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
2174 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
2175 bits<4> Rd;
2176 bits<4> Rn;
2177 bits<12> imm;
2178 let Inst{25} = 1;
2179 let Inst{20} = 1;
2180 let Inst{15-12} = Rd;
2181 let Inst{19-16} = Rn;
2182 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002183}
Jim Grosbach84760882010-10-15 18:42:41 +00002184def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2185 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2186 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2187 bits<4> Rd;
2188 bits<4> Rn;
2189 bits<12> shift;
2190 let Inst{25} = 0;
2191 let Inst{20} = 1;
2192 let Inst{11-0} = shift;
2193 let Inst{15-12} = Rd;
2194 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002195}
Evan Cheng071a2792007-09-11 19:55:27 +00002196}
Evan Chengc85e8322007-07-05 07:13:32 +00002197
Evan Cheng62674222009-06-25 23:34:10 +00002198let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002199def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2200 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2201 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002202 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002203 bits<4> Rd;
2204 bits<4> Rn;
2205 bits<12> imm;
2206 let Inst{25} = 1;
2207 let Inst{15-12} = Rd;
2208 let Inst{19-16} = Rn;
2209 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002210}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002211// The reg/reg form is only defined for the disassembler; for codegen it is
2212// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002213def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2214 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002215 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002216 bits<4> Rd;
2217 bits<4> Rn;
2218 bits<4> Rm;
2219 let Inst{11-4} = 0b00000000;
2220 let Inst{25} = 0;
2221 let Inst{3-0} = Rm;
2222 let Inst{15-12} = Rd;
2223 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002224}
Jim Grosbach84760882010-10-15 18:42:41 +00002225def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2226 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2227 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002228 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002229 bits<4> Rd;
2230 bits<4> Rn;
2231 bits<12> shift;
2232 let Inst{25} = 0;
2233 let Inst{11-0} = shift;
2234 let Inst{15-12} = Rd;
2235 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002236}
Evan Cheng62674222009-06-25 23:34:10 +00002237}
2238
2239// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00002240let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002241def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2242 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2243 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002244 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002245 bits<4> Rd;
2246 bits<4> Rn;
2247 bits<12> imm;
2248 let Inst{25} = 1;
2249 let Inst{20} = 1;
2250 let Inst{15-12} = Rd;
2251 let Inst{19-16} = Rn;
2252 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002253}
Jim Grosbach84760882010-10-15 18:42:41 +00002254def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2255 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2256 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002257 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002258 bits<4> Rd;
2259 bits<4> Rn;
2260 bits<12> shift;
2261 let Inst{25} = 0;
2262 let Inst{20} = 1;
2263 let Inst{11-0} = shift;
2264 let Inst{15-12} = Rd;
2265 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002266}
Evan Cheng071a2792007-09-11 19:55:27 +00002267}
Evan Cheng2c614c52007-06-06 10:17:05 +00002268
Evan Chenga8e29892007-01-19 07:51:42 +00002269// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002270// The assume-no-carry-in form uses the negation of the input since add/sub
2271// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2272// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2273// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002274def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2275 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002276def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2277 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2278// The with-carry-in form matches bitwise not instead of the negation.
2279// Effectively, the inverse interpretation of the carry flag already accounts
2280// for part of the negation.
2281def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2282 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002283
2284// Note: These are implemented in C++ code, because they have to generate
2285// ADD/SUBrs instructions, which use a complex pattern that a xform function
2286// cannot produce.
2287// (mul X, 2^n+1) -> (add (X << n), X)
2288// (mul X, 2^n-1) -> (rsb X, (X << n))
2289
Johnny Chen667d1272010-02-22 18:50:54 +00002290// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002291// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002292class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Nate Begeman692433b2010-07-29 17:56:55 +00002293 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002294 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr,
2295 opc, "\t$Rd, $Rn, $Rm", pattern> {
2296 bits<4> Rd;
2297 bits<4> Rn;
2298 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002299 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002300 let Inst{11-4} = op11_4;
2301 let Inst{19-16} = Rn;
2302 let Inst{15-12} = Rd;
2303 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002304}
2305
Johnny Chen667d1272010-02-22 18:50:54 +00002306// Saturating add/subtract -- for disassembly only
2307
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002308def QADD : AAI<0b00010000, 0b00000101, "qadd",
2309 [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>;
2310def QSUB : AAI<0b00010010, 0b00000101, "qsub",
2311 [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>;
2312def QDADD : AAI<0b00010100, 0b00000101, "qdadd">;
2313def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">;
2314
2315def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2316def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2317def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2318def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2319def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2320def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2321def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2322def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2323def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2324def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2325def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2326def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002327
2328// Signed/Unsigned add/subtract -- for disassembly only
2329
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002330def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2331def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2332def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2333def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2334def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2335def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2336def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2337def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2338def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2339def USAX : AAI<0b01100101, 0b11110101, "usax">;
2340def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2341def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002342
2343// Signed/Unsigned halving add/subtract -- for disassembly only
2344
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002345def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2346def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2347def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2348def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2349def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2350def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2351def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2352def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2353def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2354def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2355def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2356def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002357
Johnny Chenadc77332010-02-26 22:04:29 +00002358// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002359
Jim Grosbach70987fb2010-10-18 23:35:38 +00002360def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002361 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002362 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002363 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002364 bits<4> Rd;
2365 bits<4> Rn;
2366 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002367 let Inst{27-20} = 0b01111000;
2368 let Inst{15-12} = 0b1111;
2369 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002370 let Inst{19-16} = Rd;
2371 let Inst{11-8} = Rm;
2372 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002373}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002374def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002375 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002376 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002377 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002378 bits<4> Rd;
2379 bits<4> Rn;
2380 bits<4> Rm;
2381 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002382 let Inst{27-20} = 0b01111000;
2383 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002384 let Inst{19-16} = Rd;
2385 let Inst{15-12} = Ra;
2386 let Inst{11-8} = Rm;
2387 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002388}
2389
2390// Signed/Unsigned saturate -- for disassembly only
2391
Jim Grosbach70987fb2010-10-18 23:35:38 +00002392def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2393 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002394 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002395 bits<4> Rd;
2396 bits<5> sat_imm;
2397 bits<4> Rn;
2398 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002399 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002400 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002401 let Inst{20-16} = sat_imm;
2402 let Inst{15-12} = Rd;
2403 let Inst{11-7} = sh{7-3};
2404 let Inst{6} = sh{0};
2405 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002406}
2407
Jim Grosbach70987fb2010-10-18 23:35:38 +00002408def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2409 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002410 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002411 bits<4> Rd;
2412 bits<4> sat_imm;
2413 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002414 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002415 let Inst{11-4} = 0b11110011;
2416 let Inst{15-12} = Rd;
2417 let Inst{19-16} = sat_imm;
2418 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002419}
2420
Jim Grosbach70987fb2010-10-18 23:35:38 +00002421def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2422 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002423 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002424 bits<4> Rd;
2425 bits<5> sat_imm;
2426 bits<4> Rn;
2427 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002428 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002429 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002430 let Inst{15-12} = Rd;
2431 let Inst{11-7} = sh{7-3};
2432 let Inst{6} = sh{0};
2433 let Inst{20-16} = sat_imm;
2434 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002435}
2436
Jim Grosbach70987fb2010-10-18 23:35:38 +00002437def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2438 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002439 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002440 bits<4> Rd;
2441 bits<4> sat_imm;
2442 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002443 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002444 let Inst{11-4} = 0b11110011;
2445 let Inst{15-12} = Rd;
2446 let Inst{19-16} = sat_imm;
2447 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002448}
Evan Chenga8e29892007-01-19 07:51:42 +00002449
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002450def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2451def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002452
Evan Chenga8e29892007-01-19 07:51:42 +00002453//===----------------------------------------------------------------------===//
2454// Bitwise Instructions.
2455//
2456
Jim Grosbach26421962008-10-14 20:36:24 +00002457defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002458 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002459 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002460defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002461 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002462 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002463defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002464 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002465 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002466defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002467 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002468 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002469
Jim Grosbach3fea191052010-10-21 22:03:21 +00002470def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002471 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002472 "bfc", "\t$Rd, $imm", "$src = $Rd",
2473 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002474 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002475 bits<4> Rd;
2476 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002477 let Inst{27-21} = 0b0111110;
2478 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002479 let Inst{15-12} = Rd;
2480 let Inst{11-7} = imm{4-0}; // lsb
2481 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002482}
2483
Johnny Chenb2503c02010-02-17 06:31:48 +00002484// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002485def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002486 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002487 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2488 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002489 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002490 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002491 bits<4> Rd;
2492 bits<4> Rn;
2493 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002494 let Inst{27-21} = 0b0111110;
2495 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002496 let Inst{15-12} = Rd;
2497 let Inst{11-7} = imm{4-0}; // lsb
2498 let Inst{20-16} = imm{9-5}; // width
2499 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002500}
2501
Jim Grosbach36860462010-10-21 22:19:32 +00002502def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2503 "mvn", "\t$Rd, $Rm",
2504 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2505 bits<4> Rd;
2506 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002507 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002508 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002509 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002510 let Inst{15-12} = Rd;
2511 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002512}
Jim Grosbach36860462010-10-21 22:19:32 +00002513def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2514 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2515 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2516 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002517 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002518 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002519 let Inst{19-16} = 0b0000;
2520 let Inst{15-12} = Rd;
2521 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002522}
Evan Chengc4af4632010-11-17 20:13:28 +00002523let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002524def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2525 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2526 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2527 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002528 bits<12> imm;
2529 let Inst{25} = 1;
2530 let Inst{19-16} = 0b0000;
2531 let Inst{15-12} = Rd;
2532 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002533}
Evan Chenga8e29892007-01-19 07:51:42 +00002534
2535def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2536 (BICri GPR:$src, so_imm_not:$imm)>;
2537
2538//===----------------------------------------------------------------------===//
2539// Multiply Instructions.
2540//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002541class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2542 string opc, string asm, list<dag> pattern>
2543 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2544 bits<4> Rd;
2545 bits<4> Rm;
2546 bits<4> Rn;
2547 let Inst{19-16} = Rd;
2548 let Inst{11-8} = Rm;
2549 let Inst{3-0} = Rn;
2550}
2551class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2552 string opc, string asm, list<dag> pattern>
2553 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2554 bits<4> RdLo;
2555 bits<4> RdHi;
2556 bits<4> Rm;
2557 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002558 let Inst{19-16} = RdHi;
2559 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002560 let Inst{11-8} = Rm;
2561 let Inst{3-0} = Rn;
2562}
Evan Chenga8e29892007-01-19 07:51:42 +00002563
Evan Cheng8de898a2009-06-26 00:19:44 +00002564let isCommutable = 1 in
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002565def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2566 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
2567 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002568
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002569def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2570 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
2571 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]> {
2572 bits<4> Ra;
2573 let Inst{15-12} = Ra;
2574}
Evan Chenga8e29892007-01-19 07:51:42 +00002575
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002576def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002577 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00002578 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002579 Requires<[IsARM, HasV6T2]> {
2580 bits<4> Rd;
2581 bits<4> Rm;
2582 bits<4> Rn;
2583 let Inst{19-16} = Rd;
2584 let Inst{11-8} = Rm;
2585 let Inst{3-0} = Rn;
2586}
Evan Chengedcbada2009-07-06 22:05:45 +00002587
Evan Chenga8e29892007-01-19 07:51:42 +00002588// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002589
Evan Chengcd799b92009-06-12 20:46:18 +00002590let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002591let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002592def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2593 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2594 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002595
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002596def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2597 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2598 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002599}
Evan Chenga8e29892007-01-19 07:51:42 +00002600
2601// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002602def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2603 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2604 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002605
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002606def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2607 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2608 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002609
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002610def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2611 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2612 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2613 Requires<[IsARM, HasV6]> {
2614 bits<4> RdLo;
2615 bits<4> RdHi;
2616 bits<4> Rm;
2617 bits<4> Rn;
2618 let Inst{19-16} = RdLo;
2619 let Inst{15-12} = RdHi;
2620 let Inst{11-8} = Rm;
2621 let Inst{3-0} = Rn;
2622}
Evan Chengcd799b92009-06-12 20:46:18 +00002623} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002624
2625// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002626def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2627 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2628 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002629 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002630 let Inst{15-12} = 0b1111;
2631}
Evan Cheng13ab0202007-07-10 18:08:01 +00002632
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002633def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2634 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002635 [/* For disassembly only; pattern left blank */]>,
2636 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002637 let Inst{15-12} = 0b1111;
2638}
2639
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002640def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2641 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2642 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2643 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2644 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002645
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002646def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2647 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2648 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002649 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002650 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002651
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002652def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2653 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2654 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2655 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2656 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002657
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002658def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2659 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2660 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002661 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002662 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002663
Raul Herbster37fb5b12007-08-30 23:25:47 +00002664multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002665 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2666 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2667 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2668 (sext_inreg GPR:$Rm, i16)))]>,
2669 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002670
Jim Grosbach3870b752010-10-22 18:35:16 +00002671 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2672 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2673 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2674 (sra GPR:$Rm, (i32 16))))]>,
2675 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002676
Jim Grosbach3870b752010-10-22 18:35:16 +00002677 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2678 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2679 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2680 (sext_inreg GPR:$Rm, i16)))]>,
2681 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002682
Jim Grosbach3870b752010-10-22 18:35:16 +00002683 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2684 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2685 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2686 (sra GPR:$Rm, (i32 16))))]>,
2687 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002688
Jim Grosbach3870b752010-10-22 18:35:16 +00002689 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2690 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2691 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2692 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2693 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002694
Jim Grosbach3870b752010-10-22 18:35:16 +00002695 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2696 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2697 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2698 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2699 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002700}
2701
Raul Herbster37fb5b12007-08-30 23:25:47 +00002702
2703multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002704 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002705 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2706 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2707 [(set GPR:$Rd, (add GPR:$Ra,
2708 (opnode (sext_inreg GPR:$Rn, i16),
2709 (sext_inreg GPR:$Rm, i16))))]>,
2710 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002711
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002712 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002713 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2714 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2715 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2716 (sra GPR:$Rm, (i32 16)))))]>,
2717 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002718
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002719 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002720 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2721 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2722 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2723 (sext_inreg GPR:$Rm, i16))))]>,
2724 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002725
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002726 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002727 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2728 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2729 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2730 (sra GPR:$Rm, (i32 16)))))]>,
2731 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002732
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002733 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002734 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2735 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2736 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2737 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2738 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002739
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002740 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002741 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2742 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2743 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2744 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2745 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002746}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002747
Raul Herbster37fb5b12007-08-30 23:25:47 +00002748defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2749defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002750
Johnny Chen83498e52010-02-12 21:59:23 +00002751// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002752def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2753 (ins GPR:$Rn, GPR:$Rm),
2754 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002755 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002756 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002757
Jim Grosbach3870b752010-10-22 18:35:16 +00002758def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2759 (ins GPR:$Rn, GPR:$Rm),
2760 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002761 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002762 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002763
Jim Grosbach3870b752010-10-22 18:35:16 +00002764def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2765 (ins GPR:$Rn, GPR:$Rm),
2766 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002767 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002768 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002769
Jim Grosbach3870b752010-10-22 18:35:16 +00002770def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2771 (ins GPR:$Rn, GPR:$Rm),
2772 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002773 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002774 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002775
Johnny Chen667d1272010-02-22 18:50:54 +00002776// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002777class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2778 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002779 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002780 bits<4> Rn;
2781 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002782 let Inst{4} = 1;
2783 let Inst{5} = swap;
2784 let Inst{6} = sub;
2785 let Inst{7} = 0;
2786 let Inst{21-20} = 0b00;
2787 let Inst{22} = long;
2788 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002789 let Inst{11-8} = Rm;
2790 let Inst{3-0} = Rn;
2791}
2792class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2793 InstrItinClass itin, string opc, string asm>
2794 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2795 bits<4> Rd;
2796 let Inst{15-12} = 0b1111;
2797 let Inst{19-16} = Rd;
2798}
2799class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2800 InstrItinClass itin, string opc, string asm>
2801 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2802 bits<4> Ra;
2803 let Inst{15-12} = Ra;
2804}
2805class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2806 InstrItinClass itin, string opc, string asm>
2807 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2808 bits<4> RdLo;
2809 bits<4> RdHi;
2810 let Inst{19-16} = RdHi;
2811 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002812}
2813
2814multiclass AI_smld<bit sub, string opc> {
2815
Jim Grosbach385e1362010-10-22 19:15:30 +00002816 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2817 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002818
Jim Grosbach385e1362010-10-22 19:15:30 +00002819 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2820 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002821
Jim Grosbach385e1362010-10-22 19:15:30 +00002822 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2823 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2824 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002825
Jim Grosbach385e1362010-10-22 19:15:30 +00002826 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2827 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2828 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002829
2830}
2831
2832defm SMLA : AI_smld<0, "smla">;
2833defm SMLS : AI_smld<1, "smls">;
2834
Johnny Chen2ec5e492010-02-22 21:50:40 +00002835multiclass AI_sdml<bit sub, string opc> {
2836
Jim Grosbach385e1362010-10-22 19:15:30 +00002837 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2838 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2839 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2840 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002841}
2842
2843defm SMUA : AI_sdml<0, "smua">;
2844defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002845
Evan Chenga8e29892007-01-19 07:51:42 +00002846//===----------------------------------------------------------------------===//
2847// Misc. Arithmetic Instructions.
2848//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002849
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002850def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2851 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2852 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002853
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002854def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2855 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2856 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2857 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002858
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002859def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2860 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2861 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002862
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002863def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2864 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2865 [(set GPR:$Rd,
2866 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2867 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2868 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2869 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2870 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002871
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002872def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2873 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2874 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002875 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002876 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2877 (shl GPR:$Rm, (i32 8))), i16))]>,
2878 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002879
Bob Wilsonf955f292010-08-17 17:23:19 +00002880def lsl_shift_imm : SDNodeXForm<imm, [{
2881 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2882 return CurDAG->getTargetConstant(Sh, MVT::i32);
2883}]>;
2884
2885def lsl_amt : PatLeaf<(i32 imm), [{
2886 return (N->getZExtValue() < 32);
2887}], lsl_shift_imm>;
2888
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002889def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2890 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2891 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2892 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2893 (and (shl GPR:$Rm, lsl_amt:$sh),
2894 0xFFFF0000)))]>,
2895 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002896
Evan Chenga8e29892007-01-19 07:51:42 +00002897// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002898def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2899 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2900def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2901 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002902
Bob Wilsonf955f292010-08-17 17:23:19 +00002903def asr_shift_imm : SDNodeXForm<imm, [{
2904 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2905 return CurDAG->getTargetConstant(Sh, MVT::i32);
2906}]>;
2907
2908def asr_amt : PatLeaf<(i32 imm), [{
2909 return (N->getZExtValue() <= 32);
2910}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002911
Bob Wilsondc66eda2010-08-16 22:26:55 +00002912// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2913// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002914def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2915 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2916 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2917 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2918 (and (sra GPR:$Rm, asr_amt:$sh),
2919 0xFFFF)))]>,
2920 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002921
Evan Chenga8e29892007-01-19 07:51:42 +00002922// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2923// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002924def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002925 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002926def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002927 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2928 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002929
Evan Chenga8e29892007-01-19 07:51:42 +00002930//===----------------------------------------------------------------------===//
2931// Comparison Instructions...
2932//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002933
Jim Grosbach26421962008-10-14 20:36:24 +00002934defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002935 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002936 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002937
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002938// FIXME: We have to be careful when using the CMN instruction and comparison
2939// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002940// results:
2941//
2942// rsbs r1, r1, 0
2943// cmp r0, r1
2944// mov r0, #0
2945// it ls
2946// mov r0, #1
2947//
2948// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002949//
Bill Wendling6165e872010-08-26 18:33:51 +00002950// cmn r0, r1
2951// mov r0, #0
2952// it ls
2953// mov r0, #1
2954//
2955// However, the CMN gives the *opposite* result when r1 is 0. This is because
2956// the carry flag is set in the CMP case but not in the CMN case. In short, the
2957// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2958// value of r0 and the carry bit (because the "carry bit" parameter to
2959// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2960// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2961// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2962// parameter to AddWithCarry is defined as 0).
2963//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002964// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002965//
2966// x = 0
2967// ~x = 0xFFFF FFFF
2968// ~x + 1 = 0x1 0000 0000
2969// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2970//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002971// Therefore, we should disable CMN when comparing against zero, until we can
2972// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2973// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002974//
2975// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2976//
2977// This is related to <rdar://problem/7569620>.
2978//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002979//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2980// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002981
Evan Chenga8e29892007-01-19 07:51:42 +00002982// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002983defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002984 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00002985 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002986defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002987 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00002988 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002989
David Goodwinc0309b42009-06-29 15:33:01 +00002990defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002991 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002992 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2993defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002994 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002995 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002996
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002997//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2998// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002999
David Goodwinc0309b42009-06-29 15:33:01 +00003000def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003001 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003002
Evan Cheng218977b2010-07-13 19:27:42 +00003003// Pseudo i64 compares for some floating point compares.
3004let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3005 Defs = [CPSR] in {
3006def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003007 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbachadde5da2010-10-01 23:09:33 +00003008 IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00003009 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3010
3011def BCCZi64 : PseudoInst<(outs),
Jim Grosbachadde5da2010-10-01 23:09:33 +00003012 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00003013 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3014} // usesCustomInserter
3015
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003016
Evan Chenga8e29892007-01-19 07:51:42 +00003017// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003018// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003019// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003020// FIXME: These should all be pseudo-instructions that get expanded to
3021// the normal MOV instructions. That would fix the dependency on
3022// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00003023let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00003024def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
3025 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
3026 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3027 RegConstraint<"$false = $Rd">, UnaryDP {
3028 bits<4> Rd;
3029 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00003030 let Inst{25} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00003031 let Inst{20} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00003032 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00003033 let Inst{11-4} = 0b00000000;
Jim Grosbach27e90082010-10-29 19:28:17 +00003034 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003035}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00003036
Jim Grosbach27e90082010-10-29 19:28:17 +00003037def MOVCCs : AI1<0b1101, (outs GPR:$Rd),
3038 (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr,
3039 "mov", "\t$Rd, $shift",
3040 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3041 RegConstraint<"$false = $Rd">, UnaryDP {
3042 bits<4> Rd;
Jim Grosbach27e90082010-10-29 19:28:17 +00003043 bits<12> shift;
Bob Wilson8e86b512009-10-14 19:00:24 +00003044 let Inst{25} = 0;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003045 let Inst{20} = 0;
Jim Grosbach79119162010-11-16 18:13:42 +00003046 let Inst{19-16} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00003047 let Inst{15-12} = Rd;
3048 let Inst{11-0} = shift;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003049}
3050
Evan Chengc4af4632010-11-17 20:13:28 +00003051let isMoveImm = 1 in
Jim Grosbach27e90082010-10-29 19:28:17 +00003052def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, i32imm:$imm),
3053 DPFrm, IIC_iMOVi,
3054 "movw", "\t$Rd, $imm",
3055 []>,
3056 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>,
3057 UnaryDP {
3058 bits<4> Rd;
3059 bits<16> imm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003060 let Inst{25} = 1;
Jim Grosbach27e90082010-10-29 19:28:17 +00003061 let Inst{20} = 0;
3062 let Inst{19-16} = imm{15-12};
3063 let Inst{15-12} = Rd;
3064 let Inst{11-0} = imm{11-0};
3065}
3066
Evan Chengc4af4632010-11-17 20:13:28 +00003067let isMoveImm = 1 in
Jim Grosbach27e90082010-10-29 19:28:17 +00003068def MOVCCi : AI1<0b1101, (outs GPR:$Rd),
3069 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3070 "mov", "\t$Rd, $imm",
3071 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
3072 RegConstraint<"$false = $Rd">, UnaryDP {
3073 bits<4> Rd;
3074 bits<12> imm;
3075 let Inst{25} = 1;
3076 let Inst{20} = 0;
3077 let Inst{19-16} = 0b0000;
3078 let Inst{15-12} = Rd;
3079 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003080}
Evan Cheng875a6ac2010-11-12 22:42:47 +00003081
Evan Cheng63f35442010-11-13 02:25:14 +00003082// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003083let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00003084def MOVCCi32imm : PseudoInst<(outs GPR:$Rd),
3085 (ins GPR:$false, i32imm:$src, pred:$p),
Evan Chengc47f7d62010-11-13 05:14:20 +00003086 IIC_iCMOVix2, "", []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003087
Evan Chengc4af4632010-11-17 20:13:28 +00003088let isMoveImm = 1 in
Evan Cheng875a6ac2010-11-12 22:42:47 +00003089def MVNCCi : AI1<0b1111, (outs GPR:$Rd),
3090 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3091 "mvn", "\t$Rd, $imm",
3092 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
3093 RegConstraint<"$false = $Rd">, UnaryDP {
3094 bits<4> Rd;
3095 bits<12> imm;
3096 let Inst{25} = 1;
3097 let Inst{20} = 0;
3098 let Inst{19-16} = 0b0000;
3099 let Inst{15-12} = Rd;
3100 let Inst{11-0} = imm;
3101}
Owen Andersonf523e472010-09-23 23:45:25 +00003102} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003103
Jim Grosbach3728e962009-12-10 00:11:09 +00003104//===----------------------------------------------------------------------===//
3105// Atomic operations intrinsics
3106//
3107
Bob Wilsonf74a4292010-10-30 00:54:37 +00003108def memb_opt : Operand<i32> {
3109 let PrintMethod = "printMemBOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003110}
Jim Grosbach3728e962009-12-10 00:11:09 +00003111
Bob Wilsonf74a4292010-10-30 00:54:37 +00003112// memory barriers protect the atomic sequences
3113let hasSideEffects = 1 in {
3114def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3115 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3116 Requires<[IsARM, HasDB]> {
3117 bits<4> opt;
3118 let Inst{31-4} = 0xf57ff05;
3119 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003120}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003121
Johnny Chen7def14f2010-08-11 23:35:12 +00003122def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003123 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00003124 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003125 Requires<[IsARM, HasV6]> {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003126 // FIXME: add encoding
3127}
Jim Grosbach3728e962009-12-10 00:11:09 +00003128}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003129
Bob Wilsonf74a4292010-10-30 00:54:37 +00003130def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3131 "dsb", "\t$opt",
3132 [/* For disassembly only; pattern left blank */]>,
3133 Requires<[IsARM, HasDB]> {
3134 bits<4> opt;
3135 let Inst{31-4} = 0xf57ff04;
3136 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003137}
3138
Johnny Chenfd6037d2010-02-18 00:19:08 +00003139// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003140def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3141 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003142 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003143 let Inst{3-0} = 0b1111;
3144}
3145
Jim Grosbach66869102009-12-11 18:52:41 +00003146let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003147 let Uses = [CPSR] in {
3148 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003149 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003150 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3151 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003152 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003153 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3154 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003155 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003156 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3157 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003158 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003159 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3160 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003161 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003162 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3163 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003164 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003165 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
3166 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003167 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003168 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3169 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003170 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003171 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3172 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003173 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003174 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3175 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003176 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003177 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3178 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003179 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003180 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3181 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003182 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003183 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
3184 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003185 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003186 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3187 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003188 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003189 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3190 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003191 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003192 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3193 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003194 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003195 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3196 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003197 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003198 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3199 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003200 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003201 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3202
3203 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003204 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003205 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3206 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003207 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003208 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3209 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003210 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003211 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3212
Jim Grosbache801dc42009-12-12 01:40:06 +00003213 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003214 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003215 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3216 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003217 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003218 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3219 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003220 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003221 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3222}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003223}
3224
3225let mayLoad = 1 in {
Jim Grosbach86875a22010-10-29 19:58:57 +00003226def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3227 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003228 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003229def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3230 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003231 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003232def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3233 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003234 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003235def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003236 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003237 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003238 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003239}
3240
Jim Grosbach86875a22010-10-29 19:58:57 +00003241let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3242def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003243 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003244 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003245 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003246def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5278eb82009-12-11 01:42:04 +00003247 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003248 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003249 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003250def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003251 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003252 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003253 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003254def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3255 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003256 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003257 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003258 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003259}
3260
Johnny Chenb9436272010-02-17 22:37:58 +00003261// Clear-Exclusive is for disassembly only.
3262def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3263 [/* For disassembly only; pattern left blank */]>,
3264 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003265 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003266}
3267
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003268// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3269let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003270def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3271 [/* For disassembly only; pattern left blank */]>;
3272def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3273 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003274}
3275
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003276//===----------------------------------------------------------------------===//
3277// TLS Instructions
3278//
3279
3280// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003281// FIXME: This needs to be a pseudo of some sort so that we can get the
3282// encoding right, complete with fixup for the aeabi_read_tp function.
Evan Cheng13ab0202007-07-10 18:08:01 +00003283let isCall = 1,
3284 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003285 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00003286 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003287 [(set R0, ARMthread_pointer)]>;
3288}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003289
Evan Chenga8e29892007-01-19 07:51:42 +00003290//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003291// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003292// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003293// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003294// Since by its nature we may be coming from some other function to get
3295// here, and we're using the stack frame for the containing function to
3296// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003297// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003298// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003299// except for our own input by listing the relevant registers in Defs. By
3300// doing so, we also cause the prologue/epilogue code to actively preserve
3301// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003302// A constant value is passed in $val, and we use the location as a scratch.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003303//
3304// These are pseudo-instructions and are lowered to individual MC-insts, so
3305// no encoding information is necessary.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003306let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003307 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3308 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003309 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003310 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00003311 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003312 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003313 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003314 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3315 Requires<[IsARM, HasVFP2]>;
3316}
3317
3318let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003319 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3320 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00003321 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
3322 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003323 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003324 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3325 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003326}
3327
Jim Grosbach5eb19512010-05-22 01:06:18 +00003328// FIXME: Non-Darwin version(s)
3329let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3330 Defs = [ R7, LR, SP ] in {
3331def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
3332 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003333 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00003334 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3335 Requires<[IsARM, IsDarwin]>;
3336}
3337
Jim Grosbache4ad3872010-10-19 23:27:08 +00003338// eh.sjlj.dispatchsetup pseudo-instruction.
Jim Grosbache317b132010-10-29 20:21:49 +00003339// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
Jim Grosbache4ad3872010-10-19 23:27:08 +00003340// handled when the pseudo is expanded (which happens before any passes
3341// that need the instruction size).
3342let isBarrier = 1, hasSideEffects = 1 in
3343def Int_eh_sjlj_dispatchsetup :
3344 PseudoInst<(outs), (ins GPR:$src), NoItinerary, "",
3345 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3346 Requires<[IsDarwin]>;
3347
Jim Grosbach0e0da732009-05-12 23:59:14 +00003348//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003349// Non-Instruction Patterns
3350//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003351
Evan Chenga8e29892007-01-19 07:51:42 +00003352// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003353
Evan Cheng893d7fe2010-11-12 23:03:38 +00003354// 32-bit immediate using two piece so_imms or movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003355// This is a single pseudo instruction, the benefit is that it can be remat'd
3356// as a single unit instead of having to handle reg inputs.
3357// FIXME: Remove this when we can do generalized remat.
Evan Chengc4af4632010-11-17 20:13:28 +00003358let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003359def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, "",
Evan Cheng11c11f82010-11-12 23:46:13 +00003360 [(set GPR:$dst, (arm_i32imm:$src))]>,
Evan Cheng893d7fe2010-11-12 23:03:38 +00003361 Requires<[IsARM]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003362
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003363// ConstantPool, GlobalAddress, and JumpTable
3364def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3365 Requires<[IsARM, DontUseMovt]>;
3366def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3367def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3368 Requires<[IsARM, UseMovt]>;
3369def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3370 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3371
Evan Chenga8e29892007-01-19 07:51:42 +00003372// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003373
Dale Johannesen51e28e62010-06-03 21:09:53 +00003374// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003375def : ARMPat<(ARMtcret tcGPR:$dst),
3376 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003377
3378def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3379 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3380
3381def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3382 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3383
Dale Johannesen38d5f042010-06-15 22:24:08 +00003384def : ARMPat<(ARMtcret tcGPR:$dst),
3385 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003386
3387def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3388 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3389
3390def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3391 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003392
Evan Chenga8e29892007-01-19 07:51:42 +00003393// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003394def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003395 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003396def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003397 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003398
Evan Chenga8e29892007-01-19 07:51:42 +00003399// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003400def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3401def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003402
Evan Chenga8e29892007-01-19 07:51:42 +00003403// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003404def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3405def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3406def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3407def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3408
Evan Chenga8e29892007-01-19 07:51:42 +00003409def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003410
Evan Cheng83b5cf02008-11-05 23:22:34 +00003411def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3412def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3413
Evan Cheng34b12d22007-01-19 20:27:35 +00003414// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003415def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3416 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003417 (SMULBB GPR:$a, GPR:$b)>;
3418def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3419 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003420def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3421 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003422 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003423def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003424 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003425def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3426 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003427 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003428def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003429 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003430def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3431 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003432 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003433def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003434 (SMULWB GPR:$a, GPR:$b)>;
3435
3436def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003437 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3438 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003439 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3440def : ARMV5TEPat<(add GPR:$acc,
3441 (mul sext_16_node:$a, sext_16_node:$b)),
3442 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3443def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003444 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3445 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003446 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3447def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003448 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003449 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3450def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003451 (mul (sra GPR:$a, (i32 16)),
3452 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003453 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3454def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003455 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003456 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3457def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003458 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3459 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003460 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3461def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003462 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003463 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3464
Evan Chenga8e29892007-01-19 07:51:42 +00003465//===----------------------------------------------------------------------===//
3466// Thumb Support
3467//
3468
3469include "ARMInstrThumb.td"
3470
3471//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003472// Thumb2 Support
3473//
3474
3475include "ARMInstrThumb2.td"
3476
3477//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003478// Floating Point Support
3479//
3480
3481include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003482
3483//===----------------------------------------------------------------------===//
3484// Advanced SIMD (NEON) Support
3485//
3486
3487include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003488
3489//===----------------------------------------------------------------------===//
3490// Coprocessor Instructions. For disassembly only.
3491//
3492
3493def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3494 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3495 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3496 [/* For disassembly only; pattern left blank */]> {
3497 let Inst{4} = 0;
3498}
3499
3500def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3501 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3502 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3503 [/* For disassembly only; pattern left blank */]> {
3504 let Inst{31-28} = 0b1111;
3505 let Inst{4} = 0;
3506}
3507
Johnny Chen64dfb782010-02-16 20:04:27 +00003508class ACI<dag oops, dag iops, string opc, string asm>
3509 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3510 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3511 let Inst{27-25} = 0b110;
3512}
3513
3514multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3515
3516 def _OFFSET : ACI<(outs),
3517 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3518 opc, "\tp$cop, cr$CRd, $addr"> {
3519 let Inst{31-28} = op31_28;
3520 let Inst{24} = 1; // P = 1
3521 let Inst{21} = 0; // W = 0
3522 let Inst{22} = 0; // D = 0
3523 let Inst{20} = load;
3524 }
3525
3526 def _PRE : ACI<(outs),
3527 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3528 opc, "\tp$cop, cr$CRd, $addr!"> {
3529 let Inst{31-28} = op31_28;
3530 let Inst{24} = 1; // P = 1
3531 let Inst{21} = 1; // W = 1
3532 let Inst{22} = 0; // D = 0
3533 let Inst{20} = load;
3534 }
3535
3536 def _POST : ACI<(outs),
3537 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3538 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3539 let Inst{31-28} = op31_28;
3540 let Inst{24} = 0; // P = 0
3541 let Inst{21} = 1; // W = 1
3542 let Inst{22} = 0; // D = 0
3543 let Inst{20} = load;
3544 }
3545
3546 def _OPTION : ACI<(outs),
3547 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3548 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3549 let Inst{31-28} = op31_28;
3550 let Inst{24} = 0; // P = 0
3551 let Inst{23} = 1; // U = 1
3552 let Inst{21} = 0; // W = 0
3553 let Inst{22} = 0; // D = 0
3554 let Inst{20} = load;
3555 }
3556
3557 def L_OFFSET : ACI<(outs),
3558 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003559 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003560 let Inst{31-28} = op31_28;
3561 let Inst{24} = 1; // P = 1
3562 let Inst{21} = 0; // W = 0
3563 let Inst{22} = 1; // D = 1
3564 let Inst{20} = load;
3565 }
3566
3567 def L_PRE : ACI<(outs),
3568 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003569 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003570 let Inst{31-28} = op31_28;
3571 let Inst{24} = 1; // P = 1
3572 let Inst{21} = 1; // W = 1
3573 let Inst{22} = 1; // D = 1
3574 let Inst{20} = load;
3575 }
3576
3577 def L_POST : ACI<(outs),
3578 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003579 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003580 let Inst{31-28} = op31_28;
3581 let Inst{24} = 0; // P = 0
3582 let Inst{21} = 1; // W = 1
3583 let Inst{22} = 1; // D = 1
3584 let Inst{20} = load;
3585 }
3586
3587 def L_OPTION : ACI<(outs),
3588 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003589 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003590 let Inst{31-28} = op31_28;
3591 let Inst{24} = 0; // P = 0
3592 let Inst{23} = 1; // U = 1
3593 let Inst{21} = 0; // W = 0
3594 let Inst{22} = 1; // D = 1
3595 let Inst{20} = load;
3596 }
3597}
3598
3599defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3600defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3601defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3602defm STC2 : LdStCop<0b1111, 0, "stc2">;
3603
Johnny Chen906d57f2010-02-12 01:44:23 +00003604def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3605 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3606 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3607 [/* For disassembly only; pattern left blank */]> {
3608 let Inst{20} = 0;
3609 let Inst{4} = 1;
3610}
3611
3612def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3613 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3614 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3615 [/* For disassembly only; pattern left blank */]> {
3616 let Inst{31-28} = 0b1111;
3617 let Inst{20} = 0;
3618 let Inst{4} = 1;
3619}
3620
3621def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3622 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3623 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3624 [/* For disassembly only; pattern left blank */]> {
3625 let Inst{20} = 1;
3626 let Inst{4} = 1;
3627}
3628
3629def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3630 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3631 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3632 [/* For disassembly only; pattern left blank */]> {
3633 let Inst{31-28} = 0b1111;
3634 let Inst{20} = 1;
3635 let Inst{4} = 1;
3636}
3637
3638def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3639 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3640 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3641 [/* For disassembly only; pattern left blank */]> {
3642 let Inst{23-20} = 0b0100;
3643}
3644
3645def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3646 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3647 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3648 [/* For disassembly only; pattern left blank */]> {
3649 let Inst{31-28} = 0b1111;
3650 let Inst{23-20} = 0b0100;
3651}
3652
3653def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3654 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3655 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3656 [/* For disassembly only; pattern left blank */]> {
3657 let Inst{23-20} = 0b0101;
3658}
3659
3660def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3661 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3662 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3663 [/* For disassembly only; pattern left blank */]> {
3664 let Inst{31-28} = 0b1111;
3665 let Inst{23-20} = 0b0101;
3666}
3667
Johnny Chenb98e1602010-02-12 18:55:33 +00003668//===----------------------------------------------------------------------===//
3669// Move between special register and ARM core register -- for disassembly only
3670//
3671
3672def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3673 [/* For disassembly only; pattern left blank */]> {
3674 let Inst{23-20} = 0b0000;
3675 let Inst{7-4} = 0b0000;
3676}
3677
3678def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3679 [/* For disassembly only; pattern left blank */]> {
3680 let Inst{23-20} = 0b0100;
3681 let Inst{7-4} = 0b0000;
3682}
3683
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003684def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3685 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003686 [/* For disassembly only; pattern left blank */]> {
3687 let Inst{23-20} = 0b0010;
3688 let Inst{7-4} = 0b0000;
3689}
3690
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003691def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3692 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003693 [/* For disassembly only; pattern left blank */]> {
3694 let Inst{23-20} = 0b0010;
3695 let Inst{7-4} = 0b0000;
3696}
3697
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003698def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3699 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003700 [/* For disassembly only; pattern left blank */]> {
3701 let Inst{23-20} = 0b0110;
3702 let Inst{7-4} = 0b0000;
3703}
3704
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003705def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3706 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003707 [/* For disassembly only; pattern left blank */]> {
3708 let Inst{23-20} = 0b0110;
3709 let Inst{7-4} = 0b0000;
3710}