blob: e1ae37cad211a1fc86a791329e1e82098005ca27 [file] [log] [blame]
Chris Lattnerbc40e892003-01-13 20:01:16 +00001//===-- LiveVariables.cpp - Live Variable Analysis for Machine Code -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00009//
Chris Lattner5cdfbad2003-05-07 20:08:36 +000010// This file implements the LiveVariable analysis pass. For each machine
11// instruction in the function, this pass calculates the set of registers that
12// are immediately dead after the instruction (i.e., the instruction calculates
13// the value, but it is never used) and the set of registers that are used by
14// the instruction, but are never used after the instruction (i.e., they are
15// killed).
16//
17// This class computes live variables using are sparse implementation based on
18// the machine code SSA form. This class computes live variable information for
19// each virtual and _register allocatable_ physical register in a function. It
20// uses the dominance properties of SSA form to efficiently compute live
21// variables for virtual registers, and assumes that physical registers are only
22// live within a single basic block (allowing it to do a single local analysis
23// to resolve physical register lifetimes in each basic block). If a physical
24// register is not register allocatable, it is not tracked. This is useful for
25// things like the stack pointer and condition codes.
26//
Chris Lattnerbc40e892003-01-13 20:01:16 +000027//===----------------------------------------------------------------------===//
28
29#include "llvm/CodeGen/LiveVariables.h"
30#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000031#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner61b08f12004-02-10 21:18:55 +000032#include "llvm/Target/MRegisterInfo.h"
Chris Lattner3501fea2003-01-14 22:00:31 +000033#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerbc40e892003-01-13 20:01:16 +000034#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000035#include "llvm/ADT/DepthFirstIterator.h"
Evan Cheng04104072007-06-27 05:23:00 +000036#include "llvm/ADT/SmallPtrSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000037#include "llvm/ADT/STLExtras.h"
Chris Lattner6fcd8d82004-10-25 18:44:14 +000038#include "llvm/Config/alloca.h"
Chris Lattner657b4d12005-08-24 00:09:33 +000039#include <algorithm>
Chris Lattner49a5aaa2004-01-30 22:08:53 +000040using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000041
Devang Patel19974732007-05-03 01:11:54 +000042char LiveVariables::ID = 0;
Chris Lattner5d8925c2006-08-27 22:30:17 +000043static RegisterPass<LiveVariables> X("livevars", "Live Variable Analysis");
Chris Lattnerbc40e892003-01-13 20:01:16 +000044
Chris Lattnerdacceef2006-01-04 05:40:30 +000045void LiveVariables::VarInfo::dump() const {
Bill Wendlingbcd24982006-12-07 20:28:15 +000046 cerr << "Register Defined by: ";
Chris Lattnerdacceef2006-01-04 05:40:30 +000047 if (DefInst)
Bill Wendlingbcd24982006-12-07 20:28:15 +000048 cerr << *DefInst;
Chris Lattnerdacceef2006-01-04 05:40:30 +000049 else
Bill Wendlingbcd24982006-12-07 20:28:15 +000050 cerr << "<null>\n";
51 cerr << " Alive in blocks: ";
Chris Lattnerdacceef2006-01-04 05:40:30 +000052 for (unsigned i = 0, e = AliveBlocks.size(); i != e; ++i)
Bill Wendlingbcd24982006-12-07 20:28:15 +000053 if (AliveBlocks[i]) cerr << i << ", ";
Owen Andersona0185402007-11-08 01:20:48 +000054 cerr << " Used in blocks: ";
55 for (unsigned i = 0, e = UsedBlocks.size(); i != e; ++i)
56 if (UsedBlocks[i]) cerr << i << ", ";
Bill Wendlingbcd24982006-12-07 20:28:15 +000057 cerr << "\n Killed by:";
Chris Lattnerdacceef2006-01-04 05:40:30 +000058 if (Kills.empty())
Bill Wendlingbcd24982006-12-07 20:28:15 +000059 cerr << " No instructions.\n";
Chris Lattnerdacceef2006-01-04 05:40:30 +000060 else {
61 for (unsigned i = 0, e = Kills.size(); i != e; ++i)
Bill Wendlingbcd24982006-12-07 20:28:15 +000062 cerr << "\n #" << i << ": " << *Kills[i];
63 cerr << "\n";
Chris Lattnerdacceef2006-01-04 05:40:30 +000064 }
65}
66
Chris Lattnerfb2cb692003-05-12 14:24:00 +000067LiveVariables::VarInfo &LiveVariables::getVarInfo(unsigned RegIdx) {
Chris Lattneref09c632004-01-31 21:27:19 +000068 assert(MRegisterInfo::isVirtualRegister(RegIdx) &&
Chris Lattnerfb2cb692003-05-12 14:24:00 +000069 "getVarInfo: not a virtual register!");
70 RegIdx -= MRegisterInfo::FirstVirtualRegister;
71 if (RegIdx >= VirtRegInfo.size()) {
72 if (RegIdx >= 2*VirtRegInfo.size())
73 VirtRegInfo.resize(RegIdx*2);
74 else
75 VirtRegInfo.resize(2*VirtRegInfo.size());
76 }
Evan Chengc6a24102007-03-17 09:29:54 +000077 VarInfo &VI = VirtRegInfo[RegIdx];
78 VI.AliveBlocks.resize(MF->getNumBlockIDs());
Owen Andersona0185402007-11-08 01:20:48 +000079 VI.UsedBlocks.resize(MF->getNumBlockIDs());
Evan Chengc6a24102007-03-17 09:29:54 +000080 return VI;
Chris Lattnerfb2cb692003-05-12 14:24:00 +000081}
82
Chris Lattner657b4d12005-08-24 00:09:33 +000083bool LiveVariables::KillsRegister(MachineInstr *MI, unsigned Reg) const {
Evan Chenga6c4c1e2006-11-15 20:51:59 +000084 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
85 MachineOperand &MO = MI->getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +000086 if (MO.isRegister() && MO.isKill()) {
Evan Cheng24a3cc42007-04-25 07:30:23 +000087 if ((MO.getReg() == Reg) ||
88 (MRegisterInfo::isPhysicalRegister(MO.getReg()) &&
89 MRegisterInfo::isPhysicalRegister(Reg) &&
90 RegInfo->isSubRegister(MO.getReg(), Reg)))
Evan Chenga6c4c1e2006-11-15 20:51:59 +000091 return true;
92 }
93 }
94 return false;
Chris Lattner657b4d12005-08-24 00:09:33 +000095}
96
97bool LiveVariables::RegisterDefIsDead(MachineInstr *MI, unsigned Reg) const {
Evan Chenga6c4c1e2006-11-15 20:51:59 +000098 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
99 MachineOperand &MO = MI->getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000100 if (MO.isRegister() && MO.isDead()) {
Evan Cheng24a3cc42007-04-25 07:30:23 +0000101 if ((MO.getReg() == Reg) ||
102 (MRegisterInfo::isPhysicalRegister(MO.getReg()) &&
103 MRegisterInfo::isPhysicalRegister(Reg) &&
104 RegInfo->isSubRegister(MO.getReg(), Reg)))
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000105 return true;
Evan Cheng24a3cc42007-04-25 07:30:23 +0000106 }
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000107 }
108 return false;
109}
110
111bool LiveVariables::ModifiesRegister(MachineInstr *MI, unsigned Reg) const {
112 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
113 MachineOperand &MO = MI->getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000114 if (MO.isRegister() && MO.isDef() && MO.getReg() == Reg)
Evan Cheng24a3cc42007-04-25 07:30:23 +0000115 return true;
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000116 }
117 return false;
Chris Lattner657b4d12005-08-24 00:09:33 +0000118}
Chris Lattnerfb2cb692003-05-12 14:24:00 +0000119
Chris Lattnerbc40e892003-01-13 20:01:16 +0000120void LiveVariables::MarkVirtRegAliveInBlock(VarInfo &VRInfo,
Evan Cheng56184902007-05-08 19:00:00 +0000121 MachineBasicBlock *MBB,
122 std::vector<MachineBasicBlock*> &WorkList) {
Chris Lattner8ba97712004-07-01 04:29:47 +0000123 unsigned BBNum = MBB->getNumber();
Chris Lattnerbc40e892003-01-13 20:01:16 +0000124
125 // Check to see if this basic block is one of the killing blocks. If so,
126 // remove it...
127 for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i)
Chris Lattner74de8b12004-07-19 07:04:55 +0000128 if (VRInfo.Kills[i]->getParent() == MBB) {
Chris Lattnerbc40e892003-01-13 20:01:16 +0000129 VRInfo.Kills.erase(VRInfo.Kills.begin()+i); // Erase entry
130 break;
131 }
132
Chris Lattner73d4adf2004-07-19 06:26:50 +0000133 if (MBB == VRInfo.DefInst->getParent()) return; // Terminate recursion
Chris Lattnerbc40e892003-01-13 20:01:16 +0000134
Chris Lattnerbc40e892003-01-13 20:01:16 +0000135 if (VRInfo.AliveBlocks[BBNum])
136 return; // We already know the block is live
137
138 // Mark the variable known alive in this bb
139 VRInfo.AliveBlocks[BBNum] = true;
140
Evan Cheng56184902007-05-08 19:00:00 +0000141 for (MachineBasicBlock::const_pred_reverse_iterator PI = MBB->pred_rbegin(),
142 E = MBB->pred_rend(); PI != E; ++PI)
143 WorkList.push_back(*PI);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000144}
145
Evan Cheng56184902007-05-08 19:00:00 +0000146void LiveVariables::MarkVirtRegAliveInBlock(VarInfo &VRInfo,
147 MachineBasicBlock *MBB) {
148 std::vector<MachineBasicBlock*> WorkList;
149 MarkVirtRegAliveInBlock(VRInfo, MBB, WorkList);
150 while (!WorkList.empty()) {
151 MachineBasicBlock *Pred = WorkList.back();
152 WorkList.pop_back();
153 MarkVirtRegAliveInBlock(VRInfo, Pred, WorkList);
154 }
155}
156
157
Chris Lattnerbc40e892003-01-13 20:01:16 +0000158void LiveVariables::HandleVirtRegUse(VarInfo &VRInfo, MachineBasicBlock *MBB,
Misha Brukman09ba9062004-06-24 21:31:16 +0000159 MachineInstr *MI) {
Alkis Evlogimenos2e58a412004-09-01 22:34:52 +0000160 assert(VRInfo.DefInst && "Register use before def!");
161
Owen Andersona0185402007-11-08 01:20:48 +0000162 unsigned BBNum = MBB->getNumber();
163
164 VRInfo.UsedBlocks[BBNum] = true;
Evan Cheng38b7ca62007-04-17 20:22:11 +0000165 VRInfo.NumUses++;
Evan Chengc6a24102007-03-17 09:29:54 +0000166
Chris Lattnerbc40e892003-01-13 20:01:16 +0000167 // Check to see if this basic block is already a kill block...
Chris Lattner74de8b12004-07-19 07:04:55 +0000168 if (!VRInfo.Kills.empty() && VRInfo.Kills.back()->getParent() == MBB) {
Chris Lattnerbc40e892003-01-13 20:01:16 +0000169 // Yes, this register is killed in this basic block already. Increase the
170 // live range by updating the kill instruction.
Chris Lattner74de8b12004-07-19 07:04:55 +0000171 VRInfo.Kills.back() = MI;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000172 return;
173 }
174
175#ifndef NDEBUG
176 for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i)
Chris Lattner74de8b12004-07-19 07:04:55 +0000177 assert(VRInfo.Kills[i]->getParent() != MBB && "entry should be at end!");
Chris Lattnerbc40e892003-01-13 20:01:16 +0000178#endif
179
Misha Brukmanedf128a2005-04-21 22:36:52 +0000180 assert(MBB != VRInfo.DefInst->getParent() &&
Chris Lattner73d4adf2004-07-19 06:26:50 +0000181 "Should have kill for defblock!");
Chris Lattnerbc40e892003-01-13 20:01:16 +0000182
183 // Add a new kill entry for this basic block.
Evan Chenge2ee9962007-03-09 09:48:56 +0000184 // If this virtual register is already marked as alive in this basic block,
185 // that means it is alive in at least one of the successor block, it's not
186 // a kill.
Owen Andersona0185402007-11-08 01:20:48 +0000187 if (!VRInfo.AliveBlocks[BBNum])
Evan Chenge2ee9962007-03-09 09:48:56 +0000188 VRInfo.Kills.push_back(MI);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000189
190 // Update all dominating blocks to mark them known live.
Chris Lattnerf25fb4b2004-05-01 21:24:24 +0000191 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
192 E = MBB->pred_end(); PI != E; ++PI)
Chris Lattnerbc40e892003-01-13 20:01:16 +0000193 MarkVirtRegAliveInBlock(VRInfo, *PI);
194}
195
Evan Cheng05350282007-04-26 01:40:09 +0000196bool LiveVariables::addRegisterKilled(unsigned IncomingReg, MachineInstr *MI,
Evan Cheng81a03822007-11-17 00:40:40 +0000197 const MRegisterInfo *RegInfo,
Evan Cheng05350282007-04-26 01:40:09 +0000198 bool AddIfNotFound) {
Evan Cheng24a3cc42007-04-25 07:30:23 +0000199 bool Found = false;
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000200 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
201 MachineOperand &MO = MI->getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000202 if (MO.isRegister() && MO.isUse()) {
Evan Cheng24a3cc42007-04-25 07:30:23 +0000203 unsigned Reg = MO.getReg();
204 if (!Reg)
205 continue;
206 if (Reg == IncomingReg) {
207 MO.setIsKill();
208 Found = true;
209 break;
210 } else if (MRegisterInfo::isPhysicalRegister(Reg) &&
211 MRegisterInfo::isPhysicalRegister(IncomingReg) &&
212 RegInfo->isSuperRegister(IncomingReg, Reg) &&
213 MO.isKill())
214 // A super-register kill already exists.
Evan Cheng5942efb2007-11-05 03:11:55 +0000215 Found = true;
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000216 }
217 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000218
219 // If not found, this means an alias of one of the operand is killed. Add a
Evan Cheng05350282007-04-26 01:40:09 +0000220 // new implicit operand if required.
221 if (!Found && AddIfNotFound) {
Chris Lattner8019f412007-12-30 00:41:17 +0000222 MI->addOperand(MachineOperand::CreateReg(IncomingReg, false/*IsDef*/,
223 true/*IsImp*/,true/*IsKill*/));
Evan Cheng05350282007-04-26 01:40:09 +0000224 return true;
225 }
226 return Found;
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000227}
228
Evan Cheng05350282007-04-26 01:40:09 +0000229bool LiveVariables::addRegisterDead(unsigned IncomingReg, MachineInstr *MI,
Evan Cheng81a03822007-11-17 00:40:40 +0000230 const MRegisterInfo *RegInfo,
Evan Cheng05350282007-04-26 01:40:09 +0000231 bool AddIfNotFound) {
Evan Cheng24a3cc42007-04-25 07:30:23 +0000232 bool Found = false;
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000233 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
234 MachineOperand &MO = MI->getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000235 if (MO.isRegister() && MO.isDef()) {
Evan Cheng24a3cc42007-04-25 07:30:23 +0000236 unsigned Reg = MO.getReg();
237 if (!Reg)
238 continue;
239 if (Reg == IncomingReg) {
240 MO.setIsDead();
241 Found = true;
242 break;
243 } else if (MRegisterInfo::isPhysicalRegister(Reg) &&
244 MRegisterInfo::isPhysicalRegister(IncomingReg) &&
245 RegInfo->isSuperRegister(IncomingReg, Reg) &&
246 MO.isDead())
247 // There exists a super-register that's marked dead.
Evan Cheng05350282007-04-26 01:40:09 +0000248 return true;
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000249 }
250 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000251
252 // If not found, this means an alias of one of the operand is dead. Add a
253 // new implicit operand.
Evan Cheng05350282007-04-26 01:40:09 +0000254 if (!Found && AddIfNotFound) {
Chris Lattner8019f412007-12-30 00:41:17 +0000255 MI->addOperand(MachineOperand::CreateReg(IncomingReg, true/*IsDef*/,
256 true/*IsImp*/,false/*IsKill*/,
257 true/*IsDead*/));
Evan Cheng05350282007-04-26 01:40:09 +0000258 return true;
259 }
260 return Found;
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000261}
262
Chris Lattnerbc40e892003-01-13 20:01:16 +0000263void LiveVariables::HandlePhysRegUse(unsigned Reg, MachineInstr *MI) {
Evan Cheng24a3cc42007-04-25 07:30:23 +0000264 // Turn previous partial def's into read/mod/write.
265 for (unsigned i = 0, e = PhysRegPartDef[Reg].size(); i != e; ++i) {
266 MachineInstr *Def = PhysRegPartDef[Reg][i];
267 // First one is just a def. This means the use is reading some undef bits.
268 if (i != 0)
Chris Lattner8019f412007-12-30 00:41:17 +0000269 Def->addOperand(MachineOperand::CreateReg(Reg, false/*IsDef*/,
270 true/*IsImp*/,true/*IsKill*/));
271 Def->addOperand(MachineOperand::CreateReg(Reg,true/*IsDef*/,true/*IsImp*/));
Evan Cheng24a3cc42007-04-25 07:30:23 +0000272 }
273 PhysRegPartDef[Reg].clear();
274
275 // There was an earlier def of a super-register. Add implicit def to that MI.
276 // A: EAX = ...
277 // B: = AX
278 // Add implicit def to A.
Evan Cheng6d6d3522007-09-11 22:34:47 +0000279 if (PhysRegInfo[Reg] && PhysRegInfo[Reg] != PhysRegPartUse[Reg] &&
280 !PhysRegUsed[Reg]) {
Evan Cheng24a3cc42007-04-25 07:30:23 +0000281 MachineInstr *Def = PhysRegInfo[Reg];
282 if (!Def->findRegisterDefOperand(Reg))
Chris Lattner8019f412007-12-30 00:41:17 +0000283 Def->addOperand(MachineOperand::CreateReg(Reg, true/*IsDef*/,
284 true/*IsImp*/));
Evan Cheng24a3cc42007-04-25 07:30:23 +0000285 }
286
Evan Cheng6d6d3522007-09-11 22:34:47 +0000287 // There is a now a proper use, forget about the last partial use.
288 PhysRegPartUse[Reg] = NULL;
Alkis Evlogimenosc55640f2004-01-13 21:16:25 +0000289 PhysRegInfo[Reg] = MI;
290 PhysRegUsed[Reg] = true;
Chris Lattner6d3848d2004-05-10 05:12:43 +0000291
Evan Cheng24a3cc42007-04-25 07:30:23 +0000292 for (const unsigned *SubRegs = RegInfo->getSubRegisters(Reg);
293 unsigned SubReg = *SubRegs; ++SubRegs) {
294 PhysRegInfo[SubReg] = MI;
295 PhysRegUsed[SubReg] = true;
Chris Lattner6d3848d2004-05-10 05:12:43 +0000296 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000297
Evan Cheng24a3cc42007-04-25 07:30:23 +0000298 for (const unsigned *SuperRegs = RegInfo->getSuperRegisters(Reg);
Evan Cheng21b3bf02007-08-01 20:18:21 +0000299 unsigned SuperReg = *SuperRegs; ++SuperRegs) {
300 // Remember the partial use of this superreg if it was previously defined.
301 bool HasPrevDef = PhysRegInfo[SuperReg] != NULL;
302 if (!HasPrevDef) {
303 for (const unsigned *SSRegs = RegInfo->getSuperRegisters(SuperReg);
304 unsigned SSReg = *SSRegs; ++SSRegs) {
305 if (PhysRegInfo[SSReg] != NULL) {
306 HasPrevDef = true;
307 break;
308 }
309 }
310 }
311 if (HasPrevDef) {
312 PhysRegInfo[SuperReg] = MI;
313 PhysRegPartUse[SuperReg] = MI;
314 }
315 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000316}
317
Evan Cheng4efe7412007-06-26 21:03:35 +0000318bool LiveVariables::HandlePhysRegKill(unsigned Reg, MachineInstr *RefMI,
319 SmallSet<unsigned, 4> &SubKills) {
320 for (const unsigned *SubRegs = RegInfo->getImmediateSubRegisters(Reg);
321 unsigned SubReg = *SubRegs; ++SubRegs) {
322 MachineInstr *LastRef = PhysRegInfo[SubReg];
Evan Cheng0d8d3162007-09-12 23:02:04 +0000323 if (LastRef != RefMI ||
324 !HandlePhysRegKill(SubReg, RefMI, SubKills))
Evan Cheng4efe7412007-06-26 21:03:35 +0000325 SubKills.insert(SubReg);
326 }
327
328 if (*RegInfo->getImmediateSubRegisters(Reg) == 0) {
329 // No sub-registers, just check if reg is killed by RefMI.
330 if (PhysRegInfo[Reg] == RefMI)
331 return true;
332 } else if (SubKills.empty())
333 // None of the sub-registers are killed elsewhere...
334 return true;
335 return false;
336}
337
338void LiveVariables::addRegisterKills(unsigned Reg, MachineInstr *MI,
339 SmallSet<unsigned, 4> &SubKills) {
340 if (SubKills.count(Reg) == 0)
Evan Cheng81a03822007-11-17 00:40:40 +0000341 addRegisterKilled(Reg, MI, RegInfo, true);
Evan Cheng4efe7412007-06-26 21:03:35 +0000342 else {
343 for (const unsigned *SubRegs = RegInfo->getImmediateSubRegisters(Reg);
344 unsigned SubReg = *SubRegs; ++SubRegs)
345 addRegisterKills(SubReg, MI, SubKills);
346 }
347}
348
349bool LiveVariables::HandlePhysRegKill(unsigned Reg, MachineInstr *RefMI) {
350 SmallSet<unsigned, 4> SubKills;
351 if (HandlePhysRegKill(Reg, RefMI, SubKills)) {
Evan Cheng81a03822007-11-17 00:40:40 +0000352 addRegisterKilled(Reg, RefMI, RegInfo, true);
Evan Cheng4efe7412007-06-26 21:03:35 +0000353 return true;
354 } else {
355 // Some sub-registers are killed by another MI.
356 for (const unsigned *SubRegs = RegInfo->getImmediateSubRegisters(Reg);
357 unsigned SubReg = *SubRegs; ++SubRegs)
358 addRegisterKills(SubReg, RefMI, SubKills);
359 return false;
360 }
361}
362
Chris Lattnerbc40e892003-01-13 20:01:16 +0000363void LiveVariables::HandlePhysRegDef(unsigned Reg, MachineInstr *MI) {
364 // Does this kill a previous version of this register?
Evan Cheng24a3cc42007-04-25 07:30:23 +0000365 if (MachineInstr *LastRef = PhysRegInfo[Reg]) {
Evan Cheng4efe7412007-06-26 21:03:35 +0000366 if (PhysRegUsed[Reg]) {
367 if (!HandlePhysRegKill(Reg, LastRef)) {
368 if (PhysRegPartUse[Reg])
Evan Cheng81a03822007-11-17 00:40:40 +0000369 addRegisterKilled(Reg, PhysRegPartUse[Reg], RegInfo, true);
Evan Cheng4efe7412007-06-26 21:03:35 +0000370 }
371 } else if (PhysRegPartUse[Reg])
Evan Cheng21b3bf02007-08-01 20:18:21 +0000372 // Add implicit use / kill to last partial use.
Evan Cheng81a03822007-11-17 00:40:40 +0000373 addRegisterKilled(Reg, PhysRegPartUse[Reg], RegInfo, true);
Evan Cheng5942efb2007-11-05 03:11:55 +0000374 else if (LastRef != MI)
375 // Defined, but not used. However, watch out for cases where a super-reg
376 // is also defined on the same MI.
Evan Cheng81a03822007-11-17 00:40:40 +0000377 addRegisterDead(Reg, LastRef, RegInfo);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000378 }
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000379
Evan Cheng24a3cc42007-04-25 07:30:23 +0000380 for (const unsigned *SubRegs = RegInfo->getSubRegisters(Reg);
381 unsigned SubReg = *SubRegs; ++SubRegs) {
382 if (MachineInstr *LastRef = PhysRegInfo[SubReg]) {
Evan Cheng4efe7412007-06-26 21:03:35 +0000383 if (PhysRegUsed[SubReg]) {
384 if (!HandlePhysRegKill(SubReg, LastRef)) {
385 if (PhysRegPartUse[SubReg])
Evan Cheng81a03822007-11-17 00:40:40 +0000386 addRegisterKilled(SubReg, PhysRegPartUse[SubReg], RegInfo, true);
Evan Cheng4efe7412007-06-26 21:03:35 +0000387 }
Evan Cheng4efe7412007-06-26 21:03:35 +0000388 } else if (PhysRegPartUse[SubReg])
Evan Cheng24a3cc42007-04-25 07:30:23 +0000389 // Add implicit use / kill to last use of a sub-register.
Evan Cheng81a03822007-11-17 00:40:40 +0000390 addRegisterKilled(SubReg, PhysRegPartUse[SubReg], RegInfo, true);
Evan Cheng6d6d3522007-09-11 22:34:47 +0000391 else if (LastRef != MI)
392 // This must be a def of the subreg on the same MI.
Evan Cheng81a03822007-11-17 00:40:40 +0000393 addRegisterDead(SubReg, LastRef, RegInfo);
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000394 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000395 }
396
Evan Cheng4efe7412007-06-26 21:03:35 +0000397 if (MI) {
Evan Cheng24a3cc42007-04-25 07:30:23 +0000398 for (const unsigned *SuperRegs = RegInfo->getSuperRegisters(Reg);
399 unsigned SuperReg = *SuperRegs; ++SuperRegs) {
Evan Cheng6d6d3522007-09-11 22:34:47 +0000400 if (PhysRegInfo[SuperReg] && PhysRegInfo[SuperReg] != MI) {
Evan Cheng24a3cc42007-04-25 07:30:23 +0000401 // The larger register is previously defined. Now a smaller part is
402 // being re-defined. Treat it as read/mod/write.
403 // EAX =
404 // AX = EAX<imp-use,kill>, EAX<imp-def>
Chris Lattner8019f412007-12-30 00:41:17 +0000405 MI->addOperand(MachineOperand::CreateReg(SuperReg, false/*IsDef*/,
406 true/*IsImp*/,true/*IsKill*/));
407 MI->addOperand(MachineOperand::CreateReg(SuperReg, true/*IsDef*/,
408 true/*IsImp*/));
Evan Cheng24a3cc42007-04-25 07:30:23 +0000409 PhysRegInfo[SuperReg] = MI;
410 PhysRegUsed[SuperReg] = false;
Evan Cheng8b966d92007-05-14 20:39:18 +0000411 PhysRegPartUse[SuperReg] = NULL;
Evan Cheng24a3cc42007-04-25 07:30:23 +0000412 } else {
413 // Remember this partial def.
414 PhysRegPartDef[SuperReg].push_back(MI);
415 }
Evan Cheng4efe7412007-06-26 21:03:35 +0000416 }
417
418 PhysRegInfo[Reg] = MI;
419 PhysRegUsed[Reg] = false;
Evan Cheng21b3bf02007-08-01 20:18:21 +0000420 PhysRegPartDef[Reg].clear();
Evan Cheng4efe7412007-06-26 21:03:35 +0000421 PhysRegPartUse[Reg] = NULL;
422 for (const unsigned *SubRegs = RegInfo->getSubRegisters(Reg);
423 unsigned SubReg = *SubRegs; ++SubRegs) {
424 PhysRegInfo[SubReg] = MI;
425 PhysRegUsed[SubReg] = false;
Evan Cheng21b3bf02007-08-01 20:18:21 +0000426 PhysRegPartDef[SubReg].clear();
Evan Cheng4efe7412007-06-26 21:03:35 +0000427 PhysRegPartUse[SubReg] = NULL;
428 }
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000429 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000430}
431
Evan Chengc6a24102007-03-17 09:29:54 +0000432bool LiveVariables::runOnMachineFunction(MachineFunction &mf) {
433 MF = &mf;
434 const TargetInstrInfo &TII = *MF->getTarget().getInstrInfo();
435 RegInfo = MF->getTarget().getRegisterInfo();
Chris Lattner96aef892004-02-09 01:35:21 +0000436 assert(RegInfo && "Target doesn't have register information?");
437
Evan Chengc6a24102007-03-17 09:29:54 +0000438 ReservedRegisters = RegInfo->getReservedRegs(mf);
Chris Lattner5cdfbad2003-05-07 20:08:36 +0000439
Evan Chenge96f5012007-04-25 19:34:00 +0000440 unsigned NumRegs = RegInfo->getNumRegs();
441 PhysRegInfo = new MachineInstr*[NumRegs];
442 PhysRegUsed = new bool[NumRegs];
443 PhysRegPartUse = new MachineInstr*[NumRegs];
444 PhysRegPartDef = new SmallVector<MachineInstr*,4>[NumRegs];
445 PHIVarInfo = new SmallVector<unsigned, 4>[MF->getNumBlockIDs()];
446 std::fill(PhysRegInfo, PhysRegInfo + NumRegs, (MachineInstr*)0);
447 std::fill(PhysRegUsed, PhysRegUsed + NumRegs, false);
448 std::fill(PhysRegPartUse, PhysRegPartUse + NumRegs, (MachineInstr*)0);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000449
Chris Lattnerbc40e892003-01-13 20:01:16 +0000450 /// Get some space for a respectable number of registers...
451 VirtRegInfo.resize(64);
Chris Lattnerd493b342005-04-09 15:23:25 +0000452
Evan Chengc6a24102007-03-17 09:29:54 +0000453 analyzePHINodes(mf);
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000454
Chris Lattnerbc40e892003-01-13 20:01:16 +0000455 // Calculate live variable information in depth first order on the CFG of the
456 // function. This guarantees that we will see the definition of a virtual
457 // register before its uses due to dominance properties of SSA (except for PHI
458 // nodes, which are treated as a special case).
459 //
Evan Chengc6a24102007-03-17 09:29:54 +0000460 MachineBasicBlock *Entry = MF->begin();
Evan Cheng04104072007-06-27 05:23:00 +0000461 SmallPtrSet<MachineBasicBlock*,16> Visited;
462 for (df_ext_iterator<MachineBasicBlock*, SmallPtrSet<MachineBasicBlock*,16> >
463 DFI = df_ext_begin(Entry, Visited), E = df_ext_end(Entry, Visited);
464 DFI != E; ++DFI) {
Chris Lattnerf25fb4b2004-05-01 21:24:24 +0000465 MachineBasicBlock *MBB = *DFI;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000466
Evan Chengb371f452007-02-19 21:49:54 +0000467 // Mark live-in registers as live-in.
468 for (MachineBasicBlock::const_livein_iterator II = MBB->livein_begin(),
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000469 EE = MBB->livein_end(); II != EE; ++II) {
470 assert(MRegisterInfo::isPhysicalRegister(*II) &&
471 "Cannot have a live-in virtual register!");
472 HandlePhysRegDef(*II, 0);
473 }
474
Chris Lattnerbc40e892003-01-13 20:01:16 +0000475 // Loop over all of the instructions, processing them.
476 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
Misha Brukman09ba9062004-06-24 21:31:16 +0000477 I != E; ++I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000478 MachineInstr *MI = I;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000479
480 // Process all of the operands of the instruction...
481 unsigned NumOperandsToProcess = MI->getNumOperands();
482
483 // Unless it is a PHI node. In this case, ONLY process the DEF, not any
484 // of the uses. They will be handled in other basic blocks.
Misha Brukmanedf128a2005-04-21 22:36:52 +0000485 if (MI->getOpcode() == TargetInstrInfo::PHI)
Misha Brukman09ba9062004-06-24 21:31:16 +0000486 NumOperandsToProcess = 1;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000487
Evan Cheng438f7bc2006-11-10 08:43:01 +0000488 // Process all uses...
Chris Lattnerbc40e892003-01-13 20:01:16 +0000489 for (unsigned i = 0; i != NumOperandsToProcess; ++i) {
Misha Brukman09ba9062004-06-24 21:31:16 +0000490 MachineOperand &MO = MI->getOperand(i);
Chris Lattnerd8f44e02006-09-05 20:19:27 +0000491 if (MO.isRegister() && MO.isUse() && MO.getReg()) {
Misha Brukman09ba9062004-06-24 21:31:16 +0000492 if (MRegisterInfo::isVirtualRegister(MO.getReg())){
493 HandleVirtRegUse(getVarInfo(MO.getReg()), MBB, MI);
494 } else if (MRegisterInfo::isPhysicalRegister(MO.getReg()) &&
Evan Chengb371f452007-02-19 21:49:54 +0000495 !ReservedRegisters[MO.getReg()]) {
Misha Brukman09ba9062004-06-24 21:31:16 +0000496 HandlePhysRegUse(MO.getReg(), MI);
497 }
498 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000499 }
500
Evan Cheng438f7bc2006-11-10 08:43:01 +0000501 // Process all defs...
Chris Lattnerbc40e892003-01-13 20:01:16 +0000502 for (unsigned i = 0; i != NumOperandsToProcess; ++i) {
Misha Brukman09ba9062004-06-24 21:31:16 +0000503 MachineOperand &MO = MI->getOperand(i);
Chris Lattnerd8f44e02006-09-05 20:19:27 +0000504 if (MO.isRegister() && MO.isDef() && MO.getReg()) {
Misha Brukman09ba9062004-06-24 21:31:16 +0000505 if (MRegisterInfo::isVirtualRegister(MO.getReg())) {
506 VarInfo &VRInfo = getVarInfo(MO.getReg());
Chris Lattnerbc40e892003-01-13 20:01:16 +0000507
Chris Lattner73d4adf2004-07-19 06:26:50 +0000508 assert(VRInfo.DefInst == 0 && "Variable multiply defined!");
Misha Brukman09ba9062004-06-24 21:31:16 +0000509 VRInfo.DefInst = MI;
Chris Lattner472405e2004-07-19 06:55:21 +0000510 // Defaults to dead
Chris Lattner74de8b12004-07-19 07:04:55 +0000511 VRInfo.Kills.push_back(MI);
Misha Brukman09ba9062004-06-24 21:31:16 +0000512 } else if (MRegisterInfo::isPhysicalRegister(MO.getReg()) &&
Evan Chengb371f452007-02-19 21:49:54 +0000513 !ReservedRegisters[MO.getReg()]) {
Misha Brukman09ba9062004-06-24 21:31:16 +0000514 HandlePhysRegDef(MO.getReg(), MI);
515 }
516 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000517 }
518 }
519
520 // Handle any virtual assignments from PHI nodes which might be at the
521 // bottom of this basic block. We check all of our successor blocks to see
522 // if they have PHI nodes, and if so, we simulate an assignment at the end
523 // of the current block.
Evan Chenge96f5012007-04-25 19:34:00 +0000524 if (!PHIVarInfo[MBB->getNumber()].empty()) {
525 SmallVector<unsigned, 4>& VarInfoVec = PHIVarInfo[MBB->getNumber()];
Misha Brukmanedf128a2005-04-21 22:36:52 +0000526
Evan Chenge96f5012007-04-25 19:34:00 +0000527 for (SmallVector<unsigned, 4>::iterator I = VarInfoVec.begin(),
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000528 E = VarInfoVec.end(); I != E; ++I) {
529 VarInfo& VRInfo = getVarInfo(*I);
530 assert(VRInfo.DefInst && "Register use before def (or no def)!");
Chris Lattnerbc40e892003-01-13 20:01:16 +0000531
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000532 // Only mark it alive only in the block we are representing.
533 MarkVirtRegAliveInBlock(VRInfo, MBB);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000534 }
535 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000536
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000537 // Finally, if the last instruction in the block is a return, make sure to mark
Chris Lattnerd493b342005-04-09 15:23:25 +0000538 // it as using all of the live-out values in the function.
539 if (!MBB->empty() && TII.isReturn(MBB->back().getOpcode())) {
540 MachineInstr *Ret = &MBB->back();
Chris Lattner84bc5422007-12-31 04:13:23 +0000541 for (MachineRegisterInfo::liveout_iterator
542 I = MF->getRegInfo().liveout_begin(),
543 E = MF->getRegInfo().liveout_end(); I != E; ++I) {
Chris Lattnerd493b342005-04-09 15:23:25 +0000544 assert(MRegisterInfo::isPhysicalRegister(*I) &&
545 "Cannot have a live-in virtual register!");
546 HandlePhysRegUse(*I, Ret);
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000547 // Add live-out registers as implicit uses.
Evan Chengfaa51072007-04-26 19:00:32 +0000548 if (Ret->findRegisterUseOperandIdx(*I) == -1)
Chris Lattner8019f412007-12-30 00:41:17 +0000549 Ret->addOperand(MachineOperand::CreateReg(*I, false, true));
Chris Lattnerd493b342005-04-09 15:23:25 +0000550 }
551 }
552
Chris Lattnerbc40e892003-01-13 20:01:16 +0000553 // Loop over PhysRegInfo, killing any registers that are available at the
554 // end of the basic block. This also resets the PhysRegInfo map.
Evan Chenge96f5012007-04-25 19:34:00 +0000555 for (unsigned i = 0; i != NumRegs; ++i)
Chris Lattnerbc40e892003-01-13 20:01:16 +0000556 if (PhysRegInfo[i])
Misha Brukman09ba9062004-06-24 21:31:16 +0000557 HandlePhysRegDef(i, 0);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000558
559 // Clear some states between BB's. These are purely local information.
Evan Chengade31f92007-04-25 21:34:08 +0000560 for (unsigned i = 0; i != NumRegs; ++i)
Evan Cheng24a3cc42007-04-25 07:30:23 +0000561 PhysRegPartDef[i].clear();
Evan Cheng4efe7412007-06-26 21:03:35 +0000562 std::fill(PhysRegInfo, PhysRegInfo + NumRegs, (MachineInstr*)0);
563 std::fill(PhysRegUsed, PhysRegUsed + NumRegs, false);
Evan Chenge96f5012007-04-25 19:34:00 +0000564 std::fill(PhysRegPartUse, PhysRegPartUse + NumRegs, (MachineInstr*)0);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000565 }
566
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000567 // Convert and transfer the dead / killed information we have gathered into
568 // VirtRegInfo onto MI's.
Chris Lattnerbc40e892003-01-13 20:01:16 +0000569 //
Evan Chengf0e3bb12007-03-09 06:02:17 +0000570 for (unsigned i = 0, e1 = VirtRegInfo.size(); i != e1; ++i)
571 for (unsigned j = 0, e2 = VirtRegInfo[i].Kills.size(); j != e2; ++j) {
Chris Lattner74de8b12004-07-19 07:04:55 +0000572 if (VirtRegInfo[i].Kills[j] == VirtRegInfo[i].DefInst)
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000573 addRegisterDead(i + MRegisterInfo::FirstVirtualRegister,
Evan Cheng81a03822007-11-17 00:40:40 +0000574 VirtRegInfo[i].Kills[j], RegInfo);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000575 else
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000576 addRegisterKilled(i + MRegisterInfo::FirstVirtualRegister,
Evan Cheng81a03822007-11-17 00:40:40 +0000577 VirtRegInfo[i].Kills[j], RegInfo);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000578 }
Chris Lattnera5287a62004-07-01 04:24:29 +0000579
Chris Lattner9fb6cf12004-07-09 16:44:37 +0000580 // Check to make sure there are no unreachable blocks in the MC CFG for the
581 // function. If so, it is due to a bug in the instruction selector or some
582 // other part of the code generator if this happens.
583#ifndef NDEBUG
Evan Chengc6a24102007-03-17 09:29:54 +0000584 for(MachineFunction::iterator i = MF->begin(), e = MF->end(); i != e; ++i)
Chris Lattner9fb6cf12004-07-09 16:44:37 +0000585 assert(Visited.count(&*i) != 0 && "unreachable basic block found");
586#endif
587
Evan Chenge96f5012007-04-25 19:34:00 +0000588 delete[] PhysRegInfo;
589 delete[] PhysRegUsed;
590 delete[] PhysRegPartUse;
591 delete[] PhysRegPartDef;
592 delete[] PHIVarInfo;
593
Chris Lattnerbc40e892003-01-13 20:01:16 +0000594 return false;
595}
Chris Lattner5ed001b2004-02-19 18:28:02 +0000596
597/// instructionChanged - When the address of an instruction changes, this
598/// method should be called so that live variables can update its internal
599/// data structures. This removes the records for OldMI, transfering them to
600/// the records for NewMI.
601void LiveVariables::instructionChanged(MachineInstr *OldMI,
602 MachineInstr *NewMI) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000603 // If the instruction defines any virtual registers, update the VarInfo,
604 // kill and dead information for the instruction.
Alkis Evlogimenosa8db01a2004-03-30 22:44:39 +0000605 for (unsigned i = 0, e = OldMI->getNumOperands(); i != e; ++i) {
606 MachineOperand &MO = OldMI->getOperand(i);
Chris Lattnerd45be362005-01-19 17:09:15 +0000607 if (MO.isRegister() && MO.getReg() &&
Chris Lattner5ed001b2004-02-19 18:28:02 +0000608 MRegisterInfo::isVirtualRegister(MO.getReg())) {
609 unsigned Reg = MO.getReg();
610 VarInfo &VI = getVarInfo(Reg);
Chris Lattnerd45be362005-01-19 17:09:15 +0000611 if (MO.isDef()) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000612 if (MO.isDead()) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000613 MO.setIsDead(false);
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000614 addVirtualRegisterDead(Reg, NewMI);
615 }
Chris Lattnerd45be362005-01-19 17:09:15 +0000616 // Update the defining instruction.
617 if (VI.DefInst == OldMI)
618 VI.DefInst = NewMI;
Chris Lattner2a6e1632005-01-19 17:11:51 +0000619 }
Dan Gohmanc674a922007-07-20 23:17:34 +0000620 if (MO.isKill()) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000621 MO.setIsKill(false);
Dan Gohmanc674a922007-07-20 23:17:34 +0000622 addVirtualRegisterKilled(Reg, NewMI);
Chris Lattnerd45be362005-01-19 17:09:15 +0000623 }
Dan Gohmanc674a922007-07-20 23:17:34 +0000624 // If this is a kill of the value, update the VI kills list.
625 if (VI.removeKill(OldMI))
626 VI.Kills.push_back(NewMI); // Yes, there was a kill of it
Chris Lattner5ed001b2004-02-19 18:28:02 +0000627 }
628 }
Chris Lattner5ed001b2004-02-19 18:28:02 +0000629}
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000630
Evan Cheng81a03822007-11-17 00:40:40 +0000631/// transferKillDeadInfo - Similar to instructionChanged except it does not
632/// update live variables internal data structures.
633void LiveVariables::transferKillDeadInfo(MachineInstr *OldMI,
634 MachineInstr *NewMI,
635 const MRegisterInfo *RegInfo) {
636 // If the instruction defines any virtual registers, update the VarInfo,
637 // kill and dead information for the instruction.
638 for (unsigned i = 0, e = OldMI->getNumOperands(); i != e; ++i) {
639 MachineOperand &MO = OldMI->getOperand(i);
640 if (MO.isRegister() && MO.getReg() &&
641 MRegisterInfo::isVirtualRegister(MO.getReg())) {
642 unsigned Reg = MO.getReg();
643 if (MO.isDef()) {
644 if (MO.isDead()) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000645 MO.setIsDead(false);
Evan Cheng81a03822007-11-17 00:40:40 +0000646 addRegisterDead(Reg, NewMI, RegInfo);
647 }
648 }
649 if (MO.isKill()) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000650 MO.setIsKill(false);
Evan Cheng81a03822007-11-17 00:40:40 +0000651 addRegisterKilled(Reg, NewMI, RegInfo);
652 }
653 }
654 }
655}
656
657
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000658/// removeVirtualRegistersKilled - Remove all killed info for the specified
659/// instruction.
660void LiveVariables::removeVirtualRegistersKilled(MachineInstr *MI) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000661 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
662 MachineOperand &MO = MI->getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000663 if (MO.isRegister() && MO.isKill()) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000664 MO.setIsKill(false);
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000665 unsigned Reg = MO.getReg();
666 if (MRegisterInfo::isVirtualRegister(Reg)) {
667 bool removed = getVarInfo(Reg).removeKill(MI);
668 assert(removed && "kill not in register's VarInfo?");
669 }
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000670 }
671 }
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000672}
673
674/// removeVirtualRegistersDead - Remove all of the dead registers for the
675/// specified instruction from the live variable information.
676void LiveVariables::removeVirtualRegistersDead(MachineInstr *MI) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000677 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
678 MachineOperand &MO = MI->getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000679 if (MO.isRegister() && MO.isDead()) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000680 MO.setIsDead(false);
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000681 unsigned Reg = MO.getReg();
682 if (MRegisterInfo::isVirtualRegister(Reg)) {
683 bool removed = getVarInfo(Reg).removeKill(MI);
684 assert(removed && "kill not in register's VarInfo?");
685 }
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000686 }
687 }
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000688}
689
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000690/// analyzePHINodes - Gather information about the PHI nodes in here. In
691/// particular, we want to map the variable information of a virtual
692/// register which is used in a PHI node. We map that to the BB the vreg is
693/// coming from.
694///
695void LiveVariables::analyzePHINodes(const MachineFunction& Fn) {
696 for (MachineFunction::const_iterator I = Fn.begin(), E = Fn.end();
697 I != E; ++I)
698 for (MachineBasicBlock::const_iterator BBI = I->begin(), BBE = I->end();
699 BBI != BBE && BBI->getOpcode() == TargetInstrInfo::PHI; ++BBI)
700 for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2)
Chris Lattner8aa797a2007-12-30 23:10:15 +0000701 PHIVarInfo[BBI->getOperand(i + 1).getMBB()->getNumber()].
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000702 push_back(BBI->getOperand(i).getReg());
703}