blob: 654f6c52695404f6c318802603d6b7d465aa2969 [file] [log] [blame]
Nate Begeman4ebd8052005-09-01 23:24:04 +00001//===-- DAGCombiner.cpp - Implement a DAG node combiner -------------------===//
Nate Begeman1d4d4142005-09-01 00:19:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Nate Begeman and is distributed under the
6// University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This pass combines dag nodes to form fewer, simpler DAG nodes. It can be run
11// both before and after the DAG is legalized.
12//
13// FIXME: Missing folds
14// sdiv, udiv, srem, urem (X, const) where X is an integer can be expanded into
15// a sequence of multiplies, shifts, and adds. This should be controlled by
16// some kind of hint from the target that int div is expensive.
17// various folds of mulh[s,u] by constants such as -1, powers of 2, etc.
18//
Nate Begeman44728a72005-09-19 22:34:01 +000019// FIXME: select C, pow2, pow2 -> something smart
20// FIXME: trunc(select X, Y, Z) -> select X, trunc(Y), trunc(Z)
Nate Begeman44728a72005-09-19 22:34:01 +000021// FIXME: Dead stores -> nuke
Chris Lattner40c62d52005-10-18 06:04:22 +000022// FIXME: shr X, (and Y,31) -> shr X, Y (TRICKY!)
Nate Begeman1d4d4142005-09-01 00:19:25 +000023// FIXME: mul (x, const) -> shifts + adds
Nate Begeman1d4d4142005-09-01 00:19:25 +000024// FIXME: undef values
Nate Begeman646d7e22005-09-02 21:18:40 +000025// FIXME: divide by zero is currently left unfolded. do we want to turn this
26// into an undef?
Nate Begemanf845b452005-10-08 00:29:44 +000027// FIXME: select ne (select cc, 1, 0), 0, true, false -> select cc, true, false
Nate Begeman1d4d4142005-09-01 00:19:25 +000028//
29//===----------------------------------------------------------------------===//
30
31#define DEBUG_TYPE "dagcombine"
32#include "llvm/ADT/Statistic.h"
Jim Laskeyc7c3f112006-10-16 20:52:31 +000033#include "llvm/Analysis/AliasAnalysis.h"
Nate Begeman1d4d4142005-09-01 00:19:25 +000034#include "llvm/CodeGen/SelectionDAG.h"
Nate Begeman2300f552005-09-07 00:15:36 +000035#include "llvm/Support/Debug.h"
Nate Begeman1d4d4142005-09-01 00:19:25 +000036#include "llvm/Support/MathExtras.h"
37#include "llvm/Target/TargetLowering.h"
Chris Lattnerddae4bd2007-01-08 23:04:05 +000038#include "llvm/Target/TargetOptions.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000039#include "llvm/Support/Compiler.h"
Jim Laskeyd1aed7a2006-09-21 16:28:59 +000040#include "llvm/Support/CommandLine.h"
Chris Lattnera500fc62005-09-09 23:53:39 +000041#include <algorithm>
Nate Begeman1d4d4142005-09-01 00:19:25 +000042using namespace llvm;
43
Chris Lattnercd3245a2006-12-19 22:41:21 +000044STATISTIC(NodesCombined , "Number of dag nodes combined");
45STATISTIC(PreIndexedNodes , "Number of pre-indexed nodes created");
46STATISTIC(PostIndexedNodes, "Number of post-indexed nodes created");
47
Nate Begeman1d4d4142005-09-01 00:19:25 +000048namespace {
Chris Lattner938ab022007-01-16 04:55:25 +000049#ifndef NDEBUG
50 static cl::opt<bool>
51 ViewDAGCombine1("view-dag-combine1-dags", cl::Hidden,
52 cl::desc("Pop up a window to show dags before the first "
53 "dag combine pass"));
54 static cl::opt<bool>
55 ViewDAGCombine2("view-dag-combine2-dags", cl::Hidden,
56 cl::desc("Pop up a window to show dags before the second "
57 "dag combine pass"));
58#else
59 static const bool ViewDAGCombine1 = false;
60 static const bool ViewDAGCombine2 = false;
61#endif
62
Jim Laskey71382342006-10-07 23:37:56 +000063 static cl::opt<bool>
64 CombinerAA("combiner-alias-analysis", cl::Hidden,
Jim Laskey26f7fa72006-10-17 19:33:52 +000065 cl::desc("Turn on alias analysis during testing"));
Jim Laskey3ad175b2006-10-12 15:22:24 +000066
Jim Laskey07a27092006-10-18 19:08:31 +000067 static cl::opt<bool>
68 CombinerGlobalAA("combiner-global-alias-analysis", cl::Hidden,
69 cl::desc("Include global information in alias analysis"));
70
Jim Laskeybc588b82006-10-05 15:07:25 +000071//------------------------------ DAGCombiner ---------------------------------//
72
Jim Laskey71382342006-10-07 23:37:56 +000073 class VISIBILITY_HIDDEN DAGCombiner {
Nate Begeman1d4d4142005-09-01 00:19:25 +000074 SelectionDAG &DAG;
75 TargetLowering &TLI;
Nate Begeman4ebd8052005-09-01 23:24:04 +000076 bool AfterLegalize;
Nate Begeman1d4d4142005-09-01 00:19:25 +000077
78 // Worklist of all of the nodes that need to be simplified.
79 std::vector<SDNode*> WorkList;
80
Jim Laskeyc7c3f112006-10-16 20:52:31 +000081 // AA - Used for DAG load/store alias analysis.
82 AliasAnalysis &AA;
83
Nate Begeman1d4d4142005-09-01 00:19:25 +000084 /// AddUsersToWorkList - When an instruction is simplified, add all users of
85 /// the instruction to the work lists because they might get more simplified
86 /// now.
87 ///
88 void AddUsersToWorkList(SDNode *N) {
89 for (SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
Nate Begeman4ebd8052005-09-01 23:24:04 +000090 UI != UE; ++UI)
Jim Laskey6ff23e52006-10-04 16:53:27 +000091 AddToWorkList(*UI);
Nate Begeman1d4d4142005-09-01 00:19:25 +000092 }
93
94 /// removeFromWorkList - remove all instances of N from the worklist.
Chris Lattner5750df92006-03-01 04:03:14 +000095 ///
Nate Begeman1d4d4142005-09-01 00:19:25 +000096 void removeFromWorkList(SDNode *N) {
97 WorkList.erase(std::remove(WorkList.begin(), WorkList.end(), N),
98 WorkList.end());
99 }
100
Chris Lattner24664722006-03-01 04:53:38 +0000101 public:
Jim Laskey6ff23e52006-10-04 16:53:27 +0000102 /// AddToWorkList - Add to the work list making sure it's instance is at the
103 /// the back (next to be processed.)
Chris Lattner5750df92006-03-01 04:03:14 +0000104 void AddToWorkList(SDNode *N) {
Jim Laskey6ff23e52006-10-04 16:53:27 +0000105 removeFromWorkList(N);
Chris Lattner5750df92006-03-01 04:03:14 +0000106 WorkList.push_back(N);
107 }
Jim Laskey6ff23e52006-10-04 16:53:27 +0000108
Jim Laskey274062c2006-10-13 23:32:28 +0000109 SDOperand CombineTo(SDNode *N, const SDOperand *To, unsigned NumTo,
110 bool AddTo = true) {
Chris Lattner3577e382006-08-11 17:56:38 +0000111 assert(N->getNumValues() == NumTo && "Broken CombineTo call!");
Chris Lattner87514ca2005-10-10 22:31:19 +0000112 ++NodesCombined;
Bill Wendling832171c2006-12-07 20:04:42 +0000113 DOUT << "\nReplacing.1 "; DEBUG(N->dump());
114 DOUT << "\nWith: "; DEBUG(To[0].Val->dump(&DAG));
115 DOUT << " and " << NumTo-1 << " other values\n";
Chris Lattner01a22022005-10-10 22:04:48 +0000116 std::vector<SDNode*> NowDead;
Chris Lattner3577e382006-08-11 17:56:38 +0000117 DAG.ReplaceAllUsesWith(N, To, &NowDead);
Chris Lattner01a22022005-10-10 22:04:48 +0000118
Jim Laskey274062c2006-10-13 23:32:28 +0000119 if (AddTo) {
120 // Push the new nodes and any users onto the worklist
121 for (unsigned i = 0, e = NumTo; i != e; ++i) {
122 AddToWorkList(To[i].Val);
123 AddUsersToWorkList(To[i].Val);
124 }
Chris Lattner01a22022005-10-10 22:04:48 +0000125 }
126
Jim Laskey6ff23e52006-10-04 16:53:27 +0000127 // Nodes can be reintroduced into the worklist. Make sure we do not
128 // process a node that has been replaced.
Chris Lattner01a22022005-10-10 22:04:48 +0000129 removeFromWorkList(N);
130 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
131 removeFromWorkList(NowDead[i]);
132
133 // Finally, since the node is now dead, remove it from the graph.
134 DAG.DeleteNode(N);
135 return SDOperand(N, 0);
136 }
Nate Begeman368e18d2006-02-16 21:11:51 +0000137
Jim Laskey274062c2006-10-13 23:32:28 +0000138 SDOperand CombineTo(SDNode *N, SDOperand Res, bool AddTo = true) {
139 return CombineTo(N, &Res, 1, AddTo);
Chris Lattner24664722006-03-01 04:53:38 +0000140 }
141
Jim Laskey274062c2006-10-13 23:32:28 +0000142 SDOperand CombineTo(SDNode *N, SDOperand Res0, SDOperand Res1,
143 bool AddTo = true) {
Chris Lattner3577e382006-08-11 17:56:38 +0000144 SDOperand To[] = { Res0, Res1 };
Jim Laskey274062c2006-10-13 23:32:28 +0000145 return CombineTo(N, To, 2, AddTo);
Chris Lattner24664722006-03-01 04:53:38 +0000146 }
147 private:
148
Chris Lattner012f2412006-02-17 21:58:01 +0000149 /// SimplifyDemandedBits - Check the specified integer node value to see if
Chris Lattnerb2742f42006-03-01 19:55:35 +0000150 /// it can be simplified or if things it uses can be simplified by bit
Chris Lattner012f2412006-02-17 21:58:01 +0000151 /// propagation. If so, return true.
152 bool SimplifyDemandedBits(SDOperand Op) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000153 TargetLowering::TargetLoweringOpt TLO(DAG);
154 uint64_t KnownZero, KnownOne;
Chris Lattner012f2412006-02-17 21:58:01 +0000155 uint64_t Demanded = MVT::getIntVTBitMask(Op.getValueType());
156 if (!TLI.SimplifyDemandedBits(Op, Demanded, KnownZero, KnownOne, TLO))
157 return false;
158
159 // Revisit the node.
Jim Laskey6ff23e52006-10-04 16:53:27 +0000160 AddToWorkList(Op.Val);
Chris Lattner012f2412006-02-17 21:58:01 +0000161
162 // Replace the old value with the new one.
163 ++NodesCombined;
Bill Wendling832171c2006-12-07 20:04:42 +0000164 DOUT << "\nReplacing.2 "; DEBUG(TLO.Old.Val->dump());
165 DOUT << "\nWith: "; DEBUG(TLO.New.Val->dump(&DAG));
166 DOUT << '\n';
Chris Lattner012f2412006-02-17 21:58:01 +0000167
168 std::vector<SDNode*> NowDead;
169 DAG.ReplaceAllUsesOfValueWith(TLO.Old, TLO.New, NowDead);
170
Chris Lattner7d20d392006-02-20 06:51:04 +0000171 // Push the new node and any (possibly new) users onto the worklist.
Jim Laskey6ff23e52006-10-04 16:53:27 +0000172 AddToWorkList(TLO.New.Val);
Chris Lattner012f2412006-02-17 21:58:01 +0000173 AddUsersToWorkList(TLO.New.Val);
174
175 // Nodes can end up on the worklist more than once. Make sure we do
176 // not process a node that has been replaced.
Chris Lattner012f2412006-02-17 21:58:01 +0000177 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
178 removeFromWorkList(NowDead[i]);
179
Chris Lattner7d20d392006-02-20 06:51:04 +0000180 // Finally, if the node is now dead, remove it from the graph. The node
181 // may not be dead if the replacement process recursively simplified to
182 // something else needing this node.
183 if (TLO.Old.Val->use_empty()) {
184 removeFromWorkList(TLO.Old.Val);
185 DAG.DeleteNode(TLO.Old.Val);
186 }
Chris Lattner012f2412006-02-17 21:58:01 +0000187 return true;
Nate Begeman368e18d2006-02-16 21:11:51 +0000188 }
Chris Lattner87514ca2005-10-10 22:31:19 +0000189
Chris Lattner448f2192006-11-11 00:39:41 +0000190 bool CombineToPreIndexedLoadStore(SDNode *N);
191 bool CombineToPostIndexedLoadStore(SDNode *N);
192
193
Nate Begeman1d4d4142005-09-01 00:19:25 +0000194 /// visit - call the node-specific routine that knows how to fold each
195 /// particular type of node.
Nate Begeman83e75ec2005-09-06 04:43:02 +0000196 SDOperand visit(SDNode *N);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000197
198 // Visitation implementation - Implement dag node combining for different
199 // node types. The semantics are as follows:
200 // Return Value:
Nate Begeman2300f552005-09-07 00:15:36 +0000201 // SDOperand.Val == 0 - No change was made
Chris Lattner01a22022005-10-10 22:04:48 +0000202 // SDOperand.Val == N - N was replaced, is dead, and is already handled.
Nate Begeman2300f552005-09-07 00:15:36 +0000203 // otherwise - N should be replaced by the returned Operand.
Nate Begeman1d4d4142005-09-01 00:19:25 +0000204 //
Nate Begeman83e75ec2005-09-06 04:43:02 +0000205 SDOperand visitTokenFactor(SDNode *N);
206 SDOperand visitADD(SDNode *N);
207 SDOperand visitSUB(SDNode *N);
208 SDOperand visitMUL(SDNode *N);
209 SDOperand visitSDIV(SDNode *N);
210 SDOperand visitUDIV(SDNode *N);
211 SDOperand visitSREM(SDNode *N);
212 SDOperand visitUREM(SDNode *N);
213 SDOperand visitMULHU(SDNode *N);
214 SDOperand visitMULHS(SDNode *N);
215 SDOperand visitAND(SDNode *N);
216 SDOperand visitOR(SDNode *N);
217 SDOperand visitXOR(SDNode *N);
Chris Lattneredab1b92006-04-02 03:25:57 +0000218 SDOperand visitVBinOp(SDNode *N, ISD::NodeType IntOp, ISD::NodeType FPOp);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000219 SDOperand visitSHL(SDNode *N);
220 SDOperand visitSRA(SDNode *N);
221 SDOperand visitSRL(SDNode *N);
222 SDOperand visitCTLZ(SDNode *N);
223 SDOperand visitCTTZ(SDNode *N);
224 SDOperand visitCTPOP(SDNode *N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000225 SDOperand visitSELECT(SDNode *N);
226 SDOperand visitSELECT_CC(SDNode *N);
227 SDOperand visitSETCC(SDNode *N);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000228 SDOperand visitSIGN_EXTEND(SDNode *N);
229 SDOperand visitZERO_EXTEND(SDNode *N);
Chris Lattner5ffc0662006-05-05 05:58:59 +0000230 SDOperand visitANY_EXTEND(SDNode *N);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000231 SDOperand visitSIGN_EXTEND_INREG(SDNode *N);
232 SDOperand visitTRUNCATE(SDNode *N);
Chris Lattner94683772005-12-23 05:30:37 +0000233 SDOperand visitBIT_CONVERT(SDNode *N);
Chris Lattner6258fb22006-04-02 02:53:43 +0000234 SDOperand visitVBIT_CONVERT(SDNode *N);
Chris Lattner01b3d732005-09-28 22:28:18 +0000235 SDOperand visitFADD(SDNode *N);
236 SDOperand visitFSUB(SDNode *N);
237 SDOperand visitFMUL(SDNode *N);
238 SDOperand visitFDIV(SDNode *N);
239 SDOperand visitFREM(SDNode *N);
Chris Lattner12d83032006-03-05 05:30:57 +0000240 SDOperand visitFCOPYSIGN(SDNode *N);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000241 SDOperand visitSINT_TO_FP(SDNode *N);
242 SDOperand visitUINT_TO_FP(SDNode *N);
243 SDOperand visitFP_TO_SINT(SDNode *N);
244 SDOperand visitFP_TO_UINT(SDNode *N);
245 SDOperand visitFP_ROUND(SDNode *N);
246 SDOperand visitFP_ROUND_INREG(SDNode *N);
247 SDOperand visitFP_EXTEND(SDNode *N);
248 SDOperand visitFNEG(SDNode *N);
249 SDOperand visitFABS(SDNode *N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000250 SDOperand visitBRCOND(SDNode *N);
Nate Begeman44728a72005-09-19 22:34:01 +0000251 SDOperand visitBR_CC(SDNode *N);
Chris Lattner01a22022005-10-10 22:04:48 +0000252 SDOperand visitLOAD(SDNode *N);
Chris Lattner87514ca2005-10-10 22:31:19 +0000253 SDOperand visitSTORE(SDNode *N);
Chris Lattnerca242442006-03-19 01:27:56 +0000254 SDOperand visitINSERT_VECTOR_ELT(SDNode *N);
255 SDOperand visitVINSERT_VECTOR_ELT(SDNode *N);
Chris Lattnerd7648c82006-03-28 20:28:38 +0000256 SDOperand visitVBUILD_VECTOR(SDNode *N);
Chris Lattner66445d32006-03-28 22:11:53 +0000257 SDOperand visitVECTOR_SHUFFLE(SDNode *N);
Chris Lattnerf1d0c622006-03-31 22:16:43 +0000258 SDOperand visitVVECTOR_SHUFFLE(SDNode *N);
Chris Lattner01a22022005-10-10 22:04:48 +0000259
Evan Cheng44f1f092006-04-20 08:56:16 +0000260 SDOperand XformToShuffleWithZero(SDNode *N);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000261 SDOperand ReassociateOps(unsigned Opc, SDOperand LHS, SDOperand RHS);
262
Chris Lattner40c62d52005-10-18 06:04:22 +0000263 bool SimplifySelectOps(SDNode *SELECT, SDOperand LHS, SDOperand RHS);
Chris Lattner35e5c142006-05-05 05:51:50 +0000264 SDOperand SimplifyBinOpWithSameOpcodeHands(SDNode *N);
Nate Begeman44728a72005-09-19 22:34:01 +0000265 SDOperand SimplifySelect(SDOperand N0, SDOperand N1, SDOperand N2);
266 SDOperand SimplifySelectCC(SDOperand N0, SDOperand N1, SDOperand N2,
267 SDOperand N3, ISD::CondCode CC);
Nate Begeman452d7be2005-09-16 00:54:12 +0000268 SDOperand SimplifySetCC(MVT::ValueType VT, SDOperand N0, SDOperand N1,
Nate Begemane17daeb2005-10-05 21:43:42 +0000269 ISD::CondCode Cond, bool foldBooleans = true);
Chris Lattner6258fb22006-04-02 02:53:43 +0000270 SDOperand ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(SDNode *, MVT::ValueType);
Nate Begeman69575232005-10-20 02:15:44 +0000271 SDOperand BuildSDIV(SDNode *N);
Chris Lattner516b9622006-09-14 20:50:57 +0000272 SDOperand BuildUDIV(SDNode *N);
273 SDNode *MatchRotate(SDOperand LHS, SDOperand RHS);
Jim Laskey279f0532006-09-25 16:29:54 +0000274
Jim Laskey6ff23e52006-10-04 16:53:27 +0000275 /// GatherAllAliases - Walk up chain skipping non-aliasing memory nodes,
276 /// looking for aliasing nodes and adding them to the Aliases vector.
Jim Laskeybc588b82006-10-05 15:07:25 +0000277 void GatherAllAliases(SDNode *N, SDOperand OriginalChain,
Jim Laskey6ff23e52006-10-04 16:53:27 +0000278 SmallVector<SDOperand, 8> &Aliases);
279
Jim Laskey096c22e2006-10-18 12:29:57 +0000280 /// isAlias - Return true if there is any possibility that the two addresses
281 /// overlap.
282 bool isAlias(SDOperand Ptr1, int64_t Size1,
283 const Value *SrcValue1, int SrcValueOffset1,
284 SDOperand Ptr2, int64_t Size2,
Jeff Cohend41b30d2006-11-05 19:31:28 +0000285 const Value *SrcValue2, int SrcValueOffset2);
Jim Laskey096c22e2006-10-18 12:29:57 +0000286
Jim Laskey7ca56af2006-10-11 13:47:09 +0000287 /// FindAliasInfo - Extracts the relevant alias information from the memory
288 /// node. Returns true if the operand was a load.
289 bool FindAliasInfo(SDNode *N,
Jim Laskey096c22e2006-10-18 12:29:57 +0000290 SDOperand &Ptr, int64_t &Size,
291 const Value *&SrcValue, int &SrcValueOffset);
Jim Laskey7ca56af2006-10-11 13:47:09 +0000292
Jim Laskey279f0532006-09-25 16:29:54 +0000293 /// FindBetterChain - Walk up chain skipping non-aliasing memory nodes,
Jim Laskey6ff23e52006-10-04 16:53:27 +0000294 /// looking for a better chain (aliasing node.)
Jim Laskey279f0532006-09-25 16:29:54 +0000295 SDOperand FindBetterChain(SDNode *N, SDOperand Chain);
296
Nate Begeman1d4d4142005-09-01 00:19:25 +0000297public:
Jim Laskeyc7c3f112006-10-16 20:52:31 +0000298 DAGCombiner(SelectionDAG &D, AliasAnalysis &A)
299 : DAG(D),
300 TLI(D.getTargetLoweringInfo()),
301 AfterLegalize(false),
302 AA(A) {}
Nate Begeman1d4d4142005-09-01 00:19:25 +0000303
304 /// Run - runs the dag combiner on all nodes in the work list
Nate Begeman4ebd8052005-09-01 23:24:04 +0000305 void Run(bool RunningAfterLegalize);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000306 };
307}
308
Chris Lattner24664722006-03-01 04:53:38 +0000309//===----------------------------------------------------------------------===//
310// TargetLowering::DAGCombinerInfo implementation
311//===----------------------------------------------------------------------===//
312
313void TargetLowering::DAGCombinerInfo::AddToWorklist(SDNode *N) {
314 ((DAGCombiner*)DC)->AddToWorkList(N);
315}
316
317SDOperand TargetLowering::DAGCombinerInfo::
318CombineTo(SDNode *N, const std::vector<SDOperand> &To) {
Chris Lattner3577e382006-08-11 17:56:38 +0000319 return ((DAGCombiner*)DC)->CombineTo(N, &To[0], To.size());
Chris Lattner24664722006-03-01 04:53:38 +0000320}
321
322SDOperand TargetLowering::DAGCombinerInfo::
323CombineTo(SDNode *N, SDOperand Res) {
324 return ((DAGCombiner*)DC)->CombineTo(N, Res);
325}
326
327
328SDOperand TargetLowering::DAGCombinerInfo::
329CombineTo(SDNode *N, SDOperand Res0, SDOperand Res1) {
330 return ((DAGCombiner*)DC)->CombineTo(N, Res0, Res1);
331}
332
333
334
335
336//===----------------------------------------------------------------------===//
337
338
Nate Begeman4ebd8052005-09-01 23:24:04 +0000339// isSetCCEquivalent - Return true if this node is a setcc, or is a select_cc
340// that selects between the values 1 and 0, making it equivalent to a setcc.
Nate Begeman646d7e22005-09-02 21:18:40 +0000341// Also, set the incoming LHS, RHS, and CC references to the appropriate
342// nodes based on the type of node we are checking. This simplifies life a
343// bit for the callers.
344static bool isSetCCEquivalent(SDOperand N, SDOperand &LHS, SDOperand &RHS,
345 SDOperand &CC) {
346 if (N.getOpcode() == ISD::SETCC) {
347 LHS = N.getOperand(0);
348 RHS = N.getOperand(1);
349 CC = N.getOperand(2);
Nate Begeman4ebd8052005-09-01 23:24:04 +0000350 return true;
Nate Begeman646d7e22005-09-02 21:18:40 +0000351 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000352 if (N.getOpcode() == ISD::SELECT_CC &&
353 N.getOperand(2).getOpcode() == ISD::Constant &&
354 N.getOperand(3).getOpcode() == ISD::Constant &&
355 cast<ConstantSDNode>(N.getOperand(2))->getValue() == 1 &&
Nate Begeman646d7e22005-09-02 21:18:40 +0000356 cast<ConstantSDNode>(N.getOperand(3))->isNullValue()) {
357 LHS = N.getOperand(0);
358 RHS = N.getOperand(1);
359 CC = N.getOperand(4);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000360 return true;
Nate Begeman646d7e22005-09-02 21:18:40 +0000361 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000362 return false;
363}
364
Nate Begeman99801192005-09-07 23:25:52 +0000365// isOneUseSetCC - Return true if this is a SetCC-equivalent operation with only
366// one use. If this is true, it allows the users to invert the operation for
367// free when it is profitable to do so.
368static bool isOneUseSetCC(SDOperand N) {
Nate Begeman646d7e22005-09-02 21:18:40 +0000369 SDOperand N0, N1, N2;
Nate Begeman646d7e22005-09-02 21:18:40 +0000370 if (isSetCCEquivalent(N, N0, N1, N2) && N.Val->hasOneUse())
Nate Begeman4ebd8052005-09-01 23:24:04 +0000371 return true;
372 return false;
373}
374
Nate Begemancd4d58c2006-02-03 06:46:56 +0000375SDOperand DAGCombiner::ReassociateOps(unsigned Opc, SDOperand N0, SDOperand N1){
376 MVT::ValueType VT = N0.getValueType();
377 // reassoc. (op (op x, c1), y) -> (op (op x, y), c1) iff x+c1 has one use
378 // reassoc. (op (op x, c1), c2) -> (op x, (op c1, c2))
379 if (N0.getOpcode() == Opc && isa<ConstantSDNode>(N0.getOperand(1))) {
380 if (isa<ConstantSDNode>(N1)) {
381 SDOperand OpNode = DAG.getNode(Opc, VT, N0.getOperand(1), N1);
Chris Lattner5750df92006-03-01 04:03:14 +0000382 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000383 return DAG.getNode(Opc, VT, OpNode, N0.getOperand(0));
384 } else if (N0.hasOneUse()) {
385 SDOperand OpNode = DAG.getNode(Opc, VT, N0.getOperand(0), N1);
Chris Lattner5750df92006-03-01 04:03:14 +0000386 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000387 return DAG.getNode(Opc, VT, OpNode, N0.getOperand(1));
388 }
389 }
390 // reassoc. (op y, (op x, c1)) -> (op (op x, y), c1) iff x+c1 has one use
391 // reassoc. (op c2, (op x, c1)) -> (op x, (op c1, c2))
392 if (N1.getOpcode() == Opc && isa<ConstantSDNode>(N1.getOperand(1))) {
393 if (isa<ConstantSDNode>(N0)) {
394 SDOperand OpNode = DAG.getNode(Opc, VT, N1.getOperand(1), N0);
Chris Lattner5750df92006-03-01 04:03:14 +0000395 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000396 return DAG.getNode(Opc, VT, OpNode, N1.getOperand(0));
397 } else if (N1.hasOneUse()) {
398 SDOperand OpNode = DAG.getNode(Opc, VT, N1.getOperand(0), N0);
Chris Lattner5750df92006-03-01 04:03:14 +0000399 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000400 return DAG.getNode(Opc, VT, OpNode, N1.getOperand(1));
401 }
402 }
403 return SDOperand();
404}
405
Nate Begeman4ebd8052005-09-01 23:24:04 +0000406void DAGCombiner::Run(bool RunningAfterLegalize) {
407 // set the instance variable, so that the various visit routines may use it.
408 AfterLegalize = RunningAfterLegalize;
409
Nate Begeman646d7e22005-09-02 21:18:40 +0000410 // Add all the dag nodes to the worklist.
Chris Lattnerde202b32005-11-09 23:47:37 +0000411 for (SelectionDAG::allnodes_iterator I = DAG.allnodes_begin(),
412 E = DAG.allnodes_end(); I != E; ++I)
413 WorkList.push_back(I);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000414
Chris Lattner95038592005-10-05 06:35:28 +0000415 // Create a dummy node (which is not added to allnodes), that adds a reference
416 // to the root node, preventing it from being deleted, and tracking any
417 // changes of the root.
418 HandleSDNode Dummy(DAG.getRoot());
419
Jim Laskey26f7fa72006-10-17 19:33:52 +0000420 // The root of the dag may dangle to deleted nodes until the dag combiner is
421 // done. Set it to null to avoid confusion.
422 DAG.setRoot(SDOperand());
Chris Lattner24664722006-03-01 04:53:38 +0000423
424 /// DagCombineInfo - Expose the DAG combiner to the target combiner impls.
425 TargetLowering::DAGCombinerInfo
426 DagCombineInfo(DAG, !RunningAfterLegalize, this);
Jim Laskey6ff23e52006-10-04 16:53:27 +0000427
Nate Begeman1d4d4142005-09-01 00:19:25 +0000428 // while the worklist isn't empty, inspect the node on the end of it and
429 // try and combine it.
430 while (!WorkList.empty()) {
431 SDNode *N = WorkList.back();
432 WorkList.pop_back();
433
434 // If N has no uses, it is dead. Make sure to revisit all N's operands once
Chris Lattner95038592005-10-05 06:35:28 +0000435 // N is deleted from the DAG, since they too may now be dead or may have a
436 // reduced number of uses, allowing other xforms.
437 if (N->use_empty() && N != &Dummy) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000438 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
Jim Laskey6ff23e52006-10-04 16:53:27 +0000439 AddToWorkList(N->getOperand(i).Val);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000440
Chris Lattner95038592005-10-05 06:35:28 +0000441 DAG.DeleteNode(N);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000442 continue;
443 }
444
Nate Begeman83e75ec2005-09-06 04:43:02 +0000445 SDOperand RV = visit(N);
Chris Lattner24664722006-03-01 04:53:38 +0000446
447 // If nothing happened, try a target-specific DAG combine.
448 if (RV.Val == 0) {
Chris Lattner729c6d12006-05-27 00:43:02 +0000449 assert(N->getOpcode() != ISD::DELETED_NODE &&
450 "Node was deleted but visit returned NULL!");
Chris Lattner24664722006-03-01 04:53:38 +0000451 if (N->getOpcode() >= ISD::BUILTIN_OP_END ||
452 TLI.hasTargetDAGCombine((ISD::NodeType)N->getOpcode()))
453 RV = TLI.PerformDAGCombine(N, DagCombineInfo);
454 }
455
Nate Begeman83e75ec2005-09-06 04:43:02 +0000456 if (RV.Val) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000457 ++NodesCombined;
Nate Begeman646d7e22005-09-02 21:18:40 +0000458 // If we get back the same node we passed in, rather than a new node or
459 // zero, we know that the node must have defined multiple values and
460 // CombineTo was used. Since CombineTo takes care of the worklist
461 // mechanics for us, we have no work to do in this case.
Nate Begeman83e75ec2005-09-06 04:43:02 +0000462 if (RV.Val != N) {
Chris Lattner729c6d12006-05-27 00:43:02 +0000463 assert(N->getOpcode() != ISD::DELETED_NODE &&
464 RV.Val->getOpcode() != ISD::DELETED_NODE &&
465 "Node was deleted but visit returned new node!");
466
Bill Wendling832171c2006-12-07 20:04:42 +0000467 DOUT << "\nReplacing.3 "; DEBUG(N->dump());
468 DOUT << "\nWith: "; DEBUG(RV.Val->dump(&DAG));
469 DOUT << '\n';
Chris Lattner01a22022005-10-10 22:04:48 +0000470 std::vector<SDNode*> NowDead;
Evan Cheng2adffa12006-09-21 19:04:05 +0000471 if (N->getNumValues() == RV.Val->getNumValues())
472 DAG.ReplaceAllUsesWith(N, RV.Val, &NowDead);
473 else {
474 assert(N->getValueType(0) == RV.getValueType() && "Type mismatch");
475 SDOperand OpV = RV;
476 DAG.ReplaceAllUsesWith(N, &OpV, &NowDead);
477 }
Nate Begeman646d7e22005-09-02 21:18:40 +0000478
479 // Push the new node and any users onto the worklist
Jim Laskey6ff23e52006-10-04 16:53:27 +0000480 AddToWorkList(RV.Val);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000481 AddUsersToWorkList(RV.Val);
Nate Begeman646d7e22005-09-02 21:18:40 +0000482
Jim Laskey6ff23e52006-10-04 16:53:27 +0000483 // Nodes can be reintroduced into the worklist. Make sure we do not
484 // process a node that has been replaced.
Nate Begeman646d7e22005-09-02 21:18:40 +0000485 removeFromWorkList(N);
Chris Lattner01a22022005-10-10 22:04:48 +0000486 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
487 removeFromWorkList(NowDead[i]);
Chris Lattner5c46f742005-10-05 06:11:08 +0000488
489 // Finally, since the node is now dead, remove it from the graph.
490 DAG.DeleteNode(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000491 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000492 }
493 }
Chris Lattner95038592005-10-05 06:35:28 +0000494
495 // If the root changed (e.g. it was a dead load, update the root).
496 DAG.setRoot(Dummy.getValue());
Nate Begeman1d4d4142005-09-01 00:19:25 +0000497}
498
Nate Begeman83e75ec2005-09-06 04:43:02 +0000499SDOperand DAGCombiner::visit(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000500 switch(N->getOpcode()) {
501 default: break;
Nate Begeman4942a962005-09-01 00:33:32 +0000502 case ISD::TokenFactor: return visitTokenFactor(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000503 case ISD::ADD: return visitADD(N);
504 case ISD::SUB: return visitSUB(N);
505 case ISD::MUL: return visitMUL(N);
506 case ISD::SDIV: return visitSDIV(N);
507 case ISD::UDIV: return visitUDIV(N);
508 case ISD::SREM: return visitSREM(N);
509 case ISD::UREM: return visitUREM(N);
510 case ISD::MULHU: return visitMULHU(N);
511 case ISD::MULHS: return visitMULHS(N);
512 case ISD::AND: return visitAND(N);
513 case ISD::OR: return visitOR(N);
514 case ISD::XOR: return visitXOR(N);
515 case ISD::SHL: return visitSHL(N);
516 case ISD::SRA: return visitSRA(N);
517 case ISD::SRL: return visitSRL(N);
518 case ISD::CTLZ: return visitCTLZ(N);
519 case ISD::CTTZ: return visitCTTZ(N);
520 case ISD::CTPOP: return visitCTPOP(N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000521 case ISD::SELECT: return visitSELECT(N);
522 case ISD::SELECT_CC: return visitSELECT_CC(N);
523 case ISD::SETCC: return visitSETCC(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000524 case ISD::SIGN_EXTEND: return visitSIGN_EXTEND(N);
525 case ISD::ZERO_EXTEND: return visitZERO_EXTEND(N);
Chris Lattner5ffc0662006-05-05 05:58:59 +0000526 case ISD::ANY_EXTEND: return visitANY_EXTEND(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000527 case ISD::SIGN_EXTEND_INREG: return visitSIGN_EXTEND_INREG(N);
528 case ISD::TRUNCATE: return visitTRUNCATE(N);
Chris Lattner94683772005-12-23 05:30:37 +0000529 case ISD::BIT_CONVERT: return visitBIT_CONVERT(N);
Chris Lattner6258fb22006-04-02 02:53:43 +0000530 case ISD::VBIT_CONVERT: return visitVBIT_CONVERT(N);
Chris Lattner01b3d732005-09-28 22:28:18 +0000531 case ISD::FADD: return visitFADD(N);
532 case ISD::FSUB: return visitFSUB(N);
533 case ISD::FMUL: return visitFMUL(N);
534 case ISD::FDIV: return visitFDIV(N);
535 case ISD::FREM: return visitFREM(N);
Chris Lattner12d83032006-03-05 05:30:57 +0000536 case ISD::FCOPYSIGN: return visitFCOPYSIGN(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000537 case ISD::SINT_TO_FP: return visitSINT_TO_FP(N);
538 case ISD::UINT_TO_FP: return visitUINT_TO_FP(N);
539 case ISD::FP_TO_SINT: return visitFP_TO_SINT(N);
540 case ISD::FP_TO_UINT: return visitFP_TO_UINT(N);
541 case ISD::FP_ROUND: return visitFP_ROUND(N);
542 case ISD::FP_ROUND_INREG: return visitFP_ROUND_INREG(N);
543 case ISD::FP_EXTEND: return visitFP_EXTEND(N);
544 case ISD::FNEG: return visitFNEG(N);
545 case ISD::FABS: return visitFABS(N);
Nate Begeman44728a72005-09-19 22:34:01 +0000546 case ISD::BRCOND: return visitBRCOND(N);
Nate Begeman44728a72005-09-19 22:34:01 +0000547 case ISD::BR_CC: return visitBR_CC(N);
Chris Lattner01a22022005-10-10 22:04:48 +0000548 case ISD::LOAD: return visitLOAD(N);
Chris Lattner87514ca2005-10-10 22:31:19 +0000549 case ISD::STORE: return visitSTORE(N);
Chris Lattnerca242442006-03-19 01:27:56 +0000550 case ISD::INSERT_VECTOR_ELT: return visitINSERT_VECTOR_ELT(N);
551 case ISD::VINSERT_VECTOR_ELT: return visitVINSERT_VECTOR_ELT(N);
Chris Lattnerd7648c82006-03-28 20:28:38 +0000552 case ISD::VBUILD_VECTOR: return visitVBUILD_VECTOR(N);
Chris Lattner66445d32006-03-28 22:11:53 +0000553 case ISD::VECTOR_SHUFFLE: return visitVECTOR_SHUFFLE(N);
Chris Lattnerf1d0c622006-03-31 22:16:43 +0000554 case ISD::VVECTOR_SHUFFLE: return visitVVECTOR_SHUFFLE(N);
Chris Lattneredab1b92006-04-02 03:25:57 +0000555 case ISD::VADD: return visitVBinOp(N, ISD::ADD , ISD::FADD);
556 case ISD::VSUB: return visitVBinOp(N, ISD::SUB , ISD::FSUB);
557 case ISD::VMUL: return visitVBinOp(N, ISD::MUL , ISD::FMUL);
558 case ISD::VSDIV: return visitVBinOp(N, ISD::SDIV, ISD::FDIV);
559 case ISD::VUDIV: return visitVBinOp(N, ISD::UDIV, ISD::UDIV);
560 case ISD::VAND: return visitVBinOp(N, ISD::AND , ISD::AND);
561 case ISD::VOR: return visitVBinOp(N, ISD::OR , ISD::OR);
562 case ISD::VXOR: return visitVBinOp(N, ISD::XOR , ISD::XOR);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000563 }
Nate Begeman83e75ec2005-09-06 04:43:02 +0000564 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000565}
566
Chris Lattner6270f682006-10-08 22:57:01 +0000567/// getInputChainForNode - Given a node, return its input chain if it has one,
568/// otherwise return a null sd operand.
569static SDOperand getInputChainForNode(SDNode *N) {
570 if (unsigned NumOps = N->getNumOperands()) {
571 if (N->getOperand(0).getValueType() == MVT::Other)
572 return N->getOperand(0);
573 else if (N->getOperand(NumOps-1).getValueType() == MVT::Other)
574 return N->getOperand(NumOps-1);
575 for (unsigned i = 1; i < NumOps-1; ++i)
576 if (N->getOperand(i).getValueType() == MVT::Other)
577 return N->getOperand(i);
578 }
579 return SDOperand(0, 0);
580}
581
Nate Begeman83e75ec2005-09-06 04:43:02 +0000582SDOperand DAGCombiner::visitTokenFactor(SDNode *N) {
Chris Lattner6270f682006-10-08 22:57:01 +0000583 // If N has two operands, where one has an input chain equal to the other,
584 // the 'other' chain is redundant.
585 if (N->getNumOperands() == 2) {
586 if (getInputChainForNode(N->getOperand(0).Val) == N->getOperand(1))
587 return N->getOperand(0);
588 if (getInputChainForNode(N->getOperand(1).Val) == N->getOperand(0))
589 return N->getOperand(1);
590 }
591
592
Jim Laskey6ff23e52006-10-04 16:53:27 +0000593 SmallVector<SDNode *, 8> TFs; // List of token factors to visit.
Jim Laskey279f0532006-09-25 16:29:54 +0000594 SmallVector<SDOperand, 8> Ops; // Ops for replacing token factor.
Jim Laskey6ff23e52006-10-04 16:53:27 +0000595 bool Changed = false; // If we should replace this token factor.
Jim Laskey6ff23e52006-10-04 16:53:27 +0000596
597 // Start out with this token factor.
Jim Laskey279f0532006-09-25 16:29:54 +0000598 TFs.push_back(N);
Jim Laskey279f0532006-09-25 16:29:54 +0000599
Jim Laskey71382342006-10-07 23:37:56 +0000600 // Iterate through token factors. The TFs grows when new token factors are
Jim Laskeybc588b82006-10-05 15:07:25 +0000601 // encountered.
602 for (unsigned i = 0; i < TFs.size(); ++i) {
603 SDNode *TF = TFs[i];
604
Jim Laskey6ff23e52006-10-04 16:53:27 +0000605 // Check each of the operands.
606 for (unsigned i = 0, ie = TF->getNumOperands(); i != ie; ++i) {
607 SDOperand Op = TF->getOperand(i);
Jim Laskey279f0532006-09-25 16:29:54 +0000608
Jim Laskey6ff23e52006-10-04 16:53:27 +0000609 switch (Op.getOpcode()) {
610 case ISD::EntryToken:
Jim Laskeybc588b82006-10-05 15:07:25 +0000611 // Entry tokens don't need to be added to the list. They are
612 // rededundant.
613 Changed = true;
Jim Laskey6ff23e52006-10-04 16:53:27 +0000614 break;
Jim Laskey279f0532006-09-25 16:29:54 +0000615
Jim Laskey6ff23e52006-10-04 16:53:27 +0000616 case ISD::TokenFactor:
Jim Laskeybc588b82006-10-05 15:07:25 +0000617 if ((CombinerAA || Op.hasOneUse()) &&
618 std::find(TFs.begin(), TFs.end(), Op.Val) == TFs.end()) {
Jim Laskey6ff23e52006-10-04 16:53:27 +0000619 // Queue up for processing.
620 TFs.push_back(Op.Val);
621 // Clean up in case the token factor is removed.
622 AddToWorkList(Op.Val);
623 Changed = true;
624 break;
Jim Laskey279f0532006-09-25 16:29:54 +0000625 }
Jim Laskey6ff23e52006-10-04 16:53:27 +0000626 // Fall thru
627
628 default:
Jim Laskeybc588b82006-10-05 15:07:25 +0000629 // Only add if not there prior.
630 if (std::find(Ops.begin(), Ops.end(), Op) == Ops.end())
631 Ops.push_back(Op);
Jim Laskey6ff23e52006-10-04 16:53:27 +0000632 break;
Jim Laskey279f0532006-09-25 16:29:54 +0000633 }
634 }
Jim Laskey6ff23e52006-10-04 16:53:27 +0000635 }
636
637 SDOperand Result;
638
639 // If we've change things around then replace token factor.
640 if (Changed) {
641 if (Ops.size() == 0) {
642 // The entry token is the only possible outcome.
643 Result = DAG.getEntryNode();
644 } else {
645 // New and improved token factor.
646 Result = DAG.getNode(ISD::TokenFactor, MVT::Other, &Ops[0], Ops.size());
Nate Begemanded49632005-10-13 03:11:28 +0000647 }
Jim Laskey274062c2006-10-13 23:32:28 +0000648
649 // Don't add users to work list.
650 return CombineTo(N, Result, false);
Nate Begemanded49632005-10-13 03:11:28 +0000651 }
Jim Laskey279f0532006-09-25 16:29:54 +0000652
Jim Laskey6ff23e52006-10-04 16:53:27 +0000653 return Result;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000654}
655
Nate Begeman83e75ec2005-09-06 04:43:02 +0000656SDOperand DAGCombiner::visitADD(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000657 SDOperand N0 = N->getOperand(0);
658 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000659 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
660 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begemanf89d78d2005-09-07 16:09:19 +0000661 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000662
663 // fold (add c1, c2) -> c1+c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000664 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000665 return DAG.getNode(ISD::ADD, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +0000666 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +0000667 if (N0C && !N1C)
668 return DAG.getNode(ISD::ADD, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000669 // fold (add x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +0000670 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000671 return N0;
Chris Lattner4aafb4f2006-01-12 20:22:43 +0000672 // fold ((c1-A)+c2) -> (c1+c2)-A
673 if (N1C && N0.getOpcode() == ISD::SUB)
674 if (ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.getOperand(0)))
675 return DAG.getNode(ISD::SUB, VT,
676 DAG.getConstant(N1C->getValue()+N0C->getValue(), VT),
677 N0.getOperand(1));
Nate Begemancd4d58c2006-02-03 06:46:56 +0000678 // reassociate add
679 SDOperand RADD = ReassociateOps(ISD::ADD, N0, N1);
680 if (RADD.Val != 0)
681 return RADD;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000682 // fold ((0-A) + B) -> B-A
683 if (N0.getOpcode() == ISD::SUB && isa<ConstantSDNode>(N0.getOperand(0)) &&
684 cast<ConstantSDNode>(N0.getOperand(0))->isNullValue())
Nate Begemanf89d78d2005-09-07 16:09:19 +0000685 return DAG.getNode(ISD::SUB, VT, N1, N0.getOperand(1));
Nate Begeman1d4d4142005-09-01 00:19:25 +0000686 // fold (A + (0-B)) -> A-B
687 if (N1.getOpcode() == ISD::SUB && isa<ConstantSDNode>(N1.getOperand(0)) &&
688 cast<ConstantSDNode>(N1.getOperand(0))->isNullValue())
Nate Begemanf89d78d2005-09-07 16:09:19 +0000689 return DAG.getNode(ISD::SUB, VT, N0, N1.getOperand(1));
Chris Lattner01b3d732005-09-28 22:28:18 +0000690 // fold (A+(B-A)) -> B
691 if (N1.getOpcode() == ISD::SUB && N0 == N1.getOperand(1))
Nate Begeman83e75ec2005-09-06 04:43:02 +0000692 return N1.getOperand(0);
Chris Lattner947c2892006-03-13 06:51:27 +0000693
Evan Cheng860771d2006-03-01 01:09:54 +0000694 if (!MVT::isVector(VT) && SimplifyDemandedBits(SDOperand(N, 0)))
Chris Lattneref027f92006-04-21 15:32:26 +0000695 return SDOperand(N, 0);
Chris Lattner947c2892006-03-13 06:51:27 +0000696
697 // fold (a+b) -> (a|b) iff a and b share no bits.
698 if (MVT::isInteger(VT) && !MVT::isVector(VT)) {
699 uint64_t LHSZero, LHSOne;
700 uint64_t RHSZero, RHSOne;
701 uint64_t Mask = MVT::getIntVTBitMask(VT);
702 TLI.ComputeMaskedBits(N0, Mask, LHSZero, LHSOne);
703 if (LHSZero) {
704 TLI.ComputeMaskedBits(N1, Mask, RHSZero, RHSOne);
705
706 // If all possibly-set bits on the LHS are clear on the RHS, return an OR.
707 // If all possibly-set bits on the RHS are clear on the LHS, return an OR.
708 if ((RHSZero & (~LHSZero & Mask)) == (~LHSZero & Mask) ||
709 (LHSZero & (~RHSZero & Mask)) == (~RHSZero & Mask))
710 return DAG.getNode(ISD::OR, VT, N0, N1);
711 }
712 }
Evan Cheng3ef554d2006-11-06 08:14:30 +0000713
Nate Begeman83e75ec2005-09-06 04:43:02 +0000714 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000715}
716
Nate Begeman83e75ec2005-09-06 04:43:02 +0000717SDOperand DAGCombiner::visitSUB(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000718 SDOperand N0 = N->getOperand(0);
719 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000720 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
721 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
Nate Begemana148d982006-01-18 22:35:16 +0000722 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000723
Chris Lattner854077d2005-10-17 01:07:11 +0000724 // fold (sub x, x) -> 0
725 if (N0 == N1)
726 return DAG.getConstant(0, N->getValueType(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +0000727 // fold (sub c1, c2) -> c1-c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000728 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000729 return DAG.getNode(ISD::SUB, VT, N0, N1);
Chris Lattner05b57432005-10-11 06:07:15 +0000730 // fold (sub x, c) -> (add x, -c)
731 if (N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000732 return DAG.getNode(ISD::ADD, VT, N0, DAG.getConstant(-N1C->getValue(), VT));
Nate Begeman1d4d4142005-09-01 00:19:25 +0000733 // fold (A+B)-A -> B
Chris Lattner01b3d732005-09-28 22:28:18 +0000734 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000735 return N0.getOperand(1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000736 // fold (A+B)-B -> A
Chris Lattner01b3d732005-09-28 22:28:18 +0000737 if (N0.getOpcode() == ISD::ADD && N0.getOperand(1) == N1)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000738 return N0.getOperand(0);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000739 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000740}
741
Nate Begeman83e75ec2005-09-06 04:43:02 +0000742SDOperand DAGCombiner::visitMUL(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000743 SDOperand N0 = N->getOperand(0);
744 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000745 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
746 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman223df222005-09-08 20:18:10 +0000747 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000748
749 // fold (mul c1, c2) -> c1*c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000750 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000751 return DAG.getNode(ISD::MUL, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +0000752 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +0000753 if (N0C && !N1C)
754 return DAG.getNode(ISD::MUL, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000755 // fold (mul x, 0) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +0000756 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000757 return N1;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000758 // fold (mul x, -1) -> 0-x
Nate Begeman646d7e22005-09-02 21:18:40 +0000759 if (N1C && N1C->isAllOnesValue())
Nate Begeman405e3ec2005-10-21 00:02:42 +0000760 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT), N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000761 // fold (mul x, (1 << c)) -> x << c
Nate Begeman646d7e22005-09-02 21:18:40 +0000762 if (N1C && isPowerOf2_64(N1C->getValue()))
Chris Lattner3e6099b2005-10-30 06:41:49 +0000763 return DAG.getNode(ISD::SHL, VT, N0,
Nate Begeman646d7e22005-09-02 21:18:40 +0000764 DAG.getConstant(Log2_64(N1C->getValue()),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000765 TLI.getShiftAmountTy()));
Chris Lattner3e6099b2005-10-30 06:41:49 +0000766 // fold (mul x, -(1 << c)) -> -(x << c) or (-x) << c
767 if (N1C && isPowerOf2_64(-N1C->getSignExtended())) {
768 // FIXME: If the input is something that is easily negated (e.g. a
769 // single-use add), we should put the negate there.
770 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT),
771 DAG.getNode(ISD::SHL, VT, N0,
772 DAG.getConstant(Log2_64(-N1C->getSignExtended()),
773 TLI.getShiftAmountTy())));
774 }
Andrew Lenharth50a0d422006-04-02 21:42:45 +0000775
Chris Lattner0b1a85f2006-03-01 03:44:24 +0000776 // (mul (shl X, c1), c2) -> (mul X, c2 << c1)
777 if (N1C && N0.getOpcode() == ISD::SHL &&
778 isa<ConstantSDNode>(N0.getOperand(1))) {
779 SDOperand C3 = DAG.getNode(ISD::SHL, VT, N1, N0.getOperand(1));
Chris Lattner5750df92006-03-01 04:03:14 +0000780 AddToWorkList(C3.Val);
Chris Lattner0b1a85f2006-03-01 03:44:24 +0000781 return DAG.getNode(ISD::MUL, VT, N0.getOperand(0), C3);
782 }
783
784 // Change (mul (shl X, C), Y) -> (shl (mul X, Y), C) when the shift has one
785 // use.
786 {
787 SDOperand Sh(0,0), Y(0,0);
788 // Check for both (mul (shl X, C), Y) and (mul Y, (shl X, C)).
789 if (N0.getOpcode() == ISD::SHL && isa<ConstantSDNode>(N0.getOperand(1)) &&
790 N0.Val->hasOneUse()) {
791 Sh = N0; Y = N1;
792 } else if (N1.getOpcode() == ISD::SHL &&
793 isa<ConstantSDNode>(N1.getOperand(1)) && N1.Val->hasOneUse()) {
794 Sh = N1; Y = N0;
795 }
796 if (Sh.Val) {
797 SDOperand Mul = DAG.getNode(ISD::MUL, VT, Sh.getOperand(0), Y);
798 return DAG.getNode(ISD::SHL, VT, Mul, Sh.getOperand(1));
799 }
800 }
Chris Lattnera1deca32006-03-04 23:33:26 +0000801 // fold (mul (add x, c1), c2) -> (add (mul x, c2), c1*c2)
802 if (N1C && N0.getOpcode() == ISD::ADD && N0.Val->hasOneUse() &&
803 isa<ConstantSDNode>(N0.getOperand(1))) {
804 return DAG.getNode(ISD::ADD, VT,
805 DAG.getNode(ISD::MUL, VT, N0.getOperand(0), N1),
806 DAG.getNode(ISD::MUL, VT, N0.getOperand(1), N1));
807 }
Chris Lattner0b1a85f2006-03-01 03:44:24 +0000808
Nate Begemancd4d58c2006-02-03 06:46:56 +0000809 // reassociate mul
810 SDOperand RMUL = ReassociateOps(ISD::MUL, N0, N1);
811 if (RMUL.Val != 0)
812 return RMUL;
Nate Begeman83e75ec2005-09-06 04:43:02 +0000813 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000814}
815
Nate Begeman83e75ec2005-09-06 04:43:02 +0000816SDOperand DAGCombiner::visitSDIV(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000817 SDOperand N0 = N->getOperand(0);
818 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000819 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
820 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
Nate Begemana148d982006-01-18 22:35:16 +0000821 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000822
823 // fold (sdiv c1, c2) -> c1/c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000824 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +0000825 return DAG.getNode(ISD::SDIV, VT, N0, N1);
Nate Begeman405e3ec2005-10-21 00:02:42 +0000826 // fold (sdiv X, 1) -> X
827 if (N1C && N1C->getSignExtended() == 1LL)
828 return N0;
829 // fold (sdiv X, -1) -> 0-X
830 if (N1C && N1C->isAllOnesValue())
831 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT), N0);
Chris Lattner094c8fc2005-10-07 06:10:46 +0000832 // If we know the sign bits of both operands are zero, strength reduce to a
833 // udiv instead. Handles (X&15) /s 4 -> X&15 >> 2
834 uint64_t SignBit = 1ULL << (MVT::getSizeInBits(VT)-1);
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000835 if (TLI.MaskedValueIsZero(N1, SignBit) &&
836 TLI.MaskedValueIsZero(N0, SignBit))
Chris Lattner094c8fc2005-10-07 06:10:46 +0000837 return DAG.getNode(ISD::UDIV, N1.getValueType(), N0, N1);
Nate Begemancd6a6ed2006-02-17 07:26:20 +0000838 // fold (sdiv X, pow2) -> simple ops after legalize
Nate Begemanfb7217b2006-02-17 19:54:08 +0000839 if (N1C && N1C->getValue() && !TLI.isIntDivCheap() &&
Nate Begeman405e3ec2005-10-21 00:02:42 +0000840 (isPowerOf2_64(N1C->getSignExtended()) ||
841 isPowerOf2_64(-N1C->getSignExtended()))) {
842 // If dividing by powers of two is cheap, then don't perform the following
843 // fold.
844 if (TLI.isPow2DivCheap())
845 return SDOperand();
846 int64_t pow2 = N1C->getSignExtended();
847 int64_t abs2 = pow2 > 0 ? pow2 : -pow2;
Chris Lattner8f4880b2006-02-16 08:02:36 +0000848 unsigned lg2 = Log2_64(abs2);
849 // Splat the sign bit into the register
850 SDOperand SGN = DAG.getNode(ISD::SRA, VT, N0,
Nate Begeman405e3ec2005-10-21 00:02:42 +0000851 DAG.getConstant(MVT::getSizeInBits(VT)-1,
852 TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +0000853 AddToWorkList(SGN.Val);
Chris Lattner8f4880b2006-02-16 08:02:36 +0000854 // Add (N0 < 0) ? abs2 - 1 : 0;
855 SDOperand SRL = DAG.getNode(ISD::SRL, VT, SGN,
856 DAG.getConstant(MVT::getSizeInBits(VT)-lg2,
Nate Begeman405e3ec2005-10-21 00:02:42 +0000857 TLI.getShiftAmountTy()));
Chris Lattner8f4880b2006-02-16 08:02:36 +0000858 SDOperand ADD = DAG.getNode(ISD::ADD, VT, N0, SRL);
Chris Lattner5750df92006-03-01 04:03:14 +0000859 AddToWorkList(SRL.Val);
860 AddToWorkList(ADD.Val); // Divide by pow2
Chris Lattner8f4880b2006-02-16 08:02:36 +0000861 SDOperand SRA = DAG.getNode(ISD::SRA, VT, ADD,
862 DAG.getConstant(lg2, TLI.getShiftAmountTy()));
Nate Begeman405e3ec2005-10-21 00:02:42 +0000863 // If we're dividing by a positive value, we're done. Otherwise, we must
864 // negate the result.
865 if (pow2 > 0)
866 return SRA;
Chris Lattner5750df92006-03-01 04:03:14 +0000867 AddToWorkList(SRA.Val);
Nate Begeman405e3ec2005-10-21 00:02:42 +0000868 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT), SRA);
869 }
Nate Begeman69575232005-10-20 02:15:44 +0000870 // if integer divide is expensive and we satisfy the requirements, emit an
871 // alternate sequence.
Nate Begeman405e3ec2005-10-21 00:02:42 +0000872 if (N1C && (N1C->getSignExtended() < -1 || N1C->getSignExtended() > 1) &&
Chris Lattnere9936d12005-10-22 18:50:15 +0000873 !TLI.isIntDivCheap()) {
874 SDOperand Op = BuildSDIV(N);
875 if (Op.Val) return Op;
Nate Begeman69575232005-10-20 02:15:44 +0000876 }
Nate Begeman83e75ec2005-09-06 04:43:02 +0000877 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000878}
879
Nate Begeman83e75ec2005-09-06 04:43:02 +0000880SDOperand DAGCombiner::visitUDIV(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000881 SDOperand N0 = N->getOperand(0);
882 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000883 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
884 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
Nate Begemana148d982006-01-18 22:35:16 +0000885 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000886
887 // fold (udiv c1, c2) -> c1/c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000888 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +0000889 return DAG.getNode(ISD::UDIV, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000890 // fold (udiv x, (1 << c)) -> x >>u c
Nate Begeman646d7e22005-09-02 21:18:40 +0000891 if (N1C && isPowerOf2_64(N1C->getValue()))
Nate Begemanfb5e4bd2006-02-05 07:20:23 +0000892 return DAG.getNode(ISD::SRL, VT, N0,
Nate Begeman646d7e22005-09-02 21:18:40 +0000893 DAG.getConstant(Log2_64(N1C->getValue()),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000894 TLI.getShiftAmountTy()));
Nate Begemanfb5e4bd2006-02-05 07:20:23 +0000895 // fold (udiv x, (shl c, y)) -> x >>u (log2(c)+y) iff c is power of 2
896 if (N1.getOpcode() == ISD::SHL) {
897 if (ConstantSDNode *SHC = dyn_cast<ConstantSDNode>(N1.getOperand(0))) {
898 if (isPowerOf2_64(SHC->getValue())) {
899 MVT::ValueType ADDVT = N1.getOperand(1).getValueType();
Nate Begemanc031e332006-02-05 07:36:48 +0000900 SDOperand Add = DAG.getNode(ISD::ADD, ADDVT, N1.getOperand(1),
901 DAG.getConstant(Log2_64(SHC->getValue()),
902 ADDVT));
Chris Lattner5750df92006-03-01 04:03:14 +0000903 AddToWorkList(Add.Val);
Nate Begemanc031e332006-02-05 07:36:48 +0000904 return DAG.getNode(ISD::SRL, VT, N0, Add);
Nate Begemanfb5e4bd2006-02-05 07:20:23 +0000905 }
906 }
907 }
Nate Begeman69575232005-10-20 02:15:44 +0000908 // fold (udiv x, c) -> alternate
Chris Lattnere9936d12005-10-22 18:50:15 +0000909 if (N1C && N1C->getValue() && !TLI.isIntDivCheap()) {
910 SDOperand Op = BuildUDIV(N);
911 if (Op.Val) return Op;
912 }
Nate Begeman83e75ec2005-09-06 04:43:02 +0000913 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000914}
915
Nate Begeman83e75ec2005-09-06 04:43:02 +0000916SDOperand DAGCombiner::visitSREM(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000917 SDOperand N0 = N->getOperand(0);
918 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000919 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
920 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begemana148d982006-01-18 22:35:16 +0000921 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000922
923 // fold (srem c1, c2) -> c1%c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000924 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +0000925 return DAG.getNode(ISD::SREM, VT, N0, N1);
Nate Begeman07ed4172005-10-10 21:26:48 +0000926 // If we know the sign bits of both operands are zero, strength reduce to a
927 // urem instead. Handles (X & 0x0FFFFFFF) %s 16 -> X&15
928 uint64_t SignBit = 1ULL << (MVT::getSizeInBits(VT)-1);
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000929 if (TLI.MaskedValueIsZero(N1, SignBit) &&
930 TLI.MaskedValueIsZero(N0, SignBit))
Nate Begemana148d982006-01-18 22:35:16 +0000931 return DAG.getNode(ISD::UREM, VT, N0, N1);
Chris Lattner26d29902006-10-12 20:58:32 +0000932
933 // Unconditionally lower X%C -> X-X/C*C. This allows the X/C logic to hack on
934 // the remainder operation.
935 if (N1C && !N1C->isNullValue()) {
936 SDOperand Div = DAG.getNode(ISD::SDIV, VT, N0, N1);
937 SDOperand Mul = DAG.getNode(ISD::MUL, VT, Div, N1);
938 SDOperand Sub = DAG.getNode(ISD::SUB, VT, N0, Mul);
939 AddToWorkList(Div.Val);
940 AddToWorkList(Mul.Val);
941 return Sub;
942 }
943
Nate Begeman83e75ec2005-09-06 04:43:02 +0000944 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000945}
946
Nate Begeman83e75ec2005-09-06 04:43:02 +0000947SDOperand DAGCombiner::visitUREM(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000948 SDOperand N0 = N->getOperand(0);
949 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000950 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
951 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begemana148d982006-01-18 22:35:16 +0000952 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000953
954 // fold (urem c1, c2) -> c1%c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000955 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +0000956 return DAG.getNode(ISD::UREM, VT, N0, N1);
Nate Begeman07ed4172005-10-10 21:26:48 +0000957 // fold (urem x, pow2) -> (and x, pow2-1)
958 if (N1C && !N1C->isNullValue() && isPowerOf2_64(N1C->getValue()))
Nate Begemana148d982006-01-18 22:35:16 +0000959 return DAG.getNode(ISD::AND, VT, N0, DAG.getConstant(N1C->getValue()-1,VT));
Nate Begemanc031e332006-02-05 07:36:48 +0000960 // fold (urem x, (shl pow2, y)) -> (and x, (add (shl pow2, y), -1))
961 if (N1.getOpcode() == ISD::SHL) {
962 if (ConstantSDNode *SHC = dyn_cast<ConstantSDNode>(N1.getOperand(0))) {
963 if (isPowerOf2_64(SHC->getValue())) {
Nate Begemanbab92392006-02-05 08:07:24 +0000964 SDOperand Add = DAG.getNode(ISD::ADD, VT, N1,DAG.getConstant(~0ULL,VT));
Chris Lattner5750df92006-03-01 04:03:14 +0000965 AddToWorkList(Add.Val);
Nate Begemanc031e332006-02-05 07:36:48 +0000966 return DAG.getNode(ISD::AND, VT, N0, Add);
967 }
968 }
969 }
Chris Lattner26d29902006-10-12 20:58:32 +0000970
971 // Unconditionally lower X%C -> X-X/C*C. This allows the X/C logic to hack on
972 // the remainder operation.
973 if (N1C && !N1C->isNullValue()) {
974 SDOperand Div = DAG.getNode(ISD::UDIV, VT, N0, N1);
975 SDOperand Mul = DAG.getNode(ISD::MUL, VT, Div, N1);
976 SDOperand Sub = DAG.getNode(ISD::SUB, VT, N0, Mul);
977 AddToWorkList(Div.Val);
978 AddToWorkList(Mul.Val);
979 return Sub;
980 }
981
Nate Begeman83e75ec2005-09-06 04:43:02 +0000982 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000983}
984
Nate Begeman83e75ec2005-09-06 04:43:02 +0000985SDOperand DAGCombiner::visitMULHS(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000986 SDOperand N0 = N->getOperand(0);
987 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000988 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000989
990 // fold (mulhs x, 0) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +0000991 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000992 return N1;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000993 // fold (mulhs x, 1) -> (sra x, size(x)-1)
Nate Begeman646d7e22005-09-02 21:18:40 +0000994 if (N1C && N1C->getValue() == 1)
Nate Begeman1d4d4142005-09-01 00:19:25 +0000995 return DAG.getNode(ISD::SRA, N0.getValueType(), N0,
996 DAG.getConstant(MVT::getSizeInBits(N0.getValueType())-1,
Nate Begeman83e75ec2005-09-06 04:43:02 +0000997 TLI.getShiftAmountTy()));
998 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000999}
1000
Nate Begeman83e75ec2005-09-06 04:43:02 +00001001SDOperand DAGCombiner::visitMULHU(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001002 SDOperand N0 = N->getOperand(0);
1003 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001004 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001005
1006 // fold (mulhu x, 0) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001007 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001008 return N1;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001009 // fold (mulhu x, 1) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001010 if (N1C && N1C->getValue() == 1)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001011 return DAG.getConstant(0, N0.getValueType());
1012 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001013}
1014
Chris Lattner35e5c142006-05-05 05:51:50 +00001015/// SimplifyBinOpWithSameOpcodeHands - If this is a binary operator with
1016/// two operands of the same opcode, try to simplify it.
1017SDOperand DAGCombiner::SimplifyBinOpWithSameOpcodeHands(SDNode *N) {
1018 SDOperand N0 = N->getOperand(0), N1 = N->getOperand(1);
1019 MVT::ValueType VT = N0.getValueType();
1020 assert(N0.getOpcode() == N1.getOpcode() && "Bad input!");
1021
Chris Lattner540121f2006-05-05 06:31:05 +00001022 // For each of OP in AND/OR/XOR:
1023 // fold (OP (zext x), (zext y)) -> (zext (OP x, y))
1024 // fold (OP (sext x), (sext y)) -> (sext (OP x, y))
1025 // fold (OP (aext x), (aext y)) -> (aext (OP x, y))
Chris Lattner0d8dae72006-05-05 06:32:04 +00001026 // fold (OP (trunc x), (trunc y)) -> (trunc (OP x, y))
Chris Lattner540121f2006-05-05 06:31:05 +00001027 if ((N0.getOpcode() == ISD::ZERO_EXTEND || N0.getOpcode() == ISD::ANY_EXTEND||
Chris Lattner0d8dae72006-05-05 06:32:04 +00001028 N0.getOpcode() == ISD::SIGN_EXTEND || N0.getOpcode() == ISD::TRUNCATE) &&
Chris Lattner35e5c142006-05-05 05:51:50 +00001029 N0.getOperand(0).getValueType() == N1.getOperand(0).getValueType()) {
1030 SDOperand ORNode = DAG.getNode(N->getOpcode(),
1031 N0.getOperand(0).getValueType(),
1032 N0.getOperand(0), N1.getOperand(0));
1033 AddToWorkList(ORNode.Val);
Chris Lattner540121f2006-05-05 06:31:05 +00001034 return DAG.getNode(N0.getOpcode(), VT, ORNode);
Chris Lattner35e5c142006-05-05 05:51:50 +00001035 }
1036
Chris Lattnera3dc3f62006-05-05 06:10:43 +00001037 // For each of OP in SHL/SRL/SRA/AND...
1038 // fold (and (OP x, z), (OP y, z)) -> (OP (and x, y), z)
1039 // fold (or (OP x, z), (OP y, z)) -> (OP (or x, y), z)
1040 // fold (xor (OP x, z), (OP y, z)) -> (OP (xor x, y), z)
Chris Lattner35e5c142006-05-05 05:51:50 +00001041 if ((N0.getOpcode() == ISD::SHL || N0.getOpcode() == ISD::SRL ||
Chris Lattnera3dc3f62006-05-05 06:10:43 +00001042 N0.getOpcode() == ISD::SRA || N0.getOpcode() == ISD::AND) &&
Chris Lattner35e5c142006-05-05 05:51:50 +00001043 N0.getOperand(1) == N1.getOperand(1)) {
1044 SDOperand ORNode = DAG.getNode(N->getOpcode(),
1045 N0.getOperand(0).getValueType(),
1046 N0.getOperand(0), N1.getOperand(0));
1047 AddToWorkList(ORNode.Val);
1048 return DAG.getNode(N0.getOpcode(), VT, ORNode, N0.getOperand(1));
1049 }
1050
1051 return SDOperand();
1052}
1053
Nate Begeman83e75ec2005-09-06 04:43:02 +00001054SDOperand DAGCombiner::visitAND(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001055 SDOperand N0 = N->getOperand(0);
1056 SDOperand N1 = N->getOperand(1);
Nate Begemanfb7217b2006-02-17 19:54:08 +00001057 SDOperand LL, LR, RL, RR, CC0, CC1;
Nate Begeman646d7e22005-09-02 21:18:40 +00001058 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1059 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001060 MVT::ValueType VT = N1.getValueType();
1061
1062 // fold (and c1, c2) -> c1&c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001063 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001064 return DAG.getNode(ISD::AND, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +00001065 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00001066 if (N0C && !N1C)
1067 return DAG.getNode(ISD::AND, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001068 // fold (and x, -1) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001069 if (N1C && N1C->isAllOnesValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001070 return N0;
1071 // if (and x, c) is known to be zero, return 0
Nate Begeman368e18d2006-02-16 21:11:51 +00001072 if (N1C && TLI.MaskedValueIsZero(SDOperand(N, 0), MVT::getIntVTBitMask(VT)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001073 return DAG.getConstant(0, VT);
Nate Begemancd4d58c2006-02-03 06:46:56 +00001074 // reassociate and
1075 SDOperand RAND = ReassociateOps(ISD::AND, N0, N1);
1076 if (RAND.Val != 0)
1077 return RAND;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001078 // fold (and (or x, 0xFFFF), 0xFF) -> 0xFF
Nate Begeman5dc7e862005-11-02 18:42:59 +00001079 if (N1C && N0.getOpcode() == ISD::OR)
Nate Begeman1d4d4142005-09-01 00:19:25 +00001080 if (ConstantSDNode *ORI = dyn_cast<ConstantSDNode>(N0.getOperand(1)))
Nate Begeman646d7e22005-09-02 21:18:40 +00001081 if ((ORI->getValue() & N1C->getValue()) == N1C->getValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001082 return N1;
Chris Lattner3603cd62006-02-02 07:17:31 +00001083 // fold (and (any_ext V), c) -> (zero_ext V) if 'and' only clears top bits.
1084 if (N1C && N0.getOpcode() == ISD::ANY_EXTEND) {
Chris Lattner1ec05d12006-03-01 21:47:21 +00001085 unsigned InMask = MVT::getIntVTBitMask(N0.getOperand(0).getValueType());
Chris Lattner3603cd62006-02-02 07:17:31 +00001086 if (TLI.MaskedValueIsZero(N0.getOperand(0),
Chris Lattner1ec05d12006-03-01 21:47:21 +00001087 ~N1C->getValue() & InMask)) {
1088 SDOperand Zext = DAG.getNode(ISD::ZERO_EXTEND, N0.getValueType(),
1089 N0.getOperand(0));
1090
1091 // Replace uses of the AND with uses of the Zero extend node.
1092 CombineTo(N, Zext);
1093
Chris Lattner3603cd62006-02-02 07:17:31 +00001094 // We actually want to replace all uses of the any_extend with the
1095 // zero_extend, to avoid duplicating things. This will later cause this
1096 // AND to be folded.
Chris Lattner1ec05d12006-03-01 21:47:21 +00001097 CombineTo(N0.Val, Zext);
Chris Lattnerfedced72006-04-20 23:55:59 +00001098 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Chris Lattner3603cd62006-02-02 07:17:31 +00001099 }
1100 }
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001101 // fold (and (setcc x), (setcc y)) -> (setcc (and x, y))
1102 if (isSetCCEquivalent(N0, LL, LR, CC0) && isSetCCEquivalent(N1, RL, RR, CC1)){
1103 ISD::CondCode Op0 = cast<CondCodeSDNode>(CC0)->get();
1104 ISD::CondCode Op1 = cast<CondCodeSDNode>(CC1)->get();
1105
1106 if (LR == RR && isa<ConstantSDNode>(LR) && Op0 == Op1 &&
1107 MVT::isInteger(LL.getValueType())) {
1108 // fold (X == 0) & (Y == 0) -> (X|Y == 0)
1109 if (cast<ConstantSDNode>(LR)->getValue() == 0 && Op1 == ISD::SETEQ) {
1110 SDOperand ORNode = DAG.getNode(ISD::OR, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001111 AddToWorkList(ORNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001112 return DAG.getSetCC(VT, ORNode, LR, Op1);
1113 }
1114 // fold (X == -1) & (Y == -1) -> (X&Y == -1)
1115 if (cast<ConstantSDNode>(LR)->isAllOnesValue() && Op1 == ISD::SETEQ) {
1116 SDOperand ANDNode = DAG.getNode(ISD::AND, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001117 AddToWorkList(ANDNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001118 return DAG.getSetCC(VT, ANDNode, LR, Op1);
1119 }
1120 // fold (X > -1) & (Y > -1) -> (X|Y > -1)
1121 if (cast<ConstantSDNode>(LR)->isAllOnesValue() && Op1 == ISD::SETGT) {
1122 SDOperand ORNode = DAG.getNode(ISD::OR, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001123 AddToWorkList(ORNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001124 return DAG.getSetCC(VT, ORNode, LR, Op1);
1125 }
1126 }
1127 // canonicalize equivalent to ll == rl
1128 if (LL == RR && LR == RL) {
1129 Op1 = ISD::getSetCCSwappedOperands(Op1);
1130 std::swap(RL, RR);
1131 }
1132 if (LL == RL && LR == RR) {
1133 bool isInteger = MVT::isInteger(LL.getValueType());
1134 ISD::CondCode Result = ISD::getSetCCAndOperation(Op0, Op1, isInteger);
1135 if (Result != ISD::SETCC_INVALID)
1136 return DAG.getSetCC(N0.getValueType(), LL, LR, Result);
1137 }
1138 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001139
1140 // Simplify: and (op x...), (op y...) -> (op (and x, y))
1141 if (N0.getOpcode() == N1.getOpcode()) {
1142 SDOperand Tmp = SimplifyBinOpWithSameOpcodeHands(N);
1143 if (Tmp.Val) return Tmp;
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001144 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001145
Nate Begemande996292006-02-03 22:24:05 +00001146 // fold (and (sign_extend_inreg x, i16 to i32), 1) -> (and x, 1)
1147 // fold (and (sra)) -> (and (srl)) when possible.
Chris Lattner6ea2dee2006-03-25 22:19:00 +00001148 if (!MVT::isVector(VT) &&
1149 SimplifyDemandedBits(SDOperand(N, 0)))
Chris Lattneref027f92006-04-21 15:32:26 +00001150 return SDOperand(N, 0);
Nate Begemanded49632005-10-13 03:11:28 +00001151 // fold (zext_inreg (extload x)) -> (zextload x)
Evan Chengc5484282006-10-04 00:56:09 +00001152 if (ISD::isEXTLoad(N0.Val)) {
Evan Cheng466685d2006-10-09 20:57:25 +00001153 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Evan Cheng2e49f092006-10-11 07:10:22 +00001154 MVT::ValueType EVT = LN0->getLoadedVT();
Nate Begemanbfd65a02005-10-13 18:34:58 +00001155 // If we zero all the possible extended bits, then we can turn this into
1156 // a zextload if we are running before legalize or the operation is legal.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001157 if (TLI.MaskedValueIsZero(N1, ~0ULL << MVT::getSizeInBits(EVT)) &&
Evan Chengc5484282006-10-04 00:56:09 +00001158 (!AfterLegalize || TLI.isLoadXLegal(ISD::ZEXTLOAD, EVT))) {
Evan Cheng466685d2006-10-09 20:57:25 +00001159 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, LN0->getChain(),
1160 LN0->getBasePtr(), LN0->getSrcValue(),
1161 LN0->getSrcValueOffset(), EVT);
Chris Lattner5750df92006-03-01 04:03:14 +00001162 AddToWorkList(N);
Chris Lattner67a44cd2005-10-13 18:16:34 +00001163 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00001164 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begemanded49632005-10-13 03:11:28 +00001165 }
1166 }
1167 // fold (zext_inreg (sextload x)) -> (zextload x) iff load has one use
Evan Chengc5484282006-10-04 00:56:09 +00001168 if (ISD::isSEXTLoad(N0.Val) && N0.hasOneUse()) {
Evan Cheng466685d2006-10-09 20:57:25 +00001169 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Evan Cheng2e49f092006-10-11 07:10:22 +00001170 MVT::ValueType EVT = LN0->getLoadedVT();
Nate Begemanbfd65a02005-10-13 18:34:58 +00001171 // If we zero all the possible extended bits, then we can turn this into
1172 // a zextload if we are running before legalize or the operation is legal.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001173 if (TLI.MaskedValueIsZero(N1, ~0ULL << MVT::getSizeInBits(EVT)) &&
Evan Chengc5484282006-10-04 00:56:09 +00001174 (!AfterLegalize || TLI.isLoadXLegal(ISD::ZEXTLOAD, EVT))) {
Evan Cheng466685d2006-10-09 20:57:25 +00001175 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, LN0->getChain(),
1176 LN0->getBasePtr(), LN0->getSrcValue(),
1177 LN0->getSrcValueOffset(), EVT);
Chris Lattner5750df92006-03-01 04:03:14 +00001178 AddToWorkList(N);
Chris Lattner67a44cd2005-10-13 18:16:34 +00001179 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00001180 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begemanded49632005-10-13 03:11:28 +00001181 }
1182 }
Chris Lattner15045b62006-02-28 06:35:35 +00001183
Chris Lattner35a9f5a2006-02-28 06:49:37 +00001184 // fold (and (load x), 255) -> (zextload x, i8)
1185 // fold (and (extload x, i16), 255) -> (zextload x, i8)
Evan Cheng466685d2006-10-09 20:57:25 +00001186 if (N1C && N0.getOpcode() == ISD::LOAD) {
1187 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
1188 if (LN0->getExtensionType() != ISD::SEXTLOAD &&
1189 N0.hasOneUse()) {
1190 MVT::ValueType EVT, LoadedVT;
1191 if (N1C->getValue() == 255)
1192 EVT = MVT::i8;
1193 else if (N1C->getValue() == 65535)
1194 EVT = MVT::i16;
1195 else if (N1C->getValue() == ~0U)
1196 EVT = MVT::i32;
1197 else
1198 EVT = MVT::Other;
Chris Lattner35a9f5a2006-02-28 06:49:37 +00001199
Evan Cheng2e49f092006-10-11 07:10:22 +00001200 LoadedVT = LN0->getLoadedVT();
Evan Cheng466685d2006-10-09 20:57:25 +00001201 if (EVT != MVT::Other && LoadedVT > EVT &&
1202 (!AfterLegalize || TLI.isLoadXLegal(ISD::ZEXTLOAD, EVT))) {
1203 MVT::ValueType PtrType = N0.getOperand(1).getValueType();
1204 // For big endian targets, we need to add an offset to the pointer to
1205 // load the correct bytes. For little endian systems, we merely need to
1206 // read fewer bytes from the same pointer.
1207 unsigned PtrOff =
1208 (MVT::getSizeInBits(LoadedVT) - MVT::getSizeInBits(EVT)) / 8;
1209 SDOperand NewPtr = LN0->getBasePtr();
1210 if (!TLI.isLittleEndian())
1211 NewPtr = DAG.getNode(ISD::ADD, PtrType, NewPtr,
1212 DAG.getConstant(PtrOff, PtrType));
1213 AddToWorkList(NewPtr.Val);
1214 SDOperand Load =
1215 DAG.getExtLoad(ISD::ZEXTLOAD, VT, LN0->getChain(), NewPtr,
1216 LN0->getSrcValue(), LN0->getSrcValueOffset(), EVT);
1217 AddToWorkList(N);
1218 CombineTo(N0.Val, Load, Load.getValue(1));
1219 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
1220 }
Chris Lattner15045b62006-02-28 06:35:35 +00001221 }
1222 }
1223
Nate Begeman83e75ec2005-09-06 04:43:02 +00001224 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001225}
1226
Nate Begeman83e75ec2005-09-06 04:43:02 +00001227SDOperand DAGCombiner::visitOR(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001228 SDOperand N0 = N->getOperand(0);
1229 SDOperand N1 = N->getOperand(1);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001230 SDOperand LL, LR, RL, RR, CC0, CC1;
Nate Begeman646d7e22005-09-02 21:18:40 +00001231 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1232 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001233 MVT::ValueType VT = N1.getValueType();
1234 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001235
1236 // fold (or c1, c2) -> c1|c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001237 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001238 return DAG.getNode(ISD::OR, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +00001239 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00001240 if (N0C && !N1C)
1241 return DAG.getNode(ISD::OR, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001242 // fold (or x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001243 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001244 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001245 // fold (or x, -1) -> -1
Nate Begeman646d7e22005-09-02 21:18:40 +00001246 if (N1C && N1C->isAllOnesValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001247 return N1;
1248 // fold (or x, c) -> c iff (x & ~c) == 0
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001249 if (N1C &&
1250 TLI.MaskedValueIsZero(N0,~N1C->getValue() & (~0ULL>>(64-OpSizeInBits))))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001251 return N1;
Nate Begemancd4d58c2006-02-03 06:46:56 +00001252 // reassociate or
1253 SDOperand ROR = ReassociateOps(ISD::OR, N0, N1);
1254 if (ROR.Val != 0)
1255 return ROR;
1256 // Canonicalize (or (and X, c1), c2) -> (and (or X, c2), c1|c2)
1257 if (N1C && N0.getOpcode() == ISD::AND && N0.Val->hasOneUse() &&
Chris Lattner731d3482005-10-27 05:06:38 +00001258 isa<ConstantSDNode>(N0.getOperand(1))) {
Chris Lattner731d3482005-10-27 05:06:38 +00001259 ConstantSDNode *C1 = cast<ConstantSDNode>(N0.getOperand(1));
1260 return DAG.getNode(ISD::AND, VT, DAG.getNode(ISD::OR, VT, N0.getOperand(0),
1261 N1),
1262 DAG.getConstant(N1C->getValue() | C1->getValue(), VT));
Nate Begeman223df222005-09-08 20:18:10 +00001263 }
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001264 // fold (or (setcc x), (setcc y)) -> (setcc (or x, y))
1265 if (isSetCCEquivalent(N0, LL, LR, CC0) && isSetCCEquivalent(N1, RL, RR, CC1)){
1266 ISD::CondCode Op0 = cast<CondCodeSDNode>(CC0)->get();
1267 ISD::CondCode Op1 = cast<CondCodeSDNode>(CC1)->get();
1268
1269 if (LR == RR && isa<ConstantSDNode>(LR) && Op0 == Op1 &&
1270 MVT::isInteger(LL.getValueType())) {
1271 // fold (X != 0) | (Y != 0) -> (X|Y != 0)
1272 // fold (X < 0) | (Y < 0) -> (X|Y < 0)
1273 if (cast<ConstantSDNode>(LR)->getValue() == 0 &&
1274 (Op1 == ISD::SETNE || Op1 == ISD::SETLT)) {
1275 SDOperand ORNode = DAG.getNode(ISD::OR, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001276 AddToWorkList(ORNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001277 return DAG.getSetCC(VT, ORNode, LR, Op1);
1278 }
1279 // fold (X != -1) | (Y != -1) -> (X&Y != -1)
1280 // fold (X > -1) | (Y > -1) -> (X&Y > -1)
1281 if (cast<ConstantSDNode>(LR)->isAllOnesValue() &&
1282 (Op1 == ISD::SETNE || Op1 == ISD::SETGT)) {
1283 SDOperand ANDNode = DAG.getNode(ISD::AND, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001284 AddToWorkList(ANDNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001285 return DAG.getSetCC(VT, ANDNode, LR, Op1);
1286 }
1287 }
1288 // canonicalize equivalent to ll == rl
1289 if (LL == RR && LR == RL) {
1290 Op1 = ISD::getSetCCSwappedOperands(Op1);
1291 std::swap(RL, RR);
1292 }
1293 if (LL == RL && LR == RR) {
1294 bool isInteger = MVT::isInteger(LL.getValueType());
1295 ISD::CondCode Result = ISD::getSetCCOrOperation(Op0, Op1, isInteger);
1296 if (Result != ISD::SETCC_INVALID)
1297 return DAG.getSetCC(N0.getValueType(), LL, LR, Result);
1298 }
1299 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001300
1301 // Simplify: or (op x...), (op y...) -> (op (or x, y))
1302 if (N0.getOpcode() == N1.getOpcode()) {
1303 SDOperand Tmp = SimplifyBinOpWithSameOpcodeHands(N);
1304 if (Tmp.Val) return Tmp;
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001305 }
Chris Lattner516b9622006-09-14 20:50:57 +00001306
Chris Lattner1ec72732006-09-14 21:11:37 +00001307 // (X & C1) | (Y & C2) -> (X|Y) & C3 if possible.
1308 if (N0.getOpcode() == ISD::AND &&
1309 N1.getOpcode() == ISD::AND &&
1310 N0.getOperand(1).getOpcode() == ISD::Constant &&
1311 N1.getOperand(1).getOpcode() == ISD::Constant &&
1312 // Don't increase # computations.
1313 (N0.Val->hasOneUse() || N1.Val->hasOneUse())) {
1314 // We can only do this xform if we know that bits from X that are set in C2
1315 // but not in C1 are already zero. Likewise for Y.
1316 uint64_t LHSMask = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
1317 uint64_t RHSMask = cast<ConstantSDNode>(N1.getOperand(1))->getValue();
1318
1319 if (TLI.MaskedValueIsZero(N0.getOperand(0), RHSMask&~LHSMask) &&
1320 TLI.MaskedValueIsZero(N1.getOperand(0), LHSMask&~RHSMask)) {
1321 SDOperand X =DAG.getNode(ISD::OR, VT, N0.getOperand(0), N1.getOperand(0));
1322 return DAG.getNode(ISD::AND, VT, X, DAG.getConstant(LHSMask|RHSMask, VT));
1323 }
1324 }
1325
1326
Chris Lattner516b9622006-09-14 20:50:57 +00001327 // See if this is some rotate idiom.
1328 if (SDNode *Rot = MatchRotate(N0, N1))
1329 return SDOperand(Rot, 0);
Chris Lattner35e5c142006-05-05 05:51:50 +00001330
Nate Begeman83e75ec2005-09-06 04:43:02 +00001331 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001332}
1333
Chris Lattner516b9622006-09-14 20:50:57 +00001334
1335/// MatchRotateHalf - Match "(X shl/srl V1) & V2" where V2 may not be present.
1336static bool MatchRotateHalf(SDOperand Op, SDOperand &Shift, SDOperand &Mask) {
1337 if (Op.getOpcode() == ISD::AND) {
Reid Spencer3ed469c2006-11-02 20:25:50 +00001338 if (isa<ConstantSDNode>(Op.getOperand(1))) {
Chris Lattner516b9622006-09-14 20:50:57 +00001339 Mask = Op.getOperand(1);
1340 Op = Op.getOperand(0);
1341 } else {
1342 return false;
1343 }
1344 }
1345
1346 if (Op.getOpcode() == ISD::SRL || Op.getOpcode() == ISD::SHL) {
1347 Shift = Op;
1348 return true;
1349 }
1350 return false;
1351}
1352
1353
1354// MatchRotate - Handle an 'or' of two operands. If this is one of the many
1355// idioms for rotate, and if the target supports rotation instructions, generate
1356// a rot[lr].
1357SDNode *DAGCombiner::MatchRotate(SDOperand LHS, SDOperand RHS) {
1358 // Must be a legal type. Expanded an promoted things won't work with rotates.
1359 MVT::ValueType VT = LHS.getValueType();
1360 if (!TLI.isTypeLegal(VT)) return 0;
1361
1362 // The target must have at least one rotate flavor.
1363 bool HasROTL = TLI.isOperationLegal(ISD::ROTL, VT);
1364 bool HasROTR = TLI.isOperationLegal(ISD::ROTR, VT);
1365 if (!HasROTL && !HasROTR) return 0;
1366
1367 // Match "(X shl/srl V1) & V2" where V2 may not be present.
1368 SDOperand LHSShift; // The shift.
1369 SDOperand LHSMask; // AND value if any.
1370 if (!MatchRotateHalf(LHS, LHSShift, LHSMask))
1371 return 0; // Not part of a rotate.
1372
1373 SDOperand RHSShift; // The shift.
1374 SDOperand RHSMask; // AND value if any.
1375 if (!MatchRotateHalf(RHS, RHSShift, RHSMask))
1376 return 0; // Not part of a rotate.
1377
1378 if (LHSShift.getOperand(0) != RHSShift.getOperand(0))
1379 return 0; // Not shifting the same value.
1380
1381 if (LHSShift.getOpcode() == RHSShift.getOpcode())
1382 return 0; // Shifts must disagree.
1383
1384 // Canonicalize shl to left side in a shl/srl pair.
1385 if (RHSShift.getOpcode() == ISD::SHL) {
1386 std::swap(LHS, RHS);
1387 std::swap(LHSShift, RHSShift);
1388 std::swap(LHSMask , RHSMask );
1389 }
1390
1391 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
1392
1393 // fold (or (shl x, C1), (srl x, C2)) -> (rotl x, C1)
1394 // fold (or (shl x, C1), (srl x, C2)) -> (rotr x, C2)
1395 if (LHSShift.getOperand(1).getOpcode() == ISD::Constant &&
1396 RHSShift.getOperand(1).getOpcode() == ISD::Constant) {
1397 uint64_t LShVal = cast<ConstantSDNode>(LHSShift.getOperand(1))->getValue();
1398 uint64_t RShVal = cast<ConstantSDNode>(RHSShift.getOperand(1))->getValue();
1399 if ((LShVal + RShVal) != OpSizeInBits)
1400 return 0;
1401
1402 SDOperand Rot;
1403 if (HasROTL)
1404 Rot = DAG.getNode(ISD::ROTL, VT, LHSShift.getOperand(0),
1405 LHSShift.getOperand(1));
1406 else
1407 Rot = DAG.getNode(ISD::ROTR, VT, LHSShift.getOperand(0),
1408 RHSShift.getOperand(1));
1409
1410 // If there is an AND of either shifted operand, apply it to the result.
1411 if (LHSMask.Val || RHSMask.Val) {
1412 uint64_t Mask = MVT::getIntVTBitMask(VT);
1413
1414 if (LHSMask.Val) {
1415 uint64_t RHSBits = (1ULL << LShVal)-1;
1416 Mask &= cast<ConstantSDNode>(LHSMask)->getValue() | RHSBits;
1417 }
1418 if (RHSMask.Val) {
1419 uint64_t LHSBits = ~((1ULL << (OpSizeInBits-RShVal))-1);
1420 Mask &= cast<ConstantSDNode>(RHSMask)->getValue() | LHSBits;
1421 }
1422
1423 Rot = DAG.getNode(ISD::AND, VT, Rot, DAG.getConstant(Mask, VT));
1424 }
1425
1426 return Rot.Val;
1427 }
1428
1429 // If there is a mask here, and we have a variable shift, we can't be sure
1430 // that we're masking out the right stuff.
1431 if (LHSMask.Val || RHSMask.Val)
1432 return 0;
1433
1434 // fold (or (shl x, y), (srl x, (sub 32, y))) -> (rotl x, y)
1435 // fold (or (shl x, y), (srl x, (sub 32, y))) -> (rotr x, (sub 32, y))
1436 if (RHSShift.getOperand(1).getOpcode() == ISD::SUB &&
1437 LHSShift.getOperand(1) == RHSShift.getOperand(1).getOperand(1)) {
1438 if (ConstantSDNode *SUBC =
1439 dyn_cast<ConstantSDNode>(RHSShift.getOperand(1).getOperand(0))) {
1440 if (SUBC->getValue() == OpSizeInBits)
1441 if (HasROTL)
1442 return DAG.getNode(ISD::ROTL, VT, LHSShift.getOperand(0),
1443 LHSShift.getOperand(1)).Val;
1444 else
1445 return DAG.getNode(ISD::ROTR, VT, LHSShift.getOperand(0),
1446 LHSShift.getOperand(1)).Val;
1447 }
1448 }
1449
1450 // fold (or (shl x, (sub 32, y)), (srl x, r)) -> (rotr x, y)
1451 // fold (or (shl x, (sub 32, y)), (srl x, r)) -> (rotl x, (sub 32, y))
1452 if (LHSShift.getOperand(1).getOpcode() == ISD::SUB &&
1453 RHSShift.getOperand(1) == LHSShift.getOperand(1).getOperand(1)) {
1454 if (ConstantSDNode *SUBC =
1455 dyn_cast<ConstantSDNode>(LHSShift.getOperand(1).getOperand(0))) {
1456 if (SUBC->getValue() == OpSizeInBits)
1457 if (HasROTL)
1458 return DAG.getNode(ISD::ROTL, VT, LHSShift.getOperand(0),
1459 LHSShift.getOperand(1)).Val;
1460 else
1461 return DAG.getNode(ISD::ROTR, VT, LHSShift.getOperand(0),
1462 RHSShift.getOperand(1)).Val;
1463 }
1464 }
1465
1466 return 0;
1467}
1468
1469
Nate Begeman83e75ec2005-09-06 04:43:02 +00001470SDOperand DAGCombiner::visitXOR(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001471 SDOperand N0 = N->getOperand(0);
1472 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001473 SDOperand LHS, RHS, CC;
1474 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1475 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001476 MVT::ValueType VT = N0.getValueType();
1477
1478 // fold (xor c1, c2) -> c1^c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001479 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001480 return DAG.getNode(ISD::XOR, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +00001481 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00001482 if (N0C && !N1C)
1483 return DAG.getNode(ISD::XOR, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001484 // fold (xor x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001485 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001486 return N0;
Nate Begemancd4d58c2006-02-03 06:46:56 +00001487 // reassociate xor
1488 SDOperand RXOR = ReassociateOps(ISD::XOR, N0, N1);
1489 if (RXOR.Val != 0)
1490 return RXOR;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001491 // fold !(x cc y) -> (x !cc y)
Nate Begeman646d7e22005-09-02 21:18:40 +00001492 if (N1C && N1C->getValue() == 1 && isSetCCEquivalent(N0, LHS, RHS, CC)) {
1493 bool isInt = MVT::isInteger(LHS.getValueType());
1494 ISD::CondCode NotCC = ISD::getSetCCInverse(cast<CondCodeSDNode>(CC)->get(),
1495 isInt);
1496 if (N0.getOpcode() == ISD::SETCC)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001497 return DAG.getSetCC(VT, LHS, RHS, NotCC);
Nate Begeman646d7e22005-09-02 21:18:40 +00001498 if (N0.getOpcode() == ISD::SELECT_CC)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001499 return DAG.getSelectCC(LHS, RHS, N0.getOperand(2),N0.getOperand(3),NotCC);
Nate Begeman646d7e22005-09-02 21:18:40 +00001500 assert(0 && "Unhandled SetCC Equivalent!");
1501 abort();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001502 }
Nate Begeman99801192005-09-07 23:25:52 +00001503 // fold !(x or y) -> (!x and !y) iff x or y are setcc
Chris Lattner734c91d2006-11-10 21:37:15 +00001504 if (N1C && N1C->getValue() == 1 && VT == MVT::i1 &&
Nate Begeman99801192005-09-07 23:25:52 +00001505 (N0.getOpcode() == ISD::OR || N0.getOpcode() == ISD::AND)) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001506 SDOperand LHS = N0.getOperand(0), RHS = N0.getOperand(1);
Nate Begeman99801192005-09-07 23:25:52 +00001507 if (isOneUseSetCC(RHS) || isOneUseSetCC(LHS)) {
1508 unsigned NewOpcode = N0.getOpcode() == ISD::AND ? ISD::OR : ISD::AND;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001509 LHS = DAG.getNode(ISD::XOR, VT, LHS, N1); // RHS = ~LHS
1510 RHS = DAG.getNode(ISD::XOR, VT, RHS, N1); // RHS = ~RHS
Chris Lattner5750df92006-03-01 04:03:14 +00001511 AddToWorkList(LHS.Val); AddToWorkList(RHS.Val);
Nate Begeman99801192005-09-07 23:25:52 +00001512 return DAG.getNode(NewOpcode, VT, LHS, RHS);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001513 }
1514 }
Nate Begeman99801192005-09-07 23:25:52 +00001515 // fold !(x or y) -> (!x and !y) iff x or y are constants
1516 if (N1C && N1C->isAllOnesValue() &&
1517 (N0.getOpcode() == ISD::OR || N0.getOpcode() == ISD::AND)) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001518 SDOperand LHS = N0.getOperand(0), RHS = N0.getOperand(1);
Nate Begeman99801192005-09-07 23:25:52 +00001519 if (isa<ConstantSDNode>(RHS) || isa<ConstantSDNode>(LHS)) {
1520 unsigned NewOpcode = N0.getOpcode() == ISD::AND ? ISD::OR : ISD::AND;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001521 LHS = DAG.getNode(ISD::XOR, VT, LHS, N1); // RHS = ~LHS
1522 RHS = DAG.getNode(ISD::XOR, VT, RHS, N1); // RHS = ~RHS
Chris Lattner5750df92006-03-01 04:03:14 +00001523 AddToWorkList(LHS.Val); AddToWorkList(RHS.Val);
Nate Begeman99801192005-09-07 23:25:52 +00001524 return DAG.getNode(NewOpcode, VT, LHS, RHS);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001525 }
1526 }
Nate Begeman223df222005-09-08 20:18:10 +00001527 // fold (xor (xor x, c1), c2) -> (xor x, c1^c2)
1528 if (N1C && N0.getOpcode() == ISD::XOR) {
1529 ConstantSDNode *N00C = dyn_cast<ConstantSDNode>(N0.getOperand(0));
1530 ConstantSDNode *N01C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
1531 if (N00C)
1532 return DAG.getNode(ISD::XOR, VT, N0.getOperand(1),
1533 DAG.getConstant(N1C->getValue()^N00C->getValue(), VT));
1534 if (N01C)
1535 return DAG.getNode(ISD::XOR, VT, N0.getOperand(0),
1536 DAG.getConstant(N1C->getValue()^N01C->getValue(), VT));
1537 }
1538 // fold (xor x, x) -> 0
Chris Lattner4fbdd592006-03-28 19:11:05 +00001539 if (N0 == N1) {
1540 if (!MVT::isVector(VT)) {
1541 return DAG.getConstant(0, VT);
1542 } else if (!AfterLegalize || TLI.isOperationLegal(ISD::BUILD_VECTOR, VT)) {
1543 // Produce a vector of zeros.
1544 SDOperand El = DAG.getConstant(0, MVT::getVectorBaseType(VT));
1545 std::vector<SDOperand> Ops(MVT::getVectorNumElements(VT), El);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001546 return DAG.getNode(ISD::BUILD_VECTOR, VT, &Ops[0], Ops.size());
Chris Lattner4fbdd592006-03-28 19:11:05 +00001547 }
1548 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001549
1550 // Simplify: xor (op x...), (op y...) -> (op (xor x, y))
1551 if (N0.getOpcode() == N1.getOpcode()) {
1552 SDOperand Tmp = SimplifyBinOpWithSameOpcodeHands(N);
1553 if (Tmp.Val) return Tmp;
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001554 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001555
Chris Lattner3e104b12006-04-08 04:15:24 +00001556 // Simplify the expression using non-local knowledge.
1557 if (!MVT::isVector(VT) &&
1558 SimplifyDemandedBits(SDOperand(N, 0)))
Chris Lattneref027f92006-04-21 15:32:26 +00001559 return SDOperand(N, 0);
Chris Lattner3e104b12006-04-08 04:15:24 +00001560
Nate Begeman83e75ec2005-09-06 04:43:02 +00001561 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001562}
1563
Nate Begeman83e75ec2005-09-06 04:43:02 +00001564SDOperand DAGCombiner::visitSHL(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001565 SDOperand N0 = N->getOperand(0);
1566 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001567 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1568 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001569 MVT::ValueType VT = N0.getValueType();
1570 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
1571
1572 // fold (shl c1, c2) -> c1<<c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001573 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001574 return DAG.getNode(ISD::SHL, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001575 // fold (shl 0, x) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001576 if (N0C && N0C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001577 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001578 // fold (shl x, c >= size(x)) -> undef
Nate Begeman646d7e22005-09-02 21:18:40 +00001579 if (N1C && N1C->getValue() >= OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001580 return DAG.getNode(ISD::UNDEF, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001581 // fold (shl x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001582 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001583 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001584 // if (shl x, c) is known to be zero, return 0
Nate Begemanfb7217b2006-02-17 19:54:08 +00001585 if (TLI.MaskedValueIsZero(SDOperand(N, 0), MVT::getIntVTBitMask(VT)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001586 return DAG.getConstant(0, VT);
Chris Lattner012f2412006-02-17 21:58:01 +00001587 if (SimplifyDemandedBits(SDOperand(N, 0)))
Chris Lattneref027f92006-04-21 15:32:26 +00001588 return SDOperand(N, 0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001589 // fold (shl (shl x, c1), c2) -> 0 or (shl x, c1+c2)
Nate Begeman646d7e22005-09-02 21:18:40 +00001590 if (N1C && N0.getOpcode() == ISD::SHL &&
Nate Begeman1d4d4142005-09-01 00:19:25 +00001591 N0.getOperand(1).getOpcode() == ISD::Constant) {
1592 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
Nate Begeman646d7e22005-09-02 21:18:40 +00001593 uint64_t c2 = N1C->getValue();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001594 if (c1 + c2 > OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001595 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001596 return DAG.getNode(ISD::SHL, VT, N0.getOperand(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001597 DAG.getConstant(c1 + c2, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001598 }
1599 // fold (shl (srl x, c1), c2) -> (shl (and x, -1 << c1), c2-c1) or
1600 // (srl (and x, -1 << c1), c1-c2)
Nate Begeman646d7e22005-09-02 21:18:40 +00001601 if (N1C && N0.getOpcode() == ISD::SRL &&
Nate Begeman1d4d4142005-09-01 00:19:25 +00001602 N0.getOperand(1).getOpcode() == ISD::Constant) {
1603 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
Nate Begeman646d7e22005-09-02 21:18:40 +00001604 uint64_t c2 = N1C->getValue();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001605 SDOperand Mask = DAG.getNode(ISD::AND, VT, N0.getOperand(0),
1606 DAG.getConstant(~0ULL << c1, VT));
1607 if (c2 > c1)
1608 return DAG.getNode(ISD::SHL, VT, Mask,
Nate Begeman83e75ec2005-09-06 04:43:02 +00001609 DAG.getConstant(c2-c1, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001610 else
Nate Begeman83e75ec2005-09-06 04:43:02 +00001611 return DAG.getNode(ISD::SRL, VT, Mask,
1612 DAG.getConstant(c1-c2, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001613 }
1614 // fold (shl (sra x, c1), c1) -> (and x, -1 << c1)
Nate Begeman646d7e22005-09-02 21:18:40 +00001615 if (N1C && N0.getOpcode() == ISD::SRA && N1 == N0.getOperand(1))
Nate Begeman4ebd8052005-09-01 23:24:04 +00001616 return DAG.getNode(ISD::AND, VT, N0.getOperand(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001617 DAG.getConstant(~0ULL << N1C->getValue(), VT));
Chris Lattnercac70592006-03-05 19:53:55 +00001618 // fold (shl (add x, c1), c2) -> (add (shl x, c2), c1<<c2)
1619 if (N1C && N0.getOpcode() == ISD::ADD && N0.Val->hasOneUse() &&
1620 isa<ConstantSDNode>(N0.getOperand(1))) {
1621 return DAG.getNode(ISD::ADD, VT,
1622 DAG.getNode(ISD::SHL, VT, N0.getOperand(0), N1),
1623 DAG.getNode(ISD::SHL, VT, N0.getOperand(1), N1));
1624 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001625 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001626}
1627
Nate Begeman83e75ec2005-09-06 04:43:02 +00001628SDOperand DAGCombiner::visitSRA(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001629 SDOperand N0 = N->getOperand(0);
1630 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001631 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1632 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001633 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001634
1635 // fold (sra c1, c2) -> c1>>c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001636 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001637 return DAG.getNode(ISD::SRA, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001638 // fold (sra 0, x) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001639 if (N0C && N0C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001640 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001641 // fold (sra -1, x) -> -1
Nate Begeman646d7e22005-09-02 21:18:40 +00001642 if (N0C && N0C->isAllOnesValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001643 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001644 // fold (sra x, c >= size(x)) -> undef
Nate Begemanfb7217b2006-02-17 19:54:08 +00001645 if (N1C && N1C->getValue() >= MVT::getSizeInBits(VT))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001646 return DAG.getNode(ISD::UNDEF, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001647 // fold (sra x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001648 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001649 return N0;
Nate Begemanfb7217b2006-02-17 19:54:08 +00001650 // fold (sra (shl x, c1), c1) -> sext_inreg for some c1 and target supports
1651 // sext_inreg.
1652 if (N1C && N0.getOpcode() == ISD::SHL && N1 == N0.getOperand(1)) {
1653 unsigned LowBits = MVT::getSizeInBits(VT) - (unsigned)N1C->getValue();
1654 MVT::ValueType EVT;
1655 switch (LowBits) {
1656 default: EVT = MVT::Other; break;
1657 case 1: EVT = MVT::i1; break;
1658 case 8: EVT = MVT::i8; break;
1659 case 16: EVT = MVT::i16; break;
1660 case 32: EVT = MVT::i32; break;
1661 }
1662 if (EVT > MVT::Other && TLI.isOperationLegal(ISD::SIGN_EXTEND_INREG, EVT))
1663 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, N0.getOperand(0),
1664 DAG.getValueType(EVT));
1665 }
Chris Lattner71d9ebc2006-02-28 06:23:04 +00001666
1667 // fold (sra (sra x, c1), c2) -> (sra x, c1+c2)
1668 if (N1C && N0.getOpcode() == ISD::SRA) {
1669 if (ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1670 unsigned Sum = N1C->getValue() + C1->getValue();
1671 if (Sum >= MVT::getSizeInBits(VT)) Sum = MVT::getSizeInBits(VT)-1;
1672 return DAG.getNode(ISD::SRA, VT, N0.getOperand(0),
1673 DAG.getConstant(Sum, N1C->getValueType(0)));
1674 }
1675 }
1676
Chris Lattnera8504462006-05-08 20:51:54 +00001677 // Simplify, based on bits shifted out of the LHS.
1678 if (N1C && SimplifyDemandedBits(SDOperand(N, 0)))
1679 return SDOperand(N, 0);
1680
1681
Nate Begeman1d4d4142005-09-01 00:19:25 +00001682 // If the sign bit is known to be zero, switch this to a SRL.
Nate Begemanfb7217b2006-02-17 19:54:08 +00001683 if (TLI.MaskedValueIsZero(N0, MVT::getIntVTSignBit(VT)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001684 return DAG.getNode(ISD::SRL, VT, N0, N1);
1685 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001686}
1687
Nate Begeman83e75ec2005-09-06 04:43:02 +00001688SDOperand DAGCombiner::visitSRL(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001689 SDOperand N0 = N->getOperand(0);
1690 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001691 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1692 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001693 MVT::ValueType VT = N0.getValueType();
1694 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
1695
1696 // fold (srl c1, c2) -> c1 >>u c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001697 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001698 return DAG.getNode(ISD::SRL, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001699 // fold (srl 0, x) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001700 if (N0C && N0C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001701 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001702 // fold (srl x, c >= size(x)) -> undef
Nate Begeman646d7e22005-09-02 21:18:40 +00001703 if (N1C && N1C->getValue() >= OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001704 return DAG.getNode(ISD::UNDEF, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001705 // fold (srl x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001706 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001707 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001708 // if (srl x, c) is known to be zero, return 0
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001709 if (N1C && TLI.MaskedValueIsZero(SDOperand(N, 0), ~0ULL >> (64-OpSizeInBits)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001710 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001711 // fold (srl (srl x, c1), c2) -> 0 or (srl x, c1+c2)
Nate Begeman646d7e22005-09-02 21:18:40 +00001712 if (N1C && N0.getOpcode() == ISD::SRL &&
Nate Begeman1d4d4142005-09-01 00:19:25 +00001713 N0.getOperand(1).getOpcode() == ISD::Constant) {
1714 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
Nate Begeman646d7e22005-09-02 21:18:40 +00001715 uint64_t c2 = N1C->getValue();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001716 if (c1 + c2 > OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001717 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001718 return DAG.getNode(ISD::SRL, VT, N0.getOperand(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001719 DAG.getConstant(c1 + c2, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001720 }
Chris Lattner350bec02006-04-02 06:11:11 +00001721
Chris Lattner06afe072006-05-05 22:53:17 +00001722 // fold (srl (anyextend x), c) -> (anyextend (srl x, c))
1723 if (N1C && N0.getOpcode() == ISD::ANY_EXTEND) {
1724 // Shifting in all undef bits?
1725 MVT::ValueType SmallVT = N0.getOperand(0).getValueType();
1726 if (N1C->getValue() >= MVT::getSizeInBits(SmallVT))
1727 return DAG.getNode(ISD::UNDEF, VT);
1728
1729 SDOperand SmallShift = DAG.getNode(ISD::SRL, SmallVT, N0.getOperand(0), N1);
1730 AddToWorkList(SmallShift.Val);
1731 return DAG.getNode(ISD::ANY_EXTEND, VT, SmallShift);
1732 }
1733
Chris Lattner3657ffe2006-10-12 20:23:19 +00001734 // fold (srl (sra X, Y), 31) -> (srl X, 31). This srl only looks at the sign
1735 // bit, which is unmodified by sra.
1736 if (N1C && N1C->getValue()+1 == MVT::getSizeInBits(VT)) {
1737 if (N0.getOpcode() == ISD::SRA)
1738 return DAG.getNode(ISD::SRL, VT, N0.getOperand(0), N1);
1739 }
1740
Chris Lattner350bec02006-04-02 06:11:11 +00001741 // fold (srl (ctlz x), "5") -> x iff x has one bit set (the low bit).
1742 if (N1C && N0.getOpcode() == ISD::CTLZ &&
1743 N1C->getValue() == Log2_32(MVT::getSizeInBits(VT))) {
1744 uint64_t KnownZero, KnownOne, Mask = MVT::getIntVTBitMask(VT);
1745 TLI.ComputeMaskedBits(N0.getOperand(0), Mask, KnownZero, KnownOne);
1746
1747 // If any of the input bits are KnownOne, then the input couldn't be all
1748 // zeros, thus the result of the srl will always be zero.
1749 if (KnownOne) return DAG.getConstant(0, VT);
1750
1751 // If all of the bits input the to ctlz node are known to be zero, then
1752 // the result of the ctlz is "32" and the result of the shift is one.
1753 uint64_t UnknownBits = ~KnownZero & Mask;
1754 if (UnknownBits == 0) return DAG.getConstant(1, VT);
1755
1756 // Otherwise, check to see if there is exactly one bit input to the ctlz.
1757 if ((UnknownBits & (UnknownBits-1)) == 0) {
1758 // Okay, we know that only that the single bit specified by UnknownBits
1759 // could be set on input to the CTLZ node. If this bit is set, the SRL
1760 // will return 0, if it is clear, it returns 1. Change the CTLZ/SRL pair
1761 // to an SRL,XOR pair, which is likely to simplify more.
1762 unsigned ShAmt = CountTrailingZeros_64(UnknownBits);
1763 SDOperand Op = N0.getOperand(0);
1764 if (ShAmt) {
1765 Op = DAG.getNode(ISD::SRL, VT, Op,
1766 DAG.getConstant(ShAmt, TLI.getShiftAmountTy()));
1767 AddToWorkList(Op.Val);
1768 }
1769 return DAG.getNode(ISD::XOR, VT, Op, DAG.getConstant(1, VT));
1770 }
1771 }
1772
Nate Begeman83e75ec2005-09-06 04:43:02 +00001773 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001774}
1775
Nate Begeman83e75ec2005-09-06 04:43:02 +00001776SDOperand DAGCombiner::visitCTLZ(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001777 SDOperand N0 = N->getOperand(0);
Nate Begemana148d982006-01-18 22:35:16 +00001778 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001779
1780 // fold (ctlz c1) -> c2
Chris Lattner310b5782006-05-06 23:06:26 +00001781 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00001782 return DAG.getNode(ISD::CTLZ, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001783 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001784}
1785
Nate Begeman83e75ec2005-09-06 04:43:02 +00001786SDOperand DAGCombiner::visitCTTZ(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001787 SDOperand N0 = N->getOperand(0);
Nate Begemana148d982006-01-18 22:35:16 +00001788 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001789
1790 // fold (cttz c1) -> c2
Chris Lattner310b5782006-05-06 23:06:26 +00001791 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00001792 return DAG.getNode(ISD::CTTZ, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001793 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001794}
1795
Nate Begeman83e75ec2005-09-06 04:43:02 +00001796SDOperand DAGCombiner::visitCTPOP(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001797 SDOperand N0 = N->getOperand(0);
Nate Begemana148d982006-01-18 22:35:16 +00001798 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001799
1800 // fold (ctpop c1) -> c2
Chris Lattner310b5782006-05-06 23:06:26 +00001801 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00001802 return DAG.getNode(ISD::CTPOP, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001803 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001804}
1805
Nate Begeman452d7be2005-09-16 00:54:12 +00001806SDOperand DAGCombiner::visitSELECT(SDNode *N) {
1807 SDOperand N0 = N->getOperand(0);
1808 SDOperand N1 = N->getOperand(1);
1809 SDOperand N2 = N->getOperand(2);
1810 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1811 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
1812 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2);
1813 MVT::ValueType VT = N->getValueType(0);
Nate Begeman44728a72005-09-19 22:34:01 +00001814
Nate Begeman452d7be2005-09-16 00:54:12 +00001815 // fold select C, X, X -> X
1816 if (N1 == N2)
1817 return N1;
1818 // fold select true, X, Y -> X
1819 if (N0C && !N0C->isNullValue())
1820 return N1;
1821 // fold select false, X, Y -> Y
1822 if (N0C && N0C->isNullValue())
1823 return N2;
1824 // fold select C, 1, X -> C | X
Nate Begeman44728a72005-09-19 22:34:01 +00001825 if (MVT::i1 == VT && N1C && N1C->getValue() == 1)
Nate Begeman452d7be2005-09-16 00:54:12 +00001826 return DAG.getNode(ISD::OR, VT, N0, N2);
1827 // fold select C, 0, X -> ~C & X
1828 // FIXME: this should check for C type == X type, not i1?
1829 if (MVT::i1 == VT && N1C && N1C->isNullValue()) {
1830 SDOperand XORNode = DAG.getNode(ISD::XOR, VT, N0, DAG.getConstant(1, VT));
Chris Lattner5750df92006-03-01 04:03:14 +00001831 AddToWorkList(XORNode.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00001832 return DAG.getNode(ISD::AND, VT, XORNode, N2);
1833 }
1834 // fold select C, X, 1 -> ~C | X
Nate Begeman44728a72005-09-19 22:34:01 +00001835 if (MVT::i1 == VT && N2C && N2C->getValue() == 1) {
Nate Begeman452d7be2005-09-16 00:54:12 +00001836 SDOperand XORNode = DAG.getNode(ISD::XOR, VT, N0, DAG.getConstant(1, VT));
Chris Lattner5750df92006-03-01 04:03:14 +00001837 AddToWorkList(XORNode.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00001838 return DAG.getNode(ISD::OR, VT, XORNode, N1);
1839 }
1840 // fold select C, X, 0 -> C & X
1841 // FIXME: this should check for C type == X type, not i1?
1842 if (MVT::i1 == VT && N2C && N2C->isNullValue())
1843 return DAG.getNode(ISD::AND, VT, N0, N1);
1844 // fold X ? X : Y --> X ? 1 : Y --> X | Y
1845 if (MVT::i1 == VT && N0 == N1)
1846 return DAG.getNode(ISD::OR, VT, N0, N2);
1847 // fold X ? Y : X --> X ? Y : 0 --> X & Y
1848 if (MVT::i1 == VT && N0 == N2)
1849 return DAG.getNode(ISD::AND, VT, N0, N1);
Chris Lattner729c6d12006-05-27 00:43:02 +00001850
Chris Lattner40c62d52005-10-18 06:04:22 +00001851 // If we can fold this based on the true/false value, do so.
1852 if (SimplifySelectOps(N, N1, N2))
Chris Lattner729c6d12006-05-27 00:43:02 +00001853 return SDOperand(N, 0); // Don't revisit N.
1854
Nate Begeman44728a72005-09-19 22:34:01 +00001855 // fold selects based on a setcc into other things, such as min/max/abs
1856 if (N0.getOpcode() == ISD::SETCC)
Nate Begeman750ac1b2006-02-01 07:19:44 +00001857 // FIXME:
1858 // Check against MVT::Other for SELECT_CC, which is a workaround for targets
1859 // having to say they don't support SELECT_CC on every type the DAG knows
1860 // about, since there is no way to mark an opcode illegal at all value types
1861 if (TLI.isOperationLegal(ISD::SELECT_CC, MVT::Other))
1862 return DAG.getNode(ISD::SELECT_CC, VT, N0.getOperand(0), N0.getOperand(1),
1863 N1, N2, N0.getOperand(2));
1864 else
1865 return SimplifySelect(N0, N1, N2);
Nate Begeman452d7be2005-09-16 00:54:12 +00001866 return SDOperand();
1867}
1868
1869SDOperand DAGCombiner::visitSELECT_CC(SDNode *N) {
Nate Begeman44728a72005-09-19 22:34:01 +00001870 SDOperand N0 = N->getOperand(0);
1871 SDOperand N1 = N->getOperand(1);
1872 SDOperand N2 = N->getOperand(2);
1873 SDOperand N3 = N->getOperand(3);
1874 SDOperand N4 = N->getOperand(4);
Nate Begeman44728a72005-09-19 22:34:01 +00001875 ISD::CondCode CC = cast<CondCodeSDNode>(N4)->get();
1876
Nate Begeman44728a72005-09-19 22:34:01 +00001877 // fold select_cc lhs, rhs, x, x, cc -> x
1878 if (N2 == N3)
1879 return N2;
Chris Lattner40c62d52005-10-18 06:04:22 +00001880
Chris Lattner5f42a242006-09-20 06:19:26 +00001881 // Determine if the condition we're dealing with is constant
1882 SDOperand SCC = SimplifySetCC(TLI.getSetCCResultTy(), N0, N1, CC, false);
Chris Lattner30f73e72006-10-14 03:52:46 +00001883 if (SCC.Val) AddToWorkList(SCC.Val);
Chris Lattner5f42a242006-09-20 06:19:26 +00001884
1885 if (ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(SCC.Val)) {
1886 if (SCCC->getValue())
1887 return N2; // cond always true -> true val
1888 else
1889 return N3; // cond always false -> false val
1890 }
1891
1892 // Fold to a simpler select_cc
1893 if (SCC.Val && SCC.getOpcode() == ISD::SETCC)
1894 return DAG.getNode(ISD::SELECT_CC, N2.getValueType(),
1895 SCC.getOperand(0), SCC.getOperand(1), N2, N3,
1896 SCC.getOperand(2));
1897
Chris Lattner40c62d52005-10-18 06:04:22 +00001898 // If we can fold this based on the true/false value, do so.
1899 if (SimplifySelectOps(N, N2, N3))
Chris Lattner729c6d12006-05-27 00:43:02 +00001900 return SDOperand(N, 0); // Don't revisit N.
Chris Lattner40c62d52005-10-18 06:04:22 +00001901
Nate Begeman44728a72005-09-19 22:34:01 +00001902 // fold select_cc into other things, such as min/max/abs
1903 return SimplifySelectCC(N0, N1, N2, N3, CC);
Nate Begeman452d7be2005-09-16 00:54:12 +00001904}
1905
1906SDOperand DAGCombiner::visitSETCC(SDNode *N) {
1907 return SimplifySetCC(N->getValueType(0), N->getOperand(0), N->getOperand(1),
1908 cast<CondCodeSDNode>(N->getOperand(2))->get());
1909}
1910
Nate Begeman83e75ec2005-09-06 04:43:02 +00001911SDOperand DAGCombiner::visitSIGN_EXTEND(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001912 SDOperand N0 = N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001913 MVT::ValueType VT = N->getValueType(0);
1914
Nate Begeman1d4d4142005-09-01 00:19:25 +00001915 // fold (sext c1) -> c1
Reid Spencer3ed469c2006-11-02 20:25:50 +00001916 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00001917 return DAG.getNode(ISD::SIGN_EXTEND, VT, N0);
Chris Lattner310b5782006-05-06 23:06:26 +00001918
Nate Begeman1d4d4142005-09-01 00:19:25 +00001919 // fold (sext (sext x)) -> (sext x)
Chris Lattner310b5782006-05-06 23:06:26 +00001920 // fold (sext (aext x)) -> (sext x)
1921 if (N0.getOpcode() == ISD::SIGN_EXTEND || N0.getOpcode() == ISD::ANY_EXTEND)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001922 return DAG.getNode(ISD::SIGN_EXTEND, VT, N0.getOperand(0));
Chris Lattner310b5782006-05-06 23:06:26 +00001923
Chris Lattner6007b842006-09-21 06:00:20 +00001924 // fold (sext (truncate x)) -> (sextinreg x).
1925 if (N0.getOpcode() == ISD::TRUNCATE &&
Chris Lattnerbf370872006-09-21 06:17:39 +00001926 (!AfterLegalize || TLI.isOperationLegal(ISD::SIGN_EXTEND_INREG,
1927 N0.getValueType()))) {
Chris Lattner6007b842006-09-21 06:00:20 +00001928 SDOperand Op = N0.getOperand(0);
1929 if (Op.getValueType() < VT) {
1930 Op = DAG.getNode(ISD::ANY_EXTEND, VT, Op);
1931 } else if (Op.getValueType() > VT) {
1932 Op = DAG.getNode(ISD::TRUNCATE, VT, Op);
1933 }
1934 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, Op,
Chris Lattnerb14ab8a2005-12-07 07:11:03 +00001935 DAG.getValueType(N0.getValueType()));
Chris Lattner6007b842006-09-21 06:00:20 +00001936 }
Chris Lattner310b5782006-05-06 23:06:26 +00001937
Evan Cheng110dec22005-12-14 02:19:23 +00001938 // fold (sext (load x)) -> (sext (truncate (sextload x)))
Evan Cheng466685d2006-10-09 20:57:25 +00001939 if (ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse() &&
Evan Chengc5484282006-10-04 00:56:09 +00001940 (!AfterLegalize||TLI.isLoadXLegal(ISD::SEXTLOAD, N0.getValueType()))){
Evan Cheng466685d2006-10-09 20:57:25 +00001941 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
1942 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, LN0->getChain(),
1943 LN0->getBasePtr(), LN0->getSrcValue(),
1944 LN0->getSrcValueOffset(),
Nate Begeman3df4d522005-10-12 20:40:40 +00001945 N0.getValueType());
Chris Lattnerd4771842005-12-14 19:25:30 +00001946 CombineTo(N, ExtLoad);
Chris Lattnerf9884052005-10-13 21:52:31 +00001947 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
1948 ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00001949 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begeman3df4d522005-10-12 20:40:40 +00001950 }
Chris Lattnerad25d4e2005-12-14 19:05:06 +00001951
1952 // fold (sext (sextload x)) -> (sext (truncate (sextload x)))
1953 // fold (sext ( extload x)) -> (sext (truncate (sextload x)))
Evan Chengc5484282006-10-04 00:56:09 +00001954 if ((ISD::isSEXTLoad(N0.Val) || ISD::isEXTLoad(N0.Val)) && N0.hasOneUse()) {
Evan Cheng466685d2006-10-09 20:57:25 +00001955 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Evan Cheng2e49f092006-10-11 07:10:22 +00001956 MVT::ValueType EVT = LN0->getLoadedVT();
Jim Laskeyf6c4ccf2006-12-15 21:38:30 +00001957 if (!AfterLegalize || TLI.isLoadXLegal(ISD::SEXTLOAD, EVT)) {
1958 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, LN0->getChain(),
1959 LN0->getBasePtr(), LN0->getSrcValue(),
1960 LN0->getSrcValueOffset(), EVT);
1961 CombineTo(N, ExtLoad);
1962 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
1963 ExtLoad.getValue(1));
1964 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
1965 }
Chris Lattnerad25d4e2005-12-14 19:05:06 +00001966 }
1967
Nate Begeman83e75ec2005-09-06 04:43:02 +00001968 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001969}
1970
Nate Begeman83e75ec2005-09-06 04:43:02 +00001971SDOperand DAGCombiner::visitZERO_EXTEND(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001972 SDOperand N0 = N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001973 MVT::ValueType VT = N->getValueType(0);
1974
Nate Begeman1d4d4142005-09-01 00:19:25 +00001975 // fold (zext c1) -> c1
Reid Spencer3ed469c2006-11-02 20:25:50 +00001976 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00001977 return DAG.getNode(ISD::ZERO_EXTEND, VT, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001978 // fold (zext (zext x)) -> (zext x)
Chris Lattner310b5782006-05-06 23:06:26 +00001979 // fold (zext (aext x)) -> (zext x)
1980 if (N0.getOpcode() == ISD::ZERO_EXTEND || N0.getOpcode() == ISD::ANY_EXTEND)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001981 return DAG.getNode(ISD::ZERO_EXTEND, VT, N0.getOperand(0));
Chris Lattner6007b842006-09-21 06:00:20 +00001982
1983 // fold (zext (truncate x)) -> (and x, mask)
1984 if (N0.getOpcode() == ISD::TRUNCATE &&
1985 (!AfterLegalize || TLI.isOperationLegal(ISD::AND, VT))) {
1986 SDOperand Op = N0.getOperand(0);
1987 if (Op.getValueType() < VT) {
1988 Op = DAG.getNode(ISD::ANY_EXTEND, VT, Op);
1989 } else if (Op.getValueType() > VT) {
1990 Op = DAG.getNode(ISD::TRUNCATE, VT, Op);
1991 }
1992 return DAG.getZeroExtendInReg(Op, N0.getValueType());
1993 }
1994
Chris Lattner111c2282006-09-21 06:14:31 +00001995 // fold (zext (and (trunc x), cst)) -> (and x, cst).
1996 if (N0.getOpcode() == ISD::AND &&
1997 N0.getOperand(0).getOpcode() == ISD::TRUNCATE &&
1998 N0.getOperand(1).getOpcode() == ISD::Constant) {
1999 SDOperand X = N0.getOperand(0).getOperand(0);
2000 if (X.getValueType() < VT) {
2001 X = DAG.getNode(ISD::ANY_EXTEND, VT, X);
2002 } else if (X.getValueType() > VT) {
2003 X = DAG.getNode(ISD::TRUNCATE, VT, X);
2004 }
2005 uint64_t Mask = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
2006 return DAG.getNode(ISD::AND, VT, X, DAG.getConstant(Mask, VT));
2007 }
2008
Evan Cheng110dec22005-12-14 02:19:23 +00002009 // fold (zext (load x)) -> (zext (truncate (zextload x)))
Evan Cheng466685d2006-10-09 20:57:25 +00002010 if (ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse() &&
Evan Chengc5484282006-10-04 00:56:09 +00002011 (!AfterLegalize||TLI.isLoadXLegal(ISD::ZEXTLOAD, N0.getValueType()))) {
Evan Cheng466685d2006-10-09 20:57:25 +00002012 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2013 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, LN0->getChain(),
2014 LN0->getBasePtr(), LN0->getSrcValue(),
2015 LN0->getSrcValueOffset(),
Evan Cheng110dec22005-12-14 02:19:23 +00002016 N0.getValueType());
Chris Lattnerd4771842005-12-14 19:25:30 +00002017 CombineTo(N, ExtLoad);
Evan Cheng110dec22005-12-14 02:19:23 +00002018 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
2019 ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00002020 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Evan Cheng110dec22005-12-14 02:19:23 +00002021 }
Chris Lattnerad25d4e2005-12-14 19:05:06 +00002022
2023 // fold (zext (zextload x)) -> (zext (truncate (zextload x)))
2024 // fold (zext ( extload x)) -> (zext (truncate (zextload x)))
Evan Chengc5484282006-10-04 00:56:09 +00002025 if ((ISD::isZEXTLoad(N0.Val) || ISD::isEXTLoad(N0.Val)) && N0.hasOneUse()) {
Evan Cheng466685d2006-10-09 20:57:25 +00002026 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Evan Cheng2e49f092006-10-11 07:10:22 +00002027 MVT::ValueType EVT = LN0->getLoadedVT();
Evan Cheng466685d2006-10-09 20:57:25 +00002028 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, LN0->getChain(),
2029 LN0->getBasePtr(), LN0->getSrcValue(),
2030 LN0->getSrcValueOffset(), EVT);
Chris Lattnerd4771842005-12-14 19:25:30 +00002031 CombineTo(N, ExtLoad);
Chris Lattnerad25d4e2005-12-14 19:05:06 +00002032 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
2033 ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00002034 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Chris Lattnerad25d4e2005-12-14 19:05:06 +00002035 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00002036 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002037}
2038
Chris Lattner5ffc0662006-05-05 05:58:59 +00002039SDOperand DAGCombiner::visitANY_EXTEND(SDNode *N) {
2040 SDOperand N0 = N->getOperand(0);
Chris Lattner5ffc0662006-05-05 05:58:59 +00002041 MVT::ValueType VT = N->getValueType(0);
2042
2043 // fold (aext c1) -> c1
Chris Lattner310b5782006-05-06 23:06:26 +00002044 if (isa<ConstantSDNode>(N0))
Chris Lattner5ffc0662006-05-05 05:58:59 +00002045 return DAG.getNode(ISD::ANY_EXTEND, VT, N0);
2046 // fold (aext (aext x)) -> (aext x)
2047 // fold (aext (zext x)) -> (zext x)
2048 // fold (aext (sext x)) -> (sext x)
2049 if (N0.getOpcode() == ISD::ANY_EXTEND ||
2050 N0.getOpcode() == ISD::ZERO_EXTEND ||
2051 N0.getOpcode() == ISD::SIGN_EXTEND)
2052 return DAG.getNode(N0.getOpcode(), VT, N0.getOperand(0));
2053
Chris Lattner84750582006-09-20 06:29:17 +00002054 // fold (aext (truncate x))
2055 if (N0.getOpcode() == ISD::TRUNCATE) {
2056 SDOperand TruncOp = N0.getOperand(0);
2057 if (TruncOp.getValueType() == VT)
2058 return TruncOp; // x iff x size == zext size.
2059 if (TruncOp.getValueType() > VT)
2060 return DAG.getNode(ISD::TRUNCATE, VT, TruncOp);
2061 return DAG.getNode(ISD::ANY_EXTEND, VT, TruncOp);
2062 }
Chris Lattner0e4b9222006-09-21 06:40:43 +00002063
2064 // fold (aext (and (trunc x), cst)) -> (and x, cst).
2065 if (N0.getOpcode() == ISD::AND &&
2066 N0.getOperand(0).getOpcode() == ISD::TRUNCATE &&
2067 N0.getOperand(1).getOpcode() == ISD::Constant) {
2068 SDOperand X = N0.getOperand(0).getOperand(0);
2069 if (X.getValueType() < VT) {
2070 X = DAG.getNode(ISD::ANY_EXTEND, VT, X);
2071 } else if (X.getValueType() > VT) {
2072 X = DAG.getNode(ISD::TRUNCATE, VT, X);
2073 }
2074 uint64_t Mask = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
2075 return DAG.getNode(ISD::AND, VT, X, DAG.getConstant(Mask, VT));
2076 }
2077
Chris Lattner5ffc0662006-05-05 05:58:59 +00002078 // fold (aext (load x)) -> (aext (truncate (extload x)))
Evan Cheng466685d2006-10-09 20:57:25 +00002079 if (ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse() &&
Evan Chengc5484282006-10-04 00:56:09 +00002080 (!AfterLegalize||TLI.isLoadXLegal(ISD::EXTLOAD, N0.getValueType()))) {
Evan Cheng466685d2006-10-09 20:57:25 +00002081 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2082 SDOperand ExtLoad = DAG.getExtLoad(ISD::EXTLOAD, VT, LN0->getChain(),
2083 LN0->getBasePtr(), LN0->getSrcValue(),
2084 LN0->getSrcValueOffset(),
Chris Lattner5ffc0662006-05-05 05:58:59 +00002085 N0.getValueType());
2086 CombineTo(N, ExtLoad);
2087 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
2088 ExtLoad.getValue(1));
2089 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
2090 }
2091
2092 // fold (aext (zextload x)) -> (aext (truncate (zextload x)))
2093 // fold (aext (sextload x)) -> (aext (truncate (sextload x)))
2094 // fold (aext ( extload x)) -> (aext (truncate (extload x)))
Evan Cheng466685d2006-10-09 20:57:25 +00002095 if (N0.getOpcode() == ISD::LOAD && !ISD::isNON_EXTLoad(N0.Val) &&
2096 N0.hasOneUse()) {
2097 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Evan Cheng2e49f092006-10-11 07:10:22 +00002098 MVT::ValueType EVT = LN0->getLoadedVT();
Evan Cheng466685d2006-10-09 20:57:25 +00002099 SDOperand ExtLoad = DAG.getExtLoad(LN0->getExtensionType(), VT,
2100 LN0->getChain(), LN0->getBasePtr(),
2101 LN0->getSrcValue(),
2102 LN0->getSrcValueOffset(), EVT);
Chris Lattner5ffc0662006-05-05 05:58:59 +00002103 CombineTo(N, ExtLoad);
2104 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
2105 ExtLoad.getValue(1));
2106 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
2107 }
2108 return SDOperand();
2109}
2110
2111
Nate Begeman83e75ec2005-09-06 04:43:02 +00002112SDOperand DAGCombiner::visitSIGN_EXTEND_INREG(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002113 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00002114 SDOperand N1 = N->getOperand(1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002115 MVT::ValueType VT = N->getValueType(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00002116 MVT::ValueType EVT = cast<VTSDNode>(N1)->getVT();
Nate Begeman07ed4172005-10-10 21:26:48 +00002117 unsigned EVTBits = MVT::getSizeInBits(EVT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002118
Nate Begeman1d4d4142005-09-01 00:19:25 +00002119 // fold (sext_in_reg c1) -> c1
Chris Lattnereaeda562006-05-08 20:59:41 +00002120 if (isa<ConstantSDNode>(N0) || N0.getOpcode() == ISD::UNDEF)
Chris Lattner310b5782006-05-06 23:06:26 +00002121 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, N0, N1);
Chris Lattneree4ea922006-05-06 09:30:03 +00002122
Chris Lattner541a24f2006-05-06 22:43:44 +00002123 // If the input is already sign extended, just drop the extension.
Chris Lattneree4ea922006-05-06 09:30:03 +00002124 if (TLI.ComputeNumSignBits(N0) >= MVT::getSizeInBits(VT)-EVTBits+1)
2125 return N0;
2126
Nate Begeman646d7e22005-09-02 21:18:40 +00002127 // fold (sext_in_reg (sext_in_reg x, VT2), VT1) -> (sext_in_reg x, minVT) pt2
2128 if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
2129 EVT < cast<VTSDNode>(N0.getOperand(1))->getVT()) {
Nate Begeman83e75ec2005-09-06 04:43:02 +00002130 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, N0.getOperand(0), N1);
Nate Begeman646d7e22005-09-02 21:18:40 +00002131 }
Chris Lattner4b37e872006-05-08 21:18:59 +00002132
Nate Begeman07ed4172005-10-10 21:26:48 +00002133 // fold (sext_in_reg x) -> (zext_in_reg x) if the sign bit is zero
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00002134 if (TLI.MaskedValueIsZero(N0, 1ULL << (EVTBits-1)))
Nate Begemande996292006-02-03 22:24:05 +00002135 return DAG.getZeroExtendInReg(N0, EVT);
Chris Lattner4b37e872006-05-08 21:18:59 +00002136
2137 // fold (sext_in_reg (srl X, 24), i8) -> sra X, 24
2138 // fold (sext_in_reg (srl X, 23), i8) -> sra X, 23 iff possible.
2139 // We already fold "(sext_in_reg (srl X, 25), i8) -> srl X, 25" above.
2140 if (N0.getOpcode() == ISD::SRL) {
2141 if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(N0.getOperand(1)))
2142 if (ShAmt->getValue()+EVTBits <= MVT::getSizeInBits(VT)) {
2143 // We can turn this into an SRA iff the input to the SRL is already sign
2144 // extended enough.
2145 unsigned InSignBits = TLI.ComputeNumSignBits(N0.getOperand(0));
2146 if (MVT::getSizeInBits(VT)-(ShAmt->getValue()+EVTBits) < InSignBits)
2147 return DAG.getNode(ISD::SRA, VT, N0.getOperand(0), N0.getOperand(1));
2148 }
2149 }
2150
Nate Begemanded49632005-10-13 03:11:28 +00002151 // fold (sext_inreg (extload x)) -> (sextload x)
Evan Chengc5484282006-10-04 00:56:09 +00002152 if (ISD::isEXTLoad(N0.Val) &&
Evan Cheng2e49f092006-10-11 07:10:22 +00002153 EVT == cast<LoadSDNode>(N0)->getLoadedVT() &&
Evan Chengc5484282006-10-04 00:56:09 +00002154 (!AfterLegalize || TLI.isLoadXLegal(ISD::SEXTLOAD, EVT))) {
Evan Cheng466685d2006-10-09 20:57:25 +00002155 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2156 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, LN0->getChain(),
2157 LN0->getBasePtr(), LN0->getSrcValue(),
2158 LN0->getSrcValueOffset(), EVT);
Chris Lattnerd4771842005-12-14 19:25:30 +00002159 CombineTo(N, ExtLoad);
Nate Begemanbfd65a02005-10-13 18:34:58 +00002160 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00002161 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begemanded49632005-10-13 03:11:28 +00002162 }
2163 // fold (sext_inreg (zextload x)) -> (sextload x) iff load has one use
Evan Chengc5484282006-10-04 00:56:09 +00002164 if (ISD::isZEXTLoad(N0.Val) && N0.hasOneUse() &&
Evan Cheng2e49f092006-10-11 07:10:22 +00002165 EVT == cast<LoadSDNode>(N0)->getLoadedVT() &&
Evan Chengc5484282006-10-04 00:56:09 +00002166 (!AfterLegalize || TLI.isLoadXLegal(ISD::SEXTLOAD, EVT))) {
Evan Cheng466685d2006-10-09 20:57:25 +00002167 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2168 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, LN0->getChain(),
2169 LN0->getBasePtr(), LN0->getSrcValue(),
2170 LN0->getSrcValueOffset(), EVT);
Chris Lattnerd4771842005-12-14 19:25:30 +00002171 CombineTo(N, ExtLoad);
Nate Begemanbfd65a02005-10-13 18:34:58 +00002172 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00002173 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begemanded49632005-10-13 03:11:28 +00002174 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00002175 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002176}
2177
Nate Begeman83e75ec2005-09-06 04:43:02 +00002178SDOperand DAGCombiner::visitTRUNCATE(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002179 SDOperand N0 = N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002180 MVT::ValueType VT = N->getValueType(0);
2181
2182 // noop truncate
2183 if (N0.getValueType() == N->getValueType(0))
Nate Begeman83e75ec2005-09-06 04:43:02 +00002184 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00002185 // fold (truncate c1) -> c1
Chris Lattner310b5782006-05-06 23:06:26 +00002186 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00002187 return DAG.getNode(ISD::TRUNCATE, VT, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002188 // fold (truncate (truncate x)) -> (truncate x)
2189 if (N0.getOpcode() == ISD::TRUNCATE)
Nate Begeman83e75ec2005-09-06 04:43:02 +00002190 return DAG.getNode(ISD::TRUNCATE, VT, N0.getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00002191 // fold (truncate (ext x)) -> (ext x) or (truncate x) or x
Chris Lattnerb72773b2006-05-05 22:56:26 +00002192 if (N0.getOpcode() == ISD::ZERO_EXTEND || N0.getOpcode() == ISD::SIGN_EXTEND||
2193 N0.getOpcode() == ISD::ANY_EXTEND) {
Chris Lattner32ba1aa2006-11-20 18:05:46 +00002194 if (N0.getOperand(0).getValueType() < VT)
Nate Begeman1d4d4142005-09-01 00:19:25 +00002195 // if the source is smaller than the dest, we still need an extend
Nate Begeman83e75ec2005-09-06 04:43:02 +00002196 return DAG.getNode(N0.getOpcode(), VT, N0.getOperand(0));
Chris Lattner32ba1aa2006-11-20 18:05:46 +00002197 else if (N0.getOperand(0).getValueType() > VT)
Nate Begeman1d4d4142005-09-01 00:19:25 +00002198 // if the source is larger than the dest, than we just need the truncate
Nate Begeman83e75ec2005-09-06 04:43:02 +00002199 return DAG.getNode(ISD::TRUNCATE, VT, N0.getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00002200 else
2201 // if the source and dest are the same type, we can drop both the extend
2202 // and the truncate
Nate Begeman83e75ec2005-09-06 04:43:02 +00002203 return N0.getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002204 }
Nate Begeman3df4d522005-10-12 20:40:40 +00002205 // fold (truncate (load x)) -> (smaller load x)
Chris Lattnerbc4cf8d2006-11-27 04:40:53 +00002206 if (ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse() &&
2207 // Do not allow folding to i1 here. i1 is implicitly stored in memory in
2208 // zero extended form: by shrinking the load, we lose track of the fact
2209 // that it is already zero extended.
2210 // FIXME: This should be reevaluated.
2211 VT != MVT::i1) {
Nate Begeman3df4d522005-10-12 20:40:40 +00002212 assert(MVT::getSizeInBits(N0.getValueType()) > MVT::getSizeInBits(VT) &&
2213 "Cannot truncate to larger type!");
Evan Cheng466685d2006-10-09 20:57:25 +00002214 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Nate Begeman3df4d522005-10-12 20:40:40 +00002215 MVT::ValueType PtrType = N0.getOperand(1).getValueType();
Nate Begeman765784a2005-10-12 23:18:53 +00002216 // For big endian targets, we need to add an offset to the pointer to load
2217 // the correct bytes. For little endian systems, we merely need to read
2218 // fewer bytes from the same pointer.
Nate Begeman3df4d522005-10-12 20:40:40 +00002219 uint64_t PtrOff =
2220 (MVT::getSizeInBits(N0.getValueType()) - MVT::getSizeInBits(VT)) / 8;
Evan Cheng466685d2006-10-09 20:57:25 +00002221 SDOperand NewPtr = TLI.isLittleEndian() ? LN0->getBasePtr() :
2222 DAG.getNode(ISD::ADD, PtrType, LN0->getBasePtr(),
Nate Begeman765784a2005-10-12 23:18:53 +00002223 DAG.getConstant(PtrOff, PtrType));
Chris Lattner5750df92006-03-01 04:03:14 +00002224 AddToWorkList(NewPtr.Val);
Evan Cheng466685d2006-10-09 20:57:25 +00002225 SDOperand Load = DAG.getLoad(VT, LN0->getChain(), NewPtr,
2226 LN0->getSrcValue(), LN0->getSrcValueOffset());
Chris Lattner5750df92006-03-01 04:03:14 +00002227 AddToWorkList(N);
Chris Lattner24edbb72005-10-13 22:10:05 +00002228 CombineTo(N0.Val, Load, Load.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00002229 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begeman3df4d522005-10-12 20:40:40 +00002230 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00002231 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002232}
2233
Chris Lattner94683772005-12-23 05:30:37 +00002234SDOperand DAGCombiner::visitBIT_CONVERT(SDNode *N) {
2235 SDOperand N0 = N->getOperand(0);
2236 MVT::ValueType VT = N->getValueType(0);
2237
2238 // If the input is a constant, let getNode() fold it.
2239 if (isa<ConstantSDNode>(N0) || isa<ConstantFPSDNode>(N0)) {
2240 SDOperand Res = DAG.getNode(ISD::BIT_CONVERT, VT, N0);
2241 if (Res.Val != N) return Res;
2242 }
2243
Chris Lattnerc8547d82005-12-23 05:37:50 +00002244 if (N0.getOpcode() == ISD::BIT_CONVERT) // conv(conv(x,t1),t2) -> conv(x,t2)
2245 return DAG.getNode(ISD::BIT_CONVERT, VT, N0.getOperand(0));
Chris Lattner6258fb22006-04-02 02:53:43 +00002246
Chris Lattner57104102005-12-23 05:44:41 +00002247 // fold (conv (load x)) -> (load (conv*)x)
Chris Lattnerbf40c4b2006-01-15 18:58:59 +00002248 // FIXME: These xforms need to know that the resultant load doesn't need a
2249 // higher alignment than the original!
Evan Cheng466685d2006-10-09 20:57:25 +00002250 if (0 && ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse()) {
2251 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2252 SDOperand Load = DAG.getLoad(VT, LN0->getChain(), LN0->getBasePtr(),
2253 LN0->getSrcValue(), LN0->getSrcValueOffset());
Chris Lattner5750df92006-03-01 04:03:14 +00002254 AddToWorkList(N);
Chris Lattner57104102005-12-23 05:44:41 +00002255 CombineTo(N0.Val, DAG.getNode(ISD::BIT_CONVERT, N0.getValueType(), Load),
2256 Load.getValue(1));
2257 return Load;
2258 }
2259
Chris Lattner94683772005-12-23 05:30:37 +00002260 return SDOperand();
2261}
2262
Chris Lattner6258fb22006-04-02 02:53:43 +00002263SDOperand DAGCombiner::visitVBIT_CONVERT(SDNode *N) {
2264 SDOperand N0 = N->getOperand(0);
2265 MVT::ValueType VT = N->getValueType(0);
2266
2267 // If the input is a VBUILD_VECTOR with all constant elements, fold this now.
2268 // First check to see if this is all constant.
2269 if (N0.getOpcode() == ISD::VBUILD_VECTOR && N0.Val->hasOneUse() &&
2270 VT == MVT::Vector) {
2271 bool isSimple = true;
2272 for (unsigned i = 0, e = N0.getNumOperands()-2; i != e; ++i)
2273 if (N0.getOperand(i).getOpcode() != ISD::UNDEF &&
2274 N0.getOperand(i).getOpcode() != ISD::Constant &&
2275 N0.getOperand(i).getOpcode() != ISD::ConstantFP) {
2276 isSimple = false;
2277 break;
2278 }
2279
Chris Lattner97c20732006-04-03 17:29:28 +00002280 MVT::ValueType DestEltVT = cast<VTSDNode>(N->getOperand(2))->getVT();
2281 if (isSimple && !MVT::isVector(DestEltVT)) {
Chris Lattner6258fb22006-04-02 02:53:43 +00002282 return ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(N0.Val, DestEltVT);
2283 }
2284 }
2285
2286 return SDOperand();
2287}
2288
2289/// ConstantFoldVBIT_CONVERTofVBUILD_VECTOR - We know that BV is a vbuild_vector
2290/// node with Constant, ConstantFP or Undef operands. DstEltVT indicates the
2291/// destination element value type.
2292SDOperand DAGCombiner::
2293ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(SDNode *BV, MVT::ValueType DstEltVT) {
2294 MVT::ValueType SrcEltVT = BV->getOperand(0).getValueType();
2295
2296 // If this is already the right type, we're done.
2297 if (SrcEltVT == DstEltVT) return SDOperand(BV, 0);
2298
2299 unsigned SrcBitSize = MVT::getSizeInBits(SrcEltVT);
2300 unsigned DstBitSize = MVT::getSizeInBits(DstEltVT);
2301
2302 // If this is a conversion of N elements of one type to N elements of another
2303 // type, convert each element. This handles FP<->INT cases.
2304 if (SrcBitSize == DstBitSize) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002305 SmallVector<SDOperand, 8> Ops;
Chris Lattner3e104b12006-04-08 04:15:24 +00002306 for (unsigned i = 0, e = BV->getNumOperands()-2; i != e; ++i) {
Chris Lattner6258fb22006-04-02 02:53:43 +00002307 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, DstEltVT, BV->getOperand(i)));
Chris Lattner3e104b12006-04-08 04:15:24 +00002308 AddToWorkList(Ops.back().Val);
2309 }
Chris Lattner6258fb22006-04-02 02:53:43 +00002310 Ops.push_back(*(BV->op_end()-2)); // Add num elements.
2311 Ops.push_back(DAG.getValueType(DstEltVT));
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002312 return DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0], Ops.size());
Chris Lattner6258fb22006-04-02 02:53:43 +00002313 }
2314
2315 // Otherwise, we're growing or shrinking the elements. To avoid having to
2316 // handle annoying details of growing/shrinking FP values, we convert them to
2317 // int first.
2318 if (MVT::isFloatingPoint(SrcEltVT)) {
2319 // Convert the input float vector to a int vector where the elements are the
2320 // same sizes.
2321 assert((SrcEltVT == MVT::f32 || SrcEltVT == MVT::f64) && "Unknown FP VT!");
2322 MVT::ValueType IntVT = SrcEltVT == MVT::f32 ? MVT::i32 : MVT::i64;
2323 BV = ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(BV, IntVT).Val;
2324 SrcEltVT = IntVT;
2325 }
2326
2327 // Now we know the input is an integer vector. If the output is a FP type,
2328 // convert to integer first, then to FP of the right size.
2329 if (MVT::isFloatingPoint(DstEltVT)) {
2330 assert((DstEltVT == MVT::f32 || DstEltVT == MVT::f64) && "Unknown FP VT!");
2331 MVT::ValueType TmpVT = DstEltVT == MVT::f32 ? MVT::i32 : MVT::i64;
2332 SDNode *Tmp = ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(BV, TmpVT).Val;
2333
2334 // Next, convert to FP elements of the same size.
2335 return ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(Tmp, DstEltVT);
2336 }
2337
2338 // Okay, we know the src/dst types are both integers of differing types.
2339 // Handling growing first.
2340 assert(MVT::isInteger(SrcEltVT) && MVT::isInteger(DstEltVT));
2341 if (SrcBitSize < DstBitSize) {
2342 unsigned NumInputsPerOutput = DstBitSize/SrcBitSize;
2343
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002344 SmallVector<SDOperand, 8> Ops;
Chris Lattner6258fb22006-04-02 02:53:43 +00002345 for (unsigned i = 0, e = BV->getNumOperands()-2; i != e;
2346 i += NumInputsPerOutput) {
2347 bool isLE = TLI.isLittleEndian();
2348 uint64_t NewBits = 0;
2349 bool EltIsUndef = true;
2350 for (unsigned j = 0; j != NumInputsPerOutput; ++j) {
2351 // Shift the previously computed bits over.
2352 NewBits <<= SrcBitSize;
2353 SDOperand Op = BV->getOperand(i+ (isLE ? (NumInputsPerOutput-j-1) : j));
2354 if (Op.getOpcode() == ISD::UNDEF) continue;
2355 EltIsUndef = false;
2356
2357 NewBits |= cast<ConstantSDNode>(Op)->getValue();
2358 }
2359
2360 if (EltIsUndef)
2361 Ops.push_back(DAG.getNode(ISD::UNDEF, DstEltVT));
2362 else
2363 Ops.push_back(DAG.getConstant(NewBits, DstEltVT));
2364 }
2365
2366 Ops.push_back(DAG.getConstant(Ops.size(), MVT::i32)); // Add num elements.
2367 Ops.push_back(DAG.getValueType(DstEltVT)); // Add element size.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002368 return DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0], Ops.size());
Chris Lattner6258fb22006-04-02 02:53:43 +00002369 }
2370
2371 // Finally, this must be the case where we are shrinking elements: each input
2372 // turns into multiple outputs.
2373 unsigned NumOutputsPerInput = SrcBitSize/DstBitSize;
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002374 SmallVector<SDOperand, 8> Ops;
Chris Lattner6258fb22006-04-02 02:53:43 +00002375 for (unsigned i = 0, e = BV->getNumOperands()-2; i != e; ++i) {
2376 if (BV->getOperand(i).getOpcode() == ISD::UNDEF) {
2377 for (unsigned j = 0; j != NumOutputsPerInput; ++j)
2378 Ops.push_back(DAG.getNode(ISD::UNDEF, DstEltVT));
2379 continue;
2380 }
2381 uint64_t OpVal = cast<ConstantSDNode>(BV->getOperand(i))->getValue();
2382
2383 for (unsigned j = 0; j != NumOutputsPerInput; ++j) {
2384 unsigned ThisVal = OpVal & ((1ULL << DstBitSize)-1);
2385 OpVal >>= DstBitSize;
2386 Ops.push_back(DAG.getConstant(ThisVal, DstEltVT));
2387 }
2388
2389 // For big endian targets, swap the order of the pieces of each element.
2390 if (!TLI.isLittleEndian())
2391 std::reverse(Ops.end()-NumOutputsPerInput, Ops.end());
2392 }
2393 Ops.push_back(DAG.getConstant(Ops.size(), MVT::i32)); // Add num elements.
2394 Ops.push_back(DAG.getValueType(DstEltVT)); // Add element size.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002395 return DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0], Ops.size());
Chris Lattner6258fb22006-04-02 02:53:43 +00002396}
2397
2398
2399
Chris Lattner01b3d732005-09-28 22:28:18 +00002400SDOperand DAGCombiner::visitFADD(SDNode *N) {
2401 SDOperand N0 = N->getOperand(0);
2402 SDOperand N1 = N->getOperand(1);
Nate Begemana0e221d2005-10-18 00:28:13 +00002403 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2404 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002405 MVT::ValueType VT = N->getValueType(0);
Nate Begemana0e221d2005-10-18 00:28:13 +00002406
2407 // fold (fadd c1, c2) -> c1+c2
2408 if (N0CFP && N1CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002409 return DAG.getNode(ISD::FADD, VT, N0, N1);
Nate Begemana0e221d2005-10-18 00:28:13 +00002410 // canonicalize constant to RHS
2411 if (N0CFP && !N1CFP)
2412 return DAG.getNode(ISD::FADD, VT, N1, N0);
Chris Lattner01b3d732005-09-28 22:28:18 +00002413 // fold (A + (-B)) -> A-B
2414 if (N1.getOpcode() == ISD::FNEG)
2415 return DAG.getNode(ISD::FSUB, VT, N0, N1.getOperand(0));
Chris Lattner01b3d732005-09-28 22:28:18 +00002416 // fold ((-A) + B) -> B-A
2417 if (N0.getOpcode() == ISD::FNEG)
2418 return DAG.getNode(ISD::FSUB, VT, N1, N0.getOperand(0));
Chris Lattnerddae4bd2007-01-08 23:04:05 +00002419
2420 // If allowed, fold (fadd (fadd x, c1), c2) -> (fadd x, (fadd c1, c2))
2421 if (UnsafeFPMath && N1CFP && N0.getOpcode() == ISD::FADD &&
2422 N0.Val->hasOneUse() && isa<ConstantFPSDNode>(N0.getOperand(1)))
2423 return DAG.getNode(ISD::FADD, VT, N0.getOperand(0),
2424 DAG.getNode(ISD::FADD, VT, N0.getOperand(1), N1));
2425
Chris Lattner01b3d732005-09-28 22:28:18 +00002426 return SDOperand();
2427}
2428
2429SDOperand DAGCombiner::visitFSUB(SDNode *N) {
2430 SDOperand N0 = N->getOperand(0);
2431 SDOperand N1 = N->getOperand(1);
Nate Begemana0e221d2005-10-18 00:28:13 +00002432 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2433 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002434 MVT::ValueType VT = N->getValueType(0);
Nate Begemana0e221d2005-10-18 00:28:13 +00002435
2436 // fold (fsub c1, c2) -> c1-c2
2437 if (N0CFP && N1CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002438 return DAG.getNode(ISD::FSUB, VT, N0, N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002439 // fold (A-(-B)) -> A+B
2440 if (N1.getOpcode() == ISD::FNEG)
Nate Begemana148d982006-01-18 22:35:16 +00002441 return DAG.getNode(ISD::FADD, VT, N0, N1.getOperand(0));
Chris Lattner01b3d732005-09-28 22:28:18 +00002442 return SDOperand();
2443}
2444
2445SDOperand DAGCombiner::visitFMUL(SDNode *N) {
2446 SDOperand N0 = N->getOperand(0);
2447 SDOperand N1 = N->getOperand(1);
Nate Begeman11af4ea2005-10-17 20:40:11 +00002448 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2449 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002450 MVT::ValueType VT = N->getValueType(0);
2451
Nate Begeman11af4ea2005-10-17 20:40:11 +00002452 // fold (fmul c1, c2) -> c1*c2
2453 if (N0CFP && N1CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002454 return DAG.getNode(ISD::FMUL, VT, N0, N1);
Nate Begeman11af4ea2005-10-17 20:40:11 +00002455 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00002456 if (N0CFP && !N1CFP)
2457 return DAG.getNode(ISD::FMUL, VT, N1, N0);
Nate Begeman11af4ea2005-10-17 20:40:11 +00002458 // fold (fmul X, 2.0) -> (fadd X, X)
2459 if (N1CFP && N1CFP->isExactlyValue(+2.0))
2460 return DAG.getNode(ISD::FADD, VT, N0, N0);
Chris Lattnerddae4bd2007-01-08 23:04:05 +00002461
2462 // If allowed, fold (fmul (fmul x, c1), c2) -> (fmul x, (fmul c1, c2))
2463 if (UnsafeFPMath && N1CFP && N0.getOpcode() == ISD::FMUL &&
2464 N0.Val->hasOneUse() && isa<ConstantFPSDNode>(N0.getOperand(1)))
2465 return DAG.getNode(ISD::FMUL, VT, N0.getOperand(0),
2466 DAG.getNode(ISD::FMUL, VT, N0.getOperand(1), N1));
2467
Chris Lattner01b3d732005-09-28 22:28:18 +00002468 return SDOperand();
2469}
2470
2471SDOperand DAGCombiner::visitFDIV(SDNode *N) {
2472 SDOperand N0 = N->getOperand(0);
2473 SDOperand N1 = N->getOperand(1);
Nate Begemana148d982006-01-18 22:35:16 +00002474 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2475 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002476 MVT::ValueType VT = N->getValueType(0);
2477
Nate Begemana148d982006-01-18 22:35:16 +00002478 // fold (fdiv c1, c2) -> c1/c2
2479 if (N0CFP && N1CFP)
2480 return DAG.getNode(ISD::FDIV, VT, N0, N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002481 return SDOperand();
2482}
2483
2484SDOperand DAGCombiner::visitFREM(SDNode *N) {
2485 SDOperand N0 = N->getOperand(0);
2486 SDOperand N1 = N->getOperand(1);
Nate Begemana148d982006-01-18 22:35:16 +00002487 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2488 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002489 MVT::ValueType VT = N->getValueType(0);
2490
Nate Begemana148d982006-01-18 22:35:16 +00002491 // fold (frem c1, c2) -> fmod(c1,c2)
2492 if (N0CFP && N1CFP)
2493 return DAG.getNode(ISD::FREM, VT, N0, N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002494 return SDOperand();
2495}
2496
Chris Lattner12d83032006-03-05 05:30:57 +00002497SDOperand DAGCombiner::visitFCOPYSIGN(SDNode *N) {
2498 SDOperand N0 = N->getOperand(0);
2499 SDOperand N1 = N->getOperand(1);
2500 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2501 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
2502 MVT::ValueType VT = N->getValueType(0);
2503
2504 if (N0CFP && N1CFP) // Constant fold
2505 return DAG.getNode(ISD::FCOPYSIGN, VT, N0, N1);
2506
2507 if (N1CFP) {
2508 // copysign(x, c1) -> fabs(x) iff ispos(c1)
2509 // copysign(x, c1) -> fneg(fabs(x)) iff isneg(c1)
2510 union {
2511 double d;
2512 int64_t i;
2513 } u;
2514 u.d = N1CFP->getValue();
2515 if (u.i >= 0)
2516 return DAG.getNode(ISD::FABS, VT, N0);
2517 else
2518 return DAG.getNode(ISD::FNEG, VT, DAG.getNode(ISD::FABS, VT, N0));
2519 }
2520
2521 // copysign(fabs(x), y) -> copysign(x, y)
2522 // copysign(fneg(x), y) -> copysign(x, y)
2523 // copysign(copysign(x,z), y) -> copysign(x, y)
2524 if (N0.getOpcode() == ISD::FABS || N0.getOpcode() == ISD::FNEG ||
2525 N0.getOpcode() == ISD::FCOPYSIGN)
2526 return DAG.getNode(ISD::FCOPYSIGN, VT, N0.getOperand(0), N1);
2527
2528 // copysign(x, abs(y)) -> abs(x)
2529 if (N1.getOpcode() == ISD::FABS)
2530 return DAG.getNode(ISD::FABS, VT, N0);
2531
2532 // copysign(x, copysign(y,z)) -> copysign(x, z)
2533 if (N1.getOpcode() == ISD::FCOPYSIGN)
2534 return DAG.getNode(ISD::FCOPYSIGN, VT, N0, N1.getOperand(1));
2535
2536 // copysign(x, fp_extend(y)) -> copysign(x, y)
2537 // copysign(x, fp_round(y)) -> copysign(x, y)
2538 if (N1.getOpcode() == ISD::FP_EXTEND || N1.getOpcode() == ISD::FP_ROUND)
2539 return DAG.getNode(ISD::FCOPYSIGN, VT, N0, N1.getOperand(0));
2540
2541 return SDOperand();
2542}
2543
2544
Chris Lattner01b3d732005-09-28 22:28:18 +00002545
Nate Begeman83e75ec2005-09-06 04:43:02 +00002546SDOperand DAGCombiner::visitSINT_TO_FP(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002547 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00002548 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begemana148d982006-01-18 22:35:16 +00002549 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002550
2551 // fold (sint_to_fp c1) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002552 if (N0C)
Nate Begemana148d982006-01-18 22:35:16 +00002553 return DAG.getNode(ISD::SINT_TO_FP, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002554 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002555}
2556
Nate Begeman83e75ec2005-09-06 04:43:02 +00002557SDOperand DAGCombiner::visitUINT_TO_FP(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002558 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00002559 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begemana148d982006-01-18 22:35:16 +00002560 MVT::ValueType VT = N->getValueType(0);
2561
Nate Begeman1d4d4142005-09-01 00:19:25 +00002562 // fold (uint_to_fp c1) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002563 if (N0C)
Nate Begemana148d982006-01-18 22:35:16 +00002564 return DAG.getNode(ISD::UINT_TO_FP, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002565 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002566}
2567
Nate Begeman83e75ec2005-09-06 04:43:02 +00002568SDOperand DAGCombiner::visitFP_TO_SINT(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002569 SDOperand N0 = N->getOperand(0);
2570 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2571 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002572
2573 // fold (fp_to_sint c1fp) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00002574 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002575 return DAG.getNode(ISD::FP_TO_SINT, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002576 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002577}
2578
Nate Begeman83e75ec2005-09-06 04:43:02 +00002579SDOperand DAGCombiner::visitFP_TO_UINT(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002580 SDOperand N0 = N->getOperand(0);
2581 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2582 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002583
2584 // fold (fp_to_uint c1fp) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00002585 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002586 return DAG.getNode(ISD::FP_TO_UINT, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002587 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002588}
2589
Nate Begeman83e75ec2005-09-06 04:43:02 +00002590SDOperand DAGCombiner::visitFP_ROUND(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002591 SDOperand N0 = N->getOperand(0);
2592 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2593 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002594
2595 // fold (fp_round c1fp) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002596 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002597 return DAG.getNode(ISD::FP_ROUND, VT, N0);
Chris Lattner79dbea52006-03-13 06:26:26 +00002598
2599 // fold (fp_round (fp_extend x)) -> x
2600 if (N0.getOpcode() == ISD::FP_EXTEND && VT == N0.getOperand(0).getValueType())
2601 return N0.getOperand(0);
2602
2603 // fold (fp_round (copysign X, Y)) -> (copysign (fp_round X), Y)
2604 if (N0.getOpcode() == ISD::FCOPYSIGN && N0.Val->hasOneUse()) {
2605 SDOperand Tmp = DAG.getNode(ISD::FP_ROUND, VT, N0.getOperand(0));
2606 AddToWorkList(Tmp.Val);
2607 return DAG.getNode(ISD::FCOPYSIGN, VT, Tmp, N0.getOperand(1));
2608 }
2609
Nate Begeman83e75ec2005-09-06 04:43:02 +00002610 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002611}
2612
Nate Begeman83e75ec2005-09-06 04:43:02 +00002613SDOperand DAGCombiner::visitFP_ROUND_INREG(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002614 SDOperand N0 = N->getOperand(0);
2615 MVT::ValueType VT = N->getValueType(0);
2616 MVT::ValueType EVT = cast<VTSDNode>(N->getOperand(1))->getVT();
Nate Begeman646d7e22005-09-02 21:18:40 +00002617 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002618
Nate Begeman1d4d4142005-09-01 00:19:25 +00002619 // fold (fp_round_inreg c1fp) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002620 if (N0CFP) {
2621 SDOperand Round = DAG.getConstantFP(N0CFP->getValue(), EVT);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002622 return DAG.getNode(ISD::FP_EXTEND, VT, Round);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002623 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00002624 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002625}
2626
Nate Begeman83e75ec2005-09-06 04:43:02 +00002627SDOperand DAGCombiner::visitFP_EXTEND(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002628 SDOperand N0 = N->getOperand(0);
2629 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2630 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002631
2632 // fold (fp_extend c1fp) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002633 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002634 return DAG.getNode(ISD::FP_EXTEND, VT, N0);
Chris Lattnere564dbb2006-05-05 21:34:35 +00002635
2636 // fold (fpext (load x)) -> (fpext (fpround (extload x)))
Evan Cheng466685d2006-10-09 20:57:25 +00002637 if (ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse() &&
Evan Chengc5484282006-10-04 00:56:09 +00002638 (!AfterLegalize||TLI.isLoadXLegal(ISD::EXTLOAD, N0.getValueType()))) {
Evan Cheng466685d2006-10-09 20:57:25 +00002639 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2640 SDOperand ExtLoad = DAG.getExtLoad(ISD::EXTLOAD, VT, LN0->getChain(),
2641 LN0->getBasePtr(), LN0->getSrcValue(),
2642 LN0->getSrcValueOffset(),
Chris Lattnere564dbb2006-05-05 21:34:35 +00002643 N0.getValueType());
2644 CombineTo(N, ExtLoad);
2645 CombineTo(N0.Val, DAG.getNode(ISD::FP_ROUND, N0.getValueType(), ExtLoad),
2646 ExtLoad.getValue(1));
2647 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
2648 }
2649
2650
Nate Begeman83e75ec2005-09-06 04:43:02 +00002651 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002652}
2653
Nate Begeman83e75ec2005-09-06 04:43:02 +00002654SDOperand DAGCombiner::visitFNEG(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002655 SDOperand N0 = N->getOperand(0);
2656 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2657 MVT::ValueType VT = N->getValueType(0);
2658
2659 // fold (fneg c1) -> -c1
Nate Begeman646d7e22005-09-02 21:18:40 +00002660 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002661 return DAG.getNode(ISD::FNEG, VT, N0);
2662 // fold (fneg (sub x, y)) -> (sub y, x)
Chris Lattner12d83032006-03-05 05:30:57 +00002663 if (N0.getOpcode() == ISD::SUB)
2664 return DAG.getNode(ISD::SUB, VT, N0.getOperand(1), N0.getOperand(0));
Nate Begemana148d982006-01-18 22:35:16 +00002665 // fold (fneg (fneg x)) -> x
Chris Lattner12d83032006-03-05 05:30:57 +00002666 if (N0.getOpcode() == ISD::FNEG)
2667 return N0.getOperand(0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002668 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002669}
2670
Nate Begeman83e75ec2005-09-06 04:43:02 +00002671SDOperand DAGCombiner::visitFABS(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002672 SDOperand N0 = N->getOperand(0);
2673 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2674 MVT::ValueType VT = N->getValueType(0);
2675
Nate Begeman1d4d4142005-09-01 00:19:25 +00002676 // fold (fabs c1) -> fabs(c1)
Nate Begeman646d7e22005-09-02 21:18:40 +00002677 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002678 return DAG.getNode(ISD::FABS, VT, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002679 // fold (fabs (fabs x)) -> (fabs x)
Chris Lattner12d83032006-03-05 05:30:57 +00002680 if (N0.getOpcode() == ISD::FABS)
Nate Begeman83e75ec2005-09-06 04:43:02 +00002681 return N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002682 // fold (fabs (fneg x)) -> (fabs x)
Chris Lattner12d83032006-03-05 05:30:57 +00002683 // fold (fabs (fcopysign x, y)) -> (fabs x)
2684 if (N0.getOpcode() == ISD::FNEG || N0.getOpcode() == ISD::FCOPYSIGN)
2685 return DAG.getNode(ISD::FABS, VT, N0.getOperand(0));
2686
Nate Begeman83e75ec2005-09-06 04:43:02 +00002687 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002688}
2689
Nate Begeman44728a72005-09-19 22:34:01 +00002690SDOperand DAGCombiner::visitBRCOND(SDNode *N) {
2691 SDOperand Chain = N->getOperand(0);
2692 SDOperand N1 = N->getOperand(1);
2693 SDOperand N2 = N->getOperand(2);
2694 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
2695
2696 // never taken branch, fold to chain
2697 if (N1C && N1C->isNullValue())
2698 return Chain;
2699 // unconditional branch
Nate Begemane17daeb2005-10-05 21:43:42 +00002700 if (N1C && N1C->getValue() == 1)
Nate Begeman44728a72005-09-19 22:34:01 +00002701 return DAG.getNode(ISD::BR, MVT::Other, Chain, N2);
Nate Begeman750ac1b2006-02-01 07:19:44 +00002702 // fold a brcond with a setcc condition into a BR_CC node if BR_CC is legal
2703 // on the target.
2704 if (N1.getOpcode() == ISD::SETCC &&
2705 TLI.isOperationLegal(ISD::BR_CC, MVT::Other)) {
2706 return DAG.getNode(ISD::BR_CC, MVT::Other, Chain, N1.getOperand(2),
2707 N1.getOperand(0), N1.getOperand(1), N2);
2708 }
Nate Begeman44728a72005-09-19 22:34:01 +00002709 return SDOperand();
2710}
2711
Chris Lattner3ea0b472005-10-05 06:47:48 +00002712// Operand List for BR_CC: Chain, CondCC, CondLHS, CondRHS, DestBB.
2713//
Nate Begeman44728a72005-09-19 22:34:01 +00002714SDOperand DAGCombiner::visitBR_CC(SDNode *N) {
Chris Lattner3ea0b472005-10-05 06:47:48 +00002715 CondCodeSDNode *CC = cast<CondCodeSDNode>(N->getOperand(1));
2716 SDOperand CondLHS = N->getOperand(2), CondRHS = N->getOperand(3);
2717
2718 // Use SimplifySetCC to simplify SETCC's.
Nate Begemane17daeb2005-10-05 21:43:42 +00002719 SDOperand Simp = SimplifySetCC(MVT::i1, CondLHS, CondRHS, CC->get(), false);
Chris Lattner30f73e72006-10-14 03:52:46 +00002720 if (Simp.Val) AddToWorkList(Simp.Val);
2721
Nate Begemane17daeb2005-10-05 21:43:42 +00002722 ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(Simp.Val);
2723
2724 // fold br_cc true, dest -> br dest (unconditional branch)
2725 if (SCCC && SCCC->getValue())
2726 return DAG.getNode(ISD::BR, MVT::Other, N->getOperand(0),
2727 N->getOperand(4));
2728 // fold br_cc false, dest -> unconditional fall through
2729 if (SCCC && SCCC->isNullValue())
2730 return N->getOperand(0);
Chris Lattner30f73e72006-10-14 03:52:46 +00002731
Nate Begemane17daeb2005-10-05 21:43:42 +00002732 // fold to a simpler setcc
2733 if (Simp.Val && Simp.getOpcode() == ISD::SETCC)
2734 return DAG.getNode(ISD::BR_CC, MVT::Other, N->getOperand(0),
2735 Simp.getOperand(2), Simp.getOperand(0),
2736 Simp.getOperand(1), N->getOperand(4));
Nate Begeman44728a72005-09-19 22:34:01 +00002737 return SDOperand();
2738}
2739
Chris Lattner448f2192006-11-11 00:39:41 +00002740
2741/// CombineToPreIndexedLoadStore - Try turning a load / store and a
2742/// pre-indexed load / store when the base pointer is a add or subtract
2743/// and it has other uses besides the load / store. After the
2744/// transformation, the new indexed load / store has effectively folded
2745/// the add / subtract in and all of its other uses are redirected to the
2746/// new load / store.
2747bool DAGCombiner::CombineToPreIndexedLoadStore(SDNode *N) {
2748 if (!AfterLegalize)
2749 return false;
2750
2751 bool isLoad = true;
2752 SDOperand Ptr;
2753 MVT::ValueType VT;
2754 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Evan Chenge90460e2006-12-16 06:25:23 +00002755 if (LD->getAddressingMode() != ISD::UNINDEXED)
2756 return false;
Chris Lattner448f2192006-11-11 00:39:41 +00002757 VT = LD->getLoadedVT();
Evan Chenge90460e2006-12-16 06:25:23 +00002758 if (LD->getAddressingMode() != ISD::UNINDEXED &&
2759 !TLI.isIndexedLoadLegal(ISD::PRE_INC, VT) &&
Chris Lattner448f2192006-11-11 00:39:41 +00002760 !TLI.isIndexedLoadLegal(ISD::PRE_DEC, VT))
2761 return false;
2762 Ptr = LD->getBasePtr();
2763 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Evan Chenge90460e2006-12-16 06:25:23 +00002764 if (ST->getAddressingMode() != ISD::UNINDEXED)
2765 return false;
Chris Lattner448f2192006-11-11 00:39:41 +00002766 VT = ST->getStoredVT();
2767 if (!TLI.isIndexedStoreLegal(ISD::PRE_INC, VT) &&
2768 !TLI.isIndexedStoreLegal(ISD::PRE_DEC, VT))
2769 return false;
2770 Ptr = ST->getBasePtr();
2771 isLoad = false;
2772 } else
2773 return false;
2774
Chris Lattner9f1794e2006-11-11 00:56:29 +00002775 // If the pointer is not an add/sub, or if it doesn't have multiple uses, bail
2776 // out. There is no reason to make this a preinc/predec.
2777 if ((Ptr.getOpcode() != ISD::ADD && Ptr.getOpcode() != ISD::SUB) ||
2778 Ptr.Val->hasOneUse())
2779 return false;
Chris Lattner448f2192006-11-11 00:39:41 +00002780
Chris Lattner9f1794e2006-11-11 00:56:29 +00002781 // Ask the target to do addressing mode selection.
2782 SDOperand BasePtr;
2783 SDOperand Offset;
2784 ISD::MemIndexedMode AM = ISD::UNINDEXED;
2785 if (!TLI.getPreIndexedAddressParts(N, BasePtr, Offset, AM, DAG))
2786 return false;
2787
Chris Lattner41e53fd2006-11-11 01:00:15 +00002788 // Try turning it into a pre-indexed load / store except when:
2789 // 1) The base is a frame index.
2790 // 2) If N is a store and the ptr is either the same as or is a
Chris Lattner9f1794e2006-11-11 00:56:29 +00002791 // predecessor of the value being stored.
Chris Lattner41e53fd2006-11-11 01:00:15 +00002792 // 3) Another use of base ptr is a predecessor of N. If ptr is folded
Chris Lattner9f1794e2006-11-11 00:56:29 +00002793 // that would create a cycle.
Chris Lattner41e53fd2006-11-11 01:00:15 +00002794 // 4) All uses are load / store ops that use it as base ptr.
Chris Lattner448f2192006-11-11 00:39:41 +00002795
Chris Lattner41e53fd2006-11-11 01:00:15 +00002796 // Check #1. Preinc'ing a frame index would require copying the stack pointer
2797 // (plus the implicit offset) to a register to preinc anyway.
2798 if (isa<FrameIndexSDNode>(BasePtr))
2799 return false;
2800
2801 // Check #2.
Chris Lattner9f1794e2006-11-11 00:56:29 +00002802 if (!isLoad) {
2803 SDOperand Val = cast<StoreSDNode>(N)->getValue();
2804 if (Val == Ptr || Ptr.Val->isPredecessor(Val.Val))
2805 return false;
Chris Lattner448f2192006-11-11 00:39:41 +00002806 }
Chris Lattner9f1794e2006-11-11 00:56:29 +00002807
2808 // Now check for #2 and #3.
2809 bool RealUse = false;
2810 for (SDNode::use_iterator I = Ptr.Val->use_begin(),
2811 E = Ptr.Val->use_end(); I != E; ++I) {
2812 SDNode *Use = *I;
2813 if (Use == N)
2814 continue;
2815 if (Use->isPredecessor(N))
2816 return false;
2817
2818 if (!((Use->getOpcode() == ISD::LOAD &&
2819 cast<LoadSDNode>(Use)->getBasePtr() == Ptr) ||
2820 (Use->getOpcode() == ISD::STORE) &&
2821 cast<StoreSDNode>(Use)->getBasePtr() == Ptr))
2822 RealUse = true;
2823 }
2824 if (!RealUse)
2825 return false;
2826
2827 SDOperand Result;
2828 if (isLoad)
2829 Result = DAG.getIndexedLoad(SDOperand(N,0), BasePtr, Offset, AM);
2830 else
2831 Result = DAG.getIndexedStore(SDOperand(N,0), BasePtr, Offset, AM);
2832 ++PreIndexedNodes;
2833 ++NodesCombined;
Bill Wendling832171c2006-12-07 20:04:42 +00002834 DOUT << "\nReplacing.4 "; DEBUG(N->dump());
2835 DOUT << "\nWith: "; DEBUG(Result.Val->dump(&DAG));
2836 DOUT << '\n';
Chris Lattner9f1794e2006-11-11 00:56:29 +00002837 std::vector<SDNode*> NowDead;
2838 if (isLoad) {
2839 DAG.ReplaceAllUsesOfValueWith(SDOperand(N, 0), Result.getValue(0),
2840 NowDead);
2841 DAG.ReplaceAllUsesOfValueWith(SDOperand(N, 1), Result.getValue(2),
2842 NowDead);
2843 } else {
2844 DAG.ReplaceAllUsesOfValueWith(SDOperand(N, 0), Result.getValue(1),
2845 NowDead);
2846 }
2847
2848 // Nodes can end up on the worklist more than once. Make sure we do
2849 // not process a node that has been replaced.
2850 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
2851 removeFromWorkList(NowDead[i]);
2852 // Finally, since the node is now dead, remove it from the graph.
2853 DAG.DeleteNode(N);
2854
2855 // Replace the uses of Ptr with uses of the updated base value.
2856 DAG.ReplaceAllUsesOfValueWith(Ptr, Result.getValue(isLoad ? 1 : 0),
2857 NowDead);
2858 removeFromWorkList(Ptr.Val);
2859 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
2860 removeFromWorkList(NowDead[i]);
2861 DAG.DeleteNode(Ptr.Val);
2862
2863 return true;
Chris Lattner448f2192006-11-11 00:39:41 +00002864}
2865
2866/// CombineToPostIndexedLoadStore - Try combine a load / store with a
2867/// add / sub of the base pointer node into a post-indexed load / store.
2868/// The transformation folded the add / subtract into the new indexed
2869/// load / store effectively and all of its uses are redirected to the
2870/// new load / store.
2871bool DAGCombiner::CombineToPostIndexedLoadStore(SDNode *N) {
2872 if (!AfterLegalize)
2873 return false;
2874
2875 bool isLoad = true;
2876 SDOperand Ptr;
2877 MVT::ValueType VT;
2878 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Evan Chenge90460e2006-12-16 06:25:23 +00002879 if (LD->getAddressingMode() != ISD::UNINDEXED)
2880 return false;
Chris Lattner448f2192006-11-11 00:39:41 +00002881 VT = LD->getLoadedVT();
2882 if (!TLI.isIndexedLoadLegal(ISD::POST_INC, VT) &&
2883 !TLI.isIndexedLoadLegal(ISD::POST_DEC, VT))
2884 return false;
2885 Ptr = LD->getBasePtr();
2886 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Evan Chenge90460e2006-12-16 06:25:23 +00002887 if (ST->getAddressingMode() != ISD::UNINDEXED)
2888 return false;
Chris Lattner448f2192006-11-11 00:39:41 +00002889 VT = ST->getStoredVT();
2890 if (!TLI.isIndexedStoreLegal(ISD::POST_INC, VT) &&
2891 !TLI.isIndexedStoreLegal(ISD::POST_DEC, VT))
2892 return false;
2893 Ptr = ST->getBasePtr();
2894 isLoad = false;
2895 } else
2896 return false;
2897
Evan Chengcc470212006-11-16 00:08:20 +00002898 if (Ptr.Val->hasOneUse())
Chris Lattner9f1794e2006-11-11 00:56:29 +00002899 return false;
2900
2901 for (SDNode::use_iterator I = Ptr.Val->use_begin(),
2902 E = Ptr.Val->use_end(); I != E; ++I) {
2903 SDNode *Op = *I;
2904 if (Op == N ||
2905 (Op->getOpcode() != ISD::ADD && Op->getOpcode() != ISD::SUB))
2906 continue;
2907
2908 SDOperand BasePtr;
2909 SDOperand Offset;
2910 ISD::MemIndexedMode AM = ISD::UNINDEXED;
2911 if (TLI.getPostIndexedAddressParts(N, Op, BasePtr, Offset, AM, DAG)) {
2912 if (Ptr == Offset)
2913 std::swap(BasePtr, Offset);
2914 if (Ptr != BasePtr)
Chris Lattner448f2192006-11-11 00:39:41 +00002915 continue;
2916
Chris Lattner9f1794e2006-11-11 00:56:29 +00002917 // Try turning it into a post-indexed load / store except when
2918 // 1) All uses are load / store ops that use it as base ptr.
2919 // 2) Op must be independent of N, i.e. Op is neither a predecessor
2920 // nor a successor of N. Otherwise, if Op is folded that would
2921 // create a cycle.
2922
2923 // Check for #1.
2924 bool TryNext = false;
2925 for (SDNode::use_iterator II = BasePtr.Val->use_begin(),
2926 EE = BasePtr.Val->use_end(); II != EE; ++II) {
2927 SDNode *Use = *II;
2928 if (Use == Ptr.Val)
Chris Lattner448f2192006-11-11 00:39:41 +00002929 continue;
2930
Chris Lattner9f1794e2006-11-11 00:56:29 +00002931 // If all the uses are load / store addresses, then don't do the
2932 // transformation.
2933 if (Use->getOpcode() == ISD::ADD || Use->getOpcode() == ISD::SUB){
2934 bool RealUse = false;
2935 for (SDNode::use_iterator III = Use->use_begin(),
2936 EEE = Use->use_end(); III != EEE; ++III) {
2937 SDNode *UseUse = *III;
2938 if (!((UseUse->getOpcode() == ISD::LOAD &&
2939 cast<LoadSDNode>(UseUse)->getBasePtr().Val == Use) ||
2940 (UseUse->getOpcode() == ISD::STORE) &&
2941 cast<StoreSDNode>(UseUse)->getBasePtr().Val == Use))
2942 RealUse = true;
2943 }
Chris Lattner448f2192006-11-11 00:39:41 +00002944
Chris Lattner9f1794e2006-11-11 00:56:29 +00002945 if (!RealUse) {
2946 TryNext = true;
2947 break;
Chris Lattner448f2192006-11-11 00:39:41 +00002948 }
2949 }
Chris Lattner9f1794e2006-11-11 00:56:29 +00002950 }
2951 if (TryNext)
2952 continue;
Chris Lattner448f2192006-11-11 00:39:41 +00002953
Chris Lattner9f1794e2006-11-11 00:56:29 +00002954 // Check for #2
2955 if (!Op->isPredecessor(N) && !N->isPredecessor(Op)) {
2956 SDOperand Result = isLoad
2957 ? DAG.getIndexedLoad(SDOperand(N,0), BasePtr, Offset, AM)
2958 : DAG.getIndexedStore(SDOperand(N,0), BasePtr, Offset, AM);
2959 ++PostIndexedNodes;
2960 ++NodesCombined;
Bill Wendling832171c2006-12-07 20:04:42 +00002961 DOUT << "\nReplacing.5 "; DEBUG(N->dump());
2962 DOUT << "\nWith: "; DEBUG(Result.Val->dump(&DAG));
2963 DOUT << '\n';
Chris Lattner9f1794e2006-11-11 00:56:29 +00002964 std::vector<SDNode*> NowDead;
2965 if (isLoad) {
2966 DAG.ReplaceAllUsesOfValueWith(SDOperand(N, 0), Result.getValue(0),
Chris Lattner448f2192006-11-11 00:39:41 +00002967 NowDead);
Chris Lattner9f1794e2006-11-11 00:56:29 +00002968 DAG.ReplaceAllUsesOfValueWith(SDOperand(N, 1), Result.getValue(2),
2969 NowDead);
2970 } else {
2971 DAG.ReplaceAllUsesOfValueWith(SDOperand(N, 0), Result.getValue(1),
2972 NowDead);
Chris Lattner448f2192006-11-11 00:39:41 +00002973 }
Chris Lattner9f1794e2006-11-11 00:56:29 +00002974
2975 // Nodes can end up on the worklist more than once. Make sure we do
2976 // not process a node that has been replaced.
2977 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
2978 removeFromWorkList(NowDead[i]);
2979 // Finally, since the node is now dead, remove it from the graph.
2980 DAG.DeleteNode(N);
2981
2982 // Replace the uses of Use with uses of the updated base value.
2983 DAG.ReplaceAllUsesOfValueWith(SDOperand(Op, 0),
2984 Result.getValue(isLoad ? 1 : 0),
2985 NowDead);
2986 removeFromWorkList(Op);
2987 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
2988 removeFromWorkList(NowDead[i]);
2989 DAG.DeleteNode(Op);
2990
2991 return true;
Chris Lattner448f2192006-11-11 00:39:41 +00002992 }
2993 }
2994 }
2995 return false;
2996}
2997
2998
Chris Lattner01a22022005-10-10 22:04:48 +00002999SDOperand DAGCombiner::visitLOAD(SDNode *N) {
Evan Cheng466685d2006-10-09 20:57:25 +00003000 LoadSDNode *LD = cast<LoadSDNode>(N);
3001 SDOperand Chain = LD->getChain();
3002 SDOperand Ptr = LD->getBasePtr();
Jim Laskey6ff23e52006-10-04 16:53:27 +00003003
Chris Lattnere4b95392006-03-31 18:06:18 +00003004 // If there are no uses of the loaded value, change uses of the chain value
3005 // into uses of the chain input (i.e. delete the dead load).
3006 if (N->hasNUsesOfValue(0, 0))
3007 return CombineTo(N, DAG.getNode(ISD::UNDEF, N->getValueType(0)), Chain);
Chris Lattner01a22022005-10-10 22:04:48 +00003008
3009 // If this load is directly stored, replace the load value with the stored
3010 // value.
3011 // TODO: Handle store large -> read small portion.
Jim Laskeyc2b19f32006-10-11 17:47:52 +00003012 // TODO: Handle TRUNCSTORE/LOADEXT
3013 if (LD->getExtensionType() == ISD::NON_EXTLOAD) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00003014 if (ISD::isNON_TRUNCStore(Chain.Val)) {
3015 StoreSDNode *PrevST = cast<StoreSDNode>(Chain);
3016 if (PrevST->getBasePtr() == Ptr &&
3017 PrevST->getValue().getValueType() == N->getValueType(0))
Jim Laskeyc2b19f32006-10-11 17:47:52 +00003018 return CombineTo(N, Chain.getOperand(1), Chain);
Evan Cheng8b2794a2006-10-13 21:14:26 +00003019 }
Jim Laskeyc2b19f32006-10-11 17:47:52 +00003020 }
Jim Laskey6ff23e52006-10-04 16:53:27 +00003021
Jim Laskey7ca56af2006-10-11 13:47:09 +00003022 if (CombinerAA) {
Jim Laskey279f0532006-09-25 16:29:54 +00003023 // Walk up chain skipping non-aliasing memory nodes.
3024 SDOperand BetterChain = FindBetterChain(N, Chain);
3025
Jim Laskey6ff23e52006-10-04 16:53:27 +00003026 // If there is a better chain.
Jim Laskey279f0532006-09-25 16:29:54 +00003027 if (Chain != BetterChain) {
Jim Laskeyc2b19f32006-10-11 17:47:52 +00003028 SDOperand ReplLoad;
3029
Jim Laskey279f0532006-09-25 16:29:54 +00003030 // Replace the chain to void dependency.
Jim Laskeyc2b19f32006-10-11 17:47:52 +00003031 if (LD->getExtensionType() == ISD::NON_EXTLOAD) {
3032 ReplLoad = DAG.getLoad(N->getValueType(0), BetterChain, Ptr,
3033 LD->getSrcValue(), LD->getSrcValueOffset());
3034 } else {
3035 ReplLoad = DAG.getExtLoad(LD->getExtensionType(),
3036 LD->getValueType(0),
3037 BetterChain, Ptr, LD->getSrcValue(),
3038 LD->getSrcValueOffset(),
3039 LD->getLoadedVT());
3040 }
Jim Laskey279f0532006-09-25 16:29:54 +00003041
Jim Laskey6ff23e52006-10-04 16:53:27 +00003042 // Create token factor to keep old chain connected.
Jim Laskey288af5e2006-09-25 19:32:58 +00003043 SDOperand Token = DAG.getNode(ISD::TokenFactor, MVT::Other,
3044 Chain, ReplLoad.getValue(1));
Jim Laskey6ff23e52006-10-04 16:53:27 +00003045
Jim Laskey274062c2006-10-13 23:32:28 +00003046 // Replace uses with load result and token factor. Don't add users
3047 // to work list.
3048 return CombineTo(N, ReplLoad.getValue(0), Token, false);
Jim Laskey279f0532006-09-25 16:29:54 +00003049 }
3050 }
3051
Evan Cheng7fc033a2006-11-03 03:06:21 +00003052 // Try transforming N to an indexed load.
Evan Chengbbd6f6e2006-11-07 09:03:05 +00003053 if (CombineToPreIndexedLoadStore(N) || CombineToPostIndexedLoadStore(N))
Evan Cheng7fc033a2006-11-03 03:06:21 +00003054 return SDOperand(N, 0);
3055
Chris Lattner01a22022005-10-10 22:04:48 +00003056 return SDOperand();
3057}
3058
Chris Lattner87514ca2005-10-10 22:31:19 +00003059SDOperand DAGCombiner::visitSTORE(SDNode *N) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00003060 StoreSDNode *ST = cast<StoreSDNode>(N);
3061 SDOperand Chain = ST->getChain();
3062 SDOperand Value = ST->getValue();
3063 SDOperand Ptr = ST->getBasePtr();
Jim Laskey7aed46c2006-10-11 18:55:16 +00003064
Chris Lattnerc33baaa2005-12-23 05:48:07 +00003065 // If this is a store of a bit convert, store the input value.
Chris Lattnerbf40c4b2006-01-15 18:58:59 +00003066 // FIXME: This needs to know that the resultant store does not need a
3067 // higher alignment than the original.
Jim Laskey14fbcbf2006-09-25 21:11:32 +00003068 if (0 && Value.getOpcode() == ISD::BIT_CONVERT) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00003069 return DAG.getStore(Chain, Value.getOperand(0), Ptr, ST->getSrcValue(),
3070 ST->getSrcValueOffset());
Jim Laskey279f0532006-09-25 16:29:54 +00003071 }
3072
Nate Begeman2cbba892006-12-11 02:23:46 +00003073 // Turn 'store float 1.0, Ptr' -> 'store int 0x12345678, Ptr'
Nate Begeman2cbba892006-12-11 02:23:46 +00003074 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Value)) {
Evan Cheng25ece662006-12-11 17:25:19 +00003075 if (Value.getOpcode() != ISD::TargetConstantFP) {
3076 SDOperand Tmp;
Chris Lattner62be1a72006-12-12 04:16:14 +00003077 switch (CFP->getValueType(0)) {
3078 default: assert(0 && "Unknown FP type");
3079 case MVT::f32:
3080 if (!AfterLegalize || TLI.isTypeLegal(MVT::i32)) {
3081 Tmp = DAG.getConstant(FloatToBits(CFP->getValue()), MVT::i32);
3082 return DAG.getStore(Chain, Tmp, Ptr, ST->getSrcValue(),
3083 ST->getSrcValueOffset());
3084 }
3085 break;
3086 case MVT::f64:
3087 if (!AfterLegalize || TLI.isTypeLegal(MVT::i64)) {
3088 Tmp = DAG.getConstant(DoubleToBits(CFP->getValue()), MVT::i64);
3089 return DAG.getStore(Chain, Tmp, Ptr, ST->getSrcValue(),
3090 ST->getSrcValueOffset());
3091 } else if (TLI.isTypeLegal(MVT::i32)) {
3092 // Many FP stores are not make apparent until after legalize, e.g. for
3093 // argument passing. Since this is so common, custom legalize the
3094 // 64-bit integer store into two 32-bit stores.
3095 uint64_t Val = DoubleToBits(CFP->getValue());
3096 SDOperand Lo = DAG.getConstant(Val & 0xFFFFFFFF, MVT::i32);
3097 SDOperand Hi = DAG.getConstant(Val >> 32, MVT::i32);
3098 if (!TLI.isLittleEndian()) std::swap(Lo, Hi);
3099
3100 SDOperand St0 = DAG.getStore(Chain, Lo, Ptr, ST->getSrcValue(),
3101 ST->getSrcValueOffset());
3102 Ptr = DAG.getNode(ISD::ADD, Ptr.getValueType(), Ptr,
3103 DAG.getConstant(4, Ptr.getValueType()));
3104 SDOperand St1 = DAG.getStore(Chain, Hi, Ptr, ST->getSrcValue(),
3105 ST->getSrcValueOffset()+4);
3106 return DAG.getNode(ISD::TokenFactor, MVT::Other, St0, St1);
3107 }
3108 break;
Evan Cheng25ece662006-12-11 17:25:19 +00003109 }
Nate Begeman2cbba892006-12-11 02:23:46 +00003110 }
Nate Begeman2cbba892006-12-11 02:23:46 +00003111 }
3112
Jim Laskey279f0532006-09-25 16:29:54 +00003113 if (CombinerAA) {
3114 // Walk up chain skipping non-aliasing memory nodes.
3115 SDOperand BetterChain = FindBetterChain(N, Chain);
3116
Jim Laskey6ff23e52006-10-04 16:53:27 +00003117 // If there is a better chain.
Jim Laskey279f0532006-09-25 16:29:54 +00003118 if (Chain != BetterChain) {
Jim Laskey6ff23e52006-10-04 16:53:27 +00003119 // Replace the chain to avoid dependency.
Jim Laskeyd4edf2c2006-10-14 12:14:27 +00003120 SDOperand ReplStore;
3121 if (ST->isTruncatingStore()) {
3122 ReplStore = DAG.getTruncStore(BetterChain, Value, Ptr,
3123 ST->getSrcValue(),ST->getSrcValueOffset(), ST->getStoredVT());
3124 } else {
3125 ReplStore = DAG.getStore(BetterChain, Value, Ptr,
3126 ST->getSrcValue(), ST->getSrcValueOffset());
3127 }
3128
Jim Laskey279f0532006-09-25 16:29:54 +00003129 // Create token to keep both nodes around.
Jim Laskey274062c2006-10-13 23:32:28 +00003130 SDOperand Token =
3131 DAG.getNode(ISD::TokenFactor, MVT::Other, Chain, ReplStore);
3132
3133 // Don't add users to work list.
3134 return CombineTo(N, Token, false);
Jim Laskey279f0532006-09-25 16:29:54 +00003135 }
Jim Laskeyd1aed7a2006-09-21 16:28:59 +00003136 }
Chris Lattnerc33baaa2005-12-23 05:48:07 +00003137
Evan Cheng33dbedc2006-11-05 09:31:14 +00003138 // Try transforming N to an indexed store.
Evan Chengbbd6f6e2006-11-07 09:03:05 +00003139 if (CombineToPreIndexedLoadStore(N) || CombineToPostIndexedLoadStore(N))
Evan Cheng33dbedc2006-11-05 09:31:14 +00003140 return SDOperand(N, 0);
3141
Chris Lattner87514ca2005-10-10 22:31:19 +00003142 return SDOperand();
3143}
3144
Chris Lattnerca242442006-03-19 01:27:56 +00003145SDOperand DAGCombiner::visitINSERT_VECTOR_ELT(SDNode *N) {
3146 SDOperand InVec = N->getOperand(0);
3147 SDOperand InVal = N->getOperand(1);
3148 SDOperand EltNo = N->getOperand(2);
3149
3150 // If the invec is a BUILD_VECTOR and if EltNo is a constant, build a new
3151 // vector with the inserted element.
3152 if (InVec.getOpcode() == ISD::BUILD_VECTOR && isa<ConstantSDNode>(EltNo)) {
3153 unsigned Elt = cast<ConstantSDNode>(EltNo)->getValue();
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003154 SmallVector<SDOperand, 8> Ops(InVec.Val->op_begin(), InVec.Val->op_end());
Chris Lattnerca242442006-03-19 01:27:56 +00003155 if (Elt < Ops.size())
3156 Ops[Elt] = InVal;
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003157 return DAG.getNode(ISD::BUILD_VECTOR, InVec.getValueType(),
3158 &Ops[0], Ops.size());
Chris Lattnerca242442006-03-19 01:27:56 +00003159 }
3160
3161 return SDOperand();
3162}
3163
3164SDOperand DAGCombiner::visitVINSERT_VECTOR_ELT(SDNode *N) {
3165 SDOperand InVec = N->getOperand(0);
3166 SDOperand InVal = N->getOperand(1);
3167 SDOperand EltNo = N->getOperand(2);
3168 SDOperand NumElts = N->getOperand(3);
3169 SDOperand EltType = N->getOperand(4);
3170
3171 // If the invec is a VBUILD_VECTOR and if EltNo is a constant, build a new
3172 // vector with the inserted element.
3173 if (InVec.getOpcode() == ISD::VBUILD_VECTOR && isa<ConstantSDNode>(EltNo)) {
3174 unsigned Elt = cast<ConstantSDNode>(EltNo)->getValue();
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003175 SmallVector<SDOperand, 8> Ops(InVec.Val->op_begin(), InVec.Val->op_end());
Chris Lattnerca242442006-03-19 01:27:56 +00003176 if (Elt < Ops.size()-2)
3177 Ops[Elt] = InVal;
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003178 return DAG.getNode(ISD::VBUILD_VECTOR, InVec.getValueType(),
3179 &Ops[0], Ops.size());
Chris Lattnerca242442006-03-19 01:27:56 +00003180 }
3181
3182 return SDOperand();
3183}
3184
Chris Lattnerd7648c82006-03-28 20:28:38 +00003185SDOperand DAGCombiner::visitVBUILD_VECTOR(SDNode *N) {
3186 unsigned NumInScalars = N->getNumOperands()-2;
3187 SDOperand NumElts = N->getOperand(NumInScalars);
3188 SDOperand EltType = N->getOperand(NumInScalars+1);
3189
3190 // Check to see if this is a VBUILD_VECTOR of a bunch of VEXTRACT_VECTOR_ELT
3191 // operations. If so, and if the EXTRACT_ELT vector inputs come from at most
3192 // two distinct vectors, turn this into a shuffle node.
3193 SDOperand VecIn1, VecIn2;
3194 for (unsigned i = 0; i != NumInScalars; ++i) {
3195 // Ignore undef inputs.
3196 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
3197
3198 // If this input is something other than a VEXTRACT_VECTOR_ELT with a
3199 // constant index, bail out.
3200 if (N->getOperand(i).getOpcode() != ISD::VEXTRACT_VECTOR_ELT ||
3201 !isa<ConstantSDNode>(N->getOperand(i).getOperand(1))) {
3202 VecIn1 = VecIn2 = SDOperand(0, 0);
3203 break;
3204 }
3205
3206 // If the input vector type disagrees with the result of the vbuild_vector,
3207 // we can't make a shuffle.
3208 SDOperand ExtractedFromVec = N->getOperand(i).getOperand(0);
3209 if (*(ExtractedFromVec.Val->op_end()-2) != NumElts ||
3210 *(ExtractedFromVec.Val->op_end()-1) != EltType) {
3211 VecIn1 = VecIn2 = SDOperand(0, 0);
3212 break;
3213 }
3214
3215 // Otherwise, remember this. We allow up to two distinct input vectors.
3216 if (ExtractedFromVec == VecIn1 || ExtractedFromVec == VecIn2)
3217 continue;
3218
3219 if (VecIn1.Val == 0) {
3220 VecIn1 = ExtractedFromVec;
3221 } else if (VecIn2.Val == 0) {
3222 VecIn2 = ExtractedFromVec;
3223 } else {
3224 // Too many inputs.
3225 VecIn1 = VecIn2 = SDOperand(0, 0);
3226 break;
3227 }
3228 }
3229
3230 // If everything is good, we can make a shuffle operation.
3231 if (VecIn1.Val) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003232 SmallVector<SDOperand, 8> BuildVecIndices;
Chris Lattnerd7648c82006-03-28 20:28:38 +00003233 for (unsigned i = 0; i != NumInScalars; ++i) {
3234 if (N->getOperand(i).getOpcode() == ISD::UNDEF) {
3235 BuildVecIndices.push_back(DAG.getNode(ISD::UNDEF, MVT::i32));
3236 continue;
3237 }
3238
3239 SDOperand Extract = N->getOperand(i);
3240
3241 // If extracting from the first vector, just use the index directly.
3242 if (Extract.getOperand(0) == VecIn1) {
3243 BuildVecIndices.push_back(Extract.getOperand(1));
3244 continue;
3245 }
3246
3247 // Otherwise, use InIdx + VecSize
3248 unsigned Idx = cast<ConstantSDNode>(Extract.getOperand(1))->getValue();
3249 BuildVecIndices.push_back(DAG.getConstant(Idx+NumInScalars, MVT::i32));
3250 }
3251
3252 // Add count and size info.
3253 BuildVecIndices.push_back(NumElts);
3254 BuildVecIndices.push_back(DAG.getValueType(MVT::i32));
3255
3256 // Return the new VVECTOR_SHUFFLE node.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003257 SDOperand Ops[5];
3258 Ops[0] = VecIn1;
Chris Lattnercef896e2006-03-28 22:19:47 +00003259 if (VecIn2.Val) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003260 Ops[1] = VecIn2;
Chris Lattnercef896e2006-03-28 22:19:47 +00003261 } else {
3262 // Use an undef vbuild_vector as input for the second operand.
3263 std::vector<SDOperand> UnOps(NumInScalars,
3264 DAG.getNode(ISD::UNDEF,
3265 cast<VTSDNode>(EltType)->getVT()));
3266 UnOps.push_back(NumElts);
3267 UnOps.push_back(EltType);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003268 Ops[1] = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
3269 &UnOps[0], UnOps.size());
3270 AddToWorkList(Ops[1].Val);
Chris Lattnercef896e2006-03-28 22:19:47 +00003271 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003272 Ops[2] = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
3273 &BuildVecIndices[0], BuildVecIndices.size());
3274 Ops[3] = NumElts;
3275 Ops[4] = EltType;
3276 return DAG.getNode(ISD::VVECTOR_SHUFFLE, MVT::Vector, Ops, 5);
Chris Lattnerd7648c82006-03-28 20:28:38 +00003277 }
3278
3279 return SDOperand();
3280}
3281
Chris Lattner66445d32006-03-28 22:11:53 +00003282SDOperand DAGCombiner::visitVECTOR_SHUFFLE(SDNode *N) {
Chris Lattnerf1d0c622006-03-31 22:16:43 +00003283 SDOperand ShufMask = N->getOperand(2);
3284 unsigned NumElts = ShufMask.getNumOperands();
3285
3286 // If the shuffle mask is an identity operation on the LHS, return the LHS.
3287 bool isIdentity = true;
3288 for (unsigned i = 0; i != NumElts; ++i) {
3289 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF &&
3290 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() != i) {
3291 isIdentity = false;
3292 break;
3293 }
3294 }
3295 if (isIdentity) return N->getOperand(0);
3296
3297 // If the shuffle mask is an identity operation on the RHS, return the RHS.
3298 isIdentity = true;
3299 for (unsigned i = 0; i != NumElts; ++i) {
3300 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF &&
3301 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() != i+NumElts) {
3302 isIdentity = false;
3303 break;
3304 }
3305 }
3306 if (isIdentity) return N->getOperand(1);
Evan Chenge7bec0d2006-07-20 22:44:41 +00003307
3308 // Check if the shuffle is a unary shuffle, i.e. one of the vectors is not
3309 // needed at all.
3310 bool isUnary = true;
Evan Cheng917ec982006-07-21 08:25:53 +00003311 bool isSplat = true;
Evan Chenge7bec0d2006-07-20 22:44:41 +00003312 int VecNum = -1;
Reid Spencer9160a6a2006-07-25 20:44:41 +00003313 unsigned BaseIdx = 0;
Evan Chenge7bec0d2006-07-20 22:44:41 +00003314 for (unsigned i = 0; i != NumElts; ++i)
3315 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF) {
3316 unsigned Idx = cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue();
3317 int V = (Idx < NumElts) ? 0 : 1;
Evan Cheng917ec982006-07-21 08:25:53 +00003318 if (VecNum == -1) {
Evan Chenge7bec0d2006-07-20 22:44:41 +00003319 VecNum = V;
Evan Cheng917ec982006-07-21 08:25:53 +00003320 BaseIdx = Idx;
3321 } else {
3322 if (BaseIdx != Idx)
3323 isSplat = false;
3324 if (VecNum != V) {
3325 isUnary = false;
3326 break;
3327 }
Evan Chenge7bec0d2006-07-20 22:44:41 +00003328 }
3329 }
3330
3331 SDOperand N0 = N->getOperand(0);
3332 SDOperand N1 = N->getOperand(1);
3333 // Normalize unary shuffle so the RHS is undef.
3334 if (isUnary && VecNum == 1)
3335 std::swap(N0, N1);
3336
Evan Cheng917ec982006-07-21 08:25:53 +00003337 // If it is a splat, check if the argument vector is a build_vector with
3338 // all scalar elements the same.
3339 if (isSplat) {
3340 SDNode *V = N0.Val;
3341 if (V->getOpcode() == ISD::BIT_CONVERT)
3342 V = V->getOperand(0).Val;
3343 if (V->getOpcode() == ISD::BUILD_VECTOR) {
3344 unsigned NumElems = V->getNumOperands()-2;
3345 if (NumElems > BaseIdx) {
3346 SDOperand Base;
3347 bool AllSame = true;
3348 for (unsigned i = 0; i != NumElems; ++i) {
3349 if (V->getOperand(i).getOpcode() != ISD::UNDEF) {
3350 Base = V->getOperand(i);
3351 break;
3352 }
3353 }
3354 // Splat of <u, u, u, u>, return <u, u, u, u>
3355 if (!Base.Val)
3356 return N0;
3357 for (unsigned i = 0; i != NumElems; ++i) {
3358 if (V->getOperand(i).getOpcode() != ISD::UNDEF &&
3359 V->getOperand(i) != Base) {
3360 AllSame = false;
3361 break;
3362 }
3363 }
3364 // Splat of <x, x, x, x>, return <x, x, x, x>
3365 if (AllSame)
3366 return N0;
3367 }
3368 }
3369 }
3370
Evan Chenge7bec0d2006-07-20 22:44:41 +00003371 // If it is a unary or the LHS and the RHS are the same node, turn the RHS
3372 // into an undef.
3373 if (isUnary || N0 == N1) {
3374 if (N0.getOpcode() == ISD::UNDEF)
Evan Chengc04766a2006-04-06 23:20:43 +00003375 return DAG.getNode(ISD::UNDEF, N->getValueType(0));
Chris Lattner66445d32006-03-28 22:11:53 +00003376 // Check the SHUFFLE mask, mapping any inputs from the 2nd operand into the
3377 // first operand.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003378 SmallVector<SDOperand, 8> MappedOps;
Chris Lattner66445d32006-03-28 22:11:53 +00003379 for (unsigned i = 0, e = ShufMask.getNumOperands(); i != e; ++i) {
Evan Chengc04766a2006-04-06 23:20:43 +00003380 if (ShufMask.getOperand(i).getOpcode() == ISD::UNDEF ||
3381 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() < NumElts) {
3382 MappedOps.push_back(ShufMask.getOperand(i));
3383 } else {
Chris Lattner66445d32006-03-28 22:11:53 +00003384 unsigned NewIdx =
3385 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() - NumElts;
3386 MappedOps.push_back(DAG.getConstant(NewIdx, MVT::i32));
Chris Lattner66445d32006-03-28 22:11:53 +00003387 }
3388 }
3389 ShufMask = DAG.getNode(ISD::BUILD_VECTOR, ShufMask.getValueType(),
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003390 &MappedOps[0], MappedOps.size());
Chris Lattner3e104b12006-04-08 04:15:24 +00003391 AddToWorkList(ShufMask.Val);
Chris Lattner66445d32006-03-28 22:11:53 +00003392 return DAG.getNode(ISD::VECTOR_SHUFFLE, N->getValueType(0),
Evan Chenge7bec0d2006-07-20 22:44:41 +00003393 N0,
Chris Lattner66445d32006-03-28 22:11:53 +00003394 DAG.getNode(ISD::UNDEF, N->getValueType(0)),
3395 ShufMask);
3396 }
3397
3398 return SDOperand();
3399}
3400
Chris Lattnerf1d0c622006-03-31 22:16:43 +00003401SDOperand DAGCombiner::visitVVECTOR_SHUFFLE(SDNode *N) {
3402 SDOperand ShufMask = N->getOperand(2);
3403 unsigned NumElts = ShufMask.getNumOperands()-2;
3404
3405 // If the shuffle mask is an identity operation on the LHS, return the LHS.
3406 bool isIdentity = true;
3407 for (unsigned i = 0; i != NumElts; ++i) {
3408 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF &&
3409 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() != i) {
3410 isIdentity = false;
3411 break;
3412 }
3413 }
3414 if (isIdentity) return N->getOperand(0);
3415
3416 // If the shuffle mask is an identity operation on the RHS, return the RHS.
3417 isIdentity = true;
3418 for (unsigned i = 0; i != NumElts; ++i) {
3419 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF &&
3420 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() != i+NumElts) {
3421 isIdentity = false;
3422 break;
3423 }
3424 }
3425 if (isIdentity) return N->getOperand(1);
3426
Evan Chenge7bec0d2006-07-20 22:44:41 +00003427 // Check if the shuffle is a unary shuffle, i.e. one of the vectors is not
3428 // needed at all.
3429 bool isUnary = true;
Evan Cheng917ec982006-07-21 08:25:53 +00003430 bool isSplat = true;
Evan Chenge7bec0d2006-07-20 22:44:41 +00003431 int VecNum = -1;
Reid Spencer9160a6a2006-07-25 20:44:41 +00003432 unsigned BaseIdx = 0;
Evan Chenge7bec0d2006-07-20 22:44:41 +00003433 for (unsigned i = 0; i != NumElts; ++i)
3434 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF) {
3435 unsigned Idx = cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue();
3436 int V = (Idx < NumElts) ? 0 : 1;
Evan Cheng917ec982006-07-21 08:25:53 +00003437 if (VecNum == -1) {
Evan Chenge7bec0d2006-07-20 22:44:41 +00003438 VecNum = V;
Evan Cheng917ec982006-07-21 08:25:53 +00003439 BaseIdx = Idx;
3440 } else {
3441 if (BaseIdx != Idx)
3442 isSplat = false;
3443 if (VecNum != V) {
3444 isUnary = false;
3445 break;
3446 }
Evan Chenge7bec0d2006-07-20 22:44:41 +00003447 }
3448 }
3449
3450 SDOperand N0 = N->getOperand(0);
3451 SDOperand N1 = N->getOperand(1);
3452 // Normalize unary shuffle so the RHS is undef.
3453 if (isUnary && VecNum == 1)
3454 std::swap(N0, N1);
3455
Evan Cheng917ec982006-07-21 08:25:53 +00003456 // If it is a splat, check if the argument vector is a build_vector with
3457 // all scalar elements the same.
3458 if (isSplat) {
3459 SDNode *V = N0.Val;
Evan Cheng59569222006-10-16 22:49:37 +00003460
3461 // If this is a vbit convert that changes the element type of the vector but
3462 // not the number of vector elements, look through it. Be careful not to
3463 // look though conversions that change things like v4f32 to v2f64.
3464 if (V->getOpcode() == ISD::VBIT_CONVERT) {
3465 SDOperand ConvInput = V->getOperand(0);
Evan Cheng5d04a1a2006-10-17 17:06:35 +00003466 if (ConvInput.getValueType() == MVT::Vector &&
3467 NumElts ==
Evan Cheng59569222006-10-16 22:49:37 +00003468 ConvInput.getConstantOperandVal(ConvInput.getNumOperands()-2))
3469 V = ConvInput.Val;
3470 }
3471
Evan Cheng917ec982006-07-21 08:25:53 +00003472 if (V->getOpcode() == ISD::VBUILD_VECTOR) {
3473 unsigned NumElems = V->getNumOperands()-2;
3474 if (NumElems > BaseIdx) {
3475 SDOperand Base;
3476 bool AllSame = true;
3477 for (unsigned i = 0; i != NumElems; ++i) {
3478 if (V->getOperand(i).getOpcode() != ISD::UNDEF) {
3479 Base = V->getOperand(i);
3480 break;
3481 }
3482 }
3483 // Splat of <u, u, u, u>, return <u, u, u, u>
3484 if (!Base.Val)
3485 return N0;
3486 for (unsigned i = 0; i != NumElems; ++i) {
3487 if (V->getOperand(i).getOpcode() != ISD::UNDEF &&
3488 V->getOperand(i) != Base) {
3489 AllSame = false;
3490 break;
3491 }
3492 }
3493 // Splat of <x, x, x, x>, return <x, x, x, x>
3494 if (AllSame)
3495 return N0;
3496 }
3497 }
3498 }
3499
Evan Chenge7bec0d2006-07-20 22:44:41 +00003500 // If it is a unary or the LHS and the RHS are the same node, turn the RHS
3501 // into an undef.
3502 if (isUnary || N0 == N1) {
Chris Lattner17614ea2006-04-08 05:34:25 +00003503 // Check the SHUFFLE mask, mapping any inputs from the 2nd operand into the
3504 // first operand.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003505 SmallVector<SDOperand, 8> MappedOps;
Chris Lattner17614ea2006-04-08 05:34:25 +00003506 for (unsigned i = 0; i != NumElts; ++i) {
3507 if (ShufMask.getOperand(i).getOpcode() == ISD::UNDEF ||
3508 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() < NumElts) {
3509 MappedOps.push_back(ShufMask.getOperand(i));
3510 } else {
3511 unsigned NewIdx =
3512 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() - NumElts;
3513 MappedOps.push_back(DAG.getConstant(NewIdx, MVT::i32));
3514 }
3515 }
3516 // Add the type/#elts values.
3517 MappedOps.push_back(ShufMask.getOperand(NumElts));
3518 MappedOps.push_back(ShufMask.getOperand(NumElts+1));
3519
3520 ShufMask = DAG.getNode(ISD::VBUILD_VECTOR, ShufMask.getValueType(),
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003521 &MappedOps[0], MappedOps.size());
Chris Lattner17614ea2006-04-08 05:34:25 +00003522 AddToWorkList(ShufMask.Val);
3523
3524 // Build the undef vector.
3525 SDOperand UDVal = DAG.getNode(ISD::UNDEF, MappedOps[0].getValueType());
3526 for (unsigned i = 0; i != NumElts; ++i)
3527 MappedOps[i] = UDVal;
Evan Chenge7bec0d2006-07-20 22:44:41 +00003528 MappedOps[NumElts ] = *(N0.Val->op_end()-2);
3529 MappedOps[NumElts+1] = *(N0.Val->op_end()-1);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003530 UDVal = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
3531 &MappedOps[0], MappedOps.size());
Chris Lattner17614ea2006-04-08 05:34:25 +00003532
3533 return DAG.getNode(ISD::VVECTOR_SHUFFLE, MVT::Vector,
Evan Chenge7bec0d2006-07-20 22:44:41 +00003534 N0, UDVal, ShufMask,
Chris Lattner17614ea2006-04-08 05:34:25 +00003535 MappedOps[NumElts], MappedOps[NumElts+1]);
3536 }
3537
Chris Lattnerf1d0c622006-03-31 22:16:43 +00003538 return SDOperand();
3539}
3540
Evan Cheng44f1f092006-04-20 08:56:16 +00003541/// XformToShuffleWithZero - Returns a vector_shuffle if it able to transform
3542/// a VAND to a vector_shuffle with the destination vector and a zero vector.
3543/// e.g. VAND V, <0xffffffff, 0, 0xffffffff, 0>. ==>
3544/// vector_shuffle V, Zero, <0, 4, 2, 4>
3545SDOperand DAGCombiner::XformToShuffleWithZero(SDNode *N) {
3546 SDOperand LHS = N->getOperand(0);
3547 SDOperand RHS = N->getOperand(1);
3548 if (N->getOpcode() == ISD::VAND) {
3549 SDOperand DstVecSize = *(LHS.Val->op_end()-2);
3550 SDOperand DstVecEVT = *(LHS.Val->op_end()-1);
3551 if (RHS.getOpcode() == ISD::VBIT_CONVERT)
3552 RHS = RHS.getOperand(0);
3553 if (RHS.getOpcode() == ISD::VBUILD_VECTOR) {
3554 std::vector<SDOperand> IdxOps;
3555 unsigned NumOps = RHS.getNumOperands();
3556 unsigned NumElts = NumOps-2;
3557 MVT::ValueType EVT = cast<VTSDNode>(RHS.getOperand(NumOps-1))->getVT();
3558 for (unsigned i = 0; i != NumElts; ++i) {
3559 SDOperand Elt = RHS.getOperand(i);
3560 if (!isa<ConstantSDNode>(Elt))
3561 return SDOperand();
3562 else if (cast<ConstantSDNode>(Elt)->isAllOnesValue())
3563 IdxOps.push_back(DAG.getConstant(i, EVT));
3564 else if (cast<ConstantSDNode>(Elt)->isNullValue())
3565 IdxOps.push_back(DAG.getConstant(NumElts, EVT));
3566 else
3567 return SDOperand();
3568 }
3569
3570 // Let's see if the target supports this vector_shuffle.
3571 if (!TLI.isVectorClearMaskLegal(IdxOps, EVT, DAG))
3572 return SDOperand();
3573
3574 // Return the new VVECTOR_SHUFFLE node.
3575 SDOperand NumEltsNode = DAG.getConstant(NumElts, MVT::i32);
3576 SDOperand EVTNode = DAG.getValueType(EVT);
3577 std::vector<SDOperand> Ops;
Chris Lattner516b9622006-09-14 20:50:57 +00003578 LHS = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, LHS, NumEltsNode,
3579 EVTNode);
Evan Cheng44f1f092006-04-20 08:56:16 +00003580 Ops.push_back(LHS);
3581 AddToWorkList(LHS.Val);
3582 std::vector<SDOperand> ZeroOps(NumElts, DAG.getConstant(0, EVT));
3583 ZeroOps.push_back(NumEltsNode);
3584 ZeroOps.push_back(EVTNode);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003585 Ops.push_back(DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
3586 &ZeroOps[0], ZeroOps.size()));
Evan Cheng44f1f092006-04-20 08:56:16 +00003587 IdxOps.push_back(NumEltsNode);
3588 IdxOps.push_back(EVTNode);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003589 Ops.push_back(DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
3590 &IdxOps[0], IdxOps.size()));
Evan Cheng44f1f092006-04-20 08:56:16 +00003591 Ops.push_back(NumEltsNode);
3592 Ops.push_back(EVTNode);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003593 SDOperand Result = DAG.getNode(ISD::VVECTOR_SHUFFLE, MVT::Vector,
3594 &Ops[0], Ops.size());
Evan Cheng44f1f092006-04-20 08:56:16 +00003595 if (NumEltsNode != DstVecSize || EVTNode != DstVecEVT) {
3596 Result = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, Result,
3597 DstVecSize, DstVecEVT);
3598 }
3599 return Result;
3600 }
3601 }
3602 return SDOperand();
3603}
3604
Chris Lattneredab1b92006-04-02 03:25:57 +00003605/// visitVBinOp - Visit a binary vector operation, like VADD. IntOp indicates
3606/// the scalar operation of the vop if it is operating on an integer vector
3607/// (e.g. ADD) and FPOp indicates the FP version (e.g. FADD).
3608SDOperand DAGCombiner::visitVBinOp(SDNode *N, ISD::NodeType IntOp,
3609 ISD::NodeType FPOp) {
3610 MVT::ValueType EltType = cast<VTSDNode>(*(N->op_end()-1))->getVT();
3611 ISD::NodeType ScalarOp = MVT::isInteger(EltType) ? IntOp : FPOp;
3612 SDOperand LHS = N->getOperand(0);
3613 SDOperand RHS = N->getOperand(1);
Evan Cheng44f1f092006-04-20 08:56:16 +00003614 SDOperand Shuffle = XformToShuffleWithZero(N);
3615 if (Shuffle.Val) return Shuffle;
3616
Chris Lattneredab1b92006-04-02 03:25:57 +00003617 // If the LHS and RHS are VBUILD_VECTOR nodes, see if we can constant fold
3618 // this operation.
3619 if (LHS.getOpcode() == ISD::VBUILD_VECTOR &&
3620 RHS.getOpcode() == ISD::VBUILD_VECTOR) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003621 SmallVector<SDOperand, 8> Ops;
Chris Lattneredab1b92006-04-02 03:25:57 +00003622 for (unsigned i = 0, e = LHS.getNumOperands()-2; i != e; ++i) {
3623 SDOperand LHSOp = LHS.getOperand(i);
3624 SDOperand RHSOp = RHS.getOperand(i);
3625 // If these two elements can't be folded, bail out.
3626 if ((LHSOp.getOpcode() != ISD::UNDEF &&
3627 LHSOp.getOpcode() != ISD::Constant &&
3628 LHSOp.getOpcode() != ISD::ConstantFP) ||
3629 (RHSOp.getOpcode() != ISD::UNDEF &&
3630 RHSOp.getOpcode() != ISD::Constant &&
3631 RHSOp.getOpcode() != ISD::ConstantFP))
3632 break;
Evan Cheng7b336a82006-05-31 06:08:35 +00003633 // Can't fold divide by zero.
3634 if (N->getOpcode() == ISD::VSDIV || N->getOpcode() == ISD::VUDIV) {
3635 if ((RHSOp.getOpcode() == ISD::Constant &&
3636 cast<ConstantSDNode>(RHSOp.Val)->isNullValue()) ||
3637 (RHSOp.getOpcode() == ISD::ConstantFP &&
3638 !cast<ConstantFPSDNode>(RHSOp.Val)->getValue()))
3639 break;
3640 }
Chris Lattneredab1b92006-04-02 03:25:57 +00003641 Ops.push_back(DAG.getNode(ScalarOp, EltType, LHSOp, RHSOp));
Chris Lattner3e104b12006-04-08 04:15:24 +00003642 AddToWorkList(Ops.back().Val);
Chris Lattneredab1b92006-04-02 03:25:57 +00003643 assert((Ops.back().getOpcode() == ISD::UNDEF ||
3644 Ops.back().getOpcode() == ISD::Constant ||
3645 Ops.back().getOpcode() == ISD::ConstantFP) &&
3646 "Scalar binop didn't fold!");
3647 }
Chris Lattnera4c5d8c2006-04-03 17:21:50 +00003648
3649 if (Ops.size() == LHS.getNumOperands()-2) {
3650 Ops.push_back(*(LHS.Val->op_end()-2));
3651 Ops.push_back(*(LHS.Val->op_end()-1));
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003652 return DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0], Ops.size());
Chris Lattnera4c5d8c2006-04-03 17:21:50 +00003653 }
Chris Lattneredab1b92006-04-02 03:25:57 +00003654 }
3655
3656 return SDOperand();
3657}
3658
Nate Begeman44728a72005-09-19 22:34:01 +00003659SDOperand DAGCombiner::SimplifySelect(SDOperand N0, SDOperand N1, SDOperand N2){
Nate Begemanf845b452005-10-08 00:29:44 +00003660 assert(N0.getOpcode() ==ISD::SETCC && "First argument must be a SetCC node!");
3661
3662 SDOperand SCC = SimplifySelectCC(N0.getOperand(0), N0.getOperand(1), N1, N2,
3663 cast<CondCodeSDNode>(N0.getOperand(2))->get());
3664 // If we got a simplified select_cc node back from SimplifySelectCC, then
3665 // break it down into a new SETCC node, and a new SELECT node, and then return
3666 // the SELECT node, since we were called with a SELECT node.
3667 if (SCC.Val) {
3668 // Check to see if we got a select_cc back (to turn into setcc/select).
3669 // Otherwise, just return whatever node we got back, like fabs.
3670 if (SCC.getOpcode() == ISD::SELECT_CC) {
3671 SDOperand SETCC = DAG.getNode(ISD::SETCC, N0.getValueType(),
3672 SCC.getOperand(0), SCC.getOperand(1),
3673 SCC.getOperand(4));
Chris Lattner5750df92006-03-01 04:03:14 +00003674 AddToWorkList(SETCC.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003675 return DAG.getNode(ISD::SELECT, SCC.getValueType(), SCC.getOperand(2),
3676 SCC.getOperand(3), SETCC);
3677 }
3678 return SCC;
3679 }
Nate Begeman44728a72005-09-19 22:34:01 +00003680 return SDOperand();
3681}
3682
Chris Lattner40c62d52005-10-18 06:04:22 +00003683/// SimplifySelectOps - Given a SELECT or a SELECT_CC node, where LHS and RHS
3684/// are the two values being selected between, see if we can simplify the
Chris Lattner729c6d12006-05-27 00:43:02 +00003685/// select. Callers of this should assume that TheSelect is deleted if this
3686/// returns true. As such, they should return the appropriate thing (e.g. the
3687/// node) back to the top-level of the DAG combiner loop to avoid it being
3688/// looked at.
Chris Lattner40c62d52005-10-18 06:04:22 +00003689///
3690bool DAGCombiner::SimplifySelectOps(SDNode *TheSelect, SDOperand LHS,
3691 SDOperand RHS) {
3692
3693 // If this is a select from two identical things, try to pull the operation
3694 // through the select.
3695 if (LHS.getOpcode() == RHS.getOpcode() && LHS.hasOneUse() && RHS.hasOneUse()){
Chris Lattner40c62d52005-10-18 06:04:22 +00003696 // If this is a load and the token chain is identical, replace the select
3697 // of two loads with a load through a select of the address to load from.
3698 // This triggers in things like "select bool X, 10.0, 123.0" after the FP
3699 // constants have been dropped into the constant pool.
Evan Cheng466685d2006-10-09 20:57:25 +00003700 if (LHS.getOpcode() == ISD::LOAD &&
Chris Lattner40c62d52005-10-18 06:04:22 +00003701 // Token chains must be identical.
Evan Cheng466685d2006-10-09 20:57:25 +00003702 LHS.getOperand(0) == RHS.getOperand(0)) {
3703 LoadSDNode *LLD = cast<LoadSDNode>(LHS);
3704 LoadSDNode *RLD = cast<LoadSDNode>(RHS);
3705
3706 // If this is an EXTLOAD, the VT's must match.
Evan Cheng2e49f092006-10-11 07:10:22 +00003707 if (LLD->getLoadedVT() == RLD->getLoadedVT()) {
Evan Cheng466685d2006-10-09 20:57:25 +00003708 // FIXME: this conflates two src values, discarding one. This is not
3709 // the right thing to do, but nothing uses srcvalues now. When they do,
3710 // turn SrcValue into a list of locations.
3711 SDOperand Addr;
Chris Lattnerc4e664b2007-01-16 05:59:59 +00003712 if (TheSelect->getOpcode() == ISD::SELECT) {
3713 // Check that the condition doesn't reach either load. If so, folding
3714 // this will induce a cycle into the DAG.
3715 if (!LLD->isPredecessor(TheSelect->getOperand(0).Val) &&
3716 !RLD->isPredecessor(TheSelect->getOperand(0).Val)) {
3717 Addr = DAG.getNode(ISD::SELECT, LLD->getBasePtr().getValueType(),
3718 TheSelect->getOperand(0), LLD->getBasePtr(),
3719 RLD->getBasePtr());
3720 }
3721 } else {
3722 // Check that the condition doesn't reach either load. If so, folding
3723 // this will induce a cycle into the DAG.
3724 if (!LLD->isPredecessor(TheSelect->getOperand(0).Val) &&
3725 !RLD->isPredecessor(TheSelect->getOperand(0).Val) &&
3726 !LLD->isPredecessor(TheSelect->getOperand(1).Val) &&
3727 !RLD->isPredecessor(TheSelect->getOperand(1).Val)) {
3728 Addr = DAG.getNode(ISD::SELECT_CC, LLD->getBasePtr().getValueType(),
Evan Cheng466685d2006-10-09 20:57:25 +00003729 TheSelect->getOperand(0),
3730 TheSelect->getOperand(1),
3731 LLD->getBasePtr(), RLD->getBasePtr(),
3732 TheSelect->getOperand(4));
Chris Lattnerc4e664b2007-01-16 05:59:59 +00003733 }
Evan Cheng466685d2006-10-09 20:57:25 +00003734 }
Chris Lattnerc4e664b2007-01-16 05:59:59 +00003735
3736 if (Addr.Val) {
3737 SDOperand Load;
3738 if (LLD->getExtensionType() == ISD::NON_EXTLOAD)
3739 Load = DAG.getLoad(TheSelect->getValueType(0), LLD->getChain(),
3740 Addr,LLD->getSrcValue(),
3741 LLD->getSrcValueOffset());
3742 else {
3743 Load = DAG.getExtLoad(LLD->getExtensionType(),
3744 TheSelect->getValueType(0),
3745 LLD->getChain(), Addr, LLD->getSrcValue(),
3746 LLD->getSrcValueOffset(),
3747 LLD->getLoadedVT());
3748 }
3749 // Users of the select now use the result of the load.
3750 CombineTo(TheSelect, Load);
3751
3752 // Users of the old loads now use the new load's chain. We know the
3753 // old-load value is dead now.
3754 CombineTo(LHS.Val, Load.getValue(0), Load.getValue(1));
3755 CombineTo(RHS.Val, Load.getValue(0), Load.getValue(1));
3756 return true;
3757 }
Evan Chengc5484282006-10-04 00:56:09 +00003758 }
Chris Lattner40c62d52005-10-18 06:04:22 +00003759 }
3760 }
3761
3762 return false;
3763}
3764
Nate Begeman44728a72005-09-19 22:34:01 +00003765SDOperand DAGCombiner::SimplifySelectCC(SDOperand N0, SDOperand N1,
3766 SDOperand N2, SDOperand N3,
3767 ISD::CondCode CC) {
Nate Begemanf845b452005-10-08 00:29:44 +00003768
3769 MVT::ValueType VT = N2.getValueType();
Nate Begemanf845b452005-10-08 00:29:44 +00003770 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
3771 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2.Val);
3772 ConstantSDNode *N3C = dyn_cast<ConstantSDNode>(N3.Val);
3773
3774 // Determine if the condition we're dealing with is constant
3775 SDOperand SCC = SimplifySetCC(TLI.getSetCCResultTy(), N0, N1, CC, false);
Chris Lattner30f73e72006-10-14 03:52:46 +00003776 if (SCC.Val) AddToWorkList(SCC.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003777 ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(SCC.Val);
3778
3779 // fold select_cc true, x, y -> x
3780 if (SCCC && SCCC->getValue())
3781 return N2;
3782 // fold select_cc false, x, y -> y
3783 if (SCCC && SCCC->getValue() == 0)
3784 return N3;
3785
3786 // Check to see if we can simplify the select into an fabs node
3787 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1)) {
3788 // Allow either -0.0 or 0.0
3789 if (CFP->getValue() == 0.0) {
3790 // select (setg[te] X, +/-0.0), X, fneg(X) -> fabs
3791 if ((CC == ISD::SETGE || CC == ISD::SETGT) &&
3792 N0 == N2 && N3.getOpcode() == ISD::FNEG &&
3793 N2 == N3.getOperand(0))
3794 return DAG.getNode(ISD::FABS, VT, N0);
3795
3796 // select (setl[te] X, +/-0.0), fneg(X), X -> fabs
3797 if ((CC == ISD::SETLT || CC == ISD::SETLE) &&
3798 N0 == N3 && N2.getOpcode() == ISD::FNEG &&
3799 N2.getOperand(0) == N3)
3800 return DAG.getNode(ISD::FABS, VT, N3);
3801 }
3802 }
3803
3804 // Check to see if we can perform the "gzip trick", transforming
3805 // select_cc setlt X, 0, A, 0 -> and (sra X, size(X)-1), A
Chris Lattnere3152e52006-09-20 06:41:35 +00003806 if (N1C && N3C && N3C->isNullValue() && CC == ISD::SETLT &&
Nate Begemanf845b452005-10-08 00:29:44 +00003807 MVT::isInteger(N0.getValueType()) &&
Chris Lattnere3152e52006-09-20 06:41:35 +00003808 MVT::isInteger(N2.getValueType()) &&
3809 (N1C->isNullValue() || // (a < 0) ? b : 0
3810 (N1C->getValue() == 1 && N0 == N2))) { // (a < 1) ? a : 0
Nate Begemanf845b452005-10-08 00:29:44 +00003811 MVT::ValueType XType = N0.getValueType();
3812 MVT::ValueType AType = N2.getValueType();
3813 if (XType >= AType) {
3814 // and (sra X, size(X)-1, A) -> "and (srl X, C2), A" iff A is a
Nate Begeman07ed4172005-10-10 21:26:48 +00003815 // single-bit constant.
Nate Begemanf845b452005-10-08 00:29:44 +00003816 if (N2C && ((N2C->getValue() & (N2C->getValue()-1)) == 0)) {
3817 unsigned ShCtV = Log2_64(N2C->getValue());
3818 ShCtV = MVT::getSizeInBits(XType)-ShCtV-1;
3819 SDOperand ShCt = DAG.getConstant(ShCtV, TLI.getShiftAmountTy());
3820 SDOperand Shift = DAG.getNode(ISD::SRL, XType, N0, ShCt);
Chris Lattner5750df92006-03-01 04:03:14 +00003821 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003822 if (XType > AType) {
3823 Shift = DAG.getNode(ISD::TRUNCATE, AType, Shift);
Chris Lattner5750df92006-03-01 04:03:14 +00003824 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003825 }
3826 return DAG.getNode(ISD::AND, AType, Shift, N2);
3827 }
3828 SDOperand Shift = DAG.getNode(ISD::SRA, XType, N0,
3829 DAG.getConstant(MVT::getSizeInBits(XType)-1,
3830 TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +00003831 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003832 if (XType > AType) {
3833 Shift = DAG.getNode(ISD::TRUNCATE, AType, Shift);
Chris Lattner5750df92006-03-01 04:03:14 +00003834 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003835 }
3836 return DAG.getNode(ISD::AND, AType, Shift, N2);
3837 }
3838 }
Nate Begeman07ed4172005-10-10 21:26:48 +00003839
3840 // fold select C, 16, 0 -> shl C, 4
3841 if (N2C && N3C && N3C->isNullValue() && isPowerOf2_64(N2C->getValue()) &&
3842 TLI.getSetCCResultContents() == TargetLowering::ZeroOrOneSetCCResult) {
3843 // Get a SetCC of the condition
3844 // FIXME: Should probably make sure that setcc is legal if we ever have a
3845 // target where it isn't.
Nate Begemanb0d04a72006-02-18 02:40:58 +00003846 SDOperand Temp, SCC;
Nate Begeman07ed4172005-10-10 21:26:48 +00003847 // cast from setcc result type to select result type
Nate Begemanb0d04a72006-02-18 02:40:58 +00003848 if (AfterLegalize) {
3849 SCC = DAG.getSetCC(TLI.getSetCCResultTy(), N0, N1, CC);
Chris Lattner555d8d62006-12-07 22:36:47 +00003850 if (N2.getValueType() < SCC.getValueType())
3851 Temp = DAG.getZeroExtendInReg(SCC, N2.getValueType());
3852 else
3853 Temp = DAG.getNode(ISD::ZERO_EXTEND, N2.getValueType(), SCC);
Nate Begemanb0d04a72006-02-18 02:40:58 +00003854 } else {
3855 SCC = DAG.getSetCC(MVT::i1, N0, N1, CC);
Nate Begeman07ed4172005-10-10 21:26:48 +00003856 Temp = DAG.getNode(ISD::ZERO_EXTEND, N2.getValueType(), SCC);
Nate Begemanb0d04a72006-02-18 02:40:58 +00003857 }
Chris Lattner5750df92006-03-01 04:03:14 +00003858 AddToWorkList(SCC.Val);
3859 AddToWorkList(Temp.Val);
Nate Begeman07ed4172005-10-10 21:26:48 +00003860 // shl setcc result by log2 n2c
3861 return DAG.getNode(ISD::SHL, N2.getValueType(), Temp,
3862 DAG.getConstant(Log2_64(N2C->getValue()),
3863 TLI.getShiftAmountTy()));
3864 }
3865
Nate Begemanf845b452005-10-08 00:29:44 +00003866 // Check to see if this is the equivalent of setcc
3867 // FIXME: Turn all of these into setcc if setcc if setcc is legal
3868 // otherwise, go ahead with the folds.
3869 if (0 && N3C && N3C->isNullValue() && N2C && (N2C->getValue() == 1ULL)) {
3870 MVT::ValueType XType = N0.getValueType();
3871 if (TLI.isOperationLegal(ISD::SETCC, TLI.getSetCCResultTy())) {
3872 SDOperand Res = DAG.getSetCC(TLI.getSetCCResultTy(), N0, N1, CC);
3873 if (Res.getValueType() != VT)
3874 Res = DAG.getNode(ISD::ZERO_EXTEND, VT, Res);
3875 return Res;
3876 }
3877
3878 // seteq X, 0 -> srl (ctlz X, log2(size(X)))
3879 if (N1C && N1C->isNullValue() && CC == ISD::SETEQ &&
3880 TLI.isOperationLegal(ISD::CTLZ, XType)) {
3881 SDOperand Ctlz = DAG.getNode(ISD::CTLZ, XType, N0);
3882 return DAG.getNode(ISD::SRL, XType, Ctlz,
3883 DAG.getConstant(Log2_32(MVT::getSizeInBits(XType)),
3884 TLI.getShiftAmountTy()));
3885 }
3886 // setgt X, 0 -> srl (and (-X, ~X), size(X)-1)
3887 if (N1C && N1C->isNullValue() && CC == ISD::SETGT) {
3888 SDOperand NegN0 = DAG.getNode(ISD::SUB, XType, DAG.getConstant(0, XType),
3889 N0);
3890 SDOperand NotN0 = DAG.getNode(ISD::XOR, XType, N0,
3891 DAG.getConstant(~0ULL, XType));
3892 return DAG.getNode(ISD::SRL, XType,
3893 DAG.getNode(ISD::AND, XType, NegN0, NotN0),
3894 DAG.getConstant(MVT::getSizeInBits(XType)-1,
3895 TLI.getShiftAmountTy()));
3896 }
3897 // setgt X, -1 -> xor (srl (X, size(X)-1), 1)
3898 if (N1C && N1C->isAllOnesValue() && CC == ISD::SETGT) {
3899 SDOperand Sign = DAG.getNode(ISD::SRL, XType, N0,
3900 DAG.getConstant(MVT::getSizeInBits(XType)-1,
3901 TLI.getShiftAmountTy()));
3902 return DAG.getNode(ISD::XOR, XType, Sign, DAG.getConstant(1, XType));
3903 }
3904 }
3905
3906 // Check to see if this is an integer abs. select_cc setl[te] X, 0, -X, X ->
3907 // Y = sra (X, size(X)-1); xor (add (X, Y), Y)
3908 if (N1C && N1C->isNullValue() && (CC == ISD::SETLT || CC == ISD::SETLE) &&
3909 N0 == N3 && N2.getOpcode() == ISD::SUB && N0 == N2.getOperand(1)) {
3910 if (ConstantSDNode *SubC = dyn_cast<ConstantSDNode>(N2.getOperand(0))) {
3911 MVT::ValueType XType = N0.getValueType();
3912 if (SubC->isNullValue() && MVT::isInteger(XType)) {
3913 SDOperand Shift = DAG.getNode(ISD::SRA, XType, N0,
3914 DAG.getConstant(MVT::getSizeInBits(XType)-1,
3915 TLI.getShiftAmountTy()));
3916 SDOperand Add = DAG.getNode(ISD::ADD, XType, N0, Shift);
Chris Lattner5750df92006-03-01 04:03:14 +00003917 AddToWorkList(Shift.Val);
3918 AddToWorkList(Add.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003919 return DAG.getNode(ISD::XOR, XType, Add, Shift);
3920 }
3921 }
3922 }
3923
Nate Begeman44728a72005-09-19 22:34:01 +00003924 return SDOperand();
3925}
3926
Nate Begeman452d7be2005-09-16 00:54:12 +00003927SDOperand DAGCombiner::SimplifySetCC(MVT::ValueType VT, SDOperand N0,
Nate Begemane17daeb2005-10-05 21:43:42 +00003928 SDOperand N1, ISD::CondCode Cond,
3929 bool foldBooleans) {
Nate Begeman452d7be2005-09-16 00:54:12 +00003930 // These setcc operations always fold.
3931 switch (Cond) {
3932 default: break;
3933 case ISD::SETFALSE:
3934 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
3935 case ISD::SETTRUE:
3936 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
3937 }
3938
3939 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val)) {
3940 uint64_t C1 = N1C->getValue();
Reid Spencer3ed469c2006-11-02 20:25:50 +00003941 if (isa<ConstantSDNode>(N0.Val)) {
Chris Lattner51dabfb2006-10-14 00:41:01 +00003942 return DAG.FoldSetCC(VT, N0, N1, Cond);
Nate Begeman452d7be2005-09-16 00:54:12 +00003943 } else {
Chris Lattner5f42a242006-09-20 06:19:26 +00003944 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
3945 // equality comparison, then we're just comparing whether X itself is
3946 // zero.
3947 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
3948 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
3949 N0.getOperand(1).getOpcode() == ISD::Constant) {
3950 unsigned ShAmt = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
3951 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
3952 ShAmt == Log2_32(MVT::getSizeInBits(N0.getValueType()))) {
3953 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
3954 // (srl (ctlz x), 5) == 0 -> X != 0
3955 // (srl (ctlz x), 5) != 1 -> X != 0
3956 Cond = ISD::SETNE;
3957 } else {
3958 // (srl (ctlz x), 5) != 0 -> X == 0
3959 // (srl (ctlz x), 5) == 1 -> X == 0
3960 Cond = ISD::SETEQ;
3961 }
3962 SDOperand Zero = DAG.getConstant(0, N0.getValueType());
3963 return DAG.getSetCC(VT, N0.getOperand(0).getOperand(0),
3964 Zero, Cond);
3965 }
3966 }
3967
Nate Begeman452d7be2005-09-16 00:54:12 +00003968 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
3969 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
3970 unsigned InSize = MVT::getSizeInBits(N0.getOperand(0).getValueType());
3971
3972 // If the comparison constant has bits in the upper part, the
3973 // zero-extended value could never match.
3974 if (C1 & (~0ULL << InSize)) {
3975 unsigned VSize = MVT::getSizeInBits(N0.getValueType());
3976 switch (Cond) {
3977 case ISD::SETUGT:
3978 case ISD::SETUGE:
3979 case ISD::SETEQ: return DAG.getConstant(0, VT);
3980 case ISD::SETULT:
3981 case ISD::SETULE:
3982 case ISD::SETNE: return DAG.getConstant(1, VT);
3983 case ISD::SETGT:
3984 case ISD::SETGE:
3985 // True if the sign bit of C1 is set.
3986 return DAG.getConstant((C1 & (1ULL << VSize)) != 0, VT);
3987 case ISD::SETLT:
3988 case ISD::SETLE:
3989 // True if the sign bit of C1 isn't set.
3990 return DAG.getConstant((C1 & (1ULL << VSize)) == 0, VT);
3991 default:
3992 break;
3993 }
3994 }
3995
3996 // Otherwise, we can perform the comparison with the low bits.
3997 switch (Cond) {
3998 case ISD::SETEQ:
3999 case ISD::SETNE:
4000 case ISD::SETUGT:
4001 case ISD::SETUGE:
4002 case ISD::SETULT:
4003 case ISD::SETULE:
4004 return DAG.getSetCC(VT, N0.getOperand(0),
4005 DAG.getConstant(C1, N0.getOperand(0).getValueType()),
4006 Cond);
4007 default:
4008 break; // todo, be more careful with signed comparisons
4009 }
4010 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
4011 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
4012 MVT::ValueType ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
4013 unsigned ExtSrcTyBits = MVT::getSizeInBits(ExtSrcTy);
4014 MVT::ValueType ExtDstTy = N0.getValueType();
4015 unsigned ExtDstTyBits = MVT::getSizeInBits(ExtDstTy);
4016
4017 // If the extended part has any inconsistent bits, it cannot ever
4018 // compare equal. In other words, they have to be all ones or all
4019 // zeros.
4020 uint64_t ExtBits =
4021 (~0ULL >> (64-ExtSrcTyBits)) & (~0ULL << (ExtDstTyBits-1));
4022 if ((C1 & ExtBits) != 0 && (C1 & ExtBits) != ExtBits)
4023 return DAG.getConstant(Cond == ISD::SETNE, VT);
4024
4025 SDOperand ZextOp;
4026 MVT::ValueType Op0Ty = N0.getOperand(0).getValueType();
4027 if (Op0Ty == ExtSrcTy) {
4028 ZextOp = N0.getOperand(0);
4029 } else {
4030 int64_t Imm = ~0ULL >> (64-ExtSrcTyBits);
4031 ZextOp = DAG.getNode(ISD::AND, Op0Ty, N0.getOperand(0),
4032 DAG.getConstant(Imm, Op0Ty));
4033 }
Chris Lattner5750df92006-03-01 04:03:14 +00004034 AddToWorkList(ZextOp.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00004035 // Otherwise, make this a use of a zext.
4036 return DAG.getSetCC(VT, ZextOp,
4037 DAG.getConstant(C1 & (~0ULL>>(64-ExtSrcTyBits)),
4038 ExtDstTy),
4039 Cond);
Chris Lattner3391bcd2006-02-08 02:13:15 +00004040 } else if ((N1C->getValue() == 0 || N1C->getValue() == 1) &&
Chris Lattner8ac9d0e2006-10-14 01:02:29 +00004041 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
4042
4043 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
4044 if (N0.getOpcode() == ISD::SETCC) {
4045 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getValue() != 1);
4046 if (TrueWhenTrue)
4047 return N0;
4048
4049 // Invert the condition.
4050 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
4051 CC = ISD::getSetCCInverse(CC,
4052 MVT::isInteger(N0.getOperand(0).getValueType()));
4053 return DAG.getSetCC(VT, N0.getOperand(0), N0.getOperand(1), CC);
4054 }
4055
4056 if ((N0.getOpcode() == ISD::XOR ||
4057 (N0.getOpcode() == ISD::AND &&
4058 N0.getOperand(0).getOpcode() == ISD::XOR &&
4059 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
4060 isa<ConstantSDNode>(N0.getOperand(1)) &&
4061 cast<ConstantSDNode>(N0.getOperand(1))->getValue() == 1) {
4062 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
4063 // can only do this if the top bits are known zero.
Chris Lattner50662be2006-10-17 21:24:15 +00004064 if (TLI.MaskedValueIsZero(N0,
Chris Lattner8ac9d0e2006-10-14 01:02:29 +00004065 MVT::getIntVTBitMask(N0.getValueType())-1)){
4066 // Okay, get the un-inverted input value.
4067 SDOperand Val;
4068 if (N0.getOpcode() == ISD::XOR)
4069 Val = N0.getOperand(0);
4070 else {
4071 assert(N0.getOpcode() == ISD::AND &&
4072 N0.getOperand(0).getOpcode() == ISD::XOR);
4073 // ((X^1)&1)^1 -> X & 1
4074 Val = DAG.getNode(ISD::AND, N0.getValueType(),
4075 N0.getOperand(0).getOperand(0),
4076 N0.getOperand(1));
4077 }
4078 return DAG.getSetCC(VT, Val, N1,
4079 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
Chris Lattner3391bcd2006-02-08 02:13:15 +00004080 }
Chris Lattner3391bcd2006-02-08 02:13:15 +00004081 }
Nate Begeman452d7be2005-09-16 00:54:12 +00004082 }
Chris Lattner5c46f742005-10-05 06:11:08 +00004083
Nate Begeman452d7be2005-09-16 00:54:12 +00004084 uint64_t MinVal, MaxVal;
4085 unsigned OperandBitSize = MVT::getSizeInBits(N1C->getValueType(0));
4086 if (ISD::isSignedIntSetCC(Cond)) {
4087 MinVal = 1ULL << (OperandBitSize-1);
4088 if (OperandBitSize != 1) // Avoid X >> 64, which is undefined.
4089 MaxVal = ~0ULL >> (65-OperandBitSize);
4090 else
4091 MaxVal = 0;
4092 } else {
4093 MinVal = 0;
4094 MaxVal = ~0ULL >> (64-OperandBitSize);
4095 }
4096
4097 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
4098 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
4099 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
4100 --C1; // X >= C0 --> X > (C0-1)
4101 return DAG.getSetCC(VT, N0, DAG.getConstant(C1, N1.getValueType()),
4102 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
4103 }
4104
4105 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
4106 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
4107 ++C1; // X <= C0 --> X < (C0+1)
4108 return DAG.getSetCC(VT, N0, DAG.getConstant(C1, N1.getValueType()),
4109 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
4110 }
4111
4112 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
4113 return DAG.getConstant(0, VT); // X < MIN --> false
4114
4115 // Canonicalize setgt X, Min --> setne X, Min
4116 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
4117 return DAG.getSetCC(VT, N0, N1, ISD::SETNE);
Chris Lattnerc8597ca2005-10-21 21:23:25 +00004118 // Canonicalize setlt X, Max --> setne X, Max
4119 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
4120 return DAG.getSetCC(VT, N0, N1, ISD::SETNE);
Nate Begeman452d7be2005-09-16 00:54:12 +00004121
4122 // If we have setult X, 1, turn it into seteq X, 0
4123 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
4124 return DAG.getSetCC(VT, N0, DAG.getConstant(MinVal, N0.getValueType()),
4125 ISD::SETEQ);
4126 // If we have setugt X, Max-1, turn it into seteq X, Max
4127 else if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
4128 return DAG.getSetCC(VT, N0, DAG.getConstant(MaxVal, N0.getValueType()),
4129 ISD::SETEQ);
4130
4131 // If we have "setcc X, C0", check to see if we can shrink the immediate
4132 // by changing cc.
4133
4134 // SETUGT X, SINTMAX -> SETLT X, 0
4135 if (Cond == ISD::SETUGT && OperandBitSize != 1 &&
4136 C1 == (~0ULL >> (65-OperandBitSize)))
4137 return DAG.getSetCC(VT, N0, DAG.getConstant(0, N1.getValueType()),
4138 ISD::SETLT);
4139
4140 // FIXME: Implement the rest of these.
4141
4142 // Fold bit comparisons when we can.
4143 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
4144 VT == N0.getValueType() && N0.getOpcode() == ISD::AND)
4145 if (ConstantSDNode *AndRHS =
4146 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
4147 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
4148 // Perform the xform if the AND RHS is a single bit.
Chris Lattner51dabfb2006-10-14 00:41:01 +00004149 if (isPowerOf2_64(AndRHS->getValue())) {
Nate Begeman452d7be2005-09-16 00:54:12 +00004150 return DAG.getNode(ISD::SRL, VT, N0,
4151 DAG.getConstant(Log2_64(AndRHS->getValue()),
4152 TLI.getShiftAmountTy()));
4153 }
4154 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getValue()) {
4155 // (X & 8) == 8 --> (X & 8) >> 3
4156 // Perform the xform if C1 is a single bit.
Chris Lattner51dabfb2006-10-14 00:41:01 +00004157 if (isPowerOf2_64(C1)) {
Nate Begeman452d7be2005-09-16 00:54:12 +00004158 return DAG.getNode(ISD::SRL, VT, N0,
Chris Lattner729c6d12006-05-27 00:43:02 +00004159 DAG.getConstant(Log2_64(C1),TLI.getShiftAmountTy()));
Nate Begeman452d7be2005-09-16 00:54:12 +00004160 }
4161 }
4162 }
4163 }
4164 } else if (isa<ConstantSDNode>(N0.Val)) {
4165 // Ensure that the constant occurs on the RHS.
4166 return DAG.getSetCC(VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
4167 }
4168
Reid Spencer3ed469c2006-11-02 20:25:50 +00004169 if (isa<ConstantFPSDNode>(N0.Val)) {
Chris Lattner51dabfb2006-10-14 00:41:01 +00004170 // Constant fold or commute setcc.
4171 SDOperand O = DAG.FoldSetCC(VT, N0, N1, Cond);
4172 if (O.Val) return O;
4173 }
Nate Begeman452d7be2005-09-16 00:54:12 +00004174
4175 if (N0 == N1) {
Chris Lattner8ac9d0e2006-10-14 01:02:29 +00004176 // We can always fold X == X for integer setcc's.
Nate Begeman452d7be2005-09-16 00:54:12 +00004177 if (MVT::isInteger(N0.getValueType()))
4178 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
4179 unsigned UOF = ISD::getUnorderedFlavor(Cond);
4180 if (UOF == 2) // FP operators that are undefined on NaNs.
4181 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
4182 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
4183 return DAG.getConstant(UOF, VT);
4184 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
4185 // if it is not already.
Chris Lattner4090aee2006-01-18 19:13:41 +00004186 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
Nate Begeman452d7be2005-09-16 00:54:12 +00004187 if (NewCond != Cond)
4188 return DAG.getSetCC(VT, N0, N1, NewCond);
4189 }
4190
4191 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
4192 MVT::isInteger(N0.getValueType())) {
4193 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
4194 N0.getOpcode() == ISD::XOR) {
4195 // Simplify (X+Y) == (X+Z) --> Y == Z
4196 if (N0.getOpcode() == N1.getOpcode()) {
4197 if (N0.getOperand(0) == N1.getOperand(0))
4198 return DAG.getSetCC(VT, N0.getOperand(1), N1.getOperand(1), Cond);
4199 if (N0.getOperand(1) == N1.getOperand(1))
4200 return DAG.getSetCC(VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Cheng1efba0e2006-08-29 06:42:35 +00004201 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
Nate Begeman452d7be2005-09-16 00:54:12 +00004202 // If X op Y == Y op X, try other combinations.
4203 if (N0.getOperand(0) == N1.getOperand(1))
4204 return DAG.getSetCC(VT, N0.getOperand(1), N1.getOperand(0), Cond);
4205 if (N0.getOperand(1) == N1.getOperand(0))
Chris Lattnera158eee2005-10-25 18:57:30 +00004206 return DAG.getSetCC(VT, N0.getOperand(0), N1.getOperand(1), Cond);
Nate Begeman452d7be2005-09-16 00:54:12 +00004207 }
4208 }
Chris Lattnerb3ddfc42006-02-02 06:36:13 +00004209
4210 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
4211 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
4212 // Turn (X+C1) == C2 --> X == C2-C1
4213 if (N0.getOpcode() == ISD::ADD && N0.Val->hasOneUse()) {
4214 return DAG.getSetCC(VT, N0.getOperand(0),
4215 DAG.getConstant(RHSC->getValue()-LHSR->getValue(),
4216 N0.getValueType()), Cond);
4217 }
4218
4219 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
4220 if (N0.getOpcode() == ISD::XOR)
Chris Lattner5c46f742005-10-05 06:11:08 +00004221 // If we know that all of the inverted bits are zero, don't bother
4222 // performing the inversion.
Chris Lattnerb3ddfc42006-02-02 06:36:13 +00004223 if (TLI.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getValue()))
Chris Lattner5c46f742005-10-05 06:11:08 +00004224 return DAG.getSetCC(VT, N0.getOperand(0),
Chris Lattnerb3ddfc42006-02-02 06:36:13 +00004225 DAG.getConstant(LHSR->getValue()^RHSC->getValue(),
Chris Lattner5c46f742005-10-05 06:11:08 +00004226 N0.getValueType()), Cond);
Chris Lattnerb3ddfc42006-02-02 06:36:13 +00004227 }
4228
4229 // Turn (C1-X) == C2 --> X == C1-C2
4230 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
4231 if (N0.getOpcode() == ISD::SUB && N0.Val->hasOneUse()) {
4232 return DAG.getSetCC(VT, N0.getOperand(1),
4233 DAG.getConstant(SUBC->getValue()-RHSC->getValue(),
4234 N0.getValueType()), Cond);
Chris Lattner5c46f742005-10-05 06:11:08 +00004235 }
Chris Lattnerb3ddfc42006-02-02 06:36:13 +00004236 }
4237 }
4238
Nate Begeman452d7be2005-09-16 00:54:12 +00004239 // Simplify (X+Z) == X --> Z == 0
4240 if (N0.getOperand(0) == N1)
4241 return DAG.getSetCC(VT, N0.getOperand(1),
4242 DAG.getConstant(0, N0.getValueType()), Cond);
4243 if (N0.getOperand(1) == N1) {
Evan Cheng1efba0e2006-08-29 06:42:35 +00004244 if (DAG.isCommutativeBinOp(N0.getOpcode()))
Nate Begeman452d7be2005-09-16 00:54:12 +00004245 return DAG.getSetCC(VT, N0.getOperand(0),
4246 DAG.getConstant(0, N0.getValueType()), Cond);
4247 else {
4248 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
4249 // (Z-X) == X --> Z == X<<1
4250 SDOperand SH = DAG.getNode(ISD::SHL, N1.getValueType(),
4251 N1,
4252 DAG.getConstant(1,TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +00004253 AddToWorkList(SH.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00004254 return DAG.getSetCC(VT, N0.getOperand(0), SH, Cond);
4255 }
4256 }
4257 }
4258
4259 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
4260 N1.getOpcode() == ISD::XOR) {
4261 // Simplify X == (X+Z) --> Z == 0
4262 if (N1.getOperand(0) == N0) {
4263 return DAG.getSetCC(VT, N1.getOperand(1),
4264 DAG.getConstant(0, N1.getValueType()), Cond);
4265 } else if (N1.getOperand(1) == N0) {
Evan Cheng1efba0e2006-08-29 06:42:35 +00004266 if (DAG.isCommutativeBinOp(N1.getOpcode())) {
Nate Begeman452d7be2005-09-16 00:54:12 +00004267 return DAG.getSetCC(VT, N1.getOperand(0),
4268 DAG.getConstant(0, N1.getValueType()), Cond);
4269 } else {
4270 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
4271 // X == (Z-X) --> X<<1 == Z
4272 SDOperand SH = DAG.getNode(ISD::SHL, N1.getValueType(), N0,
4273 DAG.getConstant(1,TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +00004274 AddToWorkList(SH.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00004275 return DAG.getSetCC(VT, SH, N1.getOperand(0), Cond);
4276 }
4277 }
4278 }
4279 }
4280
4281 // Fold away ALL boolean setcc's.
4282 SDOperand Temp;
Nate Begemane17daeb2005-10-05 21:43:42 +00004283 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Nate Begeman452d7be2005-09-16 00:54:12 +00004284 switch (Cond) {
4285 default: assert(0 && "Unknown integer setcc!");
4286 case ISD::SETEQ: // X == Y -> (X^Y)^1
4287 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, N1);
4288 N0 = DAG.getNode(ISD::XOR, MVT::i1, Temp, DAG.getConstant(1, MVT::i1));
Chris Lattner5750df92006-03-01 04:03:14 +00004289 AddToWorkList(Temp.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00004290 break;
4291 case ISD::SETNE: // X != Y --> (X^Y)
4292 N0 = DAG.getNode(ISD::XOR, MVT::i1, N0, N1);
4293 break;
4294 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> X^1 & Y
4295 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> X^1 & Y
4296 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, DAG.getConstant(1, MVT::i1));
4297 N0 = DAG.getNode(ISD::AND, MVT::i1, N1, Temp);
Chris Lattner5750df92006-03-01 04:03:14 +00004298 AddToWorkList(Temp.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00004299 break;
4300 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> Y^1 & X
4301 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> Y^1 & X
4302 Temp = DAG.getNode(ISD::XOR, MVT::i1, N1, DAG.getConstant(1, MVT::i1));
4303 N0 = DAG.getNode(ISD::AND, MVT::i1, N0, Temp);
Chris Lattner5750df92006-03-01 04:03:14 +00004304 AddToWorkList(Temp.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00004305 break;
4306 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> X^1 | Y
4307 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> X^1 | Y
4308 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, DAG.getConstant(1, MVT::i1));
4309 N0 = DAG.getNode(ISD::OR, MVT::i1, N1, Temp);
Chris Lattner5750df92006-03-01 04:03:14 +00004310 AddToWorkList(Temp.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00004311 break;
4312 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> Y^1 | X
4313 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> Y^1 | X
4314 Temp = DAG.getNode(ISD::XOR, MVT::i1, N1, DAG.getConstant(1, MVT::i1));
4315 N0 = DAG.getNode(ISD::OR, MVT::i1, N0, Temp);
4316 break;
4317 }
4318 if (VT != MVT::i1) {
Chris Lattner5750df92006-03-01 04:03:14 +00004319 AddToWorkList(N0.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00004320 // FIXME: If running after legalize, we probably can't do this.
4321 N0 = DAG.getNode(ISD::ZERO_EXTEND, VT, N0);
4322 }
4323 return N0;
4324 }
4325
4326 // Could not fold it.
4327 return SDOperand();
4328}
4329
Nate Begeman69575232005-10-20 02:15:44 +00004330/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
4331/// return a DAG expression to select that will generate the same value by
4332/// multiplying by a magic number. See:
4333/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
4334SDOperand DAGCombiner::BuildSDIV(SDNode *N) {
Andrew Lenharth232c9102006-06-12 16:07:18 +00004335 std::vector<SDNode*> Built;
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00004336 SDOperand S = TLI.BuildSDIV(N, DAG, &Built);
4337
Andrew Lenharth232c9102006-06-12 16:07:18 +00004338 for (std::vector<SDNode*>::iterator ii = Built.begin(), ee = Built.end();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00004339 ii != ee; ++ii)
4340 AddToWorkList(*ii);
4341 return S;
Nate Begeman69575232005-10-20 02:15:44 +00004342}
4343
4344/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
4345/// return a DAG expression to select that will generate the same value by
4346/// multiplying by a magic number. See:
4347/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
4348SDOperand DAGCombiner::BuildUDIV(SDNode *N) {
Andrew Lenharth232c9102006-06-12 16:07:18 +00004349 std::vector<SDNode*> Built;
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00004350 SDOperand S = TLI.BuildUDIV(N, DAG, &Built);
Nate Begeman69575232005-10-20 02:15:44 +00004351
Andrew Lenharth232c9102006-06-12 16:07:18 +00004352 for (std::vector<SDNode*>::iterator ii = Built.begin(), ee = Built.end();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00004353 ii != ee; ++ii)
4354 AddToWorkList(*ii);
4355 return S;
Nate Begeman69575232005-10-20 02:15:44 +00004356}
4357
Jim Laskey71382342006-10-07 23:37:56 +00004358/// FindBaseOffset - Return true if base is known not to alias with anything
4359/// but itself. Provides base object and offset as results.
4360static bool FindBaseOffset(SDOperand Ptr, SDOperand &Base, int64_t &Offset) {
4361 // Assume it is a primitive operation.
4362 Base = Ptr; Offset = 0;
4363
4364 // If it's an adding a simple constant then integrate the offset.
4365 if (Base.getOpcode() == ISD::ADD) {
4366 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Base.getOperand(1))) {
4367 Base = Base.getOperand(0);
4368 Offset += C->getValue();
4369 }
4370 }
4371
4372 // If it's any of the following then it can't alias with anything but itself.
4373 return isa<FrameIndexSDNode>(Base) ||
4374 isa<ConstantPoolSDNode>(Base) ||
4375 isa<GlobalAddressSDNode>(Base);
4376}
4377
4378/// isAlias - Return true if there is any possibility that the two addresses
4379/// overlap.
Jim Laskey096c22e2006-10-18 12:29:57 +00004380bool DAGCombiner::isAlias(SDOperand Ptr1, int64_t Size1,
4381 const Value *SrcValue1, int SrcValueOffset1,
4382 SDOperand Ptr2, int64_t Size2,
4383 const Value *SrcValue2, int SrcValueOffset2)
4384{
Jim Laskey71382342006-10-07 23:37:56 +00004385 // If they are the same then they must be aliases.
4386 if (Ptr1 == Ptr2) return true;
4387
4388 // Gather base node and offset information.
4389 SDOperand Base1, Base2;
4390 int64_t Offset1, Offset2;
4391 bool KnownBase1 = FindBaseOffset(Ptr1, Base1, Offset1);
4392 bool KnownBase2 = FindBaseOffset(Ptr2, Base2, Offset2);
4393
4394 // If they have a same base address then...
4395 if (Base1 == Base2) {
4396 // Check to see if the addresses overlap.
4397 return!((Offset1 + Size1) <= Offset2 || (Offset2 + Size2) <= Offset1);
4398 }
4399
Jim Laskey096c22e2006-10-18 12:29:57 +00004400 // If we know both bases then they can't alias.
4401 if (KnownBase1 && KnownBase2) return false;
4402
Jim Laskey07a27092006-10-18 19:08:31 +00004403 if (CombinerGlobalAA) {
4404 // Use alias analysis information.
4405 int Overlap1 = Size1 + SrcValueOffset1 + Offset1;
4406 int Overlap2 = Size2 + SrcValueOffset2 + Offset2;
4407 AliasAnalysis::AliasResult AAResult =
Jim Laskey096c22e2006-10-18 12:29:57 +00004408 AA.alias(SrcValue1, Overlap1, SrcValue2, Overlap2);
Jim Laskey07a27092006-10-18 19:08:31 +00004409 if (AAResult == AliasAnalysis::NoAlias)
4410 return false;
4411 }
Jim Laskey096c22e2006-10-18 12:29:57 +00004412
4413 // Otherwise we have to assume they alias.
4414 return true;
Jim Laskey71382342006-10-07 23:37:56 +00004415}
4416
4417/// FindAliasInfo - Extracts the relevant alias information from the memory
4418/// node. Returns true if the operand was a load.
Jim Laskey7ca56af2006-10-11 13:47:09 +00004419bool DAGCombiner::FindAliasInfo(SDNode *N,
Jim Laskey096c22e2006-10-18 12:29:57 +00004420 SDOperand &Ptr, int64_t &Size,
4421 const Value *&SrcValue, int &SrcValueOffset) {
Jim Laskey7ca56af2006-10-11 13:47:09 +00004422 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
4423 Ptr = LD->getBasePtr();
Jim Laskeyc2b19f32006-10-11 17:47:52 +00004424 Size = MVT::getSizeInBits(LD->getLoadedVT()) >> 3;
Jim Laskey7ca56af2006-10-11 13:47:09 +00004425 SrcValue = LD->getSrcValue();
Jim Laskey096c22e2006-10-18 12:29:57 +00004426 SrcValueOffset = LD->getSrcValueOffset();
Jim Laskey71382342006-10-07 23:37:56 +00004427 return true;
Jim Laskey7ca56af2006-10-11 13:47:09 +00004428 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Jim Laskey7ca56af2006-10-11 13:47:09 +00004429 Ptr = ST->getBasePtr();
Evan Cheng8b2794a2006-10-13 21:14:26 +00004430 Size = MVT::getSizeInBits(ST->getStoredVT()) >> 3;
Jim Laskey7ca56af2006-10-11 13:47:09 +00004431 SrcValue = ST->getSrcValue();
Jim Laskey096c22e2006-10-18 12:29:57 +00004432 SrcValueOffset = ST->getSrcValueOffset();
Jim Laskey7ca56af2006-10-11 13:47:09 +00004433 } else {
Jim Laskey71382342006-10-07 23:37:56 +00004434 assert(0 && "FindAliasInfo expected a memory operand");
Jim Laskey71382342006-10-07 23:37:56 +00004435 }
4436
4437 return false;
4438}
4439
Jim Laskey6ff23e52006-10-04 16:53:27 +00004440/// GatherAllAliases - Walk up chain skipping non-aliasing memory nodes,
4441/// looking for aliasing nodes and adding them to the Aliases vector.
Jim Laskeybc588b82006-10-05 15:07:25 +00004442void DAGCombiner::GatherAllAliases(SDNode *N, SDOperand OriginalChain,
Jim Laskey6ff23e52006-10-04 16:53:27 +00004443 SmallVector<SDOperand, 8> &Aliases) {
Jim Laskeybc588b82006-10-05 15:07:25 +00004444 SmallVector<SDOperand, 8> Chains; // List of chains to visit.
Jim Laskey6ff23e52006-10-04 16:53:27 +00004445 std::set<SDNode *> Visited; // Visited node set.
4446
Jim Laskey279f0532006-09-25 16:29:54 +00004447 // Get alias information for node.
4448 SDOperand Ptr;
4449 int64_t Size;
Jim Laskey7ca56af2006-10-11 13:47:09 +00004450 const Value *SrcValue;
Jim Laskey096c22e2006-10-18 12:29:57 +00004451 int SrcValueOffset;
4452 bool IsLoad = FindAliasInfo(N, Ptr, Size, SrcValue, SrcValueOffset);
Jim Laskey279f0532006-09-25 16:29:54 +00004453
Jim Laskey6ff23e52006-10-04 16:53:27 +00004454 // Starting off.
Jim Laskeybc588b82006-10-05 15:07:25 +00004455 Chains.push_back(OriginalChain);
Jim Laskey6ff23e52006-10-04 16:53:27 +00004456
Jim Laskeybc588b82006-10-05 15:07:25 +00004457 // Look at each chain and determine if it is an alias. If so, add it to the
4458 // aliases list. If not, then continue up the chain looking for the next
4459 // candidate.
4460 while (!Chains.empty()) {
4461 SDOperand Chain = Chains.back();
4462 Chains.pop_back();
Jim Laskey6ff23e52006-10-04 16:53:27 +00004463
Jim Laskeybc588b82006-10-05 15:07:25 +00004464 // Don't bother if we've been before.
4465 if (Visited.find(Chain.Val) != Visited.end()) continue;
4466 Visited.insert(Chain.Val);
4467
4468 switch (Chain.getOpcode()) {
4469 case ISD::EntryToken:
4470 // Entry token is ideal chain operand, but handled in FindBetterChain.
4471 break;
Jim Laskey6ff23e52006-10-04 16:53:27 +00004472
Jim Laskeybc588b82006-10-05 15:07:25 +00004473 case ISD::LOAD:
4474 case ISD::STORE: {
4475 // Get alias information for Chain.
4476 SDOperand OpPtr;
4477 int64_t OpSize;
Jim Laskey7ca56af2006-10-11 13:47:09 +00004478 const Value *OpSrcValue;
Jim Laskey096c22e2006-10-18 12:29:57 +00004479 int OpSrcValueOffset;
4480 bool IsOpLoad = FindAliasInfo(Chain.Val, OpPtr, OpSize,
4481 OpSrcValue, OpSrcValueOffset);
Jim Laskeybc588b82006-10-05 15:07:25 +00004482
4483 // If chain is alias then stop here.
4484 if (!(IsLoad && IsOpLoad) &&
Jim Laskey096c22e2006-10-18 12:29:57 +00004485 isAlias(Ptr, Size, SrcValue, SrcValueOffset,
4486 OpPtr, OpSize, OpSrcValue, OpSrcValueOffset)) {
Jim Laskeybc588b82006-10-05 15:07:25 +00004487 Aliases.push_back(Chain);
4488 } else {
4489 // Look further up the chain.
4490 Chains.push_back(Chain.getOperand(0));
4491 // Clean up old chain.
4492 AddToWorkList(Chain.Val);
Jim Laskey279f0532006-09-25 16:29:54 +00004493 }
Jim Laskeybc588b82006-10-05 15:07:25 +00004494 break;
4495 }
4496
4497 case ISD::TokenFactor:
4498 // We have to check each of the operands of the token factor, so we queue
4499 // then up. Adding the operands to the queue (stack) in reverse order
4500 // maintains the original order and increases the likelihood that getNode
4501 // will find a matching token factor (CSE.)
4502 for (unsigned n = Chain.getNumOperands(); n;)
4503 Chains.push_back(Chain.getOperand(--n));
4504 // Eliminate the token factor if we can.
4505 AddToWorkList(Chain.Val);
4506 break;
4507
4508 default:
4509 // For all other instructions we will just have to take what we can get.
4510 Aliases.push_back(Chain);
4511 break;
Jim Laskey279f0532006-09-25 16:29:54 +00004512 }
4513 }
Jim Laskey6ff23e52006-10-04 16:53:27 +00004514}
4515
4516/// FindBetterChain - Walk up chain skipping non-aliasing memory nodes, looking
4517/// for a better chain (aliasing node.)
4518SDOperand DAGCombiner::FindBetterChain(SDNode *N, SDOperand OldChain) {
4519 SmallVector<SDOperand, 8> Aliases; // Ops for replacing token factor.
Jim Laskey279f0532006-09-25 16:29:54 +00004520
Jim Laskey6ff23e52006-10-04 16:53:27 +00004521 // Accumulate all the aliases to this node.
4522 GatherAllAliases(N, OldChain, Aliases);
4523
4524 if (Aliases.size() == 0) {
4525 // If no operands then chain to entry token.
4526 return DAG.getEntryNode();
4527 } else if (Aliases.size() == 1) {
4528 // If a single operand then chain to it. We don't need to revisit it.
4529 return Aliases[0];
4530 }
4531
4532 // Construct a custom tailored token factor.
4533 SDOperand NewChain = DAG.getNode(ISD::TokenFactor, MVT::Other,
4534 &Aliases[0], Aliases.size());
4535
4536 // Make sure the old chain gets cleaned up.
4537 if (NewChain != OldChain) AddToWorkList(OldChain.Val);
4538
4539 return NewChain;
Jim Laskey279f0532006-09-25 16:29:54 +00004540}
4541
Nate Begeman1d4d4142005-09-01 00:19:25 +00004542// SelectionDAG::Combine - This is the entry point for the file.
4543//
Jim Laskeyc7c3f112006-10-16 20:52:31 +00004544void SelectionDAG::Combine(bool RunningAfterLegalize, AliasAnalysis &AA) {
Chris Lattner938ab022007-01-16 04:55:25 +00004545 if (!RunningAfterLegalize && ViewDAGCombine1)
4546 viewGraph();
4547 if (RunningAfterLegalize && ViewDAGCombine2)
4548 viewGraph();
Nate Begeman1d4d4142005-09-01 00:19:25 +00004549 /// run - This is the main entry point to this class.
4550 ///
Jim Laskeyc7c3f112006-10-16 20:52:31 +00004551 DAGCombiner(*this, AA).Run(RunningAfterLegalize);
Nate Begeman1d4d4142005-09-01 00:19:25 +00004552}