blob: c3915761645b328eff1f4a667aa100ebe42e5e3a [file] [log] [blame]
Chris Lattnerc4ce73f2008-01-04 07:36:53 +00001//===-- MachineSink.cpp - Sinking for machine instructions ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Dan Gohmana5225ad2009-08-05 01:19:01 +000010// This pass moves instructions into successor blocks, when possible, so that
11// they aren't executed on paths where their results aren't needed.
12//
13// This pass is not intended to be a replacement or a complete alternative
14// for an LLVM-IR-level sinking pass. It is only designed to sink simple
15// constructs that are not exposed before lowering and instruction selection.
Chris Lattnerc4ce73f2008-01-04 07:36:53 +000016//
17//===----------------------------------------------------------------------===//
18
19#define DEBUG_TYPE "machine-sink"
20#include "llvm/CodeGen/Passes.h"
21#include "llvm/CodeGen/MachineRegisterInfo.h"
22#include "llvm/CodeGen/MachineDominators.h"
Dan Gohmana70dca12009-10-09 23:27:56 +000023#include "llvm/Analysis/AliasAnalysis.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000024#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattnerc4ce73f2008-01-04 07:36:53 +000025#include "llvm/Target/TargetInstrInfo.h"
26#include "llvm/Target/TargetMachine.h"
Chris Lattnerc4ce73f2008-01-04 07:36:53 +000027#include "llvm/ADT/Statistic.h"
Chris Lattnerc4ce73f2008-01-04 07:36:53 +000028#include "llvm/Support/Debug.h"
Bill Wendling1e973aa2009-08-22 20:26:23 +000029#include "llvm/Support/raw_ostream.h"
Chris Lattnerc4ce73f2008-01-04 07:36:53 +000030using namespace llvm;
31
32STATISTIC(NumSunk, "Number of machine instructions sunk");
33
34namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000035 class MachineSinking : public MachineFunctionPass {
Chris Lattnerc4ce73f2008-01-04 07:36:53 +000036 const TargetInstrInfo *TII;
Dan Gohman19778e72009-09-25 22:53:29 +000037 const TargetRegisterInfo *TRI;
Chris Lattnerc4ce73f2008-01-04 07:36:53 +000038 MachineRegisterInfo *RegInfo; // Machine register information
Dan Gohmana5225ad2009-08-05 01:19:01 +000039 MachineDominatorTree *DT; // Machine dominator tree
Dan Gohmana70dca12009-10-09 23:27:56 +000040 AliasAnalysis *AA;
Dan Gohman45094e32009-09-26 02:34:00 +000041 BitVector AllocatableSet; // Which physregs are allocatable?
Chris Lattnerc4ce73f2008-01-04 07:36:53 +000042
43 public:
44 static char ID; // Pass identification
Dan Gohmanae73dc12008-09-04 17:05:41 +000045 MachineSinking() : MachineFunctionPass(&ID) {}
Chris Lattnerc4ce73f2008-01-04 07:36:53 +000046
47 virtual bool runOnMachineFunction(MachineFunction &MF);
48
49 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000050 AU.setPreservesCFG();
Chris Lattnerc4ce73f2008-01-04 07:36:53 +000051 MachineFunctionPass::getAnalysisUsage(AU);
Dan Gohmana70dca12009-10-09 23:27:56 +000052 AU.addRequired<AliasAnalysis>();
Chris Lattnerc4ce73f2008-01-04 07:36:53 +000053 AU.addRequired<MachineDominatorTree>();
54 AU.addPreserved<MachineDominatorTree>();
55 }
56 private:
57 bool ProcessBlock(MachineBasicBlock &MBB);
Chris Lattneraad193a2008-01-12 00:17:41 +000058 bool SinkInstruction(MachineInstr *MI, bool &SawStore);
Chris Lattnerc4ce73f2008-01-04 07:36:53 +000059 bool AllUsesDominatedByBlock(unsigned Reg, MachineBasicBlock *MBB) const;
60 };
Chris Lattnerc4ce73f2008-01-04 07:36:53 +000061} // end anonymous namespace
Dan Gohman844731a2008-05-13 00:00:25 +000062
63char MachineSinking::ID = 0;
64static RegisterPass<MachineSinking>
65X("machine-sink", "Machine code sinking");
Chris Lattnerc4ce73f2008-01-04 07:36:53 +000066
67FunctionPass *llvm::createMachineSinkingPass() { return new MachineSinking(); }
68
69/// AllUsesDominatedByBlock - Return true if all uses of the specified register
70/// occur in blocks dominated by the specified block.
71bool MachineSinking::AllUsesDominatedByBlock(unsigned Reg,
72 MachineBasicBlock *MBB) const {
Dan Gohman6f0d0242008-02-10 18:45:23 +000073 assert(TargetRegisterInfo::isVirtualRegister(Reg) &&
74 "Only makes sense for vregs");
Dan Gohman29438d12009-09-25 22:24:52 +000075 for (MachineRegisterInfo::use_iterator I = RegInfo->use_begin(Reg),
76 E = RegInfo->use_end(); I != E; ++I) {
Chris Lattnerc4ce73f2008-01-04 07:36:53 +000077 // Determine the block of the use.
78 MachineInstr *UseInst = &*I;
79 MachineBasicBlock *UseBlock = UseInst->getParent();
Chris Lattner518bb532010-02-09 19:54:29 +000080 if (UseInst->isPHI()) {
Chris Lattnerc4ce73f2008-01-04 07:36:53 +000081 // PHI nodes use the operand in the predecessor block, not the block with
82 // the PHI.
83 UseBlock = UseInst->getOperand(I.getOperandNo()+1).getMBB();
84 }
85 // Check that it dominates.
86 if (!DT->dominates(MBB, UseBlock))
87 return false;
88 }
89 return true;
90}
91
Chris Lattnerc4ce73f2008-01-04 07:36:53 +000092bool MachineSinking::runOnMachineFunction(MachineFunction &MF) {
David Greenec19a9cd2010-01-05 01:26:00 +000093 DEBUG(dbgs() << "******** Machine Sinking ********\n");
Chris Lattnerc4ce73f2008-01-04 07:36:53 +000094
Dan Gohman4e9785e2009-10-19 14:52:05 +000095 const TargetMachine &TM = MF.getTarget();
96 TII = TM.getInstrInfo();
97 TRI = TM.getRegisterInfo();
98 RegInfo = &MF.getRegInfo();
Chris Lattnerc4ce73f2008-01-04 07:36:53 +000099 DT = &getAnalysis<MachineDominatorTree>();
Dan Gohmana70dca12009-10-09 23:27:56 +0000100 AA = &getAnalysis<AliasAnalysis>();
Dan Gohman4e9785e2009-10-19 14:52:05 +0000101 AllocatableSet = TRI->getAllocatableSet(MF);
Chris Lattnerc4ce73f2008-01-04 07:36:53 +0000102
103 bool EverMadeChange = false;
104
105 while (1) {
106 bool MadeChange = false;
107
108 // Process all basic blocks.
Dan Gohman4e9785e2009-10-19 14:52:05 +0000109 for (MachineFunction::iterator I = MF.begin(), E = MF.end();
Chris Lattnerc4ce73f2008-01-04 07:36:53 +0000110 I != E; ++I)
111 MadeChange |= ProcessBlock(*I);
112
113 // If this iteration over the code changed anything, keep iterating.
114 if (!MadeChange) break;
115 EverMadeChange = true;
116 }
117 return EverMadeChange;
118}
119
120bool MachineSinking::ProcessBlock(MachineBasicBlock &MBB) {
Chris Lattnerc4ce73f2008-01-04 07:36:53 +0000121 // Can't sink anything out of a block that has less than two successors.
Chris Lattner296185c2009-04-10 16:38:36 +0000122 if (MBB.succ_size() <= 1 || MBB.empty()) return false;
123
124 bool MadeChange = false;
125
Chris Lattneraad193a2008-01-12 00:17:41 +0000126 // Walk the basic block bottom-up. Remember if we saw a store.
Chris Lattner296185c2009-04-10 16:38:36 +0000127 MachineBasicBlock::iterator I = MBB.end();
128 --I;
129 bool ProcessedBegin, SawStore = false;
130 do {
131 MachineInstr *MI = I; // The instruction to sink.
132
133 // Predecrement I (if it's not begin) so that it isn't invalidated by
134 // sinking.
135 ProcessedBegin = I == MBB.begin();
136 if (!ProcessedBegin)
137 --I;
138
139 if (SinkInstruction(MI, SawStore))
140 ++NumSunk, MadeChange = true;
141
142 // If we just processed the first instruction in the block, we're done.
143 } while (!ProcessedBegin);
Chris Lattnerc4ce73f2008-01-04 07:36:53 +0000144
145 return MadeChange;
146}
147
148/// SinkInstruction - Determine whether it is safe to sink the specified machine
149/// instruction out of its current block into a successor.
Chris Lattneraad193a2008-01-12 00:17:41 +0000150bool MachineSinking::SinkInstruction(MachineInstr *MI, bool &SawStore) {
Evan Chengb27087f2008-03-13 00:44:09 +0000151 // Check if it's safe to move the instruction.
Dan Gohmana70dca12009-10-09 23:27:56 +0000152 if (!MI->isSafeToMove(TII, SawStore, AA))
Chris Lattneraad193a2008-01-12 00:17:41 +0000153 return false;
Chris Lattnere430e1c2008-01-05 06:47:58 +0000154
155 // FIXME: This should include support for sinking instructions within the
156 // block they are currently in to shorten the live ranges. We often get
157 // instructions sunk into the top of a large block, but it would be better to
158 // also sink them down before their first use in the block. This xform has to
159 // be careful not to *increase* register pressure though, e.g. sinking
160 // "x = y + z" down if it kills y and z would increase the live ranges of y
Dan Gohmana5225ad2009-08-05 01:19:01 +0000161 // and z and only shrink the live range of x.
Chris Lattnere430e1c2008-01-05 06:47:58 +0000162
Chris Lattnerc4ce73f2008-01-04 07:36:53 +0000163 // Loop over all the operands of the specified instruction. If there is
164 // anything we can't handle, bail out.
165 MachineBasicBlock *ParentBlock = MI->getParent();
166
167 // SuccToSinkTo - This is the successor to sink this instruction to, once we
168 // decide.
169 MachineBasicBlock *SuccToSinkTo = 0;
170
171 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
172 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000173 if (!MO.isReg()) continue; // Ignore non-register operands.
Chris Lattnerc4ce73f2008-01-04 07:36:53 +0000174
175 unsigned Reg = MO.getReg();
176 if (Reg == 0) continue;
177
Dan Gohman6f0d0242008-02-10 18:45:23 +0000178 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Dan Gohman19778e72009-09-25 22:53:29 +0000179 if (MO.isUse()) {
180 // If the physreg has no defs anywhere, it's just an ambient register
Dan Gohman45094e32009-09-26 02:34:00 +0000181 // and we can freely move its uses. Alternatively, if it's allocatable,
182 // it could get allocated to something with a def during allocation.
Dan Gohman19778e72009-09-25 22:53:29 +0000183 if (!RegInfo->def_empty(Reg))
184 return false;
Dan Gohman45094e32009-09-26 02:34:00 +0000185 if (AllocatableSet.test(Reg))
186 return false;
Dan Gohman19778e72009-09-25 22:53:29 +0000187 // Check for a def among the register's aliases too.
Dan Gohman45094e32009-09-26 02:34:00 +0000188 for (const unsigned *Alias = TRI->getAliasSet(Reg); *Alias; ++Alias) {
189 unsigned AliasReg = *Alias;
190 if (!RegInfo->def_empty(AliasReg))
Dan Gohman19778e72009-09-25 22:53:29 +0000191 return false;
Dan Gohman45094e32009-09-26 02:34:00 +0000192 if (AllocatableSet.test(AliasReg))
193 return false;
194 }
Dan Gohman19778e72009-09-25 22:53:29 +0000195 } else if (!MO.isDead()) {
196 // A def that isn't dead. We can't move it.
Chris Lattnerc4ce73f2008-01-04 07:36:53 +0000197 return false;
Dan Gohman19778e72009-09-25 22:53:29 +0000198 }
Chris Lattnerc4ce73f2008-01-04 07:36:53 +0000199 } else {
200 // Virtual register uses are always safe to sink.
201 if (MO.isUse()) continue;
Evan Chengb6f54172009-02-07 01:21:47 +0000202
203 // If it's not safe to move defs of the register class, then abort.
204 if (!TII->isSafeToMoveRegClassDefs(RegInfo->getRegClass(Reg)))
205 return false;
Chris Lattnerc4ce73f2008-01-04 07:36:53 +0000206
Chris Lattnere430e1c2008-01-05 06:47:58 +0000207 // FIXME: This picks a successor to sink into based on having one
208 // successor that dominates all the uses. However, there are cases where
209 // sinking can happen but where the sink point isn't a successor. For
210 // example:
211 // x = computation
212 // if () {} else {}
213 // use x
214 // the instruction could be sunk over the whole diamond for the
215 // if/then/else (or loop, etc), allowing it to be sunk into other blocks
216 // after that.
217
Chris Lattnerc4ce73f2008-01-04 07:36:53 +0000218 // Virtual register defs can only be sunk if all their uses are in blocks
219 // dominated by one of the successors.
220 if (SuccToSinkTo) {
221 // If a previous operand picked a block to sink to, then this operand
222 // must be sinkable to the same block.
223 if (!AllUsesDominatedByBlock(Reg, SuccToSinkTo))
224 return false;
225 continue;
226 }
227
228 // Otherwise, we should look at all the successors and decide which one
229 // we should sink to.
230 for (MachineBasicBlock::succ_iterator SI = ParentBlock->succ_begin(),
231 E = ParentBlock->succ_end(); SI != E; ++SI) {
232 if (AllUsesDominatedByBlock(Reg, *SI)) {
233 SuccToSinkTo = *SI;
234 break;
235 }
236 }
237
238 // If we couldn't find a block to sink to, ignore this instruction.
239 if (SuccToSinkTo == 0)
240 return false;
241 }
242 }
243
Chris Lattner9bb459b2008-01-05 01:39:17 +0000244 // If there are no outputs, it must have side-effects.
245 if (SuccToSinkTo == 0)
246 return false;
Evan Chengb5999792009-02-15 08:36:12 +0000247
248 // It's not safe to sink instructions to EH landing pad. Control flow into
249 // landing pad is implicitly defined.
250 if (SuccToSinkTo->isLandingPad())
251 return false;
Chris Lattner9bb459b2008-01-05 01:39:17 +0000252
Dan Gohmandfffba62009-10-19 14:56:05 +0000253 // It is not possible to sink an instruction into its own block. This can
Chris Lattner296185c2009-04-10 16:38:36 +0000254 // happen with loops.
255 if (MI->getParent() == SuccToSinkTo)
256 return false;
257
David Greenec19a9cd2010-01-05 01:26:00 +0000258 DEBUG(dbgs() << "Sink instr " << *MI);
259 DEBUG(dbgs() << "to block " << *SuccToSinkTo);
Chris Lattnerc4ce73f2008-01-04 07:36:53 +0000260
261 // If the block has multiple predecessors, this would introduce computation on
262 // a path that it doesn't already exist. We could split the critical edge,
263 // but for now we just punt.
Chris Lattnere430e1c2008-01-05 06:47:58 +0000264 // FIXME: Split critical edges if not backedges.
Chris Lattnerc4ce73f2008-01-04 07:36:53 +0000265 if (SuccToSinkTo->pred_size() > 1) {
David Greenec19a9cd2010-01-05 01:26:00 +0000266 DEBUG(dbgs() << " *** PUNTING: Critical edge found\n");
Chris Lattnerc4ce73f2008-01-04 07:36:53 +0000267 return false;
268 }
269
270 // Determine where to insert into. Skip phi nodes.
271 MachineBasicBlock::iterator InsertPos = SuccToSinkTo->begin();
Chris Lattner518bb532010-02-09 19:54:29 +0000272 while (InsertPos != SuccToSinkTo->end() && InsertPos->isPHI())
Chris Lattnerc4ce73f2008-01-04 07:36:53 +0000273 ++InsertPos;
274
275 // Move the instruction.
276 SuccToSinkTo->splice(InsertPos, ParentBlock, MI,
277 ++MachineBasicBlock::iterator(MI));
278 return true;
279}