blob: b8475ff93146b6a4b1791761b8125c0997eaf1e0 [file] [log] [blame]
Bob Wilson70cd88f2009-08-05 23:12:45 +00001//===-- NEONPreAllocPass.cpp - Allocate adjacent NEON registers--*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#define DEBUG_TYPE "neon-prealloc"
11#include "ARM.h"
12#include "ARMInstrInfo.h"
13#include "llvm/CodeGen/MachineInstr.h"
14#include "llvm/CodeGen/MachineInstrBuilder.h"
15#include "llvm/CodeGen/MachineFunctionPass.h"
16using namespace llvm;
17
18namespace {
19 class VISIBILITY_HIDDEN NEONPreAllocPass : public MachineFunctionPass {
20 const TargetInstrInfo *TII;
21
22 public:
23 static char ID;
24 NEONPreAllocPass() : MachineFunctionPass(&ID) {}
25
26 virtual bool runOnMachineFunction(MachineFunction &MF);
27
28 virtual const char *getPassName() const {
29 return "NEON register pre-allocation pass";
30 }
31
32 private:
33 bool PreAllocNEONRegisters(MachineBasicBlock &MBB);
34 };
35
36 char NEONPreAllocPass::ID = 0;
37}
38
Bob Wilsonff8952e2009-10-07 17:24:55 +000039static bool isNEONMultiRegOp(int Opcode, unsigned &FirstOpnd, unsigned &NumRegs,
40 unsigned &Offset, unsigned &Stride) {
41 // Default to unit stride with no offset.
42 Stride = 1;
43 Offset = 0;
44
Bob Wilson70cd88f2009-08-05 23:12:45 +000045 switch (Opcode) {
46 default:
47 break;
48
49 case ARM::VLD2d8:
50 case ARM::VLD2d16:
51 case ARM::VLD2d32:
Bob Wilsona4288082009-10-07 22:57:01 +000052 case ARM::VLD2d64:
Bob Wilson243fcc52009-09-01 04:26:28 +000053 case ARM::VLD2LNd8:
54 case ARM::VLD2LNd16:
55 case ARM::VLD2LNd32:
Bob Wilson70cd88f2009-08-05 23:12:45 +000056 FirstOpnd = 0;
57 NumRegs = 2;
58 return true;
59
Bob Wilson0bf7d992009-10-08 22:27:33 +000060 case ARM::VLD2q8:
61 case ARM::VLD2q16:
62 case ARM::VLD2q32:
63 FirstOpnd = 0;
64 NumRegs = 4;
65 return true;
66
Bob Wilson30aea9d2009-10-08 18:56:10 +000067 case ARM::VLD2LNq16a:
68 case ARM::VLD2LNq32a:
69 FirstOpnd = 0;
70 NumRegs = 2;
71 Offset = 0;
72 Stride = 2;
73 return true;
74
75 case ARM::VLD2LNq16b:
76 case ARM::VLD2LNq32b:
77 FirstOpnd = 0;
78 NumRegs = 2;
79 Offset = 1;
80 Stride = 2;
81 return true;
82
Bob Wilson70cd88f2009-08-05 23:12:45 +000083 case ARM::VLD3d8:
84 case ARM::VLD3d16:
85 case ARM::VLD3d32:
Bob Wilsonc67160c2009-10-07 23:39:57 +000086 case ARM::VLD3d64:
Bob Wilson243fcc52009-09-01 04:26:28 +000087 case ARM::VLD3LNd8:
88 case ARM::VLD3LNd16:
89 case ARM::VLD3LNd32:
Bob Wilson70cd88f2009-08-05 23:12:45 +000090 FirstOpnd = 0;
91 NumRegs = 3;
92 return true;
93
Bob Wilsonff8952e2009-10-07 17:24:55 +000094 case ARM::VLD3q8a:
95 case ARM::VLD3q16a:
96 case ARM::VLD3q32a:
97 FirstOpnd = 0;
98 NumRegs = 3;
99 Offset = 0;
100 Stride = 2;
101 return true;
102
103 case ARM::VLD3q8b:
104 case ARM::VLD3q16b:
105 case ARM::VLD3q32b:
106 FirstOpnd = 0;
107 NumRegs = 3;
108 Offset = 1;
109 Stride = 2;
110 return true;
111
Bob Wilson0bf7d992009-10-08 22:27:33 +0000112 case ARM::VLD3LNq16a:
113 case ARM::VLD3LNq32a:
114 FirstOpnd = 0;
115 NumRegs = 3;
116 Offset = 0;
117 Stride = 2;
118 return true;
119
120 case ARM::VLD3LNq16b:
121 case ARM::VLD3LNq32b:
122 FirstOpnd = 0;
123 NumRegs = 3;
124 Offset = 1;
125 Stride = 2;
126 return true;
127
Bob Wilson70cd88f2009-08-05 23:12:45 +0000128 case ARM::VLD4d8:
129 case ARM::VLD4d16:
130 case ARM::VLD4d32:
Bob Wilson0ea38bb2009-10-07 23:54:04 +0000131 case ARM::VLD4d64:
Bob Wilson243fcc52009-09-01 04:26:28 +0000132 case ARM::VLD4LNd8:
133 case ARM::VLD4LNd16:
134 case ARM::VLD4LNd32:
Bob Wilson70cd88f2009-08-05 23:12:45 +0000135 FirstOpnd = 0;
136 NumRegs = 4;
137 return true;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000138
Bob Wilson7708c222009-10-07 18:09:32 +0000139 case ARM::VLD4q8a:
140 case ARM::VLD4q16a:
141 case ARM::VLD4q32a:
142 FirstOpnd = 0;
143 NumRegs = 4;
144 Offset = 0;
145 Stride = 2;
146 return true;
147
148 case ARM::VLD4q8b:
149 case ARM::VLD4q16b:
150 case ARM::VLD4q32b:
151 FirstOpnd = 0;
152 NumRegs = 4;
153 Offset = 1;
154 Stride = 2;
155 return true;
156
Bob Wilson62e053e2009-10-08 22:53:57 +0000157 case ARM::VLD4LNq16a:
158 case ARM::VLD4LNq32a:
159 FirstOpnd = 0;
160 NumRegs = 4;
161 Offset = 0;
162 Stride = 2;
163 return true;
164
165 case ARM::VLD4LNq16b:
166 case ARM::VLD4LNq32b:
167 FirstOpnd = 0;
168 NumRegs = 4;
169 Offset = 1;
170 Stride = 2;
171 return true;
172
Bob Wilsonb36ec862009-08-06 18:47:44 +0000173 case ARM::VST2d8:
174 case ARM::VST2d16:
175 case ARM::VST2d32:
Bob Wilson24e04c52009-10-08 00:21:01 +0000176 case ARM::VST2d64:
Bob Wilson8a3198b2009-09-01 18:51:56 +0000177 case ARM::VST2LNd8:
178 case ARM::VST2LNd16:
179 case ARM::VST2LNd32:
Bob Wilsonb36ec862009-08-06 18:47:44 +0000180 FirstOpnd = 3;
181 NumRegs = 2;
182 return true;
183
Bob Wilsond2855752009-10-07 18:47:39 +0000184 case ARM::VST2q8:
185 case ARM::VST2q16:
186 case ARM::VST2q32:
187 FirstOpnd = 3;
188 NumRegs = 4;
189 return true;
190
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000191 case ARM::VST2LNq16a:
192 case ARM::VST2LNq32a:
193 FirstOpnd = 3;
194 NumRegs = 2;
195 Offset = 0;
196 Stride = 2;
197 return true;
198
199 case ARM::VST2LNq16b:
200 case ARM::VST2LNq32b:
201 FirstOpnd = 3;
202 NumRegs = 2;
203 Offset = 1;
204 Stride = 2;
205 return true;
206
Bob Wilsonb36ec862009-08-06 18:47:44 +0000207 case ARM::VST3d8:
208 case ARM::VST3d16:
209 case ARM::VST3d32:
Bob Wilson5adf60c2009-10-08 00:28:28 +0000210 case ARM::VST3d64:
Bob Wilson8a3198b2009-09-01 18:51:56 +0000211 case ARM::VST3LNd8:
212 case ARM::VST3LNd16:
213 case ARM::VST3LNd32:
Bob Wilsonb36ec862009-08-06 18:47:44 +0000214 FirstOpnd = 3;
215 NumRegs = 3;
216 return true;
217
Bob Wilson66a70632009-10-07 20:30:08 +0000218 case ARM::VST3q8a:
219 case ARM::VST3q16a:
220 case ARM::VST3q32a:
221 FirstOpnd = 4;
222 NumRegs = 3;
223 Offset = 0;
224 Stride = 2;
225 return true;
226
227 case ARM::VST3q8b:
228 case ARM::VST3q16b:
229 case ARM::VST3q32b:
230 FirstOpnd = 4;
231 NumRegs = 3;
232 Offset = 1;
233 Stride = 2;
234 return true;
235
Bob Wilsonb36ec862009-08-06 18:47:44 +0000236 case ARM::VST4d8:
237 case ARM::VST4d16:
238 case ARM::VST4d32:
Bob Wilsondeb31412009-10-08 05:18:18 +0000239 case ARM::VST4d64:
Bob Wilson8a3198b2009-09-01 18:51:56 +0000240 case ARM::VST4LNd8:
241 case ARM::VST4LNd16:
242 case ARM::VST4LNd32:
Bob Wilsonb36ec862009-08-06 18:47:44 +0000243 FirstOpnd = 3;
244 NumRegs = 4;
245 return true;
Bob Wilson114a2662009-08-12 20:51:55 +0000246
Bob Wilson63c90632009-10-07 20:49:18 +0000247 case ARM::VST4q8a:
248 case ARM::VST4q16a:
249 case ARM::VST4q32a:
250 FirstOpnd = 4;
251 NumRegs = 4;
252 Offset = 0;
253 Stride = 2;
254 return true;
255
256 case ARM::VST4q8b:
257 case ARM::VST4q16b:
258 case ARM::VST4q32b:
259 FirstOpnd = 4;
260 NumRegs = 4;
261 Offset = 1;
262 Stride = 2;
263 return true;
264
Bob Wilson114a2662009-08-12 20:51:55 +0000265 case ARM::VTBL2:
266 FirstOpnd = 1;
267 NumRegs = 2;
268 return true;
269
270 case ARM::VTBL3:
271 FirstOpnd = 1;
272 NumRegs = 3;
273 return true;
274
275 case ARM::VTBL4:
276 FirstOpnd = 1;
277 NumRegs = 4;
278 return true;
279
280 case ARM::VTBX2:
281 FirstOpnd = 2;
282 NumRegs = 2;
283 return true;
284
285 case ARM::VTBX3:
286 FirstOpnd = 2;
287 NumRegs = 3;
288 return true;
289
290 case ARM::VTBX4:
291 FirstOpnd = 2;
292 NumRegs = 4;
293 return true;
Bob Wilson70cd88f2009-08-05 23:12:45 +0000294 }
295
296 return false;
297}
298
299bool NEONPreAllocPass::PreAllocNEONRegisters(MachineBasicBlock &MBB) {
300 bool Modified = false;
301
302 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
303 for (; MBBI != E; ++MBBI) {
304 MachineInstr *MI = &*MBBI;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000305 unsigned FirstOpnd, NumRegs, Offset, Stride;
306 if (!isNEONMultiRegOp(MI->getOpcode(), FirstOpnd, NumRegs, Offset, Stride))
Bob Wilson70cd88f2009-08-05 23:12:45 +0000307 continue;
308
309 MachineBasicBlock::iterator NextI = next(MBBI);
310 for (unsigned R = 0; R < NumRegs; ++R) {
311 MachineOperand &MO = MI->getOperand(FirstOpnd + R);
312 assert(MO.isReg() && MO.getSubReg() == 0 && "unexpected operand");
313 unsigned VirtReg = MO.getReg();
314 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
315 "expected a virtual register");
316
317 // For now, just assign a fixed set of adjacent registers.
318 // This leaves plenty of room for future improvements.
319 static const unsigned NEONDRegs[] = {
Bob Wilsonff8952e2009-10-07 17:24:55 +0000320 ARM::D0, ARM::D1, ARM::D2, ARM::D3,
321 ARM::D4, ARM::D5, ARM::D6, ARM::D7
Bob Wilson70cd88f2009-08-05 23:12:45 +0000322 };
Bob Wilsonff8952e2009-10-07 17:24:55 +0000323 MO.setReg(NEONDRegs[Offset + R * Stride]);
Bob Wilson70cd88f2009-08-05 23:12:45 +0000324
325 if (MO.isUse()) {
326 // Insert a copy from VirtReg.
Bob Wilson349d82d2009-10-06 22:01:15 +0000327 TII->copyRegToReg(MBB, MBBI, MO.getReg(), VirtReg,
328 ARM::DPRRegisterClass, ARM::DPRRegisterClass);
Bob Wilson70cd88f2009-08-05 23:12:45 +0000329 if (MO.isKill()) {
330 MachineInstr *CopyMI = prior(MBBI);
331 CopyMI->findRegisterUseOperand(VirtReg)->setIsKill();
332 }
333 MO.setIsKill();
334 } else if (MO.isDef() && !MO.isDead()) {
335 // Add a copy to VirtReg.
Bob Wilson349d82d2009-10-06 22:01:15 +0000336 TII->copyRegToReg(MBB, NextI, VirtReg, MO.getReg(),
337 ARM::DPRRegisterClass, ARM::DPRRegisterClass);
Bob Wilson70cd88f2009-08-05 23:12:45 +0000338 }
339 }
340 }
341
342 return Modified;
343}
344
345bool NEONPreAllocPass::runOnMachineFunction(MachineFunction &MF) {
346 TII = MF.getTarget().getInstrInfo();
347
348 bool Modified = false;
349 for (MachineFunction::iterator MFI = MF.begin(), E = MF.end(); MFI != E;
350 ++MFI) {
351 MachineBasicBlock &MBB = *MFI;
352 Modified |= PreAllocNEONRegisters(MBB);
353 }
354
355 return Modified;
356}
357
358/// createNEONPreAllocPass - returns an instance of the NEON register
359/// pre-allocation pass.
360FunctionPass *llvm::createNEONPreAllocPass() {
361 return new NEONPreAllocPass();
362}