blob: 191ba9cf708e4e7002a3cae3fcf2dbb5f29620bd [file] [log] [blame]
Scott Michel7ea02ff2009-03-17 01:15:45 +00001//===-- SPUISelLowering.cpp - Cell SPU DAG Lowering Implementation --------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002// The LLVM Compiler Infrastructure
3//
Chris Lattner4ee451d2007-12-29 20:36:04 +00004// This file is distributed under the University of Illinois Open Source
5// License. See LICENSE.TXT for details.
Scott Michel266bc8f2007-12-04 22:23:35 +00006//
7//===----------------------------------------------------------------------===//
8//
9// This file implements the SPUTargetLowering class.
10//
11//===----------------------------------------------------------------------===//
12
Scott Michel266bc8f2007-12-04 22:23:35 +000013#include "SPUISelLowering.h"
14#include "SPUTargetMachine.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000015#include "SPUFrameLowering.h"
Dan Gohman1e93df62010-04-17 14:41:14 +000016#include "SPUMachineFunction.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000017#include "llvm/Constants.h"
18#include "llvm/Function.h"
19#include "llvm/Intrinsics.h"
Scott Michelc9c8b2a2009-01-26 03:31:40 +000020#include "llvm/CallingConv.h"
John Thompson44ab89e2010-10-29 17:29:13 +000021#include "llvm/Type.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000022#include "llvm/CodeGen/CallingConvLower.h"
23#include "llvm/CodeGen/MachineFrameInfo.h"
24#include "llvm/CodeGen/MachineFunction.h"
25#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000027#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000028#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000029#include "llvm/Target/TargetOptions.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000030#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000031#include "llvm/Support/ErrorHandling.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000032#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/raw_ostream.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000034#include <map>
35
36using namespace llvm;
37
38// Used in getTargetNodeName() below
39namespace {
40 std::map<unsigned, const char *> node_names;
41
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +000042 // Byte offset of the preferred slot (counted from the MSB)
43 int prefslotOffset(EVT VT) {
44 int retval=0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +000045 if (VT==MVT::i1) retval=3;
46 if (VT==MVT::i8) retval=3;
47 if (VT==MVT::i16) retval=2;
Scott Michel266bc8f2007-12-04 22:23:35 +000048
49 return retval;
50 }
Scott Michel94bd57e2009-01-15 04:41:47 +000051
Scott Michelc9c8b2a2009-01-26 03:31:40 +000052 //! Expand a library call into an actual call DAG node
53 /*!
54 \note
55 This code is taken from SelectionDAGLegalize, since it is not exposed as
56 part of the LLVM SelectionDAG API.
57 */
58
59 SDValue
60 ExpandLibCall(RTLIB::Libcall LC, SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +000061 bool isSigned, SDValue &Hi, const SPUTargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +000062 // The input chain to this libcall is the entry node of the function.
63 // Legalizing the call will automatically add the previous call to the
64 // dependence.
65 SDValue InChain = DAG.getEntryNode();
66
67 TargetLowering::ArgListTy Args;
68 TargetLowering::ArgListEntry Entry;
69 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +000070 EVT ArgVT = Op.getOperand(i).getValueType();
Chris Lattnerdb125cf2011-07-18 04:54:35 +000071 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +000072 Entry.Node = Op.getOperand(i);
73 Entry.Ty = ArgTy;
74 Entry.isSExt = isSigned;
75 Entry.isZExt = !isSigned;
76 Args.push_back(Entry);
77 }
78 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
79 TLI.getPointerTy());
80
81 // Splice the libcall in wherever FindInputOutputChains tells us to.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000082 Type *RetTy =
Owen Anderson23b9b192009-08-12 00:36:31 +000083 Op.getNode()->getValueType(0).getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +000084 std::pair<SDValue, SDValue> CallInfo =
85 TLI.LowerCallTo(InChain, RetTy, isSigned, !isSigned, false, false,
Anton Korobeynikov72977a42009-08-14 20:10:52 +000086 0, TLI.getLibcallCallingConv(LC), false,
Dan Gohman98ca4f22009-08-05 01:29:28 +000087 /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +000088 Callee, Args, DAG, Op.getDebugLoc());
Scott Michelc9c8b2a2009-01-26 03:31:40 +000089
90 return CallInfo.first;
91 }
Scott Michel266bc8f2007-12-04 22:23:35 +000092}
93
94SPUTargetLowering::SPUTargetLowering(SPUTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000095 : TargetLowering(TM, new TargetLoweringObjectFileELF()),
96 SPUTM(TM) {
Scott Michel266bc8f2007-12-04 22:23:35 +000097
98 // Use _setjmp/_longjmp instead of setjmp/longjmp.
99 setUseUnderscoreSetJmp(true);
100 setUseUnderscoreLongJmp(true);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000101
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000102 // Set RTLIB libcall names as used by SPU:
103 setLibcallName(RTLIB::DIV_F64, "__fast_divdf3");
104
Scott Michel266bc8f2007-12-04 22:23:35 +0000105 // Set up the SPU's register classes:
Owen Anderson825b72b2009-08-11 20:47:22 +0000106 addRegisterClass(MVT::i8, SPU::R8CRegisterClass);
107 addRegisterClass(MVT::i16, SPU::R16CRegisterClass);
108 addRegisterClass(MVT::i32, SPU::R32CRegisterClass);
109 addRegisterClass(MVT::i64, SPU::R64CRegisterClass);
110 addRegisterClass(MVT::f32, SPU::R32FPRegisterClass);
111 addRegisterClass(MVT::f64, SPU::R64FPRegisterClass);
112 addRegisterClass(MVT::i128, SPU::GPRCRegisterClass);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000113
Scott Michel266bc8f2007-12-04 22:23:35 +0000114 // SPU has no sign or zero extended loads for i1, i8, i16:
Owen Anderson825b72b2009-08-11 20:47:22 +0000115 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
116 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
117 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000118
Owen Anderson825b72b2009-08-11 20:47:22 +0000119 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
120 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
Scott Michelb30e8f62008-12-02 19:53:53 +0000121
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 setTruncStoreAction(MVT::i128, MVT::i64, Expand);
123 setTruncStoreAction(MVT::i128, MVT::i32, Expand);
124 setTruncStoreAction(MVT::i128, MVT::i16, Expand);
125 setTruncStoreAction(MVT::i128, MVT::i8, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000126
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000128
Scott Michel266bc8f2007-12-04 22:23:35 +0000129 // SPU constant load actions are custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000130 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
131 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000132
133 // SPU's loads and stores have to be custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000134 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::i128;
Scott Michel266bc8f2007-12-04 22:23:35 +0000135 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000136 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000137
Scott Michelf0569be2008-12-27 04:51:36 +0000138 setOperationAction(ISD::LOAD, VT, Custom);
139 setOperationAction(ISD::STORE, VT, Custom);
140 setLoadExtAction(ISD::EXTLOAD, VT, Custom);
141 setLoadExtAction(ISD::ZEXTLOAD, VT, Custom);
142 setLoadExtAction(ISD::SEXTLOAD, VT, Custom);
143
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::i8; --stype) {
145 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000146 setTruncStoreAction(VT, StoreVT, Expand);
147 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000148 }
149
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 for (unsigned sctype = (unsigned) MVT::f32; sctype < (unsigned) MVT::f64;
Scott Michelf0569be2008-12-27 04:51:36 +0000151 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 MVT::SimpleValueType VT = (MVT::SimpleValueType) sctype;
Scott Michelf0569be2008-12-27 04:51:36 +0000153
154 setOperationAction(ISD::LOAD, VT, Custom);
155 setOperationAction(ISD::STORE, VT, Custom);
156
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::f32; --stype) {
158 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000159 setTruncStoreAction(VT, StoreVT, Expand);
160 }
161 }
162
Scott Michel266bc8f2007-12-04 22:23:35 +0000163 // Expand the jumptable branches
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
165 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Scott Michel7a1c9e92008-11-22 23:50:42 +0000166
167 // Custom lower SELECT_CC for most cases, but expand by default
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
169 setOperationAction(ISD::SELECT_CC, MVT::i8, Custom);
170 setOperationAction(ISD::SELECT_CC, MVT::i16, Custom);
171 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
172 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000173
174 // SPU has no intrinsics for these particular operations:
Owen Anderson825b72b2009-08-11 20:47:22 +0000175 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000176 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000177
Eli Friedman5427d712009-07-17 06:36:24 +0000178 // SPU has no division/remainder instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000179 setOperationAction(ISD::SREM, MVT::i8, Expand);
180 setOperationAction(ISD::UREM, MVT::i8, Expand);
181 setOperationAction(ISD::SDIV, MVT::i8, Expand);
182 setOperationAction(ISD::UDIV, MVT::i8, Expand);
183 setOperationAction(ISD::SDIVREM, MVT::i8, Expand);
184 setOperationAction(ISD::UDIVREM, MVT::i8, Expand);
185 setOperationAction(ISD::SREM, MVT::i16, Expand);
186 setOperationAction(ISD::UREM, MVT::i16, Expand);
187 setOperationAction(ISD::SDIV, MVT::i16, Expand);
188 setOperationAction(ISD::UDIV, MVT::i16, Expand);
189 setOperationAction(ISD::SDIVREM, MVT::i16, Expand);
190 setOperationAction(ISD::UDIVREM, MVT::i16, Expand);
191 setOperationAction(ISD::SREM, MVT::i32, Expand);
192 setOperationAction(ISD::UREM, MVT::i32, Expand);
193 setOperationAction(ISD::SDIV, MVT::i32, Expand);
194 setOperationAction(ISD::UDIV, MVT::i32, Expand);
195 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
196 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
197 setOperationAction(ISD::SREM, MVT::i64, Expand);
198 setOperationAction(ISD::UREM, MVT::i64, Expand);
199 setOperationAction(ISD::SDIV, MVT::i64, Expand);
200 setOperationAction(ISD::UDIV, MVT::i64, Expand);
201 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
202 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
203 setOperationAction(ISD::SREM, MVT::i128, Expand);
204 setOperationAction(ISD::UREM, MVT::i128, Expand);
205 setOperationAction(ISD::SDIV, MVT::i128, Expand);
206 setOperationAction(ISD::UDIV, MVT::i128, Expand);
207 setOperationAction(ISD::SDIVREM, MVT::i128, Expand);
208 setOperationAction(ISD::UDIVREM, MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000209
Scott Michel266bc8f2007-12-04 22:23:35 +0000210 // We don't support sin/cos/sqrt/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::FSIN , MVT::f64, Expand);
212 setOperationAction(ISD::FCOS , MVT::f64, Expand);
213 setOperationAction(ISD::FREM , MVT::f64, Expand);
214 setOperationAction(ISD::FSIN , MVT::f32, Expand);
215 setOperationAction(ISD::FCOS , MVT::f32, Expand);
216 setOperationAction(ISD::FREM , MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000217
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000218 // Expand fsqrt to the appropriate libcall (NOTE: should use h/w fsqrt
219 // for f32!)
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
221 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000222
Cameron Zwarich33390842011-07-08 21:39:21 +0000223 setOperationAction(ISD::FMA, MVT::f64, Expand);
224 setOperationAction(ISD::FMA, MVT::f32, Expand);
225
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
227 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000228
229 // SPU can do rotate right and left, so legalize it... but customize for i8
230 // because instructions don't exist.
Bill Wendling9440e352008-08-31 02:59:23 +0000231
232 // FIXME: Change from "expand" to appropriate type once ROTR is supported in
233 // .td files.
Owen Anderson825b72b2009-08-11 20:47:22 +0000234 setOperationAction(ISD::ROTR, MVT::i32, Expand /*Legal*/);
235 setOperationAction(ISD::ROTR, MVT::i16, Expand /*Legal*/);
236 setOperationAction(ISD::ROTR, MVT::i8, Expand /*Custom*/);
Bill Wendling9440e352008-08-31 02:59:23 +0000237
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setOperationAction(ISD::ROTL, MVT::i32, Legal);
239 setOperationAction(ISD::ROTL, MVT::i16, Legal);
240 setOperationAction(ISD::ROTL, MVT::i8, Custom);
Scott Micheldc91bea2008-11-20 16:36:33 +0000241
Scott Michel266bc8f2007-12-04 22:23:35 +0000242 // SPU has no native version of shift left/right for i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000243 setOperationAction(ISD::SHL, MVT::i8, Custom);
244 setOperationAction(ISD::SRL, MVT::i8, Custom);
245 setOperationAction(ISD::SRA, MVT::i8, Custom);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000246
Scott Michel02d711b2008-12-30 23:28:25 +0000247 // Make these operations legal and handle them during instruction selection:
Owen Anderson825b72b2009-08-11 20:47:22 +0000248 setOperationAction(ISD::SHL, MVT::i64, Legal);
249 setOperationAction(ISD::SRL, MVT::i64, Legal);
250 setOperationAction(ISD::SRA, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000251
Scott Michel5af8f0e2008-07-16 17:17:29 +0000252 // Custom lower i8, i32 and i64 multiplications
Owen Anderson825b72b2009-08-11 20:47:22 +0000253 setOperationAction(ISD::MUL, MVT::i8, Custom);
254 setOperationAction(ISD::MUL, MVT::i32, Legal);
255 setOperationAction(ISD::MUL, MVT::i64, Legal);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000256
Eli Friedman6314ac22009-06-16 06:40:59 +0000257 // Expand double-width multiplication
258 // FIXME: It would probably be reasonable to support some of these operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000259 setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand);
260 setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand);
261 setOperationAction(ISD::MULHU, MVT::i8, Expand);
262 setOperationAction(ISD::MULHS, MVT::i8, Expand);
263 setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand);
264 setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand);
265 setOperationAction(ISD::MULHU, MVT::i16, Expand);
266 setOperationAction(ISD::MULHS, MVT::i16, Expand);
267 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
268 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
269 setOperationAction(ISD::MULHU, MVT::i32, Expand);
270 setOperationAction(ISD::MULHS, MVT::i32, Expand);
271 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
272 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
273 setOperationAction(ISD::MULHU, MVT::i64, Expand);
274 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Eli Friedman6314ac22009-06-16 06:40:59 +0000275
Scott Michel8bf61e82008-06-02 22:18:03 +0000276 // Need to custom handle (some) common i8, i64 math ops
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 setOperationAction(ISD::ADD, MVT::i8, Custom);
278 setOperationAction(ISD::ADD, MVT::i64, Legal);
279 setOperationAction(ISD::SUB, MVT::i8, Custom);
280 setOperationAction(ISD::SUB, MVT::i64, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000281
Scott Michel266bc8f2007-12-04 22:23:35 +0000282 // SPU does not have BSWAP. It does have i32 support CTLZ.
283 // CTPOP has to be custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
285 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000286
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 setOperationAction(ISD::CTPOP, MVT::i8, Custom);
288 setOperationAction(ISD::CTPOP, MVT::i16, Custom);
289 setOperationAction(ISD::CTPOP, MVT::i32, Custom);
290 setOperationAction(ISD::CTPOP, MVT::i64, Custom);
291 setOperationAction(ISD::CTPOP, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000292
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::CTTZ , MVT::i8, Expand);
294 setOperationAction(ISD::CTTZ , MVT::i16, Expand);
295 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
296 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
297 setOperationAction(ISD::CTTZ , MVT::i128, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000298 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i8, Expand);
299 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16, Expand);
300 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
301 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
302 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000303
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::CTLZ , MVT::i8, Promote);
305 setOperationAction(ISD::CTLZ , MVT::i16, Promote);
306 setOperationAction(ISD::CTLZ , MVT::i32, Legal);
307 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
308 setOperationAction(ISD::CTLZ , MVT::i128, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000309 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8, Expand);
310 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16, Expand);
311 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
312 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
313 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000314
Scott Michel8bf61e82008-06-02 22:18:03 +0000315 // SPU has a version of select that implements (a&~c)|(b&c), just like
Scott Michel405fba12008-03-10 23:49:09 +0000316 // select ought to work:
Owen Anderson825b72b2009-08-11 20:47:22 +0000317 setOperationAction(ISD::SELECT, MVT::i8, Legal);
318 setOperationAction(ISD::SELECT, MVT::i16, Legal);
319 setOperationAction(ISD::SELECT, MVT::i32, Legal);
320 setOperationAction(ISD::SELECT, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000321
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::SETCC, MVT::i8, Legal);
323 setOperationAction(ISD::SETCC, MVT::i16, Legal);
324 setOperationAction(ISD::SETCC, MVT::i32, Legal);
325 setOperationAction(ISD::SETCC, MVT::i64, Legal);
326 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Scott Michelad2715e2008-03-05 23:02:02 +0000327
Scott Michelf0569be2008-12-27 04:51:36 +0000328 // Custom lower i128 -> i64 truncates
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::TRUNCATE, MVT::i64, Custom);
Scott Michelb30e8f62008-12-02 19:53:53 +0000330
Scott Michel77f452d2009-08-25 22:37:34 +0000331 // Custom lower i32/i64 -> i128 sign extend
Scott Michelf1fa4fd2009-08-24 22:28:53 +0000332 setOperationAction(ISD::SIGN_EXTEND, MVT::i128, Custom);
333
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote);
335 setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote);
336 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
337 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000338 // SPU has a legal FP -> signed INT instruction for f32, but for f64, need
339 // to expand to a libcall, hence the custom lowering:
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
341 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
342 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Expand);
343 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
344 setOperationAction(ISD::FP_TO_SINT, MVT::i128, Expand);
345 setOperationAction(ISD::FP_TO_UINT, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000346
347 // FDIV on SPU requires custom lowering
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::FDIV, MVT::f64, Expand); // to libcall
Scott Michel266bc8f2007-12-04 22:23:35 +0000349
Scott Michel9de57a92009-01-26 22:33:37 +0000350 // SPU has [U|S]INT_TO_FP for f32->i32, but not for f64->i32, f64->i64:
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
352 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
353 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
354 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
355 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
356 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
357 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
358 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000359
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000360 setOperationAction(ISD::BITCAST, MVT::i32, Legal);
361 setOperationAction(ISD::BITCAST, MVT::f32, Legal);
362 setOperationAction(ISD::BITCAST, MVT::i64, Legal);
363 setOperationAction(ISD::BITCAST, MVT::f64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000364
365 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000367
Scott Michel5af8f0e2008-07-16 17:17:29 +0000368 // We want to legalize GlobalAddress and ConstantPool nodes into the
Scott Michel266bc8f2007-12-04 22:23:35 +0000369 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::f128;
Scott Michel053c1da2008-01-29 02:16:57 +0000371 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000373
Scott Michel1df30c42008-12-29 03:23:36 +0000374 setOperationAction(ISD::GlobalAddress, VT, Custom);
375 setOperationAction(ISD::ConstantPool, VT, Custom);
376 setOperationAction(ISD::JumpTable, VT, Custom);
Scott Michel053c1da2008-01-29 02:16:57 +0000377 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000378
Scott Michel266bc8f2007-12-04 22:23:35 +0000379 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000381
Scott Michel266bc8f2007-12-04 22:23:35 +0000382 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 setOperationAction(ISD::VAARG , MVT::Other, Expand);
384 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
385 setOperationAction(ISD::VAEND , MVT::Other, Expand);
386 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
387 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
388 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
389 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000390
391 // Cell SPU has instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000392 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
393 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000394
Scott Michel266bc8f2007-12-04 22:23:35 +0000395 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
Owen Anderson825b72b2009-08-11 20:47:22 +0000396 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000397
398 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000400
401 // First set operation action for all vector types to expand. Then we
402 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 addRegisterClass(MVT::v16i8, SPU::VECREGRegisterClass);
404 addRegisterClass(MVT::v8i16, SPU::VECREGRegisterClass);
405 addRegisterClass(MVT::v4i32, SPU::VECREGRegisterClass);
406 addRegisterClass(MVT::v2i64, SPU::VECREGRegisterClass);
407 addRegisterClass(MVT::v4f32, SPU::VECREGRegisterClass);
408 addRegisterClass(MVT::v2f64, SPU::VECREGRegisterClass);
Scott Michel266bc8f2007-12-04 22:23:35 +0000409
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
411 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
412 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Scott Michel266bc8f2007-12-04 22:23:35 +0000413
Nadav Rotem34804c42011-10-04 12:05:35 +0000414 // Set operation actions to legal types only.
415 if (!isTypeLegal(VT)) continue;
416
Duncan Sands83ec4b62008-06-06 12:08:01 +0000417 // add/sub are legal for all supported vector VT's.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000418 setOperationAction(ISD::ADD, VT, Legal);
419 setOperationAction(ISD::SUB, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000420 // mul has to be custom lowered.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000421 setOperationAction(ISD::MUL, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000422
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000423 setOperationAction(ISD::AND, VT, Legal);
424 setOperationAction(ISD::OR, VT, Legal);
425 setOperationAction(ISD::XOR, VT, Legal);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000426 setOperationAction(ISD::LOAD, VT, Custom);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000427 setOperationAction(ISD::SELECT, VT, Legal);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000428 setOperationAction(ISD::STORE, VT, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000429
Scott Michel266bc8f2007-12-04 22:23:35 +0000430 // These operations need to be expanded:
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000431 setOperationAction(ISD::SDIV, VT, Expand);
432 setOperationAction(ISD::SREM, VT, Expand);
433 setOperationAction(ISD::UDIV, VT, Expand);
434 setOperationAction(ISD::UREM, VT, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000435
Nadav Rotem4d83b792011-10-15 20:05:17 +0000436 // Expand all trunc stores
437 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
438 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
439 MVT::SimpleValueType TargetVT = (MVT::SimpleValueType)j;
440 setTruncStoreAction(VT, TargetVT, Expand);
441 }
442
Scott Michel266bc8f2007-12-04 22:23:35 +0000443 // Custom lower build_vector, constant pool spills, insert and
444 // extract vector elements:
Nadav Rotem34804c42011-10-04 12:05:35 +0000445 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
446 setOperationAction(ISD::ConstantPool, VT, Custom);
447 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
448 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
449 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
450 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000451 }
452
Nadav Rotem4d83b792011-10-15 20:05:17 +0000453 setOperationAction(ISD::SHL, MVT::v2i64, Expand);
454
Owen Anderson825b72b2009-08-11 20:47:22 +0000455 setOperationAction(ISD::AND, MVT::v16i8, Custom);
456 setOperationAction(ISD::OR, MVT::v16i8, Custom);
457 setOperationAction(ISD::XOR, MVT::v16i8, Custom);
458 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000459
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Scott Michel1df30c42008-12-29 03:23:36 +0000461
Scott Michelf0569be2008-12-27 04:51:36 +0000462 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000463 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent); // FIXME: Is this correct?
Scott Michel5af8f0e2008-07-16 17:17:29 +0000464
Scott Michel266bc8f2007-12-04 22:23:35 +0000465 setStackPointerRegisterToSaveRestore(SPU::R1);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000466
Scott Michel266bc8f2007-12-04 22:23:35 +0000467 // We have target-specific dag combine patterns for the following nodes:
Scott Michel053c1da2008-01-29 02:16:57 +0000468 setTargetDAGCombine(ISD::ADD);
Scott Michela59d4692008-02-23 18:41:37 +0000469 setTargetDAGCombine(ISD::ZERO_EXTEND);
470 setTargetDAGCombine(ISD::SIGN_EXTEND);
471 setTargetDAGCombine(ISD::ANY_EXTEND);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000472
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000473 setMinFunctionAlignment(3);
474
Scott Michel266bc8f2007-12-04 22:23:35 +0000475 computeRegisterProperties();
Scott Michel7a1c9e92008-11-22 23:50:42 +0000476
Scott Michele07d3de2008-12-09 03:37:19 +0000477 // Set pre-RA register scheduler default to BURR, which produces slightly
478 // better code than the default (could also be TDRR, but TargetLowering.h
479 // needs a mod to support that model):
Evan Cheng211ffa12010-05-19 20:19:50 +0000480 setSchedulingPreference(Sched::RegPressure);
Scott Michel266bc8f2007-12-04 22:23:35 +0000481}
482
483const char *
484SPUTargetLowering::getTargetNodeName(unsigned Opcode) const
485{
486 if (node_names.empty()) {
487 node_names[(unsigned) SPUISD::RET_FLAG] = "SPUISD::RET_FLAG";
488 node_names[(unsigned) SPUISD::Hi] = "SPUISD::Hi";
489 node_names[(unsigned) SPUISD::Lo] = "SPUISD::Lo";
490 node_names[(unsigned) SPUISD::PCRelAddr] = "SPUISD::PCRelAddr";
Scott Michel9de5d0d2008-01-11 02:53:15 +0000491 node_names[(unsigned) SPUISD::AFormAddr] = "SPUISD::AFormAddr";
Scott Michel053c1da2008-01-29 02:16:57 +0000492 node_names[(unsigned) SPUISD::IndirectAddr] = "SPUISD::IndirectAddr";
Scott Michel266bc8f2007-12-04 22:23:35 +0000493 node_names[(unsigned) SPUISD::LDRESULT] = "SPUISD::LDRESULT";
494 node_names[(unsigned) SPUISD::CALL] = "SPUISD::CALL";
495 node_names[(unsigned) SPUISD::SHUFB] = "SPUISD::SHUFB";
Scott Michel7a1c9e92008-11-22 23:50:42 +0000496 node_names[(unsigned) SPUISD::SHUFFLE_MASK] = "SPUISD::SHUFFLE_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000497 node_names[(unsigned) SPUISD::CNTB] = "SPUISD::CNTB";
Scott Michel1df30c42008-12-29 03:23:36 +0000498 node_names[(unsigned) SPUISD::PREFSLOT2VEC] = "SPUISD::PREFSLOT2VEC";
Scott Michel104de432008-11-24 17:11:17 +0000499 node_names[(unsigned) SPUISD::VEC2PREFSLOT] = "SPUISD::VEC2PREFSLOT";
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000500 node_names[(unsigned) SPUISD::SHL_BITS] = "SPUISD::SHL_BITS";
501 node_names[(unsigned) SPUISD::SHL_BYTES] = "SPUISD::SHL_BYTES";
Scott Michel266bc8f2007-12-04 22:23:35 +0000502 node_names[(unsigned) SPUISD::VEC_ROTL] = "SPUISD::VEC_ROTL";
503 node_names[(unsigned) SPUISD::VEC_ROTR] = "SPUISD::VEC_ROTR";
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000504 node_names[(unsigned) SPUISD::ROTBYTES_LEFT] = "SPUISD::ROTBYTES_LEFT";
505 node_names[(unsigned) SPUISD::ROTBYTES_LEFT_BITS] =
506 "SPUISD::ROTBYTES_LEFT_BITS";
Scott Michel8bf61e82008-06-02 22:18:03 +0000507 node_names[(unsigned) SPUISD::SELECT_MASK] = "SPUISD::SELECT_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000508 node_names[(unsigned) SPUISD::SELB] = "SPUISD::SELB";
Scott Michel94bd57e2009-01-15 04:41:47 +0000509 node_names[(unsigned) SPUISD::ADD64_MARKER] = "SPUISD::ADD64_MARKER";
510 node_names[(unsigned) SPUISD::SUB64_MARKER] = "SPUISD::SUB64_MARKER";
511 node_names[(unsigned) SPUISD::MUL64_MARKER] = "SPUISD::MUL64_MARKER";
Scott Michel266bc8f2007-12-04 22:23:35 +0000512 }
513
514 std::map<unsigned, const char *>::iterator i = node_names.find(Opcode);
515
516 return ((i != node_names.end()) ? i->second : 0);
517}
518
Scott Michelf0569be2008-12-27 04:51:36 +0000519//===----------------------------------------------------------------------===//
520// Return the Cell SPU's SETCC result type
521//===----------------------------------------------------------------------===//
522
Duncan Sands28b77e92011-09-06 19:07:46 +0000523EVT SPUTargetLowering::getSetCCResultType(EVT VT) const {
Kalle Raiskila7de81012010-11-24 12:59:16 +0000524 // i8, i16 and i32 are valid SETCC result types
525 MVT::SimpleValueType retval;
526
527 switch(VT.getSimpleVT().SimpleTy){
528 case MVT::i1:
529 case MVT::i8:
530 retval = MVT::i8; break;
531 case MVT::i16:
532 retval = MVT::i16; break;
533 case MVT::i32:
534 default:
535 retval = MVT::i32;
536 }
537 return retval;
Scott Michel78c47fa2008-03-10 16:58:52 +0000538}
539
Scott Michel266bc8f2007-12-04 22:23:35 +0000540//===----------------------------------------------------------------------===//
541// Calling convention code:
542//===----------------------------------------------------------------------===//
543
544#include "SPUGenCallingConv.inc"
545
546//===----------------------------------------------------------------------===//
547// LowerOperation implementation
548//===----------------------------------------------------------------------===//
549
550/// Custom lower loads for CellSPU
551/*!
552 All CellSPU loads and stores are aligned to 16-byte boundaries, so for elements
553 within a 16-byte block, we have to rotate to extract the requested element.
Scott Michel30ee7df2008-12-04 03:02:42 +0000554
555 For extending loads, we also want to ensure that the following sequence is
Owen Anderson825b72b2009-08-11 20:47:22 +0000556 emitted, e.g. for MVT::f32 extending load to MVT::f64:
Scott Michel30ee7df2008-12-04 03:02:42 +0000557
558\verbatim
Scott Michel1df30c42008-12-29 03:23:36 +0000559%1 v16i8,ch = load
Scott Michel30ee7df2008-12-04 03:02:42 +0000560%2 v16i8,ch = rotate %1
Scott Michel1df30c42008-12-29 03:23:36 +0000561%3 v4f8, ch = bitconvert %2
Scott Michel30ee7df2008-12-04 03:02:42 +0000562%4 f32 = vec2perfslot %3
563%5 f64 = fp_extend %4
564\endverbatim
565*/
Dan Gohman475871a2008-07-27 21:46:04 +0000566static SDValue
567LowerLOAD(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000568 LoadSDNode *LN = cast<LoadSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000569 SDValue the_chain = LN->getChain();
Owen Andersone50ed302009-08-10 22:56:29 +0000570 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
571 EVT InVT = LN->getMemoryVT();
572 EVT OutVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000573 ISD::LoadExtType ExtType = LN->getExtensionType();
574 unsigned alignment = LN->getAlignment();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000575 int pso = prefslotOffset(InVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000576 DebugLoc dl = Op.getDebugLoc();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000577 EVT vecVT = InVT.isVector()? InVT: EVT::getVectorVT(*DAG.getContext(), InVT,
578 (128 / InVT.getSizeInBits()));
Scott Michel266bc8f2007-12-04 22:23:35 +0000579
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000580 // two sanity checks
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000581 assert( LN->getAddressingMode() == ISD::UNINDEXED
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000582 && "we should get only UNINDEXED adresses");
583 // clean aligned loads can be selected as-is
Kalle Raiskila8702e8b2011-01-17 11:59:20 +0000584 if (InVT.getSizeInBits() == 128 && (alignment%16) == 0)
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000585 return SDValue();
586
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000587 // Get pointerinfos to the memory chunk(s) that contain the data to load
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000588 uint64_t mpi_offset = LN->getPointerInfo().Offset;
589 mpi_offset -= mpi_offset%16;
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000590 MachinePointerInfo lowMemPtr(LN->getPointerInfo().V, mpi_offset);
591 MachinePointerInfo highMemPtr(LN->getPointerInfo().V, mpi_offset+16);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000592
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000593 SDValue result;
594 SDValue basePtr = LN->getBasePtr();
595 SDValue rotate;
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000596
Kalle Raiskila8702e8b2011-01-17 11:59:20 +0000597 if ((alignment%16) == 0) {
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000598 ConstantSDNode *CN;
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000599
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000600 // Special cases for a known aligned load to simplify the base pointer
601 // and the rotation amount:
602 if (basePtr.getOpcode() == ISD::ADD
603 && (CN = dyn_cast<ConstantSDNode > (basePtr.getOperand(1))) != 0) {
604 // Known offset into basePtr
605 int64_t offset = CN->getSExtValue();
606 int64_t rotamt = int64_t((offset & 0xf) - pso);
Scott Michel266bc8f2007-12-04 22:23:35 +0000607
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000608 if (rotamt < 0)
609 rotamt += 16;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000610
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000611 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000612
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000613 // Simplify the base pointer for this case:
614 basePtr = basePtr.getOperand(0);
615 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000616 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000617 basePtr,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000618 DAG.getConstant((offset & ~0xf), PtrVT));
Scott Michelf0569be2008-12-27 04:51:36 +0000619 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000620 } else if ((basePtr.getOpcode() == SPUISD::AFormAddr)
621 || (basePtr.getOpcode() == SPUISD::IndirectAddr
622 && basePtr.getOperand(0).getOpcode() == SPUISD::Hi
623 && basePtr.getOperand(1).getOpcode() == SPUISD::Lo)) {
624 // Plain aligned a-form address: rotate into preferred slot
625 // Same for (SPUindirect (SPUhi ...), (SPUlo ...))
626 int64_t rotamt = -pso;
627 if (rotamt < 0)
628 rotamt += 16;
629 rotate = DAG.getConstant(rotamt, MVT::i16);
630 } else {
Scott Michelf0569be2008-12-27 04:51:36 +0000631 // Offset the rotate amount by the basePtr and the preferred slot
632 // byte offset
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000633 int64_t rotamt = -pso;
634 if (rotamt < 0)
635 rotamt += 16;
Dale Johannesen33c960f2009-02-04 20:06:27 +0000636 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000637 basePtr,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000638 DAG.getConstant(rotamt, PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000639 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000640 } else {
641 // Unaligned load: must be more pessimistic about addressing modes:
642 if (basePtr.getOpcode() == ISD::ADD) {
643 MachineFunction &MF = DAG.getMachineFunction();
644 MachineRegisterInfo &RegInfo = MF.getRegInfo();
645 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
646 SDValue Flag;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000647
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000648 SDValue Op0 = basePtr.getOperand(0);
649 SDValue Op1 = basePtr.getOperand(1);
650
651 if (isa<ConstantSDNode>(Op1)) {
652 // Convert the (add <ptr>, <const>) to an indirect address contained
653 // in a register. Note that this is done because we need to avoid
654 // creating a 0(reg) d-form address due to the SPU's block loads.
655 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
656 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
657 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
658 } else {
659 // Convert the (add <arg1>, <arg2>) to an indirect address, which
660 // will likely be lowered as a reg(reg) x-form address.
661 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
662 }
663 } else {
664 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
665 basePtr,
666 DAG.getConstant(0, PtrVT));
667 }
668
669 // Offset the rotate amount by the basePtr and the preferred slot
670 // byte offset
671 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
672 basePtr,
673 DAG.getConstant(-pso, PtrVT));
674 }
675
676 // Do the load as a i128 to allow possible shifting
677 SDValue low = DAG.getLoad(MVT::i128, dl, the_chain, basePtr,
678 lowMemPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +0000679 LN->isVolatile(), LN->isNonTemporal(), false, 16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000680
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000681 // When the size is not greater than alignment we get all data with just
682 // one load
683 if (alignment >= InVT.getSizeInBits()/8) {
Scott Michelf0569be2008-12-27 04:51:36 +0000684 // Update the chain
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000685 the_chain = low.getValue(1);
Scott Michelf0569be2008-12-27 04:51:36 +0000686
687 // Rotate into the preferred slot:
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000688 result = DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, MVT::i128,
689 low.getValue(0), rotate);
Scott Michelf0569be2008-12-27 04:51:36 +0000690
Scott Michel30ee7df2008-12-04 03:02:42 +0000691 // Convert the loaded v16i8 vector to the appropriate vector type
692 // specified by the operand:
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000693 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
Owen Anderson23b9b192009-08-12 00:36:31 +0000694 InVT, (128 / InVT.getSizeInBits()));
Dale Johannesen33c960f2009-02-04 20:06:27 +0000695 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000696 DAG.getNode(ISD::BITCAST, dl, vecVT, result));
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000697 }
698 // When alignment is less than the size, we might need (known only at
699 // run-time) two loads
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000700 // TODO: if the memory address is composed only from constants, we have
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000701 // extra kowledge, and might avoid the second load
702 else {
703 // storage position offset from lower 16 byte aligned memory chunk
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000704 SDValue offset = DAG.getNode(ISD::AND, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000705 basePtr, DAG.getConstant( 0xf, MVT::i32 ) );
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000706 // get a registerfull of ones. (this implementation is a workaround: LLVM
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000707 // cannot handle 128 bit signed int constants)
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000708 SDValue ones = DAG.getConstant(-1, MVT::v4i32 );
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000709 ones = DAG.getNode(ISD::BITCAST, dl, MVT::i128, ones);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000710
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000711 SDValue high = DAG.getLoad(MVT::i128, dl, the_chain,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000712 DAG.getNode(ISD::ADD, dl, PtrVT,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000713 basePtr,
714 DAG.getConstant(16, PtrVT)),
715 highMemPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +0000716 LN->isVolatile(), LN->isNonTemporal(), false,
717 16);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000718
719 the_chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(1),
720 high.getValue(1));
721
722 // Shift the (possible) high part right to compensate the misalignemnt.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000723 // if there is no highpart (i.e. value is i64 and offset is 4), this
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000724 // will zero out the high value.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000725 high = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, high,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000726 DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000727 DAG.getConstant( 16, MVT::i32),
728 offset
729 ));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000730
Chris Lattner7a2bdde2011-04-15 05:18:47 +0000731 // Shift the low similarly
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000732 // TODO: add SPUISD::SHL_BYTES
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000733 low = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, low, offset );
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000734
735 // Merge the two parts
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000736 result = DAG.getNode(ISD::BITCAST, dl, vecVT,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000737 DAG.getNode(ISD::OR, dl, MVT::i128, low, high));
738
739 if (!InVT.isVector()) {
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000740 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT, result );
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000741 }
742
743 }
Scott Michel30ee7df2008-12-04 03:02:42 +0000744 // Handle extending loads by extending the scalar result:
745 if (ExtType == ISD::SEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000746 result = DAG.getNode(ISD::SIGN_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000747 } else if (ExtType == ISD::ZEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000748 result = DAG.getNode(ISD::ZERO_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000749 } else if (ExtType == ISD::EXTLOAD) {
750 unsigned NewOpc = ISD::ANY_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000751
Scott Michel30ee7df2008-12-04 03:02:42 +0000752 if (OutVT.isFloatingPoint())
Scott Michel19c10e62009-01-26 03:37:41 +0000753 NewOpc = ISD::FP_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000754
Dale Johannesen33c960f2009-02-04 20:06:27 +0000755 result = DAG.getNode(NewOpc, dl, OutVT, result);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000756 }
757
Owen Anderson825b72b2009-08-11 20:47:22 +0000758 SDVTList retvts = DAG.getVTList(OutVT, MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +0000759 SDValue retops[2] = {
Scott Michel58c58182008-01-17 20:38:41 +0000760 result,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000761 the_chain
Scott Michel58c58182008-01-17 20:38:41 +0000762 };
Scott Michel9de5d0d2008-01-11 02:53:15 +0000763
Dale Johannesen33c960f2009-02-04 20:06:27 +0000764 result = DAG.getNode(SPUISD::LDRESULT, dl, retvts,
Scott Michel58c58182008-01-17 20:38:41 +0000765 retops, sizeof(retops) / sizeof(retops[0]));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000766 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000767}
768
769/// Custom lower stores for CellSPU
770/*!
771 All CellSPU stores are aligned to 16-byte boundaries, so for elements
772 within a 16-byte block, we have to generate a shuffle to insert the
773 requested element into its place, then store the resulting block.
774 */
Dan Gohman475871a2008-07-27 21:46:04 +0000775static SDValue
776LowerSTORE(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000777 StoreSDNode *SN = cast<StoreSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000778 SDValue Value = SN->getValue();
Owen Andersone50ed302009-08-10 22:56:29 +0000779 EVT VT = Value.getValueType();
780 EVT StVT = (!SN->isTruncatingStore() ? VT : SN->getMemoryVT());
781 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000782 DebugLoc dl = Op.getDebugLoc();
Scott Michel9de5d0d2008-01-11 02:53:15 +0000783 unsigned alignment = SN->getAlignment();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000784 SDValue result;
785 EVT vecVT = StVT.isVector()? StVT: EVT::getVectorVT(*DAG.getContext(), StVT,
786 (128 / StVT.getSizeInBits()));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000787 // Get pointerinfos to the memory chunk(s) that contain the data to load
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000788 uint64_t mpi_offset = SN->getPointerInfo().Offset;
789 mpi_offset -= mpi_offset%16;
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000790 MachinePointerInfo lowMemPtr(SN->getPointerInfo().V, mpi_offset);
791 MachinePointerInfo highMemPtr(SN->getPointerInfo().V, mpi_offset+16);
Scott Michel266bc8f2007-12-04 22:23:35 +0000792
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000793
794 // two sanity checks
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000795 assert( SN->getAddressingMode() == ISD::UNINDEXED
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000796 && "we should get only UNINDEXED adresses");
797 // clean aligned loads can be selected as-is
Kalle Raiskila8702e8b2011-01-17 11:59:20 +0000798 if (StVT.getSizeInBits() == 128 && (alignment%16) == 0)
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000799 return SDValue();
800
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000801 SDValue alignLoadVec;
802 SDValue basePtr = SN->getBasePtr();
803 SDValue the_chain = SN->getChain();
804 SDValue insertEltOffs;
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000805
Kalle Raiskila8702e8b2011-01-17 11:59:20 +0000806 if ((alignment%16) == 0) {
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000807 ConstantSDNode *CN;
808 // Special cases for a known aligned load to simplify the base pointer
809 // and insertion byte:
810 if (basePtr.getOpcode() == ISD::ADD
811 && (CN = dyn_cast<ConstantSDNode>(basePtr.getOperand(1))) != 0) {
812 // Known offset into basePtr
813 int64_t offset = CN->getSExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000814
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000815 // Simplify the base pointer for this case:
816 basePtr = basePtr.getOperand(0);
817 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
818 basePtr,
819 DAG.getConstant((offset & 0xf), PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000820
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000821 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000822 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000823 basePtr,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000824 DAG.getConstant((offset & ~0xf), PtrVT));
Scott Michelf0569be2008-12-27 04:51:36 +0000825 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000826 } else {
827 // Otherwise, assume it's at byte 0 of basePtr
828 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
829 basePtr,
830 DAG.getConstant(0, PtrVT));
831 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000832 basePtr,
833 DAG.getConstant(0, PtrVT));
834 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000835 } else {
836 // Unaligned load: must be more pessimistic about addressing modes:
837 if (basePtr.getOpcode() == ISD::ADD) {
838 MachineFunction &MF = DAG.getMachineFunction();
839 MachineRegisterInfo &RegInfo = MF.getRegInfo();
840 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
841 SDValue Flag;
Scott Michelf0569be2008-12-27 04:51:36 +0000842
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000843 SDValue Op0 = basePtr.getOperand(0);
844 SDValue Op1 = basePtr.getOperand(1);
845
846 if (isa<ConstantSDNode>(Op1)) {
847 // Convert the (add <ptr>, <const>) to an indirect address contained
848 // in a register. Note that this is done because we need to avoid
849 // creating a 0(reg) d-form address due to the SPU's block loads.
850 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
851 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
852 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
853 } else {
854 // Convert the (add <arg1>, <arg2>) to an indirect address, which
855 // will likely be lowered as a reg(reg) x-form address.
856 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
857 }
858 } else {
859 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
860 basePtr,
861 DAG.getConstant(0, PtrVT));
862 }
863
864 // Insertion point is solely determined by basePtr's contents
865 insertEltOffs = DAG.getNode(ISD::ADD, dl, PtrVT,
866 basePtr,
867 DAG.getConstant(0, PtrVT));
868 }
869
870 // Load the lower part of the memory to which to store.
871 SDValue low = DAG.getLoad(vecVT, dl, the_chain, basePtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +0000872 lowMemPtr, SN->isVolatile(), SN->isNonTemporal(),
873 false, 16);
Scott Michelf0569be2008-12-27 04:51:36 +0000874
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000875 // if we don't need to store over the 16 byte boundary, one store suffices
876 if (alignment >= StVT.getSizeInBits()/8) {
Scott Michelf0569be2008-12-27 04:51:36 +0000877 // Update the chain
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000878 the_chain = low.getValue(1);
Scott Michel266bc8f2007-12-04 22:23:35 +0000879
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000880 LoadSDNode *LN = cast<LoadSDNode>(low);
Dan Gohman475871a2008-07-27 21:46:04 +0000881 SDValue theValue = SN->getValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000882
883 if (StVT != VT
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000884 && (theValue.getOpcode() == ISD::AssertZext
885 || theValue.getOpcode() == ISD::AssertSext)) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000886 // Drill down and get the value for zero- and sign-extended
887 // quantities
Scott Michel5af8f0e2008-07-16 17:17:29 +0000888 theValue = theValue.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +0000889 }
890
Scott Michel9de5d0d2008-01-11 02:53:15 +0000891 // If the base pointer is already a D-form address, then just create
892 // a new D-form address with a slot offset and the orignal base pointer.
893 // Otherwise generate a D-form address with the slot offset relative
894 // to the stack pointer, which is always aligned.
Scott Michelf0569be2008-12-27 04:51:36 +0000895#if !defined(NDEBUG)
896 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +0000897 errs() << "CellSPU LowerSTORE: basePtr = ";
Scott Michelf0569be2008-12-27 04:51:36 +0000898 basePtr.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +0000899 errs() << "\n";
Scott Michelf0569be2008-12-27 04:51:36 +0000900 }
901#endif
Scott Michel9de5d0d2008-01-11 02:53:15 +0000902
Kalle Raiskilaf53fdc22010-08-24 11:05:51 +0000903 SDValue insertEltOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, vecVT,
904 insertEltOffs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000905 SDValue vectorizeOp = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, vecVT,
Kalle Raiskilaf53fdc22010-08-24 11:05:51 +0000906 theValue);
907
Dale Johannesen33c960f2009-02-04 20:06:27 +0000908 result = DAG.getNode(SPUISD::SHUFB, dl, vecVT,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000909 vectorizeOp, low,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000910 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000911 MVT::v4i32, insertEltOp));
Scott Michel266bc8f2007-12-04 22:23:35 +0000912
Dale Johannesen33c960f2009-02-04 20:06:27 +0000913 result = DAG.getStore(the_chain, dl, result, basePtr,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000914 lowMemPtr,
David Greene73657df2010-02-15 16:55:58 +0000915 LN->isVolatile(), LN->isNonTemporal(),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000916 16);
Scott Michel266bc8f2007-12-04 22:23:35 +0000917
Scott Michel266bc8f2007-12-04 22:23:35 +0000918 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000919 // do the store when it might cross the 16 byte memory access boundary.
920 else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000921 // TODO issue a warning if SN->isVolatile()== true? This is likely not
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000922 // what the user wanted.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000923
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000924 // address offset from nearest lower 16byte alinged address
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000925 SDValue offset = DAG.getNode(ISD::AND, dl, MVT::i32,
926 SN->getBasePtr(),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000927 DAG.getConstant(0xf, MVT::i32));
928 // 16 - offset
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000929 SDValue offset_compl = DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000930 DAG.getConstant( 16, MVT::i32),
931 offset);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000932 // 16 - sizeof(Value)
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000933 SDValue surplus = DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000934 DAG.getConstant( 16, MVT::i32),
935 DAG.getConstant( VT.getSizeInBits()/8,
936 MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000937 // get a registerfull of ones
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000938 SDValue ones = DAG.getConstant(-1, MVT::v4i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000939 ones = DAG.getNode(ISD::BITCAST, dl, MVT::i128, ones);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000940
941 // Create the 128 bit masks that have ones where the data to store is
942 // located.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000943 SDValue lowmask, himask;
944 // if the value to store don't fill up the an entire 128 bits, zero
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000945 // out the last bits of the mask so that only the value we want to store
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000946 // is masked.
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000947 // this is e.g. in the case of store i32, align 2
948 if (!VT.isVector()){
949 Value = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, Value);
950 lowmask = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, ones, surplus);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000951 lowmask = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, lowmask,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000952 surplus);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000953 Value = DAG.getNode(ISD::BITCAST, dl, MVT::i128, Value);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000954 Value = DAG.getNode(ISD::AND, dl, MVT::i128, Value, lowmask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000955
Torok Edwindac237e2009-07-08 20:53:28 +0000956 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000957 else {
958 lowmask = ones;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000959 Value = DAG.getNode(ISD::BITCAST, dl, MVT::i128, Value);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000960 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000961 // this will zero, if there are no data that goes to the high quad
962 himask = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, lowmask,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000963 offset_compl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000964 lowmask = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, lowmask,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000965 offset);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000966
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000967 // Load in the old data and zero out the parts that will be overwritten with
968 // the new data to store.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000969 SDValue hi = DAG.getLoad(MVT::i128, dl, the_chain,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000970 DAG.getNode(ISD::ADD, dl, PtrVT, basePtr,
971 DAG.getConstant( 16, PtrVT)),
972 highMemPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +0000973 SN->isVolatile(), SN->isNonTemporal(),
974 false, 16);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000975 the_chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(1),
976 hi.getValue(1));
Scott Michel266bc8f2007-12-04 22:23:35 +0000977
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000978 low = DAG.getNode(ISD::AND, dl, MVT::i128,
979 DAG.getNode( ISD::BITCAST, dl, MVT::i128, low),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000980 DAG.getNode( ISD::XOR, dl, MVT::i128, lowmask, ones));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000981 hi = DAG.getNode(ISD::AND, dl, MVT::i128,
982 DAG.getNode( ISD::BITCAST, dl, MVT::i128, hi),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000983 DAG.getNode( ISD::XOR, dl, MVT::i128, himask, ones));
984
985 // Shift the Value to store into place. rlow contains the parts that go to
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000986 // the lower memory chunk, rhi has the parts that go to the upper one.
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000987 SDValue rlow = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, Value, offset);
988 rlow = DAG.getNode(ISD::AND, dl, MVT::i128, rlow, lowmask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000989 SDValue rhi = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, Value,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000990 offset_compl);
991
992 // Merge the old data and the new data and store the results
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000993 // Need to convert vectors here to integer as 'OR'ing floats assert
994 rlow = DAG.getNode(ISD::OR, dl, MVT::i128,
995 DAG.getNode(ISD::BITCAST, dl, MVT::i128, low),
996 DAG.getNode(ISD::BITCAST, dl, MVT::i128, rlow));
997 rhi = DAG.getNode(ISD::OR, dl, MVT::i128,
998 DAG.getNode(ISD::BITCAST, dl, MVT::i128, hi),
999 DAG.getNode(ISD::BITCAST, dl, MVT::i128, rhi));
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +00001000
1001 low = DAG.getStore(the_chain, dl, rlow, basePtr,
1002 lowMemPtr,
1003 SN->isVolatile(), SN->isNonTemporal(), 16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001004 hi = DAG.getStore(the_chain, dl, rhi,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +00001005 DAG.getNode(ISD::ADD, dl, PtrVT, basePtr,
1006 DAG.getConstant( 16, PtrVT)),
1007 highMemPtr,
1008 SN->isVolatile(), SN->isNonTemporal(), 16);
1009 result = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(0),
1010 hi.getValue(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001011 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +00001012
1013 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +00001014}
1015
Scott Michel94bd57e2009-01-15 04:41:47 +00001016//! Generate the address of a constant pool entry.
Dan Gohman7db949d2009-08-07 01:32:21 +00001017static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001018LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001019 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001020 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001021 const Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +00001022 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1023 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001024 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +00001025 // FIXME there is no actual debug info here
1026 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001027
1028 if (TM.getRelocationModel() == Reloc::Static) {
1029 if (!ST->usingLargeMem()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001030 // Just return the SDValue with the constant pool address in it.
Dale Johannesende064702009-02-06 21:50:26 +00001031 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, CPI, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001032 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001033 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, CPI, Zero);
1034 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, CPI, Zero);
1035 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel266bc8f2007-12-04 22:23:35 +00001036 }
1037 }
1038
Torok Edwinc23197a2009-07-14 16:55:14 +00001039 llvm_unreachable("LowerConstantPool: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +00001040 " not supported.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001041}
1042
Scott Michel94bd57e2009-01-15 04:41:47 +00001043//! Alternate entry point for generating the address of a constant pool entry
1044SDValue
1045SPU::LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUTargetMachine &TM) {
1046 return ::LowerConstantPool(Op, DAG, TM.getSubtargetImpl());
1047}
1048
Dan Gohman475871a2008-07-27 21:46:04 +00001049static SDValue
1050LowerJumpTable(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001051 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001052 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001053 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1054 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001055 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +00001056 // FIXME there is no actual debug info here
1057 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001058
1059 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michela59d4692008-02-23 18:41:37 +00001060 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001061 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, JTI, Zero);
Scott Michela59d4692008-02-23 18:41:37 +00001062 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001063 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, JTI, Zero);
1064 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, JTI, Zero);
1065 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michela59d4692008-02-23 18:41:37 +00001066 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001067 }
1068
Torok Edwinc23197a2009-07-14 16:55:14 +00001069 llvm_unreachable("LowerJumpTable: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +00001070 " not supported.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001071}
1072
Dan Gohman475871a2008-07-27 21:46:04 +00001073static SDValue
1074LowerGlobalAddress(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001075 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001076 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001077 const GlobalValue *GV = GSDN->getGlobal();
Devang Patel0d881da2010-07-06 22:08:15 +00001078 SDValue GA = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
1079 PtrVT, GSDN->getOffset());
Scott Michel266bc8f2007-12-04 22:23:35 +00001080 const TargetMachine &TM = DAG.getTarget();
Dan Gohman475871a2008-07-27 21:46:04 +00001081 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001082 // FIXME there is no actual debug info here
1083 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001084
Scott Michel266bc8f2007-12-04 22:23:35 +00001085 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michel053c1da2008-01-29 02:16:57 +00001086 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001087 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, GA, Zero);
Scott Michel053c1da2008-01-29 02:16:57 +00001088 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001089 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, GA, Zero);
1090 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, GA, Zero);
1091 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel053c1da2008-01-29 02:16:57 +00001092 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001093 } else {
Chris Lattner75361b62010-04-07 22:58:41 +00001094 report_fatal_error("LowerGlobalAddress: Relocation model other than static"
Torok Edwindac237e2009-07-08 20:53:28 +00001095 "not supported.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001096 /*NOTREACHED*/
1097 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001098}
1099
Nate Begemanccef5802008-02-14 18:43:04 +00001100//! Custom lower double precision floating point constants
Dan Gohman475871a2008-07-27 21:46:04 +00001101static SDValue
1102LowerConstantFP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001103 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001104 // FIXME there is no actual debug info here
1105 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001106
Owen Anderson825b72b2009-08-11 20:47:22 +00001107 if (VT == MVT::f64) {
Scott Michel1a6cdb62008-12-01 17:56:02 +00001108 ConstantFPSDNode *FP = cast<ConstantFPSDNode>(Op.getNode());
1109
1110 assert((FP != 0) &&
1111 "LowerConstantFP: Node is not ConstantFPSDNode");
Scott Michel1df30c42008-12-29 03:23:36 +00001112
Scott Michel170783a2007-12-19 20:15:47 +00001113 uint64_t dbits = DoubleToBits(FP->getValueAPF().convertToDouble());
Owen Anderson825b72b2009-08-11 20:47:22 +00001114 SDValue T = DAG.getConstant(dbits, MVT::i64);
1115 SDValue Tvec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T);
Dale Johannesende064702009-02-06 21:50:26 +00001116 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001117 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Tvec));
Scott Michel266bc8f2007-12-04 22:23:35 +00001118 }
1119
Dan Gohman475871a2008-07-27 21:46:04 +00001120 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001121}
1122
Dan Gohman98ca4f22009-08-05 01:29:28 +00001123SDValue
1124SPUTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001125 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001126 const SmallVectorImpl<ISD::InputArg>
1127 &Ins,
1128 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001129 SmallVectorImpl<SDValue> &InVals)
1130 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001131
Scott Michel266bc8f2007-12-04 22:23:35 +00001132 MachineFunction &MF = DAG.getMachineFunction();
1133 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001134 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001135 SPUFunctionInfo *FuncInfo = MF.getInfo<SPUFunctionInfo>();
Scott Michel266bc8f2007-12-04 22:23:35 +00001136
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001137 unsigned ArgOffset = SPUFrameLowering::minStackSize();
Scott Michel266bc8f2007-12-04 22:23:35 +00001138 unsigned ArgRegIdx = 0;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001139 unsigned StackSlotSize = SPUFrameLowering::stackSlotSize();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001140
Owen Andersone50ed302009-08-10 22:56:29 +00001141 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001142
Kalle Raiskilad258c492010-07-08 21:15:22 +00001143 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001144 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1145 getTargetMachine(), ArgLocs, *DAG.getContext());
Kalle Raiskilad258c492010-07-08 21:15:22 +00001146 // FIXME: allow for other calling conventions
1147 CCInfo.AnalyzeFormalArguments(Ins, CCC_SPU);
1148
Scott Michel266bc8f2007-12-04 22:23:35 +00001149 // Add DAG nodes to load the arguments or copy them out of registers.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001150 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001151 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001152 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Scott Micheld976c212008-10-30 01:51:48 +00001153 SDValue ArgVal;
Kalle Raiskilad258c492010-07-08 21:15:22 +00001154 CCValAssign &VA = ArgLocs[ArgNo];
Scott Michel266bc8f2007-12-04 22:23:35 +00001155
Kalle Raiskilad258c492010-07-08 21:15:22 +00001156 if (VA.isRegLoc()) {
Scott Micheld976c212008-10-30 01:51:48 +00001157 const TargetRegisterClass *ArgRegClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001158
Owen Anderson825b72b2009-08-11 20:47:22 +00001159 switch (ObjectVT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001160 default:
1161 report_fatal_error("LowerFormalArguments Unhandled argument type: " +
1162 Twine(ObjectVT.getEVTString()));
Owen Anderson825b72b2009-08-11 20:47:22 +00001163 case MVT::i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001164 ArgRegClass = &SPU::R8CRegClass;
1165 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001166 case MVT::i16:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001167 ArgRegClass = &SPU::R16CRegClass;
1168 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001169 case MVT::i32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001170 ArgRegClass = &SPU::R32CRegClass;
1171 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001172 case MVT::i64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001173 ArgRegClass = &SPU::R64CRegClass;
1174 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001175 case MVT::i128:
Scott Micheldd950092009-01-06 03:36:14 +00001176 ArgRegClass = &SPU::GPRCRegClass;
1177 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001178 case MVT::f32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001179 ArgRegClass = &SPU::R32FPRegClass;
1180 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001181 case MVT::f64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001182 ArgRegClass = &SPU::R64FPRegClass;
1183 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001184 case MVT::v2f64:
1185 case MVT::v4f32:
1186 case MVT::v2i64:
1187 case MVT::v4i32:
1188 case MVT::v8i16:
1189 case MVT::v16i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001190 ArgRegClass = &SPU::VECREGRegClass;
1191 break;
Scott Micheld976c212008-10-30 01:51:48 +00001192 }
1193
1194 unsigned VReg = RegInfo.createVirtualRegister(ArgRegClass);
Kalle Raiskilad258c492010-07-08 21:15:22 +00001195 RegInfo.addLiveIn(VA.getLocReg(), VReg);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001196 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Scott Micheld976c212008-10-30 01:51:48 +00001197 ++ArgRegIdx;
1198 } else {
1199 // We need to load the argument to a virtual register if we determined
1200 // above that we ran out of physical registers of the appropriate type
1201 // or we're forced to do vararg
Evan Chenged2ae132010-07-03 00:40:23 +00001202 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001203 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnere8639032010-09-21 06:22:23 +00001204 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001205 false, false, false, 0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001206 ArgOffset += StackSlotSize;
1207 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001208
Dan Gohman98ca4f22009-08-05 01:29:28 +00001209 InVals.push_back(ArgVal);
Scott Micheld976c212008-10-30 01:51:48 +00001210 // Update the chain
Dan Gohman98ca4f22009-08-05 01:29:28 +00001211 Chain = ArgVal.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001212 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001213
Scott Micheld976c212008-10-30 01:51:48 +00001214 // vararg handling:
Scott Michel266bc8f2007-12-04 22:23:35 +00001215 if (isVarArg) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001216 // FIXME: we should be able to query the argument registers from
1217 // tablegen generated code.
Kalle Raiskilad258c492010-07-08 21:15:22 +00001218 static const unsigned ArgRegs[] = {
1219 SPU::R3, SPU::R4, SPU::R5, SPU::R6, SPU::R7, SPU::R8, SPU::R9,
1220 SPU::R10, SPU::R11, SPU::R12, SPU::R13, SPU::R14, SPU::R15, SPU::R16,
1221 SPU::R17, SPU::R18, SPU::R19, SPU::R20, SPU::R21, SPU::R22, SPU::R23,
1222 SPU::R24, SPU::R25, SPU::R26, SPU::R27, SPU::R28, SPU::R29, SPU::R30,
1223 SPU::R31, SPU::R32, SPU::R33, SPU::R34, SPU::R35, SPU::R36, SPU::R37,
1224 SPU::R38, SPU::R39, SPU::R40, SPU::R41, SPU::R42, SPU::R43, SPU::R44,
1225 SPU::R45, SPU::R46, SPU::R47, SPU::R48, SPU::R49, SPU::R50, SPU::R51,
1226 SPU::R52, SPU::R53, SPU::R54, SPU::R55, SPU::R56, SPU::R57, SPU::R58,
1227 SPU::R59, SPU::R60, SPU::R61, SPU::R62, SPU::R63, SPU::R64, SPU::R65,
1228 SPU::R66, SPU::R67, SPU::R68, SPU::R69, SPU::R70, SPU::R71, SPU::R72,
1229 SPU::R73, SPU::R74, SPU::R75, SPU::R76, SPU::R77, SPU::R78, SPU::R79
1230 };
1231 // size of ArgRegs array
1232 unsigned NumArgRegs = 77;
1233
Scott Micheld976c212008-10-30 01:51:48 +00001234 // We will spill (79-3)+1 registers to the stack
1235 SmallVector<SDValue, 79-3+1> MemOps;
1236
1237 // Create the frame slot
Scott Michel266bc8f2007-12-04 22:23:35 +00001238 for (; ArgRegIdx != NumArgRegs; ++ArgRegIdx) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001239 FuncInfo->setVarArgsFrameIndex(
Evan Chenged2ae132010-07-03 00:40:23 +00001240 MFI->CreateFixedObject(StackSlotSize, ArgOffset, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00001241 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Cameron Zwarich055cdfc2011-05-19 04:44:19 +00001242 unsigned VReg = MF.addLiveIn(ArgRegs[ArgRegIdx], &SPU::VECREGRegClass);
Chris Lattnere27e02b2010-03-29 17:38:47 +00001243 SDValue ArgVal = DAG.getRegister(VReg, MVT::v16i8);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001244 SDValue Store = DAG.getStore(Chain, dl, ArgVal, FIN, MachinePointerInfo(),
David Greene73657df2010-02-15 16:55:58 +00001245 false, false, 0);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001246 Chain = Store.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001247 MemOps.push_back(Store);
Scott Micheld976c212008-10-30 01:51:48 +00001248
1249 // Increment address by stack slot size for the next stored argument
1250 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001251 }
1252 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001253 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001254 &MemOps[0], MemOps.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001255 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001256
Dan Gohman98ca4f22009-08-05 01:29:28 +00001257 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001258}
1259
1260/// isLSAAddress - Return the immediate to use if the specified
1261/// value is representable as a LSA address.
Dan Gohman475871a2008-07-27 21:46:04 +00001262static SDNode *isLSAAddress(SDValue Op, SelectionDAG &DAG) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001263 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Scott Michel266bc8f2007-12-04 22:23:35 +00001264 if (!C) return 0;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001265
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001266 int Addr = C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001267 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1268 (Addr << 14 >> 14) != Addr)
1269 return 0; // Top 14 bits have to be sext of immediate.
Scott Michel5af8f0e2008-07-16 17:17:29 +00001270
Owen Anderson825b72b2009-08-11 20:47:22 +00001271 return DAG.getConstant((int)C->getZExtValue() >> 2, MVT::i32).getNode();
Scott Michel266bc8f2007-12-04 22:23:35 +00001272}
1273
Dan Gohman98ca4f22009-08-05 01:29:28 +00001274SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001275SPUTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001276 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001277 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001278 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001279 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001280 const SmallVectorImpl<ISD::InputArg> &Ins,
1281 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001282 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001283 // CellSPU target does not yet support tail call optimization.
1284 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001285
1286 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
1287 unsigned NumOps = Outs.size();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001288 unsigned StackSlotSize = SPUFrameLowering::stackSlotSize();
Kalle Raiskilad258c492010-07-08 21:15:22 +00001289
1290 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001291 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1292 getTargetMachine(), ArgLocs, *DAG.getContext());
Kalle Raiskilad258c492010-07-08 21:15:22 +00001293 // FIXME: allow for other calling conventions
1294 CCInfo.AnalyzeCallOperands(Outs, CCC_SPU);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001295
Kalle Raiskilad258c492010-07-08 21:15:22 +00001296 const unsigned NumArgRegs = ArgLocs.size();
1297
Scott Michel266bc8f2007-12-04 22:23:35 +00001298
1299 // Handy pointer type
Owen Andersone50ed302009-08-10 22:56:29 +00001300 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001301
Scott Michel266bc8f2007-12-04 22:23:35 +00001302 // Set up a copy of the stack pointer for use loading and storing any
1303 // arguments that may not fit in the registers available for argument
1304 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00001305 SDValue StackPtr = DAG.getRegister(SPU::R1, MVT::i32);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001306
Scott Michel266bc8f2007-12-04 22:23:35 +00001307 // Figure out which arguments are going to go in registers, and which in
1308 // memory.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001309 unsigned ArgOffset = SPUFrameLowering::minStackSize(); // Just below [LR]
Scott Michel266bc8f2007-12-04 22:23:35 +00001310 unsigned ArgRegIdx = 0;
1311
1312 // Keep track of registers passing arguments
Dan Gohman475871a2008-07-27 21:46:04 +00001313 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Scott Michel266bc8f2007-12-04 22:23:35 +00001314 // And the arguments passed on the stack
Dan Gohman475871a2008-07-27 21:46:04 +00001315 SmallVector<SDValue, 8> MemOpChains;
Scott Michel266bc8f2007-12-04 22:23:35 +00001316
Kalle Raiskilad258c492010-07-08 21:15:22 +00001317 for (; ArgRegIdx != NumOps; ++ArgRegIdx) {
1318 SDValue Arg = OutVals[ArgRegIdx];
1319 CCValAssign &VA = ArgLocs[ArgRegIdx];
Scott Michel5af8f0e2008-07-16 17:17:29 +00001320
Scott Michel266bc8f2007-12-04 22:23:35 +00001321 // PtrOff will be used to store the current argument to the stack if a
1322 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00001323 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dale Johannesen33c960f2009-02-04 20:06:27 +00001324 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Scott Michel266bc8f2007-12-04 22:23:35 +00001325
Owen Anderson825b72b2009-08-11 20:47:22 +00001326 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001327 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001328 case MVT::i8:
1329 case MVT::i16:
1330 case MVT::i32:
1331 case MVT::i64:
1332 case MVT::i128:
Owen Anderson825b72b2009-08-11 20:47:22 +00001333 case MVT::f32:
1334 case MVT::f64:
Owen Anderson825b72b2009-08-11 20:47:22 +00001335 case MVT::v2i64:
1336 case MVT::v2f64:
1337 case MVT::v4f32:
1338 case MVT::v4i32:
1339 case MVT::v8i16:
1340 case MVT::v16i8:
Scott Michel266bc8f2007-12-04 22:23:35 +00001341 if (ArgRegIdx != NumArgRegs) {
Kalle Raiskilad258c492010-07-08 21:15:22 +00001342 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Scott Michel266bc8f2007-12-04 22:23:35 +00001343 } else {
Chris Lattner6229d0a2010-09-21 18:41:36 +00001344 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
1345 MachinePointerInfo(),
David Greene73657df2010-02-15 16:55:58 +00001346 false, false, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001347 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001348 }
1349 break;
1350 }
1351 }
1352
Bill Wendlingce90c242009-12-28 01:31:11 +00001353 // Accumulate how many bytes are to be pushed on the stack, including the
1354 // linkage area, and parameter passing area. According to the SPU ABI,
1355 // we minimally need space for [LR] and [SP].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001356 unsigned NumStackBytes = ArgOffset - SPUFrameLowering::minStackSize();
Bill Wendlingce90c242009-12-28 01:31:11 +00001357
1358 // Insert a call sequence start
Chris Lattnere563bbc2008-10-11 22:08:30 +00001359 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumStackBytes,
1360 true));
Scott Michel266bc8f2007-12-04 22:23:35 +00001361
1362 if (!MemOpChains.empty()) {
1363 // Adjust the stack pointer for the stack arguments.
Owen Anderson825b72b2009-08-11 20:47:22 +00001364 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Scott Michel266bc8f2007-12-04 22:23:35 +00001365 &MemOpChains[0], MemOpChains.size());
1366 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001367
Scott Michel266bc8f2007-12-04 22:23:35 +00001368 // Build a sequence of copy-to-reg nodes chained together with token chain
1369 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001370 SDValue InFlag;
Scott Michel266bc8f2007-12-04 22:23:35 +00001371 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001372 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001373 RegsToPass[i].second, InFlag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001374 InFlag = Chain.getValue(1);
1375 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001376
Dan Gohman475871a2008-07-27 21:46:04 +00001377 SmallVector<SDValue, 8> Ops;
Scott Michel266bc8f2007-12-04 22:23:35 +00001378 unsigned CallOpc = SPUISD::CALL;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001379
Bill Wendling056292f2008-09-16 21:48:12 +00001380 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1381 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1382 // node so that legalize doesn't hack it.
Scott Michel19fd42a2008-11-11 03:06:06 +00001383 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001384 const GlobalValue *GV = G->getGlobal();
Owen Andersone50ed302009-08-10 22:56:29 +00001385 EVT CalleeVT = Callee.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001386 SDValue Zero = DAG.getConstant(0, PtrVT);
Devang Patel0d881da2010-07-06 22:08:15 +00001387 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, CalleeVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001388
Scott Michel9de5d0d2008-01-11 02:53:15 +00001389 if (!ST->usingLargeMem()) {
1390 // Turn calls to targets that are defined (i.e., have bodies) into BRSL
1391 // style calls, otherwise, external symbols are BRASL calls. This assumes
1392 // that declared/defined symbols are in the same compilation unit and can
1393 // be reached through PC-relative jumps.
1394 //
1395 // NOTE:
1396 // This may be an unsafe assumption for JIT and really large compilation
1397 // units.
1398 if (GV->isDeclaration()) {
Dale Johannesende064702009-02-06 21:50:26 +00001399 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001400 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001401 Callee = DAG.getNode(SPUISD::PCRelAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001402 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001403 } else {
Scott Michel9de5d0d2008-01-11 02:53:15 +00001404 // "Large memory" mode: Turn all calls into indirect calls with a X-form
1405 // address pairs:
Dale Johannesende064702009-02-06 21:50:26 +00001406 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, GA, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001407 }
Scott Michel1df30c42008-12-29 03:23:36 +00001408 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001409 EVT CalleeVT = Callee.getValueType();
Scott Michel1df30c42008-12-29 03:23:36 +00001410 SDValue Zero = DAG.getConstant(0, PtrVT);
1411 SDValue ExtSym = DAG.getTargetExternalSymbol(S->getSymbol(),
1412 Callee.getValueType());
1413
1414 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001415 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001416 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001417 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001418 }
1419 } else if (SDNode *Dest = isLSAAddress(Callee, DAG)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001420 // If this is an absolute destination address that appears to be a legal
1421 // local store address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00001422 Callee = SDValue(Dest, 0);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001423 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001424
1425 Ops.push_back(Chain);
1426 Ops.push_back(Callee);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001427
Scott Michel266bc8f2007-12-04 22:23:35 +00001428 // Add argument registers to the end of the list so that they are known live
1429 // into the call.
1430 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michel5af8f0e2008-07-16 17:17:29 +00001431 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Scott Michel266bc8f2007-12-04 22:23:35 +00001432 RegsToPass[i].second.getValueType()));
Scott Michel5af8f0e2008-07-16 17:17:29 +00001433
Gabor Greifba36cb52008-08-28 21:40:38 +00001434 if (InFlag.getNode())
Scott Michel266bc8f2007-12-04 22:23:35 +00001435 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001436 // Returns a chain and a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001437 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Glue),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001438 &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001439 InFlag = Chain.getValue(1);
1440
Chris Lattnere563bbc2008-10-11 22:08:30 +00001441 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumStackBytes, true),
1442 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001443 if (!Ins.empty())
Evan Chengebaaa912008-02-05 22:44:06 +00001444 InFlag = Chain.getValue(1);
1445
Dan Gohman98ca4f22009-08-05 01:29:28 +00001446 // If the function returns void, just return the chain.
1447 if (Ins.empty())
1448 return Chain;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001449
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001450 // Now handle the return value(s)
1451 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001452 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1453 getTargetMachine(), RVLocs, *DAG.getContext());
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001454 CCRetInfo.AnalyzeCallResult(Ins, CCC_SPU);
1455
1456
Scott Michel266bc8f2007-12-04 22:23:35 +00001457 // If the call has results, copy the values out of the ret val registers.
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001458 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1459 CCValAssign VA = RVLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001460
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001461 SDValue Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1462 InFlag);
1463 Chain = Val.getValue(1);
1464 InFlag = Val.getValue(2);
1465 InVals.push_back(Val);
1466 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001467
Dan Gohman98ca4f22009-08-05 01:29:28 +00001468 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001469}
1470
Dan Gohman98ca4f22009-08-05 01:29:28 +00001471SDValue
1472SPUTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001473 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001474 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001475 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001476 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001477
Scott Michel266bc8f2007-12-04 22:23:35 +00001478 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001479 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1480 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001481 CCInfo.AnalyzeReturn(Outs, RetCC_SPU);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001482
Scott Michel266bc8f2007-12-04 22:23:35 +00001483 // If this is the first return lowered for this function, add the regs to the
1484 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001485 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001486 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00001487 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Scott Michel266bc8f2007-12-04 22:23:35 +00001488 }
1489
Dan Gohman475871a2008-07-27 21:46:04 +00001490 SDValue Flag;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001491
Scott Michel266bc8f2007-12-04 22:23:35 +00001492 // Copy the result values into the output registers.
1493 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1494 CCValAssign &VA = RVLocs[i];
1495 assert(VA.isRegLoc() && "Can only return in registers!");
Dale Johannesena05dca42009-02-04 23:02:30 +00001496 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001497 OutVals[i], Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001498 Flag = Chain.getValue(1);
1499 }
1500
Gabor Greifba36cb52008-08-28 21:40:38 +00001501 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001502 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001503 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001504 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain);
Scott Michel266bc8f2007-12-04 22:23:35 +00001505}
1506
1507
1508//===----------------------------------------------------------------------===//
1509// Vector related lowering:
1510//===----------------------------------------------------------------------===//
1511
1512static ConstantSDNode *
1513getVecImm(SDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00001514 SDValue OpVal(0, 0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001515
Scott Michel266bc8f2007-12-04 22:23:35 +00001516 // Check to see if this buildvec has a single non-undef value in its elements.
1517 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1518 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +00001519 if (OpVal.getNode() == 0)
Scott Michel266bc8f2007-12-04 22:23:35 +00001520 OpVal = N->getOperand(i);
1521 else if (OpVal != N->getOperand(i))
1522 return 0;
1523 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001524
Gabor Greifba36cb52008-08-28 21:40:38 +00001525 if (OpVal.getNode() != 0) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001526 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001527 return CN;
1528 }
1529 }
1530
Scott Michel7ea02ff2009-03-17 01:15:45 +00001531 return 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001532}
1533
1534/// get_vec_i18imm - Test if this vector is a vector filled with the same value
1535/// and the value fits into an unsigned 18-bit constant, and if so, return the
1536/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001537SDValue SPU::get_vec_u18imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001538 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001539 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001540 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001541 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001542 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001543 uint32_t upper = uint32_t(UValue >> 32);
1544 uint32_t lower = uint32_t(UValue);
1545 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001546 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001547 Value = Value >> 32;
1548 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001549 if (Value <= 0x3ffff)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001550 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001551 }
1552
Dan Gohman475871a2008-07-27 21:46:04 +00001553 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001554}
1555
1556/// get_vec_i16imm - Test if this vector is a vector filled with the same value
1557/// and the value fits into a signed 16-bit constant, and if so, return the
1558/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001559SDValue SPU::get_vec_i16imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001560 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001561 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001562 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001563 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001564 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001565 uint32_t upper = uint32_t(UValue >> 32);
1566 uint32_t lower = uint32_t(UValue);
1567 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001568 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001569 Value = Value >> 32;
1570 }
Scott Michelad2715e2008-03-05 23:02:02 +00001571 if (Value >= -(1 << 15) && Value <= ((1 << 15) - 1)) {
Dan Gohmanfa210d82008-11-05 02:06:09 +00001572 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001573 }
1574 }
1575
Dan Gohman475871a2008-07-27 21:46:04 +00001576 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001577}
1578
1579/// get_vec_i10imm - Test if this vector is a vector filled with the same value
1580/// and the value fits into a signed 10-bit constant, and if so, return the
1581/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001582SDValue SPU::get_vec_i10imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001583 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001584 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001585 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001586 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001587 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001588 uint32_t upper = uint32_t(UValue >> 32);
1589 uint32_t lower = uint32_t(UValue);
1590 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001591 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001592 Value = Value >> 32;
1593 }
Benjamin Kramer7e09deb2010-03-29 19:07:58 +00001594 if (isInt<10>(Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001595 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001596 }
1597
Dan Gohman475871a2008-07-27 21:46:04 +00001598 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001599}
1600
1601/// get_vec_i8imm - Test if this vector is a vector filled with the same value
1602/// and the value fits into a signed 8-bit constant, and if so, return the
1603/// constant.
1604///
1605/// @note: The incoming vector is v16i8 because that's the only way we can load
1606/// constant vectors. Thus, we test to see if the upper and lower bytes are the
1607/// same value.
Dan Gohman475871a2008-07-27 21:46:04 +00001608SDValue SPU::get_vec_i8imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001609 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001610 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001611 int Value = (int) CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001612 if (ValueType == MVT::i16
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001613 && Value <= 0xffff /* truncated from uint64_t */
1614 && ((short) Value >> 8) == ((short) Value & 0xff))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001615 return DAG.getTargetConstant(Value & 0xff, ValueType);
Owen Anderson825b72b2009-08-11 20:47:22 +00001616 else if (ValueType == MVT::i8
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001617 && (Value & 0xff) == Value)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001618 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001619 }
1620
Dan Gohman475871a2008-07-27 21:46:04 +00001621 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001622}
1623
1624/// get_ILHUvec_imm - Test if this vector is a vector filled with the same value
1625/// and the value fits into a signed 16-bit constant, and if so, return the
1626/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001627SDValue SPU::get_ILHUvec_imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001628 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001629 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001630 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001631 if ((ValueType == MVT::i32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001632 && ((unsigned) Value & 0xffff0000) == (unsigned) Value)
Owen Anderson825b72b2009-08-11 20:47:22 +00001633 || (ValueType == MVT::i64 && (Value & 0xffff0000) == Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001634 return DAG.getTargetConstant(Value >> 16, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001635 }
1636
Dan Gohman475871a2008-07-27 21:46:04 +00001637 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001638}
1639
1640/// get_v4i32_imm - Catch-all for general 32-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001641SDValue SPU::get_v4i32_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001642 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001643 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00001644 }
1645
Dan Gohman475871a2008-07-27 21:46:04 +00001646 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001647}
1648
1649/// get_v4i32_imm - Catch-all for general 64-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001650SDValue SPU::get_v2i64_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001651 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001652 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i64);
Scott Michel266bc8f2007-12-04 22:23:35 +00001653 }
1654
Dan Gohman475871a2008-07-27 21:46:04 +00001655 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001656}
1657
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001658//! Lower a BUILD_VECTOR instruction creatively:
Dan Gohman7db949d2009-08-07 01:32:21 +00001659static SDValue
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001660LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001661 EVT VT = Op.getValueType();
1662 EVT EltVT = VT.getVectorElementType();
Dale Johannesened2eee62009-02-06 01:31:28 +00001663 DebugLoc dl = Op.getDebugLoc();
Scott Michel7ea02ff2009-03-17 01:15:45 +00001664 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(Op.getNode());
1665 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerBUILD_VECTOR");
1666 unsigned minSplatBits = EltVT.getSizeInBits();
1667
1668 if (minSplatBits < 16)
1669 minSplatBits = 16;
1670
1671 APInt APSplatBits, APSplatUndef;
1672 unsigned SplatBitSize;
1673 bool HasAnyUndefs;
1674
1675 if (!BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
1676 HasAnyUndefs, minSplatBits)
1677 || minSplatBits < SplatBitSize)
1678 return SDValue(); // Wasn't a constant vector or splat exceeded min
1679
1680 uint64_t SplatBits = APSplatBits.getZExtValue();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001681
Owen Anderson825b72b2009-08-11 20:47:22 +00001682 switch (VT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001683 default:
1684 report_fatal_error("CellSPU: Unhandled VT in LowerBUILD_VECTOR, VT = " +
1685 Twine(VT.getEVTString()));
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001686 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00001687 case MVT::v4f32: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001688 uint32_t Value32 = uint32_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001689 assert(SplatBitSize == 32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001690 && "LowerBUILD_VECTOR: Unexpected floating point vector element.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001691 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001692 SDValue T = DAG.getConstant(Value32, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001693 return DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,
Owen Anderson825b72b2009-08-11 20:47:22 +00001694 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, T,T,T,T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001695 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001696 case MVT::v2f64: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001697 uint64_t f64val = uint64_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001698 assert(SplatBitSize == 64
Scott Michel104de432008-11-24 17:11:17 +00001699 && "LowerBUILD_VECTOR: 64-bit float vector size > 8 bytes.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001700 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001701 SDValue T = DAG.getConstant(f64val, MVT::i64);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001702 return DAG.getNode(ISD::BITCAST, dl, MVT::v2f64,
Owen Anderson825b72b2009-08-11 20:47:22 +00001703 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001704 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001705 case MVT::v16i8: {
Scott Michel266bc8f2007-12-04 22:23:35 +00001706 // 8-bit constants have to be expanded to 16-bits
Scott Michel7ea02ff2009-03-17 01:15:45 +00001707 unsigned short Value16 = SplatBits /* | (SplatBits << 8) */;
1708 SmallVector<SDValue, 8> Ops;
1709
Owen Anderson825b72b2009-08-11 20:47:22 +00001710 Ops.assign(8, DAG.getConstant(Value16, MVT::i16));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001711 return DAG.getNode(ISD::BITCAST, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001712 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i16, &Ops[0], Ops.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00001713 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001714 case MVT::v8i16: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001715 unsigned short Value16 = SplatBits;
1716 SDValue T = DAG.getConstant(Value16, EltVT);
1717 SmallVector<SDValue, 8> Ops;
1718
1719 Ops.assign(8, T);
1720 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001721 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001722 case MVT::v4i32: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001723 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Chenga87008d2009-02-25 22:49:59 +00001724 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T, T, T);
Scott Michel266bc8f2007-12-04 22:23:35 +00001725 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001726 case MVT::v2i64: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001727 return SPU::LowerV2I64Splat(VT, DAG, SplatBits, dl);
Scott Michel266bc8f2007-12-04 22:23:35 +00001728 }
1729 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001730}
1731
Scott Michel7ea02ff2009-03-17 01:15:45 +00001732/*!
1733 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001734SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001735SPU::LowerV2I64Splat(EVT OpVT, SelectionDAG& DAG, uint64_t SplatVal,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001736 DebugLoc dl) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001737 uint32_t upper = uint32_t(SplatVal >> 32);
1738 uint32_t lower = uint32_t(SplatVal);
1739
1740 if (upper == lower) {
1741 // Magic constant that can be matched by IL, ILA, et. al.
Owen Anderson825b72b2009-08-11 20:47:22 +00001742 SDValue Val = DAG.getTargetConstant(upper, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001743 return DAG.getNode(ISD::BITCAST, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001744 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001745 Val, Val, Val, Val));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001746 } else {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001747 bool upper_special, lower_special;
1748
1749 // NOTE: This code creates common-case shuffle masks that can be easily
1750 // detected as common expressions. It is not attempting to create highly
1751 // specialized masks to replace any and all 0's, 0xff's and 0x80's.
1752
1753 // Detect if the upper or lower half is a special shuffle mask pattern:
1754 upper_special = (upper == 0 || upper == 0xffffffff || upper == 0x80000000);
1755 lower_special = (lower == 0 || lower == 0xffffffff || lower == 0x80000000);
1756
Scott Michel7ea02ff2009-03-17 01:15:45 +00001757 // Both upper and lower are special, lower to a constant pool load:
1758 if (lower_special && upper_special) {
Nadav Rotemc32a8c92011-10-16 10:02:06 +00001759 SDValue UpperVal = DAG.getConstant(upper, MVT::i32);
1760 SDValue LowerVal = DAG.getConstant(lower, MVT::i32);
1761 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
1762 UpperVal, LowerVal, UpperVal, LowerVal);
1763 return DAG.getNode(ISD::BITCAST, dl, OpVT, BV);
Scott Michel7ea02ff2009-03-17 01:15:45 +00001764 }
1765
1766 SDValue LO32;
1767 SDValue HI32;
1768 SmallVector<SDValue, 16> ShufBytes;
1769 SDValue Result;
1770
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001771 // Create lower vector if not a special pattern
1772 if (!lower_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001773 SDValue LO32C = DAG.getConstant(lower, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001774 LO32 = DAG.getNode(ISD::BITCAST, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001775 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001776 LO32C, LO32C, LO32C, LO32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001777 }
1778
1779 // Create upper vector if not a special pattern
1780 if (!upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001781 SDValue HI32C = DAG.getConstant(upper, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001782 HI32 = DAG.getNode(ISD::BITCAST, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001783 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001784 HI32C, HI32C, HI32C, HI32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001785 }
1786
1787 // If either upper or lower are special, then the two input operands are
1788 // the same (basically, one of them is a "don't care")
1789 if (lower_special)
1790 LO32 = HI32;
1791 if (upper_special)
1792 HI32 = LO32;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001793
1794 for (int i = 0; i < 4; ++i) {
1795 uint64_t val = 0;
1796 for (int j = 0; j < 4; ++j) {
1797 SDValue V;
1798 bool process_upper, process_lower;
1799 val <<= 8;
1800 process_upper = (upper_special && (i & 1) == 0);
1801 process_lower = (lower_special && (i & 1) == 1);
1802
1803 if (process_upper || process_lower) {
1804 if ((process_upper && upper == 0)
1805 || (process_lower && lower == 0))
1806 val |= 0x80;
1807 else if ((process_upper && upper == 0xffffffff)
1808 || (process_lower && lower == 0xffffffff))
1809 val |= 0xc0;
1810 else if ((process_upper && upper == 0x80000000)
1811 || (process_lower && lower == 0x80000000))
1812 val |= (j == 0 ? 0xe0 : 0x80);
1813 } else
1814 val |= i * 4 + j + ((i & 1) * 16);
1815 }
1816
Owen Anderson825b72b2009-08-11 20:47:22 +00001817 ShufBytes.push_back(DAG.getConstant(val, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001818 }
1819
Dale Johannesened2eee62009-02-06 01:31:28 +00001820 return DAG.getNode(SPUISD::SHUFB, dl, OpVT, HI32, LO32,
Owen Anderson825b72b2009-08-11 20:47:22 +00001821 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001822 &ShufBytes[0], ShufBytes.size()));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001823 }
1824}
1825
Scott Michel266bc8f2007-12-04 22:23:35 +00001826/// LowerVECTOR_SHUFFLE - Lower a vector shuffle (V1, V2, V3) to something on
1827/// which the Cell can operate. The code inspects V3 to ascertain whether the
1828/// permutation vector, V3, is monotonically increasing with one "exception"
1829/// element, e.g., (0, 1, _, 3). If this is the case, then generate a
Scott Michel7a1c9e92008-11-22 23:50:42 +00001830/// SHUFFLE_MASK synthetic instruction. Otherwise, spill V3 to the constant pool.
Scott Michel266bc8f2007-12-04 22:23:35 +00001831/// In either case, the net result is going to eventually invoke SHUFB to
1832/// permute/shuffle the bytes from V1 and V2.
1833/// \note
Scott Michel7a1c9e92008-11-22 23:50:42 +00001834/// SHUFFLE_MASK is eventually selected as one of the C*D instructions, generate
Scott Michel266bc8f2007-12-04 22:23:35 +00001835/// control word for byte/halfword/word insertion. This takes care of a single
1836/// element move from V2 into V1.
1837/// \note
1838/// SPUISD::SHUFB is eventually selected as Cell's <i>shufb</i> instructions.
Dan Gohman475871a2008-07-27 21:46:04 +00001839static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00001840 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001841 SDValue V1 = Op.getOperand(0);
1842 SDValue V2 = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001843 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001844
Scott Michel266bc8f2007-12-04 22:23:35 +00001845 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001846
Scott Michel266bc8f2007-12-04 22:23:35 +00001847 // If we have a single element being moved from V1 to V2, this can be handled
1848 // using the C*[DX] compute mask instructions, but the vector elements have
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001849 // to be monotonically increasing with one exception element, and the source
1850 // slot of the element to move must be the same as the destination.
Owen Andersone50ed302009-08-10 22:56:29 +00001851 EVT VecVT = V1.getValueType();
1852 EVT EltVT = VecVT.getVectorElementType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001853 unsigned EltsFromV2 = 0;
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001854 unsigned V2EltOffset = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001855 unsigned V2EltIdx0 = 0;
1856 unsigned CurrElt = 0;
Scott Michelcc188272008-12-04 21:01:44 +00001857 unsigned MaxElts = VecVT.getVectorNumElements();
1858 unsigned PrevElt = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001859 bool monotonic = true;
Scott Michelcc188272008-12-04 21:01:44 +00001860 bool rotate = true;
Kalle Raiskilabb7d33a2010-09-09 07:30:15 +00001861 int rotamt=0;
Kalle Raiskila47948072010-06-21 10:17:36 +00001862 EVT maskVT; // which of the c?d instructions to use
Scott Michelcc188272008-12-04 21:01:44 +00001863
Owen Anderson825b72b2009-08-11 20:47:22 +00001864 if (EltVT == MVT::i8) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001865 V2EltIdx0 = 16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001866 maskVT = MVT::v16i8;
Owen Anderson825b72b2009-08-11 20:47:22 +00001867 } else if (EltVT == MVT::i16) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001868 V2EltIdx0 = 8;
Kalle Raiskila47948072010-06-21 10:17:36 +00001869 maskVT = MVT::v8i16;
Owen Anderson825b72b2009-08-11 20:47:22 +00001870 } else if (EltVT == MVT::i32 || EltVT == MVT::f32) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001871 V2EltIdx0 = 4;
Kalle Raiskila47948072010-06-21 10:17:36 +00001872 maskVT = MVT::v4i32;
Owen Anderson825b72b2009-08-11 20:47:22 +00001873 } else if (EltVT == MVT::i64 || EltVT == MVT::f64) {
Scott Michelcc188272008-12-04 21:01:44 +00001874 V2EltIdx0 = 2;
Kalle Raiskila47948072010-06-21 10:17:36 +00001875 maskVT = MVT::v2i64;
Scott Michelcc188272008-12-04 21:01:44 +00001876 } else
Torok Edwinc23197a2009-07-14 16:55:14 +00001877 llvm_unreachable("Unhandled vector type in LowerVECTOR_SHUFFLE");
Scott Michel266bc8f2007-12-04 22:23:35 +00001878
Nate Begeman9008ca62009-04-27 18:41:29 +00001879 for (unsigned i = 0; i != MaxElts; ++i) {
1880 if (SVN->getMaskElt(i) < 0)
1881 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001882
Nate Begeman9008ca62009-04-27 18:41:29 +00001883 unsigned SrcElt = SVN->getMaskElt(i);
Scott Michel266bc8f2007-12-04 22:23:35 +00001884
Nate Begeman9008ca62009-04-27 18:41:29 +00001885 if (monotonic) {
1886 if (SrcElt >= V2EltIdx0) {
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001887 // TODO: optimize for the monotonic case when several consecutive
1888 // elements are taken form V2. Do we ever get such a case?
1889 if (EltsFromV2 == 0 && CurrElt == (SrcElt - V2EltIdx0))
1890 V2EltOffset = (SrcElt - V2EltIdx0) * (EltVT.getSizeInBits()/8);
1891 else
1892 monotonic = false;
1893 ++EltsFromV2;
Nate Begeman9008ca62009-04-27 18:41:29 +00001894 } else if (CurrElt != SrcElt) {
1895 monotonic = false;
Scott Michelcc188272008-12-04 21:01:44 +00001896 }
1897
Nate Begeman9008ca62009-04-27 18:41:29 +00001898 ++CurrElt;
1899 }
1900
1901 if (rotate) {
1902 if (PrevElt > 0 && SrcElt < MaxElts) {
1903 if ((PrevElt == SrcElt - 1)
1904 || (PrevElt == MaxElts - 1 && SrcElt == 0)) {
Scott Michelcc188272008-12-04 21:01:44 +00001905 PrevElt = SrcElt;
1906 } else {
Scott Michelcc188272008-12-04 21:01:44 +00001907 rotate = false;
1908 }
Kalle Raiskila0b4ab0c2010-09-08 11:53:38 +00001909 } else if (i == 0 || (PrevElt==0 && SrcElt==1)) {
1910 // First time or after a "wrap around"
Kalle Raiskilad87e5712010-11-22 16:28:26 +00001911 rotamt = SrcElt-i;
Nate Begeman9008ca62009-04-27 18:41:29 +00001912 PrevElt = SrcElt;
1913 } else {
1914 // This isn't a rotation, takes elements from vector 2
1915 rotate = false;
Scott Michelcc188272008-12-04 21:01:44 +00001916 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001917 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001918 }
1919
1920 if (EltsFromV2 == 1 && monotonic) {
1921 // Compute mask and shuffle
Owen Andersone50ed302009-08-10 22:56:29 +00001922 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Kalle Raiskila47948072010-06-21 10:17:36 +00001923
1924 // As SHUFFLE_MASK becomes a c?d instruction, feed it an address
1925 // R1 ($sp) is used here only as it is guaranteed to have last bits zero
1926 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
1927 DAG.getRegister(SPU::R1, PtrVT),
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001928 DAG.getConstant(V2EltOffset, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001929 SDValue ShufMaskOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl,
Kalle Raiskila47948072010-06-21 10:17:36 +00001930 maskVT, Pointer);
1931
Scott Michel266bc8f2007-12-04 22:23:35 +00001932 // Use shuffle mask in SHUFB synthetic instruction:
Scott Michel6e1d1472009-03-16 18:47:25 +00001933 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V2, V1,
Dale Johannesena05dca42009-02-04 23:02:30 +00001934 ShufMaskOp);
Scott Michelcc188272008-12-04 21:01:44 +00001935 } else if (rotate) {
Kalle Raiskila0b4ab0c2010-09-08 11:53:38 +00001936 if (rotamt < 0)
1937 rotamt +=MaxElts;
1938 rotamt *= EltVT.getSizeInBits()/8;
Dale Johannesena05dca42009-02-04 23:02:30 +00001939 return DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, V1.getValueType(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001940 V1, DAG.getConstant(rotamt, MVT::i16));
Scott Michel266bc8f2007-12-04 22:23:35 +00001941 } else {
Gabor Greif93c53e52008-08-31 15:37:04 +00001942 // Convert the SHUFFLE_VECTOR mask's input element units to the
1943 // actual bytes.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001944 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001945
Dan Gohman475871a2008-07-27 21:46:04 +00001946 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00001947 for (unsigned i = 0, e = MaxElts; i != e; ++i) {
1948 unsigned SrcElt = SVN->getMaskElt(i) < 0 ? 0 : SVN->getMaskElt(i);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001949
Nate Begeman9008ca62009-04-27 18:41:29 +00001950 for (unsigned j = 0; j < BytesPerElement; ++j)
Owen Anderson825b72b2009-08-11 20:47:22 +00001951 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,MVT::i8));
Scott Michel266bc8f2007-12-04 22:23:35 +00001952 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001953 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00001954 &ResultMask[0], ResultMask.size());
Dale Johannesena05dca42009-02-04 23:02:30 +00001955 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V1, V2, VPermMask);
Scott Michel266bc8f2007-12-04 22:23:35 +00001956 }
1957}
1958
Dan Gohman475871a2008-07-27 21:46:04 +00001959static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
1960 SDValue Op0 = Op.getOperand(0); // Op0 = the scalar
Dale Johannesened2eee62009-02-06 01:31:28 +00001961 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001962
Gabor Greifba36cb52008-08-28 21:40:38 +00001963 if (Op0.getNode()->getOpcode() == ISD::Constant) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001964 // For a constant, build the appropriate constant vector, which will
1965 // eventually simplify to a vector register load.
1966
Gabor Greifba36cb52008-08-28 21:40:38 +00001967 ConstantSDNode *CN = cast<ConstantSDNode>(Op0.getNode());
Dan Gohman475871a2008-07-27 21:46:04 +00001968 SmallVector<SDValue, 16> ConstVecValues;
Owen Andersone50ed302009-08-10 22:56:29 +00001969 EVT VT;
Scott Michel266bc8f2007-12-04 22:23:35 +00001970 size_t n_copies;
1971
1972 // Create a constant vector:
Owen Anderson825b72b2009-08-11 20:47:22 +00001973 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001974 default: llvm_unreachable("Unexpected constant value type in "
Torok Edwin481d15a2009-07-14 12:22:58 +00001975 "LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001976 case MVT::v16i8: n_copies = 16; VT = MVT::i8; break;
1977 case MVT::v8i16: n_copies = 8; VT = MVT::i16; break;
1978 case MVT::v4i32: n_copies = 4; VT = MVT::i32; break;
1979 case MVT::v4f32: n_copies = 4; VT = MVT::f32; break;
1980 case MVT::v2i64: n_copies = 2; VT = MVT::i64; break;
1981 case MVT::v2f64: n_copies = 2; VT = MVT::f64; break;
Scott Michel266bc8f2007-12-04 22:23:35 +00001982 }
1983
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001984 SDValue CValue = DAG.getConstant(CN->getZExtValue(), VT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001985 for (size_t j = 0; j < n_copies; ++j)
1986 ConstVecValues.push_back(CValue);
1987
Evan Chenga87008d2009-02-25 22:49:59 +00001988 return DAG.getNode(ISD::BUILD_VECTOR, dl, Op.getValueType(),
1989 &ConstVecValues[0], ConstVecValues.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001990 } else {
1991 // Otherwise, copy the value from one register to another:
Owen Anderson825b72b2009-08-11 20:47:22 +00001992 switch (Op0.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001993 default: llvm_unreachable("Unexpected value type in LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001994 case MVT::i8:
1995 case MVT::i16:
1996 case MVT::i32:
1997 case MVT::i64:
1998 case MVT::f32:
1999 case MVT::f64:
Dale Johannesened2eee62009-02-06 01:31:28 +00002000 return DAG.getNode(SPUISD::PREFSLOT2VEC, dl, Op.getValueType(), Op0, Op0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002001 }
2002 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002003}
2004
Dan Gohman475871a2008-07-27 21:46:04 +00002005static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002006 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002007 SDValue N = Op.getOperand(0);
2008 SDValue Elt = Op.getOperand(1);
Dale Johannesened2eee62009-02-06 01:31:28 +00002009 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002010 SDValue retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00002011
Scott Michel7a1c9e92008-11-22 23:50:42 +00002012 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
2013 // Constant argument:
2014 int EltNo = (int) C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002015
Scott Michel7a1c9e92008-11-22 23:50:42 +00002016 // sanity checks:
Owen Anderson825b72b2009-08-11 20:47:22 +00002017 if (VT == MVT::i8 && EltNo >= 16)
Torok Edwinc23197a2009-07-14 16:55:14 +00002018 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i8 extraction slot > 15");
Owen Anderson825b72b2009-08-11 20:47:22 +00002019 else if (VT == MVT::i16 && EltNo >= 8)
Torok Edwinc23197a2009-07-14 16:55:14 +00002020 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i16 extraction slot > 7");
Owen Anderson825b72b2009-08-11 20:47:22 +00002021 else if (VT == MVT::i32 && EltNo >= 4)
Torok Edwinc23197a2009-07-14 16:55:14 +00002022 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i32 extraction slot > 4");
Owen Anderson825b72b2009-08-11 20:47:22 +00002023 else if (VT == MVT::i64 && EltNo >= 2)
Torok Edwinc23197a2009-07-14 16:55:14 +00002024 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i64 extraction slot > 2");
Scott Michel266bc8f2007-12-04 22:23:35 +00002025
Owen Anderson825b72b2009-08-11 20:47:22 +00002026 if (EltNo == 0 && (VT == MVT::i32 || VT == MVT::i64)) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002027 // i32 and i64: Element 0 is the preferred slot
Dale Johannesened2eee62009-02-06 01:31:28 +00002028 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, N);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002029 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002030
Scott Michel7a1c9e92008-11-22 23:50:42 +00002031 // Need to generate shuffle mask and extract:
2032 int prefslot_begin = -1, prefslot_end = -1;
2033 int elt_byte = EltNo * VT.getSizeInBits() / 8;
2034
Owen Anderson825b72b2009-08-11 20:47:22 +00002035 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002036 default:
2037 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002038 case MVT::i8: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002039 prefslot_begin = prefslot_end = 3;
2040 break;
2041 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002042 case MVT::i16: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002043 prefslot_begin = 2; prefslot_end = 3;
2044 break;
2045 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002046 case MVT::i32:
2047 case MVT::f32: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002048 prefslot_begin = 0; prefslot_end = 3;
2049 break;
2050 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002051 case MVT::i64:
2052 case MVT::f64: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002053 prefslot_begin = 0; prefslot_end = 7;
2054 break;
2055 }
2056 }
2057
2058 assert(prefslot_begin != -1 && prefslot_end != -1 &&
2059 "LowerEXTRACT_VECTOR_ELT: preferred slots uninitialized");
2060
Scott Michel9b2420d2009-08-24 21:53:27 +00002061 unsigned int ShufBytes[16] = {
2062 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
2063 };
Scott Michel7a1c9e92008-11-22 23:50:42 +00002064 for (int i = 0; i < 16; ++i) {
2065 // zero fill uppper part of preferred slot, don't care about the
2066 // other slots:
2067 unsigned int mask_val;
2068 if (i <= prefslot_end) {
2069 mask_val =
2070 ((i < prefslot_begin)
2071 ? 0x80
2072 : elt_byte + (i - prefslot_begin));
2073
2074 ShufBytes[i] = mask_val;
2075 } else
2076 ShufBytes[i] = ShufBytes[i % (prefslot_end + 1)];
2077 }
2078
2079 SDValue ShufMask[4];
2080 for (unsigned i = 0; i < sizeof(ShufMask)/sizeof(ShufMask[0]); ++i) {
Scott Michelcc188272008-12-04 21:01:44 +00002081 unsigned bidx = i * 4;
Scott Michel7a1c9e92008-11-22 23:50:42 +00002082 unsigned int bits = ((ShufBytes[bidx] << 24) |
2083 (ShufBytes[bidx+1] << 16) |
2084 (ShufBytes[bidx+2] << 8) |
2085 ShufBytes[bidx+3]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002086 ShufMask[i] = DAG.getConstant(bits, MVT::i32);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002087 }
2088
Scott Michel7ea02ff2009-03-17 01:15:45 +00002089 SDValue ShufMaskVec =
Owen Anderson825b72b2009-08-11 20:47:22 +00002090 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002091 &ShufMask[0], sizeof(ShufMask)/sizeof(ShufMask[0]));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002092
Dale Johannesened2eee62009-02-06 01:31:28 +00002093 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2094 DAG.getNode(SPUISD::SHUFB, dl, N.getValueType(),
Scott Michel7a1c9e92008-11-22 23:50:42 +00002095 N, N, ShufMaskVec));
2096 } else {
2097 // Variable index: Rotate the requested element into slot 0, then replicate
2098 // slot 0 across the vector
Owen Andersone50ed302009-08-10 22:56:29 +00002099 EVT VecVT = N.getValueType();
Kalle Raiskila82fe4672010-08-02 08:54:39 +00002100 if (!VecVT.isSimple() || !VecVT.isVector()) {
Chris Lattner75361b62010-04-07 22:58:41 +00002101 report_fatal_error("LowerEXTRACT_VECTOR_ELT: Must have a simple, 128-bit"
Torok Edwindac237e2009-07-08 20:53:28 +00002102 "vector type!");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002103 }
2104
2105 // Make life easier by making sure the index is zero-extended to i32
Owen Anderson825b72b2009-08-11 20:47:22 +00002106 if (Elt.getValueType() != MVT::i32)
2107 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Elt);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002108
2109 // Scale the index to a bit/byte shift quantity
2110 APInt scaleFactor =
Scott Michel104de432008-11-24 17:11:17 +00002111 APInt(32, uint64_t(16 / N.getValueType().getVectorNumElements()), false);
2112 unsigned scaleShift = scaleFactor.logBase2();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002113 SDValue vecShift;
Scott Michel7a1c9e92008-11-22 23:50:42 +00002114
Scott Michel104de432008-11-24 17:11:17 +00002115 if (scaleShift > 0) {
2116 // Scale the shift factor:
Owen Anderson825b72b2009-08-11 20:47:22 +00002117 Elt = DAG.getNode(ISD::SHL, dl, MVT::i32, Elt,
2118 DAG.getConstant(scaleShift, MVT::i32));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002119 }
2120
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +00002121 vecShift = DAG.getNode(SPUISD::SHL_BYTES, dl, VecVT, N, Elt);
Scott Michel104de432008-11-24 17:11:17 +00002122
2123 // Replicate the bytes starting at byte 0 across the entire vector (for
2124 // consistency with the notion of a unified register set)
Scott Michel7a1c9e92008-11-22 23:50:42 +00002125 SDValue replicate;
2126
Owen Anderson825b72b2009-08-11 20:47:22 +00002127 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002128 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002129 report_fatal_error("LowerEXTRACT_VECTOR_ELT(varable): Unhandled vector"
Torok Edwindac237e2009-07-08 20:53:28 +00002130 "type");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002131 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00002132 case MVT::i8: {
2133 SDValue factor = DAG.getConstant(0x00000000, MVT::i32);
2134 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002135 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002136 break;
2137 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002138 case MVT::i16: {
2139 SDValue factor = DAG.getConstant(0x00010001, MVT::i32);
2140 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002141 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002142 break;
2143 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002144 case MVT::i32:
2145 case MVT::f32: {
2146 SDValue factor = DAG.getConstant(0x00010203, MVT::i32);
2147 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002148 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002149 break;
2150 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002151 case MVT::i64:
2152 case MVT::f64: {
2153 SDValue loFactor = DAG.getConstant(0x00010203, MVT::i32);
2154 SDValue hiFactor = DAG.getConstant(0x04050607, MVT::i32);
2155 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00002156 loFactor, hiFactor, loFactor, hiFactor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002157 break;
2158 }
2159 }
2160
Dale Johannesened2eee62009-02-06 01:31:28 +00002161 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2162 DAG.getNode(SPUISD::SHUFB, dl, VecVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002163 vecShift, vecShift, replicate));
Scott Michel266bc8f2007-12-04 22:23:35 +00002164 }
2165
Scott Michel7a1c9e92008-11-22 23:50:42 +00002166 return retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00002167}
2168
Dan Gohman475871a2008-07-27 21:46:04 +00002169static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
2170 SDValue VecOp = Op.getOperand(0);
2171 SDValue ValOp = Op.getOperand(1);
2172 SDValue IdxOp = Op.getOperand(2);
Dale Johannesened2eee62009-02-06 01:31:28 +00002173 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002174 EVT VT = Op.getValueType();
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002175 EVT eltVT = ValOp.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00002176
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002177 // use 0 when the lane to insert to is 'undef'
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002178 int64_t Offset=0;
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002179 if (IdxOp.getOpcode() != ISD::UNDEF) {
2180 ConstantSDNode *CN = cast<ConstantSDNode>(IdxOp);
2181 assert(CN != 0 && "LowerINSERT_VECTOR_ELT: Index is not constant!");
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002182 Offset = (CN->getSExtValue()) * eltVT.getSizeInBits()/8;
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002183 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002184
Owen Andersone50ed302009-08-10 22:56:29 +00002185 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel1a6cdb62008-12-01 17:56:02 +00002186 // Use $sp ($1) because it's always 16-byte aligned and it's available:
Dale Johannesened2eee62009-02-06 01:31:28 +00002187 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002188 DAG.getRegister(SPU::R1, PtrVT),
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002189 DAG.getConstant(Offset, PtrVT));
Kalle Raiskilabc2697c2010-08-04 13:59:48 +00002190 // widen the mask when dealing with half vectors
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002191 EVT maskVT = EVT::getVectorVT(*(DAG.getContext()), VT.getVectorElementType(),
Kalle Raiskilabc2697c2010-08-04 13:59:48 +00002192 128/ VT.getVectorElementType().getSizeInBits());
2193 SDValue ShufMask = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, maskVT, Pointer);
Scott Michel266bc8f2007-12-04 22:23:35 +00002194
Dan Gohman475871a2008-07-27 21:46:04 +00002195 SDValue result =
Dale Johannesened2eee62009-02-06 01:31:28 +00002196 DAG.getNode(SPUISD::SHUFB, dl, VT,
2197 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, ValOp),
Scott Michel1df30c42008-12-29 03:23:36 +00002198 VecOp,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002199 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, ShufMask));
Scott Michel266bc8f2007-12-04 22:23:35 +00002200
2201 return result;
2202}
2203
Scott Michelf0569be2008-12-27 04:51:36 +00002204static SDValue LowerI8Math(SDValue Op, SelectionDAG &DAG, unsigned Opc,
2205 const TargetLowering &TLI)
Scott Michela59d4692008-02-23 18:41:37 +00002206{
Dan Gohman475871a2008-07-27 21:46:04 +00002207 SDValue N0 = Op.getOperand(0); // Everything has at least one operand
Dale Johannesened2eee62009-02-06 01:31:28 +00002208 DebugLoc dl = Op.getDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002209 EVT ShiftVT = TLI.getShiftAmountTy(N0.getValueType());
Scott Michel266bc8f2007-12-04 22:23:35 +00002210
Owen Anderson825b72b2009-08-11 20:47:22 +00002211 assert(Op.getValueType() == MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002212 switch (Opc) {
2213 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002214 llvm_unreachable("Unhandled i8 math operator");
Scott Michel02d711b2008-12-30 23:28:25 +00002215 case ISD::ADD: {
2216 // 8-bit addition: Promote the arguments up to 16-bits and truncate
2217 // the result:
2218 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002219 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2220 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2221 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2222 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel02d711b2008-12-30 23:28:25 +00002223
2224 }
2225
Scott Michel266bc8f2007-12-04 22:23:35 +00002226 case ISD::SUB: {
2227 // 8-bit subtraction: Promote the arguments up to 16-bits and truncate
2228 // the result:
Dan Gohman475871a2008-07-27 21:46:04 +00002229 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002230 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2231 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2232 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2233 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel5af8f0e2008-07-16 17:17:29 +00002234 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002235 case ISD::ROTR:
2236 case ISD::ROTL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002237 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002238 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002239
Owen Anderson825b72b2009-08-11 20:47:22 +00002240 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002241 if (!N1VT.bitsEq(ShiftVT)) {
2242 unsigned N1Opc = N1.getValueType().bitsLT(ShiftVT)
2243 ? ISD::ZERO_EXTEND
2244 : ISD::TRUNCATE;
2245 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2246 }
2247
2248 // Replicate lower 8-bits into upper 8:
Dan Gohman475871a2008-07-27 21:46:04 +00002249 SDValue ExpandArg =
Owen Anderson825b72b2009-08-11 20:47:22 +00002250 DAG.getNode(ISD::OR, dl, MVT::i16, N0,
2251 DAG.getNode(ISD::SHL, dl, MVT::i16,
2252 N0, DAG.getConstant(8, MVT::i32)));
Scott Michel7ea02ff2009-03-17 01:15:45 +00002253
2254 // Truncate back down to i8
Owen Anderson825b72b2009-08-11 20:47:22 +00002255 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2256 DAG.getNode(Opc, dl, MVT::i16, ExpandArg, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002257 }
2258 case ISD::SRL:
2259 case ISD::SHL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002260 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002261 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002262
Owen Anderson825b72b2009-08-11 20:47:22 +00002263 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002264 if (!N1VT.bitsEq(ShiftVT)) {
2265 unsigned N1Opc = ISD::ZERO_EXTEND;
2266
2267 if (N1.getValueType().bitsGT(ShiftVT))
2268 N1Opc = ISD::TRUNCATE;
2269
2270 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2271 }
2272
Owen Anderson825b72b2009-08-11 20:47:22 +00002273 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2274 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002275 }
2276 case ISD::SRA: {
Dan Gohman475871a2008-07-27 21:46:04 +00002277 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002278 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002279
Owen Anderson825b72b2009-08-11 20:47:22 +00002280 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002281 if (!N1VT.bitsEq(ShiftVT)) {
2282 unsigned N1Opc = ISD::SIGN_EXTEND;
2283
2284 if (N1VT.bitsGT(ShiftVT))
2285 N1Opc = ISD::TRUNCATE;
2286 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2287 }
2288
Owen Anderson825b72b2009-08-11 20:47:22 +00002289 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2290 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002291 }
2292 case ISD::MUL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002293 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002294
Owen Anderson825b72b2009-08-11 20:47:22 +00002295 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2296 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2297 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2298 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002299 }
2300 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002301}
2302
2303//! Lower byte immediate operations for v16i8 vectors:
Dan Gohman475871a2008-07-27 21:46:04 +00002304static SDValue
2305LowerByteImmed(SDValue Op, SelectionDAG &DAG) {
2306 SDValue ConstVec;
2307 SDValue Arg;
Owen Andersone50ed302009-08-10 22:56:29 +00002308 EVT VT = Op.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00002309 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002310
2311 ConstVec = Op.getOperand(0);
2312 Arg = Op.getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002313 if (ConstVec.getNode()->getOpcode() != ISD::BUILD_VECTOR) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002314 if (ConstVec.getNode()->getOpcode() == ISD::BITCAST) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002315 ConstVec = ConstVec.getOperand(0);
2316 } else {
2317 ConstVec = Op.getOperand(1);
2318 Arg = Op.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002319 if (ConstVec.getNode()->getOpcode() == ISD::BITCAST) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002320 ConstVec = ConstVec.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002321 }
2322 }
2323 }
2324
Gabor Greifba36cb52008-08-28 21:40:38 +00002325 if (ConstVec.getNode()->getOpcode() == ISD::BUILD_VECTOR) {
Scott Michel7ea02ff2009-03-17 01:15:45 +00002326 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(ConstVec.getNode());
2327 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerByteImmed");
Scott Michel266bc8f2007-12-04 22:23:35 +00002328
Scott Michel7ea02ff2009-03-17 01:15:45 +00002329 APInt APSplatBits, APSplatUndef;
2330 unsigned SplatBitSize;
2331 bool HasAnyUndefs;
2332 unsigned minSplatBits = VT.getVectorElementType().getSizeInBits();
2333
2334 if (BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
2335 HasAnyUndefs, minSplatBits)
2336 && minSplatBits <= SplatBitSize) {
2337 uint64_t SplatBits = APSplatBits.getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00002338 SDValue tc = DAG.getTargetConstant(SplatBits & 0xff, MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002339
Scott Michel7ea02ff2009-03-17 01:15:45 +00002340 SmallVector<SDValue, 16> tcVec;
2341 tcVec.assign(16, tc);
Dale Johannesened2eee62009-02-06 01:31:28 +00002342 return DAG.getNode(Op.getNode()->getOpcode(), dl, VT, Arg,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002343 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &tcVec[0], tcVec.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00002344 }
2345 }
Scott Michel9de57a92009-01-26 22:33:37 +00002346
Nate Begeman24dc3462008-07-29 19:07:27 +00002347 // These operations (AND, OR, XOR) are legal, they just couldn't be custom
2348 // lowered. Return the operation, rather than a null SDValue.
2349 return Op;
Scott Michel266bc8f2007-12-04 22:23:35 +00002350}
2351
Scott Michel266bc8f2007-12-04 22:23:35 +00002352//! Custom lowering for CTPOP (count population)
2353/*!
2354 Custom lowering code that counts the number ones in the input
2355 operand. SPU has such an instruction, but it counts the number of
2356 ones per byte, which then have to be accumulated.
2357*/
Dan Gohman475871a2008-07-27 21:46:04 +00002358static SDValue LowerCTPOP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002359 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002360 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
Owen Anderson23b9b192009-08-12 00:36:31 +00002361 VT, (128 / VT.getSizeInBits()));
Dale Johannesena05dca42009-02-04 23:02:30 +00002362 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002363
Owen Anderson825b72b2009-08-11 20:47:22 +00002364 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002365 default:
2366 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002367 case MVT::i8: {
Dan Gohman475871a2008-07-27 21:46:04 +00002368 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002369 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002370
Dale Johannesena05dca42009-02-04 23:02:30 +00002371 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2372 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002373
Owen Anderson825b72b2009-08-11 20:47:22 +00002374 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i8, CNTB, Elt0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002375 }
2376
Owen Anderson825b72b2009-08-11 20:47:22 +00002377 case MVT::i16: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002378 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002379 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002380
Chris Lattner84bc5422007-12-31 04:13:23 +00002381 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R16CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002382
Dan Gohman475871a2008-07-27 21:46:04 +00002383 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002384 SDValue Elt0 = DAG.getConstant(0, MVT::i16);
2385 SDValue Mask0 = DAG.getConstant(0x0f, MVT::i16);
2386 SDValue Shift1 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002387
Dale Johannesena05dca42009-02-04 23:02:30 +00002388 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2389 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002390
2391 // CNTB_result becomes the chain to which all of the virtual registers
2392 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002393 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002394 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002395
Dan Gohman475871a2008-07-27 21:46:04 +00002396 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002397 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002398
Owen Anderson825b72b2009-08-11 20:47:22 +00002399 SDValue Tmp1 = DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i16);
Scott Michel266bc8f2007-12-04 22:23:35 +00002400
Owen Anderson825b72b2009-08-11 20:47:22 +00002401 return DAG.getNode(ISD::AND, dl, MVT::i16,
2402 DAG.getNode(ISD::ADD, dl, MVT::i16,
2403 DAG.getNode(ISD::SRL, dl, MVT::i16,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002404 Tmp1, Shift1),
2405 Tmp1),
2406 Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002407 }
2408
Owen Anderson825b72b2009-08-11 20:47:22 +00002409 case MVT::i32: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002410 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002411 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002412
Chris Lattner84bc5422007-12-31 04:13:23 +00002413 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
2414 unsigned SUM1_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002415
Dan Gohman475871a2008-07-27 21:46:04 +00002416 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002417 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
2418 SDValue Mask0 = DAG.getConstant(0xff, MVT::i32);
2419 SDValue Shift1 = DAG.getConstant(16, MVT::i32);
2420 SDValue Shift2 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002421
Dale Johannesena05dca42009-02-04 23:02:30 +00002422 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2423 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002424
2425 // CNTB_result becomes the chain to which all of the virtual registers
2426 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002427 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002428 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002429
Dan Gohman475871a2008-07-27 21:46:04 +00002430 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002431 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002432
Dan Gohman475871a2008-07-27 21:46:04 +00002433 SDValue Comp1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002434 DAG.getNode(ISD::SRL, dl, MVT::i32,
2435 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32),
Dale Johannesena05dca42009-02-04 23:02:30 +00002436 Shift1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002437
Dan Gohman475871a2008-07-27 21:46:04 +00002438 SDValue Sum1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002439 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp1,
2440 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002441
Dan Gohman475871a2008-07-27 21:46:04 +00002442 SDValue Sum1_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002443 DAG.getCopyToReg(CNTB_result, dl, SUM1_reg, Sum1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002444
Dan Gohman475871a2008-07-27 21:46:04 +00002445 SDValue Comp2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002446 DAG.getNode(ISD::SRL, dl, MVT::i32,
2447 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32),
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002448 Shift2);
Dan Gohman475871a2008-07-27 21:46:04 +00002449 SDValue Sum2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002450 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp2,
2451 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002452
Owen Anderson825b72b2009-08-11 20:47:22 +00002453 return DAG.getNode(ISD::AND, dl, MVT::i32, Sum2, Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002454 }
2455
Owen Anderson825b72b2009-08-11 20:47:22 +00002456 case MVT::i64:
Scott Michel266bc8f2007-12-04 22:23:35 +00002457 break;
2458 }
2459
Dan Gohman475871a2008-07-27 21:46:04 +00002460 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002461}
2462
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002463//! Lower ISD::FP_TO_SINT, ISD::FP_TO_UINT for i32
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002464/*!
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002465 f32->i32 passes through unchanged, whereas f64->i32 expands to a libcall.
2466 All conversions to i64 are expanded to a libcall.
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002467 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002468static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002469 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002470 EVT OpVT = Op.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002471 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002472 EVT Op0VT = Op0.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002473
Owen Anderson825b72b2009-08-11 20:47:22 +00002474 if ((OpVT == MVT::i32 && Op0VT == MVT::f64)
2475 || OpVT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002476 // Convert f32 / f64 to i32 / i64 via libcall.
2477 RTLIB::Libcall LC =
2478 (Op.getOpcode() == ISD::FP_TO_SINT)
2479 ? RTLIB::getFPTOSINT(Op0VT, OpVT)
2480 : RTLIB::getFPTOUINT(Op0VT, OpVT);
2481 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd fp-to-int conversion!");
2482 SDValue Dummy;
2483 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2484 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002485
Eli Friedman36df4992009-05-27 00:47:34 +00002486 return Op;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002487}
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002488
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002489//! Lower ISD::SINT_TO_FP, ISD::UINT_TO_FP for i32
2490/*!
2491 i32->f32 passes through unchanged, whereas i32->f64 is expanded to a libcall.
2492 All conversions from i64 are expanded to a libcall.
2493 */
2494static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002495 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002496 EVT OpVT = Op.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002497 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002498 EVT Op0VT = Op0.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002499
Owen Anderson825b72b2009-08-11 20:47:22 +00002500 if ((OpVT == MVT::f64 && Op0VT == MVT::i32)
2501 || Op0VT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002502 // Convert i32, i64 to f64 via libcall:
2503 RTLIB::Libcall LC =
2504 (Op.getOpcode() == ISD::SINT_TO_FP)
2505 ? RTLIB::getSINTTOFP(Op0VT, OpVT)
2506 : RTLIB::getUINTTOFP(Op0VT, OpVT);
2507 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd int-to-fp conversion!");
2508 SDValue Dummy;
2509 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2510 }
2511
Eli Friedman36df4992009-05-27 00:47:34 +00002512 return Op;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002513}
2514
2515//! Lower ISD::SETCC
2516/*!
Owen Anderson825b72b2009-08-11 20:47:22 +00002517 This handles MVT::f64 (double floating point) condition lowering
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002518 */
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002519static SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG,
2520 const TargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002521 CondCodeSDNode *CC = dyn_cast<CondCodeSDNode>(Op.getOperand(2));
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002522 DebugLoc dl = Op.getDebugLoc();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002523 assert(CC != 0 && "LowerSETCC: CondCodeSDNode should not be null here!\n");
2524
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002525 SDValue lhs = Op.getOperand(0);
2526 SDValue rhs = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002527 EVT lhsVT = lhs.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002528 assert(lhsVT == MVT::f64 && "LowerSETCC: type other than MVT::64\n");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002529
Owen Andersone50ed302009-08-10 22:56:29 +00002530 EVT ccResultVT = TLI.getSetCCResultType(lhs.getValueType());
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002531 APInt ccResultOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Owen Anderson825b72b2009-08-11 20:47:22 +00002532 EVT IntVT(MVT::i64);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002533
2534 // Take advantage of the fact that (truncate (sra arg, 32)) is efficiently
2535 // selected to a NOP:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002536 SDValue i64lhs = DAG.getNode(ISD::BITCAST, dl, IntVT, lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002537 SDValue lhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002538 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002539 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002540 i64lhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002541 SDValue lhsHi32abs =
Owen Anderson825b72b2009-08-11 20:47:22 +00002542 DAG.getNode(ISD::AND, dl, MVT::i32,
2543 lhsHi32, DAG.getConstant(0x7fffffff, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002544 SDValue lhsLo32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002545 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002546
2547 // SETO and SETUO only use the lhs operand:
2548 if (CC->get() == ISD::SETO) {
2549 // Evaluates to true if Op0 is not [SQ]NaN - lowers to the inverse of
2550 // SETUO
2551 APInt ccResultAllOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00002552 return DAG.getNode(ISD::XOR, dl, ccResultVT,
2553 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002554 lhs, DAG.getConstantFP(0.0, lhsVT),
2555 ISD::SETUO),
2556 DAG.getConstant(ccResultAllOnes, ccResultVT));
2557 } else if (CC->get() == ISD::SETUO) {
2558 // Evaluates to true if Op0 is [SQ]NaN
Dale Johannesenf5d97892009-02-04 01:48:28 +00002559 return DAG.getNode(ISD::AND, dl, ccResultVT,
2560 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002561 lhsHi32abs,
Owen Anderson825b72b2009-08-11 20:47:22 +00002562 DAG.getConstant(0x7ff00000, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002563 ISD::SETGE),
Dale Johannesenf5d97892009-02-04 01:48:28 +00002564 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002565 lhsLo32,
Owen Anderson825b72b2009-08-11 20:47:22 +00002566 DAG.getConstant(0, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002567 ISD::SETGT));
2568 }
2569
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002570 SDValue i64rhs = DAG.getNode(ISD::BITCAST, dl, IntVT, rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002571 SDValue rhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002572 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002573 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002574 i64rhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002575
2576 // If a value is negative, subtract from the sign magnitude constant:
2577 SDValue signMag2TC = DAG.getConstant(0x8000000000000000ULL, IntVT);
2578
2579 // Convert the sign-magnitude representation into 2's complement:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002580 SDValue lhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002581 lhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002582 SDValue lhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002583 SDValue lhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002584 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002585 lhsSelectMask, lhsSignMag2TC, i64lhs);
2586
Dale Johannesenf5d97892009-02-04 01:48:28 +00002587 SDValue rhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002588 rhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002589 SDValue rhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002590 SDValue rhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002591 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002592 rhsSelectMask, rhsSignMag2TC, i64rhs);
2593
2594 unsigned compareOp;
2595
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002596 switch (CC->get()) {
2597 case ISD::SETOEQ:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002598 case ISD::SETUEQ:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002599 compareOp = ISD::SETEQ; break;
2600 case ISD::SETOGT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002601 case ISD::SETUGT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002602 compareOp = ISD::SETGT; break;
2603 case ISD::SETOGE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002604 case ISD::SETUGE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002605 compareOp = ISD::SETGE; break;
2606 case ISD::SETOLT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002607 case ISD::SETULT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002608 compareOp = ISD::SETLT; break;
2609 case ISD::SETOLE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002610 case ISD::SETULE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002611 compareOp = ISD::SETLE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002612 case ISD::SETUNE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002613 case ISD::SETONE:
2614 compareOp = ISD::SETNE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002615 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002616 report_fatal_error("CellSPU ISel Select: unimplemented f64 condition");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002617 }
2618
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002619 SDValue result =
Scott Michel6e1d1472009-03-16 18:47:25 +00002620 DAG.getSetCC(dl, ccResultVT, lhsSelect, rhsSelect,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002621 (ISD::CondCode) compareOp);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002622
2623 if ((CC->get() & 0x8) == 0) {
2624 // Ordered comparison:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002625 SDValue lhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002626 lhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002627 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002628 SDValue rhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002629 rhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002630 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002631 SDValue ordered = DAG.getNode(ISD::AND, dl, ccResultVT, lhsNaN, rhsNaN);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002632
Dale Johannesenf5d97892009-02-04 01:48:28 +00002633 result = DAG.getNode(ISD::AND, dl, ccResultVT, ordered, result);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002634 }
2635
2636 return result;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002637}
2638
Scott Michel7a1c9e92008-11-22 23:50:42 +00002639//! Lower ISD::SELECT_CC
2640/*!
2641 ISD::SELECT_CC can (generally) be implemented directly on the SPU using the
2642 SELB instruction.
2643
2644 \note Need to revisit this in the future: if the code path through the true
2645 and false value computations is longer than the latency of a branch (6
2646 cycles), then it would be more advantageous to branch and insert a new basic
2647 block and branch on the condition. However, this code does not make that
2648 assumption, given the simplisitc uses so far.
2649 */
2650
Scott Michelf0569be2008-12-27 04:51:36 +00002651static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2652 const TargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002653 EVT VT = Op.getValueType();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002654 SDValue lhs = Op.getOperand(0);
2655 SDValue rhs = Op.getOperand(1);
2656 SDValue trueval = Op.getOperand(2);
2657 SDValue falseval = Op.getOperand(3);
2658 SDValue condition = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002659 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002660
Scott Michelf0569be2008-12-27 04:51:36 +00002661 // NOTE: SELB's arguments: $rA, $rB, $mask
2662 //
2663 // SELB selects bits from $rA where bits in $mask are 0, bits from $rB
2664 // where bits in $mask are 1. CCond will be inverted, having 1s where the
2665 // condition was true and 0s where the condition was false. Hence, the
2666 // arguments to SELB get reversed.
2667
Scott Michel7a1c9e92008-11-22 23:50:42 +00002668 // Note: Really should be ISD::SELECT instead of SPUISD::SELB, but LLVM's
2669 // legalizer insists on combining SETCC/SELECT into SELECT_CC, so we end up
2670 // with another "cannot select select_cc" assert:
2671
Dale Johannesende064702009-02-06 21:50:26 +00002672 SDValue compare = DAG.getNode(ISD::SETCC, dl,
Duncan Sands5480c042009-01-01 15:52:00 +00002673 TLI.getSetCCResultType(Op.getValueType()),
Scott Michelf0569be2008-12-27 04:51:36 +00002674 lhs, rhs, condition);
Dale Johannesende064702009-02-06 21:50:26 +00002675 return DAG.getNode(SPUISD::SELB, dl, VT, falseval, trueval, compare);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002676}
2677
Scott Michelb30e8f62008-12-02 19:53:53 +00002678//! Custom lower ISD::TRUNCATE
2679static SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG)
2680{
Scott Michel6e1d1472009-03-16 18:47:25 +00002681 // Type to truncate to
Owen Andersone50ed302009-08-10 22:56:29 +00002682 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002683 MVT simpleVT = VT.getSimpleVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002684 EVT VecVT = EVT::getVectorVT(*DAG.getContext(),
Owen Anderson23b9b192009-08-12 00:36:31 +00002685 VT, (128 / VT.getSizeInBits()));
Dale Johannesende064702009-02-06 21:50:26 +00002686 DebugLoc dl = Op.getDebugLoc();
Scott Michelb30e8f62008-12-02 19:53:53 +00002687
Scott Michel6e1d1472009-03-16 18:47:25 +00002688 // Type to truncate from
Scott Michelb30e8f62008-12-02 19:53:53 +00002689 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002690 EVT Op0VT = Op0.getValueType();
Scott Michelb30e8f62008-12-02 19:53:53 +00002691
Duncan Sandscdfad362010-11-03 12:17:33 +00002692 if (Op0VT == MVT::i128 && simpleVT == MVT::i64) {
Scott Michel52d00012009-01-03 00:27:53 +00002693 // Create shuffle mask, least significant doubleword of quadword
Scott Michelf0569be2008-12-27 04:51:36 +00002694 unsigned maskHigh = 0x08090a0b;
2695 unsigned maskLow = 0x0c0d0e0f;
2696 // Use a shuffle to perform the truncation
Owen Anderson825b72b2009-08-11 20:47:22 +00002697 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2698 DAG.getConstant(maskHigh, MVT::i32),
2699 DAG.getConstant(maskLow, MVT::i32),
2700 DAG.getConstant(maskHigh, MVT::i32),
2701 DAG.getConstant(maskLow, MVT::i32));
Scott Michelf0569be2008-12-27 04:51:36 +00002702
Scott Michel6e1d1472009-03-16 18:47:25 +00002703 SDValue truncShuffle = DAG.getNode(SPUISD::SHUFB, dl, VecVT,
2704 Op0, Op0, shufMask);
Scott Michelf0569be2008-12-27 04:51:36 +00002705
Scott Michel6e1d1472009-03-16 18:47:25 +00002706 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, truncShuffle);
Scott Michelb30e8f62008-12-02 19:53:53 +00002707 }
2708
Scott Michelf0569be2008-12-27 04:51:36 +00002709 return SDValue(); // Leave the truncate unmolested
Scott Michelb30e8f62008-12-02 19:53:53 +00002710}
2711
Scott Michel77f452d2009-08-25 22:37:34 +00002712/*!
2713 * Emit the instruction sequence for i64/i32 -> i128 sign extend. The basic
2714 * algorithm is to duplicate the sign bit using rotmai to generate at
2715 * least one byte full of sign bits. Then propagate the "sign-byte" into
2716 * the leftmost words and the i64/i32 into the rightmost words using shufb.
2717 *
2718 * @param Op The sext operand
2719 * @param DAG The current DAG
2720 * @return The SDValue with the entire instruction sequence
2721 */
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002722static SDValue LowerSIGN_EXTEND(SDValue Op, SelectionDAG &DAG)
2723{
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002724 DebugLoc dl = Op.getDebugLoc();
2725
Scott Michel77f452d2009-08-25 22:37:34 +00002726 // Type to extend to
2727 MVT OpVT = Op.getValueType().getSimpleVT();
Scott Michel77f452d2009-08-25 22:37:34 +00002728
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002729 // Type to extend from
2730 SDValue Op0 = Op.getOperand(0);
Scott Michel77f452d2009-08-25 22:37:34 +00002731 MVT Op0VT = Op0.getValueType().getSimpleVT();
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002732
Kalle Raiskila5106b842011-01-20 15:49:06 +00002733 // extend i8 & i16 via i32
2734 if (Op0VT == MVT::i8 || Op0VT == MVT::i16) {
2735 Op0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i32, Op0);
2736 Op0VT = MVT::i32;
2737 }
2738
Scott Michel77f452d2009-08-25 22:37:34 +00002739 // The type to extend to needs to be a i128 and
2740 // the type to extend from needs to be i64 or i32.
2741 assert((OpVT == MVT::i128 && (Op0VT == MVT::i64 || Op0VT == MVT::i32)) &&
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002742 "LowerSIGN_EXTEND: input and/or output operand have wrong size");
Duncan Sands1f6a3292011-08-12 14:54:45 +00002743 (void)OpVT;
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002744
2745 // Create shuffle mask
Scott Michel77f452d2009-08-25 22:37:34 +00002746 unsigned mask1 = 0x10101010; // byte 0 - 3 and 4 - 7
2747 unsigned mask2 = Op0VT == MVT::i64 ? 0x00010203 : 0x10101010; // byte 8 - 11
2748 unsigned mask3 = Op0VT == MVT::i64 ? 0x04050607 : 0x00010203; // byte 12 - 15
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002749 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2750 DAG.getConstant(mask1, MVT::i32),
2751 DAG.getConstant(mask1, MVT::i32),
2752 DAG.getConstant(mask2, MVT::i32),
2753 DAG.getConstant(mask3, MVT::i32));
2754
Scott Michel77f452d2009-08-25 22:37:34 +00002755 // Word wise arithmetic right shift to generate at least one byte
2756 // that contains sign bits.
2757 MVT mvt = Op0VT == MVT::i64 ? MVT::v2i64 : MVT::v4i32;
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002758 SDValue sraVal = DAG.getNode(ISD::SRA,
2759 dl,
Scott Michel77f452d2009-08-25 22:37:34 +00002760 mvt,
2761 DAG.getNode(SPUISD::PREFSLOT2VEC, dl, mvt, Op0, Op0),
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002762 DAG.getConstant(31, MVT::i32));
2763
Kalle Raiskila940e7962010-10-18 09:34:19 +00002764 // reinterpret as a i128 (SHUFB requires it). This gets lowered away.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002765 SDValue extended = SDValue(DAG.getMachineNode(TargetOpcode::COPY_TO_REGCLASS,
Kalle Raiskila940e7962010-10-18 09:34:19 +00002766 dl, Op0VT, Op0,
2767 DAG.getTargetConstant(
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002768 SPU::GPRCRegClass.getID(),
Kalle Raiskila940e7962010-10-18 09:34:19 +00002769 MVT::i32)), 0);
Scott Michel77f452d2009-08-25 22:37:34 +00002770 // Shuffle bytes - Copy the sign bits into the upper 64 bits
2771 // and the input value into the lower 64 bits.
2772 SDValue extShuffle = DAG.getNode(SPUISD::SHUFB, dl, mvt,
Kalle Raiskila940e7962010-10-18 09:34:19 +00002773 extended, sraVal, shufMask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002774 return DAG.getNode(ISD::BITCAST, dl, MVT::i128, extShuffle);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002775}
2776
Scott Michel7a1c9e92008-11-22 23:50:42 +00002777//! Custom (target-specific) lowering entry point
2778/*!
2779 This is where LLVM's DAG selection process calls to do target-specific
2780 lowering of nodes.
2781 */
Dan Gohman475871a2008-07-27 21:46:04 +00002782SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00002783SPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const
Scott Michel266bc8f2007-12-04 22:23:35 +00002784{
Scott Michela59d4692008-02-23 18:41:37 +00002785 unsigned Opc = (unsigned) Op.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002786 EVT VT = Op.getValueType();
Scott Michela59d4692008-02-23 18:41:37 +00002787
2788 switch (Opc) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002789 default: {
Torok Edwindac237e2009-07-08 20:53:28 +00002790#ifndef NDEBUG
Chris Lattner4437ae22009-08-23 07:05:07 +00002791 errs() << "SPUTargetLowering::LowerOperation(): need to lower this!\n";
2792 errs() << "Op.getOpcode() = " << Opc << "\n";
2793 errs() << "*Op.getNode():\n";
Gabor Greifba36cb52008-08-28 21:40:38 +00002794 Op.getNode()->dump();
Torok Edwindac237e2009-07-08 20:53:28 +00002795#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002796 llvm_unreachable(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002797 }
2798 case ISD::LOAD:
Scott Michelb30e8f62008-12-02 19:53:53 +00002799 case ISD::EXTLOAD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002800 case ISD::SEXTLOAD:
2801 case ISD::ZEXTLOAD:
2802 return LowerLOAD(Op, DAG, SPUTM.getSubtargetImpl());
2803 case ISD::STORE:
2804 return LowerSTORE(Op, DAG, SPUTM.getSubtargetImpl());
2805 case ISD::ConstantPool:
2806 return LowerConstantPool(Op, DAG, SPUTM.getSubtargetImpl());
2807 case ISD::GlobalAddress:
2808 return LowerGlobalAddress(Op, DAG, SPUTM.getSubtargetImpl());
2809 case ISD::JumpTable:
2810 return LowerJumpTable(Op, DAG, SPUTM.getSubtargetImpl());
Scott Michel266bc8f2007-12-04 22:23:35 +00002811 case ISD::ConstantFP:
2812 return LowerConstantFP(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002813
Scott Michel02d711b2008-12-30 23:28:25 +00002814 // i8, i64 math ops:
Scott Michel8bf61e82008-06-02 22:18:03 +00002815 case ISD::ADD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002816 case ISD::SUB:
2817 case ISD::ROTR:
2818 case ISD::ROTL:
2819 case ISD::SRL:
2820 case ISD::SHL:
Scott Michel8bf61e82008-06-02 22:18:03 +00002821 case ISD::SRA: {
Owen Anderson825b72b2009-08-11 20:47:22 +00002822 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002823 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michela59d4692008-02-23 18:41:37 +00002824 break;
Scott Michel8bf61e82008-06-02 22:18:03 +00002825 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002826
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002827 case ISD::FP_TO_SINT:
2828 case ISD::FP_TO_UINT:
2829 return LowerFP_TO_INT(Op, DAG, *this);
2830
2831 case ISD::SINT_TO_FP:
2832 case ISD::UINT_TO_FP:
2833 return LowerINT_TO_FP(Op, DAG, *this);
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002834
Scott Michel266bc8f2007-12-04 22:23:35 +00002835 // Vector-related lowering.
2836 case ISD::BUILD_VECTOR:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002837 return LowerBUILD_VECTOR(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002838 case ISD::SCALAR_TO_VECTOR:
2839 return LowerSCALAR_TO_VECTOR(Op, DAG);
2840 case ISD::VECTOR_SHUFFLE:
2841 return LowerVECTOR_SHUFFLE(Op, DAG);
2842 case ISD::EXTRACT_VECTOR_ELT:
2843 return LowerEXTRACT_VECTOR_ELT(Op, DAG);
2844 case ISD::INSERT_VECTOR_ELT:
2845 return LowerINSERT_VECTOR_ELT(Op, DAG);
2846
2847 // Look for ANDBI, ORBI and XORBI opportunities and lower appropriately:
2848 case ISD::AND:
2849 case ISD::OR:
2850 case ISD::XOR:
2851 return LowerByteImmed(Op, DAG);
2852
2853 // Vector and i8 multiply:
2854 case ISD::MUL:
Owen Anderson825b72b2009-08-11 20:47:22 +00002855 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002856 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel266bc8f2007-12-04 22:23:35 +00002857
Scott Michel266bc8f2007-12-04 22:23:35 +00002858 case ISD::CTPOP:
2859 return LowerCTPOP(Op, DAG);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002860
2861 case ISD::SELECT_CC:
Scott Michelf0569be2008-12-27 04:51:36 +00002862 return LowerSELECT_CC(Op, DAG, *this);
Scott Michelb30e8f62008-12-02 19:53:53 +00002863
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002864 case ISD::SETCC:
2865 return LowerSETCC(Op, DAG, *this);
2866
Scott Michelb30e8f62008-12-02 19:53:53 +00002867 case ISD::TRUNCATE:
2868 return LowerTRUNCATE(Op, DAG);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002869
2870 case ISD::SIGN_EXTEND:
2871 return LowerSIGN_EXTEND(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002872 }
2873
Dan Gohman475871a2008-07-27 21:46:04 +00002874 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002875}
2876
Duncan Sands1607f052008-12-01 11:39:25 +00002877void SPUTargetLowering::ReplaceNodeResults(SDNode *N,
2878 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00002879 SelectionDAG &DAG) const
Scott Michel73ce1c52008-11-10 23:43:06 +00002880{
2881#if 0
2882 unsigned Opc = (unsigned) N->getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002883 EVT OpVT = N->getValueType(0);
Scott Michel73ce1c52008-11-10 23:43:06 +00002884
2885 switch (Opc) {
2886 default: {
Chris Lattner4437ae22009-08-23 07:05:07 +00002887 errs() << "SPUTargetLowering::ReplaceNodeResults(): need to fix this!\n";
2888 errs() << "Op.getOpcode() = " << Opc << "\n";
2889 errs() << "*Op.getNode():\n";
Scott Michel73ce1c52008-11-10 23:43:06 +00002890 N->dump();
2891 abort();
2892 /*NOTREACHED*/
2893 }
2894 }
2895#endif
2896
2897 /* Otherwise, return unchanged */
Scott Michel73ce1c52008-11-10 23:43:06 +00002898}
2899
Scott Michel266bc8f2007-12-04 22:23:35 +00002900//===----------------------------------------------------------------------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002901// Target Optimization Hooks
2902//===----------------------------------------------------------------------===//
2903
Dan Gohman475871a2008-07-27 21:46:04 +00002904SDValue
Scott Michel266bc8f2007-12-04 22:23:35 +00002905SPUTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const
2906{
2907#if 0
2908 TargetMachine &TM = getTargetMachine();
Scott Michel053c1da2008-01-29 02:16:57 +00002909#endif
2910 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
Scott Michel266bc8f2007-12-04 22:23:35 +00002911 SelectionDAG &DAG = DCI.DAG;
Scott Michel1a6cdb62008-12-01 17:56:02 +00002912 SDValue Op0 = N->getOperand(0); // everything has at least one operand
Owen Andersone50ed302009-08-10 22:56:29 +00002913 EVT NodeVT = N->getValueType(0); // The node's value type
2914 EVT Op0VT = Op0.getValueType(); // The first operand's result
Scott Michel1a6cdb62008-12-01 17:56:02 +00002915 SDValue Result; // Initially, empty result
Dale Johannesende064702009-02-06 21:50:26 +00002916 DebugLoc dl = N->getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002917
2918 switch (N->getOpcode()) {
2919 default: break;
Scott Michel053c1da2008-01-29 02:16:57 +00002920 case ISD::ADD: {
Dan Gohman475871a2008-07-27 21:46:04 +00002921 SDValue Op1 = N->getOperand(1);
Scott Michel053c1da2008-01-29 02:16:57 +00002922
Scott Michelf0569be2008-12-27 04:51:36 +00002923 if (Op0.getOpcode() == SPUISD::IndirectAddr
2924 || Op1.getOpcode() == SPUISD::IndirectAddr) {
2925 // Normalize the operands to reduce repeated code
2926 SDValue IndirectArg = Op0, AddArg = Op1;
Scott Michel1df30c42008-12-29 03:23:36 +00002927
Scott Michelf0569be2008-12-27 04:51:36 +00002928 if (Op1.getOpcode() == SPUISD::IndirectAddr) {
2929 IndirectArg = Op1;
2930 AddArg = Op0;
2931 }
2932
2933 if (isa<ConstantSDNode>(AddArg)) {
2934 ConstantSDNode *CN0 = cast<ConstantSDNode > (AddArg);
2935 SDValue IndOp1 = IndirectArg.getOperand(1);
2936
2937 if (CN0->isNullValue()) {
2938 // (add (SPUindirect <arg>, <arg>), 0) ->
2939 // (SPUindirect <arg>, <arg>)
Scott Michel053c1da2008-01-29 02:16:57 +00002940
Scott Michel23f2ff72008-12-04 17:16:59 +00002941#if !defined(NDEBUG)
Scott Michelf0569be2008-12-27 04:51:36 +00002942 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002943 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002944 << "Replace: (add (SPUindirect <arg>, <arg>), 0)\n"
2945 << "With: (SPUindirect <arg>, <arg>)\n";
2946 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002947#endif
2948
Scott Michelf0569be2008-12-27 04:51:36 +00002949 return IndirectArg;
2950 } else if (isa<ConstantSDNode>(IndOp1)) {
2951 // (add (SPUindirect <arg>, <const>), <const>) ->
2952 // (SPUindirect <arg>, <const + const>)
2953 ConstantSDNode *CN1 = cast<ConstantSDNode > (IndOp1);
2954 int64_t combinedConst = CN0->getSExtValue() + CN1->getSExtValue();
2955 SDValue combinedValue = DAG.getConstant(combinedConst, Op0VT);
Scott Michel053c1da2008-01-29 02:16:57 +00002956
Scott Michelf0569be2008-12-27 04:51:36 +00002957#if !defined(NDEBUG)
2958 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002959 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002960 << "Replace: (add (SPUindirect <arg>, " << CN1->getSExtValue()
2961 << "), " << CN0->getSExtValue() << ")\n"
2962 << "With: (SPUindirect <arg>, "
2963 << combinedConst << ")\n";
2964 }
2965#endif
Scott Michel053c1da2008-01-29 02:16:57 +00002966
Dale Johannesende064702009-02-06 21:50:26 +00002967 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002968 IndirectArg, combinedValue);
2969 }
Scott Michel053c1da2008-01-29 02:16:57 +00002970 }
2971 }
Scott Michela59d4692008-02-23 18:41:37 +00002972 break;
2973 }
2974 case ISD::SIGN_EXTEND:
2975 case ISD::ZERO_EXTEND:
2976 case ISD::ANY_EXTEND: {
Scott Michel1a6cdb62008-12-01 17:56:02 +00002977 if (Op0.getOpcode() == SPUISD::VEC2PREFSLOT && NodeVT == Op0VT) {
Scott Michela59d4692008-02-23 18:41:37 +00002978 // (any_extend (SPUextract_elt0 <arg>)) ->
2979 // (SPUextract_elt0 <arg>)
2980 // Types must match, however...
Scott Michel23f2ff72008-12-04 17:16:59 +00002981#if !defined(NDEBUG)
2982 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002983 errs() << "\nReplace: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002984 N->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002985 errs() << "\nWith: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002986 Op0.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002987 errs() << "\n";
Scott Michel23f2ff72008-12-04 17:16:59 +00002988 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002989#endif
Scott Michela59d4692008-02-23 18:41:37 +00002990
2991 return Op0;
2992 }
2993 break;
2994 }
2995 case SPUISD::IndirectAddr: {
2996 if (!ST->usingLargeMem() && Op0.getOpcode() == SPUISD::AFormAddr) {
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002997 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1));
Dan Gohmane368b462010-06-18 14:22:04 +00002998 if (CN != 0 && CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00002999 // (SPUindirect (SPUaform <addr>, 0), 0) ->
3000 // (SPUaform <addr>, 0)
3001
Chris Lattner4437ae22009-08-23 07:05:07 +00003002 DEBUG(errs() << "Replace: ");
Scott Michela59d4692008-02-23 18:41:37 +00003003 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00003004 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00003005 DEBUG(Op0.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00003006 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00003007
3008 return Op0;
3009 }
Scott Michelf0569be2008-12-27 04:51:36 +00003010 } else if (Op0.getOpcode() == ISD::ADD) {
3011 SDValue Op1 = N->getOperand(1);
3012 if (ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(Op1)) {
3013 // (SPUindirect (add <arg>, <arg>), 0) ->
3014 // (SPUindirect <arg>, <arg>)
3015 if (CN1->isNullValue()) {
3016
3017#if !defined(NDEBUG)
3018 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00003019 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00003020 << "Replace: (SPUindirect (add <arg>, <arg>), 0)\n"
3021 << "With: (SPUindirect <arg>, <arg>)\n";
3022 }
3023#endif
3024
Dale Johannesende064702009-02-06 21:50:26 +00003025 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00003026 Op0.getOperand(0), Op0.getOperand(1));
3027 }
3028 }
Scott Michela59d4692008-02-23 18:41:37 +00003029 }
3030 break;
3031 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +00003032 case SPUISD::SHL_BITS:
3033 case SPUISD::SHL_BYTES:
Scott Michelf0569be2008-12-27 04:51:36 +00003034 case SPUISD::ROTBYTES_LEFT: {
Dan Gohman475871a2008-07-27 21:46:04 +00003035 SDValue Op1 = N->getOperand(1);
Scott Michela59d4692008-02-23 18:41:37 +00003036
Scott Michelf0569be2008-12-27 04:51:36 +00003037 // Kill degenerate vector shifts:
3038 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) {
3039 if (CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00003040 Result = Op0;
3041 }
3042 }
3043 break;
3044 }
Scott Michelf0569be2008-12-27 04:51:36 +00003045 case SPUISD::PREFSLOT2VEC: {
Scott Michela59d4692008-02-23 18:41:37 +00003046 switch (Op0.getOpcode()) {
3047 default:
3048 break;
3049 case ISD::ANY_EXTEND:
3050 case ISD::ZERO_EXTEND:
3051 case ISD::SIGN_EXTEND: {
Scott Michel1df30c42008-12-29 03:23:36 +00003052 // (SPUprefslot2vec (any|zero|sign_extend (SPUvec2prefslot <arg>))) ->
Scott Michela59d4692008-02-23 18:41:37 +00003053 // <arg>
Scott Michel1df30c42008-12-29 03:23:36 +00003054 // but only if the SPUprefslot2vec and <arg> types match.
Dan Gohman475871a2008-07-27 21:46:04 +00003055 SDValue Op00 = Op0.getOperand(0);
Scott Michel104de432008-11-24 17:11:17 +00003056 if (Op00.getOpcode() == SPUISD::VEC2PREFSLOT) {
Dan Gohman475871a2008-07-27 21:46:04 +00003057 SDValue Op000 = Op00.getOperand(0);
Scott Michel1a6cdb62008-12-01 17:56:02 +00003058 if (Op000.getValueType() == NodeVT) {
Scott Michela59d4692008-02-23 18:41:37 +00003059 Result = Op000;
3060 }
3061 }
3062 break;
3063 }
Scott Michel104de432008-11-24 17:11:17 +00003064 case SPUISD::VEC2PREFSLOT: {
Scott Michel1df30c42008-12-29 03:23:36 +00003065 // (SPUprefslot2vec (SPUvec2prefslot <arg>)) ->
Scott Michela59d4692008-02-23 18:41:37 +00003066 // <arg>
3067 Result = Op0.getOperand(0);
3068 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003069 }
Scott Michela59d4692008-02-23 18:41:37 +00003070 }
3071 break;
Scott Michel053c1da2008-01-29 02:16:57 +00003072 }
3073 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003074
Scott Michel58c58182008-01-17 20:38:41 +00003075 // Otherwise, return unchanged.
Scott Michel1a6cdb62008-12-01 17:56:02 +00003076#ifndef NDEBUG
Gabor Greifba36cb52008-08-28 21:40:38 +00003077 if (Result.getNode()) {
Chris Lattner4437ae22009-08-23 07:05:07 +00003078 DEBUG(errs() << "\nReplace.SPU: ");
Scott Michela59d4692008-02-23 18:41:37 +00003079 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00003080 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00003081 DEBUG(Result.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00003082 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00003083 }
3084#endif
3085
3086 return Result;
Scott Michel266bc8f2007-12-04 22:23:35 +00003087}
3088
3089//===----------------------------------------------------------------------===//
3090// Inline Assembly Support
3091//===----------------------------------------------------------------------===//
3092
3093/// getConstraintType - Given a constraint letter, return the type of
3094/// constraint it is for this target.
Scott Michel5af8f0e2008-07-16 17:17:29 +00003095SPUTargetLowering::ConstraintType
Scott Michel266bc8f2007-12-04 22:23:35 +00003096SPUTargetLowering::getConstraintType(const std::string &ConstraintLetter) const {
3097 if (ConstraintLetter.size() == 1) {
3098 switch (ConstraintLetter[0]) {
3099 default: break;
3100 case 'b':
3101 case 'r':
3102 case 'f':
3103 case 'v':
3104 case 'y':
3105 return C_RegisterClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003106 }
Scott Michel266bc8f2007-12-04 22:23:35 +00003107 }
3108 return TargetLowering::getConstraintType(ConstraintLetter);
3109}
3110
John Thompson44ab89e2010-10-29 17:29:13 +00003111/// Examine constraint type and operand type and determine a weight value.
3112/// This object must already have been set up with the operand type
3113/// and the current alternative constraint selected.
3114TargetLowering::ConstraintWeight
3115SPUTargetLowering::getSingleConstraintMatchWeight(
3116 AsmOperandInfo &info, const char *constraint) const {
3117 ConstraintWeight weight = CW_Invalid;
3118 Value *CallOperandVal = info.CallOperandVal;
3119 // If we don't have a value, we can't do a match,
3120 // but allow it at the lowest weight.
3121 if (CallOperandVal == NULL)
3122 return CW_Default;
3123 // Look at the constraint type.
3124 switch (*constraint) {
3125 default:
3126 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
Owen Anderson95771af2011-02-25 21:41:48 +00003127 break;
John Thompson44ab89e2010-10-29 17:29:13 +00003128 //FIXME: Seems like the supported constraint letters were just copied
3129 // from PPC, as the following doesn't correspond to the GCC docs.
3130 // I'm leaving it so until someone adds the corresponding lowering support.
3131 case 'b':
3132 case 'r':
3133 case 'f':
3134 case 'd':
3135 case 'v':
3136 case 'y':
3137 weight = CW_Register;
3138 break;
3139 }
3140 return weight;
3141}
3142
Scott Michel5af8f0e2008-07-16 17:17:29 +00003143std::pair<unsigned, const TargetRegisterClass*>
Scott Michel266bc8f2007-12-04 22:23:35 +00003144SPUTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003145 EVT VT) const
Scott Michel266bc8f2007-12-04 22:23:35 +00003146{
3147 if (Constraint.size() == 1) {
3148 // GCC RS6000 Constraint Letters
3149 switch (Constraint[0]) {
3150 case 'b': // R1-R31
3151 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00003152 if (VT == MVT::i64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003153 return std::make_pair(0U, SPU::R64CRegisterClass);
3154 return std::make_pair(0U, SPU::R32CRegisterClass);
3155 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003156 if (VT == MVT::f32)
Scott Michel266bc8f2007-12-04 22:23:35 +00003157 return std::make_pair(0U, SPU::R32FPRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00003158 else if (VT == MVT::f64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003159 return std::make_pair(0U, SPU::R64FPRegisterClass);
3160 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003161 case 'v':
Scott Michel266bc8f2007-12-04 22:23:35 +00003162 return std::make_pair(0U, SPU::GPRCRegisterClass);
3163 }
3164 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00003165
Scott Michel266bc8f2007-12-04 22:23:35 +00003166 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3167}
3168
Scott Michela59d4692008-02-23 18:41:37 +00003169//! Compute used/known bits for a SPU operand
Scott Michel266bc8f2007-12-04 22:23:35 +00003170void
Dan Gohman475871a2008-07-27 21:46:04 +00003171SPUTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003172 const APInt &Mask,
Scott Michel5af8f0e2008-07-16 17:17:29 +00003173 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003174 APInt &KnownOne,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00003175 const SelectionDAG &DAG,
3176 unsigned Depth ) const {
Scott Michel203b2d62008-04-30 00:30:08 +00003177#if 0
Dan Gohmande551f92009-04-01 18:45:54 +00003178 const uint64_t uint64_sizebits = sizeof(uint64_t) * CHAR_BIT;
Scott Michela59d4692008-02-23 18:41:37 +00003179
3180 switch (Op.getOpcode()) {
3181 default:
3182 // KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
3183 break;
Scott Michela59d4692008-02-23 18:41:37 +00003184 case CALL:
3185 case SHUFB:
Scott Michel7a1c9e92008-11-22 23:50:42 +00003186 case SHUFFLE_MASK:
Scott Michela59d4692008-02-23 18:41:37 +00003187 case CNTB:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003188 case SPUISD::PREFSLOT2VEC:
Scott Michela59d4692008-02-23 18:41:37 +00003189 case SPUISD::LDRESULT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003190 case SPUISD::VEC2PREFSLOT:
Scott Michel203b2d62008-04-30 00:30:08 +00003191 case SPUISD::SHLQUAD_L_BITS:
3192 case SPUISD::SHLQUAD_L_BYTES:
Scott Michel203b2d62008-04-30 00:30:08 +00003193 case SPUISD::VEC_ROTL:
3194 case SPUISD::VEC_ROTR:
Scott Michel203b2d62008-04-30 00:30:08 +00003195 case SPUISD::ROTBYTES_LEFT:
Scott Michel8bf61e82008-06-02 22:18:03 +00003196 case SPUISD::SELECT_MASK:
3197 case SPUISD::SELB:
Scott Michela59d4692008-02-23 18:41:37 +00003198 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003199#endif
Scott Michel266bc8f2007-12-04 22:23:35 +00003200}
Scott Michel02d711b2008-12-30 23:28:25 +00003201
Scott Michelf0569be2008-12-27 04:51:36 +00003202unsigned
3203SPUTargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
3204 unsigned Depth) const {
3205 switch (Op.getOpcode()) {
3206 default:
3207 return 1;
Scott Michel266bc8f2007-12-04 22:23:35 +00003208
Scott Michelf0569be2008-12-27 04:51:36 +00003209 case ISD::SETCC: {
Owen Andersone50ed302009-08-10 22:56:29 +00003210 EVT VT = Op.getValueType();
Scott Michelf0569be2008-12-27 04:51:36 +00003211
Owen Anderson825b72b2009-08-11 20:47:22 +00003212 if (VT != MVT::i8 && VT != MVT::i16 && VT != MVT::i32) {
3213 VT = MVT::i32;
Scott Michelf0569be2008-12-27 04:51:36 +00003214 }
3215 return VT.getSizeInBits();
3216 }
3217 }
3218}
Scott Michel1df30c42008-12-29 03:23:36 +00003219
Scott Michel203b2d62008-04-30 00:30:08 +00003220// LowerAsmOperandForConstraint
3221void
Dan Gohman475871a2008-07-27 21:46:04 +00003222SPUTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00003223 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00003224 std::vector<SDValue> &Ops,
Scott Michel203b2d62008-04-30 00:30:08 +00003225 SelectionDAG &DAG) const {
3226 // Default, for the time being, to the base class handler
Eric Christopher100c8332011-06-02 23:16:42 +00003227 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Scott Michel203b2d62008-04-30 00:30:08 +00003228}
3229
Scott Michel266bc8f2007-12-04 22:23:35 +00003230/// isLegalAddressImmediate - Return true if the integer value can be used
3231/// as the offset of the target addressing mode.
Gabor Greif93c53e52008-08-31 15:37:04 +00003232bool SPUTargetLowering::isLegalAddressImmediate(int64_t V,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003233 Type *Ty) const {
Scott Michel266bc8f2007-12-04 22:23:35 +00003234 // SPU's addresses are 256K:
3235 return (V > -(1 << 18) && V < (1 << 18) - 1);
3236}
3237
3238bool SPUTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michel5af8f0e2008-07-16 17:17:29 +00003239 return false;
Scott Michel266bc8f2007-12-04 22:23:35 +00003240}
Dan Gohman6520e202008-10-18 02:06:02 +00003241
3242bool
3243SPUTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3244 // The SPU target isn't yet aware of offsets.
3245 return false;
3246}
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003247
3248// can we compare to Imm without writing it into a register?
3249bool SPUTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
3250 //ceqi, cgti, etc. all take s10 operand
3251 return isInt<10>(Imm);
3252}
3253
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003254bool
3255SPUTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003256 Type * ) const{
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003257
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003258 // A-form: 18bit absolute address.
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003259 if (AM.BaseGV && !AM.HasBaseReg && AM.Scale == 0 && AM.BaseOffs == 0)
3260 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003261
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003262 // D-form: reg + 14bit offset
3263 if (AM.BaseGV ==0 && AM.HasBaseReg && AM.Scale == 0 && isInt<14>(AM.BaseOffs))
3264 return true;
3265
3266 // X-form: reg+reg
3267 if (AM.BaseGV == 0 && AM.HasBaseReg && AM.Scale == 1 && AM.BaseOffs ==0)
3268 return true;
3269
3270 return false;
3271}