blob: 8550ea9813dd272812b6c262b27ca59d64a73952 [file] [log] [blame]
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001///===-- FastISel.cpp - Implementation of the FastISel class --------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the implementation of the FastISel class.
11//
Dan Gohman5ec9efd2008-09-30 20:48:29 +000012// "Fast" instruction selection is designed to emit very poor code quickly.
13// Also, it is not designed to be able to do much lowering, so most illegal
Chris Lattner44d2a982008-10-13 01:59:13 +000014// types (e.g. i64 on 32-bit targets) and operations are not supported. It is
15// also not intended to be able to do much optimization, except in a few cases
16// where doing optimizations reduces overall compile time. For example, folding
17// constants into immediate fields is often done, because it's cheap and it
18// reduces the number of instructions later phases have to examine.
Dan Gohman5ec9efd2008-09-30 20:48:29 +000019//
20// "Fast" instruction selection is able to fail gracefully and transfer
21// control to the SelectionDAG selector for operations that it doesn't
Chris Lattner44d2a982008-10-13 01:59:13 +000022// support. In many cases, this allows us to avoid duplicating a lot of
Dan Gohman5ec9efd2008-09-30 20:48:29 +000023// the complicated lowering logic that SelectionDAG currently has.
24//
25// The intended use for "fast" instruction selection is "-O0" mode
26// compilation, where the quality of the generated code is irrelevant when
Chris Lattner44d2a982008-10-13 01:59:13 +000027// weighed against the speed at which the code can be generated. Also,
Dan Gohman5ec9efd2008-09-30 20:48:29 +000028// at -O0, the LLVM optimizers are not running, and this makes the
29// compile time of codegen a much higher portion of the overall compile
Chris Lattner44d2a982008-10-13 01:59:13 +000030// time. Despite its limitations, "fast" instruction selection is able to
Dan Gohman5ec9efd2008-09-30 20:48:29 +000031// handle enough code on its own to provide noticeable overall speedups
32// in -O0 compiles.
33//
34// Basic operations are supported in a target-independent way, by reading
35// the same instruction descriptions that the SelectionDAG selector reads,
36// and identifying simple arithmetic operations that can be directly selected
Chris Lattner44d2a982008-10-13 01:59:13 +000037// from simple operators. More complicated operations currently require
Dan Gohman5ec9efd2008-09-30 20:48:29 +000038// target-specific code.
39//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000040//===----------------------------------------------------------------------===//
41
Dan Gohman33134c42008-09-25 17:05:24 +000042#include "llvm/Function.h"
43#include "llvm/GlobalVariable.h"
Dan Gohman6f2766d2008-08-19 22:31:46 +000044#include "llvm/Instructions.h"
Dan Gohman33134c42008-09-25 17:05:24 +000045#include "llvm/IntrinsicInst.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000046#include "llvm/CodeGen/FastISel.h"
47#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman33134c42008-09-25 17:05:24 +000048#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000049#include "llvm/CodeGen/MachineRegisterInfo.h"
Devang Patel83489bb2009-01-13 00:35:13 +000050#include "llvm/CodeGen/DwarfWriter.h"
51#include "llvm/Analysis/DebugInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000052#include "llvm/Target/TargetData.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000053#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000054#include "llvm/Target/TargetLowering.h"
Dan Gohmanbb466332008-08-20 21:05:57 +000055#include "llvm/Target/TargetMachine.h"
Dan Gohmandd5b58a2008-10-14 23:54:11 +000056#include "SelectionDAGBuild.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000057using namespace llvm;
58
Dan Gohman3df24e62008-09-03 23:12:08 +000059unsigned FastISel::getRegForValue(Value *V) {
Owen Andersone50ed302009-08-10 22:56:29 +000060 EVT RealVT = TLI.getValueType(V->getType(), /*AllowUnknown=*/true);
Dan Gohman4fd55282009-04-07 20:40:11 +000061 // Don't handle non-simple values in FastISel.
62 if (!RealVT.isSimple())
63 return 0;
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000064
65 // Ignore illegal types. We must do this before looking up the value
66 // in ValueMap because Arguments are given virtual registers regardless
67 // of whether FastISel can handle them.
Owen Anderson825b72b2009-08-11 20:47:22 +000068 MVT VT = RealVT.getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000069 if (!TLI.isTypeLegal(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +000070 // Promote MVT::i1 to a legal type though, because it's common and easy.
71 if (VT == MVT::i1)
Owen Anderson23b9b192009-08-12 00:36:31 +000072 VT = TLI.getTypeToTransformTo(V->getContext(), VT).getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000073 else
74 return 0;
75 }
76
Dan Gohman104e4ce2008-09-03 23:32:19 +000077 // Look up the value to see if we already have a register for it. We
78 // cache values defined by Instructions across blocks, and other values
79 // only locally. This is because Instructions already have the SSA
80 // def-dominatess-use requirement enforced.
Owen Anderson99aaf102008-09-03 17:37:03 +000081 if (ValueMap.count(V))
82 return ValueMap[V];
Dan Gohman104e4ce2008-09-03 23:32:19 +000083 unsigned Reg = LocalValueMap[V];
84 if (Reg != 0)
85 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +000086
Dan Gohmanad368ac2008-08-27 18:10:19 +000087 if (ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +000088 if (CI->getValue().getActiveBits() <= 64)
89 Reg = FastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Dan Gohman0586d912008-09-10 20:11:02 +000090 } else if (isa<AllocaInst>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +000091 Reg = TargetMaterializeAlloca(cast<AllocaInst>(V));
Dan Gohman205d9252008-08-28 21:19:07 +000092 } else if (isa<ConstantPointerNull>(V)) {
Dan Gohman1e9e8c32008-10-07 22:03:27 +000093 // Translate this as an integer zero so that it can be
94 // local-CSE'd with actual integer zeros.
Owen Anderson1d0be152009-08-13 21:58:54 +000095 Reg =
96 getRegForValue(Constant::getNullValue(TD.getIntPtrType(V->getContext())));
Dan Gohmanad368ac2008-08-27 18:10:19 +000097 } else if (ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +000098 Reg = FastEmit_f(VT, VT, ISD::ConstantFP, CF);
Dan Gohmanad368ac2008-08-27 18:10:19 +000099
100 if (!Reg) {
101 const APFloat &Flt = CF->getValueAPF();
Owen Andersone50ed302009-08-10 22:56:29 +0000102 EVT IntVT = TLI.getPointerTy();
Dan Gohmanad368ac2008-08-27 18:10:19 +0000103
104 uint64_t x[2];
105 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000106 bool isExact;
107 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
108 APFloat::rmTowardZero, &isExact);
109 if (isExact) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000110 APInt IntVal(IntBitWidth, 2, x);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000111
Owen Andersone922c022009-07-22 00:24:57 +0000112 unsigned IntegerReg =
Owen Andersoneed707b2009-07-24 23:12:02 +0000113 getRegForValue(ConstantInt::get(V->getContext(), IntVal));
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000114 if (IntegerReg != 0)
115 Reg = FastEmit_r(IntVT.getSimpleVT(), VT, ISD::SINT_TO_FP, IntegerReg);
116 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000117 }
Dan Gohman40b189e2008-09-05 18:18:20 +0000118 } else if (ConstantExpr *CE = dyn_cast<ConstantExpr>(V)) {
119 if (!SelectOperator(CE, CE->getOpcode())) return 0;
120 Reg = LocalValueMap[CE];
Dan Gohman205d9252008-08-28 21:19:07 +0000121 } else if (isa<UndefValue>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +0000122 Reg = createResultReg(TLI.getRegClassFor(VT));
Bill Wendling9bc96a52009-02-03 00:55:04 +0000123 BuildMI(MBB, DL, TII.get(TargetInstrInfo::IMPLICIT_DEF), Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000124 }
Owen Andersond5d81a42008-09-03 17:51:57 +0000125
Dan Gohmandceffe62008-09-25 01:28:51 +0000126 // If target-independent code couldn't handle the value, give target-specific
127 // code a try.
Owen Anderson6e607452008-09-05 23:36:01 +0000128 if (!Reg && isa<Constant>(V))
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000129 Reg = TargetMaterializeConstant(cast<Constant>(V));
Owen Anderson6e607452008-09-05 23:36:01 +0000130
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000131 // Don't cache constant materializations in the general ValueMap.
132 // To do so would require tracking what uses they dominate.
Dan Gohmandceffe62008-09-25 01:28:51 +0000133 if (Reg != 0)
134 LocalValueMap[V] = Reg;
Dan Gohman104e4ce2008-09-03 23:32:19 +0000135 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000136}
137
Evan Cheng59fbc802008-09-09 01:26:59 +0000138unsigned FastISel::lookUpRegForValue(Value *V) {
139 // Look up the value to see if we already have a register for it. We
140 // cache values defined by Instructions across blocks, and other values
141 // only locally. This is because Instructions already have the SSA
142 // def-dominatess-use requirement enforced.
143 if (ValueMap.count(V))
144 return ValueMap[V];
145 return LocalValueMap[V];
146}
147
Owen Andersoncc54e762008-08-30 00:38:46 +0000148/// UpdateValueMap - Update the value map to include the new mapping for this
149/// instruction, or insert an extra copy to get the result in a previous
150/// determined register.
151/// NOTE: This is only necessary because we might select a block that uses
152/// a value before we select the block that defines the value. It might be
153/// possible to fix this by selecting blocks in reverse postorder.
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000154unsigned FastISel::UpdateValueMap(Value* I, unsigned Reg) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000155 if (!isa<Instruction>(I)) {
156 LocalValueMap[I] = Reg;
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000157 return Reg;
Dan Gohman40b189e2008-09-05 18:18:20 +0000158 }
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000159
160 unsigned &AssignedReg = ValueMap[I];
161 if (AssignedReg == 0)
162 AssignedReg = Reg;
Chris Lattner36e39462009-04-12 07:46:30 +0000163 else if (Reg != AssignedReg) {
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000164 const TargetRegisterClass *RegClass = MRI.getRegClass(Reg);
165 TII.copyRegToReg(*MBB, MBB->end(), AssignedReg,
166 Reg, RegClass, RegClass);
167 }
168 return AssignedReg;
Owen Andersoncc54e762008-08-30 00:38:46 +0000169}
170
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000171unsigned FastISel::getRegForGEPIndex(Value *Idx) {
172 unsigned IdxN = getRegForValue(Idx);
173 if (IdxN == 0)
174 // Unhandled operand. Halt "fast" selection and bail.
175 return 0;
176
177 // If the index is smaller or larger than intptr_t, truncate or extend it.
Owen Anderson766b5ef2009-08-11 21:59:30 +0000178 MVT PtrVT = TLI.getPointerTy();
Owen Andersone50ed302009-08-10 22:56:29 +0000179 EVT IdxVT = EVT::getEVT(Idx->getType(), /*HandleUnknown=*/false);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000180 if (IdxVT.bitsLT(PtrVT))
Owen Anderson766b5ef2009-08-11 21:59:30 +0000181 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::SIGN_EXTEND, IdxN);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000182 else if (IdxVT.bitsGT(PtrVT))
Owen Anderson766b5ef2009-08-11 21:59:30 +0000183 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::TRUNCATE, IdxN);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000184 return IdxN;
185}
186
Dan Gohmanbdedd442008-08-20 00:11:48 +0000187/// SelectBinaryOp - Select and emit code for a binary operator instruction,
188/// which has an opcode which directly corresponds to the given ISD opcode.
189///
Dan Gohman40b189e2008-09-05 18:18:20 +0000190bool FastISel::SelectBinaryOp(User *I, ISD::NodeType ISDOpcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000191 EVT VT = EVT::getEVT(I->getType(), /*HandleUnknown=*/true);
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 if (VT == MVT::Other || !VT.isSimple())
Dan Gohmanbdedd442008-08-20 00:11:48 +0000193 // Unhandled type. Halt "fast" selection and bail.
194 return false;
Dan Gohman638c6832008-09-05 18:44:22 +0000195
Dan Gohmanb71fea22008-08-26 20:52:40 +0000196 // We only handle legal types. For example, on x86-32 the instruction
197 // selector contains all of the 64-bit instructions from x86-64,
198 // under the assumption that i64 won't be used if the target doesn't
199 // support it.
Dan Gohman638c6832008-09-05 18:44:22 +0000200 if (!TLI.isTypeLegal(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 // MVT::i1 is special. Allow AND, OR, or XOR because they
Dan Gohman638c6832008-09-05 18:44:22 +0000202 // don't require additional zeroing, which makes them easy.
Owen Anderson825b72b2009-08-11 20:47:22 +0000203 if (VT == MVT::i1 &&
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000204 (ISDOpcode == ISD::AND || ISDOpcode == ISD::OR ||
205 ISDOpcode == ISD::XOR))
Owen Anderson23b9b192009-08-12 00:36:31 +0000206 VT = TLI.getTypeToTransformTo(I->getContext(), VT);
Dan Gohman638c6832008-09-05 18:44:22 +0000207 else
208 return false;
209 }
Dan Gohmanbdedd442008-08-20 00:11:48 +0000210
Dan Gohman3df24e62008-09-03 23:12:08 +0000211 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000212 if (Op0 == 0)
213 // Unhandled operand. Halt "fast" selection and bail.
214 return false;
215
216 // Check if the second operand is a constant and handle it appropriately.
217 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000218 unsigned ResultReg = FastEmit_ri(VT.getSimpleVT(), VT.getSimpleVT(),
219 ISDOpcode, Op0, CI->getZExtValue());
220 if (ResultReg != 0) {
221 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000222 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000223 return true;
224 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000225 }
226
Dan Gohman10df0fa2008-08-27 01:09:54 +0000227 // Check if the second operand is a constant float.
228 if (ConstantFP *CF = dyn_cast<ConstantFP>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000229 unsigned ResultReg = FastEmit_rf(VT.getSimpleVT(), VT.getSimpleVT(),
230 ISDOpcode, Op0, CF);
231 if (ResultReg != 0) {
232 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000233 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000234 return true;
235 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000236 }
237
Dan Gohman3df24e62008-09-03 23:12:08 +0000238 unsigned Op1 = getRegForValue(I->getOperand(1));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000239 if (Op1 == 0)
240 // Unhandled operand. Halt "fast" selection and bail.
241 return false;
242
Dan Gohmanad368ac2008-08-27 18:10:19 +0000243 // Now we have both operands in registers. Emit the instruction.
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000244 unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(),
245 ISDOpcode, Op0, Op1);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000246 if (ResultReg == 0)
247 // Target-specific code wasn't able to find a machine opcode for
248 // the given ISD opcode and type. Halt "fast" selection and bail.
249 return false;
250
Dan Gohman8014e862008-08-20 00:23:20 +0000251 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000252 UpdateValueMap(I, ResultReg);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000253 return true;
254}
255
Dan Gohman40b189e2008-09-05 18:18:20 +0000256bool FastISel::SelectGetElementPtr(User *I) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000257 unsigned N = getRegForValue(I->getOperand(0));
Evan Cheng83785c82008-08-20 22:45:34 +0000258 if (N == 0)
259 // Unhandled operand. Halt "fast" selection and bail.
260 return false;
261
262 const Type *Ty = I->getOperand(0)->getType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 MVT VT = TLI.getPointerTy();
Evan Cheng83785c82008-08-20 22:45:34 +0000264 for (GetElementPtrInst::op_iterator OI = I->op_begin()+1, E = I->op_end();
265 OI != E; ++OI) {
266 Value *Idx = *OI;
267 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
268 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
269 if (Field) {
270 // N = N + Offset
271 uint64_t Offs = TD.getStructLayout(StTy)->getElementOffset(Field);
272 // FIXME: This can be optimized by combining the add with a
273 // subsequent one.
Dan Gohman7a0e6592008-08-21 17:25:26 +0000274 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000275 if (N == 0)
276 // Unhandled operand. Halt "fast" selection and bail.
277 return false;
278 }
279 Ty = StTy->getElementType(Field);
280 } else {
281 Ty = cast<SequentialType>(Ty)->getElementType();
282
283 // If this is a constant subscript, handle it quickly.
284 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
285 if (CI->getZExtValue() == 0) continue;
286 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +0000287 TD.getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Dan Gohman7a0e6592008-08-21 17:25:26 +0000288 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000289 if (N == 0)
290 // Unhandled operand. Halt "fast" selection and bail.
291 return false;
292 continue;
293 }
294
295 // N = N + Idx * ElementSize;
Duncan Sands777d2302009-05-09 07:06:46 +0000296 uint64_t ElementSize = TD.getTypeAllocSize(Ty);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000297 unsigned IdxN = getRegForGEPIndex(Idx);
Evan Cheng83785c82008-08-20 22:45:34 +0000298 if (IdxN == 0)
299 // Unhandled operand. Halt "fast" selection and bail.
300 return false;
301
Dan Gohman80bc6e22008-08-26 20:57:08 +0000302 if (ElementSize != 1) {
Dan Gohmanf93cf792008-08-21 17:37:05 +0000303 IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, ElementSize, VT);
Dan Gohman80bc6e22008-08-26 20:57:08 +0000304 if (IdxN == 0)
305 // Unhandled operand. Halt "fast" selection and bail.
306 return false;
307 }
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000308 N = FastEmit_rr(VT, VT, ISD::ADD, N, IdxN);
Evan Cheng83785c82008-08-20 22:45:34 +0000309 if (N == 0)
310 // Unhandled operand. Halt "fast" selection and bail.
311 return false;
312 }
313 }
314
315 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000316 UpdateValueMap(I, N);
Evan Cheng83785c82008-08-20 22:45:34 +0000317 return true;
Dan Gohmanbdedd442008-08-20 00:11:48 +0000318}
319
Dan Gohman33134c42008-09-25 17:05:24 +0000320bool FastISel::SelectCall(User *I) {
321 Function *F = cast<CallInst>(I)->getCalledFunction();
322 if (!F) return false;
323
324 unsigned IID = F->getIntrinsicID();
325 switch (IID) {
326 default: break;
327 case Intrinsic::dbg_stoppoint: {
328 DbgStopPointInst *SPI = cast<DbgStopPointInst>(I);
Devang Patel7e1e31f2009-07-02 22:43:26 +0000329 if (isValidDebugInfoIntrinsic(*SPI, CodeGenOpt::None))
330 setCurDebugLoc(ExtractDebugLocation(*SPI, MF.getDebugLocInfo()));
Dan Gohman33134c42008-09-25 17:05:24 +0000331 return true;
332 }
333 case Intrinsic::dbg_region_start: {
334 DbgRegionStartInst *RSI = cast<DbgRegionStartInst>(I);
Devang Patel7e1e31f2009-07-02 22:43:26 +0000335 if (isValidDebugInfoIntrinsic(*RSI, CodeGenOpt::None) && DW
336 && DW->ShouldEmitDwarfDebug()) {
Bill Wendlingdf7d5d32009-05-21 00:04:55 +0000337 unsigned ID =
Devang Patele4b27562009-08-28 23:24:31 +0000338 DW->RecordRegionStart(RSI->getContext());
Bill Wendling92c1e122009-02-13 02:16:35 +0000339 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
340 BuildMI(MBB, DL, II).addImm(ID);
341 }
Dan Gohman33134c42008-09-25 17:05:24 +0000342 return true;
343 }
344 case Intrinsic::dbg_region_end: {
345 DbgRegionEndInst *REI = cast<DbgRegionEndInst>(I);
Devang Patel7e1e31f2009-07-02 22:43:26 +0000346 if (isValidDebugInfoIntrinsic(*REI, CodeGenOpt::None) && DW
347 && DW->ShouldEmitDwarfDebug()) {
Devang Patel1be3ecc2009-04-15 00:10:26 +0000348 unsigned ID = 0;
Devang Patele4b27562009-08-28 23:24:31 +0000349 DISubprogram Subprogram(REI->getContext());
Devang Patel7e1e31f2009-07-02 22:43:26 +0000350 if (isInlinedFnEnd(*REI, MF.getFunction())) {
Devang Patel1be3ecc2009-04-15 00:10:26 +0000351 // This is end of an inlined function.
352 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
353 ID = DW->RecordInlinedFnEnd(Subprogram);
Devang Patel8818b8f2009-04-15 20:11:08 +0000354 if (ID)
Devang Patel02f8c412009-04-16 17:55:30 +0000355 // Returned ID is 0 if this is unbalanced "end of inlined
356 // scope". This could happen if optimizer eats dbg intrinsics
357 // or "beginning of inlined scope" is not recoginized due to
Devang Patel11a407f2009-06-15 21:45:50 +0000358 // missing location info. In such cases, ignore this region.end.
Devang Patel8818b8f2009-04-15 20:11:08 +0000359 BuildMI(MBB, DL, II).addImm(ID);
Devang Patel1be3ecc2009-04-15 00:10:26 +0000360 } else {
361 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
Devang Patele4b27562009-08-28 23:24:31 +0000362 ID = DW->RecordRegionEnd(REI->getContext());
Devang Patel1be3ecc2009-04-15 00:10:26 +0000363 BuildMI(MBB, DL, II).addImm(ID);
364 }
Bill Wendling92c1e122009-02-13 02:16:35 +0000365 }
Dan Gohman33134c42008-09-25 17:05:24 +0000366 return true;
367 }
368 case Intrinsic::dbg_func_start: {
Dan Gohman33134c42008-09-25 17:05:24 +0000369 DbgFuncStartInst *FSI = cast<DbgFuncStartInst>(I);
Devang Patel7e1e31f2009-07-02 22:43:26 +0000370 if (!isValidDebugInfoIntrinsic(*FSI, CodeGenOpt::None) || !DW
371 || !DW->ShouldEmitDwarfDebug())
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +0000372 return true;
Bill Wendling9bc96a52009-02-03 00:55:04 +0000373
Devang Patel7e1e31f2009-07-02 22:43:26 +0000374 if (isInlinedFnStart(*FSI, MF.getFunction())) {
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +0000375 // This is a beginning of an inlined function.
Devang Patel7e1e31f2009-07-02 22:43:26 +0000376
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +0000377 // If llvm.dbg.func.start is seen in a new block before any
378 // llvm.dbg.stoppoint intrinsic then the location info is unknown.
379 // FIXME : Why DebugLoc is reset at the beginning of each block ?
Devang Patel6d8f1262009-07-02 00:28:03 +0000380 DebugLoc PrevLoc = DL;
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +0000381 if (PrevLoc.isUnknown())
382 return true;
383 // Record the source line.
Devang Patel7e1e31f2009-07-02 22:43:26 +0000384 setCurDebugLoc(ExtractDebugLocation(*FSI, MF.getDebugLocInfo()));
385
386 DebugLocTuple PrevLocTpl = MF.getDebugLocTuple(PrevLoc);
Devang Patele4b27562009-08-28 23:24:31 +0000387 DISubprogram SP(FSI->getSubprogram());
Devang Patel7e1e31f2009-07-02 22:43:26 +0000388 unsigned LabelID = DW->RecordInlinedFnStart(SP,
389 DICompileUnit(PrevLocTpl.CompileUnit),
390 PrevLocTpl.Line,
391 PrevLocTpl.Col);
392 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
393 BuildMI(MBB, DL, II).addImm(LabelID);
Devang Patel6d8f1262009-07-02 00:28:03 +0000394 return true;
Dan Gohman33134c42008-09-25 17:05:24 +0000395 }
Devang Patel6d8f1262009-07-02 00:28:03 +0000396
Devang Patel7e1e31f2009-07-02 22:43:26 +0000397 // This is a beginning of a new function.
398 MF.setDefaultDebugLoc(ExtractDebugLocation(*FSI, MF.getDebugLocInfo()));
399
400 // llvm.dbg.func_start also defines beginning of function scope.
Devang Patele4b27562009-08-28 23:24:31 +0000401 DW->RecordRegionStart(FSI->getSubprogram());
Dan Gohman33134c42008-09-25 17:05:24 +0000402 return true;
403 }
Bill Wendling92c1e122009-02-13 02:16:35 +0000404 case Intrinsic::dbg_declare: {
405 DbgDeclareInst *DI = cast<DbgDeclareInst>(I);
Devang Patel7e1e31f2009-07-02 22:43:26 +0000406 if (!isValidDebugInfoIntrinsic(*DI, CodeGenOpt::None) || !DW
407 || !DW->ShouldEmitDwarfDebug())
408 return true;
409
Bill Wendling92c1e122009-02-13 02:16:35 +0000410 Value *Variable = DI->getVariable();
Devang Patel7e1e31f2009-07-02 22:43:26 +0000411 Value *Address = DI->getAddress();
412 if (BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
413 Address = BCI->getOperand(0);
414 AllocaInst *AI = dyn_cast<AllocaInst>(Address);
415 // Don't handle byval struct arguments or VLAs, for example.
416 if (!AI) break;
417 DenseMap<const AllocaInst*, int>::iterator SI =
418 StaticAllocaMap.find(AI);
419 if (SI == StaticAllocaMap.end()) break; // VLAs.
420 int FI = SI->second;
421
Devang Patele4b27562009-08-28 23:24:31 +0000422 DW->RecordVariable(cast<MDNode>(Variable), FI);
Dan Gohman33134c42008-09-25 17:05:24 +0000423 return true;
Bill Wendling92c1e122009-02-13 02:16:35 +0000424 }
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000425 case Intrinsic::eh_exception: {
Owen Andersone50ed302009-08-10 22:56:29 +0000426 EVT VT = TLI.getValueType(I->getType());
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000427 switch (TLI.getOperationAction(ISD::EXCEPTIONADDR, VT)) {
428 default: break;
429 case TargetLowering::Expand: {
Duncan Sandsb0f1e172009-05-22 20:36:31 +0000430 assert(MBB->isLandingPad() && "Call to eh.exception not in landing pad!");
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000431 unsigned Reg = TLI.getExceptionAddressRegister();
432 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
433 unsigned ResultReg = createResultReg(RC);
434 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
435 Reg, RC, RC);
436 assert(InsertedCopy && "Can't copy address registers!");
Evan Cheng24ac4082008-11-24 07:09:49 +0000437 InsertedCopy = InsertedCopy;
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000438 UpdateValueMap(I, ResultReg);
439 return true;
440 }
441 }
442 break;
443 }
444 case Intrinsic::eh_selector_i32:
445 case Intrinsic::eh_selector_i64: {
Owen Andersone50ed302009-08-10 22:56:29 +0000446 EVT VT = TLI.getValueType(I->getType());
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000447 switch (TLI.getOperationAction(ISD::EHSELECTION, VT)) {
448 default: break;
449 case TargetLowering::Expand: {
Owen Andersone50ed302009-08-10 22:56:29 +0000450 EVT VT = (IID == Intrinsic::eh_selector_i32 ?
Owen Anderson825b72b2009-08-11 20:47:22 +0000451 MVT::i32 : MVT::i64);
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000452
453 if (MMI) {
454 if (MBB->isLandingPad())
455 AddCatchInfo(*cast<CallInst>(I), MMI, MBB);
456 else {
457#ifndef NDEBUG
458 CatchInfoLost.insert(cast<CallInst>(I));
459#endif
460 // FIXME: Mark exception selector register as live in. Hack for PR1508.
461 unsigned Reg = TLI.getExceptionSelectorRegister();
462 if (Reg) MBB->addLiveIn(Reg);
463 }
464
465 unsigned Reg = TLI.getExceptionSelectorRegister();
466 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
467 unsigned ResultReg = createResultReg(RC);
468 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
469 Reg, RC, RC);
470 assert(InsertedCopy && "Can't copy address registers!");
Evan Cheng24ac4082008-11-24 07:09:49 +0000471 InsertedCopy = InsertedCopy;
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000472 UpdateValueMap(I, ResultReg);
473 } else {
474 unsigned ResultReg =
Owen Andersona7235ea2009-07-31 20:28:14 +0000475 getRegForValue(Constant::getNullValue(I->getType()));
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000476 UpdateValueMap(I, ResultReg);
477 }
478 return true;
479 }
480 }
481 break;
482 }
Dan Gohman33134c42008-09-25 17:05:24 +0000483 }
484 return false;
485}
486
Dan Gohman40b189e2008-09-05 18:18:20 +0000487bool FastISel::SelectCast(User *I, ISD::NodeType Opcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000488 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
489 EVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000490
Owen Anderson825b72b2009-08-11 20:47:22 +0000491 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
492 DstVT == MVT::Other || !DstVT.isSimple())
Owen Andersond0533c92008-08-26 23:46:32 +0000493 // Unhandled type. Halt "fast" selection and bail.
494 return false;
495
Dan Gohman474d3b32009-03-13 23:53:06 +0000496 // Check if the destination type is legal. Or as a special case,
497 // it may be i1 if we're doing a truncate because that's
498 // easy and somewhat common.
499 if (!TLI.isTypeLegal(DstVT))
Owen Anderson825b72b2009-08-11 20:47:22 +0000500 if (DstVT != MVT::i1 || Opcode != ISD::TRUNCATE)
Dan Gohman91b6f972008-10-03 01:28:47 +0000501 // Unhandled type. Halt "fast" selection and bail.
502 return false;
Dan Gohman474d3b32009-03-13 23:53:06 +0000503
504 // Check if the source operand is legal. Or as a special case,
505 // it may be i1 if we're doing zero-extension because that's
506 // easy and somewhat common.
507 if (!TLI.isTypeLegal(SrcVT))
Owen Anderson825b72b2009-08-11 20:47:22 +0000508 if (SrcVT != MVT::i1 || Opcode != ISD::ZERO_EXTEND)
Dan Gohman474d3b32009-03-13 23:53:06 +0000509 // Unhandled type. Halt "fast" selection and bail.
510 return false;
511
Dan Gohman3df24e62008-09-03 23:12:08 +0000512 unsigned InputReg = getRegForValue(I->getOperand(0));
Owen Andersond0533c92008-08-26 23:46:32 +0000513 if (!InputReg)
514 // Unhandled operand. Halt "fast" selection and bail.
515 return false;
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000516
517 // If the operand is i1, arrange for the high bits in the register to be zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000518 if (SrcVT == MVT::i1) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000519 SrcVT = TLI.getTypeToTransformTo(I->getContext(), SrcVT);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000520 InputReg = FastEmitZExtFromI1(SrcVT.getSimpleVT(), InputReg);
521 if (!InputReg)
522 return false;
523 }
Dan Gohman474d3b32009-03-13 23:53:06 +0000524 // If the result is i1, truncate to the target's type for i1 first.
Owen Anderson825b72b2009-08-11 20:47:22 +0000525 if (DstVT == MVT::i1)
Owen Anderson23b9b192009-08-12 00:36:31 +0000526 DstVT = TLI.getTypeToTransformTo(I->getContext(), DstVT);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000527
Owen Andersond0533c92008-08-26 23:46:32 +0000528 unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(),
529 DstVT.getSimpleVT(),
530 Opcode,
531 InputReg);
532 if (!ResultReg)
533 return false;
534
Dan Gohman3df24e62008-09-03 23:12:08 +0000535 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000536 return true;
537}
538
Dan Gohman40b189e2008-09-05 18:18:20 +0000539bool FastISel::SelectBitCast(User *I) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000540 // If the bitcast doesn't change the type, just use the operand value.
541 if (I->getType() == I->getOperand(0)->getType()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000542 unsigned Reg = getRegForValue(I->getOperand(0));
Dan Gohmana318dab2008-08-27 20:41:38 +0000543 if (Reg == 0)
544 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000545 UpdateValueMap(I, Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000546 return true;
547 }
548
549 // Bitcasts of other values become reg-reg copies or BIT_CONVERT operators.
Owen Andersone50ed302009-08-10 22:56:29 +0000550 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
551 EVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000552
Owen Anderson825b72b2009-08-11 20:47:22 +0000553 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
554 DstVT == MVT::Other || !DstVT.isSimple() ||
Owen Andersond0533c92008-08-26 23:46:32 +0000555 !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
556 // Unhandled type. Halt "fast" selection and bail.
557 return false;
558
Dan Gohman3df24e62008-09-03 23:12:08 +0000559 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmanad368ac2008-08-27 18:10:19 +0000560 if (Op0 == 0)
561 // Unhandled operand. Halt "fast" selection and bail.
Owen Andersond0533c92008-08-26 23:46:32 +0000562 return false;
563
Dan Gohmanad368ac2008-08-27 18:10:19 +0000564 // First, try to perform the bitcast by inserting a reg-reg copy.
565 unsigned ResultReg = 0;
566 if (SrcVT.getSimpleVT() == DstVT.getSimpleVT()) {
567 TargetRegisterClass* SrcClass = TLI.getRegClassFor(SrcVT);
568 TargetRegisterClass* DstClass = TLI.getRegClassFor(DstVT);
569 ResultReg = createResultReg(DstClass);
570
571 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
572 Op0, DstClass, SrcClass);
573 if (!InsertedCopy)
574 ResultReg = 0;
575 }
576
577 // If the reg-reg copy failed, select a BIT_CONVERT opcode.
578 if (!ResultReg)
579 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(),
580 ISD::BIT_CONVERT, Op0);
581
582 if (!ResultReg)
Owen Andersond0533c92008-08-26 23:46:32 +0000583 return false;
584
Dan Gohman3df24e62008-09-03 23:12:08 +0000585 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000586 return true;
587}
588
Dan Gohman3df24e62008-09-03 23:12:08 +0000589bool
590FastISel::SelectInstruction(Instruction *I) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000591 return SelectOperator(I, I->getOpcode());
592}
593
Dan Gohmand98d6202008-10-02 22:15:21 +0000594/// FastEmitBranch - Emit an unconditional branch to the given block,
595/// unless it is the immediate (fall-through) successor, and update
596/// the CFG.
597void
598FastISel::FastEmitBranch(MachineBasicBlock *MSucc) {
599 MachineFunction::iterator NextMBB =
600 next(MachineFunction::iterator(MBB));
601
602 if (MBB->isLayoutSuccessor(MSucc)) {
603 // The unconditional fall-through case, which needs no instructions.
604 } else {
605 // The unconditional branch case.
606 TII.InsertBranch(*MBB, MSucc, NULL, SmallVector<MachineOperand, 0>());
607 }
608 MBB->addSuccessor(MSucc);
609}
610
Dan Gohman3d45a852009-09-03 22:53:57 +0000611/// SelectFNeg - Emit an FNeg operation.
612///
613bool
614FastISel::SelectFNeg(User *I) {
615 unsigned OpReg = getRegForValue(BinaryOperator::getFNegArgument(I));
616 if (OpReg == 0) return false;
617
Dan Gohmanfd06aa72009-09-07 23:47:14 +0000618 // Bitcast the value to integer, twiddle the sign bit with xor,
619 // and then bitcast it back to floating-point.
Dan Gohman3d45a852009-09-03 22:53:57 +0000620 EVT VT = TLI.getValueType(I->getType());
621 if (VT.getSizeInBits() > 64) return false;
Dan Gohmanfd06aa72009-09-07 23:47:14 +0000622 EVT IntVT = EVT::getIntegerVT(I->getContext(), VT.getSizeInBits());
623
624 unsigned IntReg = FastEmit_r(VT.getSimpleVT(), IntVT.getSimpleVT(),
625 ISD::BIT_CONVERT, OpReg);
626 if (IntReg == 0)
627 return false;
628
629 unsigned IntResultReg = FastEmit_ri_(IntVT.getSimpleVT(), ISD::XOR, IntReg,
630 UINT64_C(1) << (VT.getSizeInBits()-1),
631 IntVT.getSimpleVT());
632 if (IntResultReg == 0)
633 return false;
634
635 unsigned ResultReg = FastEmit_r(IntVT.getSimpleVT(), VT.getSimpleVT(),
636 ISD::BIT_CONVERT, IntResultReg);
Dan Gohman3d45a852009-09-03 22:53:57 +0000637 if (ResultReg == 0)
638 return false;
639
640 UpdateValueMap(I, ResultReg);
641 return true;
642}
643
Dan Gohman40b189e2008-09-05 18:18:20 +0000644bool
645FastISel::SelectOperator(User *I, unsigned Opcode) {
646 switch (Opcode) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000647 case Instruction::Add:
648 return SelectBinaryOp(I, ISD::ADD);
649 case Instruction::FAdd:
650 return SelectBinaryOp(I, ISD::FADD);
651 case Instruction::Sub:
652 return SelectBinaryOp(I, ISD::SUB);
653 case Instruction::FSub:
Dan Gohman3d45a852009-09-03 22:53:57 +0000654 // FNeg is currently represented in LLVM IR as a special case of FSub.
655 if (BinaryOperator::isFNeg(I))
656 return SelectFNeg(I);
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000657 return SelectBinaryOp(I, ISD::FSUB);
658 case Instruction::Mul:
659 return SelectBinaryOp(I, ISD::MUL);
660 case Instruction::FMul:
661 return SelectBinaryOp(I, ISD::FMUL);
Dan Gohman3df24e62008-09-03 23:12:08 +0000662 case Instruction::SDiv:
663 return SelectBinaryOp(I, ISD::SDIV);
664 case Instruction::UDiv:
665 return SelectBinaryOp(I, ISD::UDIV);
666 case Instruction::FDiv:
667 return SelectBinaryOp(I, ISD::FDIV);
668 case Instruction::SRem:
669 return SelectBinaryOp(I, ISD::SREM);
670 case Instruction::URem:
671 return SelectBinaryOp(I, ISD::UREM);
672 case Instruction::FRem:
673 return SelectBinaryOp(I, ISD::FREM);
674 case Instruction::Shl:
675 return SelectBinaryOp(I, ISD::SHL);
676 case Instruction::LShr:
677 return SelectBinaryOp(I, ISD::SRL);
678 case Instruction::AShr:
679 return SelectBinaryOp(I, ISD::SRA);
680 case Instruction::And:
681 return SelectBinaryOp(I, ISD::AND);
682 case Instruction::Or:
683 return SelectBinaryOp(I, ISD::OR);
684 case Instruction::Xor:
685 return SelectBinaryOp(I, ISD::XOR);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000686
Dan Gohman3df24e62008-09-03 23:12:08 +0000687 case Instruction::GetElementPtr:
688 return SelectGetElementPtr(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000689
Dan Gohman3df24e62008-09-03 23:12:08 +0000690 case Instruction::Br: {
691 BranchInst *BI = cast<BranchInst>(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000692
Dan Gohman3df24e62008-09-03 23:12:08 +0000693 if (BI->isUnconditional()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000694 BasicBlock *LLVMSucc = BI->getSuccessor(0);
695 MachineBasicBlock *MSucc = MBBMap[LLVMSucc];
Dan Gohmand98d6202008-10-02 22:15:21 +0000696 FastEmitBranch(MSucc);
Dan Gohman3df24e62008-09-03 23:12:08 +0000697 return true;
Owen Anderson9d5b4162008-08-27 00:31:01 +0000698 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000699
700 // Conditional branches are not handed yet.
701 // Halt "fast" selection and bail.
702 return false;
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000703 }
704
Dan Gohman087c8502008-09-05 01:08:41 +0000705 case Instruction::Unreachable:
706 // Nothing to emit.
707 return true;
708
Dan Gohman3df24e62008-09-03 23:12:08 +0000709 case Instruction::PHI:
710 // PHI nodes are already emitted.
711 return true;
Dan Gohman0586d912008-09-10 20:11:02 +0000712
713 case Instruction::Alloca:
714 // FunctionLowering has the static-sized case covered.
715 if (StaticAllocaMap.count(cast<AllocaInst>(I)))
716 return true;
717
718 // Dynamic-sized alloca is not handled yet.
719 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000720
Dan Gohman33134c42008-09-25 17:05:24 +0000721 case Instruction::Call:
722 return SelectCall(I);
723
Dan Gohman3df24e62008-09-03 23:12:08 +0000724 case Instruction::BitCast:
725 return SelectBitCast(I);
726
727 case Instruction::FPToSI:
728 return SelectCast(I, ISD::FP_TO_SINT);
729 case Instruction::ZExt:
730 return SelectCast(I, ISD::ZERO_EXTEND);
731 case Instruction::SExt:
732 return SelectCast(I, ISD::SIGN_EXTEND);
733 case Instruction::Trunc:
734 return SelectCast(I, ISD::TRUNCATE);
735 case Instruction::SIToFP:
736 return SelectCast(I, ISD::SINT_TO_FP);
737
738 case Instruction::IntToPtr: // Deliberate fall-through.
739 case Instruction::PtrToInt: {
Owen Andersone50ed302009-08-10 22:56:29 +0000740 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
741 EVT DstVT = TLI.getValueType(I->getType());
Dan Gohman3df24e62008-09-03 23:12:08 +0000742 if (DstVT.bitsGT(SrcVT))
743 return SelectCast(I, ISD::ZERO_EXTEND);
744 if (DstVT.bitsLT(SrcVT))
745 return SelectCast(I, ISD::TRUNCATE);
746 unsigned Reg = getRegForValue(I->getOperand(0));
747 if (Reg == 0) return false;
748 UpdateValueMap(I, Reg);
749 return true;
750 }
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000751
Dan Gohman3df24e62008-09-03 23:12:08 +0000752 default:
753 // Unhandled instruction. Halt "fast" selection and bail.
754 return false;
755 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000756}
757
Dan Gohman3df24e62008-09-03 23:12:08 +0000758FastISel::FastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000759 MachineModuleInfo *mmi,
Devang Patel83489bb2009-01-13 00:35:13 +0000760 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +0000761 DenseMap<const Value *, unsigned> &vm,
Dan Gohman0586d912008-09-10 20:11:02 +0000762 DenseMap<const BasicBlock *, MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000763 DenseMap<const AllocaInst *, int> &am
764#ifndef NDEBUG
765 , SmallSet<Instruction*, 8> &cil
766#endif
767 )
Dan Gohman3df24e62008-09-03 23:12:08 +0000768 : MBB(0),
769 ValueMap(vm),
770 MBBMap(bm),
Dan Gohman0586d912008-09-10 20:11:02 +0000771 StaticAllocaMap(am),
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000772#ifndef NDEBUG
773 CatchInfoLost(cil),
774#endif
Dan Gohman3df24e62008-09-03 23:12:08 +0000775 MF(mf),
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000776 MMI(mmi),
Devang Patel83489bb2009-01-13 00:35:13 +0000777 DW(dw),
Dan Gohman3df24e62008-09-03 23:12:08 +0000778 MRI(MF.getRegInfo()),
Dan Gohman0586d912008-09-10 20:11:02 +0000779 MFI(*MF.getFrameInfo()),
780 MCP(*MF.getConstantPool()),
Dan Gohman3df24e62008-09-03 23:12:08 +0000781 TM(MF.getTarget()),
Dan Gohman22bb3112008-08-22 00:20:26 +0000782 TD(*TM.getTargetData()),
783 TII(*TM.getInstrInfo()),
Owen Andersone922c022009-07-22 00:24:57 +0000784 TLI(*TM.getTargetLowering()) {
Dan Gohmanbb466332008-08-20 21:05:57 +0000785}
786
Dan Gohmane285a742008-08-14 21:51:29 +0000787FastISel::~FastISel() {}
788
Owen Anderson825b72b2009-08-11 20:47:22 +0000789unsigned FastISel::FastEmit_(MVT, MVT,
Evan Cheng36fd9412008-09-02 21:59:13 +0000790 ISD::NodeType) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000791 return 0;
792}
793
Owen Anderson825b72b2009-08-11 20:47:22 +0000794unsigned FastISel::FastEmit_r(MVT, MVT,
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000795 ISD::NodeType, unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000796 return 0;
797}
798
Owen Anderson825b72b2009-08-11 20:47:22 +0000799unsigned FastISel::FastEmit_rr(MVT, MVT,
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000800 ISD::NodeType, unsigned /*Op0*/,
801 unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000802 return 0;
803}
804
Owen Anderson825b72b2009-08-11 20:47:22 +0000805unsigned FastISel::FastEmit_i(MVT, MVT, ISD::NodeType, uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000806 return 0;
807}
808
Owen Anderson825b72b2009-08-11 20:47:22 +0000809unsigned FastISel::FastEmit_f(MVT, MVT,
Dan Gohman10df0fa2008-08-27 01:09:54 +0000810 ISD::NodeType, ConstantFP * /*FPImm*/) {
811 return 0;
812}
813
Owen Anderson825b72b2009-08-11 20:47:22 +0000814unsigned FastISel::FastEmit_ri(MVT, MVT,
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000815 ISD::NodeType, unsigned /*Op0*/,
816 uint64_t /*Imm*/) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000817 return 0;
818}
819
Owen Anderson825b72b2009-08-11 20:47:22 +0000820unsigned FastISel::FastEmit_rf(MVT, MVT,
Dan Gohman10df0fa2008-08-27 01:09:54 +0000821 ISD::NodeType, unsigned /*Op0*/,
822 ConstantFP * /*FPImm*/) {
823 return 0;
824}
825
Owen Anderson825b72b2009-08-11 20:47:22 +0000826unsigned FastISel::FastEmit_rri(MVT, MVT,
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000827 ISD::NodeType,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000828 unsigned /*Op0*/, unsigned /*Op1*/,
829 uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000830 return 0;
831}
832
833/// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries
834/// to emit an instruction with an immediate operand using FastEmit_ri.
835/// If that fails, it materializes the immediate into a register and try
836/// FastEmit_rr instead.
Owen Anderson825b72b2009-08-11 20:47:22 +0000837unsigned FastISel::FastEmit_ri_(MVT VT, ISD::NodeType Opcode,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000838 unsigned Op0, uint64_t Imm,
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 MVT ImmType) {
Evan Cheng83785c82008-08-20 22:45:34 +0000840 // First check if immediate type is legal. If not, we can't use the ri form.
Dan Gohman151ed612008-08-27 18:15:05 +0000841 unsigned ResultReg = FastEmit_ri(VT, VT, Opcode, Op0, Imm);
Evan Cheng83785c82008-08-20 22:45:34 +0000842 if (ResultReg != 0)
843 return ResultReg;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000844 unsigned MaterialReg = FastEmit_i(ImmType, ImmType, ISD::Constant, Imm);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000845 if (MaterialReg == 0)
846 return 0;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000847 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000848}
849
Dan Gohman10df0fa2008-08-27 01:09:54 +0000850/// FastEmit_rf_ - This method is a wrapper of FastEmit_ri. It first tries
851/// to emit an instruction with a floating-point immediate operand using
852/// FastEmit_rf. If that fails, it materializes the immediate into a register
853/// and try FastEmit_rr instead.
Owen Anderson825b72b2009-08-11 20:47:22 +0000854unsigned FastISel::FastEmit_rf_(MVT VT, ISD::NodeType Opcode,
Dan Gohman10df0fa2008-08-27 01:09:54 +0000855 unsigned Op0, ConstantFP *FPImm,
Owen Anderson825b72b2009-08-11 20:47:22 +0000856 MVT ImmType) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000857 // First check if immediate type is legal. If not, we can't use the rf form.
Dan Gohman151ed612008-08-27 18:15:05 +0000858 unsigned ResultReg = FastEmit_rf(VT, VT, Opcode, Op0, FPImm);
Dan Gohman10df0fa2008-08-27 01:09:54 +0000859 if (ResultReg != 0)
860 return ResultReg;
861
862 // Materialize the constant in a register.
863 unsigned MaterialReg = FastEmit_f(ImmType, ImmType, ISD::ConstantFP, FPImm);
864 if (MaterialReg == 0) {
Dan Gohman96a99992008-08-27 18:01:42 +0000865 // If the target doesn't have a way to directly enter a floating-point
866 // value into a register, use an alternate approach.
867 // TODO: The current approach only supports floating-point constants
868 // that can be constructed by conversion from integer values. This should
869 // be replaced by code that creates a load from a constant-pool entry,
870 // which will require some target-specific work.
Dan Gohman10df0fa2008-08-27 01:09:54 +0000871 const APFloat &Flt = FPImm->getValueAPF();
Owen Andersone50ed302009-08-10 22:56:29 +0000872 EVT IntVT = TLI.getPointerTy();
Dan Gohman10df0fa2008-08-27 01:09:54 +0000873
874 uint64_t x[2];
875 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000876 bool isExact;
877 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
878 APFloat::rmTowardZero, &isExact);
879 if (!isExact)
Dan Gohman10df0fa2008-08-27 01:09:54 +0000880 return 0;
881 APInt IntVal(IntBitWidth, 2, x);
882
883 unsigned IntegerReg = FastEmit_i(IntVT.getSimpleVT(), IntVT.getSimpleVT(),
884 ISD::Constant, IntVal.getZExtValue());
885 if (IntegerReg == 0)
886 return 0;
887 MaterialReg = FastEmit_r(IntVT.getSimpleVT(), VT,
888 ISD::SINT_TO_FP, IntegerReg);
889 if (MaterialReg == 0)
890 return 0;
891 }
892 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
893}
894
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000895unsigned FastISel::createResultReg(const TargetRegisterClass* RC) {
896 return MRI.createVirtualRegister(RC);
Evan Cheng83785c82008-08-20 22:45:34 +0000897}
898
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000899unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode,
Dan Gohman77ad7962008-08-20 18:09:38 +0000900 const TargetRegisterClass* RC) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000901 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000902 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000903
Bill Wendling9bc96a52009-02-03 00:55:04 +0000904 BuildMI(MBB, DL, II, ResultReg);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000905 return ResultReg;
906}
907
908unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode,
909 const TargetRegisterClass *RC,
910 unsigned Op0) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000911 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000912 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000913
Evan Cheng5960e4e2008-09-08 08:38:20 +0000914 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000915 BuildMI(MBB, DL, II, ResultReg).addReg(Op0);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000916 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000917 BuildMI(MBB, DL, II).addReg(Op0);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000918 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
919 II.ImplicitDefs[0], RC, RC);
920 if (!InsertedCopy)
921 ResultReg = 0;
922 }
923
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000924 return ResultReg;
925}
926
927unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
928 const TargetRegisterClass *RC,
929 unsigned Op0, unsigned Op1) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000930 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000931 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000932
Evan Cheng5960e4e2008-09-08 08:38:20 +0000933 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000934 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000935 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000936 BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000937 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
938 II.ImplicitDefs[0], RC, RC);
939 if (!InsertedCopy)
940 ResultReg = 0;
941 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000942 return ResultReg;
943}
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000944
945unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
946 const TargetRegisterClass *RC,
947 unsigned Op0, uint64_t Imm) {
948 unsigned ResultReg = createResultReg(RC);
949 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
950
Evan Cheng5960e4e2008-09-08 08:38:20 +0000951 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000952 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000953 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000954 BuildMI(MBB, DL, II).addReg(Op0).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000955 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
956 II.ImplicitDefs[0], RC, RC);
957 if (!InsertedCopy)
958 ResultReg = 0;
959 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000960 return ResultReg;
961}
962
Dan Gohman10df0fa2008-08-27 01:09:54 +0000963unsigned FastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
964 const TargetRegisterClass *RC,
965 unsigned Op0, ConstantFP *FPImm) {
966 unsigned ResultReg = createResultReg(RC);
967 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
968
Evan Cheng5960e4e2008-09-08 08:38:20 +0000969 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000970 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000971 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000972 BuildMI(MBB, DL, II).addReg(Op0).addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000973 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
974 II.ImplicitDefs[0], RC, RC);
975 if (!InsertedCopy)
976 ResultReg = 0;
977 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000978 return ResultReg;
979}
980
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000981unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
982 const TargetRegisterClass *RC,
983 unsigned Op0, unsigned Op1, uint64_t Imm) {
984 unsigned ResultReg = createResultReg(RC);
985 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
986
Evan Cheng5960e4e2008-09-08 08:38:20 +0000987 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000988 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000989 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000990 BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000991 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
992 II.ImplicitDefs[0], RC, RC);
993 if (!InsertedCopy)
994 ResultReg = 0;
995 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000996 return ResultReg;
997}
Owen Anderson6d0c25e2008-08-25 20:20:32 +0000998
999unsigned FastISel::FastEmitInst_i(unsigned MachineInstOpcode,
1000 const TargetRegisterClass *RC,
1001 uint64_t Imm) {
1002 unsigned ResultReg = createResultReg(RC);
1003 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
1004
Evan Cheng5960e4e2008-09-08 08:38:20 +00001005 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +00001006 BuildMI(MBB, DL, II, ResultReg).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001007 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +00001008 BuildMI(MBB, DL, II).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001009 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
1010 II.ImplicitDefs[0], RC, RC);
1011 if (!InsertedCopy)
1012 ResultReg = 0;
1013 }
Owen Anderson6d0c25e2008-08-25 20:20:32 +00001014 return ResultReg;
Evan Chengb41aec52008-08-25 22:20:39 +00001015}
Owen Anderson8970f002008-08-27 22:30:02 +00001016
Owen Anderson825b72b2009-08-11 20:47:22 +00001017unsigned FastISel::FastEmitInst_extractsubreg(MVT RetVT,
Evan Cheng536ab132009-01-22 09:10:11 +00001018 unsigned Op0, uint32_t Idx) {
Owen Anderson40a468f2008-08-28 17:47:37 +00001019 const TargetRegisterClass* RC = MRI.getRegClass(Op0);
Owen Anderson8970f002008-08-27 22:30:02 +00001020
Evan Cheng536ab132009-01-22 09:10:11 +00001021 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
Owen Anderson8970f002008-08-27 22:30:02 +00001022 const TargetInstrDesc &II = TII.get(TargetInstrInfo::EXTRACT_SUBREG);
1023
Evan Cheng5960e4e2008-09-08 08:38:20 +00001024 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +00001025 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Idx);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001026 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +00001027 BuildMI(MBB, DL, II).addReg(Op0).addImm(Idx);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001028 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
1029 II.ImplicitDefs[0], RC, RC);
1030 if (!InsertedCopy)
1031 ResultReg = 0;
1032 }
Owen Anderson8970f002008-08-27 22:30:02 +00001033 return ResultReg;
1034}
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001035
1036/// FastEmitZExtFromI1 - Emit MachineInstrs to compute the value of Op
1037/// with all but the least significant bit set to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +00001038unsigned FastISel::FastEmitZExtFromI1(MVT VT, unsigned Op) {
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001039 return FastEmit_ri(VT, VT, ISD::AND, Op, 1);
1040}