blob: 22d62524f39bd8a5ba64a6aa0e6ca9c522b531f6 [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Misha Brukman08a6c762004-09-03 18:25:53 +000020#include "VirtRegMap.h"
Chris Lattner015959e2004-05-01 21:24:39 +000021#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000022#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/LiveVariables.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000027#include "llvm/CodeGen/MachineLoopInfo.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000028#include "llvm/CodeGen/MachineMemOperand.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000030#include "llvm/CodeGen/Passes.h"
Lang Hames233a60e2009-11-03 23:52:08 +000031#include "llvm/CodeGen/ProcessImplicitDefs.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000032#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000033#include "llvm/Target/TargetInstrInfo.h"
34#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000035#include "llvm/Target/TargetOptions.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000036#include "llvm/Support/CommandLine.h"
37#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000038#include "llvm/Support/ErrorHandling.h"
39#include "llvm/Support/raw_ostream.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000040#include "llvm/ADT/DepthFirstIterator.h"
41#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000042#include "llvm/ADT/Statistic.h"
43#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000044#include <algorithm>
Lang Hamesf41538d2009-06-02 16:53:25 +000045#include <limits>
Jeff Cohen97af7512006-12-02 02:22:01 +000046#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000047using namespace llvm;
48
Dan Gohman844731a2008-05-13 00:00:25 +000049// Hidden options for help debugging.
50static cl::opt<bool> DisableReMat("disable-rematerialization",
51 cl::init(false), cl::Hidden);
Evan Cheng81a03822007-11-17 00:40:40 +000052
Owen Andersonae339ba2008-08-19 00:17:30 +000053static cl::opt<bool> EnableFastSpilling("fast-spill",
54 cl::init(false), cl::Hidden);
55
Evan Cheng752195e2009-09-14 21:33:42 +000056STATISTIC(numIntervals , "Number of original intervals");
57STATISTIC(numFolds , "Number of loads/stores folded into instructions");
58STATISTIC(numSplits , "Number of intervals split");
Chris Lattnercd3245a2006-12-19 22:41:21 +000059
Devang Patel19974732007-05-03 01:11:54 +000060char LiveIntervals::ID = 0;
Dan Gohman844731a2008-05-13 00:00:25 +000061static RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000062
Chris Lattnerf7da2c72006-08-24 22:43:55 +000063void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000064 AU.setPreservesCFG();
Dan Gohman6d69ba82008-07-25 00:02:30 +000065 AU.addRequired<AliasAnalysis>();
66 AU.addPreserved<AliasAnalysis>();
David Greene25133302007-06-08 17:18:56 +000067 AU.addPreserved<LiveVariables>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000068 AU.addRequired<LiveVariables>();
Bill Wendling67d65bb2008-01-04 20:54:55 +000069 AU.addPreservedID(MachineLoopInfoID);
70 AU.addPreservedID(MachineDominatorsID);
Owen Anderson95dad832008-10-07 20:22:28 +000071
72 if (!StrongPHIElim) {
73 AU.addPreservedID(PHIEliminationID);
74 AU.addRequiredID(PHIEliminationID);
75 }
76
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000077 AU.addRequiredID(TwoAddressInstructionPassID);
Lang Hames233a60e2009-11-03 23:52:08 +000078 AU.addPreserved<ProcessImplicitDefs>();
79 AU.addRequired<ProcessImplicitDefs>();
80 AU.addPreserved<SlotIndexes>();
81 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000082 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000083}
84
Chris Lattnerf7da2c72006-08-24 22:43:55 +000085void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000086 // Free the live intervals themselves.
Owen Anderson20e28392008-08-13 22:08:30 +000087 for (DenseMap<unsigned, LiveInterval*>::iterator I = r2iMap_.begin(),
Bob Wilsond6a6b3b2010-03-24 20:25:25 +000088 E = r2iMap_.end(); I != E; ++I)
Owen Anderson03857b22008-08-13 21:49:13 +000089 delete I->second;
90
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000091 r2iMap_.clear();
Lang Hamesffd13262009-07-09 03:57:02 +000092
Evan Chengdd199d22007-09-06 01:07:24 +000093 // Release VNInfo memroy regions after all VNInfo objects are dtor'd.
Benjamin Kramer991de142010-03-30 20:16:45 +000094 VNInfoAllocator.DestroyAll();
Evan Cheng752195e2009-09-14 21:33:42 +000095 while (!CloneMIs.empty()) {
96 MachineInstr *MI = CloneMIs.back();
97 CloneMIs.pop_back();
Evan Cheng1ed99222008-07-19 00:37:25 +000098 mf_->DeleteMachineInstr(MI);
99 }
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000100}
101
Owen Anderson80b3ce62008-05-28 20:54:50 +0000102/// runOnMachineFunction - Register allocate the whole function
103///
104bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
105 mf_ = &fn;
106 mri_ = &mf_->getRegInfo();
107 tm_ = &fn.getTarget();
108 tri_ = tm_->getRegisterInfo();
109 tii_ = tm_->getInstrInfo();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000110 aa_ = &getAnalysis<AliasAnalysis>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000111 lv_ = &getAnalysis<LiveVariables>();
Lang Hames233a60e2009-11-03 23:52:08 +0000112 indexes_ = &getAnalysis<SlotIndexes>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000113 allocatableRegs_ = tri_->getAllocatableSet(fn);
114
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000115 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000116
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000117 numIntervals += getNumIntervals();
118
Chris Lattner70ca3582004-09-30 15:59:17 +0000119 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000120 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000121}
122
Chris Lattner70ca3582004-09-30 15:59:17 +0000123/// print - Implement the dump method.
Chris Lattner45cfe542009-08-23 06:03:38 +0000124void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000125 OS << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000126 for (const_iterator I = begin(), E = end(); I != E; ++I) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000127 I->second->print(OS, tri_);
128 OS << "\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000129 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000130
Evan Cheng752195e2009-09-14 21:33:42 +0000131 printInstrs(OS);
132}
133
134void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000135 OS << "********** MACHINEINSTRS **********\n";
136
Chris Lattner3380d5c2009-07-21 21:12:58 +0000137 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
138 mbbi != mbbe; ++mbbi) {
Jakob Stoklund Olesen6cd81032009-11-20 18:54:59 +0000139 OS << "BB#" << mbbi->getNumber()
140 << ":\t\t# derived from " << mbbi->getName() << "\n";
Chris Lattner3380d5c2009-07-21 21:12:58 +0000141 for (MachineBasicBlock::iterator mii = mbbi->begin(),
142 mie = mbbi->end(); mii != mie; ++mii) {
Chris Lattner518bb532010-02-09 19:54:29 +0000143 if (mii->isDebugValue())
Evan Cheng4507f082010-03-16 21:51:27 +0000144 OS << " \t" << *mii;
Dale Johannesen1caedd02010-01-22 22:38:21 +0000145 else
146 OS << getInstructionIndex(mii) << '\t' << *mii;
Chris Lattner3380d5c2009-07-21 21:12:58 +0000147 }
148 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000149}
150
Evan Cheng752195e2009-09-14 21:33:42 +0000151void LiveIntervals::dumpInstrs() const {
David Greene8a342292010-01-04 22:49:02 +0000152 printInstrs(dbgs());
Evan Cheng752195e2009-09-14 21:33:42 +0000153}
154
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000155bool LiveIntervals::conflictsWithPhysReg(const LiveInterval &li,
156 VirtRegMap &vrm, unsigned reg) {
157 // We don't handle fancy stuff crossing basic block boundaries
158 if (li.ranges.size() != 1)
159 return true;
160 const LiveRange &range = li.ranges.front();
161 SlotIndex idx = range.start.getBaseIndex();
162 SlotIndex end = range.end.getPrevSlot().getBaseIndex().getNextIndex();
Jakob Stoklund Olesenf4811a92009-12-03 20:49:10 +0000163
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000164 // Skip deleted instructions
165 MachineInstr *firstMI = getInstructionFromIndex(idx);
166 while (!firstMI && idx != end) {
167 idx = idx.getNextIndex();
168 firstMI = getInstructionFromIndex(idx);
169 }
170 if (!firstMI)
171 return false;
172
173 // Find last instruction in range
174 SlotIndex lastIdx = end.getPrevIndex();
175 MachineInstr *lastMI = getInstructionFromIndex(lastIdx);
176 while (!lastMI && lastIdx != idx) {
177 lastIdx = lastIdx.getPrevIndex();
178 lastMI = getInstructionFromIndex(lastIdx);
179 }
180 if (!lastMI)
181 return false;
182
183 // Range cannot cross basic block boundaries or terminators
184 MachineBasicBlock *MBB = firstMI->getParent();
185 if (MBB != lastMI->getParent() || lastMI->getDesc().isTerminator())
186 return true;
187
188 MachineBasicBlock::const_iterator E = lastMI;
189 ++E;
190 for (MachineBasicBlock::const_iterator I = firstMI; I != E; ++I) {
191 const MachineInstr &MI = *I;
192
193 // Allow copies to and from li.reg
194 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
195 if (tii_->isMoveInstr(MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
196 if (SrcReg == li.reg || DstReg == li.reg)
197 continue;
198
199 // Check for operands using reg
200 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
201 const MachineOperand& mop = MI.getOperand(i);
202 if (!mop.isReg())
203 continue;
204 unsigned PhysReg = mop.getReg();
205 if (PhysReg == 0 || PhysReg == li.reg)
206 continue;
207 if (TargetRegisterInfo::isVirtualRegister(PhysReg)) {
208 if (!vrm.hasPhys(PhysReg))
Bill Wendlingdc492e02009-12-05 07:30:23 +0000209 continue;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000210 PhysReg = vrm.getPhys(PhysReg);
Evan Chengc92da382007-11-03 07:20:12 +0000211 }
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000212 if (PhysReg && tri_->regsOverlap(PhysReg, reg))
213 return true;
Evan Chengc92da382007-11-03 07:20:12 +0000214 }
215 }
216
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000217 // No conflicts found.
Evan Chengc92da382007-11-03 07:20:12 +0000218 return false;
219}
220
Evan Cheng826cbac2010-03-11 08:20:21 +0000221/// conflictsWithSubPhysRegRef - Similar to conflictsWithPhysRegRef except
222/// it checks for sub-register reference and it can check use as well.
223bool LiveIntervals::conflictsWithSubPhysRegRef(LiveInterval &li,
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000224 unsigned Reg, bool CheckUse,
225 SmallPtrSet<MachineInstr*,32> &JoinedCopies) {
226 for (LiveInterval::Ranges::const_iterator
227 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Lang Hames233a60e2009-11-03 23:52:08 +0000228 for (SlotIndex index = I->start.getBaseIndex(),
229 end = I->end.getPrevSlot().getBaseIndex().getNextIndex();
230 index != end;
231 index = index.getNextIndex()) {
Jakob Stoklund Olesenf4811a92009-12-03 20:49:10 +0000232 MachineInstr *MI = getInstructionFromIndex(index);
233 if (!MI)
234 continue; // skip deleted instructions
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000235
236 if (JoinedCopies.count(MI))
237 continue;
238 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
239 MachineOperand& MO = MI->getOperand(i);
240 if (!MO.isReg())
241 continue;
242 if (MO.isUse() && !CheckUse)
243 continue;
244 unsigned PhysReg = MO.getReg();
245 if (PhysReg == 0 || TargetRegisterInfo::isVirtualRegister(PhysReg))
246 continue;
247 if (tri_->isSubRegister(Reg, PhysReg))
248 return true;
249 }
250 }
251 }
252
253 return false;
254}
255
Daniel Dunbar504f9a62009-09-15 20:31:12 +0000256#ifndef NDEBUG
Evan Cheng752195e2009-09-14 21:33:42 +0000257static void printRegName(unsigned reg, const TargetRegisterInfo* tri_) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000258 if (TargetRegisterInfo::isPhysicalRegister(reg))
David Greene8a342292010-01-04 22:49:02 +0000259 dbgs() << tri_->getName(reg);
Evan Cheng549f27d32007-08-13 23:45:17 +0000260 else
David Greene8a342292010-01-04 22:49:02 +0000261 dbgs() << "%reg" << reg;
Evan Cheng549f27d32007-08-13 23:45:17 +0000262}
Daniel Dunbar504f9a62009-09-15 20:31:12 +0000263#endif
Evan Cheng549f27d32007-08-13 23:45:17 +0000264
Evan Chengafff40a2010-05-04 20:26:52 +0000265static
Evan Cheng37499432010-05-05 18:27:40 +0000266bool MultipleDefsBySameMI(const MachineInstr &MI, unsigned MOIdx) {
Evan Chengafff40a2010-05-04 20:26:52 +0000267 unsigned Reg = MI.getOperand(MOIdx).getReg();
268 for (unsigned i = MOIdx+1, e = MI.getNumOperands(); i < e; ++i) {
269 const MachineOperand &MO = MI.getOperand(i);
270 if (!MO.isReg())
271 continue;
272 if (MO.getReg() == Reg && MO.isDef()) {
273 assert(MI.getOperand(MOIdx).getSubReg() != MO.getSubReg() &&
274 MI.getOperand(MOIdx).getSubReg() &&
275 MO.getSubReg());
276 return true;
277 }
278 }
279 return false;
280}
281
Evan Cheng37499432010-05-05 18:27:40 +0000282/// isPartialRedef - Return true if the specified def at the specific index is
283/// partially re-defining the specified live interval. A common case of this is
284/// a definition of the sub-register.
285bool LiveIntervals::isPartialRedef(SlotIndex MIIdx, MachineOperand &MO,
286 LiveInterval &interval) {
287 if (!MO.getSubReg() || MO.isEarlyClobber())
288 return false;
289
290 SlotIndex RedefIndex = MIIdx.getDefIndex();
291 const LiveRange *OldLR =
292 interval.getLiveRangeContaining(RedefIndex.getUseIndex());
293 if (OldLR->valno->isDefAccurate()) {
294 MachineInstr *DefMI = getInstructionFromIndex(OldLR->valno->def);
295 return DefMI->findRegisterDefOperandIdx(interval.reg) != -1;
296 }
297 return false;
298}
299
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000300void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000301 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000302 SlotIndex MIIdx,
Lang Hames86511252009-09-04 20:41:11 +0000303 MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000304 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000305 LiveInterval &interval) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000306 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000307 dbgs() << "\t\tregister: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000308 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000309 });
Evan Cheng419852c2008-04-03 16:39:43 +0000310
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000311 // Virtual registers may be defined multiple times (due to phi
312 // elimination and 2-addr elimination). Much of what we do only has to be
313 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000314 // time we see a vreg.
Evan Chengd129d732009-07-17 19:43:40 +0000315 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000316 if (interval.empty()) {
317 // Get the Idx of the defining instructions.
Lang Hames233a60e2009-11-03 23:52:08 +0000318 SlotIndex defIndex = MIIdx.getDefIndex();
Dale Johannesen39faac22009-09-20 00:36:41 +0000319 // Earlyclobbers move back one, so that they overlap the live range
320 // of inputs.
Dale Johannesen86b49f82008-09-24 01:07:17 +0000321 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000322 defIndex = MIIdx.getUseIndex();
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000323
324 // Make sure the first definition is not a partial redefinition. Add an
325 // <imp-def> of the full register.
326 if (MO.getSubReg())
327 mi->addRegisterDefined(interval.reg);
328
Evan Chengc8d044e2008-02-15 18:24:29 +0000329 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000330 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Chris Lattner518bb532010-02-09 19:54:29 +0000331 if (mi->isExtractSubreg() || mi->isInsertSubreg() || mi->isSubregToReg() ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000332 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000333 CopyMI = mi;
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000334
Evan Cheng37499432010-05-05 18:27:40 +0000335 VNInfo *ValNo = interval.getNextValue(defIndex, CopyMI, true,
336 VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000337 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000338
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000339 // Loop over all of the blocks that the vreg is defined in. There are
340 // two cases we have to handle here. The most common case is a vreg
341 // whose lifetime is contained within a basic block. In this case there
342 // will be a single kill, in MBB, which comes after the definition.
343 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
344 // FIXME: what about dead vars?
Lang Hames233a60e2009-11-03 23:52:08 +0000345 SlotIndex killIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000346 if (vi.Kills[0] != mi)
Lang Hames233a60e2009-11-03 23:52:08 +0000347 killIdx = getInstructionIndex(vi.Kills[0]).getDefIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000348 else
Lang Hames233a60e2009-11-03 23:52:08 +0000349 killIdx = defIndex.getStoreIndex();
Chris Lattner6097d132004-07-19 02:15:56 +0000350
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000351 // If the kill happens after the definition, we have an intra-block
352 // live range.
353 if (killIdx > defIndex) {
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000354 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000355 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000356 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000357 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000358 DEBUG(dbgs() << " +" << LR << "\n");
Lang Hames86511252009-09-04 20:41:11 +0000359 ValNo->addKill(killIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000360 return;
361 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000362 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000363
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000364 // The other case we handle is when a virtual register lives to the end
365 // of the defining block, potentially live across some blocks, then is
366 // live into some number of blocks, but gets killed. Start by adding a
367 // range that goes from this definition to the end of the defining block.
Lang Hames74ab5ee2009-12-22 00:11:50 +0000368 LiveRange NewLR(defIndex, getMBBEndIdx(mbb), ValNo);
David Greene8a342292010-01-04 22:49:02 +0000369 DEBUG(dbgs() << " +" << NewLR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000370 interval.addRange(NewLR);
371
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000372 bool PHIJoin = lv_->isPHIJoin(interval.reg);
373
374 if (PHIJoin) {
375 // A phi join register is killed at the end of the MBB and revived as a new
376 // valno in the killing blocks.
377 assert(vi.AliveBlocks.empty() && "Phi join can't pass through blocks");
378 DEBUG(dbgs() << " phi-join");
379 ValNo->addKill(indexes_->getTerminatorGap(mbb));
380 ValNo->setHasPHIKill(true);
381 } else {
382 // Iterate over all of the blocks that the variable is completely
383 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
384 // live interval.
385 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
386 E = vi.AliveBlocks.end(); I != E; ++I) {
387 MachineBasicBlock *aliveBlock = mf_->getBlockNumbered(*I);
388 LiveRange LR(getMBBStartIdx(aliveBlock), getMBBEndIdx(aliveBlock), ValNo);
389 interval.addRange(LR);
390 DEBUG(dbgs() << " +" << LR);
391 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000392 }
393
394 // Finally, this virtual register is live from the start of any killing
395 // block to the 'use' slot of the killing instruction.
396 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
397 MachineInstr *Kill = vi.Kills[i];
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000398 SlotIndex Start = getMBBStartIdx(Kill->getParent());
399 SlotIndex killIdx = getInstructionIndex(Kill).getDefIndex();
400
401 // Create interval with one of a NEW value number. Note that this value
402 // number isn't actually defined by an instruction, weird huh? :)
403 if (PHIJoin) {
404 ValNo = interval.getNextValue(SlotIndex(Start, true), 0, false,
405 VNInfoAllocator);
406 ValNo->setIsPHIDef(true);
407 }
408 LiveRange LR(Start, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000409 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000410 ValNo->addKill(killIdx);
David Greene8a342292010-01-04 22:49:02 +0000411 DEBUG(dbgs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000412 }
413
414 } else {
Evan Cheng37499432010-05-05 18:27:40 +0000415 if (MultipleDefsBySameMI(*mi, MOIdx))
Nick Lewycky761fd4c2010-05-20 03:30:09 +0000416 // Multiple defs of the same virtual register by the same instruction.
417 // e.g. %reg1031:5<def>, %reg1031:6<def> = VLD1q16 %reg1024<kill>, ...
Evan Chengafff40a2010-05-04 20:26:52 +0000418 // This is likely due to elimination of REG_SEQUENCE instructions. Return
419 // here since there is nothing to do.
420 return;
421
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000422 // If this is the second time we see a virtual register definition, it
423 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000424 // the result of two address elimination, then the vreg is one of the
425 // def-and-use register operand.
Evan Cheng37499432010-05-05 18:27:40 +0000426
427 // It may also be partial redef like this:
428 // 80 %reg1041:6<def> = VSHRNv4i16 %reg1034<kill>, 12, pred:14, pred:%reg0
429 // 120 %reg1041:5<def> = VSHRNv4i16 %reg1039<kill>, 12, pred:14, pred:%reg0
430 bool PartReDef = isPartialRedef(MIIdx, MO, interval);
431 if (PartReDef || mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000432 // If this is a two-address definition, then we have already processed
433 // the live range. The only problem is that we didn't realize there
434 // are actually two values in the live interval. Because of this we
435 // need to take the LiveRegion that defines this register and split it
436 // into two values.
Lang Hames233a60e2009-11-03 23:52:08 +0000437 SlotIndex RedefIndex = MIIdx.getDefIndex();
Evan Chengfb112882009-03-23 08:01:15 +0000438 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000439 RedefIndex = MIIdx.getUseIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000440
Lang Hames35f291d2009-09-12 03:34:03 +0000441 const LiveRange *OldLR =
Lang Hames233a60e2009-11-03 23:52:08 +0000442 interval.getLiveRangeContaining(RedefIndex.getUseIndex());
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000443 VNInfo *OldValNo = OldLR->valno;
Jakob Stoklund Olesenc66d0f22010-06-16 21:29:40 +0000444 SlotIndex DefIndex = OldValNo->def.getDefIndex();
Evan Cheng4f8ff162007-08-11 00:59:19 +0000445
Jakob Stoklund Olesenc66d0f22010-06-16 21:29:40 +0000446 // Delete the previous value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000447 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000448 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000449
Chris Lattner91725b72006-08-31 05:54:43 +0000450 // The new value number (#1) is defined by the instruction we claimed
451 // defined value #0.
Lang Hames52c1afc2009-08-10 23:43:28 +0000452 VNInfo *ValNo = interval.getNextValue(OldValNo->def, OldValNo->getCopy(),
Lang Hames857c4e02009-06-17 21:01:20 +0000453 false, // update at *
Evan Chengc8d044e2008-02-15 18:24:29 +0000454 VNInfoAllocator);
Lang Hames857c4e02009-06-17 21:01:20 +0000455 ValNo->setFlags(OldValNo->getFlags()); // * <- updating here
456
Chris Lattner91725b72006-08-31 05:54:43 +0000457 // Value#0 is now defined by the 2-addr instruction.
Evan Chengc8d044e2008-02-15 18:24:29 +0000458 OldValNo->def = RedefIndex;
Evan Chengad6c5a22010-05-17 01:47:47 +0000459 OldValNo->setCopy(0);
460
461 // A re-def may be a copy. e.g. %reg1030:6<def> = VMOVD %reg1026, ...
462 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
463 if (PartReDef &&
464 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
465 OldValNo->setCopy(&*mi);
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000466
467 // Add the new live interval which replaces the range for the input copy.
468 LiveRange LR(DefIndex, RedefIndex, ValNo);
David Greene8a342292010-01-04 22:49:02 +0000469 DEBUG(dbgs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000470 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000471 ValNo->addKill(RedefIndex);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000472
473 // If this redefinition is dead, we need to add a dummy unit live
474 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000475 if (MO.isDead())
Lang Hames233a60e2009-11-03 23:52:08 +0000476 interval.addRange(LiveRange(RedefIndex, RedefIndex.getStoreIndex(),
477 OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000478
Bill Wendling8e6179f2009-08-22 20:18:03 +0000479 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000480 dbgs() << " RESULT: ";
481 interval.print(dbgs(), tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000482 });
Evan Cheng37499432010-05-05 18:27:40 +0000483 } else if (lv_->isPHIJoin(interval.reg)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000484 // In the case of PHI elimination, each variable definition is only
485 // live until the end of the block. We've already taken care of the
486 // rest of the live range.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000487
Lang Hames233a60e2009-11-03 23:52:08 +0000488 SlotIndex defIndex = MIIdx.getDefIndex();
Evan Chengfb112882009-03-23 08:01:15 +0000489 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000490 defIndex = MIIdx.getUseIndex();
Evan Cheng752195e2009-09-14 21:33:42 +0000491
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000492 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000493 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000494 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Chris Lattner518bb532010-02-09 19:54:29 +0000495 if (mi->isExtractSubreg() || mi->isInsertSubreg() || mi->isSubregToReg()||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000496 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000497 CopyMI = mi;
Lang Hames857c4e02009-06-17 21:01:20 +0000498 ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator);
Chris Lattner91725b72006-08-31 05:54:43 +0000499
Lang Hames74ab5ee2009-12-22 00:11:50 +0000500 SlotIndex killIndex = getMBBEndIdx(mbb);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000501 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000502 interval.addRange(LR);
Lang Hames233a60e2009-11-03 23:52:08 +0000503 ValNo->addKill(indexes_->getTerminatorGap(mbb));
Lang Hames857c4e02009-06-17 21:01:20 +0000504 ValNo->setHasPHIKill(true);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000505 DEBUG(dbgs() << " phi-join +" << LR);
Evan Cheng37499432010-05-05 18:27:40 +0000506 } else {
507 llvm_unreachable("Multiply defined register");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000508 }
509 }
510
David Greene8a342292010-01-04 22:49:02 +0000511 DEBUG(dbgs() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000512}
513
Chris Lattnerf35fef72004-07-23 21:24:19 +0000514void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000515 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000516 SlotIndex MIIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000517 MachineOperand& MO,
Chris Lattner91725b72006-08-31 05:54:43 +0000518 LiveInterval &interval,
Evan Chengc8d044e2008-02-15 18:24:29 +0000519 MachineInstr *CopyMI) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000520 // A physical register cannot be live across basic block, so its
521 // lifetime must end somewhere in its defining basic block.
Bill Wendling8e6179f2009-08-22 20:18:03 +0000522 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000523 dbgs() << "\t\tregister: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000524 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000525 });
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000526
Lang Hames233a60e2009-11-03 23:52:08 +0000527 SlotIndex baseIndex = MIIdx;
528 SlotIndex start = baseIndex.getDefIndex();
Dale Johannesen86b49f82008-09-24 01:07:17 +0000529 // Earlyclobbers move back one.
530 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000531 start = MIIdx.getUseIndex();
532 SlotIndex end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000533
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000534 // If it is not used after definition, it is considered dead at
535 // the instruction defining it. Hence its interval is:
536 // [defSlot(def), defSlot(def)+1)
Dale Johannesen39faac22009-09-20 00:36:41 +0000537 // For earlyclobbers, the defSlot was pushed back one; the extra
538 // advance below compensates.
Owen Anderson6b098de2008-06-25 23:39:39 +0000539 if (MO.isDead()) {
David Greene8a342292010-01-04 22:49:02 +0000540 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000541 end = start.getStoreIndex();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000542 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000543 }
544
545 // If it is not dead on definition, it must be killed by a
546 // subsequent instruction. Hence its interval is:
547 // [defSlot(def), useSlot(kill)+1)
Lang Hames233a60e2009-11-03 23:52:08 +0000548 baseIndex = baseIndex.getNextIndex();
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000549 while (++mi != MBB->end()) {
Lang Hames233a60e2009-11-03 23:52:08 +0000550
Dale Johannesenbd635202010-02-10 00:55:42 +0000551 if (mi->isDebugValue())
552 continue;
Lang Hames233a60e2009-11-03 23:52:08 +0000553 if (getInstructionFromIndex(baseIndex) == 0)
554 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
555
Evan Cheng6130f662008-03-05 00:59:57 +0000556 if (mi->killsRegister(interval.reg, tri_)) {
David Greene8a342292010-01-04 22:49:02 +0000557 DEBUG(dbgs() << " killed");
Lang Hames233a60e2009-11-03 23:52:08 +0000558 end = baseIndex.getDefIndex();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000559 goto exit;
Evan Chengc45288e2009-04-27 20:42:46 +0000560 } else {
Evan Cheng1015ba72010-05-21 20:53:24 +0000561 int DefIdx = mi->findRegisterDefOperandIdx(interval.reg,false,false,tri_);
Evan Chengc45288e2009-04-27 20:42:46 +0000562 if (DefIdx != -1) {
563 if (mi->isRegTiedToUseOperand(DefIdx)) {
564 // Two-address instruction.
Lang Hames233a60e2009-11-03 23:52:08 +0000565 end = baseIndex.getDefIndex();
Evan Chengc45288e2009-04-27 20:42:46 +0000566 } else {
567 // Another instruction redefines the register before it is ever read.
Dale Johannesenbd635202010-02-10 00:55:42 +0000568 // Then the register is essentially dead at the instruction that
569 // defines it. Hence its interval is:
Evan Chengc45288e2009-04-27 20:42:46 +0000570 // [defSlot(def), defSlot(def)+1)
David Greene8a342292010-01-04 22:49:02 +0000571 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000572 end = start.getStoreIndex();
Evan Chengc45288e2009-04-27 20:42:46 +0000573 }
574 goto exit;
575 }
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000576 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000577
Lang Hames233a60e2009-11-03 23:52:08 +0000578 baseIndex = baseIndex.getNextIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000579 }
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000580
581 // The only case we should have a dead physreg here without a killing or
582 // instruction where we know it's dead is if it is live-in to the function
Evan Chengd521bc92009-04-27 17:36:47 +0000583 // and never used. Another possible case is the implicit use of the
584 // physical register has been deleted by two-address pass.
Lang Hames233a60e2009-11-03 23:52:08 +0000585 end = start.getStoreIndex();
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000586
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000587exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000588 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000589
Evan Cheng24a3cc42007-04-25 07:30:23 +0000590 // Already exists? Extend old live interval.
591 LiveInterval::iterator OldLR = interval.FindLiveRangeContaining(start);
Evan Cheng5379f412008-12-19 20:58:01 +0000592 bool Extend = OldLR != interval.end();
593 VNInfo *ValNo = Extend
Lang Hames857c4e02009-06-17 21:01:20 +0000594 ? OldLR->valno : interval.getNextValue(start, CopyMI, true, VNInfoAllocator);
Evan Cheng5379f412008-12-19 20:58:01 +0000595 if (MO.isEarlyClobber() && Extend)
Lang Hames857c4e02009-06-17 21:01:20 +0000596 ValNo->setHasRedefByEC(true);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000597 LiveRange LR(start, end, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000598 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000599 LR.valno->addKill(end);
David Greene8a342292010-01-04 22:49:02 +0000600 DEBUG(dbgs() << " +" << LR << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000601}
602
Chris Lattnerf35fef72004-07-23 21:24:19 +0000603void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
604 MachineBasicBlock::iterator MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000605 SlotIndex MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000606 MachineOperand& MO,
607 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000608 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000609 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000610 getOrCreateInterval(MO.getReg()));
611 else if (allocatableRegs_[MO.getReg()]) {
Evan Chengc8d044e2008-02-15 18:24:29 +0000612 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000613 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Chris Lattner518bb532010-02-09 19:54:29 +0000614 if (MI->isExtractSubreg() || MI->isInsertSubreg() || MI->isSubregToReg() ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000615 tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000616 CopyMI = MI;
Evan Chengc45288e2009-04-27 20:42:46 +0000617 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000618 getOrCreateInterval(MO.getReg()), CopyMI);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000619 // Def of a register also defines its sub-registers.
Owen Anderson6b098de2008-06-25 23:39:39 +0000620 for (const unsigned* AS = tri_->getSubRegisters(MO.getReg()); *AS; ++AS)
Evan Cheng6130f662008-03-05 00:59:57 +0000621 // If MI also modifies the sub-register explicitly, avoid processing it
622 // more than once. Do not pass in TRI here so it checks for exact match.
Evan Cheng1015ba72010-05-21 20:53:24 +0000623 if (!MI->definesRegister(*AS))
Evan Chengc45288e2009-04-27 20:42:46 +0000624 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000625 getOrCreateInterval(*AS), 0);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000626 }
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000627}
628
Evan Chengb371f452007-02-19 21:49:54 +0000629void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +0000630 SlotIndex MIIdx,
Evan Cheng24a3cc42007-04-25 07:30:23 +0000631 LiveInterval &interval, bool isAlias) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000632 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000633 dbgs() << "\t\tlivein register: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000634 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000635 });
Evan Chengb371f452007-02-19 21:49:54 +0000636
637 // Look for kills, if it reaches a def before it's killed, then it shouldn't
638 // be considered a livein.
639 MachineBasicBlock::iterator mi = MBB->begin();
Evan Cheng4507f082010-03-16 21:51:27 +0000640 MachineBasicBlock::iterator E = MBB->end();
641 // Skip over DBG_VALUE at the start of the MBB.
642 if (mi != E && mi->isDebugValue()) {
643 while (++mi != E && mi->isDebugValue())
644 ;
645 if (mi == E)
646 // MBB is empty except for DBG_VALUE's.
647 return;
648 }
649
Lang Hames233a60e2009-11-03 23:52:08 +0000650 SlotIndex baseIndex = MIIdx;
651 SlotIndex start = baseIndex;
652 if (getInstructionFromIndex(baseIndex) == 0)
653 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
654
655 SlotIndex end = baseIndex;
Evan Cheng0076c612009-03-05 03:34:26 +0000656 bool SeenDefUse = false;
Evan Chengb371f452007-02-19 21:49:54 +0000657
Dale Johannesenbd635202010-02-10 00:55:42 +0000658 while (mi != E) {
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000659 if (mi->killsRegister(interval.reg, tri_)) {
660 DEBUG(dbgs() << " killed");
661 end = baseIndex.getDefIndex();
662 SeenDefUse = true;
663 break;
Evan Cheng1015ba72010-05-21 20:53:24 +0000664 } else if (mi->definesRegister(interval.reg, tri_)) {
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000665 // Another instruction redefines the register before it is ever read.
666 // Then the register is essentially dead at the instruction that defines
667 // it. Hence its interval is:
668 // [defSlot(def), defSlot(def)+1)
669 DEBUG(dbgs() << " dead");
670 end = start.getStoreIndex();
671 SeenDefUse = true;
672 break;
673 }
674
Evan Cheng4507f082010-03-16 21:51:27 +0000675 while (++mi != E && mi->isDebugValue())
676 // Skip over DBG_VALUE.
677 ;
678 if (mi != E)
Lang Hames233a60e2009-11-03 23:52:08 +0000679 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
Evan Chengb371f452007-02-19 21:49:54 +0000680 }
681
Evan Cheng75611fb2007-06-27 01:16:36 +0000682 // Live-in register might not be used at all.
Evan Cheng0076c612009-03-05 03:34:26 +0000683 if (!SeenDefUse) {
Evan Cheng292da942007-06-27 18:47:28 +0000684 if (isAlias) {
David Greene8a342292010-01-04 22:49:02 +0000685 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000686 end = MIIdx.getStoreIndex();
Evan Cheng292da942007-06-27 18:47:28 +0000687 } else {
David Greene8a342292010-01-04 22:49:02 +0000688 DEBUG(dbgs() << " live through");
Evan Cheng292da942007-06-27 18:47:28 +0000689 end = baseIndex;
690 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000691 }
692
Lang Hames10382fb2009-06-19 02:17:53 +0000693 VNInfo *vni =
Lang Hames233a60e2009-11-03 23:52:08 +0000694 interval.getNextValue(SlotIndex(getMBBStartIdx(MBB), true),
Lang Hames86511252009-09-04 20:41:11 +0000695 0, false, VNInfoAllocator);
Lang Hamesd21c3162009-06-18 22:01:47 +0000696 vni->setIsPHIDef(true);
697 LiveRange LR(start, end, vni);
Jakob Stoklund Olesen3de23e62009-11-07 01:58:40 +0000698
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000699 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000700 LR.valno->addKill(end);
David Greene8a342292010-01-04 22:49:02 +0000701 DEBUG(dbgs() << " +" << LR << '\n');
Evan Chengb371f452007-02-19 21:49:54 +0000702}
703
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000704/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000705/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000706/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000707/// which a variable is live
Dale Johannesen91aac102008-09-17 21:13:11 +0000708void LiveIntervals::computeIntervals() {
David Greene8a342292010-01-04 22:49:02 +0000709 DEBUG(dbgs() << "********** COMPUTING LIVE INTERVALS **********\n"
Bill Wendling8e6179f2009-08-22 20:18:03 +0000710 << "********** Function: "
711 << ((Value*)mf_->getFunction())->getName() << '\n');
Evan Chengd129d732009-07-17 19:43:40 +0000712
713 SmallVector<unsigned, 8> UndefUses;
Chris Lattner428b92e2006-09-15 03:57:23 +0000714 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
715 MBBI != E; ++MBBI) {
716 MachineBasicBlock *MBB = MBBI;
Evan Cheng00a99a32010-02-06 09:07:11 +0000717 if (MBB->empty())
718 continue;
719
Owen Anderson134eb732008-09-21 20:43:24 +0000720 // Track the index of the current machine instr.
Lang Hames233a60e2009-11-03 23:52:08 +0000721 SlotIndex MIIndex = getMBBStartIdx(MBB);
Bob Wilsonad98f792010-05-03 21:38:11 +0000722 DEBUG(dbgs() << "BB#" << MBB->getNumber()
723 << ":\t\t# derived from " << MBB->getName() << "\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000724
Dan Gohmancb406c22007-10-03 19:26:29 +0000725 // Create intervals for live-ins to this BB first.
Dan Gohman81bf03e2010-04-13 16:57:55 +0000726 for (MachineBasicBlock::livein_iterator LI = MBB->livein_begin(),
Dan Gohmancb406c22007-10-03 19:26:29 +0000727 LE = MBB->livein_end(); LI != LE; ++LI) {
728 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
729 // Multiple live-ins can alias the same register.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000730 for (const unsigned* AS = tri_->getSubRegisters(*LI); *AS; ++AS)
Dan Gohmancb406c22007-10-03 19:26:29 +0000731 if (!hasInterval(*AS))
732 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS),
733 true);
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000734 }
735
Owen Anderson99500ae2008-09-15 22:00:38 +0000736 // Skip over empty initial indices.
Lang Hames233a60e2009-11-03 23:52:08 +0000737 if (getInstructionFromIndex(MIIndex) == 0)
738 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Owen Anderson99500ae2008-09-15 22:00:38 +0000739
Dale Johannesen1caedd02010-01-22 22:38:21 +0000740 for (MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
741 MI != miEnd; ++MI) {
David Greene8a342292010-01-04 22:49:02 +0000742 DEBUG(dbgs() << MIIndex << "\t" << *MI);
Chris Lattner518bb532010-02-09 19:54:29 +0000743 if (MI->isDebugValue())
Dale Johannesen1caedd02010-01-22 22:38:21 +0000744 continue;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000745
Evan Cheng438f7bc2006-11-10 08:43:01 +0000746 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000747 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
748 MachineOperand &MO = MI->getOperand(i);
Evan Chengd129d732009-07-17 19:43:40 +0000749 if (!MO.isReg() || !MO.getReg())
750 continue;
751
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000752 // handle register defs - build intervals
Evan Chengd129d732009-07-17 19:43:40 +0000753 if (MO.isDef())
Evan Chengef0732d2008-07-10 07:35:43 +0000754 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengd129d732009-07-17 19:43:40 +0000755 else if (MO.isUndef())
756 UndefUses.push_back(MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000757 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000758
Lang Hames233a60e2009-11-03 23:52:08 +0000759 // Move to the next instr slot.
760 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000761 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000762 }
Evan Chengd129d732009-07-17 19:43:40 +0000763
764 // Create empty intervals for registers defined by implicit_def's (except
765 // for those implicit_def that define values which are liveout of their
766 // blocks.
767 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
768 unsigned UndefReg = UndefUses[i];
769 (void)getOrCreateInterval(UndefReg);
770 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000771}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000772
Owen Anderson03857b22008-08-13 21:49:13 +0000773LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000774 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +0000775 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000776}
Evan Chengf2fbca62007-11-12 06:35:08 +0000777
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000778/// dupInterval - Duplicate a live interval. The caller is responsible for
779/// managing the allocated memory.
780LiveInterval* LiveIntervals::dupInterval(LiveInterval *li) {
781 LiveInterval *NewLI = createInterval(li->reg);
Evan Cheng90f95f82009-06-14 20:22:55 +0000782 NewLI->Copy(*li, mri_, getVNInfoAllocator());
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000783 return NewLI;
784}
785
Evan Chengc8d044e2008-02-15 18:24:29 +0000786/// getVNInfoSourceReg - Helper function that parses the specified VNInfo
787/// copy field and returns the source register that defines it.
788unsigned LiveIntervals::getVNInfoSourceReg(const VNInfo *VNI) const {
Lang Hames52c1afc2009-08-10 23:43:28 +0000789 if (!VNI->getCopy())
Evan Chengc8d044e2008-02-15 18:24:29 +0000790 return 0;
791
Chris Lattner518bb532010-02-09 19:54:29 +0000792 if (VNI->getCopy()->isExtractSubreg()) {
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000793 // If it's extracting out of a physical register, return the sub-register.
Lang Hames52c1afc2009-08-10 23:43:28 +0000794 unsigned Reg = VNI->getCopy()->getOperand(1).getReg();
Evan Chengac948632009-12-11 06:01:00 +0000795 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
796 unsigned SrcSubReg = VNI->getCopy()->getOperand(2).getImm();
797 unsigned DstSubReg = VNI->getCopy()->getOperand(0).getSubReg();
798 if (SrcSubReg == DstSubReg)
799 // %reg1034:3<def> = EXTRACT_SUBREG %EDX, 3
800 // reg1034 can still be coalesced to EDX.
801 return Reg;
802 assert(DstSubReg == 0);
Lang Hames52c1afc2009-08-10 23:43:28 +0000803 Reg = tri_->getSubReg(Reg, VNI->getCopy()->getOperand(2).getImm());
Evan Chengac948632009-12-11 06:01:00 +0000804 }
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000805 return Reg;
Chris Lattner518bb532010-02-09 19:54:29 +0000806 } else if (VNI->getCopy()->isInsertSubreg() ||
807 VNI->getCopy()->isSubregToReg())
Lang Hames52c1afc2009-08-10 23:43:28 +0000808 return VNI->getCopy()->getOperand(2).getReg();
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000809
Evan Cheng04ee5a12009-01-20 19:12:24 +0000810 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Lang Hames52c1afc2009-08-10 23:43:28 +0000811 if (tii_->isMoveInstr(*VNI->getCopy(), SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000812 return SrcReg;
Torok Edwinc23197a2009-07-14 16:55:14 +0000813 llvm_unreachable("Unrecognized copy instruction!");
Evan Chengc8d044e2008-02-15 18:24:29 +0000814 return 0;
815}
Evan Chengf2fbca62007-11-12 06:35:08 +0000816
817//===----------------------------------------------------------------------===//
818// Register allocator hooks.
819//
820
Evan Chengd70dbb52008-02-22 09:24:50 +0000821/// getReMatImplicitUse - If the remat definition MI has one (for now, we only
822/// allow one) virtual register operand, then its uses are implicitly using
823/// the register. Returns the virtual register.
824unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li,
825 MachineInstr *MI) const {
826 unsigned RegOp = 0;
827 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
828 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000829 if (!MO.isReg() || !MO.isUse())
Evan Chengd70dbb52008-02-22 09:24:50 +0000830 continue;
831 unsigned Reg = MO.getReg();
832 if (Reg == 0 || Reg == li.reg)
833 continue;
Chris Lattner1873d0c2009-06-27 04:06:41 +0000834
835 if (TargetRegisterInfo::isPhysicalRegister(Reg) &&
836 !allocatableRegs_[Reg])
837 continue;
Evan Chengd70dbb52008-02-22 09:24:50 +0000838 // FIXME: For now, only remat MI with at most one register operand.
839 assert(!RegOp &&
840 "Can't rematerialize instruction with multiple register operand!");
841 RegOp = MO.getReg();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000842#ifndef NDEBUG
Evan Chengd70dbb52008-02-22 09:24:50 +0000843 break;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000844#endif
Evan Chengd70dbb52008-02-22 09:24:50 +0000845 }
846 return RegOp;
847}
848
849/// isValNoAvailableAt - Return true if the val# of the specified interval
850/// which reaches the given instruction also reaches the specified use index.
851bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000852 SlotIndex UseIdx) const {
853 SlotIndex Index = getInstructionIndex(MI);
Evan Chengd70dbb52008-02-22 09:24:50 +0000854 VNInfo *ValNo = li.FindLiveRangeContaining(Index)->valno;
855 LiveInterval::const_iterator UI = li.FindLiveRangeContaining(UseIdx);
856 return UI != li.end() && UI->valno == ValNo;
857}
858
Evan Chengf2fbca62007-11-12 06:35:08 +0000859/// isReMaterializable - Returns true if the definition MI of the specified
860/// val# of the specified interval is re-materializable.
861bool LiveIntervals::isReMaterializable(const LiveInterval &li,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000862 const VNInfo *ValNo, MachineInstr *MI,
Evan Chengdc377862008-09-30 15:44:16 +0000863 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000864 bool &isLoad) {
Evan Chengf2fbca62007-11-12 06:35:08 +0000865 if (DisableReMat)
866 return false;
867
Dan Gohmana70dca12009-10-09 23:27:56 +0000868 if (!tii_->isTriviallyReMaterializable(MI, aa_))
869 return false;
Evan Chengdd3465e2008-02-23 01:44:27 +0000870
Dan Gohmana70dca12009-10-09 23:27:56 +0000871 // Target-specific code can mark an instruction as being rematerializable
872 // if it has one virtual reg use, though it had better be something like
873 // a PIC base register which is likely to be live everywhere.
Dan Gohman6d69ba82008-07-25 00:02:30 +0000874 unsigned ImpUse = getReMatImplicitUse(li, MI);
875 if (ImpUse) {
876 const LiveInterval &ImpLi = getInterval(ImpUse);
Evan Cheng28a1e482010-03-30 05:49:07 +0000877 for (MachineRegisterInfo::use_nodbg_iterator
878 ri = mri_->use_nodbg_begin(li.reg), re = mri_->use_nodbg_end();
879 ri != re; ++ri) {
Dan Gohman6d69ba82008-07-25 00:02:30 +0000880 MachineInstr *UseMI = &*ri;
Lang Hames233a60e2009-11-03 23:52:08 +0000881 SlotIndex UseIdx = getInstructionIndex(UseMI);
Dan Gohman6d69ba82008-07-25 00:02:30 +0000882 if (li.FindLiveRangeContaining(UseIdx)->valno != ValNo)
883 continue;
884 if (!isValNoAvailableAt(ImpLi, MI, UseIdx))
885 return false;
886 }
Evan Chengdc377862008-09-30 15:44:16 +0000887
888 // If a register operand of the re-materialized instruction is going to
889 // be spilled next, then it's not legal to re-materialize this instruction.
890 for (unsigned i = 0, e = SpillIs.size(); i != e; ++i)
891 if (ImpUse == SpillIs[i]->reg)
892 return false;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000893 }
894 return true;
Evan Cheng5ef3a042007-12-06 00:01:56 +0000895}
896
Evan Cheng06587492008-10-24 02:05:00 +0000897/// isReMaterializable - Returns true if the definition MI of the specified
898/// val# of the specified interval is re-materializable.
899bool LiveIntervals::isReMaterializable(const LiveInterval &li,
900 const VNInfo *ValNo, MachineInstr *MI) {
901 SmallVector<LiveInterval*, 4> Dummy1;
902 bool Dummy2;
903 return isReMaterializable(li, ValNo, MI, Dummy1, Dummy2);
904}
905
Evan Cheng5ef3a042007-12-06 00:01:56 +0000906/// isReMaterializable - Returns true if every definition of MI of every
907/// val# of the specified interval is re-materializable.
Evan Chengdc377862008-09-30 15:44:16 +0000908bool LiveIntervals::isReMaterializable(const LiveInterval &li,
909 SmallVectorImpl<LiveInterval*> &SpillIs,
910 bool &isLoad) {
Evan Cheng5ef3a042007-12-06 00:01:56 +0000911 isLoad = false;
912 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
913 i != e; ++i) {
914 const VNInfo *VNI = *i;
Lang Hames857c4e02009-06-17 21:01:20 +0000915 if (VNI->isUnused())
Evan Cheng5ef3a042007-12-06 00:01:56 +0000916 continue; // Dead val#.
917 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +0000918 if (!VNI->isDefAccurate())
Evan Cheng5ef3a042007-12-06 00:01:56 +0000919 return false;
Lang Hames857c4e02009-06-17 21:01:20 +0000920 MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def);
Evan Cheng5ef3a042007-12-06 00:01:56 +0000921 bool DefIsLoad = false;
Evan Chengd70dbb52008-02-22 09:24:50 +0000922 if (!ReMatDefMI ||
Evan Chengdc377862008-09-30 15:44:16 +0000923 !isReMaterializable(li, VNI, ReMatDefMI, SpillIs, DefIsLoad))
Evan Cheng5ef3a042007-12-06 00:01:56 +0000924 return false;
925 isLoad |= DefIsLoad;
Evan Chengf2fbca62007-11-12 06:35:08 +0000926 }
927 return true;
928}
929
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000930/// FilterFoldedOps - Filter out two-address use operands. Return
931/// true if it finds any issue with the operands that ought to prevent
932/// folding.
933static bool FilterFoldedOps(MachineInstr *MI,
934 SmallVector<unsigned, 2> &Ops,
935 unsigned &MRInfo,
936 SmallVector<unsigned, 2> &FoldOps) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000937 MRInfo = 0;
Evan Chengaee4af62007-12-02 08:30:39 +0000938 for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
939 unsigned OpIdx = Ops[i];
Evan Chengd70dbb52008-02-22 09:24:50 +0000940 MachineOperand &MO = MI->getOperand(OpIdx);
Evan Chengaee4af62007-12-02 08:30:39 +0000941 // FIXME: fold subreg use.
Evan Chengd70dbb52008-02-22 09:24:50 +0000942 if (MO.getSubReg())
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000943 return true;
Evan Chengd70dbb52008-02-22 09:24:50 +0000944 if (MO.isDef())
Evan Chengaee4af62007-12-02 08:30:39 +0000945 MRInfo |= (unsigned)VirtRegMap::isMod;
946 else {
947 // Filter out two-address use operand(s).
Evan Chenga24752f2009-03-19 20:30:06 +0000948 if (MI->isRegTiedToDefOperand(OpIdx)) {
Evan Chengaee4af62007-12-02 08:30:39 +0000949 MRInfo = VirtRegMap::isModRef;
950 continue;
951 }
952 MRInfo |= (unsigned)VirtRegMap::isRef;
953 }
954 FoldOps.push_back(OpIdx);
Evan Chenge62f97c2007-12-01 02:07:52 +0000955 }
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000956 return false;
957}
958
959
960/// tryFoldMemoryOperand - Attempts to fold either a spill / restore from
961/// slot / to reg or any rematerialized load into ith operand of specified
962/// MI. If it is successul, MI is updated with the newly created MI and
963/// returns true.
964bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI,
965 VirtRegMap &vrm, MachineInstr *DefMI,
Lang Hames233a60e2009-11-03 23:52:08 +0000966 SlotIndex InstrIdx,
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000967 SmallVector<unsigned, 2> &Ops,
968 bool isSS, int Slot, unsigned Reg) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000969 // If it is an implicit def instruction, just delete it.
Chris Lattner518bb532010-02-09 19:54:29 +0000970 if (MI->isImplicitDef()) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000971 RemoveMachineInstrFromMaps(MI);
972 vrm.RemoveMachineInstrFromMaps(MI);
973 MI->eraseFromParent();
974 ++numFolds;
975 return true;
976 }
977
978 // Filter the list of operand indexes that are to be folded. Abort if
979 // any operand will prevent folding.
980 unsigned MRInfo = 0;
981 SmallVector<unsigned, 2> FoldOps;
982 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
983 return false;
Evan Chenge62f97c2007-12-01 02:07:52 +0000984
Evan Cheng427f4c12008-03-31 23:19:51 +0000985 // The only time it's safe to fold into a two address instruction is when
986 // it's folding reload and spill from / into a spill stack slot.
987 if (DefMI && (MRInfo & VirtRegMap::isMod))
Evan Cheng249ded32008-02-23 03:38:34 +0000988 return false;
989
Evan Chengf2f8c2a2008-02-08 22:05:27 +0000990 MachineInstr *fmi = isSS ? tii_->foldMemoryOperand(*mf_, MI, FoldOps, Slot)
991 : tii_->foldMemoryOperand(*mf_, MI, FoldOps, DefMI);
Evan Chengf2fbca62007-11-12 06:35:08 +0000992 if (fmi) {
Evan Chengd3653122008-02-27 03:04:06 +0000993 // Remember this instruction uses the spill slot.
994 if (isSS) vrm.addSpillSlotUse(Slot, fmi);
995
Evan Chengf2fbca62007-11-12 06:35:08 +0000996 // Attempt to fold the memory reference into the instruction. If
997 // we can do this, we don't need to insert spill code.
Evan Chengf2fbca62007-11-12 06:35:08 +0000998 MachineBasicBlock &MBB = *MI->getParent();
Evan Cheng84802932008-01-10 08:24:38 +0000999 if (isSS && !mf_->getFrameInfo()->isImmutableObjectIndex(Slot))
Evan Chengaee4af62007-12-02 08:30:39 +00001000 vrm.virtFolded(Reg, MI, fmi, (VirtRegMap::ModRef)MRInfo);
Evan Cheng81a03822007-11-17 00:40:40 +00001001 vrm.transferSpillPts(MI, fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001002 vrm.transferRestorePts(MI, fmi);
Evan Chengc1f53c72008-03-11 21:34:46 +00001003 vrm.transferEmergencySpills(MI, fmi);
Lang Hames233a60e2009-11-03 23:52:08 +00001004 ReplaceMachineInstrInMaps(MI, fmi);
Evan Chengf2fbca62007-11-12 06:35:08 +00001005 MI = MBB.insert(MBB.erase(MI), fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001006 ++numFolds;
Evan Chengf2fbca62007-11-12 06:35:08 +00001007 return true;
1008 }
1009 return false;
1010}
1011
Evan Cheng018f9b02007-12-05 03:22:34 +00001012/// canFoldMemoryOperand - Returns true if the specified load / store
1013/// folding is possible.
1014bool LiveIntervals::canFoldMemoryOperand(MachineInstr *MI,
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001015 SmallVector<unsigned, 2> &Ops,
Evan Cheng3c75ba82008-04-01 21:37:32 +00001016 bool ReMat) const {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001017 // Filter the list of operand indexes that are to be folded. Abort if
1018 // any operand will prevent folding.
1019 unsigned MRInfo = 0;
Evan Cheng018f9b02007-12-05 03:22:34 +00001020 SmallVector<unsigned, 2> FoldOps;
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001021 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
1022 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +00001023
Evan Cheng3c75ba82008-04-01 21:37:32 +00001024 // It's only legal to remat for a use, not a def.
1025 if (ReMat && (MRInfo & VirtRegMap::isMod))
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001026 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +00001027
Evan Chengd70dbb52008-02-22 09:24:50 +00001028 return tii_->canFoldMemoryOperand(MI, FoldOps);
1029}
1030
Evan Cheng81a03822007-11-17 00:40:40 +00001031bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const {
Lang Hames233a60e2009-11-03 23:52:08 +00001032 LiveInterval::Ranges::const_iterator itr = li.ranges.begin();
1033
1034 MachineBasicBlock *mbb = indexes_->getMBBCoveringRange(itr->start, itr->end);
1035
1036 if (mbb == 0)
1037 return false;
1038
1039 for (++itr; itr != li.ranges.end(); ++itr) {
1040 MachineBasicBlock *mbb2 =
1041 indexes_->getMBBCoveringRange(itr->start, itr->end);
1042
1043 if (mbb2 != mbb)
Evan Cheng81a03822007-11-17 00:40:40 +00001044 return false;
1045 }
Lang Hames233a60e2009-11-03 23:52:08 +00001046
Evan Cheng81a03822007-11-17 00:40:40 +00001047 return true;
1048}
1049
Evan Chengd70dbb52008-02-22 09:24:50 +00001050/// rewriteImplicitOps - Rewrite implicit use operands of MI (i.e. uses of
1051/// interval on to-be re-materialized operands of MI) with new register.
1052void LiveIntervals::rewriteImplicitOps(const LiveInterval &li,
1053 MachineInstr *MI, unsigned NewVReg,
1054 VirtRegMap &vrm) {
1055 // There is an implicit use. That means one of the other operand is
1056 // being remat'ed and the remat'ed instruction has li.reg as an
1057 // use operand. Make sure we rewrite that as well.
1058 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1059 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001060 if (!MO.isReg())
Evan Chengd70dbb52008-02-22 09:24:50 +00001061 continue;
1062 unsigned Reg = MO.getReg();
1063 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
1064 continue;
1065 if (!vrm.isReMaterialized(Reg))
1066 continue;
1067 MachineInstr *ReMatMI = vrm.getReMaterializedMI(Reg);
Evan Cheng6130f662008-03-05 00:59:57 +00001068 MachineOperand *UseMO = ReMatMI->findRegisterUseOperand(li.reg);
1069 if (UseMO)
1070 UseMO->setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001071 }
1072}
1073
Evan Chengf2fbca62007-11-12 06:35:08 +00001074/// rewriteInstructionForSpills, rewriteInstructionsForSpills - Helper functions
1075/// for addIntervalsForSpills to rewrite uses / defs for the given live range.
Evan Cheng018f9b02007-12-05 03:22:34 +00001076bool LiveIntervals::
Evan Chengd70dbb52008-02-22 09:24:50 +00001077rewriteInstructionForSpills(const LiveInterval &li, const VNInfo *VNI,
Lang Hames233a60e2009-11-03 23:52:08 +00001078 bool TrySplit, SlotIndex index, SlotIndex end,
Lang Hames86511252009-09-04 20:41:11 +00001079 MachineInstr *MI,
Evan Cheng81a03822007-11-17 00:40:40 +00001080 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001081 unsigned Slot, int LdSlot,
1082 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001083 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001084 const TargetRegisterClass* rc,
1085 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001086 const MachineLoopInfo *loopInfo,
Evan Cheng313d4b82008-02-23 00:33:04 +00001087 unsigned &NewVReg, unsigned ImpUse, bool &HasDef, bool &HasUse,
Owen Anderson28998312008-08-13 22:28:50 +00001088 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001089 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001090 bool CanFold = false;
Evan Chengf2fbca62007-11-12 06:35:08 +00001091 RestartInstruction:
1092 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1093 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001094 if (!mop.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001095 continue;
1096 unsigned Reg = mop.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001097 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
Evan Chengf2fbca62007-11-12 06:35:08 +00001098 continue;
Evan Chengf2fbca62007-11-12 06:35:08 +00001099 if (Reg != li.reg)
1100 continue;
1101
1102 bool TryFold = !DefIsReMat;
Evan Chengcb3c3302007-11-29 23:02:50 +00001103 bool FoldSS = true; // Default behavior unless it's a remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001104 int FoldSlot = Slot;
1105 if (DefIsReMat) {
1106 // If this is the rematerializable definition MI itself and
1107 // all of its uses are rematerialized, simply delete it.
Evan Cheng81a03822007-11-17 00:40:40 +00001108 if (MI == ReMatOrigDefMI && CanDelete) {
Dale Johannesenbd635202010-02-10 00:55:42 +00001109 DEBUG(dbgs() << "\t\t\t\tErasing re-materializable def: "
Evan Cheng28a1e482010-03-30 05:49:07 +00001110 << *MI << '\n');
Evan Chengf2fbca62007-11-12 06:35:08 +00001111 RemoveMachineInstrFromMaps(MI);
Evan Chengcada2452007-11-28 01:28:46 +00001112 vrm.RemoveMachineInstrFromMaps(MI);
Evan Chengf2fbca62007-11-12 06:35:08 +00001113 MI->eraseFromParent();
1114 break;
1115 }
1116
1117 // If def for this use can't be rematerialized, then try folding.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001118 // If def is rematerializable and it's a load, also try folding.
Evan Chengcb3c3302007-11-29 23:02:50 +00001119 TryFold = !ReMatDefMI || (ReMatDefMI && (MI == ReMatOrigDefMI || isLoad));
Evan Chengf2fbca62007-11-12 06:35:08 +00001120 if (isLoad) {
1121 // Try fold loads (from stack slot, constant pool, etc.) into uses.
1122 FoldSS = isLoadSS;
1123 FoldSlot = LdSlot;
1124 }
1125 }
1126
Evan Chengf2fbca62007-11-12 06:35:08 +00001127 // Scan all of the operands of this instruction rewriting operands
1128 // to use NewVReg instead of li.reg as appropriate. We do this for
1129 // two reasons:
1130 //
1131 // 1. If the instr reads the same spilled vreg multiple times, we
1132 // want to reuse the NewVReg.
1133 // 2. If the instr is a two-addr instruction, we are required to
1134 // keep the src/dst regs pinned.
1135 //
1136 // Keep track of whether we replace a use and/or def so that we can
1137 // create the spill interval with the appropriate range.
Evan Chengaee4af62007-12-02 08:30:39 +00001138 SmallVector<unsigned, 2> Ops;
Jakob Stoklund Olesenead06be2010-06-03 00:07:47 +00001139 tie(HasUse, HasDef) = MI->readsWritesVirtualRegister(Reg, &Ops);
Evan Chengf2fbca62007-11-12 06:35:08 +00001140
David Greene26b86a02008-10-27 17:38:59 +00001141 // Create a new virtual register for the spill interval.
1142 // Create the new register now so we can map the fold instruction
1143 // to the new register so when it is unfolded we get the correct
1144 // answer.
1145 bool CreatedNewVReg = false;
1146 if (NewVReg == 0) {
1147 NewVReg = mri_->createVirtualRegister(rc);
1148 vrm.grow();
1149 CreatedNewVReg = true;
Jakob Stoklund Olesence7a6632009-11-30 22:55:54 +00001150
1151 // The new virtual register should get the same allocation hints as the
1152 // old one.
1153 std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(Reg);
1154 if (Hint.first || Hint.second)
1155 mri_->setRegAllocationHint(NewVReg, Hint.first, Hint.second);
David Greene26b86a02008-10-27 17:38:59 +00001156 }
1157
Evan Cheng9c3c2212008-06-06 07:54:39 +00001158 if (!TryFold)
1159 CanFold = false;
1160 else {
Evan Cheng018f9b02007-12-05 03:22:34 +00001161 // Do not fold load / store here if we are splitting. We'll find an
1162 // optimal point to insert a load / store later.
1163 if (!TrySplit) {
1164 if (tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
David Greene26b86a02008-10-27 17:38:59 +00001165 Ops, FoldSS, FoldSlot, NewVReg)) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001166 // Folding the load/store can completely change the instruction in
1167 // unpredictable ways, rescan it from the beginning.
David Greene26b86a02008-10-27 17:38:59 +00001168
1169 if (FoldSS) {
1170 // We need to give the new vreg the same stack slot as the
1171 // spilled interval.
1172 vrm.assignVirt2StackSlot(NewVReg, FoldSlot);
1173 }
1174
Evan Cheng018f9b02007-12-05 03:22:34 +00001175 HasUse = false;
1176 HasDef = false;
1177 CanFold = false;
Evan Chengc781a242009-05-03 18:32:42 +00001178 if (isNotInMIMap(MI))
Evan Cheng7e073ba2008-04-09 20:57:25 +00001179 break;
Evan Cheng018f9b02007-12-05 03:22:34 +00001180 goto RestartInstruction;
1181 }
1182 } else {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001183 // We'll try to fold it later if it's profitable.
Evan Cheng3c75ba82008-04-01 21:37:32 +00001184 CanFold = canFoldMemoryOperand(MI, Ops, DefIsReMat);
Evan Cheng018f9b02007-12-05 03:22:34 +00001185 }
Evan Cheng9c3c2212008-06-06 07:54:39 +00001186 }
Evan Chengcddbb832007-11-30 21:23:43 +00001187
Evan Chengcddbb832007-11-30 21:23:43 +00001188 mop.setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001189 if (mop.isImplicit())
1190 rewriteImplicitOps(li, MI, NewVReg, vrm);
Evan Chengcddbb832007-11-30 21:23:43 +00001191
1192 // Reuse NewVReg for other reads.
Evan Chengd70dbb52008-02-22 09:24:50 +00001193 for (unsigned j = 0, e = Ops.size(); j != e; ++j) {
1194 MachineOperand &mopj = MI->getOperand(Ops[j]);
1195 mopj.setReg(NewVReg);
1196 if (mopj.isImplicit())
1197 rewriteImplicitOps(li, MI, NewVReg, vrm);
1198 }
Evan Chengcddbb832007-11-30 21:23:43 +00001199
Evan Cheng81a03822007-11-17 00:40:40 +00001200 if (CreatedNewVReg) {
1201 if (DefIsReMat) {
Evan Cheng37844532009-07-16 09:20:10 +00001202 vrm.setVirtIsReMaterialized(NewVReg, ReMatDefMI);
Evan Chengd70dbb52008-02-22 09:24:50 +00001203 if (ReMatIds[VNI->id] == VirtRegMap::MAX_STACK_SLOT) {
Evan Cheng81a03822007-11-17 00:40:40 +00001204 // Each valnum may have its own remat id.
Evan Chengd70dbb52008-02-22 09:24:50 +00001205 ReMatIds[VNI->id] = vrm.assignVirtReMatId(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001206 } else {
Evan Chengd70dbb52008-02-22 09:24:50 +00001207 vrm.assignVirtReMatId(NewVReg, ReMatIds[VNI->id]);
Evan Cheng81a03822007-11-17 00:40:40 +00001208 }
1209 if (!CanDelete || (HasUse && HasDef)) {
1210 // If this is a two-addr instruction then its use operands are
1211 // rematerializable but its def is not. It should be assigned a
1212 // stack slot.
1213 vrm.assignVirt2StackSlot(NewVReg, Slot);
1214 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001215 } else {
Evan Chengf2fbca62007-11-12 06:35:08 +00001216 vrm.assignVirt2StackSlot(NewVReg, Slot);
1217 }
Evan Chengcb3c3302007-11-29 23:02:50 +00001218 } else if (HasUse && HasDef &&
1219 vrm.getStackSlot(NewVReg) == VirtRegMap::NO_STACK_SLOT) {
1220 // If this interval hasn't been assigned a stack slot (because earlier
1221 // def is a deleted remat def), do it now.
1222 assert(Slot != VirtRegMap::NO_STACK_SLOT);
1223 vrm.assignVirt2StackSlot(NewVReg, Slot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001224 }
1225
Evan Cheng313d4b82008-02-23 00:33:04 +00001226 // Re-matting an instruction with virtual register use. Add the
1227 // register as an implicit use on the use MI.
1228 if (DefIsReMat && ImpUse)
1229 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1230
Evan Cheng5b69eba2009-04-21 22:46:52 +00001231 // Create a new register interval for this spill / remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001232 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001233 if (CreatedNewVReg) {
1234 NewLIs.push_back(&nI);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001235 MBBVRegsMap.insert(std::make_pair(MI->getParent()->getNumber(), NewVReg));
Evan Cheng81a03822007-11-17 00:40:40 +00001236 if (TrySplit)
1237 vrm.setIsSplitFromReg(NewVReg, li.reg);
1238 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001239
1240 if (HasUse) {
Evan Cheng81a03822007-11-17 00:40:40 +00001241 if (CreatedNewVReg) {
Lang Hames233a60e2009-11-03 23:52:08 +00001242 LiveRange LR(index.getLoadIndex(), index.getDefIndex(),
1243 nI.getNextValue(SlotIndex(), 0, false, VNInfoAllocator));
David Greene8a342292010-01-04 22:49:02 +00001244 DEBUG(dbgs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001245 nI.addRange(LR);
1246 } else {
1247 // Extend the split live interval to this def / use.
Lang Hames233a60e2009-11-03 23:52:08 +00001248 SlotIndex End = index.getDefIndex();
Evan Cheng81a03822007-11-17 00:40:40 +00001249 LiveRange LR(nI.ranges[nI.ranges.size()-1].end, End,
1250 nI.getValNumInfo(nI.getNumValNums()-1));
David Greene8a342292010-01-04 22:49:02 +00001251 DEBUG(dbgs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001252 nI.addRange(LR);
1253 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001254 }
1255 if (HasDef) {
Lang Hames233a60e2009-11-03 23:52:08 +00001256 LiveRange LR(index.getDefIndex(), index.getStoreIndex(),
1257 nI.getNextValue(SlotIndex(), 0, false, VNInfoAllocator));
David Greene8a342292010-01-04 22:49:02 +00001258 DEBUG(dbgs() << " +" << LR);
Evan Chengf2fbca62007-11-12 06:35:08 +00001259 nI.addRange(LR);
1260 }
Evan Cheng81a03822007-11-17 00:40:40 +00001261
Bill Wendling8e6179f2009-08-22 20:18:03 +00001262 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001263 dbgs() << "\t\t\t\tAdded new interval: ";
1264 nI.print(dbgs(), tri_);
1265 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001266 });
Evan Chengf2fbca62007-11-12 06:35:08 +00001267 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001268 return CanFold;
Evan Chengf2fbca62007-11-12 06:35:08 +00001269}
Evan Cheng81a03822007-11-17 00:40:40 +00001270bool LiveIntervals::anyKillInMBBAfterIdx(const LiveInterval &li,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001271 const VNInfo *VNI,
Lang Hames86511252009-09-04 20:41:11 +00001272 MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +00001273 SlotIndex Idx) const {
1274 SlotIndex End = getMBBEndIdx(MBB);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001275 for (unsigned j = 0, ee = VNI->kills.size(); j != ee; ++j) {
Lang Hames233a60e2009-11-03 23:52:08 +00001276 if (VNI->kills[j].isPHI())
Lang Hamesffd13262009-07-09 03:57:02 +00001277 continue;
1278
Lang Hames233a60e2009-11-03 23:52:08 +00001279 SlotIndex KillIdx = VNI->kills[j];
Lang Hames74ab5ee2009-12-22 00:11:50 +00001280 if (KillIdx > Idx && KillIdx <= End)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001281 return true;
Evan Cheng81a03822007-11-17 00:40:40 +00001282 }
1283 return false;
1284}
1285
Evan Cheng063284c2008-02-21 00:34:19 +00001286/// RewriteInfo - Keep track of machine instrs that will be rewritten
1287/// during spilling.
Dan Gohman844731a2008-05-13 00:00:25 +00001288namespace {
1289 struct RewriteInfo {
Lang Hames233a60e2009-11-03 23:52:08 +00001290 SlotIndex Index;
Dan Gohman844731a2008-05-13 00:00:25 +00001291 MachineInstr *MI;
Jakob Stoklund Olesenead06be2010-06-03 00:07:47 +00001292 RewriteInfo(SlotIndex i, MachineInstr *mi) : Index(i), MI(mi) {}
Dan Gohman844731a2008-05-13 00:00:25 +00001293 };
Evan Cheng063284c2008-02-21 00:34:19 +00001294
Dan Gohman844731a2008-05-13 00:00:25 +00001295 struct RewriteInfoCompare {
1296 bool operator()(const RewriteInfo &LHS, const RewriteInfo &RHS) const {
1297 return LHS.Index < RHS.Index;
1298 }
1299 };
1300}
Evan Cheng063284c2008-02-21 00:34:19 +00001301
Evan Chengf2fbca62007-11-12 06:35:08 +00001302void LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001303rewriteInstructionsForSpills(const LiveInterval &li, bool TrySplit,
Evan Chengf2fbca62007-11-12 06:35:08 +00001304 LiveInterval::Ranges::const_iterator &I,
Evan Cheng81a03822007-11-17 00:40:40 +00001305 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001306 unsigned Slot, int LdSlot,
1307 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001308 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001309 const TargetRegisterClass* rc,
1310 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001311 const MachineLoopInfo *loopInfo,
Evan Cheng81a03822007-11-17 00:40:40 +00001312 BitVector &SpillMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001313 DenseMap<unsigned, std::vector<SRInfo> > &SpillIdxes,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001314 BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001315 DenseMap<unsigned, std::vector<SRInfo> > &RestoreIdxes,
1316 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001317 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001318 bool AllCanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001319 unsigned NewVReg = 0;
Lang Hames233a60e2009-11-03 23:52:08 +00001320 SlotIndex start = I->start.getBaseIndex();
1321 SlotIndex end = I->end.getPrevSlot().getBaseIndex().getNextIndex();
Evan Chengf2fbca62007-11-12 06:35:08 +00001322
Evan Cheng063284c2008-02-21 00:34:19 +00001323 // First collect all the def / use in this live range that will be rewritten.
Evan Cheng7e073ba2008-04-09 20:57:25 +00001324 // Make sure they are sorted according to instruction index.
Evan Cheng063284c2008-02-21 00:34:19 +00001325 std::vector<RewriteInfo> RewriteMIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001326 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1327 re = mri_->reg_end(); ri != re; ) {
Evan Cheng419852c2008-04-03 16:39:43 +00001328 MachineInstr *MI = &*ri;
Evan Cheng063284c2008-02-21 00:34:19 +00001329 MachineOperand &O = ri.getOperand();
1330 ++ri;
Dale Johannesenbd635202010-02-10 00:55:42 +00001331 if (MI->isDebugValue()) {
Evan Cheng962021b2010-04-26 07:38:55 +00001332 // Modify DBG_VALUE now that the value is in a spill slot.
Evan Cheng6691a892010-04-28 23:52:26 +00001333 if (Slot != VirtRegMap::MAX_STACK_SLOT || isLoadSS) {
Evan Cheng6fa76362010-04-26 18:37:21 +00001334 uint64_t Offset = MI->getOperand(1).getImm();
1335 const MDNode *MDPtr = MI->getOperand(2).getMetadata();
1336 DebugLoc DL = MI->getDebugLoc();
Evan Cheng6691a892010-04-28 23:52:26 +00001337 int FI = isLoadSS ? LdSlot : (int)Slot;
1338 if (MachineInstr *NewDV = tii_->emitFrameIndexDebugValue(*mf_, FI,
Evan Cheng6fa76362010-04-26 18:37:21 +00001339 Offset, MDPtr, DL)) {
1340 DEBUG(dbgs() << "Modifying debug info due to spill:" << "\t" << *MI);
1341 ReplaceMachineInstrInMaps(MI, NewDV);
1342 MachineBasicBlock *MBB = MI->getParent();
1343 MBB->insert(MBB->erase(MI), NewDV);
1344 continue;
1345 }
Evan Cheng962021b2010-04-26 07:38:55 +00001346 }
Evan Cheng6fa76362010-04-26 18:37:21 +00001347
1348 DEBUG(dbgs() << "Removing debug info due to spill:" << "\t" << *MI);
1349 RemoveMachineInstrFromMaps(MI);
1350 vrm.RemoveMachineInstrFromMaps(MI);
1351 MI->eraseFromParent();
Dale Johannesenbd635202010-02-10 00:55:42 +00001352 continue;
1353 }
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +00001354 assert(!(O.isImplicit() && O.isUse()) &&
1355 "Spilling register that's used as implicit use?");
Lang Hames233a60e2009-11-03 23:52:08 +00001356 SlotIndex index = getInstructionIndex(MI);
Evan Cheng063284c2008-02-21 00:34:19 +00001357 if (index < start || index >= end)
1358 continue;
Evan Chengd129d732009-07-17 19:43:40 +00001359
1360 if (O.isUndef())
Evan Cheng79a796c2008-07-12 01:56:02 +00001361 // Must be defined by an implicit def. It should not be spilled. Note,
1362 // this is for correctness reason. e.g.
1363 // 8 %reg1024<def> = IMPLICIT_DEF
1364 // 12 %reg1024<def> = INSERT_SUBREG %reg1024<kill>, %reg1025, 2
1365 // The live range [12, 14) are not part of the r1024 live interval since
1366 // it's defined by an implicit def. It will not conflicts with live
1367 // interval of r1025. Now suppose both registers are spilled, you can
Evan Chengb9890ae2008-07-12 02:22:07 +00001368 // easily see a situation where both registers are reloaded before
Evan Cheng79a796c2008-07-12 01:56:02 +00001369 // the INSERT_SUBREG and both target registers that would overlap.
1370 continue;
Jakob Stoklund Olesenead06be2010-06-03 00:07:47 +00001371 RewriteMIs.push_back(RewriteInfo(index, MI));
Evan Cheng063284c2008-02-21 00:34:19 +00001372 }
1373 std::sort(RewriteMIs.begin(), RewriteMIs.end(), RewriteInfoCompare());
1374
Evan Cheng313d4b82008-02-23 00:33:04 +00001375 unsigned ImpUse = DefIsReMat ? getReMatImplicitUse(li, ReMatDefMI) : 0;
Evan Cheng063284c2008-02-21 00:34:19 +00001376 // Now rewrite the defs and uses.
1377 for (unsigned i = 0, e = RewriteMIs.size(); i != e; ) {
1378 RewriteInfo &rwi = RewriteMIs[i];
1379 ++i;
Lang Hames233a60e2009-11-03 23:52:08 +00001380 SlotIndex index = rwi.Index;
Evan Cheng063284c2008-02-21 00:34:19 +00001381 MachineInstr *MI = rwi.MI;
1382 // If MI def and/or use the same register multiple times, then there
1383 // are multiple entries.
1384 while (i != e && RewriteMIs[i].MI == MI) {
1385 assert(RewriteMIs[i].Index == index);
Evan Cheng063284c2008-02-21 00:34:19 +00001386 ++i;
1387 }
Evan Cheng81a03822007-11-17 00:40:40 +00001388 MachineBasicBlock *MBB = MI->getParent();
Evan Cheng313d4b82008-02-23 00:33:04 +00001389
Evan Cheng0a891ed2008-05-23 23:00:04 +00001390 if (ImpUse && MI != ReMatDefMI) {
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001391 // Re-matting an instruction with virtual register use. Prevent interval
1392 // from being spilled.
1393 getInterval(ImpUse).markNotSpillable();
Evan Cheng313d4b82008-02-23 00:33:04 +00001394 }
1395
Evan Cheng063284c2008-02-21 00:34:19 +00001396 unsigned MBBId = MBB->getNumber();
Evan Cheng018f9b02007-12-05 03:22:34 +00001397 unsigned ThisVReg = 0;
Evan Cheng70306f82007-12-03 09:58:48 +00001398 if (TrySplit) {
Owen Anderson28998312008-08-13 22:28:50 +00001399 DenseMap<unsigned,unsigned>::iterator NVI = MBBVRegsMap.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001400 if (NVI != MBBVRegsMap.end()) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001401 ThisVReg = NVI->second;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001402 // One common case:
1403 // x = use
1404 // ...
1405 // ...
1406 // def = ...
1407 // = use
1408 // It's better to start a new interval to avoid artifically
1409 // extend the new interval.
Jakob Stoklund Olesenead06be2010-06-03 00:07:47 +00001410 if (MI->readsWritesVirtualRegister(li.reg) ==
1411 std::make_pair(false,true)) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001412 MBBVRegsMap.erase(MBB->getNumber());
Evan Cheng018f9b02007-12-05 03:22:34 +00001413 ThisVReg = 0;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001414 }
1415 }
Evan Chengcada2452007-11-28 01:28:46 +00001416 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001417
1418 bool IsNew = ThisVReg == 0;
1419 if (IsNew) {
1420 // This ends the previous live interval. If all of its def / use
1421 // can be folded, give it a low spill weight.
1422 if (NewVReg && TrySplit && AllCanFold) {
1423 LiveInterval &nI = getOrCreateInterval(NewVReg);
1424 nI.weight /= 10.0F;
1425 }
1426 AllCanFold = true;
1427 }
1428 NewVReg = ThisVReg;
1429
Evan Cheng81a03822007-11-17 00:40:40 +00001430 bool HasDef = false;
1431 bool HasUse = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001432 bool CanFold = rewriteInstructionForSpills(li, I->valno, TrySplit,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001433 index, end, MI, ReMatOrigDefMI, ReMatDefMI,
1434 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
1435 CanDelete, vrm, rc, ReMatIds, loopInfo, NewVReg,
Evan Chengc781a242009-05-03 18:32:42 +00001436 ImpUse, HasDef, HasUse, MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001437 if (!HasDef && !HasUse)
1438 continue;
1439
Evan Cheng018f9b02007-12-05 03:22:34 +00001440 AllCanFold &= CanFold;
1441
Evan Cheng81a03822007-11-17 00:40:40 +00001442 // Update weight of spill interval.
1443 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng70306f82007-12-03 09:58:48 +00001444 if (!TrySplit) {
Evan Cheng81a03822007-11-17 00:40:40 +00001445 // The spill weight is now infinity as it cannot be spilled again.
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001446 nI.markNotSpillable();
Evan Cheng0cbb1162007-11-29 01:06:25 +00001447 continue;
Evan Cheng81a03822007-11-17 00:40:40 +00001448 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001449
1450 // Keep track of the last def and first use in each MBB.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001451 if (HasDef) {
1452 if (MI != ReMatOrigDefMI || !CanDelete) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001453 bool HasKill = false;
1454 if (!HasUse)
Lang Hames233a60e2009-11-03 23:52:08 +00001455 HasKill = anyKillInMBBAfterIdx(li, I->valno, MBB, index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001456 else {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001457 // If this is a two-address code, then this index starts a new VNInfo.
Lang Hames233a60e2009-11-03 23:52:08 +00001458 const VNInfo *VNI = li.findDefinedVNInfoForRegInt(index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001459 if (VNI)
Lang Hames233a60e2009-11-03 23:52:08 +00001460 HasKill = anyKillInMBBAfterIdx(li, VNI, MBB, index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001461 }
Owen Anderson28998312008-08-13 22:28:50 +00001462 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Chenge3110d02007-12-01 04:42:39 +00001463 SpillIdxes.find(MBBId);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001464 if (!HasKill) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001465 if (SII == SpillIdxes.end()) {
1466 std::vector<SRInfo> S;
1467 S.push_back(SRInfo(index, NewVReg, true));
1468 SpillIdxes.insert(std::make_pair(MBBId, S));
1469 } else if (SII->second.back().vreg != NewVReg) {
1470 SII->second.push_back(SRInfo(index, NewVReg, true));
Lang Hames86511252009-09-04 20:41:11 +00001471 } else if (index > SII->second.back().index) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001472 // If there is an earlier def and this is a two-address
1473 // instruction, then it's not possible to fold the store (which
1474 // would also fold the load).
Evan Cheng1953d0c2007-11-29 10:12:14 +00001475 SRInfo &Info = SII->second.back();
1476 Info.index = index;
1477 Info.canFold = !HasUse;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001478 }
1479 SpillMBBs.set(MBBId);
Evan Chenge3110d02007-12-01 04:42:39 +00001480 } else if (SII != SpillIdxes.end() &&
1481 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00001482 index > SII->second.back().index) {
Evan Chenge3110d02007-12-01 04:42:39 +00001483 // There is an earlier def that's not killed (must be two-address).
1484 // The spill is no longer needed.
1485 SII->second.pop_back();
1486 if (SII->second.empty()) {
1487 SpillIdxes.erase(MBBId);
1488 SpillMBBs.reset(MBBId);
1489 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001490 }
1491 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001492 }
1493
1494 if (HasUse) {
Owen Anderson28998312008-08-13 22:28:50 +00001495 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001496 SpillIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001497 if (SII != SpillIdxes.end() &&
1498 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00001499 index > SII->second.back().index)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001500 // Use(s) following the last def, it's not safe to fold the spill.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001501 SII->second.back().canFold = false;
Owen Anderson28998312008-08-13 22:28:50 +00001502 DenseMap<unsigned, std::vector<SRInfo> >::iterator RII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001503 RestoreIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001504 if (RII != RestoreIdxes.end() && RII->second.back().vreg == NewVReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001505 // If we are splitting live intervals, only fold if it's the first
1506 // use and there isn't another use later in the MBB.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001507 RII->second.back().canFold = false;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001508 else if (IsNew) {
1509 // Only need a reload if there isn't an earlier def / use.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001510 if (RII == RestoreIdxes.end()) {
1511 std::vector<SRInfo> Infos;
1512 Infos.push_back(SRInfo(index, NewVReg, true));
1513 RestoreIdxes.insert(std::make_pair(MBBId, Infos));
1514 } else {
1515 RII->second.push_back(SRInfo(index, NewVReg, true));
1516 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001517 RestoreMBBs.set(MBBId);
1518 }
1519 }
1520
1521 // Update spill weight.
Evan Cheng22f07ff2007-12-11 02:09:15 +00001522 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
Evan Chengc3417602008-06-21 06:45:54 +00001523 nI.weight += getSpillWeight(HasDef, HasUse, loopDepth);
Evan Chengf2fbca62007-11-12 06:35:08 +00001524 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001525
1526 if (NewVReg && TrySplit && AllCanFold) {
1527 // If all of its def / use can be folded, give it a low spill weight.
1528 LiveInterval &nI = getOrCreateInterval(NewVReg);
1529 nI.weight /= 10.0F;
1530 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001531}
1532
Lang Hames233a60e2009-11-03 23:52:08 +00001533bool LiveIntervals::alsoFoldARestore(int Id, SlotIndex index,
Lang Hames86511252009-09-04 20:41:11 +00001534 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001535 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001536 if (!RestoreMBBs[Id])
1537 return false;
1538 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1539 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1540 if (Restores[i].index == index &&
1541 Restores[i].vreg == vr &&
1542 Restores[i].canFold)
1543 return true;
1544 return false;
1545}
1546
Lang Hames233a60e2009-11-03 23:52:08 +00001547void LiveIntervals::eraseRestoreInfo(int Id, SlotIndex index,
Lang Hames86511252009-09-04 20:41:11 +00001548 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001549 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001550 if (!RestoreMBBs[Id])
1551 return;
1552 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1553 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1554 if (Restores[i].index == index && Restores[i].vreg)
Lang Hames233a60e2009-11-03 23:52:08 +00001555 Restores[i].index = SlotIndex();
Evan Cheng1953d0c2007-11-29 10:12:14 +00001556}
Evan Cheng81a03822007-11-17 00:40:40 +00001557
Evan Cheng4cce6b42008-04-11 17:53:36 +00001558/// handleSpilledImpDefs - Remove IMPLICIT_DEF instructions which are being
1559/// spilled and create empty intervals for their uses.
1560void
1561LiveIntervals::handleSpilledImpDefs(const LiveInterval &li, VirtRegMap &vrm,
1562 const TargetRegisterClass* rc,
1563 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng419852c2008-04-03 16:39:43 +00001564 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1565 re = mri_->reg_end(); ri != re; ) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001566 MachineOperand &O = ri.getOperand();
Evan Cheng419852c2008-04-03 16:39:43 +00001567 MachineInstr *MI = &*ri;
1568 ++ri;
Evan Cheng28a1e482010-03-30 05:49:07 +00001569 if (MI->isDebugValue()) {
1570 // Remove debug info for now.
1571 O.setReg(0U);
1572 DEBUG(dbgs() << "Removing debug info due to spill:" << "\t" << *MI);
1573 continue;
1574 }
Evan Cheng4cce6b42008-04-11 17:53:36 +00001575 if (O.isDef()) {
Chris Lattner518bb532010-02-09 19:54:29 +00001576 assert(MI->isImplicitDef() &&
Evan Cheng4cce6b42008-04-11 17:53:36 +00001577 "Register def was not rewritten?");
1578 RemoveMachineInstrFromMaps(MI);
1579 vrm.RemoveMachineInstrFromMaps(MI);
1580 MI->eraseFromParent();
1581 } else {
1582 // This must be an use of an implicit_def so it's not part of the live
1583 // interval. Create a new empty live interval for it.
1584 // FIXME: Can we simply erase some of the instructions? e.g. Stores?
1585 unsigned NewVReg = mri_->createVirtualRegister(rc);
1586 vrm.grow();
1587 vrm.setIsImplicitlyDefined(NewVReg);
1588 NewLIs.push_back(&getOrCreateInterval(NewVReg));
1589 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1590 MachineOperand &MO = MI->getOperand(i);
Evan Cheng4784f1f2009-06-30 08:49:04 +00001591 if (MO.isReg() && MO.getReg() == li.reg) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001592 MO.setReg(NewVReg);
Evan Cheng4784f1f2009-06-30 08:49:04 +00001593 MO.setIsUndef();
Evan Cheng4784f1f2009-06-30 08:49:04 +00001594 }
Evan Cheng4cce6b42008-04-11 17:53:36 +00001595 }
1596 }
Evan Cheng419852c2008-04-03 16:39:43 +00001597 }
1598}
1599
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001600float
1601LiveIntervals::getSpillWeight(bool isDef, bool isUse, unsigned loopDepth) {
1602 // Limit the loop depth ridiculousness.
1603 if (loopDepth > 200)
1604 loopDepth = 200;
1605
1606 // The loop depth is used to roughly estimate the number of times the
1607 // instruction is executed. Something like 10^d is simple, but will quickly
1608 // overflow a float. This expression behaves like 10^d for small d, but is
1609 // more tempered for large d. At d=200 we get 6.7e33 which leaves a bit of
1610 // headroom before overflow.
Chris Lattner87565c12010-05-15 17:10:24 +00001611 float lc = std::pow(1 + (100.0f / (loopDepth+10)), (float)loopDepth);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001612
1613 return (isDef + isUse) * lc;
1614}
1615
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001616void
1617LiveIntervals::normalizeSpillWeights(std::vector<LiveInterval*> &NewLIs) {
1618 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i)
1619 normalizeSpillWeight(*NewLIs[i]);
1620}
1621
Evan Chengf2fbca62007-11-12 06:35:08 +00001622std::vector<LiveInterval*> LiveIntervals::
Owen Andersond6664312008-08-18 18:05:32 +00001623addIntervalsForSpillsFast(const LiveInterval &li,
1624 const MachineLoopInfo *loopInfo,
Evan Chengc781a242009-05-03 18:32:42 +00001625 VirtRegMap &vrm) {
Owen Anderson17197312008-08-18 23:41:04 +00001626 unsigned slot = vrm.assignVirt2StackSlot(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00001627
1628 std::vector<LiveInterval*> added;
1629
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001630 assert(li.isSpillable() && "attempt to spill already spilled interval!");
Owen Andersond6664312008-08-18 18:05:32 +00001631
Bill Wendling8e6179f2009-08-22 20:18:03 +00001632 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001633 dbgs() << "\t\t\t\tadding intervals for spills for interval: ";
Bill Wendling8e6179f2009-08-22 20:18:03 +00001634 li.dump();
David Greene8a342292010-01-04 22:49:02 +00001635 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001636 });
Owen Andersond6664312008-08-18 18:05:32 +00001637
1638 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
1639
Owen Andersona41e47a2008-08-19 22:12:11 +00001640 MachineRegisterInfo::reg_iterator RI = mri_->reg_begin(li.reg);
1641 while (RI != mri_->reg_end()) {
1642 MachineInstr* MI = &*RI;
1643
1644 SmallVector<unsigned, 2> Indices;
Jakob Stoklund Olesenead06be2010-06-03 00:07:47 +00001645 bool HasUse, HasDef;
1646 tie(HasUse, HasDef) = MI->readsWritesVirtualRegister(li.reg, &Indices);
1647
Owen Andersona41e47a2008-08-19 22:12:11 +00001648 if (!tryFoldMemoryOperand(MI, vrm, NULL, getInstructionIndex(MI),
1649 Indices, true, slot, li.reg)) {
1650 unsigned NewVReg = mri_->createVirtualRegister(rc);
Owen Anderson9a032932008-08-18 21:20:32 +00001651 vrm.grow();
Owen Anderson17197312008-08-18 23:41:04 +00001652 vrm.assignVirt2StackSlot(NewVReg, slot);
1653
Owen Andersona41e47a2008-08-19 22:12:11 +00001654 // create a new register for this spill
1655 LiveInterval &nI = getOrCreateInterval(NewVReg);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001656 nI.markNotSpillable();
Owen Andersona41e47a2008-08-19 22:12:11 +00001657
1658 // Rewrite register operands to use the new vreg.
1659 for (SmallVectorImpl<unsigned>::iterator I = Indices.begin(),
1660 E = Indices.end(); I != E; ++I) {
1661 MI->getOperand(*I).setReg(NewVReg);
1662
1663 if (MI->getOperand(*I).isUse())
1664 MI->getOperand(*I).setIsKill(true);
1665 }
1666
1667 // Fill in the new live interval.
Lang Hames233a60e2009-11-03 23:52:08 +00001668 SlotIndex index = getInstructionIndex(MI);
Owen Andersona41e47a2008-08-19 22:12:11 +00001669 if (HasUse) {
Lang Hames233a60e2009-11-03 23:52:08 +00001670 LiveRange LR(index.getLoadIndex(), index.getUseIndex(),
1671 nI.getNextValue(SlotIndex(), 0, false,
Lang Hames86511252009-09-04 20:41:11 +00001672 getVNInfoAllocator()));
David Greene8a342292010-01-04 22:49:02 +00001673 DEBUG(dbgs() << " +" << LR);
Owen Andersona41e47a2008-08-19 22:12:11 +00001674 nI.addRange(LR);
1675 vrm.addRestorePoint(NewVReg, MI);
1676 }
1677 if (HasDef) {
Lang Hames233a60e2009-11-03 23:52:08 +00001678 LiveRange LR(index.getDefIndex(), index.getStoreIndex(),
1679 nI.getNextValue(SlotIndex(), 0, false,
Lang Hames86511252009-09-04 20:41:11 +00001680 getVNInfoAllocator()));
David Greene8a342292010-01-04 22:49:02 +00001681 DEBUG(dbgs() << " +" << LR);
Owen Andersona41e47a2008-08-19 22:12:11 +00001682 nI.addRange(LR);
1683 vrm.addSpillPoint(NewVReg, true, MI);
1684 }
1685
Owen Anderson17197312008-08-18 23:41:04 +00001686 added.push_back(&nI);
Owen Anderson8dc2cbe2008-08-18 18:38:12 +00001687
Bill Wendling8e6179f2009-08-22 20:18:03 +00001688 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001689 dbgs() << "\t\t\t\tadded new interval: ";
Bill Wendling8e6179f2009-08-22 20:18:03 +00001690 nI.dump();
David Greene8a342292010-01-04 22:49:02 +00001691 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001692 });
Owen Andersona41e47a2008-08-19 22:12:11 +00001693 }
Owen Anderson9a032932008-08-18 21:20:32 +00001694
Owen Anderson9a032932008-08-18 21:20:32 +00001695
Owen Andersona41e47a2008-08-19 22:12:11 +00001696 RI = mri_->reg_begin(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00001697 }
Owen Andersond6664312008-08-18 18:05:32 +00001698
1699 return added;
1700}
1701
1702std::vector<LiveInterval*> LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001703addIntervalsForSpills(const LiveInterval &li,
Evan Chengdc377862008-09-30 15:44:16 +00001704 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Chengc781a242009-05-03 18:32:42 +00001705 const MachineLoopInfo *loopInfo, VirtRegMap &vrm) {
Owen Andersonae339ba2008-08-19 00:17:30 +00001706
1707 if (EnableFastSpilling)
Evan Chengc781a242009-05-03 18:32:42 +00001708 return addIntervalsForSpillsFast(li, loopInfo, vrm);
Owen Andersonae339ba2008-08-19 00:17:30 +00001709
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001710 assert(li.isSpillable() && "attempt to spill already spilled interval!");
Evan Chengf2fbca62007-11-12 06:35:08 +00001711
Bill Wendling8e6179f2009-08-22 20:18:03 +00001712 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001713 dbgs() << "\t\t\t\tadding intervals for spills for interval: ";
1714 li.print(dbgs(), tri_);
1715 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001716 });
Evan Chengf2fbca62007-11-12 06:35:08 +00001717
Evan Cheng72eeb942008-12-05 17:00:16 +00001718 // Each bit specify whether a spill is required in the MBB.
Evan Cheng81a03822007-11-17 00:40:40 +00001719 BitVector SpillMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001720 DenseMap<unsigned, std::vector<SRInfo> > SpillIdxes;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001721 BitVector RestoreMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001722 DenseMap<unsigned, std::vector<SRInfo> > RestoreIdxes;
1723 DenseMap<unsigned,unsigned> MBBVRegsMap;
Evan Chengf2fbca62007-11-12 06:35:08 +00001724 std::vector<LiveInterval*> NewLIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001725 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
Evan Chengf2fbca62007-11-12 06:35:08 +00001726
1727 unsigned NumValNums = li.getNumValNums();
1728 SmallVector<MachineInstr*, 4> ReMatDefs;
1729 ReMatDefs.resize(NumValNums, NULL);
1730 SmallVector<MachineInstr*, 4> ReMatOrigDefs;
1731 ReMatOrigDefs.resize(NumValNums, NULL);
1732 SmallVector<int, 4> ReMatIds;
1733 ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT);
1734 BitVector ReMatDelete(NumValNums);
1735 unsigned Slot = VirtRegMap::MAX_STACK_SLOT;
1736
Evan Cheng81a03822007-11-17 00:40:40 +00001737 // Spilling a split live interval. It cannot be split any further. Also,
1738 // it's also guaranteed to be a single val# / range interval.
1739 if (vrm.getPreSplitReg(li.reg)) {
1740 vrm.setIsSplitFromReg(li.reg, 0);
Evan Chengd120ffd2007-12-05 10:24:35 +00001741 // Unset the split kill marker on the last use.
Lang Hames233a60e2009-11-03 23:52:08 +00001742 SlotIndex KillIdx = vrm.getKillPoint(li.reg);
1743 if (KillIdx != SlotIndex()) {
Evan Chengd120ffd2007-12-05 10:24:35 +00001744 MachineInstr *KillMI = getInstructionFromIndex(KillIdx);
1745 assert(KillMI && "Last use disappeared?");
1746 int KillOp = KillMI->findRegisterUseOperandIdx(li.reg, true);
1747 assert(KillOp != -1 && "Last use disappeared?");
Chris Lattnerf7382302007-12-30 21:56:09 +00001748 KillMI->getOperand(KillOp).setIsKill(false);
Evan Chengd120ffd2007-12-05 10:24:35 +00001749 }
Evan Chengadf85902007-12-05 09:51:10 +00001750 vrm.removeKillPoint(li.reg);
Evan Cheng81a03822007-11-17 00:40:40 +00001751 bool DefIsReMat = vrm.isReMaterialized(li.reg);
1752 Slot = vrm.getStackSlot(li.reg);
1753 assert(Slot != VirtRegMap::MAX_STACK_SLOT);
1754 MachineInstr *ReMatDefMI = DefIsReMat ?
1755 vrm.getReMaterializedMI(li.reg) : NULL;
1756 int LdSlot = 0;
1757 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1758 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00001759 (DefIsReMat && (ReMatDefMI->getDesc().canFoldAsLoad()));
Evan Cheng81a03822007-11-17 00:40:40 +00001760 bool IsFirstRange = true;
1761 for (LiveInterval::Ranges::const_iterator
1762 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
1763 // If this is a split live interval with multiple ranges, it means there
1764 // are two-address instructions that re-defined the value. Only the
1765 // first def can be rematerialized!
1766 if (IsFirstRange) {
Evan Chengcb3c3302007-11-29 23:02:50 +00001767 // Note ReMatOrigDefMI has already been deleted.
Evan Cheng81a03822007-11-17 00:40:40 +00001768 rewriteInstructionsForSpills(li, false, I, NULL, ReMatDefMI,
1769 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001770 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001771 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001772 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001773 } else {
1774 rewriteInstructionsForSpills(li, false, I, NULL, 0,
1775 Slot, 0, false, false, false,
Evan Chengd70dbb52008-02-22 09:24:50 +00001776 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001777 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001778 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001779 }
1780 IsFirstRange = false;
1781 }
Evan Cheng419852c2008-04-03 16:39:43 +00001782
Evan Cheng4cce6b42008-04-11 17:53:36 +00001783 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001784 normalizeSpillWeights(NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001785 return NewLIs;
1786 }
1787
Evan Cheng752195e2009-09-14 21:33:42 +00001788 bool TrySplit = !intervalIsInOneMBB(li);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001789 if (TrySplit)
1790 ++numSplits;
Evan Chengf2fbca62007-11-12 06:35:08 +00001791 bool NeedStackSlot = false;
1792 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
1793 i != e; ++i) {
1794 const VNInfo *VNI = *i;
1795 unsigned VN = VNI->id;
Lang Hames857c4e02009-06-17 21:01:20 +00001796 if (VNI->isUnused())
Evan Chengf2fbca62007-11-12 06:35:08 +00001797 continue; // Dead val#.
1798 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +00001799 MachineInstr *ReMatDefMI = VNI->isDefAccurate()
1800 ? getInstructionFromIndex(VNI->def) : 0;
Evan Cheng5ef3a042007-12-06 00:01:56 +00001801 bool dummy;
Evan Chengdc377862008-09-30 15:44:16 +00001802 if (ReMatDefMI && isReMaterializable(li, VNI, ReMatDefMI, SpillIs, dummy)) {
Evan Chengf2fbca62007-11-12 06:35:08 +00001803 // Remember how to remat the def of this val#.
Evan Cheng81a03822007-11-17 00:40:40 +00001804 ReMatOrigDefs[VN] = ReMatDefMI;
Dan Gohman2c3f7ae2008-07-17 23:49:46 +00001805 // Original def may be modified so we have to make a copy here.
Evan Cheng1ed99222008-07-19 00:37:25 +00001806 MachineInstr *Clone = mf_->CloneMachineInstr(ReMatDefMI);
Evan Cheng752195e2009-09-14 21:33:42 +00001807 CloneMIs.push_back(Clone);
Evan Cheng1ed99222008-07-19 00:37:25 +00001808 ReMatDefs[VN] = Clone;
Evan Chengf2fbca62007-11-12 06:35:08 +00001809
1810 bool CanDelete = true;
Lang Hames857c4e02009-06-17 21:01:20 +00001811 if (VNI->hasPHIKill()) {
Evan Chengc3fc7d92007-11-29 09:49:23 +00001812 // A kill is a phi node, not all of its uses can be rematerialized.
Evan Chengf2fbca62007-11-12 06:35:08 +00001813 // It must not be deleted.
Evan Chengc3fc7d92007-11-29 09:49:23 +00001814 CanDelete = false;
1815 // Need a stack slot if there is any live range where uses cannot be
1816 // rematerialized.
1817 NeedStackSlot = true;
Evan Chengf2fbca62007-11-12 06:35:08 +00001818 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001819 if (CanDelete)
1820 ReMatDelete.set(VN);
1821 } else {
1822 // Need a stack slot if there is any live range where uses cannot be
1823 // rematerialized.
1824 NeedStackSlot = true;
1825 }
1826 }
1827
1828 // One stack slot per live interval.
Owen Andersonb98bbb72009-03-26 18:53:38 +00001829 if (NeedStackSlot && vrm.getPreSplitReg(li.reg) == 0) {
1830 if (vrm.getStackSlot(li.reg) == VirtRegMap::NO_STACK_SLOT)
1831 Slot = vrm.assignVirt2StackSlot(li.reg);
1832
1833 // This case only occurs when the prealloc splitter has already assigned
1834 // a stack slot to this vreg.
1835 else
1836 Slot = vrm.getStackSlot(li.reg);
1837 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001838
1839 // Create new intervals and rewrite defs and uses.
1840 for (LiveInterval::Ranges::const_iterator
1841 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Evan Cheng81a03822007-11-17 00:40:40 +00001842 MachineInstr *ReMatDefMI = ReMatDefs[I->valno->id];
1843 MachineInstr *ReMatOrigDefMI = ReMatOrigDefs[I->valno->id];
1844 bool DefIsReMat = ReMatDefMI != NULL;
Evan Chengf2fbca62007-11-12 06:35:08 +00001845 bool CanDelete = ReMatDelete[I->valno->id];
1846 int LdSlot = 0;
Evan Cheng81a03822007-11-17 00:40:40 +00001847 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001848 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00001849 (DefIsReMat && ReMatDefMI->getDesc().canFoldAsLoad());
Evan Cheng81a03822007-11-17 00:40:40 +00001850 rewriteInstructionsForSpills(li, TrySplit, I, ReMatOrigDefMI, ReMatDefMI,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001851 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001852 CanDelete, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001853 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001854 MBBVRegsMap, NewLIs);
Evan Chengf2fbca62007-11-12 06:35:08 +00001855 }
1856
Evan Cheng0cbb1162007-11-29 01:06:25 +00001857 // Insert spills / restores if we are splitting.
Evan Cheng419852c2008-04-03 16:39:43 +00001858 if (!TrySplit) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001859 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001860 normalizeSpillWeights(NewLIs);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001861 return NewLIs;
Evan Cheng419852c2008-04-03 16:39:43 +00001862 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001863
Evan Chengb50bb8c2007-12-05 08:16:32 +00001864 SmallPtrSet<LiveInterval*, 4> AddedKill;
Evan Chengaee4af62007-12-02 08:30:39 +00001865 SmallVector<unsigned, 2> Ops;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001866 if (NeedStackSlot) {
1867 int Id = SpillMBBs.find_first();
1868 while (Id != -1) {
1869 std::vector<SRInfo> &spills = SpillIdxes[Id];
1870 for (unsigned i = 0, e = spills.size(); i != e; ++i) {
Lang Hames233a60e2009-11-03 23:52:08 +00001871 SlotIndex index = spills[i].index;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001872 unsigned VReg = spills[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001873 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001874 bool isReMat = vrm.isReMaterialized(VReg);
1875 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001876 bool CanFold = false;
1877 bool FoundUse = false;
1878 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001879 if (spills[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001880 CanFold = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001881 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1882 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001883 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001884 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001885
1886 Ops.push_back(j);
1887 if (MO.isDef())
Evan Chengcddbb832007-11-30 21:23:43 +00001888 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001889 if (isReMat ||
1890 (!FoundUse && !alsoFoldARestore(Id, index, VReg,
1891 RestoreMBBs, RestoreIdxes))) {
1892 // MI has two-address uses of the same register. If the use
1893 // isn't the first and only use in the BB, then we can't fold
1894 // it. FIXME: Move this to rewriteInstructionsForSpills.
1895 CanFold = false;
Evan Chengcddbb832007-11-30 21:23:43 +00001896 break;
1897 }
Evan Chengaee4af62007-12-02 08:30:39 +00001898 FoundUse = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001899 }
1900 }
1901 // Fold the store into the def if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001902 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001903 if (CanFold && !Ops.empty()) {
1904 if (tryFoldMemoryOperand(MI, vrm, NULL, index, Ops, true, Slot,VReg)){
Evan Chengcddbb832007-11-30 21:23:43 +00001905 Folded = true;
Sebastian Redl48fe6352009-03-19 23:26:52 +00001906 if (FoundUse) {
Evan Chengaee4af62007-12-02 08:30:39 +00001907 // Also folded uses, do not issue a load.
1908 eraseRestoreInfo(Id, index, VReg, RestoreMBBs, RestoreIdxes);
Lang Hames233a60e2009-11-03 23:52:08 +00001909 nI.removeRange(index.getLoadIndex(), index.getDefIndex());
Evan Chengf38d14f2007-12-05 09:05:34 +00001910 }
Lang Hames233a60e2009-11-03 23:52:08 +00001911 nI.removeRange(index.getDefIndex(), index.getStoreIndex());
Evan Chengcddbb832007-11-30 21:23:43 +00001912 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001913 }
1914
Evan Cheng7e073ba2008-04-09 20:57:25 +00001915 // Otherwise tell the spiller to issue a spill.
Evan Chengb50bb8c2007-12-05 08:16:32 +00001916 if (!Folded) {
1917 LiveRange *LR = &nI.ranges[nI.ranges.size()-1];
Lang Hames233a60e2009-11-03 23:52:08 +00001918 bool isKill = LR->end == index.getStoreIndex();
Evan Chengb0a6f622008-05-20 08:10:37 +00001919 if (!MI->registerDefIsDead(nI.reg))
1920 // No need to spill a dead def.
1921 vrm.addSpillPoint(VReg, isKill, MI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001922 if (isKill)
1923 AddedKill.insert(&nI);
1924 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001925 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001926 Id = SpillMBBs.find_next(Id);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001927 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001928 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001929
Evan Cheng1953d0c2007-11-29 10:12:14 +00001930 int Id = RestoreMBBs.find_first();
1931 while (Id != -1) {
1932 std::vector<SRInfo> &restores = RestoreIdxes[Id];
1933 for (unsigned i = 0, e = restores.size(); i != e; ++i) {
Lang Hames233a60e2009-11-03 23:52:08 +00001934 SlotIndex index = restores[i].index;
1935 if (index == SlotIndex())
Evan Cheng1953d0c2007-11-29 10:12:14 +00001936 continue;
1937 unsigned VReg = restores[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001938 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng9c3c2212008-06-06 07:54:39 +00001939 bool isReMat = vrm.isReMaterialized(VReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001940 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001941 bool CanFold = false;
1942 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001943 if (restores[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001944 CanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001945 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1946 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001947 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng81a03822007-11-17 00:40:40 +00001948 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001949
Evan Cheng0cbb1162007-11-29 01:06:25 +00001950 if (MO.isDef()) {
Evan Chengaee4af62007-12-02 08:30:39 +00001951 // If this restore were to be folded, it would have been folded
1952 // already.
1953 CanFold = false;
Evan Cheng81a03822007-11-17 00:40:40 +00001954 break;
1955 }
Evan Chengaee4af62007-12-02 08:30:39 +00001956 Ops.push_back(j);
Evan Cheng81a03822007-11-17 00:40:40 +00001957 }
1958 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001959
1960 // Fold the load into the use if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001961 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001962 if (CanFold && !Ops.empty()) {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001963 if (!isReMat)
Evan Chengaee4af62007-12-02 08:30:39 +00001964 Folded = tryFoldMemoryOperand(MI, vrm, NULL,index,Ops,true,Slot,VReg);
1965 else {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001966 MachineInstr *ReMatDefMI = vrm.getReMaterializedMI(VReg);
1967 int LdSlot = 0;
1968 bool isLoadSS = tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1969 // If the rematerializable def is a load, also try to fold it.
Dan Gohman15511cf2008-12-03 18:15:48 +00001970 if (isLoadSS || ReMatDefMI->getDesc().canFoldAsLoad())
Evan Chengaee4af62007-12-02 08:30:39 +00001971 Folded = tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
1972 Ops, isLoadSS, LdSlot, VReg);
Evan Cheng650d7f32008-12-05 17:41:31 +00001973 if (!Folded) {
1974 unsigned ImpUse = getReMatImplicitUse(li, ReMatDefMI);
1975 if (ImpUse) {
1976 // Re-matting an instruction with virtual register use. Add the
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001977 // register as an implicit use on the use MI and mark the register
1978 // interval as unspillable.
Evan Cheng650d7f32008-12-05 17:41:31 +00001979 LiveInterval &ImpLi = getInterval(ImpUse);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001980 ImpLi.markNotSpillable();
Evan Cheng650d7f32008-12-05 17:41:31 +00001981 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1982 }
Evan Chengd70dbb52008-02-22 09:24:50 +00001983 }
Evan Chengaee4af62007-12-02 08:30:39 +00001984 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001985 }
1986 // If folding is not possible / failed, then tell the spiller to issue a
1987 // load / rematerialization for us.
Evan Cheng597d10d2007-12-04 00:32:23 +00001988 if (Folded)
Lang Hames233a60e2009-11-03 23:52:08 +00001989 nI.removeRange(index.getLoadIndex(), index.getDefIndex());
Evan Chengb50bb8c2007-12-05 08:16:32 +00001990 else
Evan Cheng0cbb1162007-11-29 01:06:25 +00001991 vrm.addRestorePoint(VReg, MI);
Evan Cheng81a03822007-11-17 00:40:40 +00001992 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001993 Id = RestoreMBBs.find_next(Id);
Evan Cheng81a03822007-11-17 00:40:40 +00001994 }
1995
Evan Chengb50bb8c2007-12-05 08:16:32 +00001996 // Finalize intervals: add kills, finalize spill weights, and filter out
1997 // dead intervals.
Evan Cheng597d10d2007-12-04 00:32:23 +00001998 std::vector<LiveInterval*> RetNewLIs;
1999 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i) {
2000 LiveInterval *LI = NewLIs[i];
2001 if (!LI->empty()) {
Lang Hames233a60e2009-11-03 23:52:08 +00002002 LI->weight /= SlotIndex::NUM * getApproximateInstructionCount(*LI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002003 if (!AddedKill.count(LI)) {
2004 LiveRange *LR = &LI->ranges[LI->ranges.size()-1];
Lang Hames233a60e2009-11-03 23:52:08 +00002005 SlotIndex LastUseIdx = LR->end.getBaseIndex();
Evan Chengd120ffd2007-12-05 10:24:35 +00002006 MachineInstr *LastUse = getInstructionFromIndex(LastUseIdx);
Evan Cheng6130f662008-03-05 00:59:57 +00002007 int UseIdx = LastUse->findRegisterUseOperandIdx(LI->reg, false);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002008 assert(UseIdx != -1);
Evan Chenga24752f2009-03-19 20:30:06 +00002009 if (!LastUse->isRegTiedToDefOperand(UseIdx)) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00002010 LastUse->getOperand(UseIdx).setIsKill();
Evan Chengd120ffd2007-12-05 10:24:35 +00002011 vrm.addKillPoint(LI->reg, LastUseIdx);
Evan Chengadf85902007-12-05 09:51:10 +00002012 }
Evan Chengb50bb8c2007-12-05 08:16:32 +00002013 }
Evan Cheng597d10d2007-12-04 00:32:23 +00002014 RetNewLIs.push_back(LI);
2015 }
2016 }
Evan Cheng81a03822007-11-17 00:40:40 +00002017
Evan Cheng4cce6b42008-04-11 17:53:36 +00002018 handleSpilledImpDefs(li, vrm, rc, RetNewLIs);
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00002019 normalizeSpillWeights(RetNewLIs);
Evan Cheng597d10d2007-12-04 00:32:23 +00002020 return RetNewLIs;
Evan Chengf2fbca62007-11-12 06:35:08 +00002021}
Evan Cheng676dd7c2008-03-11 07:19:34 +00002022
2023/// hasAllocatableSuperReg - Return true if the specified physical register has
2024/// any super register that's allocatable.
2025bool LiveIntervals::hasAllocatableSuperReg(unsigned Reg) const {
2026 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS)
2027 if (allocatableRegs_[*AS] && hasInterval(*AS))
2028 return true;
2029 return false;
2030}
2031
2032/// getRepresentativeReg - Find the largest super register of the specified
2033/// physical register.
2034unsigned LiveIntervals::getRepresentativeReg(unsigned Reg) const {
2035 // Find the largest super-register that is allocatable.
2036 unsigned BestReg = Reg;
2037 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) {
2038 unsigned SuperReg = *AS;
2039 if (!hasAllocatableSuperReg(SuperReg) && hasInterval(SuperReg)) {
2040 BestReg = SuperReg;
2041 break;
2042 }
2043 }
2044 return BestReg;
2045}
2046
2047/// getNumConflictsWithPhysReg - Return the number of uses and defs of the
2048/// specified interval that conflicts with the specified physical register.
2049unsigned LiveIntervals::getNumConflictsWithPhysReg(const LiveInterval &li,
2050 unsigned PhysReg) const {
2051 unsigned NumConflicts = 0;
2052 const LiveInterval &pli = getInterval(getRepresentativeReg(PhysReg));
2053 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2054 E = mri_->reg_end(); I != E; ++I) {
2055 MachineOperand &O = I.getOperand();
2056 MachineInstr *MI = O.getParent();
Evan Cheng28a1e482010-03-30 05:49:07 +00002057 if (MI->isDebugValue())
2058 continue;
Lang Hames233a60e2009-11-03 23:52:08 +00002059 SlotIndex Index = getInstructionIndex(MI);
Evan Cheng676dd7c2008-03-11 07:19:34 +00002060 if (pli.liveAt(Index))
2061 ++NumConflicts;
2062 }
2063 return NumConflicts;
2064}
2065
2066/// spillPhysRegAroundRegDefsUses - Spill the specified physical register
Evan Cheng2824a652009-03-23 18:24:37 +00002067/// around all defs and uses of the specified interval. Return true if it
2068/// was able to cut its interval.
2069bool LiveIntervals::spillPhysRegAroundRegDefsUses(const LiveInterval &li,
Evan Cheng676dd7c2008-03-11 07:19:34 +00002070 unsigned PhysReg, VirtRegMap &vrm) {
2071 unsigned SpillReg = getRepresentativeReg(PhysReg);
2072
2073 for (const unsigned *AS = tri_->getAliasSet(PhysReg); *AS; ++AS)
2074 // If there are registers which alias PhysReg, but which are not a
2075 // sub-register of the chosen representative super register. Assert
2076 // since we can't handle it yet.
Dan Gohman70f2f652009-04-13 15:22:29 +00002077 assert(*AS == SpillReg || !allocatableRegs_[*AS] || !hasInterval(*AS) ||
Evan Cheng676dd7c2008-03-11 07:19:34 +00002078 tri_->isSuperRegister(*AS, SpillReg));
2079
Evan Cheng2824a652009-03-23 18:24:37 +00002080 bool Cut = false;
Evan Cheng0222a8c2009-10-20 01:31:09 +00002081 SmallVector<unsigned, 4> PRegs;
2082 if (hasInterval(SpillReg))
2083 PRegs.push_back(SpillReg);
2084 else {
2085 SmallSet<unsigned, 4> Added;
2086 for (const unsigned* AS = tri_->getSubRegisters(SpillReg); *AS; ++AS)
2087 if (Added.insert(*AS) && hasInterval(*AS)) {
2088 PRegs.push_back(*AS);
2089 for (const unsigned* ASS = tri_->getSubRegisters(*AS); *ASS; ++ASS)
2090 Added.insert(*ASS);
2091 }
2092 }
2093
Evan Cheng676dd7c2008-03-11 07:19:34 +00002094 SmallPtrSet<MachineInstr*, 8> SeenMIs;
2095 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2096 E = mri_->reg_end(); I != E; ++I) {
2097 MachineOperand &O = I.getOperand();
2098 MachineInstr *MI = O.getParent();
Evan Cheng28a1e482010-03-30 05:49:07 +00002099 if (MI->isDebugValue() || SeenMIs.count(MI))
Evan Cheng676dd7c2008-03-11 07:19:34 +00002100 continue;
2101 SeenMIs.insert(MI);
Lang Hames233a60e2009-11-03 23:52:08 +00002102 SlotIndex Index = getInstructionIndex(MI);
Evan Cheng0222a8c2009-10-20 01:31:09 +00002103 for (unsigned i = 0, e = PRegs.size(); i != e; ++i) {
2104 unsigned PReg = PRegs[i];
2105 LiveInterval &pli = getInterval(PReg);
2106 if (!pli.liveAt(Index))
2107 continue;
2108 vrm.addEmergencySpill(PReg, MI);
Lang Hames233a60e2009-11-03 23:52:08 +00002109 SlotIndex StartIdx = Index.getLoadIndex();
2110 SlotIndex EndIdx = Index.getNextIndex().getBaseIndex();
Evan Cheng2824a652009-03-23 18:24:37 +00002111 if (pli.isInOneLiveRange(StartIdx, EndIdx)) {
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002112 pli.removeRange(StartIdx, EndIdx);
Evan Cheng2824a652009-03-23 18:24:37 +00002113 Cut = true;
2114 } else {
Torok Edwin7d696d82009-07-11 13:10:19 +00002115 std::string msg;
2116 raw_string_ostream Msg(msg);
2117 Msg << "Ran out of registers during register allocation!";
Chris Lattner518bb532010-02-09 19:54:29 +00002118 if (MI->isInlineAsm()) {
Torok Edwin7d696d82009-07-11 13:10:19 +00002119 Msg << "\nPlease check your inline asm statement for invalid "
Evan Cheng0222a8c2009-10-20 01:31:09 +00002120 << "constraints:\n";
Torok Edwin7d696d82009-07-11 13:10:19 +00002121 MI->print(Msg, tm_);
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002122 }
Chris Lattner75361b62010-04-07 22:58:41 +00002123 report_fatal_error(Msg.str());
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002124 }
Evan Cheng0222a8c2009-10-20 01:31:09 +00002125 for (const unsigned* AS = tri_->getSubRegisters(PReg); *AS; ++AS) {
Evan Cheng676dd7c2008-03-11 07:19:34 +00002126 if (!hasInterval(*AS))
2127 continue;
2128 LiveInterval &spli = getInterval(*AS);
2129 if (spli.liveAt(Index))
Lang Hames233a60e2009-11-03 23:52:08 +00002130 spli.removeRange(Index.getLoadIndex(),
2131 Index.getNextIndex().getBaseIndex());
Evan Cheng676dd7c2008-03-11 07:19:34 +00002132 }
2133 }
2134 }
Evan Cheng2824a652009-03-23 18:24:37 +00002135 return Cut;
Evan Cheng676dd7c2008-03-11 07:19:34 +00002136}
Owen Andersonc4dc1322008-06-05 17:15:43 +00002137
2138LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesffd13262009-07-09 03:57:02 +00002139 MachineInstr* startInst) {
Owen Andersonc4dc1322008-06-05 17:15:43 +00002140 LiveInterval& Interval = getOrCreateInterval(reg);
2141 VNInfo* VN = Interval.getNextValue(
Lang Hames233a60e2009-11-03 23:52:08 +00002142 SlotIndex(getInstructionIndex(startInst).getDefIndex()),
Lang Hames86511252009-09-04 20:41:11 +00002143 startInst, true, getVNInfoAllocator());
Lang Hames857c4e02009-06-17 21:01:20 +00002144 VN->setHasPHIKill(true);
Lang Hames233a60e2009-11-03 23:52:08 +00002145 VN->kills.push_back(indexes_->getTerminatorGap(startInst->getParent()));
Lang Hames86511252009-09-04 20:41:11 +00002146 LiveRange LR(
Lang Hames233a60e2009-11-03 23:52:08 +00002147 SlotIndex(getInstructionIndex(startInst).getDefIndex()),
Lang Hames74ab5ee2009-12-22 00:11:50 +00002148 getMBBEndIdx(startInst->getParent()), VN);
Owen Andersonc4dc1322008-06-05 17:15:43 +00002149 Interval.addRange(LR);
2150
2151 return LR;
2152}
David Greeneb5257662009-08-03 21:55:09 +00002153