blob: 08bb38215e3d373ffa0fcebb48184af44c4c2029 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- ARMTargetMachine.cpp - Define TargetMachine for ARM ---------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10//
11//===----------------------------------------------------------------------===//
12
13#include "ARMTargetMachine.h"
14#include "ARMTargetAsmInfo.h"
15#include "ARMFrameInfo.h"
16#include "ARM.h"
17#include "llvm/Module.h"
18#include "llvm/PassManager.h"
19#include "llvm/CodeGen/Passes.h"
20#include "llvm/Support/CommandLine.h"
David Greene302008d2009-07-14 20:18:05 +000021#include "llvm/Support/FormattedStream.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000022#include "llvm/Target/TargetMachineRegistry.h"
23#include "llvm/Target/TargetOptions.h"
24using namespace llvm;
25
26static cl::opt<bool> DisableLdStOpti("disable-arm-loadstore-opti", cl::Hidden,
27 cl::desc("Disable load store optimization pass"));
Evan Chengcd497f42007-09-20 00:48:22 +000028static cl::opt<bool> DisableIfConversion("disable-arm-if-conversion",cl::Hidden,
29 cl::desc("Disable if-conversion pass"));
Dan Gohmanf17a25c2007-07-18 16:29:46 +000030
Dan Gohman089efff2008-05-13 00:00:25 +000031// Register the target.
Daniel Dunbar0b0441e2009-07-18 23:03:22 +000032static RegisterTarget<ARMTargetMachine> X(llvm::TheARMTarget, "arm", "ARM");
Daniel Dunbarfe5939f2009-07-15 20:24:03 +000033
Daniel Dunbar0b0441e2009-07-18 23:03:22 +000034static RegisterTarget<ThumbTargetMachine> Y(llvm::TheThumbTarget, "thumb",
35 "Thumb");
Dan Gohmanf17a25c2007-07-18 16:29:46 +000036
Bob Wilsonebbc1c42009-06-23 23:59:40 +000037// Force static initialization.
38extern "C" void LLVMInitializeARMTarget() { }
Douglas Gregor1dc5ff42009-06-16 20:12:29 +000039
Dan Gohmanf17a25c2007-07-18 16:29:46 +000040/// TargetMachine ctor - Create an ARM architecture model.
41///
Daniel Dunbarfe5939f2009-07-15 20:24:03 +000042ARMBaseTargetMachine::ARMBaseTargetMachine(const Target &T,
43 const Module &M,
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +000044 const std::string &FS,
45 bool isThumb)
Daniel Dunbarfe5939f2009-07-15 20:24:03 +000046 : LLVMTargetMachine(T),
47 Subtarget(M, FS, isThumb),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000048 FrameInfo(Subtarget),
Evan Chengba96b1a2008-11-08 07:38:22 +000049 JITInfo(),
Evan Cheng88e78d22009-06-19 01:51:50 +000050 InstrItins(Subtarget.getInstrItineraryData()) {
Evan Chengb8b40d62008-10-30 16:10:54 +000051 DefRelocModel = getRelocationModel();
52}
Dan Gohmanf17a25c2007-07-18 16:29:46 +000053
Daniel Dunbarfe5939f2009-07-15 20:24:03 +000054ARMTargetMachine::ARMTargetMachine(const Target &T, const Module &M,
55 const std::string &FS)
56 : ARMBaseTargetMachine(T, M, FS, false), InstrInfo(Subtarget),
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +000057 DataLayout(Subtarget.isAPCS_ABI() ?
58 std::string("e-p:32:32-f64:32:32-i64:32:32") :
59 std::string("e-p:32:32-f64:64:64-i64:64:64")),
60 TLInfo(*this) {
61}
62
Daniel Dunbarfe5939f2009-07-15 20:24:03 +000063ThumbTargetMachine::ThumbTargetMachine(const Target &T, const Module &M,
64 const std::string &FS)
65 : ARMBaseTargetMachine(T, M, FS, true),
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +000066 DataLayout(Subtarget.isAPCS_ABI() ?
67 std::string("e-p:32:32-f64:32:32-i64:32:32-"
68 "i16:16:32-i8:8:32-i1:8:32-a:0:32") :
69 std::string("e-p:32:32-f64:64:64-i64:64:64-"
70 "i16:16:32-i8:8:32-i1:8:32-a:0:32")),
71 TLInfo(*this) {
David Goodwinaca520d2009-07-02 22:18:33 +000072 // Create the approriate type of Thumb InstrInfo
73 if (Subtarget.hasThumb2())
74 InstrInfo = new Thumb2InstrInfo(Subtarget);
75 else
76 InstrInfo = new Thumb1InstrInfo(Subtarget);
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +000077}
78
Dan Gohmanf17a25c2007-07-18 16:29:46 +000079
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +000080const TargetAsmInfo *ARMBaseTargetMachine::createTargetAsmInfo() const {
Anton Korobeynikov3cc6efa2008-08-07 09:54:23 +000081 switch (Subtarget.TargetType) {
82 case ARMSubtarget::isDarwin:
83 return new ARMDarwinTargetAsmInfo(*this);
84 case ARMSubtarget::isELF:
85 return new ARMELFTargetAsmInfo(*this);
86 default:
Anton Korobeynikov3829e8a2008-09-25 21:00:33 +000087 return new ARMGenericTargetAsmInfo(*this);
Anton Korobeynikov3cc6efa2008-08-07 09:54:23 +000088 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +000089}
90
91
92// Pass Pipeline Configuration
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +000093bool ARMBaseTargetMachine::addInstSelector(PassManagerBase &PM,
94 CodeGenOpt::Level OptLevel) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000095 PM.add(createARMISelDag(*this));
96 return false;
97}
98
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +000099bool ARMBaseTargetMachine::addPreRegAlloc(PassManagerBase &PM,
100 CodeGenOpt::Level OptLevel) {
Evan Cheng54353c92009-06-13 09:12:55 +0000101 // FIXME: temporarily disabling load / store optimization pass for Thumb mode.
102 if (OptLevel != CodeGenOpt::None && !DisableLdStOpti && !Subtarget.isThumb())
103 PM.add(createARMLoadStoreOptimizationPass(true));
104 return true;
105}
106
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +0000107bool ARMBaseTargetMachine::addPreEmitPass(PassManagerBase &PM,
108 CodeGenOpt::Level OptLevel) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000109 // FIXME: temporarily disabling load / store optimization pass for Thumb mode.
Bill Wendling5ed22ac2009-04-29 23:29:43 +0000110 if (OptLevel != CodeGenOpt::None && !DisableLdStOpti && !Subtarget.isThumb())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000111 PM.add(createARMLoadStoreOptimizationPass());
Anton Korobeynikov3cc6efa2008-08-07 09:54:23 +0000112
Bill Wendling5ed22ac2009-04-29 23:29:43 +0000113 if (OptLevel != CodeGenOpt::None &&
114 !DisableIfConversion && !Subtarget.isThumb())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000115 PM.add(createIfConverterPass());
116
Evan Chengd5b67fa2009-07-10 01:54:42 +0000117 if (Subtarget.isThumb2())
118 PM.add(createThumb2ITBlockPass());
119
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000120 PM.add(createARMConstantIslandPass());
121 return true;
122}
123
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +0000124bool ARMBaseTargetMachine::addCodeEmitter(PassManagerBase &PM,
125 CodeGenOpt::Level OptLevel,
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +0000126 MachineCodeEmitter &MCE) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000127 // FIXME: Move this to TargetJITInfo!
Evan Chengb8b40d62008-10-30 16:10:54 +0000128 if (DefRelocModel == Reloc::Default)
129 setRelocationModel(Reloc::Static);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000130
131 // Machine code emitter pass for ARM.
132 PM.add(createARMCodeEmitterPass(*this, MCE));
133 return false;
134}
135
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +0000136bool ARMBaseTargetMachine::addCodeEmitter(PassManagerBase &PM,
137 CodeGenOpt::Level OptLevel,
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +0000138 JITCodeEmitter &JCE) {
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000139 // FIXME: Move this to TargetJITInfo!
140 if (DefRelocModel == Reloc::Default)
141 setRelocationModel(Reloc::Static);
142
143 // Machine code emitter pass for ARM.
144 PM.add(createARMJITCodeEmitterPass(*this, JCE));
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000145 return false;
146}
147
Bruno Cardoso Lopesaabb9a52009-07-06 05:09:34 +0000148bool ARMBaseTargetMachine::addCodeEmitter(PassManagerBase &PM,
149 CodeGenOpt::Level OptLevel,
Bruno Cardoso Lopesaabb9a52009-07-06 05:09:34 +0000150 ObjectCodeEmitter &OCE) {
151 // FIXME: Move this to TargetJITInfo!
152 if (DefRelocModel == Reloc::Default)
153 setRelocationModel(Reloc::Static);
154
155 // Machine code emitter pass for ARM.
156 PM.add(createARMObjectCodeEmitterPass(*this, OCE));
Bruno Cardoso Lopesaabb9a52009-07-06 05:09:34 +0000157 return false;
158}
159
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +0000160bool ARMBaseTargetMachine::addSimpleCodeEmitter(PassManagerBase &PM,
161 CodeGenOpt::Level OptLevel,
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +0000162 MachineCodeEmitter &MCE) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000163 // Machine code emitter pass for ARM.
164 PM.add(createARMCodeEmitterPass(*this, MCE));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000165 return false;
166}
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000167
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +0000168bool ARMBaseTargetMachine::addSimpleCodeEmitter(PassManagerBase &PM,
169 CodeGenOpt::Level OptLevel,
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +0000170 JITCodeEmitter &JCE) {
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000171 // Machine code emitter pass for ARM.
172 PM.add(createARMJITCodeEmitterPass(*this, JCE));
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000173 return false;
174}
175
Bruno Cardoso Lopesaabb9a52009-07-06 05:09:34 +0000176bool ARMBaseTargetMachine::addSimpleCodeEmitter(PassManagerBase &PM,
177 CodeGenOpt::Level OptLevel,
Bruno Cardoso Lopesaabb9a52009-07-06 05:09:34 +0000178 ObjectCodeEmitter &OCE) {
179 // Machine code emitter pass for ARM.
180 PM.add(createARMObjectCodeEmitterPass(*this, OCE));
Bruno Cardoso Lopesaabb9a52009-07-06 05:09:34 +0000181 return false;
182}
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000183