Misha Brukman | 2a8350a | 2005-02-05 02:24:26 +0000 | [diff] [blame] | 1 | //===- AlphaISelPattern.cpp - A pattern matching inst selector for Alpha --===// |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 2 | // |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by the LLVM research group and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 7 | // |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file defines a pattern matching instruction selector for Alpha. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #include "Alpha.h" |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 15 | #include "AlphaRegisterInfo.h" |
Andrew Lenharth | 120ab48 | 2005-09-29 22:54:56 +0000 | [diff] [blame] | 16 | #include "AlphaTargetMachine.h" |
Andrew Lenharth | aa38ce4 | 2005-09-02 18:46:02 +0000 | [diff] [blame] | 17 | #include "AlphaISelLowering.h" |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 18 | #include "llvm/Constants.h" // FIXME: REMOVE |
| 19 | #include "llvm/Function.h" |
Andrew Lenharth | b69f342 | 2005-06-22 17:19:45 +0000 | [diff] [blame] | 20 | #include "llvm/Module.h" |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 22 | #include "llvm/CodeGen/MachineConstantPool.h" // FIXME: REMOVE |
| 23 | #include "llvm/CodeGen/MachineFunction.h" |
| 24 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 25 | #include "llvm/CodeGen/SelectionDAG.h" |
| 26 | #include "llvm/CodeGen/SelectionDAGISel.h" |
| 27 | #include "llvm/CodeGen/SSARegMap.h" |
| 28 | #include "llvm/Target/TargetData.h" |
| 29 | #include "llvm/Target/TargetLowering.h" |
| 30 | #include "llvm/Support/MathExtras.h" |
| 31 | #include "llvm/ADT/Statistic.h" |
Andrew Lenharth | 032f235 | 2005-02-22 21:59:48 +0000 | [diff] [blame] | 32 | #include "llvm/Support/Debug.h" |
Andrew Lenharth | 9576212 | 2005-03-31 21:24:06 +0000 | [diff] [blame] | 33 | #include "llvm/Support/CommandLine.h" |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 34 | #include <set> |
Andrew Lenharth | 684f229 | 2005-01-30 00:35:27 +0000 | [diff] [blame] | 35 | #include <algorithm> |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 36 | using namespace llvm; |
| 37 | |
Andrew Lenharth | 9576212 | 2005-03-31 21:24:06 +0000 | [diff] [blame] | 38 | namespace llvm { |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 39 | cl::opt<bool> EnableAlphaIDIV("enable-alpha-intfpdiv", |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 40 | cl::desc("Use the FP div instruction for integer div when possible"), |
Andrew Lenharth | 9576212 | 2005-03-31 21:24:06 +0000 | [diff] [blame] | 41 | cl::Hidden); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 42 | cl::opt<bool> EnableAlphaCount("enable-alpha-count", |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 43 | cl::desc("Print estimates on live ins and outs"), |
| 44 | cl::Hidden); |
Andrew Lenharth | cd7f8cf | 2005-06-06 19:03:55 +0000 | [diff] [blame] | 45 | cl::opt<bool> EnableAlphaLSMark("enable-alpha-lsmark", |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 46 | cl::desc("Emit symbols to correlate Mem ops to LLVM Values"), |
| 47 | cl::Hidden); |
Andrew Lenharth | 9576212 | 2005-03-31 21:24:06 +0000 | [diff] [blame] | 48 | } |
| 49 | |
Andrew Lenharth | e3c8c0a4 | 2005-05-31 19:49:34 +0000 | [diff] [blame] | 50 | namespace { |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 51 | |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 52 | //===--------------------------------------------------------------------===// |
| 53 | /// ISel - Alpha specific code to select Alpha machine instructions for |
| 54 | /// SelectionDAG operations. |
| 55 | //===--------------------------------------------------------------------===// |
Andrew Lenharth | b69f342 | 2005-06-22 17:19:45 +0000 | [diff] [blame] | 56 | class AlphaISel : public SelectionDAGISel { |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 57 | |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 58 | /// AlphaLowering - This object fully describes how to lower LLVM code to an |
| 59 | /// Alpha-specific SelectionDAG. |
| 60 | AlphaTargetLowering AlphaLowering; |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 61 | |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 62 | SelectionDAG *ISelDAG; // Hack to support us having a dag->dag transform |
| 63 | // for sdiv and udiv until it is put into the future |
| 64 | // dag combiner. |
| 65 | |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 66 | /// ExprMap - As shared expressions are codegen'd, we keep track of which |
| 67 | /// vreg the value is produced in, so we only emit one copy of each compiled |
| 68 | /// tree. |
| 69 | static const unsigned notIn = (unsigned)(-1); |
| 70 | std::map<SDOperand, unsigned> ExprMap; |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 71 | |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 72 | //CCInvMap sometimes (SetNE) we have the inverse CC code for free |
| 73 | std::map<SDOperand, unsigned> CCInvMap; |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 74 | |
Andrew Lenharth | a32b9e3 | 2005-04-08 17:28:49 +0000 | [diff] [blame] | 75 | int count_ins; |
| 76 | int count_outs; |
| 77 | bool has_sym; |
Andrew Lenharth | 500b4db | 2005-04-22 13:35:18 +0000 | [diff] [blame] | 78 | int max_depth; |
Andrew Lenharth | a32b9e3 | 2005-04-08 17:28:49 +0000 | [diff] [blame] | 79 | |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 80 | public: |
Jeff Cohen | 00b16889 | 2005-07-27 06:12:32 +0000 | [diff] [blame] | 81 | AlphaISel(TargetMachine &TM) : SelectionDAGISel(AlphaLowering), |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 82 | AlphaLowering(TM) |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 83 | {} |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 84 | |
Chris Lattner | f519fe0 | 2005-10-29 16:45:02 +0000 | [diff] [blame] | 85 | virtual const char *getPassName() const { |
| 86 | return "Alpha Pattern Instruction Selection"; |
| 87 | } |
| 88 | |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 89 | /// InstructionSelectBasicBlock - This callback is invoked by |
| 90 | /// SelectionDAGISel when it has created a SelectionDAG for us to codegen. |
| 91 | virtual void InstructionSelectBasicBlock(SelectionDAG &DAG) { |
Andrew Lenharth | 032f235 | 2005-02-22 21:59:48 +0000 | [diff] [blame] | 92 | DEBUG(BB->dump()); |
Andrew Lenharth | a32b9e3 | 2005-04-08 17:28:49 +0000 | [diff] [blame] | 93 | count_ins = 0; |
| 94 | count_outs = 0; |
Andrew Lenharth | 500b4db | 2005-04-22 13:35:18 +0000 | [diff] [blame] | 95 | max_depth = 0; |
Andrew Lenharth | a32b9e3 | 2005-04-08 17:28:49 +0000 | [diff] [blame] | 96 | has_sym = false; |
| 97 | |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 98 | // Codegen the basic block. |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 99 | ISelDAG = &DAG; |
Andrew Lenharth | 500b4db | 2005-04-22 13:35:18 +0000 | [diff] [blame] | 100 | max_depth = DAG.getRoot().getNodeDepth(); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 101 | Select(DAG.getRoot()); |
Andrew Lenharth | a32b9e3 | 2005-04-08 17:28:49 +0000 | [diff] [blame] | 102 | |
| 103 | if(has_sym) |
| 104 | ++count_ins; |
| 105 | if(EnableAlphaCount) |
Jeff Cohen | 00b16889 | 2005-07-27 06:12:32 +0000 | [diff] [blame] | 106 | std::cerr << "COUNT: " |
| 107 | << BB->getParent()->getFunction ()->getName() << " " |
| 108 | << BB->getNumber() << " " |
Andrew Lenharth | 500b4db | 2005-04-22 13:35:18 +0000 | [diff] [blame] | 109 | << max_depth << " " |
Andrew Lenharth | a32b9e3 | 2005-04-08 17:28:49 +0000 | [diff] [blame] | 110 | << count_ins << " " |
| 111 | << count_outs << "\n"; |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 112 | |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 113 | // Clear state used for selection. |
| 114 | ExprMap.clear(); |
| 115 | CCInvMap.clear(); |
| 116 | } |
Jeff Cohen | 00b16889 | 2005-07-27 06:12:32 +0000 | [diff] [blame] | 117 | |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 118 | unsigned SelectExpr(SDOperand N); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 119 | void Select(SDOperand N); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 120 | |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 121 | void SelectAddr(SDOperand N, unsigned& Reg, long& offset); |
| 122 | void SelectBranchCC(SDOperand N); |
Andrew Lenharth | 0eaf6ce | 2005-04-02 21:06:51 +0000 | [diff] [blame] | 123 | void MoveFP2Int(unsigned src, unsigned dst, bool isDouble); |
| 124 | void MoveInt2FP(unsigned src, unsigned dst, bool isDouble); |
Andrew Lenharth | 10c085b | 2005-04-02 22:32:39 +0000 | [diff] [blame] | 125 | //returns whether the sense of the comparison was inverted |
| 126 | bool SelectFPSetCC(SDOperand N, unsigned dst); |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 127 | |
| 128 | // dag -> dag expanders for integer divide by constant |
| 129 | SDOperand BuildSDIVSequence(SDOperand N); |
| 130 | SDOperand BuildUDIVSequence(SDOperand N); |
| 131 | |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 132 | }; |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 133 | } |
| 134 | |
Andrew Lenharth | d228427 | 2005-08-15 14:31:37 +0000 | [diff] [blame] | 135 | static bool isSIntImmediate(SDOperand N, int64_t& Imm) { |
| 136 | // test for constant |
| 137 | if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) { |
| 138 | // retrieve value |
| 139 | Imm = CN->getSignExtended(); |
| 140 | // passes muster |
| 141 | return true; |
| 142 | } |
| 143 | // not a constant |
| 144 | return false; |
| 145 | } |
| 146 | |
| 147 | // isSIntImmediateBounded - This method tests to see if a constant operand |
| 148 | // bounded s.t. low <= Imm <= high |
| 149 | // If so Imm will receive the 64 bit value. |
| 150 | static bool isSIntImmediateBounded(SDOperand N, int64_t& Imm, |
| 151 | int64_t low, int64_t high) { |
Andrew Lenharth | 035b8ab | 2005-08-17 00:47:24 +0000 | [diff] [blame] | 152 | if (isSIntImmediate(N, Imm) && Imm <= high && Imm >= low) |
Andrew Lenharth | d228427 | 2005-08-15 14:31:37 +0000 | [diff] [blame] | 153 | return true; |
| 154 | return false; |
| 155 | } |
| 156 | static bool isUIntImmediate(SDOperand N, uint64_t& Imm) { |
| 157 | // test for constant |
| 158 | if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) { |
| 159 | // retrieve value |
| 160 | Imm = (uint64_t)CN->getValue(); |
| 161 | // passes muster |
| 162 | return true; |
| 163 | } |
| 164 | // not a constant |
| 165 | return false; |
| 166 | } |
| 167 | |
| 168 | static bool isUIntImmediateBounded(SDOperand N, uint64_t& Imm, |
| 169 | uint64_t low, uint64_t high) { |
Andrew Lenharth | 035b8ab | 2005-08-17 00:47:24 +0000 | [diff] [blame] | 170 | if (isUIntImmediate(N, Imm) && Imm <= high && Imm >= low) |
Andrew Lenharth | d228427 | 2005-08-15 14:31:37 +0000 | [diff] [blame] | 171 | return true; |
| 172 | return false; |
| 173 | } |
| 174 | |
Andrew Lenharth | 06ef884 | 2005-06-29 18:54:02 +0000 | [diff] [blame] | 175 | static void getValueInfo(const Value* v, int& type, int& fun, int& offset) |
Andrew Lenharth | cd7f8cf | 2005-06-06 19:03:55 +0000 | [diff] [blame] | 176 | { |
Andrew Lenharth | fec0e40 | 2005-07-12 04:20:52 +0000 | [diff] [blame] | 177 | fun = type = offset = 0; |
Andrew Lenharth | 06ef884 | 2005-06-29 18:54:02 +0000 | [diff] [blame] | 178 | if (v == NULL) { |
| 179 | type = 0; |
Andrew Lenharth | 06ef884 | 2005-06-29 18:54:02 +0000 | [diff] [blame] | 180 | } else if (const GlobalValue* GV = dyn_cast<GlobalValue>(v)) { |
| 181 | type = 1; |
Andrew Lenharth | 06ef884 | 2005-06-29 18:54:02 +0000 | [diff] [blame] | 182 | const Module* M = GV->getParent(); |
Andrew Lenharth | fec0e40 | 2005-07-12 04:20:52 +0000 | [diff] [blame] | 183 | for(Module::const_global_iterator ii = M->global_begin(); &*ii != GV; ++ii) |
| 184 | ++offset; |
Andrew Lenharth | 06ef884 | 2005-06-29 18:54:02 +0000 | [diff] [blame] | 185 | } else if (const Argument* Arg = dyn_cast<Argument>(v)) { |
| 186 | type = 2; |
| 187 | const Function* F = Arg->getParent(); |
| 188 | const Module* M = F->getParent(); |
Andrew Lenharth | 06ef884 | 2005-06-29 18:54:02 +0000 | [diff] [blame] | 189 | for(Module::const_iterator ii = M->begin(); &*ii != F; ++ii) |
Andrew Lenharth | fec0e40 | 2005-07-12 04:20:52 +0000 | [diff] [blame] | 190 | ++fun; |
Andrew Lenharth | 06ef884 | 2005-06-29 18:54:02 +0000 | [diff] [blame] | 191 | for(Function::const_arg_iterator ii = F->arg_begin(); &*ii != Arg; ++ii) |
Andrew Lenharth | fec0e40 | 2005-07-12 04:20:52 +0000 | [diff] [blame] | 192 | ++offset; |
Andrew Lenharth | 06ef884 | 2005-06-29 18:54:02 +0000 | [diff] [blame] | 193 | } else if (const Instruction* I = dyn_cast<Instruction>(v)) { |
Andrew Lenharth | a48f3ce | 2005-07-07 19:52:58 +0000 | [diff] [blame] | 194 | assert(dyn_cast<PointerType>(I->getType())); |
Andrew Lenharth | 06ef884 | 2005-06-29 18:54:02 +0000 | [diff] [blame] | 195 | type = 3; |
| 196 | const BasicBlock* bb = I->getParent(); |
| 197 | const Function* F = bb->getParent(); |
| 198 | const Module* M = F->getParent(); |
Andrew Lenharth | 06ef884 | 2005-06-29 18:54:02 +0000 | [diff] [blame] | 199 | for(Module::const_iterator ii = M->begin(); &*ii != F; ++ii) |
Andrew Lenharth | fec0e40 | 2005-07-12 04:20:52 +0000 | [diff] [blame] | 200 | ++fun; |
Andrew Lenharth | 06ef884 | 2005-06-29 18:54:02 +0000 | [diff] [blame] | 201 | for(Function::const_iterator ii = F->begin(); &*ii != bb; ++ii) |
Andrew Lenharth | fec0e40 | 2005-07-12 04:20:52 +0000 | [diff] [blame] | 202 | offset += ii->size(); |
Andrew Lenharth | 06ef884 | 2005-06-29 18:54:02 +0000 | [diff] [blame] | 203 | for(BasicBlock::const_iterator ii = bb->begin(); &*ii != I; ++ii) |
Andrew Lenharth | fec0e40 | 2005-07-12 04:20:52 +0000 | [diff] [blame] | 204 | ++offset; |
Andrew Lenharth | a48f3ce | 2005-07-07 19:52:58 +0000 | [diff] [blame] | 205 | } else if (const Constant* C = dyn_cast<Constant>(v)) { |
| 206 | //Don't know how to look these up yet |
| 207 | type = 0; |
Andrew Lenharth | a48f3ce | 2005-07-07 19:52:58 +0000 | [diff] [blame] | 208 | } else { |
| 209 | assert(0 && "Error in value marking"); |
Andrew Lenharth | 06ef884 | 2005-06-29 18:54:02 +0000 | [diff] [blame] | 210 | } |
Andrew Lenharth | cf8bf38 | 2005-07-01 19:12:13 +0000 | [diff] [blame] | 211 | //type = 4: register spilling |
| 212 | //type = 5: global address loading or constant loading |
Andrew Lenharth | b69f342 | 2005-06-22 17:19:45 +0000 | [diff] [blame] | 213 | } |
| 214 | |
| 215 | static int getUID() |
| 216 | { |
| 217 | static int id = 0; |
| 218 | return ++id; |
| 219 | } |
Andrew Lenharth | cd7f8cf | 2005-06-06 19:03:55 +0000 | [diff] [blame] | 220 | |
Andrew Lenharth | a32b9e3 | 2005-04-08 17:28:49 +0000 | [diff] [blame] | 221 | //Factorize a number using the list of constants |
| 222 | static bool factorize(int v[], int res[], int size, uint64_t c) |
| 223 | { |
| 224 | bool cont = true; |
| 225 | while (c != 1 && cont) |
| 226 | { |
| 227 | cont = false; |
| 228 | for(int i = 0; i < size; ++i) |
| 229 | { |
| 230 | if (c % v[i] == 0) |
| 231 | { |
| 232 | c /= v[i]; |
| 233 | ++res[i]; |
| 234 | cont=true; |
| 235 | } |
| 236 | } |
| 237 | } |
| 238 | return c == 1; |
| 239 | } |
| 240 | |
| 241 | |
Andrew Lenharth | e87f6c3 | 2005-03-11 17:48:05 +0000 | [diff] [blame] | 242 | //These describe LDAx |
Andrew Lenharth | c051383 | 2005-03-29 19:24:04 +0000 | [diff] [blame] | 243 | static const int IMM_LOW = -32768; |
| 244 | static const int IMM_HIGH = 32767; |
Andrew Lenharth | e87f6c3 | 2005-03-11 17:48:05 +0000 | [diff] [blame] | 245 | static const int IMM_MULT = 65536; |
| 246 | |
| 247 | static long getUpper16(long l) |
| 248 | { |
| 249 | long y = l / IMM_MULT; |
| 250 | if (l % IMM_MULT > IMM_HIGH) |
| 251 | ++y; |
| 252 | return y; |
| 253 | } |
| 254 | |
| 255 | static long getLower16(long l) |
| 256 | { |
| 257 | long h = getUpper16(l); |
| 258 | return l - h * IMM_MULT; |
| 259 | } |
| 260 | |
Andrew Lenharth | fe895e3 | 2005-06-27 17:15:36 +0000 | [diff] [blame] | 261 | static unsigned GetRelVersion(unsigned opcode) |
| 262 | { |
| 263 | switch (opcode) { |
| 264 | default: assert(0 && "unknown load or store"); return 0; |
| 265 | case Alpha::LDQ: return Alpha::LDQr; |
| 266 | case Alpha::LDS: return Alpha::LDSr; |
| 267 | case Alpha::LDT: return Alpha::LDTr; |
| 268 | case Alpha::LDL: return Alpha::LDLr; |
| 269 | case Alpha::LDBU: return Alpha::LDBUr; |
| 270 | case Alpha::LDWU: return Alpha::LDWUr; |
Andrew Lenharth | fce587e | 2005-06-29 00:39:17 +0000 | [diff] [blame] | 271 | case Alpha::STB: return Alpha::STBr; |
| 272 | case Alpha::STW: return Alpha::STWr; |
| 273 | case Alpha::STL: return Alpha::STLr; |
| 274 | case Alpha::STQ: return Alpha::STQr; |
| 275 | case Alpha::STS: return Alpha::STSr; |
| 276 | case Alpha::STT: return Alpha::STTr; |
| 277 | |
Andrew Lenharth | fe895e3 | 2005-06-27 17:15:36 +0000 | [diff] [blame] | 278 | } |
| 279 | } |
Andrew Lenharth | 6583890 | 2005-02-06 16:22:15 +0000 | [diff] [blame] | 280 | |
Andrew Lenharth | b69f342 | 2005-06-22 17:19:45 +0000 | [diff] [blame] | 281 | void AlphaISel::MoveFP2Int(unsigned src, unsigned dst, bool isDouble) |
Andrew Lenharth | 0eaf6ce | 2005-04-02 21:06:51 +0000 | [diff] [blame] | 282 | { |
Andrew Lenharth | 4052f02 | 2005-11-22 20:59:00 +0000 | [diff] [blame] | 283 | unsigned Opc = Alpha::WTF; |
Andrew Lenharth | 120ab48 | 2005-09-29 22:54:56 +0000 | [diff] [blame] | 284 | if (TLI.getTargetMachine().getSubtarget<AlphaSubtarget>().hasF2I()) { |
Andrew Lenharth | 0eaf6ce | 2005-04-02 21:06:51 +0000 | [diff] [blame] | 285 | Opc = isDouble ? Alpha::FTOIT : Alpha::FTOIS; |
Andrew Lenharth | 98169be | 2005-07-28 18:14:47 +0000 | [diff] [blame] | 286 | BuildMI(BB, Opc, 1, dst).addReg(src).addReg(Alpha::F31); |
Andrew Lenharth | 0eaf6ce | 2005-04-02 21:06:51 +0000 | [diff] [blame] | 287 | } else { |
| 288 | //The hard way: |
| 289 | // Spill the integer to memory and reload it from there. |
| 290 | unsigned Size = MVT::getSizeInBits(MVT::f64)/8; |
| 291 | MachineFunction *F = BB->getParent(); |
| 292 | int FrameIdx = F->getFrameInfo()->CreateStackObject(Size, 8); |
| 293 | |
Andrew Lenharth | cf8bf38 | 2005-07-01 19:12:13 +0000 | [diff] [blame] | 294 | if (EnableAlphaLSMark) |
| 295 | BuildMI(BB, Alpha::MEMLABEL, 4).addImm(4).addImm(0).addImm(0) |
| 296 | .addImm(getUID()); |
Andrew Lenharth | 0eaf6ce | 2005-04-02 21:06:51 +0000 | [diff] [blame] | 297 | Opc = isDouble ? Alpha::STT : Alpha::STS; |
| 298 | BuildMI(BB, Opc, 3).addReg(src).addFrameIndex(FrameIdx).addReg(Alpha::F31); |
Andrew Lenharth | cf8bf38 | 2005-07-01 19:12:13 +0000 | [diff] [blame] | 299 | |
| 300 | if (EnableAlphaLSMark) |
| 301 | BuildMI(BB, Alpha::MEMLABEL, 4).addImm(4).addImm(0).addImm(0) |
| 302 | .addImm(getUID()); |
Andrew Lenharth | 0eaf6ce | 2005-04-02 21:06:51 +0000 | [diff] [blame] | 303 | Opc = isDouble ? Alpha::LDQ : Alpha::LDL; |
| 304 | BuildMI(BB, Alpha::LDQ, 2, dst).addFrameIndex(FrameIdx).addReg(Alpha::F31); |
| 305 | } |
| 306 | } |
| 307 | |
Andrew Lenharth | b69f342 | 2005-06-22 17:19:45 +0000 | [diff] [blame] | 308 | void AlphaISel::MoveInt2FP(unsigned src, unsigned dst, bool isDouble) |
Andrew Lenharth | 0eaf6ce | 2005-04-02 21:06:51 +0000 | [diff] [blame] | 309 | { |
Andrew Lenharth | 4052f02 | 2005-11-22 20:59:00 +0000 | [diff] [blame] | 310 | unsigned Opc = Alpha::WTF; |
Andrew Lenharth | 120ab48 | 2005-09-29 22:54:56 +0000 | [diff] [blame] | 311 | if (TLI.getTargetMachine().getSubtarget<AlphaSubtarget>().hasF2I()) { |
Andrew Lenharth | 0eaf6ce | 2005-04-02 21:06:51 +0000 | [diff] [blame] | 312 | Opc = isDouble?Alpha::ITOFT:Alpha::ITOFS; |
Andrew Lenharth | 98169be | 2005-07-28 18:14:47 +0000 | [diff] [blame] | 313 | BuildMI(BB, Opc, 1, dst).addReg(src).addReg(Alpha::R31); |
Andrew Lenharth | 0eaf6ce | 2005-04-02 21:06:51 +0000 | [diff] [blame] | 314 | } else { |
| 315 | //The hard way: |
| 316 | // Spill the integer to memory and reload it from there. |
| 317 | unsigned Size = MVT::getSizeInBits(MVT::f64)/8; |
| 318 | MachineFunction *F = BB->getParent(); |
| 319 | int FrameIdx = F->getFrameInfo()->CreateStackObject(Size, 8); |
| 320 | |
Andrew Lenharth | cf8bf38 | 2005-07-01 19:12:13 +0000 | [diff] [blame] | 321 | if (EnableAlphaLSMark) |
| 322 | BuildMI(BB, Alpha::MEMLABEL, 4).addImm(4).addImm(0).addImm(0) |
| 323 | .addImm(getUID()); |
Andrew Lenharth | 0eaf6ce | 2005-04-02 21:06:51 +0000 | [diff] [blame] | 324 | Opc = isDouble ? Alpha::STQ : Alpha::STL; |
| 325 | BuildMI(BB, Opc, 3).addReg(src).addFrameIndex(FrameIdx).addReg(Alpha::F31); |
Andrew Lenharth | cf8bf38 | 2005-07-01 19:12:13 +0000 | [diff] [blame] | 326 | |
| 327 | if (EnableAlphaLSMark) |
| 328 | BuildMI(BB, Alpha::MEMLABEL, 4).addImm(4).addImm(0).addImm(0) |
| 329 | .addImm(getUID()); |
Andrew Lenharth | 0eaf6ce | 2005-04-02 21:06:51 +0000 | [diff] [blame] | 330 | Opc = isDouble ? Alpha::LDT : Alpha::LDS; |
| 331 | BuildMI(BB, Opc, 2, dst).addFrameIndex(FrameIdx).addReg(Alpha::F31); |
| 332 | } |
| 333 | } |
| 334 | |
Andrew Lenharth | b69f342 | 2005-06-22 17:19:45 +0000 | [diff] [blame] | 335 | bool AlphaISel::SelectFPSetCC(SDOperand N, unsigned dst) |
Andrew Lenharth | 10c085b | 2005-04-02 22:32:39 +0000 | [diff] [blame] | 336 | { |
Chris Lattner | 88ac32c | 2005-08-09 20:21:10 +0000 | [diff] [blame] | 337 | SDNode *SetCC = N.Val; |
Andrew Lenharth | 4052f02 | 2005-11-22 20:59:00 +0000 | [diff] [blame] | 338 | unsigned Tmp1, Tmp2, Tmp3, Opc = Alpha::WTF; |
Chris Lattner | 88ac32c | 2005-08-09 20:21:10 +0000 | [diff] [blame] | 339 | ISD::CondCode CC = cast<CondCodeSDNode>(SetCC->getOperand(2))->get(); |
Andrew Lenharth | 10c085b | 2005-04-02 22:32:39 +0000 | [diff] [blame] | 340 | bool rev = false; |
| 341 | bool inv = false; |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 342 | |
Chris Lattner | 88ac32c | 2005-08-09 20:21:10 +0000 | [diff] [blame] | 343 | switch (CC) { |
| 344 | default: SetCC->dump(); assert(0 && "Unknown FP comparison!"); |
Andrew Lenharth | 10c085b | 2005-04-02 22:32:39 +0000 | [diff] [blame] | 345 | case ISD::SETEQ: Opc = Alpha::CMPTEQ; break; |
| 346 | case ISD::SETLT: Opc = Alpha::CMPTLT; break; |
| 347 | case ISD::SETLE: Opc = Alpha::CMPTLE; break; |
| 348 | case ISD::SETGT: Opc = Alpha::CMPTLT; rev = true; break; |
| 349 | case ISD::SETGE: Opc = Alpha::CMPTLE; rev = true; break; |
| 350 | case ISD::SETNE: Opc = Alpha::CMPTEQ; inv = true; break; |
| 351 | } |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 352 | |
Andrew Lenharth | 10c085b | 2005-04-02 22:32:39 +0000 | [diff] [blame] | 353 | ConstantFPSDNode *CN; |
| 354 | if ((CN = dyn_cast<ConstantFPSDNode>(SetCC->getOperand(0))) |
| 355 | && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0))) |
| 356 | Tmp1 = Alpha::F31; |
| 357 | else |
| 358 | Tmp1 = SelectExpr(N.getOperand(0)); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 359 | |
Andrew Lenharth | 10c085b | 2005-04-02 22:32:39 +0000 | [diff] [blame] | 360 | if ((CN = dyn_cast<ConstantFPSDNode>(SetCC->getOperand(1))) |
| 361 | && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0))) |
| 362 | Tmp2 = Alpha::F31; |
| 363 | else |
Chris Lattner | 9c9183a | 2005-04-30 04:44:07 +0000 | [diff] [blame] | 364 | Tmp2 = SelectExpr(N.getOperand(1)); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 365 | |
Andrew Lenharth | 10c085b | 2005-04-02 22:32:39 +0000 | [diff] [blame] | 366 | //Can only compare doubles, and dag won't promote for me |
| 367 | if (SetCC->getOperand(0).getValueType() == MVT::f32) |
Andrew Lenharth | 72d32c2 | 2005-11-30 17:14:11 +0000 | [diff] [blame] | 368 | assert(0 && "Setcc On float?\n"); |
Andrew Lenharth | 10c085b | 2005-04-02 22:32:39 +0000 | [diff] [blame] | 369 | if (SetCC->getOperand(1).getValueType() == MVT::f32) |
Andrew Lenharth | 72d32c2 | 2005-11-30 17:14:11 +0000 | [diff] [blame] | 370 | assert (0 && "Setcc On float?\n"); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 371 | |
Andrew Lenharth | 10c085b | 2005-04-02 22:32:39 +0000 | [diff] [blame] | 372 | if (rev) std::swap(Tmp1, Tmp2); |
| 373 | //do the comparison |
| 374 | BuildMI(BB, Opc, 2, dst).addReg(Tmp1).addReg(Tmp2); |
| 375 | return inv; |
| 376 | } |
| 377 | |
Andrew Lenharth | 9e8d109 | 2005-02-06 15:40:40 +0000 | [diff] [blame] | 378 | //Check to see if the load is a constant offset from a base register |
Andrew Lenharth | b69f342 | 2005-06-22 17:19:45 +0000 | [diff] [blame] | 379 | void AlphaISel::SelectAddr(SDOperand N, unsigned& Reg, long& offset) |
Andrew Lenharth | 9e8d109 | 2005-02-06 15:40:40 +0000 | [diff] [blame] | 380 | { |
| 381 | unsigned opcode = N.getOpcode(); |
Andrew Lenharth | 694c298 | 2005-06-26 23:01:11 +0000 | [diff] [blame] | 382 | if (opcode == ISD::ADD && N.getOperand(1).getOpcode() == ISD::Constant && |
| 383 | cast<ConstantSDNode>(N.getOperand(1))->getValue() <= 32767) |
| 384 | { //Normal imm add |
| 385 | Reg = SelectExpr(N.getOperand(0)); |
| 386 | offset = cast<ConstantSDNode>(N.getOperand(1))->getValue(); |
| 387 | return; |
Andrew Lenharth | 9e8d109 | 2005-02-06 15:40:40 +0000 | [diff] [blame] | 388 | } |
| 389 | Reg = SelectExpr(N); |
| 390 | offset = 0; |
| 391 | return; |
| 392 | } |
| 393 | |
Andrew Lenharth | b69f342 | 2005-06-22 17:19:45 +0000 | [diff] [blame] | 394 | void AlphaISel::SelectBranchCC(SDOperand N) |
Andrew Lenharth | 445171a | 2005-02-08 00:40:03 +0000 | [diff] [blame] | 395 | { |
| 396 | assert(N.getOpcode() == ISD::BRCOND && "Not a BranchCC???"); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 397 | MachineBasicBlock *Dest = |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 398 | cast<BasicBlockSDNode>(N.getOperand(2))->getBasicBlock(); |
| 399 | unsigned Opc = Alpha::WTF; |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 400 | |
Andrew Lenharth | 445171a | 2005-02-08 00:40:03 +0000 | [diff] [blame] | 401 | Select(N.getOperand(0)); //chain |
| 402 | SDOperand CC = N.getOperand(1); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 403 | |
Andrew Lenharth | 445171a | 2005-02-08 00:40:03 +0000 | [diff] [blame] | 404 | if (CC.getOpcode() == ISD::SETCC) |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 405 | { |
Chris Lattner | 88ac32c | 2005-08-09 20:21:10 +0000 | [diff] [blame] | 406 | ISD::CondCode cCode= cast<CondCodeSDNode>(CC.getOperand(2))->get(); |
| 407 | if (MVT::isInteger(CC.getOperand(0).getValueType())) { |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 408 | //Dropping the CC is only useful if we are comparing to 0 |
Chris Lattner | 88ac32c | 2005-08-09 20:21:10 +0000 | [diff] [blame] | 409 | bool RightZero = CC.getOperand(1).getOpcode() == ISD::Constant && |
| 410 | cast<ConstantSDNode>(CC.getOperand(1))->getValue() == 0; |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 411 | bool isNE = false; |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 412 | |
Andrew Lenharth | 63b720a | 2005-04-03 20:35:21 +0000 | [diff] [blame] | 413 | //Fix up CC |
Andrew Lenharth | 63b720a | 2005-04-03 20:35:21 +0000 | [diff] [blame] | 414 | if(cCode == ISD::SETNE) |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 415 | isNE = true; |
Andrew Lenharth | 445171a | 2005-02-08 00:40:03 +0000 | [diff] [blame] | 416 | |
Andrew Lenharth | 694c298 | 2005-06-26 23:01:11 +0000 | [diff] [blame] | 417 | if (RightZero) { |
Andrew Lenharth | 09552bf | 2005-06-08 18:02:21 +0000 | [diff] [blame] | 418 | switch (cCode) { |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 419 | default: CC.Val->dump(); assert(0 && "Unknown integer comparison!"); |
| 420 | case ISD::SETEQ: Opc = Alpha::BEQ; break; |
| 421 | case ISD::SETLT: Opc = Alpha::BLT; break; |
| 422 | case ISD::SETLE: Opc = Alpha::BLE; break; |
| 423 | case ISD::SETGT: Opc = Alpha::BGT; break; |
| 424 | case ISD::SETGE: Opc = Alpha::BGE; break; |
| 425 | case ISD::SETULT: assert(0 && "x (unsigned) < 0 is never true"); break; |
| 426 | case ISD::SETUGT: Opc = Alpha::BNE; break; |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 427 | //Technically you could have this CC |
| 428 | case ISD::SETULE: Opc = Alpha::BEQ; break; |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 429 | case ISD::SETUGE: assert(0 && "x (unsgined >= 0 is always true"); break; |
| 430 | case ISD::SETNE: Opc = Alpha::BNE; break; |
| 431 | } |
Chris Lattner | 88ac32c | 2005-08-09 20:21:10 +0000 | [diff] [blame] | 432 | unsigned Tmp1 = SelectExpr(CC.getOperand(0)); //Cond |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 433 | BuildMI(BB, Opc, 2).addReg(Tmp1).addMBB(Dest); |
| 434 | return; |
| 435 | } else { |
| 436 | unsigned Tmp1 = SelectExpr(CC); |
| 437 | if (isNE) |
| 438 | BuildMI(BB, Alpha::BEQ, 2).addReg(CCInvMap[CC]).addMBB(Dest); |
| 439 | else |
| 440 | BuildMI(BB, Alpha::BNE, 2).addReg(Tmp1).addMBB(Dest); |
Andrew Lenharth | 445171a | 2005-02-08 00:40:03 +0000 | [diff] [blame] | 441 | return; |
| 442 | } |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 443 | } else { //FP |
Jeff Cohen | 00b16889 | 2005-07-27 06:12:32 +0000 | [diff] [blame] | 444 | //Any comparison between 2 values should be codegened as an folded |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 445 | //branch, as moving CC to the integer register is very expensive |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 446 | //for a cmp b: c = a - b; |
| 447 | //a = b: c = 0 |
| 448 | //a < b: c < 0 |
| 449 | //a > b: c > 0 |
Andrew Lenharth | 2b6c4f5 | 2005-02-25 22:55:15 +0000 | [diff] [blame] | 450 | |
| 451 | bool invTest = false; |
| 452 | unsigned Tmp3; |
| 453 | |
| 454 | ConstantFPSDNode *CN; |
Chris Lattner | 88ac32c | 2005-08-09 20:21:10 +0000 | [diff] [blame] | 455 | if ((CN = dyn_cast<ConstantFPSDNode>(CC.getOperand(1))) |
Andrew Lenharth | 2b6c4f5 | 2005-02-25 22:55:15 +0000 | [diff] [blame] | 456 | && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0))) |
Chris Lattner | 88ac32c | 2005-08-09 20:21:10 +0000 | [diff] [blame] | 457 | Tmp3 = SelectExpr(CC.getOperand(0)); |
| 458 | else if ((CN = dyn_cast<ConstantFPSDNode>(CC.getOperand(0))) |
Andrew Lenharth | 2b6c4f5 | 2005-02-25 22:55:15 +0000 | [diff] [blame] | 459 | && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0))) |
| 460 | { |
Chris Lattner | 88ac32c | 2005-08-09 20:21:10 +0000 | [diff] [blame] | 461 | Tmp3 = SelectExpr(CC.getOperand(1)); |
Andrew Lenharth | 2b6c4f5 | 2005-02-25 22:55:15 +0000 | [diff] [blame] | 462 | invTest = true; |
| 463 | } |
| 464 | else |
| 465 | { |
Chris Lattner | 88ac32c | 2005-08-09 20:21:10 +0000 | [diff] [blame] | 466 | unsigned Tmp1 = SelectExpr(CC.getOperand(0)); |
| 467 | unsigned Tmp2 = SelectExpr(CC.getOperand(1)); |
| 468 | bool isD = CC.getOperand(0).getValueType() == MVT::f64; |
Andrew Lenharth | 2b6c4f5 | 2005-02-25 22:55:15 +0000 | [diff] [blame] | 469 | Tmp3 = MakeReg(isD ? MVT::f64 : MVT::f32); |
| 470 | BuildMI(BB, isD ? Alpha::SUBT : Alpha::SUBS, 2, Tmp3) |
| 471 | .addReg(Tmp1).addReg(Tmp2); |
| 472 | } |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 473 | |
Chris Lattner | 88ac32c | 2005-08-09 20:21:10 +0000 | [diff] [blame] | 474 | switch (cCode) { |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 475 | default: CC.Val->dump(); assert(0 && "Unknown FP comparison!"); |
Andrew Lenharth | 2b6c4f5 | 2005-02-25 22:55:15 +0000 | [diff] [blame] | 476 | case ISD::SETEQ: Opc = invTest ? Alpha::FBNE : Alpha::FBEQ; break; |
| 477 | case ISD::SETLT: Opc = invTest ? Alpha::FBGT : Alpha::FBLT; break; |
| 478 | case ISD::SETLE: Opc = invTest ? Alpha::FBGE : Alpha::FBLE; break; |
| 479 | case ISD::SETGT: Opc = invTest ? Alpha::FBLT : Alpha::FBGT; break; |
| 480 | case ISD::SETGE: Opc = invTest ? Alpha::FBLE : Alpha::FBGE; break; |
| 481 | case ISD::SETNE: Opc = invTest ? Alpha::FBEQ : Alpha::FBNE; break; |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 482 | } |
| 483 | BuildMI(BB, Opc, 2).addReg(Tmp3).addMBB(Dest); |
Andrew Lenharth | 445171a | 2005-02-08 00:40:03 +0000 | [diff] [blame] | 484 | return; |
| 485 | } |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 486 | abort(); //Should never be reached |
| 487 | } else { |
| 488 | //Giveup and do the stupid thing |
| 489 | unsigned Tmp1 = SelectExpr(CC); |
| 490 | BuildMI(BB, Alpha::BNE, 2).addReg(Tmp1).addMBB(Dest); |
| 491 | return; |
| 492 | } |
Andrew Lenharth | 445171a | 2005-02-08 00:40:03 +0000 | [diff] [blame] | 493 | abort(); //Should never be reached |
| 494 | } |
| 495 | |
Andrew Lenharth | b69f342 | 2005-06-22 17:19:45 +0000 | [diff] [blame] | 496 | unsigned AlphaISel::SelectExpr(SDOperand N) { |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 497 | unsigned Result; |
Andrew Lenharth | 2966e84 | 2005-04-07 18:15:28 +0000 | [diff] [blame] | 498 | unsigned Tmp1, Tmp2 = 0, Tmp3; |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 499 | unsigned Opc = 0; |
Andrew Lenharth | 40831c5 | 2005-01-28 06:57:18 +0000 | [diff] [blame] | 500 | unsigned opcode = N.getOpcode(); |
Chris Lattner | d2fc54e | 2005-10-21 16:01:26 +0000 | [diff] [blame] | 501 | int64_t SImm = 0; |
Andrew Lenharth | d228427 | 2005-08-15 14:31:37 +0000 | [diff] [blame] | 502 | uint64_t UImm; |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 503 | |
| 504 | SDNode *Node = N.Val; |
Andrew Lenharth | 40831c5 | 2005-01-28 06:57:18 +0000 | [diff] [blame] | 505 | MVT::ValueType DestType = N.getValueType(); |
Andrew Lenharth | f4da945 | 2005-06-29 12:49:51 +0000 | [diff] [blame] | 506 | bool isFP = DestType == MVT::f64 || DestType == MVT::f32; |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 507 | |
| 508 | unsigned &Reg = ExprMap[N]; |
| 509 | if (Reg) return Reg; |
| 510 | |
Andrew Lenharth | 46a776e | 2005-09-06 17:00:23 +0000 | [diff] [blame] | 511 | switch(N.getOpcode()) { |
| 512 | default: |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 513 | Reg = Result = (N.getValueType() != MVT::Other) ? |
Andrew Lenharth | cc1b16f | 2005-01-28 23:17:54 +0000 | [diff] [blame] | 514 | MakeReg(N.getValueType()) : notIn; |
Andrew Lenharth | 46a776e | 2005-09-06 17:00:23 +0000 | [diff] [blame] | 515 | break; |
| 516 | case ISD::AssertSext: |
| 517 | case ISD::AssertZext: |
| 518 | return Reg = SelectExpr(N.getOperand(0)); |
| 519 | case ISD::CALL: |
| 520 | case ISD::TAILCALL: |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 521 | // If this is a call instruction, make sure to prepare ALL of the result |
| 522 | // values as well as the chain. |
| 523 | if (Node->getNumValues() == 1) |
Andrew Lenharth | cc1b16f | 2005-01-28 23:17:54 +0000 | [diff] [blame] | 524 | Reg = Result = notIn; // Void call, just a chain. |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 525 | else { |
| 526 | Result = MakeReg(Node->getValueType(0)); |
| 527 | ExprMap[N.getValue(0)] = Result; |
| 528 | for (unsigned i = 1, e = N.Val->getNumValues()-1; i != e; ++i) |
| 529 | ExprMap[N.getValue(i)] = MakeReg(Node->getValueType(i)); |
Andrew Lenharth | cc1b16f | 2005-01-28 23:17:54 +0000 | [diff] [blame] | 530 | ExprMap[SDOperand(Node, Node->getNumValues()-1)] = notIn; |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 531 | } |
Andrew Lenharth | 46a776e | 2005-09-06 17:00:23 +0000 | [diff] [blame] | 532 | break; |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 533 | } |
| 534 | |
Andrew Lenharth | 40831c5 | 2005-01-28 06:57:18 +0000 | [diff] [blame] | 535 | switch (opcode) { |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 536 | default: |
| 537 | Node->dump(); |
| 538 | assert(0 && "Node not handled!\n"); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 539 | |
Andrew Lenharth | 51b8d54 | 2005-11-11 16:47:30 +0000 | [diff] [blame] | 540 | case ISD::READCYCLECOUNTER: |
| 541 | Select(N.getOperand(0)); //Select chain |
Andrew Lenharth | 2729e61 | 2005-11-11 23:02:55 +0000 | [diff] [blame] | 542 | if (Result != notIn) |
| 543 | ExprMap[N.getValue(1)] = notIn; // Generate the token |
| 544 | else |
| 545 | Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType()); |
| 546 | |
Andrew Lenharth | 51b8d54 | 2005-11-11 16:47:30 +0000 | [diff] [blame] | 547 | BuildMI(BB, Alpha::RPCC, 1, Result).addReg(Alpha::R31); |
| 548 | return Result; |
| 549 | |
Andrew Lenharth | 691ef2b | 2005-05-03 17:19:30 +0000 | [diff] [blame] | 550 | case ISD::CTPOP: |
| 551 | case ISD::CTTZ: |
| 552 | case ISD::CTLZ: |
| 553 | Opc = opcode == ISD::CTPOP ? Alpha::CTPOP : |
| 554 | (opcode == ISD::CTTZ ? Alpha::CTTZ : Alpha::CTLZ); |
| 555 | Tmp1 = SelectExpr(N.getOperand(0)); |
Andrew Lenharth | 964b6aa | 2005-10-20 19:39:24 +0000 | [diff] [blame] | 556 | BuildMI(BB, Opc, 1, Result).addReg(Tmp1); |
Andrew Lenharth | 691ef2b | 2005-05-03 17:19:30 +0000 | [diff] [blame] | 557 | return Result; |
| 558 | |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 559 | case ISD::MULHU: |
| 560 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 561 | Tmp2 = SelectExpr(N.getOperand(1)); |
| 562 | BuildMI(BB, Alpha::UMULH, 2, Result).addReg(Tmp1).addReg(Tmp2); |
Andrew Lenharth | 706be91 | 2005-04-07 13:55:53 +0000 | [diff] [blame] | 563 | return Result; |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 564 | case ISD::MULHS: |
| 565 | { |
| 566 | //MULHU - Ra<63>*Rb - Rb<63>*Ra |
| 567 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 568 | Tmp2 = SelectExpr(N.getOperand(1)); |
| 569 | Tmp3 = MakeReg(MVT::i64); |
| 570 | BuildMI(BB, Alpha::UMULH, 2, Tmp3).addReg(Tmp1).addReg(Tmp2); |
| 571 | unsigned V1 = MakeReg(MVT::i64); |
| 572 | unsigned V2 = MakeReg(MVT::i64); |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 573 | BuildMI(BB, Alpha::CMOVGE, 3, V1).addReg(Tmp2).addReg(Alpha::R31) |
| 574 | .addReg(Tmp1); |
| 575 | BuildMI(BB, Alpha::CMOVGE, 3, V2).addReg(Tmp1).addReg(Alpha::R31) |
| 576 | .addReg(Tmp2); |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 577 | unsigned IRes = MakeReg(MVT::i64); |
| 578 | BuildMI(BB, Alpha::SUBQ, 2, IRes).addReg(Tmp3).addReg(V1); |
| 579 | BuildMI(BB, Alpha::SUBQ, 2, Result).addReg(IRes).addReg(V2); |
| 580 | return Result; |
| 581 | } |
Andrew Lenharth | 7332f3e | 2005-04-02 19:11:07 +0000 | [diff] [blame] | 582 | case ISD::UNDEF: { |
Andrew Lenharth | 50b3784 | 2005-11-22 04:20:06 +0000 | [diff] [blame] | 583 | Opc = isFP ? (DestType == MVT::f32 ? Alpha::IDEF_F32 : Alpha::IDEF_F64) |
| 584 | : Alpha::IDEF_I; |
| 585 | BuildMI(BB, Opc, 0, Result); |
Andrew Lenharth | 7332f3e | 2005-04-02 19:11:07 +0000 | [diff] [blame] | 586 | return Result; |
| 587 | } |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 588 | |
Andrew Lenharth | 032f235 | 2005-02-22 21:59:48 +0000 | [diff] [blame] | 589 | case ISD::DYNAMIC_STACKALLOC: |
| 590 | // Generate both result values. |
Andrew Lenharth | 3a7118d | 2005-02-23 17:33:42 +0000 | [diff] [blame] | 591 | if (Result != notIn) |
| 592 | ExprMap[N.getValue(1)] = notIn; // Generate the token |
Andrew Lenharth | 032f235 | 2005-02-22 21:59:48 +0000 | [diff] [blame] | 593 | else |
| 594 | Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType()); |
| 595 | |
| 596 | // FIXME: We are currently ignoring the requested alignment for handling |
| 597 | // greater than the stack alignment. This will need to be revisited at some |
| 598 | // point. Align = N.getOperand(2); |
| 599 | |
| 600 | if (!isa<ConstantSDNode>(N.getOperand(2)) || |
| 601 | cast<ConstantSDNode>(N.getOperand(2))->getValue() != 0) { |
| 602 | std::cerr << "Cannot allocate stack object with greater alignment than" |
| 603 | << " the stack alignment yet!"; |
| 604 | abort(); |
| 605 | } |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 606 | |
Andrew Lenharth | 032f235 | 2005-02-22 21:59:48 +0000 | [diff] [blame] | 607 | Select(N.getOperand(0)); |
Andrew Lenharth | d228427 | 2005-08-15 14:31:37 +0000 | [diff] [blame] | 608 | if (isSIntImmediateBounded(N.getOperand(1), SImm, 0, 32767)) |
| 609 | BuildMI(BB, Alpha::LDA, 2, Alpha::R30).addImm(-SImm).addReg(Alpha::R30); |
| 610 | else { |
Andrew Lenharth | 032f235 | 2005-02-22 21:59:48 +0000 | [diff] [blame] | 611 | Tmp1 = SelectExpr(N.getOperand(1)); |
| 612 | // Subtract size from stack pointer, thereby allocating some space. |
| 613 | BuildMI(BB, Alpha::SUBQ, 2, Alpha::R30).addReg(Alpha::R30).addReg(Tmp1); |
| 614 | } |
| 615 | |
| 616 | // Put a pointer to the space into the result register, by copying the stack |
| 617 | // pointer. |
Andrew Lenharth | 7bc4702 | 2005-02-22 23:29:25 +0000 | [diff] [blame] | 618 | BuildMI(BB, Alpha::BIS, 2, Result).addReg(Alpha::R30).addReg(Alpha::R30); |
Andrew Lenharth | 032f235 | 2005-02-22 21:59:48 +0000 | [diff] [blame] | 619 | return Result; |
| 620 | |
Andrew Lenharth | 02c318e | 2005-06-27 21:02:56 +0000 | [diff] [blame] | 621 | case ISD::ConstantPool: |
Chris Lattner | 5839bf2 | 2005-08-26 17:15:30 +0000 | [diff] [blame] | 622 | Tmp1 = BB->getParent()->getConstantPool()-> |
| 623 | getConstantPoolIndex(cast<ConstantPoolSDNode>(N)->get()); |
Andrew Lenharth | 02c318e | 2005-06-27 21:02:56 +0000 | [diff] [blame] | 624 | AlphaLowering.restoreGP(BB); |
| 625 | Tmp2 = MakeReg(MVT::i64); |
| 626 | BuildMI(BB, Alpha::LDAHr, 2, Tmp2).addConstantPoolIndex(Tmp1) |
| 627 | .addReg(Alpha::R29); |
| 628 | BuildMI(BB, Alpha::LDAr, 2, Result).addConstantPoolIndex(Tmp1) |
| 629 | .addReg(Tmp2); |
| 630 | return Result; |
Andrew Lenharth | 2c59435 | 2005-01-29 15:42:07 +0000 | [diff] [blame] | 631 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 632 | case ISD::FrameIndex: |
Andrew Lenharth | 032f235 | 2005-02-22 21:59:48 +0000 | [diff] [blame] | 633 | BuildMI(BB, Alpha::LDA, 2, Result) |
| 634 | .addFrameIndex(cast<FrameIndexSDNode>(N)->getIndex()) |
| 635 | .addReg(Alpha::F31); |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 636 | return Result; |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 637 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 638 | case ISD::EXTLOAD: |
Andrew Lenharth | f311e8b | 2005-02-07 05:18:02 +0000 | [diff] [blame] | 639 | case ISD::ZEXTLOAD: |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 640 | case ISD::SEXTLOAD: |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 641 | case ISD::LOAD: |
Andrew Lenharth | 9e8d109 | 2005-02-06 15:40:40 +0000 | [diff] [blame] | 642 | { |
| 643 | // Make sure we generate both values. |
| 644 | if (Result != notIn) |
| 645 | ExprMap[N.getValue(1)] = notIn; // Generate the token |
| 646 | else |
| 647 | Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType()); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 648 | |
Andrew Lenharth | 9e8d109 | 2005-02-06 15:40:40 +0000 | [diff] [blame] | 649 | SDOperand Chain = N.getOperand(0); |
| 650 | SDOperand Address = N.getOperand(1); |
| 651 | Select(Chain); |
| 652 | |
Andrew Lenharth | c7989ce | 2005-06-29 00:31:08 +0000 | [diff] [blame] | 653 | bool fpext = true; |
| 654 | |
Andrew Lenharth | 0382401 | 2005-02-07 05:55:55 +0000 | [diff] [blame] | 655 | if (opcode == ISD::LOAD) |
Andrew Lenharth | c7989ce | 2005-06-29 00:31:08 +0000 | [diff] [blame] | 656 | switch (Node->getValueType(0)) { |
| 657 | default: Node->dump(); assert(0 && "Bad load!"); |
| 658 | case MVT::i64: Opc = Alpha::LDQ; break; |
| 659 | case MVT::f64: Opc = Alpha::LDT; break; |
| 660 | case MVT::f32: Opc = Alpha::LDS; break; |
| 661 | } |
Andrew Lenharth | 0382401 | 2005-02-07 05:55:55 +0000 | [diff] [blame] | 662 | else |
Chris Lattner | bce81ae | 2005-07-10 01:56:13 +0000 | [diff] [blame] | 663 | switch (cast<VTSDNode>(Node->getOperand(3))->getVT()) { |
Andrew Lenharth | 9e8d109 | 2005-02-06 15:40:40 +0000 | [diff] [blame] | 664 | default: Node->dump(); assert(0 && "Bad sign extend!"); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 665 | case MVT::i32: Opc = Alpha::LDL; |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 666 | assert(opcode != ISD::ZEXTLOAD && "Not sext"); break; |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 667 | case MVT::i16: Opc = Alpha::LDWU; |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 668 | assert(opcode != ISD::SEXTLOAD && "Not zext"); break; |
Andrew Lenharth | f311e8b | 2005-02-07 05:18:02 +0000 | [diff] [blame] | 669 | case MVT::i1: //FIXME: Treat i1 as i8 since there are problems otherwise |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 670 | case MVT::i8: Opc = Alpha::LDBU; |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 671 | assert(opcode != ISD::SEXTLOAD && "Not zext"); break; |
Andrew Lenharth | 9e8d109 | 2005-02-06 15:40:40 +0000 | [diff] [blame] | 672 | } |
Andrew Lenharth | 9e8d109 | 2005-02-06 15:40:40 +0000 | [diff] [blame] | 673 | |
Andrew Lenharth | 06ef884 | 2005-06-29 18:54:02 +0000 | [diff] [blame] | 674 | int i, j, k; |
| 675 | if (EnableAlphaLSMark) |
| 676 | getValueInfo(dyn_cast<SrcValueSDNode>(N.getOperand(2))->getValue(), |
| 677 | i, j, k); |
| 678 | |
Andrew Lenharth | 4e62951 | 2005-12-24 05:36:33 +0000 | [diff] [blame] | 679 | if (Address.getOpcode() == AlphaISD::GPRelLo) { |
| 680 | unsigned Hi = SelectExpr(Address.getOperand(1)); |
| 681 | Address = Address.getOperand(0); |
| 682 | if (GlobalAddressSDNode *GASD = dyn_cast<GlobalAddressSDNode>(Address)) { |
| 683 | if (EnableAlphaLSMark) |
| 684 | BuildMI(BB, Alpha::MEMLABEL, 4).addImm(i).addImm(j).addImm(k) |
| 685 | .addImm(getUID()); |
| 686 | BuildMI(BB, GetRelVersion(Opc), 2, Result) |
| 687 | .addGlobalAddress(GASD->getGlobal()).addReg(Hi); |
| 688 | } else if (ConstantPoolSDNode *CP = |
| 689 | dyn_cast<ConstantPoolSDNode>(Address)) { |
| 690 | unsigned CPIdx = BB->getParent()->getConstantPool()-> |
| 691 | getConstantPoolIndex(CP->get()); |
| 692 | has_sym = true; |
| 693 | if (EnableAlphaLSMark) |
| 694 | BuildMI(BB, Alpha::MEMLABEL, 4).addImm(i).addImm(j).addImm(k) |
| 695 | .addImm(getUID()); |
| 696 | BuildMI(BB, GetRelVersion(Opc), 2, Result) |
| 697 | .addConstantPoolIndex(CPIdx).addReg(Tmp1); |
| 698 | } else assert(0 && "Unknown Lo part"); |
Andrew Lenharth | c7989ce | 2005-06-29 00:31:08 +0000 | [diff] [blame] | 699 | } else if(Address.getOpcode() == ISD::FrameIndex) { |
| 700 | if (EnableAlphaLSMark) |
Andrew Lenharth | 06ef884 | 2005-06-29 18:54:02 +0000 | [diff] [blame] | 701 | BuildMI(BB, Alpha::MEMLABEL, 4).addImm(i).addImm(j).addImm(k) |
| 702 | .addImm(getUID()); |
Andrew Lenharth | 032f235 | 2005-02-22 21:59:48 +0000 | [diff] [blame] | 703 | BuildMI(BB, Opc, 2, Result) |
| 704 | .addFrameIndex(cast<FrameIndexSDNode>(Address)->getIndex()) |
| 705 | .addReg(Alpha::F31); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 706 | } else { |
| 707 | long offset; |
| 708 | SelectAddr(Address, Tmp1, offset); |
Andrew Lenharth | c7989ce | 2005-06-29 00:31:08 +0000 | [diff] [blame] | 709 | if (EnableAlphaLSMark) |
Andrew Lenharth | 06ef884 | 2005-06-29 18:54:02 +0000 | [diff] [blame] | 710 | BuildMI(BB, Alpha::MEMLABEL, 4).addImm(i).addImm(j).addImm(k) |
| 711 | .addImm(getUID()); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 712 | BuildMI(BB, Opc, 2, Result).addImm(offset).addReg(Tmp1); |
| 713 | } |
Andrew Lenharth | 9e8d109 | 2005-02-06 15:40:40 +0000 | [diff] [blame] | 714 | return Result; |
Andrew Lenharth | 2f8fb77 | 2005-01-25 00:35:34 +0000 | [diff] [blame] | 715 | } |
Andrew Lenharth | 4e62951 | 2005-12-24 05:36:33 +0000 | [diff] [blame] | 716 | case AlphaISD::GlobalBaseReg: |
| 717 | AlphaLowering.restoreGP(BB); |
| 718 | BuildMI(BB, Alpha::BIS, 2, Result).addReg(Alpha::R29).addReg(Alpha::R29); |
| 719 | return Result; |
| 720 | case AlphaISD::GPRelHi: |
| 721 | if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N.getOperand(0))) |
| 722 | BuildMI(BB, Alpha::LDAHr, 2, Result) |
| 723 | .addConstantPoolIndex(BB->getParent()->getConstantPool()-> |
| 724 | getConstantPoolIndex(CP->get())) |
| 725 | .addReg(SelectExpr(N.getOperand(1))); |
| 726 | else if (GlobalAddressSDNode *GASD = |
| 727 | dyn_cast<GlobalAddressSDNode>(N.getOperand(0))) |
| 728 | BuildMI(BB, Alpha::LDAHr, 2, Result) |
| 729 | .addGlobalAddress(GASD->getGlobal()) |
| 730 | .addReg(SelectExpr(N.getOperand(1))); |
| 731 | else assert(0 && "unknown Hi part"); |
| 732 | return Result; |
| 733 | case AlphaISD::GPRelLo: |
| 734 | if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N.getOperand(0))) |
| 735 | BuildMI(BB, Alpha::LDAr, 2, Result) |
| 736 | .addConstantPoolIndex(BB->getParent()->getConstantPool()-> |
| 737 | getConstantPoolIndex(CP->get())) |
| 738 | .addReg(SelectExpr(N.getOperand(1))); |
| 739 | else if (GlobalAddressSDNode *GASD = |
| 740 | dyn_cast<GlobalAddressSDNode>(N.getOperand(0))) |
| 741 | BuildMI(BB, Alpha::LDAr, 2, Result) |
| 742 | .addGlobalAddress(GASD->getGlobal()) |
| 743 | .addReg(SelectExpr(N.getOperand(1))); |
| 744 | else assert(0 && "unknown Lo part"); |
| 745 | return Result; |
Andrew Lenharth | 2f8fb77 | 2005-01-25 00:35:34 +0000 | [diff] [blame] | 746 | |
Andrew Lenharth | c687b48 | 2005-12-24 08:29:32 +0000 | [diff] [blame^] | 747 | case AlphaISD::RelLit: { |
| 748 | GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N.getOperand(0)); |
Andrew Lenharth | c7989ce | 2005-06-29 00:31:08 +0000 | [diff] [blame] | 749 | BuildMI(BB, Alpha::LDQl, 2, Result) |
Andrew Lenharth | c687b48 | 2005-12-24 08:29:32 +0000 | [diff] [blame^] | 750 | .addGlobalAddress(GASD->getGlobal()) |
| 751 | .addReg(SelectExpr(N.getOperand(1))); |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 752 | return Result; |
Andrew Lenharth | c687b48 | 2005-12-24 08:29:32 +0000 | [diff] [blame^] | 753 | } |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 754 | |
Andrew Lenharth | cf8bf38 | 2005-07-01 19:12:13 +0000 | [diff] [blame] | 755 | case ISD::ExternalSymbol: |
| 756 | AlphaLowering.restoreGP(BB); |
| 757 | has_sym = true; |
| 758 | |
Andrew Lenharth | 2f5bca5 | 2005-07-03 20:06:13 +0000 | [diff] [blame] | 759 | Reg = Result = MakeReg(MVT::i64); |
| 760 | |
Andrew Lenharth | cf8bf38 | 2005-07-01 19:12:13 +0000 | [diff] [blame] | 761 | if (EnableAlphaLSMark) |
| 762 | BuildMI(BB, Alpha::MEMLABEL, 4).addImm(5).addImm(0).addImm(0) |
| 763 | .addImm(getUID()); |
| 764 | |
| 765 | BuildMI(BB, Alpha::LDQl, 2, Result) |
| 766 | .addExternalSymbol(cast<ExternalSymbolSDNode>(N)->getSymbol()) |
| 767 | .addReg(Alpha::R29); |
| 768 | return Result; |
| 769 | |
Chris Lattner | b5d8e6e | 2005-05-13 20:29:26 +0000 | [diff] [blame] | 770 | case ISD::TAILCALL: |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 771 | case ISD::CALL: |
| 772 | { |
| 773 | Select(N.getOperand(0)); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 774 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 775 | // The chain for this call is now lowered. |
Andrew Lenharth | f3f951a | 2005-07-22 20:50:29 +0000 | [diff] [blame] | 776 | ExprMap[N.getValue(Node->getNumValues()-1)] = notIn; |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 777 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 778 | //grab the arguments |
| 779 | std::vector<unsigned> argvregs; |
Andrew Lenharth | 7b2a527 | 2005-01-30 20:42:36 +0000 | [diff] [blame] | 780 | //assert(Node->getNumOperands() < 8 && "Only 6 args supported"); |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 781 | for(int i = 2, e = Node->getNumOperands(); i < e; ++i) |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 782 | argvregs.push_back(SelectExpr(N.getOperand(i))); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 783 | |
Andrew Lenharth | 684f229 | 2005-01-30 00:35:27 +0000 | [diff] [blame] | 784 | //in reg args |
| 785 | for(int i = 0, e = std::min(6, (int)argvregs.size()); i < e; ++i) |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 786 | { |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 787 | unsigned args_int[] = {Alpha::R16, Alpha::R17, Alpha::R18, |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 788 | Alpha::R19, Alpha::R20, Alpha::R21}; |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 789 | unsigned args_float[] = {Alpha::F16, Alpha::F17, Alpha::F18, |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 790 | Alpha::F19, Alpha::F20, Alpha::F21}; |
| 791 | switch(N.getOperand(i+2).getValueType()) { |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 792 | default: |
| 793 | Node->dump(); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 794 | N.getOperand(i).Val->dump(); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 795 | std::cerr << "Type for " << i << " is: " << |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 796 | N.getOperand(i+2).getValueType() << "\n"; |
| 797 | assert(0 && "Unknown value type for call"); |
| 798 | case MVT::i1: |
| 799 | case MVT::i8: |
| 800 | case MVT::i16: |
| 801 | case MVT::i32: |
| 802 | case MVT::i64: |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 803 | BuildMI(BB, Alpha::BIS, 2, args_int[i]).addReg(argvregs[i]) |
| 804 | .addReg(argvregs[i]); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 805 | break; |
| 806 | case MVT::f32: |
Andrew Lenharth | 5cefc5e | 2005-11-09 19:17:08 +0000 | [diff] [blame] | 807 | BuildMI(BB, Alpha::CPYSS, 2, args_float[i]).addReg(argvregs[i]) |
| 808 | .addReg(argvregs[i]); |
| 809 | break; |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 810 | case MVT::f64: |
Andrew Lenharth | 5cefc5e | 2005-11-09 19:17:08 +0000 | [diff] [blame] | 811 | BuildMI(BB, Alpha::CPYST, 2, args_float[i]).addReg(argvregs[i]) |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 812 | .addReg(argvregs[i]); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 813 | break; |
Andrew Lenharth | 684f229 | 2005-01-30 00:35:27 +0000 | [diff] [blame] | 814 | } |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 815 | } |
Andrew Lenharth | 684f229 | 2005-01-30 00:35:27 +0000 | [diff] [blame] | 816 | //in mem args |
| 817 | for (int i = 6, e = argvregs.size(); i < e; ++i) |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 818 | { |
| 819 | switch(N.getOperand(i+2).getValueType()) { |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 820 | default: |
| 821 | Node->dump(); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 822 | N.getOperand(i).Val->dump(); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 823 | std::cerr << "Type for " << i << " is: " << |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 824 | N.getOperand(i+2).getValueType() << "\n"; |
| 825 | assert(0 && "Unknown value type for call"); |
| 826 | case MVT::i1: |
| 827 | case MVT::i8: |
| 828 | case MVT::i16: |
| 829 | case MVT::i32: |
| 830 | case MVT::i64: |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 831 | BuildMI(BB, Alpha::STQ, 3).addReg(argvregs[i]).addImm((i - 6) * 8) |
| 832 | .addReg(Alpha::R30); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 833 | break; |
| 834 | case MVT::f32: |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 835 | BuildMI(BB, Alpha::STS, 3).addReg(argvregs[i]).addImm((i - 6) * 8) |
| 836 | .addReg(Alpha::R30); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 837 | break; |
| 838 | case MVT::f64: |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 839 | BuildMI(BB, Alpha::STT, 3).addReg(argvregs[i]).addImm((i - 6) * 8) |
| 840 | .addReg(Alpha::R30); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 841 | break; |
Andrew Lenharth | 684f229 | 2005-01-30 00:35:27 +0000 | [diff] [blame] | 842 | } |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 843 | } |
Andrew Lenharth | 3e98fde | 2005-01-26 21:54:09 +0000 | [diff] [blame] | 844 | //build the right kind of call |
Andrew Lenharth | cf8bf38 | 2005-07-01 19:12:13 +0000 | [diff] [blame] | 845 | GlobalAddressSDNode *GASD = dyn_cast<GlobalAddressSDNode>(N.getOperand(1)); |
| 846 | if (GASD && !GASD->getGlobal()->isExternal()) { |
| 847 | //use PC relative branch call |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 848 | AlphaLowering.restoreGP(BB); |
Andrew Lenharth | cf8bf38 | 2005-07-01 19:12:13 +0000 | [diff] [blame] | 849 | BuildMI(BB, Alpha::BSR, 1, Alpha::R26) |
| 850 | .addGlobalAddress(GASD->getGlobal(),true); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 851 | } else { |
| 852 | //no need to restore GP as we are doing an indirect call |
| 853 | Tmp1 = SelectExpr(N.getOperand(1)); |
| 854 | BuildMI(BB, Alpha::BIS, 2, Alpha::R27).addReg(Tmp1).addReg(Tmp1); |
| 855 | BuildMI(BB, Alpha::JSR, 2, Alpha::R26).addReg(Alpha::R27).addImm(0); |
| 856 | } |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 857 | |
Andrew Lenharth | 3e98fde | 2005-01-26 21:54:09 +0000 | [diff] [blame] | 858 | //push the result into a virtual register |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 859 | |
Andrew Lenharth | 3e98fde | 2005-01-26 21:54:09 +0000 | [diff] [blame] | 860 | switch (Node->getValueType(0)) { |
| 861 | default: Node->dump(); assert(0 && "Unknown value type for call result!"); |
Andrew Lenharth | cc1b16f | 2005-01-28 23:17:54 +0000 | [diff] [blame] | 862 | case MVT::Other: return notIn; |
Andrew Lenharth | 3e98fde | 2005-01-26 21:54:09 +0000 | [diff] [blame] | 863 | case MVT::i64: |
Misha Brukman | 7847fca | 2005-04-22 17:54:37 +0000 | [diff] [blame] | 864 | BuildMI(BB, Alpha::BIS, 2, Result).addReg(Alpha::R0).addReg(Alpha::R0); |
| 865 | break; |
Andrew Lenharth | 3e98fde | 2005-01-26 21:54:09 +0000 | [diff] [blame] | 866 | case MVT::f32: |
Andrew Lenharth | 5cefc5e | 2005-11-09 19:17:08 +0000 | [diff] [blame] | 867 | BuildMI(BB, Alpha::CPYSS, 2, Result).addReg(Alpha::F0).addReg(Alpha::F0); |
| 868 | break; |
| 869 | case MVT::f64: |
| 870 | BuildMI(BB, Alpha::CPYST, 2, Result).addReg(Alpha::F0).addReg(Alpha::F0); |
Misha Brukman | 7847fca | 2005-04-22 17:54:37 +0000 | [diff] [blame] | 871 | break; |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 872 | } |
Andrew Lenharth | 3e98fde | 2005-01-26 21:54:09 +0000 | [diff] [blame] | 873 | return Result+N.ResNo; |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 874 | } |
| 875 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 876 | case ISD::SIGN_EXTEND_INREG: |
| 877 | { |
Andrew Lenharth | a32b9e3 | 2005-04-08 17:28:49 +0000 | [diff] [blame] | 878 | //do SDIV opt for all levels of ints if not dividing by a constant |
| 879 | if (EnableAlphaIDIV && N.getOperand(0).getOpcode() == ISD::SDIV |
| 880 | && N.getOperand(0).getOperand(1).getOpcode() != ISD::Constant) |
Andrew Lenharth | dc0b71b | 2005-03-22 00:24:07 +0000 | [diff] [blame] | 881 | { |
Andrew Lenharth | dc0b71b | 2005-03-22 00:24:07 +0000 | [diff] [blame] | 882 | unsigned Tmp4 = MakeReg(MVT::f64); |
| 883 | unsigned Tmp5 = MakeReg(MVT::f64); |
| 884 | unsigned Tmp6 = MakeReg(MVT::f64); |
| 885 | unsigned Tmp7 = MakeReg(MVT::f64); |
| 886 | unsigned Tmp8 = MakeReg(MVT::f64); |
| 887 | unsigned Tmp9 = MakeReg(MVT::f64); |
Andrew Lenharth | 0eaf6ce | 2005-04-02 21:06:51 +0000 | [diff] [blame] | 888 | |
| 889 | Tmp1 = SelectExpr(N.getOperand(0).getOperand(0)); |
| 890 | Tmp2 = SelectExpr(N.getOperand(0).getOperand(1)); |
| 891 | MoveInt2FP(Tmp1, Tmp4, true); |
| 892 | MoveInt2FP(Tmp2, Tmp5, true); |
Andrew Lenharth | 98169be | 2005-07-28 18:14:47 +0000 | [diff] [blame] | 893 | BuildMI(BB, Alpha::CVTQT, 1, Tmp6).addReg(Alpha::F31).addReg(Tmp4); |
| 894 | BuildMI(BB, Alpha::CVTQT, 1, Tmp7).addReg(Alpha::F31).addReg(Tmp5); |
Andrew Lenharth | dc0b71b | 2005-03-22 00:24:07 +0000 | [diff] [blame] | 895 | BuildMI(BB, Alpha::DIVT, 2, Tmp8).addReg(Tmp6).addReg(Tmp7); |
Andrew Lenharth | 98169be | 2005-07-28 18:14:47 +0000 | [diff] [blame] | 896 | BuildMI(BB, Alpha::CVTTQ, 1, Tmp9).addReg(Alpha::F31).addReg(Tmp8); |
Andrew Lenharth | 0eaf6ce | 2005-04-02 21:06:51 +0000 | [diff] [blame] | 897 | MoveFP2Int(Tmp9, Result, true); |
Andrew Lenharth | dc0b71b | 2005-03-22 00:24:07 +0000 | [diff] [blame] | 898 | return Result; |
| 899 | } |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 900 | |
Andrew Lenharth | cc1b16f | 2005-01-28 23:17:54 +0000 | [diff] [blame] | 901 | //Alpha has instructions for a bunch of signed 32 bit stuff |
Chris Lattner | bce81ae | 2005-07-10 01:56:13 +0000 | [diff] [blame] | 902 | if(cast<VTSDNode>(Node->getOperand(1))->getVT() == MVT::i32) { |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 903 | switch (N.getOperand(0).getOpcode()) { |
| 904 | case ISD::ADD: |
| 905 | case ISD::SUB: |
| 906 | case ISD::MUL: |
| 907 | { |
| 908 | bool isAdd = N.getOperand(0).getOpcode() == ISD::ADD; |
| 909 | bool isMul = N.getOperand(0).getOpcode() == ISD::MUL; |
| 910 | //FIXME: first check for Scaled Adds and Subs! |
Andrew Lenharth | 4f7cba5 | 2005-04-13 05:19:55 +0000 | [diff] [blame] | 911 | if(!isMul && N.getOperand(0).getOperand(0).getOpcode() == ISD::SHL && |
Andrew Lenharth | d228427 | 2005-08-15 14:31:37 +0000 | [diff] [blame] | 912 | isSIntImmediateBounded(N.getOperand(0).getOperand(0).getOperand(1), SImm, 2, 3)) |
Andrew Lenharth | 4f7cba5 | 2005-04-13 05:19:55 +0000 | [diff] [blame] | 913 | { |
Andrew Lenharth | d228427 | 2005-08-15 14:31:37 +0000 | [diff] [blame] | 914 | bool use4 = SImm == 2; |
Andrew Lenharth | 4f7cba5 | 2005-04-13 05:19:55 +0000 | [diff] [blame] | 915 | Tmp1 = SelectExpr(N.getOperand(0).getOperand(0).getOperand(0)); |
| 916 | Tmp2 = SelectExpr(N.getOperand(0).getOperand(1)); |
| 917 | BuildMI(BB, isAdd?(use4?Alpha::S4ADDL:Alpha::S8ADDL):(use4?Alpha::S4SUBL:Alpha::S8SUBL), |
| 918 | 2,Result).addReg(Tmp1).addReg(Tmp2); |
| 919 | } |
| 920 | else if(isAdd && N.getOperand(0).getOperand(1).getOpcode() == ISD::SHL && |
Andrew Lenharth | d228427 | 2005-08-15 14:31:37 +0000 | [diff] [blame] | 921 | isSIntImmediateBounded(N.getOperand(0).getOperand(1).getOperand(1), SImm, 2, 3)) |
Andrew Lenharth | 4f7cba5 | 2005-04-13 05:19:55 +0000 | [diff] [blame] | 922 | { |
Andrew Lenharth | d228427 | 2005-08-15 14:31:37 +0000 | [diff] [blame] | 923 | bool use4 = SImm == 2; |
Andrew Lenharth | 4f7cba5 | 2005-04-13 05:19:55 +0000 | [diff] [blame] | 924 | Tmp1 = SelectExpr(N.getOperand(0).getOperand(1).getOperand(0)); |
| 925 | Tmp2 = SelectExpr(N.getOperand(0).getOperand(0)); |
| 926 | BuildMI(BB, use4?Alpha::S4ADDL:Alpha::S8ADDL, 2,Result).addReg(Tmp1).addReg(Tmp2); |
| 927 | } |
Andrew Lenharth | d228427 | 2005-08-15 14:31:37 +0000 | [diff] [blame] | 928 | else if(isSIntImmediateBounded(N.getOperand(0).getOperand(1), SImm, 0, 255)) |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 929 | { //Normal imm add/sub |
| 930 | Opc = isAdd ? Alpha::ADDLi : (isMul ? Alpha::MULLi : Alpha::SUBLi); |
Andrew Lenharth | 4f7cba5 | 2005-04-13 05:19:55 +0000 | [diff] [blame] | 931 | Tmp1 = SelectExpr(N.getOperand(0).getOperand(0)); |
Andrew Lenharth | d228427 | 2005-08-15 14:31:37 +0000 | [diff] [blame] | 932 | BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(SImm); |
Andrew Lenharth | cc1b16f | 2005-01-28 23:17:54 +0000 | [diff] [blame] | 933 | } |
Andrew Lenharth | d228427 | 2005-08-15 14:31:37 +0000 | [diff] [blame] | 934 | else if(!isMul && isSIntImmediate(N.getOperand(0).getOperand(1), SImm) && |
| 935 | (((SImm << 32) >> 32) >= -255) && (((SImm << 32) >> 32) <= 0)) |
Andrew Lenharth | 6b137d8 | 2005-07-22 22:24:01 +0000 | [diff] [blame] | 936 | { //handle canonicalization |
| 937 | Opc = isAdd ? Alpha::SUBLi : Alpha::ADDLi; |
| 938 | Tmp1 = SelectExpr(N.getOperand(0).getOperand(0)); |
Andrew Lenharth | d228427 | 2005-08-15 14:31:37 +0000 | [diff] [blame] | 939 | SImm = 0 - ((SImm << 32) >> 32); |
| 940 | assert(SImm >= 0 && SImm <= 255); |
| 941 | BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(SImm); |
Andrew Lenharth | 6b137d8 | 2005-07-22 22:24:01 +0000 | [diff] [blame] | 942 | } |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 943 | else |
| 944 | { //Normal add/sub |
Andrew Lenharth | 4f7cba5 | 2005-04-13 05:19:55 +0000 | [diff] [blame] | 945 | Opc = isAdd ? Alpha::ADDL : (isMul ? Alpha::MULL : Alpha::SUBL); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 946 | Tmp1 = SelectExpr(N.getOperand(0).getOperand(0)); |
Andrew Lenharth | 4f7cba5 | 2005-04-13 05:19:55 +0000 | [diff] [blame] | 947 | Tmp2 = SelectExpr(N.getOperand(0).getOperand(1)); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 948 | BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2); |
| 949 | } |
| 950 | return Result; |
Andrew Lenharth | cc1b16f | 2005-01-28 23:17:54 +0000 | [diff] [blame] | 951 | } |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 952 | default: break; //Fall Though; |
| 953 | } |
| 954 | } //Every thing else fall though too, including unhandled opcodes above |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 955 | Tmp1 = SelectExpr(N.getOperand(0)); |
Andrew Lenharth | 3e98fde | 2005-01-26 21:54:09 +0000 | [diff] [blame] | 956 | //std::cerr << "SrcT: " << MVN->getExtraValueType() << "\n"; |
Chris Lattner | bce81ae | 2005-07-10 01:56:13 +0000 | [diff] [blame] | 957 | switch(cast<VTSDNode>(Node->getOperand(1))->getVT()) { |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 958 | default: |
| 959 | Node->dump(); |
| 960 | assert(0 && "Sign Extend InReg not there yet"); |
| 961 | break; |
| 962 | case MVT::i32: |
Andrew Lenharth | 3d65d31 | 2005-01-27 03:49:45 +0000 | [diff] [blame] | 963 | { |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 964 | BuildMI(BB, Alpha::ADDLi, 2, Result).addReg(Tmp1).addImm(0); |
Andrew Lenharth | 3d65d31 | 2005-01-27 03:49:45 +0000 | [diff] [blame] | 965 | break; |
| 966 | } |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 967 | case MVT::i16: |
Andrew Lenharth | 964b6aa | 2005-10-20 19:39:24 +0000 | [diff] [blame] | 968 | BuildMI(BB, Alpha::SEXTW, 1, Result).addReg(Tmp1); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 969 | break; |
| 970 | case MVT::i8: |
Andrew Lenharth | 964b6aa | 2005-10-20 19:39:24 +0000 | [diff] [blame] | 971 | BuildMI(BB, Alpha::SEXTB, 1, Result).addReg(Tmp1); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 972 | break; |
Andrew Lenharth | ebce504 | 2005-02-12 19:35:12 +0000 | [diff] [blame] | 973 | case MVT::i1: |
| 974 | Tmp2 = MakeReg(MVT::i64); |
| 975 | BuildMI(BB, Alpha::ANDi, 2, Tmp2).addReg(Tmp1).addImm(1); |
Andrew Lenharth | a32b9e3 | 2005-04-08 17:28:49 +0000 | [diff] [blame] | 976 | BuildMI(BB, Alpha::SUBQ, 2, Result).addReg(Alpha::R31).addReg(Tmp2); |
Andrew Lenharth | ebce504 | 2005-02-12 19:35:12 +0000 | [diff] [blame] | 977 | break; |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 978 | } |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 979 | return Result; |
| 980 | } |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 981 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 982 | case ISD::SETCC: |
Andrew Lenharth | 3d65d31 | 2005-01-27 03:49:45 +0000 | [diff] [blame] | 983 | { |
Chris Lattner | 88ac32c | 2005-08-09 20:21:10 +0000 | [diff] [blame] | 984 | ISD::CondCode CC = cast<CondCodeSDNode>(N.getOperand(2))->get(); |
| 985 | if (MVT::isInteger(N.getOperand(0).getValueType())) { |
| 986 | bool isConst = false; |
| 987 | int dir; |
Misha Brukman | 7847fca | 2005-04-22 17:54:37 +0000 | [diff] [blame] | 988 | |
Chris Lattner | 88ac32c | 2005-08-09 20:21:10 +0000 | [diff] [blame] | 989 | //Tmp1 = SelectExpr(N.getOperand(0)); |
Andrew Lenharth | d228427 | 2005-08-15 14:31:37 +0000 | [diff] [blame] | 990 | if(isSIntImmediate(N.getOperand(1), SImm) && SImm <= 255 && SImm >= 0) |
Chris Lattner | 88ac32c | 2005-08-09 20:21:10 +0000 | [diff] [blame] | 991 | isConst = true; |
Andrew Lenharth | 3d65d31 | 2005-01-27 03:49:45 +0000 | [diff] [blame] | 992 | |
Chris Lattner | 88ac32c | 2005-08-09 20:21:10 +0000 | [diff] [blame] | 993 | switch (CC) { |
| 994 | default: Node->dump(); assert(0 && "Unknown integer comparison!"); |
| 995 | case ISD::SETEQ: |
| 996 | Opc = isConst ? Alpha::CMPEQi : Alpha::CMPEQ; dir=1; break; |
| 997 | case ISD::SETLT: |
| 998 | Opc = isConst ? Alpha::CMPLTi : Alpha::CMPLT; dir = 1; break; |
| 999 | case ISD::SETLE: |
| 1000 | Opc = isConst ? Alpha::CMPLEi : Alpha::CMPLE; dir = 1; break; |
| 1001 | case ISD::SETGT: Opc = Alpha::CMPLT; dir = 2; break; |
| 1002 | case ISD::SETGE: Opc = Alpha::CMPLE; dir = 2; break; |
| 1003 | case ISD::SETULT: |
| 1004 | Opc = isConst ? Alpha::CMPULTi : Alpha::CMPULT; dir = 1; break; |
| 1005 | case ISD::SETUGT: Opc = Alpha::CMPULT; dir = 2; break; |
| 1006 | case ISD::SETULE: |
| 1007 | Opc = isConst ? Alpha::CMPULEi : Alpha::CMPULE; dir = 1; break; |
| 1008 | case ISD::SETUGE: Opc = Alpha::CMPULE; dir = 2; break; |
| 1009 | case ISD::SETNE: {//Handle this one special |
| 1010 | //std::cerr << "Alpha does not have a setne.\n"; |
| 1011 | //abort(); |
| 1012 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 1013 | Tmp2 = SelectExpr(N.getOperand(1)); |
| 1014 | Tmp3 = MakeReg(MVT::i64); |
| 1015 | BuildMI(BB, Alpha::CMPEQ, 2, Tmp3).addReg(Tmp1).addReg(Tmp2); |
| 1016 | //Remeber we have the Inv for this CC |
| 1017 | CCInvMap[N] = Tmp3; |
| 1018 | //and invert |
| 1019 | BuildMI(BB, Alpha::CMPEQ, 2, Result).addReg(Alpha::R31).addReg(Tmp3); |
| 1020 | return Result; |
| 1021 | } |
| 1022 | } |
| 1023 | if (dir == 1) { |
| 1024 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 1025 | if (isConst) { |
Andrew Lenharth | d228427 | 2005-08-15 14:31:37 +0000 | [diff] [blame] | 1026 | BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(SImm); |
Chris Lattner | 88ac32c | 2005-08-09 20:21:10 +0000 | [diff] [blame] | 1027 | } else { |
Andrew Lenharth | d2bb960 | 2005-01-27 07:50:35 +0000 | [diff] [blame] | 1028 | Tmp2 = SelectExpr(N.getOperand(1)); |
Andrew Lenharth | 694c298 | 2005-06-26 23:01:11 +0000 | [diff] [blame] | 1029 | BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2); |
Andrew Lenharth | d4bdd54 | 2005-02-05 16:41:03 +0000 | [diff] [blame] | 1030 | } |
Chris Lattner | 88ac32c | 2005-08-09 20:21:10 +0000 | [diff] [blame] | 1031 | } else { //if (dir == 2) { |
| 1032 | Tmp1 = SelectExpr(N.getOperand(1)); |
| 1033 | Tmp2 = SelectExpr(N.getOperand(0)); |
| 1034 | BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2); |
Andrew Lenharth | d4bdd54 | 2005-02-05 16:41:03 +0000 | [diff] [blame] | 1035 | } |
Chris Lattner | 88ac32c | 2005-08-09 20:21:10 +0000 | [diff] [blame] | 1036 | } else { |
| 1037 | //do the comparison |
| 1038 | Tmp1 = MakeReg(MVT::f64); |
| 1039 | bool inv = SelectFPSetCC(N, Tmp1); |
| 1040 | |
| 1041 | //now arrange for Result (int) to have a 1 or 0 |
| 1042 | Tmp2 = MakeReg(MVT::i64); |
| 1043 | BuildMI(BB, Alpha::ADDQi, 2, Tmp2).addReg(Alpha::R31).addImm(1); |
| 1044 | Opc = inv?Alpha::CMOVNEi_FP:Alpha::CMOVEQi_FP; |
| 1045 | BuildMI(BB, Opc, 3, Result).addReg(Tmp2).addImm(0).addReg(Tmp1); |
Andrew Lenharth | 9818c05 | 2005-02-05 13:19:12 +0000 | [diff] [blame] | 1046 | } |
Andrew Lenharth | 3d65d31 | 2005-01-27 03:49:45 +0000 | [diff] [blame] | 1047 | return Result; |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1048 | } |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1049 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1050 | case ISD::CopyFromReg: |
| 1051 | { |
Andrew Lenharth | a32b9e3 | 2005-04-08 17:28:49 +0000 | [diff] [blame] | 1052 | ++count_ins; |
| 1053 | |
Andrew Lenharth | 40831c5 | 2005-01-28 06:57:18 +0000 | [diff] [blame] | 1054 | // Make sure we generate both values. |
Andrew Lenharth | cc1b16f | 2005-01-28 23:17:54 +0000 | [diff] [blame] | 1055 | if (Result != notIn) |
Misha Brukman | 7847fca | 2005-04-22 17:54:37 +0000 | [diff] [blame] | 1056 | ExprMap[N.getValue(1)] = notIn; // Generate the token |
Andrew Lenharth | 40831c5 | 2005-01-28 06:57:18 +0000 | [diff] [blame] | 1057 | else |
Misha Brukman | 7847fca | 2005-04-22 17:54:37 +0000 | [diff] [blame] | 1058 | Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType()); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1059 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1060 | SDOperand Chain = N.getOperand(0); |
| 1061 | |
| 1062 | Select(Chain); |
Chris Lattner | 707ebc5 | 2005-08-16 21:56:37 +0000 | [diff] [blame] | 1063 | unsigned r = cast<RegisterSDNode>(Node->getOperand(1))->getReg(); |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1064 | //std::cerr << "CopyFromReg " << Result << " = " << r << "\n"; |
Andrew Lenharth | 5cefc5e | 2005-11-09 19:17:08 +0000 | [diff] [blame] | 1065 | switch(N.getValue(0).getValueType()) { |
| 1066 | case MVT::f32: |
| 1067 | BuildMI(BB, Alpha::CPYSS, 2, Result).addReg(r).addReg(r); |
| 1068 | break; |
| 1069 | case MVT::f64: |
| 1070 | BuildMI(BB, Alpha::CPYST, 2, Result).addReg(r).addReg(r); |
| 1071 | break; |
| 1072 | default: |
Andrew Lenharth | c7989ce | 2005-06-29 00:31:08 +0000 | [diff] [blame] | 1073 | BuildMI(BB, Alpha::BIS, 2, Result).addReg(r).addReg(r); |
Andrew Lenharth | 5cefc5e | 2005-11-09 19:17:08 +0000 | [diff] [blame] | 1074 | break; |
| 1075 | } |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1076 | return Result; |
| 1077 | } |
| 1078 | |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1079 | //Most of the plain arithmetic and logic share the same form, and the same |
Andrew Lenharth | 2d6f022 | 2005-01-24 19:44:07 +0000 | [diff] [blame] | 1080 | //constant immediate test |
Andrew Lenharth | a32b9e3 | 2005-04-08 17:28:49 +0000 | [diff] [blame] | 1081 | case ISD::XOR: |
Andrew Lenharth | 0eaf6ce | 2005-04-02 21:06:51 +0000 | [diff] [blame] | 1082 | //Match Not |
Andrew Lenharth | d228427 | 2005-08-15 14:31:37 +0000 | [diff] [blame] | 1083 | if (isSIntImmediate(N.getOperand(1), SImm) && SImm == -1) { |
| 1084 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 1085 | BuildMI(BB, Alpha::ORNOT, 2, Result).addReg(Alpha::R31).addReg(Tmp1); |
| 1086 | return Result; |
| 1087 | } |
Andrew Lenharth | 0eaf6ce | 2005-04-02 21:06:51 +0000 | [diff] [blame] | 1088 | //Fall through |
| 1089 | case ISD::AND: |
Andrew Lenharth | 483f22d | 2005-04-13 03:47:03 +0000 | [diff] [blame] | 1090 | //handle zap |
Andrew Lenharth | d228427 | 2005-08-15 14:31:37 +0000 | [diff] [blame] | 1091 | if (opcode == ISD::AND && isUIntImmediate(N.getOperand(1), UImm)) |
Andrew Lenharth | 483f22d | 2005-04-13 03:47:03 +0000 | [diff] [blame] | 1092 | { |
Andrew Lenharth | 483f22d | 2005-04-13 03:47:03 +0000 | [diff] [blame] | 1093 | unsigned int build = 0; |
| 1094 | for(int i = 0; i < 8; ++i) |
| 1095 | { |
Andrew Lenharth | d228427 | 2005-08-15 14:31:37 +0000 | [diff] [blame] | 1096 | if ((UImm & 0x00FF) == 0x00FF) |
Andrew Lenharth | 483f22d | 2005-04-13 03:47:03 +0000 | [diff] [blame] | 1097 | build |= 1 << i; |
Andrew Lenharth | d228427 | 2005-08-15 14:31:37 +0000 | [diff] [blame] | 1098 | else if ((UImm & 0x00FF) != 0) |
Andrew Lenharth | 483f22d | 2005-04-13 03:47:03 +0000 | [diff] [blame] | 1099 | { build = 0; break; } |
Andrew Lenharth | d228427 | 2005-08-15 14:31:37 +0000 | [diff] [blame] | 1100 | UImm >>= 8; |
Andrew Lenharth | 483f22d | 2005-04-13 03:47:03 +0000 | [diff] [blame] | 1101 | } |
| 1102 | if (build) |
| 1103 | { |
| 1104 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 1105 | BuildMI(BB, Alpha::ZAPNOTi, 2, Result).addReg(Tmp1).addImm(build); |
| 1106 | return Result; |
| 1107 | } |
| 1108 | } |
Andrew Lenharth | a32b9e3 | 2005-04-08 17:28:49 +0000 | [diff] [blame] | 1109 | case ISD::OR: |
Andrew Lenharth | 0eaf6ce | 2005-04-02 21:06:51 +0000 | [diff] [blame] | 1110 | //Check operand(0) == Not |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1111 | if (N.getOperand(0).getOpcode() == ISD::XOR && |
Andrew Lenharth | d228427 | 2005-08-15 14:31:37 +0000 | [diff] [blame] | 1112 | isSIntImmediate(N.getOperand(0).getOperand(1), SImm) && SImm == -1) { |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 1113 | switch(opcode) { |
Misha Brukman | 7847fca | 2005-04-22 17:54:37 +0000 | [diff] [blame] | 1114 | case ISD::AND: Opc = Alpha::BIC; break; |
| 1115 | case ISD::OR: Opc = Alpha::ORNOT; break; |
| 1116 | case ISD::XOR: Opc = Alpha::EQV; break; |
Andrew Lenharth | 0eaf6ce | 2005-04-02 21:06:51 +0000 | [diff] [blame] | 1117 | } |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 1118 | Tmp1 = SelectExpr(N.getOperand(1)); |
| 1119 | Tmp2 = SelectExpr(N.getOperand(0).getOperand(0)); |
| 1120 | BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2); |
| 1121 | return Result; |
| 1122 | } |
Andrew Lenharth | 0eaf6ce | 2005-04-02 21:06:51 +0000 | [diff] [blame] | 1123 | //Check operand(1) == Not |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1124 | if (N.getOperand(1).getOpcode() == ISD::XOR && |
Andrew Lenharth | d228427 | 2005-08-15 14:31:37 +0000 | [diff] [blame] | 1125 | isSIntImmediate(N.getOperand(1).getOperand(1), SImm) && SImm == -1) { |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 1126 | switch(opcode) { |
Misha Brukman | 7847fca | 2005-04-22 17:54:37 +0000 | [diff] [blame] | 1127 | case ISD::AND: Opc = Alpha::BIC; break; |
| 1128 | case ISD::OR: Opc = Alpha::ORNOT; break; |
| 1129 | case ISD::XOR: Opc = Alpha::EQV; break; |
Andrew Lenharth | 0eaf6ce | 2005-04-02 21:06:51 +0000 | [diff] [blame] | 1130 | } |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 1131 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 1132 | Tmp2 = SelectExpr(N.getOperand(1).getOperand(0)); |
| 1133 | BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2); |
| 1134 | return Result; |
| 1135 | } |
Andrew Lenharth | 0eaf6ce | 2005-04-02 21:06:51 +0000 | [diff] [blame] | 1136 | //Fall through |
Andrew Lenharth | 2d6f022 | 2005-01-24 19:44:07 +0000 | [diff] [blame] | 1137 | case ISD::SHL: |
| 1138 | case ISD::SRL: |
Andrew Lenharth | 2c59435 | 2005-01-29 15:42:07 +0000 | [diff] [blame] | 1139 | case ISD::SRA: |
Andrew Lenharth | 2d6f022 | 2005-01-24 19:44:07 +0000 | [diff] [blame] | 1140 | case ISD::MUL: |
Andrew Lenharth | d228427 | 2005-08-15 14:31:37 +0000 | [diff] [blame] | 1141 | if(isSIntImmediateBounded(N.getOperand(1), SImm, 0, 255)) { |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1142 | switch(opcode) { |
| 1143 | case ISD::AND: Opc = Alpha::ANDi; break; |
| 1144 | case ISD::OR: Opc = Alpha::BISi; break; |
| 1145 | case ISD::XOR: Opc = Alpha::XORi; break; |
| 1146 | case ISD::SHL: Opc = Alpha::SLi; break; |
| 1147 | case ISD::SRL: Opc = Alpha::SRLi; break; |
| 1148 | case ISD::SRA: Opc = Alpha::SRAi; break; |
| 1149 | case ISD::MUL: Opc = Alpha::MULQi; break; |
| 1150 | }; |
| 1151 | Tmp1 = SelectExpr(N.getOperand(0)); |
Andrew Lenharth | d228427 | 2005-08-15 14:31:37 +0000 | [diff] [blame] | 1152 | BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(SImm); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1153 | } else { |
| 1154 | switch(opcode) { |
| 1155 | case ISD::AND: Opc = Alpha::AND; break; |
| 1156 | case ISD::OR: Opc = Alpha::BIS; break; |
| 1157 | case ISD::XOR: Opc = Alpha::XOR; break; |
| 1158 | case ISD::SHL: Opc = Alpha::SL; break; |
| 1159 | case ISD::SRL: Opc = Alpha::SRL; break; |
| 1160 | case ISD::SRA: Opc = Alpha::SRA; break; |
Chris Lattner | 3e2bafd | 2005-09-28 22:29:17 +0000 | [diff] [blame] | 1161 | case ISD::MUL: Opc = Alpha::MULQ; break; |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1162 | }; |
| 1163 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 1164 | Tmp2 = SelectExpr(N.getOperand(1)); |
| 1165 | BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2); |
| 1166 | } |
Andrew Lenharth | 2d6f022 | 2005-01-24 19:44:07 +0000 | [diff] [blame] | 1167 | return Result; |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1168 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1169 | case ISD::ADD: |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1170 | case ISD::SUB: |
Chris Lattner | 3e2bafd | 2005-09-28 22:29:17 +0000 | [diff] [blame] | 1171 | { |
Andrew Lenharth | 40831c5 | 2005-01-28 06:57:18 +0000 | [diff] [blame] | 1172 | bool isAdd = opcode == ISD::ADD; |
| 1173 | |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 1174 | //first check for Scaled Adds and Subs! |
| 1175 | //Valid for add and sub |
Andrew Lenharth | d228427 | 2005-08-15 14:31:37 +0000 | [diff] [blame] | 1176 | if(N.getOperand(0).getOpcode() == ISD::SHL && |
| 1177 | isSIntImmediate(N.getOperand(0).getOperand(1), SImm) && |
| 1178 | (SImm == 2 || SImm == 3)) { |
| 1179 | bool use4 = SImm == 2; |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 1180 | Tmp2 = SelectExpr(N.getOperand(0).getOperand(0)); |
Andrew Lenharth | d228427 | 2005-08-15 14:31:37 +0000 | [diff] [blame] | 1181 | if (isSIntImmediateBounded(N.getOperand(1), SImm, 0, 255)) |
Andrew Lenharth | 4f7cba5 | 2005-04-13 05:19:55 +0000 | [diff] [blame] | 1182 | BuildMI(BB, isAdd?(use4?Alpha::S4ADDQi:Alpha::S8ADDQi):(use4?Alpha::S4SUBQi:Alpha::S8SUBQi), |
Andrew Lenharth | d228427 | 2005-08-15 14:31:37 +0000 | [diff] [blame] | 1183 | 2, Result).addReg(Tmp2).addImm(SImm); |
Andrew Lenharth | f77f395 | 2005-04-06 20:59:59 +0000 | [diff] [blame] | 1184 | else { |
| 1185 | Tmp1 = SelectExpr(N.getOperand(1)); |
Andrew Lenharth | 4f7cba5 | 2005-04-13 05:19:55 +0000 | [diff] [blame] | 1186 | BuildMI(BB, isAdd?(use4?Alpha::S4ADDQi:Alpha::S8ADDQi):(use4?Alpha::S4SUBQi:Alpha::S8SUBQi), |
| 1187 | 2, Result).addReg(Tmp2).addReg(Tmp1); |
Andrew Lenharth | f77f395 | 2005-04-06 20:59:59 +0000 | [diff] [blame] | 1188 | } |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 1189 | } |
| 1190 | //Position prevents subs |
Andrew Lenharth | 273a1f9 | 2005-04-07 14:18:13 +0000 | [diff] [blame] | 1191 | else if(N.getOperand(1).getOpcode() == ISD::SHL && isAdd && |
Andrew Lenharth | d228427 | 2005-08-15 14:31:37 +0000 | [diff] [blame] | 1192 | isSIntImmediate(N.getOperand(1).getOperand(1), SImm) && |
| 1193 | (SImm == 2 || SImm == 3)) { |
| 1194 | bool use4 = SImm == 2; |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 1195 | Tmp2 = SelectExpr(N.getOperand(1).getOperand(0)); |
Andrew Lenharth | d228427 | 2005-08-15 14:31:37 +0000 | [diff] [blame] | 1196 | if (isSIntImmediateBounded(N.getOperand(0), SImm, 0, 255)) |
| 1197 | BuildMI(BB, use4?Alpha::S4ADDQi:Alpha::S8ADDQi, 2, Result).addReg(Tmp2).addImm(SImm); |
Andrew Lenharth | f77f395 | 2005-04-06 20:59:59 +0000 | [diff] [blame] | 1198 | else { |
| 1199 | Tmp1 = SelectExpr(N.getOperand(0)); |
Andrew Lenharth | 4f7cba5 | 2005-04-13 05:19:55 +0000 | [diff] [blame] | 1200 | BuildMI(BB, use4?Alpha::S4ADDQ:Alpha::S8ADDQ, 2, Result).addReg(Tmp2).addReg(Tmp1); |
Andrew Lenharth | f77f395 | 2005-04-06 20:59:59 +0000 | [diff] [blame] | 1201 | } |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 1202 | } |
| 1203 | //small addi |
Andrew Lenharth | d228427 | 2005-08-15 14:31:37 +0000 | [diff] [blame] | 1204 | else if(isSIntImmediateBounded(N.getOperand(1), SImm, 0, 255)) |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1205 | { //Normal imm add/sub |
| 1206 | Opc = isAdd ? Alpha::ADDQi : Alpha::SUBQi; |
| 1207 | Tmp1 = SelectExpr(N.getOperand(0)); |
Andrew Lenharth | d228427 | 2005-08-15 14:31:37 +0000 | [diff] [blame] | 1208 | BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(SImm); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1209 | } |
Andrew Lenharth | d228427 | 2005-08-15 14:31:37 +0000 | [diff] [blame] | 1210 | else if(isSIntImmediateBounded(N.getOperand(1), SImm, -255, 0)) |
Andrew Lenharth | 6b137d8 | 2005-07-22 22:24:01 +0000 | [diff] [blame] | 1211 | { //inverted imm add/sub |
| 1212 | Opc = isAdd ? Alpha::SUBQi : Alpha::ADDQi; |
| 1213 | Tmp1 = SelectExpr(N.getOperand(0)); |
Andrew Lenharth | d228427 | 2005-08-15 14:31:37 +0000 | [diff] [blame] | 1214 | BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(-SImm); |
Andrew Lenharth | 6b137d8 | 2005-07-22 22:24:01 +0000 | [diff] [blame] | 1215 | } |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 1216 | //larger addi |
Andrew Lenharth | d228427 | 2005-08-15 14:31:37 +0000 | [diff] [blame] | 1217 | else if(isSIntImmediateBounded(N.getOperand(1), SImm, -32767, 32767)) |
Andrew Lenharth | 74d00d8 | 2005-03-02 17:23:03 +0000 | [diff] [blame] | 1218 | { //LDA |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1219 | Tmp1 = SelectExpr(N.getOperand(0)); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1220 | if (!isAdd) |
Andrew Lenharth | d228427 | 2005-08-15 14:31:37 +0000 | [diff] [blame] | 1221 | SImm = -SImm; |
| 1222 | BuildMI(BB, Alpha::LDA, 2, Result).addImm(SImm).addReg(Tmp1); |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 1223 | } |
| 1224 | //give up and do the operation |
| 1225 | else { |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1226 | //Normal add/sub |
| 1227 | Opc = isAdd ? Alpha::ADDQ : Alpha::SUBQ; |
| 1228 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 1229 | Tmp2 = SelectExpr(N.getOperand(1)); |
| 1230 | BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2); |
| 1231 | } |
Andrew Lenharth | 3e98fde | 2005-01-26 21:54:09 +0000 | [diff] [blame] | 1232 | return Result; |
| 1233 | } |
Chris Lattner | 3e2bafd | 2005-09-28 22:29:17 +0000 | [diff] [blame] | 1234 | case ISD::FADD: |
| 1235 | case ISD::FSUB: |
| 1236 | case ISD::FMUL: |
| 1237 | case ISD::FDIV: { |
| 1238 | if (opcode == ISD::FADD) |
| 1239 | Opc = DestType == MVT::f64 ? Alpha::ADDT : Alpha::ADDS; |
| 1240 | else if (opcode == ISD::FSUB) |
| 1241 | Opc = DestType == MVT::f64 ? Alpha::SUBT : Alpha::SUBS; |
| 1242 | else if (opcode == ISD::FMUL) |
| 1243 | Opc = DestType == MVT::f64 ? Alpha::MULT : Alpha::MULS; |
| 1244 | else |
| 1245 | Opc = DestType == MVT::f64 ? Alpha::DIVT : Alpha::DIVS; |
| 1246 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 1247 | Tmp2 = SelectExpr(N.getOperand(1)); |
| 1248 | BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2); |
| 1249 | return Result; |
| 1250 | } |
Andrew Lenharth | dc0b71b | 2005-03-22 00:24:07 +0000 | [diff] [blame] | 1251 | case ISD::SDIV: |
Chris Lattner | 3e2bafd | 2005-09-28 22:29:17 +0000 | [diff] [blame] | 1252 | { |
Andrew Lenharth | a565c27 | 2005-04-06 22:03:13 +0000 | [diff] [blame] | 1253 | //check if we can convert into a shift! |
Andrew Lenharth | d228427 | 2005-08-15 14:31:37 +0000 | [diff] [blame] | 1254 | if (isSIntImmediate(N.getOperand(1), SImm) && |
| 1255 | SImm != 0 && isPowerOf2_64(llabs(SImm))) { |
| 1256 | unsigned k = Log2_64(llabs(SImm)); |
Andrew Lenharth | a565c27 | 2005-04-06 22:03:13 +0000 | [diff] [blame] | 1257 | Tmp1 = SelectExpr(N.getOperand(0)); |
Andrew Lenharth | a565c27 | 2005-04-06 22:03:13 +0000 | [diff] [blame] | 1258 | if (k == 1) |
| 1259 | Tmp2 = Tmp1; |
| 1260 | else |
| 1261 | { |
| 1262 | Tmp2 = MakeReg(MVT::i64); |
| 1263 | BuildMI(BB, Alpha::SRAi, 2, Tmp2).addReg(Tmp1).addImm(k - 1); |
| 1264 | } |
| 1265 | Tmp3 = MakeReg(MVT::i64); |
| 1266 | BuildMI(BB, Alpha::SRLi, 2, Tmp3).addReg(Tmp2).addImm(64-k); |
| 1267 | unsigned Tmp4 = MakeReg(MVT::i64); |
| 1268 | BuildMI(BB, Alpha::ADDQ, 2, Tmp4).addReg(Tmp3).addReg(Tmp1); |
Andrew Lenharth | d228427 | 2005-08-15 14:31:37 +0000 | [diff] [blame] | 1269 | if (SImm > 0) |
Andrew Lenharth | a565c27 | 2005-04-06 22:03:13 +0000 | [diff] [blame] | 1270 | BuildMI(BB, Alpha::SRAi, 2, Result).addReg(Tmp4).addImm(k); |
| 1271 | else |
| 1272 | { |
| 1273 | unsigned Tmp5 = MakeReg(MVT::i64); |
| 1274 | BuildMI(BB, Alpha::SRAi, 2, Tmp5).addReg(Tmp4).addImm(k); |
| 1275 | BuildMI(BB, Alpha::SUBQ, 2, Result).addReg(Alpha::R31).addReg(Tmp5); |
| 1276 | } |
| 1277 | return Result; |
| 1278 | } |
| 1279 | } |
| 1280 | //Else fall through |
Andrew Lenharth | a565c27 | 2005-04-06 22:03:13 +0000 | [diff] [blame] | 1281 | case ISD::UDIV: |
Andrew Lenharth | 4b8ac15 | 2005-04-06 20:25:34 +0000 | [diff] [blame] | 1282 | //else fall though |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1283 | case ISD::UREM: |
Andrew Lenharth | cf8bf38 | 2005-07-01 19:12:13 +0000 | [diff] [blame] | 1284 | case ISD::SREM: { |
| 1285 | const char* opstr = 0; |
Andrew Lenharth | 40831c5 | 2005-01-28 06:57:18 +0000 | [diff] [blame] | 1286 | switch(opcode) { |
Andrew Lenharth | cf8bf38 | 2005-07-01 19:12:13 +0000 | [diff] [blame] | 1287 | case ISD::UREM: opstr = "__remqu"; break; |
| 1288 | case ISD::SREM: opstr = "__remq"; break; |
| 1289 | case ISD::UDIV: opstr = "__divqu"; break; |
| 1290 | case ISD::SDIV: opstr = "__divq"; break; |
Andrew Lenharth | 3e98fde | 2005-01-26 21:54:09 +0000 | [diff] [blame] | 1291 | } |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1292 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 1293 | Tmp2 = SelectExpr(N.getOperand(1)); |
Jeff Cohen | 00b16889 | 2005-07-27 06:12:32 +0000 | [diff] [blame] | 1294 | SDOperand Addr = |
Andrew Lenharth | cf8bf38 | 2005-07-01 19:12:13 +0000 | [diff] [blame] | 1295 | ISelDAG->getExternalSymbol(opstr, AlphaLowering.getPointerTy()); |
| 1296 | Tmp3 = SelectExpr(Addr); |
Andrew Lenharth | 3381913 | 2005-03-04 20:09:23 +0000 | [diff] [blame] | 1297 | //set up regs explicitly (helps Reg alloc) |
| 1298 | BuildMI(BB, Alpha::BIS, 2, Alpha::R24).addReg(Tmp1).addReg(Tmp1); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1299 | BuildMI(BB, Alpha::BIS, 2, Alpha::R25).addReg(Tmp2).addReg(Tmp2); |
Andrew Lenharth | cf8bf38 | 2005-07-01 19:12:13 +0000 | [diff] [blame] | 1300 | BuildMI(BB, Alpha::BIS, 2, Alpha::R27).addReg(Tmp3).addReg(Tmp3); |
| 1301 | BuildMI(BB, Alpha::JSRs, 2, Alpha::R23).addReg(Alpha::R27).addImm(0); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1302 | BuildMI(BB, Alpha::BIS, 2, Result).addReg(Alpha::R27).addReg(Alpha::R27); |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1303 | return Result; |
Andrew Lenharth | cf8bf38 | 2005-07-01 19:12:13 +0000 | [diff] [blame] | 1304 | } |
Andrew Lenharth | 3e98fde | 2005-01-26 21:54:09 +0000 | [diff] [blame] | 1305 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1306 | case ISD::SELECT: |
Andrew Lenharth | f4da945 | 2005-06-29 12:49:51 +0000 | [diff] [blame] | 1307 | if (isFP) { |
| 1308 | //Tmp1 = SelectExpr(N.getOperand(0)); //Cond |
| 1309 | unsigned TV = SelectExpr(N.getOperand(1)); //Use if TRUE |
| 1310 | unsigned FV = SelectExpr(N.getOperand(2)); //Use if FALSE |
| 1311 | |
| 1312 | SDOperand CC = N.getOperand(0); |
Andrew Lenharth | f4da945 | 2005-06-29 12:49:51 +0000 | [diff] [blame] | 1313 | |
Chris Lattner | 88ac32c | 2005-08-09 20:21:10 +0000 | [diff] [blame] | 1314 | if (CC.getOpcode() == ISD::SETCC && |
| 1315 | !MVT::isInteger(CC.getOperand(0).getValueType())) { |
| 1316 | //FP Setcc -> Select yay! |
Andrew Lenharth | f4da945 | 2005-06-29 12:49:51 +0000 | [diff] [blame] | 1317 | |
Jeff Cohen | 00b16889 | 2005-07-27 06:12:32 +0000 | [diff] [blame] | 1318 | |
Andrew Lenharth | f4da945 | 2005-06-29 12:49:51 +0000 | [diff] [blame] | 1319 | //for a cmp b: c = a - b; |
| 1320 | //a = b: c = 0 |
| 1321 | //a < b: c < 0 |
| 1322 | //a > b: c > 0 |
| 1323 | |
| 1324 | bool invTest = false; |
| 1325 | unsigned Tmp3; |
Andrew Lenharth | b2156f9 | 2005-11-30 17:11:20 +0000 | [diff] [blame] | 1326 | bool isD = CC.getOperand(0).getValueType() == MVT::f64; |
Andrew Lenharth | f4da945 | 2005-06-29 12:49:51 +0000 | [diff] [blame] | 1327 | ConstantFPSDNode *CN; |
Chris Lattner | 88ac32c | 2005-08-09 20:21:10 +0000 | [diff] [blame] | 1328 | if ((CN = dyn_cast<ConstantFPSDNode>(CC.getOperand(1))) |
Andrew Lenharth | f4da945 | 2005-06-29 12:49:51 +0000 | [diff] [blame] | 1329 | && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0))) |
Chris Lattner | 88ac32c | 2005-08-09 20:21:10 +0000 | [diff] [blame] | 1330 | Tmp3 = SelectExpr(CC.getOperand(0)); |
| 1331 | else if ((CN = dyn_cast<ConstantFPSDNode>(CC.getOperand(0))) |
Andrew Lenharth | f4da945 | 2005-06-29 12:49:51 +0000 | [diff] [blame] | 1332 | && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0))) |
| 1333 | { |
Chris Lattner | 88ac32c | 2005-08-09 20:21:10 +0000 | [diff] [blame] | 1334 | Tmp3 = SelectExpr(CC.getOperand(1)); |
Andrew Lenharth | f4da945 | 2005-06-29 12:49:51 +0000 | [diff] [blame] | 1335 | invTest = true; |
| 1336 | } |
| 1337 | else |
| 1338 | { |
Chris Lattner | 88ac32c | 2005-08-09 20:21:10 +0000 | [diff] [blame] | 1339 | unsigned Tmp1 = SelectExpr(CC.getOperand(0)); |
| 1340 | unsigned Tmp2 = SelectExpr(CC.getOperand(1)); |
Andrew Lenharth | f4da945 | 2005-06-29 12:49:51 +0000 | [diff] [blame] | 1341 | Tmp3 = MakeReg(isD ? MVT::f64 : MVT::f32); |
| 1342 | BuildMI(BB, isD ? Alpha::SUBT : Alpha::SUBS, 2, Tmp3) |
| 1343 | .addReg(Tmp1).addReg(Tmp2); |
| 1344 | } |
| 1345 | |
Andrew Lenharth | b2156f9 | 2005-11-30 17:11:20 +0000 | [diff] [blame] | 1346 | if(isD) |
| 1347 | switch (cast<CondCodeSDNode>(CC.getOperand(2))->get()) { |
| 1348 | default: CC.Val->dump(); assert(0 && "Unknown FP comparison!"); |
| 1349 | case ISD::SETEQ: Opc = invTest ? Alpha::FCMOVNET : Alpha::FCMOVEQT; break; |
| 1350 | case ISD::SETLT: Opc = invTest ? Alpha::FCMOVGTT : Alpha::FCMOVLTT; break; |
| 1351 | case ISD::SETLE: Opc = invTest ? Alpha::FCMOVGET : Alpha::FCMOVLET; break; |
| 1352 | case ISD::SETGT: Opc = invTest ? Alpha::FCMOVLTT : Alpha::FCMOVGTT; break; |
| 1353 | case ISD::SETGE: Opc = invTest ? Alpha::FCMOVLET : Alpha::FCMOVGET; break; |
| 1354 | case ISD::SETNE: Opc = invTest ? Alpha::FCMOVEQT : Alpha::FCMOVNET; break; |
| 1355 | } |
| 1356 | else |
| 1357 | switch (cast<CondCodeSDNode>(CC.getOperand(2))->get()) { |
| 1358 | default: CC.Val->dump(); assert(0 && "Unknown FP comparison!"); |
| 1359 | case ISD::SETEQ: Opc = invTest ? Alpha::FCMOVNES : Alpha::FCMOVEQS; break; |
| 1360 | case ISD::SETLT: Opc = invTest ? Alpha::FCMOVGTS : Alpha::FCMOVLTS; break; |
| 1361 | case ISD::SETLE: Opc = invTest ? Alpha::FCMOVGES : Alpha::FCMOVLES; break; |
| 1362 | case ISD::SETGT: Opc = invTest ? Alpha::FCMOVLTS : Alpha::FCMOVGTS; break; |
| 1363 | case ISD::SETGE: Opc = invTest ? Alpha::FCMOVLES : Alpha::FCMOVGES; break; |
| 1364 | case ISD::SETNE: Opc = invTest ? Alpha::FCMOVEQS : Alpha::FCMOVNES; break; |
| 1365 | } |
Andrew Lenharth | f4da945 | 2005-06-29 12:49:51 +0000 | [diff] [blame] | 1366 | BuildMI(BB, Opc, 3, Result).addReg(FV).addReg(TV).addReg(Tmp3); |
| 1367 | return Result; |
| 1368 | } |
| 1369 | else |
| 1370 | { |
| 1371 | Tmp1 = SelectExpr(N.getOperand(0)); //Cond |
| 1372 | BuildMI(BB, Alpha::FCMOVEQ_INT, 3, Result).addReg(TV).addReg(FV) |
| 1373 | .addReg(Tmp1); |
| 1374 | // // Spill the cond to memory and reload it from there. |
| 1375 | // unsigned Tmp4 = MakeReg(MVT::f64); |
| 1376 | // MoveIntFP(Tmp1, Tmp4, true); |
| 1377 | // //now ideally, we don't have to do anything to the flag... |
| 1378 | // // Get the condition into the zero flag. |
| 1379 | // BuildMI(BB, Alpha::FCMOVEQ, 3, Result).addReg(TV).addReg(FV).addReg(Tmp4); |
| 1380 | return Result; |
Jeff Cohen | 00b16889 | 2005-07-27 06:12:32 +0000 | [diff] [blame] | 1381 | } |
Andrew Lenharth | f4da945 | 2005-06-29 12:49:51 +0000 | [diff] [blame] | 1382 | } else { |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 1383 | //FIXME: look at parent to decide if intCC can be folded, or if setCC(FP) |
| 1384 | //and can save stack use |
Andrew Lenharth | 10c085b | 2005-04-02 22:32:39 +0000 | [diff] [blame] | 1385 | //Tmp1 = SelectExpr(N.getOperand(0)); //Cond |
Andrew Lenharth | 63b720a | 2005-04-03 20:35:21 +0000 | [diff] [blame] | 1386 | //Tmp2 = SelectExpr(N.getOperand(1)); //Use if TRUE |
| 1387 | //Tmp3 = SelectExpr(N.getOperand(2)); //Use if FALSE |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1388 | // Get the condition into the zero flag. |
Andrew Lenharth | 10c085b | 2005-04-02 22:32:39 +0000 | [diff] [blame] | 1389 | //BuildMI(BB, Alpha::CMOVEQ, 2, Result).addReg(Tmp2).addReg(Tmp3).addReg(Tmp1); |
Andrew Lenharth | 63b720a | 2005-04-03 20:35:21 +0000 | [diff] [blame] | 1390 | |
Andrew Lenharth | 10c085b | 2005-04-02 22:32:39 +0000 | [diff] [blame] | 1391 | SDOperand CC = N.getOperand(0); |
Andrew Lenharth | 10c085b | 2005-04-02 22:32:39 +0000 | [diff] [blame] | 1392 | |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1393 | if (CC.getOpcode() == ISD::SETCC && |
Chris Lattner | 88ac32c | 2005-08-09 20:21:10 +0000 | [diff] [blame] | 1394 | !MVT::isInteger(CC.getOperand(0).getValueType())) |
Andrew Lenharth | 10c085b | 2005-04-02 22:32:39 +0000 | [diff] [blame] | 1395 | { //FP Setcc -> Int Select |
Misha Brukman | 7847fca | 2005-04-22 17:54:37 +0000 | [diff] [blame] | 1396 | Tmp1 = MakeReg(MVT::f64); |
Andrew Lenharth | 63b720a | 2005-04-03 20:35:21 +0000 | [diff] [blame] | 1397 | Tmp2 = SelectExpr(N.getOperand(1)); //Use if TRUE |
| 1398 | Tmp3 = SelectExpr(N.getOperand(2)); //Use if FALSE |
Misha Brukman | 7847fca | 2005-04-22 17:54:37 +0000 | [diff] [blame] | 1399 | bool inv = SelectFPSetCC(CC, Tmp1); |
| 1400 | BuildMI(BB, inv?Alpha::CMOVNE_FP:Alpha::CMOVEQ_FP, 2, Result) |
| 1401 | .addReg(Tmp2).addReg(Tmp3).addReg(Tmp1); |
| 1402 | return Result; |
Andrew Lenharth | 10c085b | 2005-04-02 22:32:39 +0000 | [diff] [blame] | 1403 | } |
| 1404 | if (CC.getOpcode() == ISD::SETCC) { |
Misha Brukman | 7847fca | 2005-04-22 17:54:37 +0000 | [diff] [blame] | 1405 | //Int SetCC -> Select |
| 1406 | //Dropping the CC is only useful if we are comparing to 0 |
Andrew Lenharth | d228427 | 2005-08-15 14:31:37 +0000 | [diff] [blame] | 1407 | if(isSIntImmediateBounded(CC.getOperand(1), SImm, 0, 0)) { |
Andrew Lenharth | 63b720a | 2005-04-03 20:35:21 +0000 | [diff] [blame] | 1408 | //figure out a few things |
Andrew Lenharth | d228427 | 2005-08-15 14:31:37 +0000 | [diff] [blame] | 1409 | bool useImm = isSIntImmediateBounded(N.getOperand(2), SImm, 0, 255); |
Andrew Lenharth | 10c085b | 2005-04-02 22:32:39 +0000 | [diff] [blame] | 1410 | |
Andrew Lenharth | 63b720a | 2005-04-03 20:35:21 +0000 | [diff] [blame] | 1411 | //Fix up CC |
Chris Lattner | 88ac32c | 2005-08-09 20:21:10 +0000 | [diff] [blame] | 1412 | ISD::CondCode cCode= cast<CondCodeSDNode>(CC.getOperand(2))->get(); |
Andrew Lenharth | 694c298 | 2005-06-26 23:01:11 +0000 | [diff] [blame] | 1413 | if (useImm) //Invert sense to get Imm field right |
Andrew Lenharth | 63b720a | 2005-04-03 20:35:21 +0000 | [diff] [blame] | 1414 | cCode = ISD::getSetCCInverse(cCode, true); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1415 | |
Andrew Lenharth | 63b720a | 2005-04-03 20:35:21 +0000 | [diff] [blame] | 1416 | //Choose the CMOV |
| 1417 | switch (cCode) { |
| 1418 | default: CC.Val->dump(); assert(0 && "Unknown integer comparison!"); |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 1419 | case ISD::SETEQ: Opc = useImm?Alpha::CMOVEQi:Alpha::CMOVEQ; break; |
| 1420 | case ISD::SETLT: Opc = useImm?Alpha::CMOVLTi:Alpha::CMOVLT; break; |
| 1421 | case ISD::SETLE: Opc = useImm?Alpha::CMOVLEi:Alpha::CMOVLE; break; |
| 1422 | case ISD::SETGT: Opc = useImm?Alpha::CMOVGTi:Alpha::CMOVGT; break; |
| 1423 | case ISD::SETGE: Opc = useImm?Alpha::CMOVGEi:Alpha::CMOVGE; break; |
| 1424 | case ISD::SETULT: assert(0 && "unsigned < 0 is never true"); break; |
| 1425 | case ISD::SETUGT: Opc = useImm?Alpha::CMOVNEi:Alpha::CMOVNE; break; |
| 1426 | //Technically you could have this CC |
| 1427 | case ISD::SETULE: Opc = useImm?Alpha::CMOVEQi:Alpha::CMOVEQ; break; |
| 1428 | case ISD::SETUGE: assert(0 && "unsgined >= 0 is always true"); break; |
| 1429 | case ISD::SETNE: Opc = useImm?Alpha::CMOVNEi:Alpha::CMOVNE; break; |
Andrew Lenharth | 63b720a | 2005-04-03 20:35:21 +0000 | [diff] [blame] | 1430 | } |
Chris Lattner | 88ac32c | 2005-08-09 20:21:10 +0000 | [diff] [blame] | 1431 | Tmp1 = SelectExpr(CC.getOperand(0)); //Cond |
Andrew Lenharth | 63b720a | 2005-04-03 20:35:21 +0000 | [diff] [blame] | 1432 | |
Andrew Lenharth | 694c298 | 2005-06-26 23:01:11 +0000 | [diff] [blame] | 1433 | if (useImm) { |
Andrew Lenharth | 63b720a | 2005-04-03 20:35:21 +0000 | [diff] [blame] | 1434 | Tmp3 = SelectExpr(N.getOperand(1)); //Use if FALSE |
Andrew Lenharth | d228427 | 2005-08-15 14:31:37 +0000 | [diff] [blame] | 1435 | BuildMI(BB, Opc, 2, Result).addReg(Tmp3).addImm(SImm).addReg(Tmp1); |
Andrew Lenharth | 63b720a | 2005-04-03 20:35:21 +0000 | [diff] [blame] | 1436 | } else { |
| 1437 | Tmp2 = SelectExpr(N.getOperand(1)); //Use if TRUE |
| 1438 | Tmp3 = SelectExpr(N.getOperand(2)); //Use if FALSE |
| 1439 | BuildMI(BB, Opc, 2, Result).addReg(Tmp3).addReg(Tmp2).addReg(Tmp1); |
| 1440 | } |
| 1441 | return Result; |
| 1442 | } |
Misha Brukman | 7847fca | 2005-04-22 17:54:37 +0000 | [diff] [blame] | 1443 | //Otherwise, fall though |
Andrew Lenharth | 10c085b | 2005-04-02 22:32:39 +0000 | [diff] [blame] | 1444 | } |
| 1445 | Tmp1 = SelectExpr(N.getOperand(0)); //Cond |
Andrew Lenharth | 63b720a | 2005-04-03 20:35:21 +0000 | [diff] [blame] | 1446 | Tmp2 = SelectExpr(N.getOperand(1)); //Use if TRUE |
| 1447 | Tmp3 = SelectExpr(N.getOperand(2)); //Use if FALSE |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 1448 | BuildMI(BB, Alpha::CMOVEQ, 2, Result).addReg(Tmp2).addReg(Tmp3) |
| 1449 | .addReg(Tmp1); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1450 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1451 | return Result; |
| 1452 | } |
| 1453 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1454 | case ISD::Constant: |
| 1455 | { |
Andrew Lenharth | c051383 | 2005-03-29 19:24:04 +0000 | [diff] [blame] | 1456 | int64_t val = (int64_t)cast<ConstantSDNode>(N)->getValue(); |
Andrew Lenharth | 6b137d8 | 2005-07-22 22:24:01 +0000 | [diff] [blame] | 1457 | int zero_extend_top = 0; |
Andrew Lenharth | f075cac | 2005-07-23 07:46:48 +0000 | [diff] [blame] | 1458 | if (val > 0 && (val & 0xFFFFFFFF00000000ULL) == 0 && |
Andrew Lenharth | 6b137d8 | 2005-07-22 22:24:01 +0000 | [diff] [blame] | 1459 | ((int32_t)val < 0)) { |
| 1460 | //try a small load and zero extend |
| 1461 | val = (int32_t)val; |
| 1462 | zero_extend_top = 15; |
| 1463 | } |
| 1464 | |
Andrew Lenharth | e87f6c3 | 2005-03-11 17:48:05 +0000 | [diff] [blame] | 1465 | if (val <= IMM_HIGH && val >= IMM_LOW) { |
Andrew Lenharth | 6b137d8 | 2005-07-22 22:24:01 +0000 | [diff] [blame] | 1466 | if(!zero_extend_top) |
| 1467 | BuildMI(BB, Alpha::LDA, 2, Result).addImm(val).addReg(Alpha::R31); |
| 1468 | else { |
| 1469 | Tmp1 = MakeReg(MVT::i64); |
| 1470 | BuildMI(BB, Alpha::LDA, 2, Tmp1).addImm(val).addReg(Alpha::R31); |
| 1471 | BuildMI(BB, Alpha::ZAPNOT, 2, Result).addReg(Tmp1).addImm(zero_extend_top); |
| 1472 | } |
Andrew Lenharth | e87f6c3 | 2005-03-11 17:48:05 +0000 | [diff] [blame] | 1473 | } |
Misha Brukman | 7847fca | 2005-04-22 17:54:37 +0000 | [diff] [blame] | 1474 | else if (val <= (int64_t)IMM_HIGH +(int64_t)IMM_HIGH* (int64_t)IMM_MULT && |
| 1475 | val >= (int64_t)IMM_LOW + (int64_t)IMM_LOW * (int64_t)IMM_MULT) { |
| 1476 | Tmp1 = MakeReg(MVT::i64); |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 1477 | BuildMI(BB, Alpha::LDAH, 2, Tmp1).addImm(getUpper16(val)) |
| 1478 | .addReg(Alpha::R31); |
Andrew Lenharth | 6b137d8 | 2005-07-22 22:24:01 +0000 | [diff] [blame] | 1479 | if (!zero_extend_top) |
| 1480 | BuildMI(BB, Alpha::LDA, 2, Result).addImm(getLower16(val)).addReg(Tmp1); |
| 1481 | else { |
| 1482 | Tmp3 = MakeReg(MVT::i64); |
| 1483 | BuildMI(BB, Alpha::LDA, 2, Tmp3).addImm(getLower16(val)).addReg(Tmp1); |
| 1484 | BuildMI(BB, Alpha::ZAPNOT, 2, Result).addReg(Tmp3).addImm(zero_extend_top); |
| 1485 | } |
Andrew Lenharth | e87f6c3 | 2005-03-11 17:48:05 +0000 | [diff] [blame] | 1486 | } |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1487 | else { |
Andrew Lenharth | 6b137d8 | 2005-07-22 22:24:01 +0000 | [diff] [blame] | 1488 | //re-get the val since we are going to mem anyway |
| 1489 | val = (int64_t)cast<ConstantSDNode>(N)->getValue(); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1490 | MachineConstantPool *CP = BB->getParent()->getConstantPool(); |
Jeff Cohen | 00b16889 | 2005-07-27 06:12:32 +0000 | [diff] [blame] | 1491 | ConstantUInt *C = |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 1492 | ConstantUInt::get(Type::getPrimitiveType(Type::ULongTyID) , val); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1493 | unsigned CPI = CP->getConstantPoolIndex(C); |
| 1494 | AlphaLowering.restoreGP(BB); |
Andrew Lenharth | fe895e3 | 2005-06-27 17:15:36 +0000 | [diff] [blame] | 1495 | has_sym = true; |
| 1496 | Tmp1 = MakeReg(MVT::i64); |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 1497 | BuildMI(BB, Alpha::LDAHr, 2, Tmp1).addConstantPoolIndex(CPI) |
| 1498 | .addReg(Alpha::R29); |
Andrew Lenharth | cf8bf38 | 2005-07-01 19:12:13 +0000 | [diff] [blame] | 1499 | if (EnableAlphaLSMark) |
| 1500 | BuildMI(BB, Alpha::MEMLABEL, 4).addImm(5).addImm(0).addImm(0) |
| 1501 | .addImm(getUID()); |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 1502 | BuildMI(BB, Alpha::LDQr, 2, Result).addConstantPoolIndex(CPI) |
| 1503 | .addReg(Tmp1); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1504 | } |
| 1505 | return Result; |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1506 | } |
Andrew Lenharth | f4da945 | 2005-06-29 12:49:51 +0000 | [diff] [blame] | 1507 | case ISD::FNEG: |
| 1508 | if(ISD::FABS == N.getOperand(0).getOpcode()) |
| 1509 | { |
| 1510 | Tmp1 = SelectExpr(N.getOperand(0).getOperand(0)); |
Andrew Lenharth | 5cefc5e | 2005-11-09 19:17:08 +0000 | [diff] [blame] | 1511 | BuildMI(BB, DestType == MVT::f64 ? Alpha::CPYSNT : Alpha::CPYSNS, |
| 1512 | 2, Result).addReg(Alpha::F31).addReg(Tmp1); |
Andrew Lenharth | f4da945 | 2005-06-29 12:49:51 +0000 | [diff] [blame] | 1513 | } else { |
| 1514 | Tmp1 = SelectExpr(N.getOperand(0)); |
Andrew Lenharth | 5cefc5e | 2005-11-09 19:17:08 +0000 | [diff] [blame] | 1515 | BuildMI(BB, DestType == MVT::f64 ? Alpha::CPYSNT : Alpha::CPYSNS |
| 1516 | , 2, Result).addReg(Tmp1).addReg(Tmp1); |
Andrew Lenharth | f4da945 | 2005-06-29 12:49:51 +0000 | [diff] [blame] | 1517 | } |
| 1518 | return Result; |
| 1519 | |
| 1520 | case ISD::FABS: |
| 1521 | Tmp1 = SelectExpr(N.getOperand(0)); |
Andrew Lenharth | 5cefc5e | 2005-11-09 19:17:08 +0000 | [diff] [blame] | 1522 | BuildMI(BB, DestType == MVT::f64 ? Alpha::CPYST : Alpha::CPYSS, 2, Result) |
| 1523 | .addReg(Alpha::F31).addReg(Tmp1); |
Andrew Lenharth | f4da945 | 2005-06-29 12:49:51 +0000 | [diff] [blame] | 1524 | return Result; |
| 1525 | |
| 1526 | case ISD::FP_ROUND: |
| 1527 | assert (DestType == MVT::f32 && |
| 1528 | N.getOperand(0).getValueType() == MVT::f64 && |
| 1529 | "only f64 to f32 conversion supported here"); |
| 1530 | Tmp1 = SelectExpr(N.getOperand(0)); |
Andrew Lenharth | b921f1b | 2005-11-11 23:08:46 +0000 | [diff] [blame] | 1531 | BuildMI(BB, Alpha::CVTTS, 1, Result).addReg(Tmp1); |
Andrew Lenharth | f4da945 | 2005-06-29 12:49:51 +0000 | [diff] [blame] | 1532 | return Result; |
| 1533 | |
| 1534 | case ISD::FP_EXTEND: |
| 1535 | assert (DestType == MVT::f64 && |
| 1536 | N.getOperand(0).getValueType() == MVT::f32 && |
| 1537 | "only f32 to f64 conversion supported here"); |
| 1538 | Tmp1 = SelectExpr(N.getOperand(0)); |
Andrew Lenharth | c2c64fd | 2005-11-11 19:52:25 +0000 | [diff] [blame] | 1539 | BuildMI(BB, Alpha::CVTST, 1, Result).addReg(Tmp1); |
Andrew Lenharth | f4da945 | 2005-06-29 12:49:51 +0000 | [diff] [blame] | 1540 | return Result; |
| 1541 | |
| 1542 | case ISD::ConstantFP: |
| 1543 | if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N)) { |
| 1544 | if (CN->isExactlyValue(+0.0)) { |
Andrew Lenharth | 5cefc5e | 2005-11-09 19:17:08 +0000 | [diff] [blame] | 1545 | BuildMI(BB, DestType == MVT::f64 ? Alpha::CPYST : Alpha::CPYSS |
| 1546 | , 2, Result).addReg(Alpha::F31) |
Andrew Lenharth | f4da945 | 2005-06-29 12:49:51 +0000 | [diff] [blame] | 1547 | .addReg(Alpha::F31); |
| 1548 | } else if ( CN->isExactlyValue(-0.0)) { |
Andrew Lenharth | 5cefc5e | 2005-11-09 19:17:08 +0000 | [diff] [blame] | 1549 | BuildMI(BB, DestType == MVT::f64 ? Alpha::CPYSNT : Alpha::CPYSNS, |
| 1550 | 2, Result).addReg(Alpha::F31) |
Andrew Lenharth | f4da945 | 2005-06-29 12:49:51 +0000 | [diff] [blame] | 1551 | .addReg(Alpha::F31); |
| 1552 | } else { |
| 1553 | abort(); |
| 1554 | } |
| 1555 | } |
| 1556 | return Result; |
| 1557 | |
Andrew Lenharth | 7f0db91 | 2005-11-30 07:19:56 +0000 | [diff] [blame] | 1558 | case AlphaISD::CVTQT_: |
Andrew Lenharth | 6251b36 | 2005-12-01 17:48:51 +0000 | [diff] [blame] | 1559 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 1560 | BuildMI(BB, Alpha::CVTQT, 1, Result).addReg(Tmp1); |
Andrew Lenharth | 7f0db91 | 2005-11-30 07:19:56 +0000 | [diff] [blame] | 1561 | return Result; |
| 1562 | |
| 1563 | case AlphaISD::CVTQS_: |
Andrew Lenharth | 6251b36 | 2005-12-01 17:48:51 +0000 | [diff] [blame] | 1564 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 1565 | BuildMI(BB, Alpha::CVTQS, 1, Result).addReg(Tmp1); |
Andrew Lenharth | 7f0db91 | 2005-11-30 07:19:56 +0000 | [diff] [blame] | 1566 | return Result; |
| 1567 | |
Andrew Lenharth | cd80496 | 2005-11-30 16:10:29 +0000 | [diff] [blame] | 1568 | case AlphaISD::CVTTQ_: |
Andrew Lenharth | 6251b36 | 2005-12-01 17:48:51 +0000 | [diff] [blame] | 1569 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 1570 | BuildMI(BB, Alpha::CVTTQ, 1, Result).addReg(Tmp1); |
Andrew Lenharth | cd80496 | 2005-11-30 16:10:29 +0000 | [diff] [blame] | 1571 | return Result; |
| 1572 | |
Andrew Lenharth | 7f0db91 | 2005-11-30 07:19:56 +0000 | [diff] [blame] | 1573 | case AlphaISD::ITOFT_: |
Andrew Lenharth | 6251b36 | 2005-12-01 17:48:51 +0000 | [diff] [blame] | 1574 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 1575 | BuildMI(BB, Alpha::ITOFT, 1, Result).addReg(Tmp1); |
Andrew Lenharth | 7f0db91 | 2005-11-30 07:19:56 +0000 | [diff] [blame] | 1576 | return Result; |
Andrew Lenharth | f71df33 | 2005-09-04 06:12:19 +0000 | [diff] [blame] | 1577 | |
Andrew Lenharth | cd80496 | 2005-11-30 16:10:29 +0000 | [diff] [blame] | 1578 | case AlphaISD::FTOIT_: |
Andrew Lenharth | 6251b36 | 2005-12-01 17:48:51 +0000 | [diff] [blame] | 1579 | Tmp1 = SelectExpr(N.getOperand(0)); |
| 1580 | BuildMI(BB, Alpha::FTOIT, 1, Result).addReg(Tmp1); |
Andrew Lenharth | cd80496 | 2005-11-30 16:10:29 +0000 | [diff] [blame] | 1581 | return Result; |
| 1582 | |
Andrew Lenharth | f71df33 | 2005-09-04 06:12:19 +0000 | [diff] [blame] | 1583 | case ISD::AssertSext: |
| 1584 | case ISD::AssertZext: |
| 1585 | return SelectExpr(N.getOperand(0)); |
| 1586 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1587 | } |
| 1588 | |
| 1589 | return 0; |
| 1590 | } |
| 1591 | |
Andrew Lenharth | b69f342 | 2005-06-22 17:19:45 +0000 | [diff] [blame] | 1592 | void AlphaISel::Select(SDOperand N) { |
Andrew Lenharth | 4052f02 | 2005-11-22 20:59:00 +0000 | [diff] [blame] | 1593 | unsigned Tmp1, Tmp2, Opc = Alpha::WTF; |
Andrew Lenharth | 760270d | 2005-02-07 23:02:23 +0000 | [diff] [blame] | 1594 | unsigned opcode = N.getOpcode(); |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1595 | |
Nate Begeman | 85fdeb2 | 2005-03-24 04:39:54 +0000 | [diff] [blame] | 1596 | if (!ExprMap.insert(std::make_pair(N, notIn)).second) |
Andrew Lenharth | 6b9870a | 2005-01-28 14:06:46 +0000 | [diff] [blame] | 1597 | return; // Already selected. |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1598 | |
| 1599 | SDNode *Node = N.Val; |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1600 | |
Andrew Lenharth | 760270d | 2005-02-07 23:02:23 +0000 | [diff] [blame] | 1601 | switch (opcode) { |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1602 | |
| 1603 | default: |
| 1604 | Node->dump(); std::cerr << "\n"; |
| 1605 | assert(0 && "Node not handled yet!"); |
| 1606 | |
| 1607 | case ISD::BRCOND: { |
Andrew Lenharth | 445171a | 2005-02-08 00:40:03 +0000 | [diff] [blame] | 1608 | SelectBranchCC(N); |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1609 | return; |
| 1610 | } |
| 1611 | |
| 1612 | case ISD::BR: { |
| 1613 | MachineBasicBlock *Dest = |
| 1614 | cast<BasicBlockSDNode>(N.getOperand(1))->getBasicBlock(); |
| 1615 | |
| 1616 | Select(N.getOperand(0)); |
| 1617 | BuildMI(BB, Alpha::BR, 1, Alpha::R31).addMBB(Dest); |
| 1618 | return; |
| 1619 | } |
| 1620 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1621 | case ISD::EntryToken: return; // Noop |
| 1622 | |
| 1623 | case ISD::TokenFactor: |
| 1624 | for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i) |
| 1625 | Select(Node->getOperand(i)); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1626 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1627 | //N.Val->dump(); std::cerr << "\n"; |
| 1628 | //assert(0 && "Node not handled yet!"); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1629 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1630 | return; |
| 1631 | |
| 1632 | case ISD::CopyToReg: |
Andrew Lenharth | a32b9e3 | 2005-04-08 17:28:49 +0000 | [diff] [blame] | 1633 | ++count_outs; |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1634 | Select(N.getOperand(0)); |
Chris Lattner | 707ebc5 | 2005-08-16 21:56:37 +0000 | [diff] [blame] | 1635 | Tmp1 = SelectExpr(N.getOperand(2)); |
| 1636 | Tmp2 = cast<RegisterSDNode>(N.getOperand(1))->getReg(); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1637 | |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1638 | if (Tmp1 != Tmp2) { |
Andrew Lenharth | 5cefc5e | 2005-11-09 19:17:08 +0000 | [diff] [blame] | 1639 | switch(N.getOperand(2).getValueType()) { |
| 1640 | case MVT::f64: |
| 1641 | BuildMI(BB, Alpha::CPYST, 2, Tmp2).addReg(Tmp1).addReg(Tmp1); |
| 1642 | break; |
| 1643 | case MVT::f32: |
| 1644 | BuildMI(BB, Alpha::CPYSS, 2, Tmp2).addReg(Tmp1).addReg(Tmp1); |
| 1645 | break; |
| 1646 | default: |
Andrew Lenharth | 2921916 | 2005-02-07 06:31:44 +0000 | [diff] [blame] | 1647 | BuildMI(BB, Alpha::BIS, 2, Tmp2).addReg(Tmp1).addReg(Tmp1); |
Andrew Lenharth | 5cefc5e | 2005-11-09 19:17:08 +0000 | [diff] [blame] | 1648 | break; |
| 1649 | } |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1650 | } |
| 1651 | return; |
| 1652 | |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1653 | case ISD::RET: |
Andrew Lenharth | a32b9e3 | 2005-04-08 17:28:49 +0000 | [diff] [blame] | 1654 | ++count_outs; |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1655 | switch (N.getNumOperands()) { |
| 1656 | default: |
| 1657 | std::cerr << N.getNumOperands() << "\n"; |
| 1658 | for (unsigned i = 0; i < N.getNumOperands(); ++i) |
| 1659 | std::cerr << N.getOperand(i).getValueType() << "\n"; |
| 1660 | Node->dump(); |
| 1661 | assert(0 && "Unknown return instruction!"); |
| 1662 | case 2: |
| 1663 | Select(N.getOperand(0)); |
| 1664 | Tmp1 = SelectExpr(N.getOperand(1)); |
| 1665 | switch (N.getOperand(1).getValueType()) { |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1666 | default: Node->dump(); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1667 | assert(0 && "All other types should have been promoted!!"); |
| 1668 | case MVT::f64: |
Andrew Lenharth | 5cefc5e | 2005-11-09 19:17:08 +0000 | [diff] [blame] | 1669 | BuildMI(BB, Alpha::CPYST, 2, Alpha::F0).addReg(Tmp1).addReg(Tmp1); |
| 1670 | break; |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1671 | case MVT::f32: |
Andrew Lenharth | 5cefc5e | 2005-11-09 19:17:08 +0000 | [diff] [blame] | 1672 | BuildMI(BB, Alpha::CPYSS, 2, Alpha::F0).addReg(Tmp1).addReg(Tmp1); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1673 | break; |
| 1674 | case MVT::i32: |
| 1675 | case MVT::i64: |
| 1676 | BuildMI(BB, Alpha::BIS, 2, Alpha::R0).addReg(Tmp1).addReg(Tmp1); |
| 1677 | break; |
| 1678 | } |
| 1679 | break; |
| 1680 | case 1: |
| 1681 | Select(N.getOperand(0)); |
| 1682 | break; |
| 1683 | } |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 1684 | // Just emit a 'ret' instruction |
Andrew Lenharth | 6968bff | 2005-06-27 23:24:11 +0000 | [diff] [blame] | 1685 | AlphaLowering.restoreRA(BB); |
Andrew Lenharth | f3f951a | 2005-07-22 20:50:29 +0000 | [diff] [blame] | 1686 | BuildMI(BB, Alpha::RET, 2, Alpha::R31).addReg(Alpha::R26).addImm(1); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1687 | return; |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1688 | |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1689 | case ISD::TRUNCSTORE: |
| 1690 | case ISD::STORE: |
Andrew Lenharth | b014d3e | 2005-02-02 17:32:39 +0000 | [diff] [blame] | 1691 | { |
Andrew Lenharth | 9e8d109 | 2005-02-06 15:40:40 +0000 | [diff] [blame] | 1692 | SDOperand Chain = N.getOperand(0); |
| 1693 | SDOperand Value = N.getOperand(1); |
| 1694 | SDOperand Address = N.getOperand(2); |
| 1695 | Select(Chain); |
| 1696 | |
| 1697 | Tmp1 = SelectExpr(Value); //value |
Andrew Lenharth | 760270d | 2005-02-07 23:02:23 +0000 | [diff] [blame] | 1698 | |
| 1699 | if (opcode == ISD::STORE) { |
| 1700 | switch(Value.getValueType()) { |
Andrew Lenharth | 4052f02 | 2005-11-22 20:59:00 +0000 | [diff] [blame] | 1701 | default: assert(0 && "unknown Type in store"); |
Andrew Lenharth | 760270d | 2005-02-07 23:02:23 +0000 | [diff] [blame] | 1702 | case MVT::i64: Opc = Alpha::STQ; break; |
| 1703 | case MVT::f64: Opc = Alpha::STT; break; |
| 1704 | case MVT::f32: Opc = Alpha::STS; break; |
| 1705 | } |
| 1706 | } else { //ISD::TRUNCSTORE |
Chris Lattner | 9fadb4c | 2005-07-10 00:29:18 +0000 | [diff] [blame] | 1707 | switch(cast<VTSDNode>(Node->getOperand(4))->getVT()) { |
Andrew Lenharth | 4052f02 | 2005-11-22 20:59:00 +0000 | [diff] [blame] | 1708 | default: assert(0 && "unknown Type in store"); |
Andrew Lenharth | 760270d | 2005-02-07 23:02:23 +0000 | [diff] [blame] | 1709 | case MVT::i8: Opc = Alpha::STB; break; |
| 1710 | case MVT::i16: Opc = Alpha::STW; break; |
| 1711 | case MVT::i32: Opc = Alpha::STL; break; |
| 1712 | } |
Andrew Lenharth | 6583890 | 2005-02-06 16:22:15 +0000 | [diff] [blame] | 1713 | } |
Andrew Lenharth | 760270d | 2005-02-07 23:02:23 +0000 | [diff] [blame] | 1714 | |
Andrew Lenharth | 06ef884 | 2005-06-29 18:54:02 +0000 | [diff] [blame] | 1715 | int i, j, k; |
Jeff Cohen | 00b16889 | 2005-07-27 06:12:32 +0000 | [diff] [blame] | 1716 | if (EnableAlphaLSMark) |
| 1717 | getValueInfo(cast<SrcValueSDNode>(N.getOperand(3))->getValue(), |
Andrew Lenharth | 06ef884 | 2005-06-29 18:54:02 +0000 | [diff] [blame] | 1718 | i, j, k); |
Andrew Lenharth | b69f342 | 2005-06-22 17:19:45 +0000 | [diff] [blame] | 1719 | |
Andrew Lenharth | 4e62951 | 2005-12-24 05:36:33 +0000 | [diff] [blame] | 1720 | if (Address.getOpcode() == AlphaISD::GPRelLo) { |
| 1721 | unsigned Hi = SelectExpr(Address.getOperand(1)); |
| 1722 | Address = Address.getOperand(0); |
| 1723 | if (GlobalAddressSDNode *GASD = dyn_cast<GlobalAddressSDNode>(Address)) { |
| 1724 | if (EnableAlphaLSMark) |
| 1725 | BuildMI(BB, Alpha::MEMLABEL, 4).addImm(i).addImm(j).addImm(k) |
| 1726 | .addImm(getUID()); |
| 1727 | BuildMI(BB, GetRelVersion(Opc), 3).addReg(Tmp1) |
| 1728 | .addGlobalAddress(GASD->getGlobal()).addReg(Hi); |
| 1729 | } else assert(0 && "Unknown Lo part"); |
Andrew Lenharth | fce587e | 2005-06-29 00:39:17 +0000 | [diff] [blame] | 1730 | } else if(Address.getOpcode() == ISD::FrameIndex) { |
Andrew Lenharth | c7989ce | 2005-06-29 00:31:08 +0000 | [diff] [blame] | 1731 | if (EnableAlphaLSMark) |
Andrew Lenharth | 06ef884 | 2005-06-29 18:54:02 +0000 | [diff] [blame] | 1732 | BuildMI(BB, Alpha::MEMLABEL, 4).addImm(i).addImm(j).addImm(k) |
| 1733 | .addImm(getUID()); |
Andrew Lenharth | 032f235 | 2005-02-22 21:59:48 +0000 | [diff] [blame] | 1734 | BuildMI(BB, Opc, 3).addReg(Tmp1) |
| 1735 | .addFrameIndex(cast<FrameIndexSDNode>(Address)->getIndex()) |
| 1736 | .addReg(Alpha::F31); |
Andrew Lenharth | c7989ce | 2005-06-29 00:31:08 +0000 | [diff] [blame] | 1737 | } else { |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1738 | long offset; |
| 1739 | SelectAddr(Address, Tmp2, offset); |
Andrew Lenharth | c7989ce | 2005-06-29 00:31:08 +0000 | [diff] [blame] | 1740 | if (EnableAlphaLSMark) |
Andrew Lenharth | 06ef884 | 2005-06-29 18:54:02 +0000 | [diff] [blame] | 1741 | BuildMI(BB, Alpha::MEMLABEL, 4).addImm(i).addImm(j).addImm(k) |
| 1742 | .addImm(getUID()); |
Andrew Lenharth | 63f2ab2 | 2005-02-10 06:25:22 +0000 | [diff] [blame] | 1743 | BuildMI(BB, Opc, 3).addReg(Tmp1).addImm(offset).addReg(Tmp2); |
| 1744 | } |
Andrew Lenharth | b014d3e | 2005-02-02 17:32:39 +0000 | [diff] [blame] | 1745 | return; |
| 1746 | } |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1747 | |
| 1748 | case ISD::EXTLOAD: |
| 1749 | case ISD::SEXTLOAD: |
| 1750 | case ISD::ZEXTLOAD: |
| 1751 | case ISD::LOAD: |
| 1752 | case ISD::CopyFromReg: |
Chris Lattner | b5d8e6e | 2005-05-13 20:29:26 +0000 | [diff] [blame] | 1753 | case ISD::TAILCALL: |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1754 | case ISD::CALL: |
Andrew Lenharth | 82a698c | 2005-11-12 19:04:09 +0000 | [diff] [blame] | 1755 | case ISD::READCYCLECOUNTER: |
Andrew Lenharth | 032f235 | 2005-02-22 21:59:48 +0000 | [diff] [blame] | 1756 | case ISD::DYNAMIC_STACKALLOC: |
Andrew Lenharth | 6b9870a | 2005-01-28 14:06:46 +0000 | [diff] [blame] | 1757 | ExprMap.erase(N); |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1758 | SelectExpr(N); |
| 1759 | return; |
| 1760 | |
Chris Lattner | 16cd04d | 2005-05-12 23:24:06 +0000 | [diff] [blame] | 1761 | case ISD::CALLSEQ_START: |
| 1762 | case ISD::CALLSEQ_END: |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1763 | Select(N.getOperand(0)); |
| 1764 | Tmp1 = cast<ConstantSDNode>(N.getOperand(1))->getValue(); |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 1765 | |
Chris Lattner | 16cd04d | 2005-05-12 23:24:06 +0000 | [diff] [blame] | 1766 | Opc = N.getOpcode() == ISD::CALLSEQ_START ? Alpha::ADJUSTSTACKDOWN : |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1767 | Alpha::ADJUSTSTACKUP; |
| 1768 | BuildMI(BB, Opc, 1).addImm(Tmp1); |
| 1769 | return; |
Andrew Lenharth | 9576212 | 2005-03-31 21:24:06 +0000 | [diff] [blame] | 1770 | |
| 1771 | case ISD::PCMARKER: |
| 1772 | Select(N.getOperand(0)); //Chain |
Andrew Lenharth | d4653b1 | 2005-06-27 17:39:17 +0000 | [diff] [blame] | 1773 | BuildMI(BB, Alpha::PCLABEL, 2) |
| 1774 | .addImm( cast<ConstantSDNode>(N.getOperand(1))->getValue()); |
Andrew Lenharth | 9576212 | 2005-03-31 21:24:06 +0000 | [diff] [blame] | 1775 | return; |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1776 | } |
| 1777 | assert(0 && "Should not be reached!"); |
| 1778 | } |
| 1779 | |
| 1780 | |
| 1781 | /// createAlphaPatternInstructionSelector - This pass converts an LLVM function |
| 1782 | /// into a machine code representation using pattern matching and a machine |
| 1783 | /// description file. |
| 1784 | /// |
| 1785 | FunctionPass *llvm::createAlphaPatternInstructionSelector(TargetMachine &TM) { |
Andrew Lenharth | b69f342 | 2005-06-22 17:19:45 +0000 | [diff] [blame] | 1786 | return new AlphaISel(TM); |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 1787 | } |
Andrew Lenharth | 4f7cba5 | 2005-04-13 05:19:55 +0000 | [diff] [blame] | 1788 | |