blob: 2469d9312c16f0c282a51556e3f1ec261e11b898 [file] [log] [blame]
Chris Lattner7c90f732006-02-05 05:50:24 +00001//===-- SparcTargetMachine.cpp - Define TargetMachine for Sparc -----------===//
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002//
Brian Gaekee785e532004-02-25 19:28:19 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00007//
Brian Gaekee785e532004-02-25 19:28:19 +00008//===----------------------------------------------------------------------===//
Misha Brukmanb5f662f2005-04-21 23:30:14 +00009//
Brian Gaekee785e532004-02-25 19:28:19 +000010//
11//===----------------------------------------------------------------------===//
12
Chris Lattner7c90f732006-02-05 05:50:24 +000013#include "SparcTargetMachine.h"
Craig Topper79aa3412012-03-17 18:46:09 +000014#include "Sparc.h"
Andrew Trick843ee2e2012-02-03 05:12:41 +000015#include "llvm/CodeGen/Passes.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000016#include "llvm/PassManager.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000017#include "llvm/Support/TargetRegistry.h"
Chris Lattner8d8a6bc2004-02-28 19:52:49 +000018using namespace llvm;
Brian Gaekee785e532004-02-25 19:28:19 +000019
Daniel Dunbar0c795d62009-07-25 06:49:55 +000020extern "C" void LLVMInitializeSparcTarget() {
21 // Register the target.
Chris Lattner87c06d62010-02-04 06:34:01 +000022 RegisterTargetMachine<SparcV8TargetMachine> X(TheSparcTarget);
23 RegisterTargetMachine<SparcV9TargetMachine> Y(TheSparcV9Target);
Jim Laskeyfde1b3b2006-09-07 23:39:26 +000024}
25
Stephen Hines36b56882014-04-23 16:57:46 -070026static std::string computeDataLayout(const SparcSubtarget &ST) {
27 // Sparc is big endian.
28 std::string Ret = "E-m:e";
29
30 // Some ABIs have 32bit pointers.
31 if (!ST.is64Bit())
32 Ret += "-p:32:32";
33
34 // Alignments for 64 bit integers.
35 Ret += "-i64:64";
36
37 // On SparcV9 128 floats are aligned to 128 bits, on others only to 64.
38 // On SparcV9 registers can hold 64 or 32 bits, on others only 32.
39 if (ST.is64Bit())
40 Ret += "-n32:64";
41 else
42 Ret += "-f128:64-n32";
43
44 if (ST.is64Bit())
45 Ret += "-S128";
46 else
47 Ret += "-S64";
48
49 return Ret;
50}
51
Chris Lattner7c90f732006-02-05 05:50:24 +000052/// SparcTargetMachine ctor - Create an ILP32 architecture model
Brian Gaekee785e532004-02-25 19:28:19 +000053///
Andrew Trick843ee2e2012-02-03 05:12:41 +000054SparcTargetMachine::SparcTargetMachine(const Target &T, StringRef TT,
Evan Cheng43966132011-07-19 06:37:02 +000055 StringRef CPU, StringRef FS,
Nick Lewycky8a8d4792011-12-02 22:16:29 +000056 const TargetOptions &Options,
Evan Cheng34ad6db2011-07-20 07:51:56 +000057 Reloc::Model RM, CodeModel::Model CM,
Evan Chengb95fc312011-11-16 08:38:26 +000058 CodeGenOpt::Level OL,
Evan Cheng34ad6db2011-07-20 07:51:56 +000059 bool is64bit)
Nick Lewycky8a8d4792011-12-02 22:16:29 +000060 : LLVMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL),
Evan Cheng276365d2011-06-30 01:53:36 +000061 Subtarget(TT, CPU, FS, is64bit),
Stephen Hines36b56882014-04-23 16:57:46 -070062 DL(computeDataLayout(Subtarget)),
Jakob Stoklund Olesened277f32012-05-04 02:16:39 +000063 InstrInfo(Subtarget),
64 TLInfo(*this), TSInfo(*this),
Chandler Carruthaeef83c2013-01-07 01:37:14 +000065 FrameLowering(Subtarget) {
Rafael Espindola4a971702013-05-13 01:16:13 +000066 initAsmInfo();
Brian Gaeke0e2d4662004-10-09 05:57:01 +000067}
68
Andrew Trick843ee2e2012-02-03 05:12:41 +000069namespace {
70/// Sparc Code Generator Pass Configuration Options.
71class SparcPassConfig : public TargetPassConfig {
72public:
Andrew Trick061efcf2012-02-04 02:56:59 +000073 SparcPassConfig(SparcTargetMachine *TM, PassManagerBase &PM)
74 : TargetPassConfig(TM, PM) {}
Andrew Trick843ee2e2012-02-03 05:12:41 +000075
76 SparcTargetMachine &getSparcTargetMachine() const {
77 return getTM<SparcTargetMachine>();
78 }
79
Stephen Hinesdce4a402014-05-29 02:49:00 -070080 bool addInstSelector() override;
81 bool addPreEmitPass() override;
Andrew Trick843ee2e2012-02-03 05:12:41 +000082};
83} // namespace
84
Andrew Trick061efcf2012-02-04 02:56:59 +000085TargetPassConfig *SparcTargetMachine::createPassConfig(PassManagerBase &PM) {
86 return new SparcPassConfig(this, PM);
Andrew Trick843ee2e2012-02-03 05:12:41 +000087}
88
89bool SparcPassConfig::addInstSelector() {
Bob Wilson564fbf62012-07-02 19:48:31 +000090 addPass(createSparcISelDag(getSparcTargetMachine()));
Chris Lattner9ff6ba12004-02-28 20:21:45 +000091 return false;
Brian Gaekee785e532004-02-25 19:28:19 +000092}
93
Venkatraman Govindaraju38aceb82013-10-08 07:15:22 +000094bool SparcTargetMachine::addCodeEmitter(PassManagerBase &PM,
95 JITCodeEmitter &JCE) {
96 // Machine code emitter pass for Sparc.
97 PM.add(createSparcJITCodeEmitterPass(*this, JCE));
98 return false;
99}
100
Chris Lattner1911fd42006-09-04 04:14:57 +0000101/// addPreEmitPass - This pass may be implemented by targets that want to run
102/// passes immediately before machine code is emitted. This should return
103/// true if -print-machineinstrs should print out the code after the passes.
Andrew Trick843ee2e2012-02-03 05:12:41 +0000104bool SparcPassConfig::addPreEmitPass(){
Bob Wilson564fbf62012-07-02 19:48:31 +0000105 addPass(createSparcDelaySlotFillerPass(getSparcTargetMachine()));
Chris Lattner1911fd42006-09-04 04:14:57 +0000106 return true;
107}
Chris Lattner87c06d62010-02-04 06:34:01 +0000108
David Blaikie2d24e2a2011-12-20 02:50:00 +0000109void SparcV8TargetMachine::anchor() { }
110
Chris Lattner87c06d62010-02-04 06:34:01 +0000111SparcV8TargetMachine::SparcV8TargetMachine(const Target &T,
Evan Cheng34ad6db2011-07-20 07:51:56 +0000112 StringRef TT, StringRef CPU,
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000113 StringRef FS,
114 const TargetOptions &Options,
115 Reloc::Model RM,
Evan Chengb95fc312011-11-16 08:38:26 +0000116 CodeModel::Model CM,
117 CodeGenOpt::Level OL)
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000118 : SparcTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {
Chris Lattner87c06d62010-02-04 06:34:01 +0000119}
120
David Blaikie2d24e2a2011-12-20 02:50:00 +0000121void SparcV9TargetMachine::anchor() { }
122
Andrew Trick843ee2e2012-02-03 05:12:41 +0000123SparcV9TargetMachine::SparcV9TargetMachine(const Target &T,
Evan Cheng34ad6db2011-07-20 07:51:56 +0000124 StringRef TT, StringRef CPU,
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000125 StringRef FS,
126 const TargetOptions &Options,
127 Reloc::Model RM,
Evan Chengb95fc312011-11-16 08:38:26 +0000128 CodeModel::Model CM,
129 CodeGenOpt::Level OL)
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000130 : SparcTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {
Chris Lattner87c06d62010-02-04 06:34:01 +0000131}