blob: eb0e8aefabaf5696734a0bfe7ff07cce527d7d1c [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Craig Topper79aa3412012-03-17 18:46:09 +000021#include "InstPrinter/MipsInstPrinter.h"
22#include "MCTargetDesc/MipsBaseInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000023#include "llvm/DerivedTypes.h"
24#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000025#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000026#include "llvm/Intrinsics.h"
27#include "llvm/CallingConv.h"
28#include "llvm/CodeGen/CallingConvLower.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000033#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000034#include "llvm/CodeGen/ValueTypes.h"
35#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000037using namespace llvm;
38
Jia Liubb481f82012-02-28 07:46:26 +000039// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanakadbe9a312011-08-18 20:07:42 +000040// mask (Pos), and return true.
Jia Liubb481f82012-02-28 07:46:26 +000041// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanaka854a7db2011-08-19 22:59:00 +000042static bool IsShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000043 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000044 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000045
Akira Hatanakad6bc5232011-12-05 21:26:34 +000046 Size = CountPopulation_64(I);
47 Pos = CountTrailingZeros_64(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000048 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000049}
50
Akira Hatanaka648f00c2012-02-24 22:34:47 +000051static SDValue GetGlobalReg(SelectionDAG &DAG, EVT Ty) {
52 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
53 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
54}
55
Chris Lattnerf0144122009-07-28 03:13:23 +000056const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
57 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000058 case MipsISD::JmpLink: return "MipsISD::JmpLink";
59 case MipsISD::Hi: return "MipsISD::Hi";
60 case MipsISD::Lo: return "MipsISD::Lo";
61 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000062 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000063 case MipsISD::Ret: return "MipsISD::Ret";
64 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
65 case MipsISD::FPCmp: return "MipsISD::FPCmp";
66 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
67 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
68 case MipsISD::FPRound: return "MipsISD::FPRound";
69 case MipsISD::MAdd: return "MipsISD::MAdd";
70 case MipsISD::MAddu: return "MipsISD::MAddu";
71 case MipsISD::MSub: return "MipsISD::MSub";
72 case MipsISD::MSubu: return "MipsISD::MSubu";
73 case MipsISD::DivRem: return "MipsISD::DivRem";
74 case MipsISD::DivRemU: return "MipsISD::DivRemU";
75 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
76 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +000077 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanaka21afc632011-06-21 00:40:49 +000078 case MipsISD::DynAlloc: return "MipsISD::DynAlloc";
Akira Hatanakadb548262011-07-19 23:30:50 +000079 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +000080 case MipsISD::Ext: return "MipsISD::Ext";
81 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanaka0f843822011-06-07 18:58:42 +000082 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000083 }
84}
85
86MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000087MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +000088 : TargetLowering(TM, new MipsTargetObjectFile()),
89 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +000090 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
91 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000092
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000093 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +000094 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +000095 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +000096 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000097
98 // Set up the register classes
Owen Anderson825b72b2009-08-11 20:47:22 +000099 addRegisterClass(MVT::i32, Mips::CPURegsRegisterClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000100
Akira Hatanaka95934842011-09-24 01:34:44 +0000101 if (HasMips64)
102 addRegisterClass(MVT::i64, Mips::CPU64RegsRegisterClass);
103
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000104 if (!TM.Options.UseSoftFloat) {
105 addRegisterClass(MVT::f32, Mips::FGR32RegisterClass);
106
107 // When dealing with single precision only, use libcalls
108 if (!Subtarget->isSingleFloat()) {
109 if (HasMips64)
110 addRegisterClass(MVT::f64, Mips::FGR64RegisterClass);
111 else
112 addRegisterClass(MVT::f64, Mips::AFGR64RegisterClass);
113 }
Akira Hatanaka792016b2011-09-23 18:28:39 +0000114 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000115
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000116 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000117 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
118 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
119 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000120
Eli Friedman6055a6a2009-07-17 04:07:24 +0000121 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
123 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000124
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000125 // Used by legalize types to correctly generate the setcc result.
126 // Without this, every float setcc comes with a AND/OR with the result,
127 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000128 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000130
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000131 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000133 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000134 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
135 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
136 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
137 setOperationAction(ISD::SELECT, MVT::f32, Custom);
138 setOperationAction(ISD::SELECT, MVT::f64, Custom);
139 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000140 setOperationAction(ISD::SETCC, MVT::f32, Custom);
141 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
143 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000144 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000145 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
146 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
147 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
148 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
149
150 if (HasMips64) {
151 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
152 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
153 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
154 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
155 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
156 setOperationAction(ISD::SELECT, MVT::i64, Custom);
157 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Custom);
158 }
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000159
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000160 setOperationAction(ISD::SDIV, MVT::i32, Expand);
161 setOperationAction(ISD::SREM, MVT::i32, Expand);
162 setOperationAction(ISD::UDIV, MVT::i32, Expand);
163 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000164 setOperationAction(ISD::SDIV, MVT::i64, Expand);
165 setOperationAction(ISD::SREM, MVT::i64, Expand);
166 setOperationAction(ISD::UDIV, MVT::i64, Expand);
167 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000168
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000169 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
171 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
172 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
173 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000174 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000175 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000176 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
178 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000179 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000181 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000182 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
183 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
184 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
185 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000186 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000187 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000188
Akira Hatanaka56633442011-09-20 23:53:09 +0000189 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000190 setOperationAction(ISD::ROTR, MVT::i32, Expand);
191
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000192 if (!Subtarget->hasMips64r2())
193 setOperationAction(ISD::ROTR, MVT::i64, Expand);
194
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
196 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
197 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000199 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000201 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
203 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000204 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000205 setOperationAction(ISD::FLOG, MVT::f32, Expand);
206 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
207 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
208 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000209 setOperationAction(ISD::FMA, MVT::f32, Expand);
210 setOperationAction(ISD::FMA, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000211
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000212 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000213 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000214 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000215 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000216
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000217 setOperationAction(ISD::VAARG, MVT::Other, Expand);
218 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
219 setOperationAction(ISD::VAEND, MVT::Other, Expand);
220
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000221 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
223 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000224
Jia Liubb481f82012-02-28 07:46:26 +0000225 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
226 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
227 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
228 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000229
Eli Friedman26689ac2011-08-03 21:06:02 +0000230 setInsertFencesForAtomic(true);
231
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000232 if (Subtarget->isSingleFloat())
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000234
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000235 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
237 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000238 }
239
Akira Hatanakac79507a2011-12-21 00:20:27 +0000240 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000242 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
243 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000244
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000245 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000246 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000247 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
248 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000249
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000250 setTargetDAGCombine(ISD::ADDE);
251 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000252 setTargetDAGCombine(ISD::SDIVREM);
253 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanakaee8c3b02012-03-08 03:26:37 +0000254 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000255 setTargetDAGCombine(ISD::AND);
256 setTargetDAGCombine(ISD::OR);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000257
Akira Hatanaka5fdf5002012-03-08 01:59:33 +0000258 setMinFunctionAlignment(HasMips64 ? 3 : 2);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000259
Akira Hatanaka3f5b1072012-02-02 03:17:04 +0000260 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000261 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000262
Akira Hatanaka590baca2012-02-02 03:13:40 +0000263 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
264 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000265}
266
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000267bool MipsTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Akira Hatanaka511961a2011-08-17 18:49:18 +0000268 MVT::SimpleValueType SVT = VT.getSimpleVT().SimpleTy;
Jia Liubb481f82012-02-28 07:46:26 +0000269
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000270 switch (SVT) {
271 case MVT::i64:
272 case MVT::i32:
273 case MVT::i16:
274 return true;
275 case MVT::f32:
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000276 return Subtarget->hasMips32r2Or64();
277 default:
278 return false;
279 }
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000280}
281
Duncan Sands28b77e92011-09-06 19:07:46 +0000282EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000284}
285
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000286// SelectMadd -
287// Transforms a subgraph in CurDAG if the following pattern is found:
288// (addc multLo, Lo0), (adde multHi, Hi0),
289// where,
290// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000291// Lo0: initial value of Lo register
292// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000293// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000294static bool SelectMadd(SDNode* ADDENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000295 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000296 // for the matching to be successful.
297 SDNode* ADDCNode = ADDENode->getOperand(2).getNode();
298
299 if (ADDCNode->getOpcode() != ISD::ADDC)
300 return false;
301
302 SDValue MultHi = ADDENode->getOperand(0);
303 SDValue MultLo = ADDCNode->getOperand(0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000304 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000305 unsigned MultOpc = MultHi.getOpcode();
306
307 // MultHi and MultLo must be generated by the same node,
308 if (MultLo.getNode() != MultNode)
309 return false;
310
311 // and it must be a multiplication.
312 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
313 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000314
315 // MultLo amd MultHi must be the first and second output of MultNode
316 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000317 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
318 return false;
319
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000320 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000321 // of the values of MultNode, in which case MultNode will be removed in later
322 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000323 // If there exist users other than ADDENode or ADDCNode, this function returns
324 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000325 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000326 // produced.
327 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
328 return false;
329
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000330 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000331 DebugLoc dl = ADDENode->getDebugLoc();
332
333 // create MipsMAdd(u) node
334 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000335
Akira Hatanaka82099682011-12-19 19:52:25 +0000336 SDValue MAdd = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000337 MultNode->getOperand(0),// Factor 0
338 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000339 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000340 ADDENode->getOperand(1));// Hi0
341
342 // create CopyFromReg nodes
343 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
344 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000345 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000346 Mips::HI, MVT::i32,
347 CopyFromLo.getValue(2));
348
349 // replace uses of adde and addc here
350 if (!SDValue(ADDCNode, 0).use_empty())
351 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
352
353 if (!SDValue(ADDENode, 0).use_empty())
354 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
355
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000356 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000357}
358
359// SelectMsub -
360// Transforms a subgraph in CurDAG if the following pattern is found:
361// (addc Lo0, multLo), (sube Hi0, multHi),
362// where,
363// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000364// Lo0: initial value of Lo register
365// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000366// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000367static bool SelectMsub(SDNode* SUBENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000368 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000369 // for the matching to be successful.
370 SDNode* SUBCNode = SUBENode->getOperand(2).getNode();
371
372 if (SUBCNode->getOpcode() != ISD::SUBC)
373 return false;
374
375 SDValue MultHi = SUBENode->getOperand(1);
376 SDValue MultLo = SUBCNode->getOperand(1);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000377 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000378 unsigned MultOpc = MultHi.getOpcode();
379
380 // MultHi and MultLo must be generated by the same node,
381 if (MultLo.getNode() != MultNode)
382 return false;
383
384 // and it must be a multiplication.
385 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
386 return false;
387
388 // MultLo amd MultHi must be the first and second output of MultNode
389 // respectively.
390 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
391 return false;
392
393 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
394 // of the values of MultNode, in which case MultNode will be removed in later
395 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000396 // If there exist users other than SUBENode or SUBCNode, this function returns
397 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000398 // instruction node rather than a pair of MULT and MSUB instructions being
399 // produced.
400 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
401 return false;
402
403 SDValue Chain = CurDAG->getEntryNode();
404 DebugLoc dl = SUBENode->getDebugLoc();
405
406 // create MipsSub(u) node
407 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
408
Akira Hatanaka82099682011-12-19 19:52:25 +0000409 SDValue MSub = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000410 MultNode->getOperand(0),// Factor 0
411 MultNode->getOperand(1),// Factor 1
412 SUBCNode->getOperand(0),// Lo0
413 SUBENode->getOperand(0));// Hi0
414
415 // create CopyFromReg nodes
416 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
417 MSub);
418 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
419 Mips::HI, MVT::i32,
420 CopyFromLo.getValue(2));
421
422 // replace uses of sube and subc here
423 if (!SDValue(SUBCNode, 0).use_empty())
424 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
425
426 if (!SDValue(SUBENode, 0).use_empty())
427 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
428
429 return true;
430}
431
432static SDValue PerformADDECombine(SDNode *N, SelectionDAG& DAG,
433 TargetLowering::DAGCombinerInfo &DCI,
434 const MipsSubtarget* Subtarget) {
435 if (DCI.isBeforeLegalize())
436 return SDValue();
437
Akira Hatanakae184fec2011-11-11 04:18:21 +0000438 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
439 SelectMadd(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000440 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000441
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000442 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000443}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000444
445static SDValue PerformSUBECombine(SDNode *N, SelectionDAG& DAG,
446 TargetLowering::DAGCombinerInfo &DCI,
447 const MipsSubtarget* Subtarget) {
448 if (DCI.isBeforeLegalize())
449 return SDValue();
450
Akira Hatanakae184fec2011-11-11 04:18:21 +0000451 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
452 SelectMsub(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000453 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000454
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000455 return SDValue();
456}
457
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000458static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG& DAG,
459 TargetLowering::DAGCombinerInfo &DCI,
460 const MipsSubtarget* Subtarget) {
461 if (DCI.isBeforeLegalizeOps())
462 return SDValue();
463
Akira Hatanakadda4a072011-10-03 21:06:13 +0000464 EVT Ty = N->getValueType(0);
Jia Liubb481f82012-02-28 07:46:26 +0000465 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
466 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000467 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
468 MipsISD::DivRemU;
469 DebugLoc dl = N->getDebugLoc();
470
471 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
472 N->getOperand(0), N->getOperand(1));
473 SDValue InChain = DAG.getEntryNode();
474 SDValue InGlue = DivRem;
475
476 // insert MFLO
477 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakadda4a072011-10-03 21:06:13 +0000478 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000479 InGlue);
480 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
481 InChain = CopyFromLo.getValue(1);
482 InGlue = CopyFromLo.getValue(2);
483 }
484
485 // insert MFHI
486 if (N->hasAnyUseOfValue(1)) {
487 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000488 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000489 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
490 }
491
492 return SDValue();
493}
494
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000495static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
496 switch (CC) {
497 default: llvm_unreachable("Unknown fp condition code!");
498 case ISD::SETEQ:
499 case ISD::SETOEQ: return Mips::FCOND_OEQ;
500 case ISD::SETUNE: return Mips::FCOND_UNE;
501 case ISD::SETLT:
502 case ISD::SETOLT: return Mips::FCOND_OLT;
503 case ISD::SETGT:
504 case ISD::SETOGT: return Mips::FCOND_OGT;
505 case ISD::SETLE:
506 case ISD::SETOLE: return Mips::FCOND_OLE;
507 case ISD::SETGE:
508 case ISD::SETOGE: return Mips::FCOND_OGE;
509 case ISD::SETULT: return Mips::FCOND_ULT;
510 case ISD::SETULE: return Mips::FCOND_ULE;
511 case ISD::SETUGT: return Mips::FCOND_UGT;
512 case ISD::SETUGE: return Mips::FCOND_UGE;
513 case ISD::SETUO: return Mips::FCOND_UN;
514 case ISD::SETO: return Mips::FCOND_OR;
515 case ISD::SETNE:
516 case ISD::SETONE: return Mips::FCOND_ONE;
517 case ISD::SETUEQ: return Mips::FCOND_UEQ;
518 }
519}
520
521
522// Returns true if condition code has to be inverted.
523static bool InvertFPCondCode(Mips::CondCode CC) {
524 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
525 return false;
526
Akira Hatanaka82099682011-12-19 19:52:25 +0000527 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
528 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000529
Akira Hatanaka82099682011-12-19 19:52:25 +0000530 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000531}
532
533// Creates and returns an FPCmp node from a setcc node.
534// Returns Op if setcc is not a floating point comparison.
535static SDValue CreateFPCmp(SelectionDAG& DAG, const SDValue& Op) {
536 // must be a SETCC node
537 if (Op.getOpcode() != ISD::SETCC)
538 return Op;
539
540 SDValue LHS = Op.getOperand(0);
541
542 if (!LHS.getValueType().isFloatingPoint())
543 return Op;
544
545 SDValue RHS = Op.getOperand(1);
546 DebugLoc dl = Op.getDebugLoc();
547
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000548 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
549 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000550 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
551
552 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
553 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
554}
555
556// Creates and returns a CMovFPT/F node.
557static SDValue CreateCMovFP(SelectionDAG& DAG, SDValue Cond, SDValue True,
558 SDValue False, DebugLoc DL) {
559 bool invert = InvertFPCondCode((Mips::CondCode)
560 cast<ConstantSDNode>(Cond.getOperand(2))
561 ->getSExtValue());
562
563 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
564 True.getValueType(), True, False, Cond);
565}
566
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000567static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG& DAG,
568 TargetLowering::DAGCombinerInfo &DCI,
569 const MipsSubtarget* Subtarget) {
570 if (DCI.isBeforeLegalizeOps())
571 return SDValue();
572
573 SDValue SetCC = N->getOperand(0);
574
575 if ((SetCC.getOpcode() != ISD::SETCC) ||
576 !SetCC.getOperand(0).getValueType().isInteger())
577 return SDValue();
578
579 SDValue False = N->getOperand(2);
580 EVT FalseTy = False.getValueType();
581
582 if (!FalseTy.isInteger())
583 return SDValue();
584
585 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(False);
586
587 if (!CN || CN->getZExtValue())
588 return SDValue();
589
590 const DebugLoc DL = N->getDebugLoc();
591 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
592 SDValue True = N->getOperand(1);
593
594 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
595 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
596
597 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
598}
599
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000600static SDValue PerformANDCombine(SDNode *N, SelectionDAG& DAG,
601 TargetLowering::DAGCombinerInfo &DCI,
602 const MipsSubtarget* Subtarget) {
603 // Pattern match EXT.
604 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
605 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000606 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000607 return SDValue();
608
609 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000610 unsigned ShiftRightOpc = ShiftRight.getOpcode();
611
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000612 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000613 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000614 return SDValue();
615
616 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000617 ConstantSDNode *CN;
618 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
619 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000620
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000621 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000622 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000623
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000624 // Op's second operand must be a shifted mask.
625 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000626 !IsShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000627 return SDValue();
628
629 // Return if the shifted mask does not start at bit 0 or the sum of its size
630 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000631 EVT ValTy = N->getValueType(0);
632 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000633 return SDValue();
634
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000635 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000636 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000637 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000638}
Jia Liubb481f82012-02-28 07:46:26 +0000639
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000640static SDValue PerformORCombine(SDNode *N, SelectionDAG& DAG,
641 TargetLowering::DAGCombinerInfo &DCI,
642 const MipsSubtarget* Subtarget) {
643 // Pattern match INS.
644 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liubb481f82012-02-28 07:46:26 +0000645 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000646 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000647 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000648 return SDValue();
649
650 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
651 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
652 ConstantSDNode *CN;
653
654 // See if Op's first operand matches (and $src1 , mask0).
655 if (And0.getOpcode() != ISD::AND)
656 return SDValue();
657
658 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000659 !IsShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000660 return SDValue();
661
662 // See if Op's second operand matches (and (shl $src, pos), mask1).
663 if (And1.getOpcode() != ISD::AND)
664 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000665
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000666 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000667 !IsShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000668 return SDValue();
669
670 // The shift masks must have the same position and size.
671 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
672 return SDValue();
673
674 SDValue Shl = And1.getOperand(0);
675 if (Shl.getOpcode() != ISD::SHL)
676 return SDValue();
677
678 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
679 return SDValue();
680
681 unsigned Shamt = CN->getZExtValue();
682
683 // Return if the shift amount and the first bit position of mask are not the
Jia Liubb481f82012-02-28 07:46:26 +0000684 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000685 EVT ValTy = N->getValueType(0);
686 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000687 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000688
Akira Hatanaka82099682011-12-19 19:52:25 +0000689 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000690 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000691 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000692}
Jia Liubb481f82012-02-28 07:46:26 +0000693
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000694SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000695 const {
696 SelectionDAG &DAG = DCI.DAG;
697 unsigned opc = N->getOpcode();
698
699 switch (opc) {
700 default: break;
701 case ISD::ADDE:
702 return PerformADDECombine(N, DAG, DCI, Subtarget);
703 case ISD::SUBE:
704 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000705 case ISD::SDIVREM:
706 case ISD::UDIVREM:
707 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000708 case ISD::SELECT:
709 return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000710 case ISD::AND:
711 return PerformANDCombine(N, DAG, DCI, Subtarget);
712 case ISD::OR:
713 return PerformORCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000714 }
715
716 return SDValue();
717}
718
Dan Gohman475871a2008-07-27 21:46:04 +0000719SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000720LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000721{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000722 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000723 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000724 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000725 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
726 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000727 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000728 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000729 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
730 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000731 case ISD::SELECT: return LowerSELECT(Op, DAG);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000732 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000733 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000734 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +0000735 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Akira Hatanakadb548262011-07-19 23:30:50 +0000736 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG);
Eli Friedman14648462011-07-27 22:21:52 +0000737 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000738 }
Dan Gohman475871a2008-07-27 21:46:04 +0000739 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000740}
741
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000742//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000743// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000744//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000745
746// AddLiveIn - This helper function adds the specified physical register to the
747// MachineFunction as a live in value. It also creates a corresponding
748// virtual register for it.
749static unsigned
Craig Topper44d23822012-02-22 05:59:10 +0000750AddLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000751{
752 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000753 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
754 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000755 return VReg;
756}
757
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000758// Get fp branch code (not opcode) from condition code.
759static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
760 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
761 return Mips::BRANCH_T;
762
Akira Hatanaka82099682011-12-19 19:52:25 +0000763 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
764 "Invalid CondCode.");
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000765
Akira Hatanaka82099682011-12-19 19:52:25 +0000766 return Mips::BRANCH_F;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000767}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000768
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000769/*
Akira Hatanaka14487d42011-06-07 19:28:39 +0000770static MachineBasicBlock* ExpandCondMov(MachineInstr *MI, MachineBasicBlock *BB,
771 DebugLoc dl,
772 const MipsSubtarget* Subtarget,
773 const TargetInstrInfo *TII,
774 bool isFPCmp, unsigned Opc) {
775 // There is no need to expand CMov instructions if target has
776 // conditional moves.
777 if (Subtarget->hasCondMov())
778 return BB;
779
780 // To "insert" a SELECT_CC instruction, we actually have to insert the
781 // diamond control-flow pattern. The incoming instruction knows the
782 // destination vreg to set, the condition code register to branch on, the
783 // true/false values to select between, and a branch opcode to use.
784 const BasicBlock *LLVM_BB = BB->getBasicBlock();
785 MachineFunction::iterator It = BB;
786 ++It;
787
788 // thisMBB:
789 // ...
790 // TrueVal = ...
791 // setcc r1, r2, r3
792 // bNE r1, r0, copy1MBB
793 // fallthrough --> copy0MBB
794 MachineBasicBlock *thisMBB = BB;
795 MachineFunction *F = BB->getParent();
796 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
797 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
798 F->insert(It, copy0MBB);
799 F->insert(It, sinkMBB);
800
801 // Transfer the remainder of BB and its successor edges to sinkMBB.
802 sinkMBB->splice(sinkMBB->begin(), BB,
803 llvm::next(MachineBasicBlock::iterator(MI)),
804 BB->end());
805 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
806
807 // Next, add the true and fallthrough blocks as its successors.
808 BB->addSuccessor(copy0MBB);
809 BB->addSuccessor(sinkMBB);
810
811 // Emit the right instruction according to the type of the operands compared
812 if (isFPCmp)
813 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
814 else
815 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
816 .addReg(Mips::ZERO).addMBB(sinkMBB);
817
818 // copy0MBB:
819 // %FalseValue = ...
820 // # fallthrough to sinkMBB
821 BB = copy0MBB;
822
823 // Update machine-CFG edges
824 BB->addSuccessor(sinkMBB);
825
826 // sinkMBB:
827 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
828 // ...
829 BB = sinkMBB;
830
831 if (isFPCmp)
832 BuildMI(*BB, BB->begin(), dl,
833 TII->get(Mips::PHI), MI->getOperand(0).getReg())
834 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
835 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
836 else
837 BuildMI(*BB, BB->begin(), dl,
838 TII->get(Mips::PHI), MI->getOperand(0).getReg())
839 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
840 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
841
842 MI->eraseFromParent(); // The pseudo instruction is gone now.
843 return BB;
844}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000845*/
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000846MachineBasicBlock *
847MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000848 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000849 switch (MI->getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +0000850 default: llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000851 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000852 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000853 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
854 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000855 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000856 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
857 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000858 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000859 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000860 case Mips::ATOMIC_LOAD_ADD_I64:
861 case Mips::ATOMIC_LOAD_ADD_I64_P8:
862 return EmitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000863
864 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000865 case Mips::ATOMIC_LOAD_AND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000866 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
867 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000868 case Mips::ATOMIC_LOAD_AND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000869 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
870 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000871 case Mips::ATOMIC_LOAD_AND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000872 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +0000873 case Mips::ATOMIC_LOAD_AND_I64:
874 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanaka73866122011-11-12 02:38:12 +0000875 return EmitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000876
877 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000878 case Mips::ATOMIC_LOAD_OR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000879 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
880 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000881 case Mips::ATOMIC_LOAD_OR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000882 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
883 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000884 case Mips::ATOMIC_LOAD_OR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000885 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000886 case Mips::ATOMIC_LOAD_OR_I64:
887 case Mips::ATOMIC_LOAD_OR_I64_P8:
888 return EmitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000889
890 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000891 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000892 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
893 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000894 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000895 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
896 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000897 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000898 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000899 case Mips::ATOMIC_LOAD_XOR_I64:
900 case Mips::ATOMIC_LOAD_XOR_I64_P8:
901 return EmitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000902
903 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000904 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000905 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
906 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000907 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000908 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
909 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000910 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000911 return EmitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +0000912 case Mips::ATOMIC_LOAD_NAND_I64:
913 case Mips::ATOMIC_LOAD_NAND_I64_P8:
914 return EmitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000915
916 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000917 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000918 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
919 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000920 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000921 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
922 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000923 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000924 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000925 case Mips::ATOMIC_LOAD_SUB_I64:
926 case Mips::ATOMIC_LOAD_SUB_I64_P8:
927 return EmitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000928
929 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000930 case Mips::ATOMIC_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000931 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
932 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000933 case Mips::ATOMIC_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000934 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
935 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000936 case Mips::ATOMIC_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000937 return EmitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +0000938 case Mips::ATOMIC_SWAP_I64:
939 case Mips::ATOMIC_SWAP_I64_P8:
940 return EmitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000941
942 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000943 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000944 return EmitAtomicCmpSwapPartword(MI, BB, 1);
945 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000946 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000947 return EmitAtomicCmpSwapPartword(MI, BB, 2);
948 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000949 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000950 return EmitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +0000951 case Mips::ATOMIC_CMP_SWAP_I64:
952 case Mips::ATOMIC_CMP_SWAP_I64_P8:
953 return EmitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000954 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000955}
956
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000957// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
958// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
959MachineBasicBlock *
960MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +0000961 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000962 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +0000963 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000964
965 MachineFunction *MF = BB->getParent();
966 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +0000967 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000968 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
969 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +0000970 unsigned LL, SC, AND, NOR, ZERO, BEQ;
971
972 if (Size == 4) {
973 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
974 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
975 AND = Mips::AND;
976 NOR = Mips::NOR;
977 ZERO = Mips::ZERO;
978 BEQ = Mips::BEQ;
979 }
980 else {
981 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
982 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
983 AND = Mips::AND64;
984 NOR = Mips::NOR64;
985 ZERO = Mips::ZERO_64;
986 BEQ = Mips::BEQ64;
987 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000988
Akira Hatanaka4061da12011-07-19 20:11:17 +0000989 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000990 unsigned Ptr = MI->getOperand(1).getReg();
991 unsigned Incr = MI->getOperand(2).getReg();
992
Akira Hatanaka4061da12011-07-19 20:11:17 +0000993 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
994 unsigned AndRes = RegInfo.createVirtualRegister(RC);
995 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000996
997 // insert new blocks after the current block
998 const BasicBlock *LLVM_BB = BB->getBasicBlock();
999 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1000 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1001 MachineFunction::iterator It = BB;
1002 ++It;
1003 MF->insert(It, loopMBB);
1004 MF->insert(It, exitMBB);
1005
1006 // Transfer the remainder of BB and its successor edges to exitMBB.
1007 exitMBB->splice(exitMBB->begin(), BB,
1008 llvm::next(MachineBasicBlock::iterator(MI)),
1009 BB->end());
1010 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1011
1012 // thisMBB:
1013 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001014 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001015 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001016 loopMBB->addSuccessor(loopMBB);
1017 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001018
1019 // loopMBB:
1020 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001021 // <binop> storeval, oldval, incr
1022 // sc success, storeval, 0(ptr)
1023 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001024 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001025 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001026 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001027 // and andres, oldval, incr
1028 // nor storeval, $0, andres
Akira Hatanaka59068062011-11-11 04:14:30 +00001029 BuildMI(BB, dl, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
1030 BuildMI(BB, dl, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001031 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001032 // <binop> storeval, oldval, incr
1033 BuildMI(BB, dl, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001034 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001035 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001036 }
Akira Hatanaka59068062011-11-11 04:14:30 +00001037 BuildMI(BB, dl, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1038 BuildMI(BB, dl, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001039
1040 MI->eraseFromParent(); // The instruction is gone now.
1041
Akira Hatanaka939ece12011-07-19 03:42:13 +00001042 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001043}
1044
1045MachineBasicBlock *
1046MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001047 MachineBasicBlock *BB,
1048 unsigned Size, unsigned BinOpcode,
1049 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001050 assert((Size == 1 || Size == 2) &&
1051 "Unsupported size for EmitAtomicBinaryPartial.");
1052
1053 MachineFunction *MF = BB->getParent();
1054 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1055 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1056 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1057 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001058 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1059 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001060
1061 unsigned Dest = MI->getOperand(0).getReg();
1062 unsigned Ptr = MI->getOperand(1).getReg();
1063 unsigned Incr = MI->getOperand(2).getReg();
1064
Akira Hatanaka4061da12011-07-19 20:11:17 +00001065 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1066 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001067 unsigned Mask = RegInfo.createVirtualRegister(RC);
1068 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001069 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1070 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001071 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001072 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1073 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1074 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1075 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1076 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001077 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001078 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1079 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1080 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1081 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1082 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001083
1084 // insert new blocks after the current block
1085 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1086 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001087 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001088 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1089 MachineFunction::iterator It = BB;
1090 ++It;
1091 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001092 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001093 MF->insert(It, exitMBB);
1094
1095 // Transfer the remainder of BB and its successor edges to exitMBB.
1096 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001097 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001098 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1099
Akira Hatanaka81b44112011-07-19 17:09:53 +00001100 BB->addSuccessor(loopMBB);
1101 loopMBB->addSuccessor(loopMBB);
1102 loopMBB->addSuccessor(sinkMBB);
1103 sinkMBB->addSuccessor(exitMBB);
1104
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001105 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001106 // addiu masklsb2,$0,-4 # 0xfffffffc
1107 // and alignedaddr,ptr,masklsb2
1108 // andi ptrlsb2,ptr,3
1109 // sll shiftamt,ptrlsb2,3
1110 // ori maskupper,$0,255 # 0xff
1111 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001112 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001113 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001114
1115 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001116 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1117 .addReg(Mips::ZERO).addImm(-4);
1118 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1119 .addReg(Ptr).addReg(MaskLSB2);
1120 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1121 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1122 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1123 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001124 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1125 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001126 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001127 BuildMI(BB, dl, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001128
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001129 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001130 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001131 // ll oldval,0(alignedaddr)
1132 // binop binopres,oldval,incr2
1133 // and newval,binopres,mask
1134 // and maskedoldval0,oldval,mask2
1135 // or storeval,maskedoldval0,newval
1136 // sc success,storeval,0(alignedaddr)
1137 // beq success,$0,loopMBB
1138
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001139 // atomic.swap
1140 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001141 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001142 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001143 // and maskedoldval0,oldval,mask2
1144 // or storeval,maskedoldval0,newval
1145 // sc success,storeval,0(alignedaddr)
1146 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001147
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001148 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001149 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001150 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001151 // and andres, oldval, incr2
1152 // nor binopres, $0, andres
1153 // and newval, binopres, mask
1154 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1155 BuildMI(BB, dl, TII->get(Mips::NOR), BinOpRes)
1156 .addReg(Mips::ZERO).addReg(AndRes);
1157 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001158 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001159 // <binop> binopres, oldval, incr2
1160 // and newval, binopres, mask
1161 BuildMI(BB, dl, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1162 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001163 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001164 // and newval, incr2, mask
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001165 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001166 }
Jia Liubb481f82012-02-28 07:46:26 +00001167
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001168 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001169 .addReg(OldVal).addReg(Mask2);
1170 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001171 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001172 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001173 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001174 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001175 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001176
Akira Hatanaka939ece12011-07-19 03:42:13 +00001177 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001178 // and maskedoldval1,oldval,mask
1179 // srl srlres,maskedoldval1,shiftamt
1180 // sll sllres,srlres,24
1181 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001182 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001183 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001184
Akira Hatanaka4061da12011-07-19 20:11:17 +00001185 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1186 .addReg(OldVal).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001187 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1188 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001189 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1190 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001191 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001192 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001193
1194 MI->eraseFromParent(); // The instruction is gone now.
1195
Akira Hatanaka939ece12011-07-19 03:42:13 +00001196 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001197}
1198
1199MachineBasicBlock *
1200MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001201 MachineBasicBlock *BB,
1202 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001203 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001204
1205 MachineFunction *MF = BB->getParent();
1206 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001207 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001208 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1209 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001210 unsigned LL, SC, ZERO, BNE, BEQ;
1211
1212 if (Size == 4) {
1213 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1214 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1215 ZERO = Mips::ZERO;
1216 BNE = Mips::BNE;
1217 BEQ = Mips::BEQ;
1218 }
1219 else {
1220 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1221 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1222 ZERO = Mips::ZERO_64;
1223 BNE = Mips::BNE64;
1224 BEQ = Mips::BEQ64;
1225 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001226
1227 unsigned Dest = MI->getOperand(0).getReg();
1228 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001229 unsigned OldVal = MI->getOperand(2).getReg();
1230 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001231
Akira Hatanaka4061da12011-07-19 20:11:17 +00001232 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001233
1234 // insert new blocks after the current block
1235 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1236 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1237 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1238 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1239 MachineFunction::iterator It = BB;
1240 ++It;
1241 MF->insert(It, loop1MBB);
1242 MF->insert(It, loop2MBB);
1243 MF->insert(It, exitMBB);
1244
1245 // Transfer the remainder of BB and its successor edges to exitMBB.
1246 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001247 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001248 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1249
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001250 // thisMBB:
1251 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001252 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001253 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001254 loop1MBB->addSuccessor(exitMBB);
1255 loop1MBB->addSuccessor(loop2MBB);
1256 loop2MBB->addSuccessor(loop1MBB);
1257 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001258
1259 // loop1MBB:
1260 // ll dest, 0(ptr)
1261 // bne dest, oldval, exitMBB
1262 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001263 BuildMI(BB, dl, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1264 BuildMI(BB, dl, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001265 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001266
1267 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001268 // sc success, newval, 0(ptr)
1269 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001270 BB = loop2MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001271 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001272 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001273 BuildMI(BB, dl, TII->get(BEQ))
1274 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001275
1276 MI->eraseFromParent(); // The instruction is gone now.
1277
Akira Hatanaka939ece12011-07-19 03:42:13 +00001278 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001279}
1280
1281MachineBasicBlock *
1282MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001283 MachineBasicBlock *BB,
1284 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001285 assert((Size == 1 || Size == 2) &&
1286 "Unsupported size for EmitAtomicCmpSwapPartial.");
1287
1288 MachineFunction *MF = BB->getParent();
1289 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1290 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1291 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1292 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001293 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1294 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001295
1296 unsigned Dest = MI->getOperand(0).getReg();
1297 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001298 unsigned CmpVal = MI->getOperand(2).getReg();
1299 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001300
Akira Hatanaka4061da12011-07-19 20:11:17 +00001301 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1302 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001303 unsigned Mask = RegInfo.createVirtualRegister(RC);
1304 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001305 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1306 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1307 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1308 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1309 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1310 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1311 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1312 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1313 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1314 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1315 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1316 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1317 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1318 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001319
1320 // insert new blocks after the current block
1321 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1322 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1323 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001324 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001325 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1326 MachineFunction::iterator It = BB;
1327 ++It;
1328 MF->insert(It, loop1MBB);
1329 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001330 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001331 MF->insert(It, exitMBB);
1332
1333 // Transfer the remainder of BB and its successor edges to exitMBB.
1334 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001335 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001336 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1337
Akira Hatanaka81b44112011-07-19 17:09:53 +00001338 BB->addSuccessor(loop1MBB);
1339 loop1MBB->addSuccessor(sinkMBB);
1340 loop1MBB->addSuccessor(loop2MBB);
1341 loop2MBB->addSuccessor(loop1MBB);
1342 loop2MBB->addSuccessor(sinkMBB);
1343 sinkMBB->addSuccessor(exitMBB);
1344
Akira Hatanaka70564a92011-07-19 18:14:26 +00001345 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001346 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001347 // addiu masklsb2,$0,-4 # 0xfffffffc
1348 // and alignedaddr,ptr,masklsb2
1349 // andi ptrlsb2,ptr,3
1350 // sll shiftamt,ptrlsb2,3
1351 // ori maskupper,$0,255 # 0xff
1352 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001353 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001354 // andi maskedcmpval,cmpval,255
1355 // sll shiftedcmpval,maskedcmpval,shiftamt
1356 // andi maskednewval,newval,255
1357 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001358 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001359 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1360 .addReg(Mips::ZERO).addImm(-4);
1361 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1362 .addReg(Ptr).addReg(MaskLSB2);
1363 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1364 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1365 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1366 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001367 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1368 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001369 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001370 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedCmpVal)
1371 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001372 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedCmpVal)
1373 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001374 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedNewVal)
1375 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001376 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedNewVal)
1377 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001378
1379 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001380 // ll oldval,0(alginedaddr)
1381 // and maskedoldval0,oldval,mask
1382 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001383 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001384 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001385 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
1386 .addReg(OldVal).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001387 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001388 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001389
1390 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001391 // and maskedoldval1,oldval,mask2
1392 // or storeval,maskedoldval1,shiftednewval
1393 // sc success,storeval,0(alignedaddr)
1394 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001395 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001396 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1397 .addReg(OldVal).addReg(Mask2);
1398 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
1399 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001400 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001401 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001402 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001403 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001404
Akira Hatanaka939ece12011-07-19 03:42:13 +00001405 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001406 // srl srlres,maskedoldval0,shiftamt
1407 // sll sllres,srlres,24
1408 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001409 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001410 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001411
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001412 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1413 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001414 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1415 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001416 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001417 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001418
1419 MI->eraseFromParent(); // The instruction is gone now.
1420
Akira Hatanaka939ece12011-07-19 03:42:13 +00001421 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001422}
1423
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001424//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001425// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001426//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001427SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001428LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001429{
Akira Hatanaka21afc632011-06-21 00:40:49 +00001430 MachineFunction &MF = DAG.getMachineFunction();
1431 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001432 unsigned SP = IsN64 ? Mips::SP_64 : Mips::SP;
Akira Hatanaka21afc632011-06-21 00:40:49 +00001433
1434 assert(getTargetMachine().getFrameLowering()->getStackAlignment() >=
Akira Hatanaka053546c2011-05-25 02:20:00 +00001435 cast<ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue() &&
1436 "Cannot lower if the alignment of the allocated space is larger than \
1437 that of the stack.");
1438
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001439 SDValue Chain = Op.getOperand(0);
1440 SDValue Size = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001441 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001442
1443 // Get a reference from Mips stack pointer
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001444 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, SP, getPointerTy());
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001445
1446 // Subtract the dynamic size from the actual stack size to
1447 // obtain the new stack size.
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001448 SDValue Sub = DAG.getNode(ISD::SUB, dl, getPointerTy(), StackPointer, Size);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001449
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001450 // The Sub result contains the new stack start address, so it
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001451 // must be placed in the stack pointer register.
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001452 Chain = DAG.getCopyToReg(StackPointer.getValue(1), dl, SP, Sub, SDValue());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001453
1454 // This node always has two return values: a new stack pointer
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001455 // value and a chain
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001456 SDVTList VTLs = DAG.getVTList(getPointerTy(), MVT::Other);
Akira Hatanaka21afc632011-06-21 00:40:49 +00001457 SDValue Ptr = DAG.getFrameIndex(MipsFI->getDynAllocFI(), getPointerTy());
1458 SDValue Ops[] = { Chain, Ptr, Chain.getValue(1) };
1459
1460 return DAG.getNode(MipsISD::DynAlloc, dl, VTLs, Ops, 3);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001461}
1462
1463SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001464LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001465{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001466 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001467 // the block to branch to if the condition is true.
1468 SDValue Chain = Op.getOperand(0);
1469 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00001470 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001471
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001472 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
1473
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001474 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001475 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001476 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001477
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001478 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001479 Mips::CondCode CC =
1480 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001481 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001482
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001483 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001484 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001485}
1486
1487SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001488LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001489{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001490 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001491
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001492 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001493 if (Cond.getOpcode() != MipsISD::FPCmp)
1494 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001495
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001496 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1497 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001498}
1499
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001500SDValue MipsTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1501 SDValue Cond = CreateFPCmp(DAG, Op);
1502
1503 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1504 "Floating point operand expected.");
1505
1506 SDValue True = DAG.getConstant(1, MVT::i32);
1507 SDValue False = DAG.getConstant(0, MVT::i32);
1508
1509 return CreateCMovFP(DAG, Cond, True, False, Op.getDebugLoc());
1510}
1511
Dan Gohmand858e902010-04-17 15:26:15 +00001512SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
1513 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001514 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001515 DebugLoc dl = Op.getDebugLoc();
Jia Liubb481f82012-02-28 07:46:26 +00001516 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001517
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001518 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Chris Lattnere3736f82009-08-13 05:41:27 +00001519 SDVTList VTs = DAG.getVTList(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001520
Chris Lattnerb71b9092009-08-13 06:28:06 +00001521 MipsTargetObjectFile &TLOF = (MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001522
Chris Lattnere3736f82009-08-13 05:41:27 +00001523 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001524 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
1525 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001526 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +00001527 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
1528 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001529 return DAG.getNode(ISD::ADD, dl, MVT::i32, GOT, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001530 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001531 // %hi/%lo relocation
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001532 SDValue GAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1533 MipsII::MO_ABS_HI);
1534 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1535 MipsII::MO_ABS_LO);
1536 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GAHi, 1);
1537 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001538 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001539 }
1540
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001541 EVT ValTy = Op.getValueType();
1542 bool HasGotOfst = (GV->hasInternalLinkage() ||
1543 (GV->hasLocalLinkage() && !isa<Function>(GV)));
1544 unsigned GotFlag = IsN64 ?
1545 (HasGotOfst ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT_DISP) :
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +00001546 (HasGotOfst ? MipsII::MO_GOT : MipsII::MO_GOT16);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001547 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0, GotFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001548 GA = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), GA);
Akira Hatanaka82099682011-12-19 19:52:25 +00001549 SDValue ResNode = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), GA,
1550 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka0f843822011-06-07 18:58:42 +00001551 // On functions and global targets not internal linked only
1552 // a load from got/GP is necessary for PIC to work.
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001553 if (!HasGotOfst)
Akira Hatanaka0f843822011-06-07 18:58:42 +00001554 return ResNode;
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001555 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0,
1556 IsN64 ? MipsII::MO_GOT_OFST :
1557 MipsII::MO_ABS_LO);
1558 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, GALo);
1559 return DAG.getNode(ISD::ADD, dl, ValTy, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001560}
1561
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001562SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
1563 SelectionDAG &DAG) const {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001564 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
1565 // FIXME there isn't actually debug info here
1566 DebugLoc dl = Op.getDebugLoc();
1567
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001568 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001569 // %hi/%lo relocation
Akira Hatanaka82099682011-12-19 19:52:25 +00001570 SDValue BAHi = DAG.getBlockAddress(BA, MVT::i32, true, MipsII::MO_ABS_HI);
1571 SDValue BALo = DAG.getBlockAddress(BA, MVT::i32, true, MipsII::MO_ABS_LO);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001572 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, MVT::i32, BAHi);
1573 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALo);
1574 return DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001575 }
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001576
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001577 EVT ValTy = Op.getValueType();
1578 unsigned GOTFlag = IsN64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1579 unsigned OFSTFlag = IsN64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
1580 SDValue BAGOTOffset = DAG.getBlockAddress(BA, ValTy, true, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001581 BAGOTOffset = DAG.getNode(MipsISD::Wrapper, dl, ValTy,
1582 GetGlobalReg(DAG, ValTy), BAGOTOffset);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001583 SDValue BALOOffset = DAG.getBlockAddress(BA, ValTy, true, OFSTFlag);
Akira Hatanaka82099682011-12-19 19:52:25 +00001584 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), BAGOTOffset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001585 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001586 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, BALOOffset);
1587 return DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001588}
1589
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001590SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001591LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001592{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001593 // If the relocation model is PIC, use the General Dynamic TLS Model or
1594 // Local Dynamic TLS model, otherwise use the Initial Exec or
1595 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001596
1597 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1598 DebugLoc dl = GA->getDebugLoc();
1599 const GlobalValue *GV = GA->getGlobal();
1600 EVT PtrVT = getPointerTy();
1601
1602 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
1603 // General Dynamic TLS Model
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001604 bool LocalDynamic = GV->hasInternalLinkage();
1605 unsigned Flag = LocalDynamic ? MipsII::MO_TLSLDM :MipsII::MO_TLSGD;
1606 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, Flag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001607 SDValue Argument = DAG.getNode(MipsISD::Wrapper, dl, PtrVT,
1608 GetGlobalReg(DAG, PtrVT), TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001609 unsigned PtrSize = PtrVT.getSizeInBits();
1610 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1611
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001612 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001613
1614 ArgListTy Args;
1615 ArgListEntry Entry;
1616 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001617 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001618 Args.push_back(Entry);
Jia Liubb481f82012-02-28 07:46:26 +00001619
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001620 std::pair<SDValue, SDValue> CallResult =
Akira Hatanakaca074792011-12-08 20:34:32 +00001621 LowerCallTo(DAG.getEntryNode(), PtrTy,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001622 false, false, false, false, 0, CallingConv::C,
1623 /*isTailCall=*/false, /*doesNotRet=*/false,
1624 /*isReturnValueUsed=*/true,
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001625 TlsGetAddr, Args, DAG, dl);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001626
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001627 SDValue Ret = CallResult.first;
1628
1629 if (!LocalDynamic)
1630 return Ret;
1631
1632 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1633 MipsII::MO_DTPREL_HI);
1634 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1635 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1636 MipsII::MO_DTPREL_LO);
1637 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1638 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Ret);
1639 return DAG.getNode(ISD::ADD, dl, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001640 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001641
1642 SDValue Offset;
1643 if (GV->isDeclaration()) {
1644 // Initial Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001645 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001646 MipsII::MO_GOTTPREL);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001647 TGA = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1648 TGA);
Akira Hatanakaca074792011-12-08 20:34:32 +00001649 Offset = DAG.getLoad(PtrVT, dl,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001650 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001651 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001652 } else {
1653 // Local Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001654 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001655 MipsII::MO_TPREL_HI);
Akira Hatanakaca074792011-12-08 20:34:32 +00001656 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001657 MipsII::MO_TPREL_LO);
Akira Hatanakaca074792011-12-08 20:34:32 +00001658 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1659 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1660 Offset = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001661 }
1662
1663 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
1664 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001665}
1666
1667SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001668LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001669{
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001670 SDValue HiPart, JTI, JTILo;
Dale Johannesende064702009-02-06 21:50:26 +00001671 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001672 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001673 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Owen Andersone50ed302009-08-10 22:56:29 +00001674 EVT PtrVT = Op.getValueType();
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001675 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001676
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001677 if (!IsPIC && !IsN64) {
1678 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_HI);
1679 HiPart = DAG.getNode(MipsISD::Hi, dl, PtrVT, JTI);
1680 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_LO);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001681 } else {// Emit Load from Global Pointer
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001682 unsigned GOTFlag = IsN64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1683 unsigned OfstFlag = IsN64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
1684 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001685 JTI = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1686 JTI);
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001687 HiPart = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), JTI,
1688 MachinePointerInfo(), false, false, false, 0);
1689 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OfstFlag);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001690 }
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001691
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001692 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, JTILo);
1693 return DAG.getNode(ISD::ADD, dl, PtrVT, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001694}
1695
Dan Gohman475871a2008-07-27 21:46:04 +00001696SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001697LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001698{
Dan Gohman475871a2008-07-27 21:46:04 +00001699 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001700 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001701 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +00001702 // FIXME there isn't actually debug info here
1703 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001704
1705 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001706 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001707 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001708 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001709 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001710 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001711 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1712 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001713 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001714
Akira Hatanaka13daee32012-03-27 02:55:31 +00001715 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001716 SDValue CPHi = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001717 N->getOffset(), MipsII::MO_ABS_HI);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001718 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001719 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001720 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CPHi);
1721 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001722 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001723 } else {
Akira Hatanaka620db892011-11-16 22:44:38 +00001724 EVT ValTy = Op.getValueType();
1725 unsigned GOTFlag = IsN64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1726 unsigned OFSTFlag = IsN64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
1727 SDValue CP = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1728 N->getOffset(), GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001729 CP = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), CP);
Akira Hatanaka82099682011-12-19 19:52:25 +00001730 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), CP,
1731 MachinePointerInfo::getConstantPool(), false,
1732 false, false, 0);
Akira Hatanaka620db892011-11-16 22:44:38 +00001733 SDValue CPLo = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1734 N->getOffset(), OFSTFlag);
1735 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, CPLo);
1736 ResNode = DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001737 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001738
1739 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001740}
1741
Dan Gohmand858e902010-04-17 15:26:15 +00001742SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001743 MachineFunction &MF = DAG.getMachineFunction();
1744 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1745
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001746 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001747 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1748 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001749
1750 // vastart just stores the address of the VarArgsFrameIndex slot into the
1751 // memory location argument.
1752 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00001753 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00001754 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001755}
Jia Liubb481f82012-02-28 07:46:26 +00001756
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001757// Called if the size of integer registers is large enough to hold the whole
1758// floating point number.
1759static SDValue LowerFCOPYSIGNLargeIntReg(SDValue Op, SelectionDAG &DAG) {
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001760 // FIXME: Use ext/ins instructions if target architecture is Mips32r2.
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001761 EVT ValTy = Op.getValueType();
1762 EVT IntValTy = MVT::getIntegerVT(ValTy.getSizeInBits());
1763 uint64_t Mask = (uint64_t)1 << (ValTy.getSizeInBits() - 1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001764 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001765 SDValue Op0 = DAG.getNode(ISD::BITCAST, dl, IntValTy, Op.getOperand(0));
1766 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, IntValTy, Op.getOperand(1));
1767 SDValue And0 = DAG.getNode(ISD::AND, dl, IntValTy, Op0,
1768 DAG.getConstant(Mask - 1, IntValTy));
1769 SDValue And1 = DAG.getNode(ISD::AND, dl, IntValTy, Op1,
1770 DAG.getConstant(Mask, IntValTy));
1771 SDValue Result = DAG.getNode(ISD::OR, dl, IntValTy, And0, And1);
1772 return DAG.getNode(ISD::BITCAST, dl, ValTy, Result);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001773}
1774
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001775// Called if the size of integer registers is not large enough to hold the whole
1776// floating point number (e.g. f64 & 32-bit integer register).
1777static SDValue
1778LowerFCOPYSIGNSmallIntReg(SDValue Op, SelectionDAG &DAG, bool isLittle) {
Eric Christopher471e4222011-06-08 23:55:35 +00001779 // FIXME:
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001780 // Use ext/ins instructions if target architecture is Mips32r2.
1781 // Eliminate redundant mfc1 and mtc1 instructions.
1782 unsigned LoIdx = 0, HiIdx = 1;
Eric Christopher471e4222011-06-08 23:55:35 +00001783
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001784 if (!isLittle)
1785 std::swap(LoIdx, HiIdx);
1786
1787 DebugLoc dl = Op.getDebugLoc();
1788 SDValue Word0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1789 Op.getOperand(0),
1790 DAG.getConstant(LoIdx, MVT::i32));
1791 SDValue Hi0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1792 Op.getOperand(0), DAG.getConstant(HiIdx, MVT::i32));
1793 SDValue Hi1 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1794 Op.getOperand(1), DAG.getConstant(HiIdx, MVT::i32));
1795 SDValue And0 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi0,
1796 DAG.getConstant(0x7fffffff, MVT::i32));
1797 SDValue And1 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi1,
1798 DAG.getConstant(0x80000000, MVT::i32));
1799 SDValue Word1 = DAG.getNode(ISD::OR, dl, MVT::i32, And0, And1);
1800
1801 if (!isLittle)
1802 std::swap(Word0, Word1);
1803
1804 return DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64, Word0, Word1);
1805}
1806
Akira Hatanaka82099682011-12-19 19:52:25 +00001807SDValue
1808MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001809 EVT Ty = Op.getValueType();
1810
1811 assert(Ty == MVT::f32 || Ty == MVT::f64);
1812
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001813 if (Ty == MVT::f32 || HasMips64)
1814 return LowerFCOPYSIGNLargeIntReg(Op, DAG);
Jia Liubb481f82012-02-28 07:46:26 +00001815
Akira Hatanaka82099682011-12-19 19:52:25 +00001816 return LowerFCOPYSIGNSmallIntReg(Op, DAG, Subtarget->isLittle());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001817}
1818
Akira Hatanaka2e591472011-06-02 00:24:44 +00001819SDValue MipsTargetLowering::
1820LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00001821 // check the depth
1822 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00001823 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001824
1825 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1826 MFI->setFrameAddressIsTaken(true);
1827 EVT VT = Op.getValueType();
1828 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka46ac4392011-11-11 04:11:56 +00001829 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
1830 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00001831 return FrameAddr;
1832}
1833
Akira Hatanakadb548262011-07-19 23:30:50 +00001834// TODO: set SType according to the desired memory barrier behavior.
Akira Hatanaka82099682011-12-19 19:52:25 +00001835SDValue
1836MipsTargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG& DAG) const {
Akira Hatanakadb548262011-07-19 23:30:50 +00001837 unsigned SType = 0;
1838 DebugLoc dl = Op.getDebugLoc();
1839 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1840 DAG.getConstant(SType, MVT::i32));
1841}
1842
Eli Friedman14648462011-07-27 22:21:52 +00001843SDValue MipsTargetLowering::LowerATOMIC_FENCE(SDValue Op,
1844 SelectionDAG& DAG) const {
1845 // FIXME: Need pseudo-fence for 'singlethread' fences
1846 // FIXME: Set SType for weaker fences where supported/appropriate.
1847 unsigned SType = 0;
1848 DebugLoc dl = Op.getDebugLoc();
1849 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1850 DAG.getConstant(SType, MVT::i32));
1851}
1852
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001853//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001854// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001855//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001856
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001857//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001858// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001859// Mips O32 ABI rules:
1860// ---
1861// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001862// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001863// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001864// f64 - Only passed in two aliased f32 registers if no int reg has been used
1865// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001866// not used, it must be shadowed. If only A3 is avaiable, shadow it and
1867// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001868//
1869// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001870//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001871
Duncan Sands1e96bab2010-11-04 10:49:57 +00001872static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001873 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001874 ISD::ArgFlagsTy ArgFlags, CCState &State) {
1875
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001876 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001877
Craig Topperc5eaae42012-03-11 07:57:25 +00001878 static const uint16_t IntRegs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001879 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1880 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001881 static const uint16_t F32Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001882 Mips::F12, Mips::F14
1883 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001884 static const uint16_t F64Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001885 Mips::D6, Mips::D7
1886 };
1887
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001888 // ByVal Args
1889 if (ArgFlags.isByVal()) {
1890 State.HandleByVal(ValNo, ValVT, LocVT, LocInfo,
1891 1 /*MinSize*/, 4 /*MinAlign*/, ArgFlags);
1892 unsigned NextReg = (State.getNextStackOffset() + 3) / 4;
1893 for (unsigned r = State.getFirstUnallocated(IntRegs, IntRegsSize);
1894 r < std::min(IntRegsSize, NextReg); ++r)
1895 State.AllocateReg(IntRegs[r]);
1896 return false;
1897 }
1898
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001899 // Promote i8 and i16
1900 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
1901 LocVT = MVT::i32;
1902 if (ArgFlags.isSExt())
1903 LocInfo = CCValAssign::SExt;
1904 else if (ArgFlags.isZExt())
1905 LocInfo = CCValAssign::ZExt;
1906 else
1907 LocInfo = CCValAssign::AExt;
1908 }
1909
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001910 unsigned Reg;
1911
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001912 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
1913 // is true: function is vararg, argument is 3rd or higher, there is previous
1914 // argument which is not f32 or f64.
1915 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
1916 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001917 unsigned OrigAlign = ArgFlags.getOrigAlign();
1918 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001919
1920 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001921 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001922 // If this is the first part of an i64 arg,
1923 // the allocated register must be either A0 or A2.
1924 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
1925 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001926 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001927 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
1928 // Allocate int register and shadow next int register. If first
1929 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001930 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1931 if (Reg == Mips::A1 || Reg == Mips::A3)
1932 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1933 State.AllocateReg(IntRegs, IntRegsSize);
1934 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001935 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
1936 // we are guaranteed to find an available float register
1937 if (ValVT == MVT::f32) {
1938 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
1939 // Shadow int register
1940 State.AllocateReg(IntRegs, IntRegsSize);
1941 } else {
1942 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
1943 // Shadow int registers
1944 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
1945 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
1946 State.AllocateReg(IntRegs, IntRegsSize);
1947 State.AllocateReg(IntRegs, IntRegsSize);
1948 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001949 } else
1950 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001951
Akira Hatanakad37776d2011-05-20 21:39:54 +00001952 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
1953 unsigned Offset = State.AllocateStack(SizeInBytes, OrigAlign);
1954
1955 if (!Reg)
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001956 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakad37776d2011-05-20 21:39:54 +00001957 else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001958 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001959
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001960 return false; // CC must always match
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001961}
1962
Craig Topperc5eaae42012-03-11 07:57:25 +00001963static const uint16_t Mips64IntRegs[8] =
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00001964 {Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
1965 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64};
Craig Topperc5eaae42012-03-11 07:57:25 +00001966static const uint16_t Mips64DPRegs[8] =
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00001967 {Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
1968 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64};
1969
1970static bool CC_Mips64Byval(unsigned ValNo, MVT ValVT, MVT LocVT,
1971 CCValAssign::LocInfo LocInfo,
1972 ISD::ArgFlagsTy ArgFlags, CCState &State) {
1973 unsigned Align = std::max(ArgFlags.getByValAlign(), (unsigned)8);
1974 unsigned Size = (ArgFlags.getByValSize() + 7) / 8 * 8;
1975 unsigned FirstIdx = State.getFirstUnallocated(Mips64IntRegs, 8);
1976
1977 assert(Align <= 16 && "Cannot handle alignments larger than 16.");
1978
Jia Liubb481f82012-02-28 07:46:26 +00001979 // If byval is 16-byte aligned, the first arg register must be even.
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00001980 if ((Align == 16) && (FirstIdx % 2)) {
1981 State.AllocateReg(Mips64IntRegs[FirstIdx], Mips64DPRegs[FirstIdx]);
1982 ++FirstIdx;
1983 }
1984
1985 // Mark the registers allocated.
1986 for (unsigned I = FirstIdx; Size && (I < 8); Size -= 8, ++I)
1987 State.AllocateReg(Mips64IntRegs[I], Mips64DPRegs[I]);
1988
1989 // Allocate space on caller's stack.
1990 unsigned Offset = State.AllocateStack(Size, Align);
Jia Liubb481f82012-02-28 07:46:26 +00001991
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00001992 if (FirstIdx < 8)
1993 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Mips64IntRegs[FirstIdx],
Jia Liubb481f82012-02-28 07:46:26 +00001994 LocVT, LocInfo));
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00001995 else
1996 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
1997
1998 return true;
1999}
2000
2001#include "MipsGenCallingConv.inc"
2002
Akira Hatanaka49617092011-11-14 19:02:54 +00002003static void
Akira Hatanaka08067b22012-01-24 22:07:36 +00002004AnalyzeMips64CallOperands(CCState &CCInfo,
Akira Hatanaka49617092011-11-14 19:02:54 +00002005 const SmallVectorImpl<ISD::OutputArg> &Outs) {
2006 unsigned NumOps = Outs.size();
2007 for (unsigned i = 0; i != NumOps; ++i) {
2008 MVT ArgVT = Outs[i].VT;
2009 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
2010 bool R;
2011
2012 if (Outs[i].IsFixed)
2013 R = CC_MipsN(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
2014 else
2015 R = CC_MipsN_VarArg(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Jia Liubb481f82012-02-28 07:46:26 +00002016
Akira Hatanaka49617092011-11-14 19:02:54 +00002017 if (R) {
Benjamin Kramer6296ee32011-11-14 19:51:48 +00002018#ifndef NDEBUG
Akira Hatanaka49617092011-11-14 19:02:54 +00002019 dbgs() << "Call operand #" << i << " has unhandled type "
2020 << EVT(ArgVT).getEVTString();
2021#endif
2022 llvm_unreachable(0);
2023 }
2024 }
2025}
2026
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002027//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002028// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002029//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002030
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002031static const unsigned O32IntRegsSize = 4;
2032
Craig Topperc5eaae42012-03-11 07:57:25 +00002033static const uint16_t O32IntRegs[] = {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002034 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2035};
2036
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002037// Return next O32 integer argument register.
2038static unsigned getNextIntArgReg(unsigned Reg) {
2039 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2040 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2041}
2042
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002043// Write ByVal Arg to arg registers and stack.
2044static void
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002045WriteByValArg(SDValue& ByValChain, SDValue Chain, DebugLoc dl,
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002046 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
2047 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
2048 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Akira Hatanakaedacba82011-05-25 17:32:06 +00002049 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002050 MVT PtrType, bool isLittle) {
2051 unsigned LocMemOffset = VA.getLocMemOffset();
2052 unsigned Offset = 0;
2053 uint32_t RemainingSize = Flags.getByValSize();
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +00002054 unsigned ByValAlign = Flags.getByValAlign();
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002055
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002056 // Copy the first 4 words of byval arg to registers A0 - A3.
2057 // FIXME: Use a stricter alignment if it enables better optimization in passes
2058 // run later.
2059 for (; RemainingSize >= 4 && LocMemOffset < 4 * 4;
2060 Offset += 4, RemainingSize -= 4, LocMemOffset += 4) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002061 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002062 DAG.getConstant(Offset, MVT::i32));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002063 SDValue LoadVal = DAG.getLoad(MVT::i32, dl, Chain, LoadPtr,
Akira Hatanaka82099682011-12-19 19:52:25 +00002064 MachinePointerInfo(), false, false, false,
2065 std::min(ByValAlign, (unsigned )4));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002066 MemOpChains.push_back(LoadVal.getValue(1));
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002067 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002068 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2069 }
2070
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002071 if (RemainingSize == 0)
2072 return;
2073
2074 // If there still is a register available for argument passing, write the
2075 // remaining part of the structure to it using subword loads and shifts.
2076 if (LocMemOffset < 4 * 4) {
2077 assert(RemainingSize <= 3 && RemainingSize >= 1 &&
2078 "There must be one to three bytes remaining.");
2079 unsigned LoadSize = (RemainingSize == 3 ? 2 : RemainingSize);
2080 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2081 DAG.getConstant(Offset, MVT::i32));
2082 unsigned Alignment = std::min(ByValAlign, (unsigned )4);
2083 SDValue LoadVal = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2084 LoadPtr, MachinePointerInfo(),
2085 MVT::getIntegerVT(LoadSize * 8), false,
2086 false, Alignment);
2087 MemOpChains.push_back(LoadVal.getValue(1));
2088
2089 // If target is big endian, shift it to the most significant half-word or
2090 // byte.
2091 if (!isLittle)
2092 LoadVal = DAG.getNode(ISD::SHL, dl, MVT::i32, LoadVal,
2093 DAG.getConstant(32 - LoadSize * 8, MVT::i32));
2094
2095 Offset += LoadSize;
2096 RemainingSize -= LoadSize;
2097
2098 // Read second subword if necessary.
2099 if (RemainingSize != 0) {
2100 assert(RemainingSize == 1 && "There must be one byte remaining.");
Jia Liubb481f82012-02-28 07:46:26 +00002101 LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002102 DAG.getConstant(Offset, MVT::i32));
2103 unsigned Alignment = std::min(ByValAlign, (unsigned )2);
2104 SDValue Subword = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2105 LoadPtr, MachinePointerInfo(),
2106 MVT::i8, false, false, Alignment);
2107 MemOpChains.push_back(Subword.getValue(1));
2108 // Insert the loaded byte to LoadVal.
2109 // FIXME: Use INS if supported by target.
2110 unsigned ShiftAmt = isLittle ? 16 : 8;
2111 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i32, Subword,
2112 DAG.getConstant(ShiftAmt, MVT::i32));
2113 LoadVal = DAG.getNode(ISD::OR, dl, MVT::i32, LoadVal, Shift);
2114 }
2115
2116 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
2117 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2118 return;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002119 }
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002120
2121 // Create a fixed object on stack at offset LocMemOffset and copy
2122 // remaining part of byval arg to it using memcpy.
2123 SDValue Src = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2124 DAG.getConstant(Offset, MVT::i32));
2125 LastFI = MFI->CreateFixedObject(RemainingSize, LocMemOffset, true);
2126 SDValue Dst = DAG.getFrameIndex(LastFI, PtrType);
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002127 ByValChain = DAG.getMemcpy(ByValChain, dl, Dst, Src,
2128 DAG.getConstant(RemainingSize, MVT::i32),
2129 std::min(ByValAlign, (unsigned)4),
2130 /*isVolatile=*/false, /*AlwaysInline=*/false,
2131 MachinePointerInfo(0), MachinePointerInfo(0));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002132}
2133
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002134// Copy Mips64 byVal arg to registers and stack.
2135void static
2136PassByValArg64(SDValue& ByValChain, SDValue Chain, DebugLoc dl,
2137 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
2138 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
2139 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
2140 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2141 EVT PtrTy, bool isLittle) {
2142 unsigned ByValSize = Flags.getByValSize();
2143 unsigned Alignment = std::min(Flags.getByValAlign(), (unsigned)8);
2144 bool IsRegLoc = VA.isRegLoc();
2145 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
2146 unsigned LocMemOffset = 0;
Akira Hatanaka16040852011-11-15 18:42:25 +00002147 unsigned MemCpySize = ByValSize;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002148
2149 if (!IsRegLoc)
2150 LocMemOffset = VA.getLocMemOffset();
2151 else {
Craig Topperc5eaae42012-03-11 07:57:25 +00002152 const uint16_t *Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8,
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002153 VA.getLocReg());
Craig Topperc5eaae42012-03-11 07:57:25 +00002154 const uint16_t *RegEnd = Mips64IntRegs + 8;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002155
2156 // Copy double words to registers.
2157 for (; (Reg != RegEnd) && (ByValSize >= Offset + 8); ++Reg, Offset += 8) {
2158 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2159 DAG.getConstant(Offset, PtrTy));
2160 SDValue LoadVal = DAG.getLoad(MVT::i64, dl, Chain, LoadPtr,
2161 MachinePointerInfo(), false, false, false,
2162 Alignment);
2163 MemOpChains.push_back(LoadVal.getValue(1));
2164 RegsToPass.push_back(std::make_pair(*Reg, LoadVal));
2165 }
2166
Jia Liubb481f82012-02-28 07:46:26 +00002167 // Return if the struct has been fully copied.
Akira Hatanaka16040852011-11-15 18:42:25 +00002168 if (!(MemCpySize = ByValSize - Offset))
2169 return;
2170
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002171 // If there is an argument register available, copy the remainder of the
2172 // byval argument with sub-doubleword loads and shifts.
Akira Hatanaka16040852011-11-15 18:42:25 +00002173 if (Reg != RegEnd) {
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002174 assert((ByValSize < Offset + 8) &&
2175 "Size of the remainder should be smaller than 8-byte.");
2176 SDValue Val;
2177 for (unsigned LoadSize = 4; Offset < ByValSize; LoadSize /= 2) {
2178 unsigned RemSize = ByValSize - Offset;
2179
2180 if (RemSize < LoadSize)
2181 continue;
Jia Liubb481f82012-02-28 07:46:26 +00002182
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002183 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2184 DAG.getConstant(Offset, PtrTy));
Jia Liubb481f82012-02-28 07:46:26 +00002185 SDValue LoadVal =
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002186 DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i64, Chain, LoadPtr,
2187 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
2188 false, false, Alignment);
2189 MemOpChains.push_back(LoadVal.getValue(1));
2190
2191 // Offset in number of bits from double word boundary.
2192 unsigned OffsetDW = (Offset % 8) * 8;
2193 unsigned Shamt = isLittle ? OffsetDW : 64 - (OffsetDW + LoadSize * 8);
2194 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i64, LoadVal,
2195 DAG.getConstant(Shamt, MVT::i32));
Jia Liubb481f82012-02-28 07:46:26 +00002196
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002197 Val = Val.getNode() ? DAG.getNode(ISD::OR, dl, MVT::i64, Val, Shift) :
2198 Shift;
2199 Offset += LoadSize;
2200 Alignment = std::min(Alignment, LoadSize);
2201 }
Jia Liubb481f82012-02-28 07:46:26 +00002202
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002203 RegsToPass.push_back(std::make_pair(*Reg, Val));
2204 return;
2205 }
2206 }
2207
Akira Hatanaka16040852011-11-15 18:42:25 +00002208 assert(MemCpySize && "MemCpySize must not be zero.");
2209
2210 // Create a fixed object on stack at offset LocMemOffset and copy
2211 // remainder of byval arg to it with memcpy.
2212 SDValue Src = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2213 DAG.getConstant(Offset, PtrTy));
2214 LastFI = MFI->CreateFixedObject(MemCpySize, LocMemOffset, true);
2215 SDValue Dst = DAG.getFrameIndex(LastFI, PtrTy);
2216 ByValChain = DAG.getMemcpy(ByValChain, dl, Dst, Src,
2217 DAG.getConstant(MemCpySize, PtrTy), Alignment,
2218 /*isVolatile=*/false, /*AlwaysInline=*/false,
2219 MachinePointerInfo(0), MachinePointerInfo(0));
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002220}
2221
Dan Gohman98ca4f22009-08-05 01:29:28 +00002222/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002223/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002224/// TODO: isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002225SDValue
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002226MipsTargetLowering::LowerCall(SDValue InChain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002227 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00002228 bool doesNotRet, bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002229 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002230 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002231 const SmallVectorImpl<ISD::InputArg> &Ins,
2232 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002233 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002234 // MIPs target does not yet support tail call optimization.
2235 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002236
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002237 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002238 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002239 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002240 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanaka17a1e872011-05-20 18:39:33 +00002241 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002242
2243 // Analyze operands of the call, assigning locations to each operand.
2244 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002245 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002246 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002247
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002248 if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002249 CCInfo.AnalyzeCallOperands(Outs, CC_MipsO32);
Akira Hatanaka49617092011-11-14 19:02:54 +00002250 else if (HasMips64)
2251 AnalyzeMips64CallOperands(CCInfo, Outs);
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00002252 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002253 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002254
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002255 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002256 unsigned NextStackOffset = CCInfo.getNextStackOffset();
2257
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002258 // Chain is the output chain of the last Load/Store or CopyToReg node.
2259 // ByValChain is the output chain of the last Memcpy node created for copying
2260 // byval arguments to the stack.
2261 SDValue Chain, CallSeqStart, ByValChain;
2262 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
2263 Chain = CallSeqStart = DAG.getCALLSEQ_START(InChain, NextStackOffsetVal);
2264 ByValChain = InChain;
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002265
2266 // If this is the first call, create a stack frame object that points to
2267 // a location to which .cprestore saves $gp.
Akira Hatanaka648f00c2012-02-24 22:34:47 +00002268 if (IsO32 && IsPIC && MipsFI->globalBaseRegFixed() && !MipsFI->getGPFI())
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002269 MipsFI->setGPFI(MFI->CreateFixedObject(4, 0, true));
2270
Akira Hatanaka21afc632011-06-21 00:40:49 +00002271 // Get the frame index of the stack frame object that points to the location
2272 // of dynamically allocated area on the stack.
2273 int DynAllocFI = MipsFI->getDynAllocFI();
2274
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002275 // Update size of the maximum argument space.
2276 // For O32, a minimum of four words (16 bytes) of argument space is
2277 // allocated.
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002278 if (IsO32)
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002279 NextStackOffset = std::max(NextStackOffset, (unsigned)16);
2280
2281 unsigned MaxCallFrameSize = MipsFI->getMaxCallFrameSize();
2282
2283 if (MaxCallFrameSize < NextStackOffset) {
2284 MipsFI->setMaxCallFrameSize(NextStackOffset);
2285
Akira Hatanaka21afc632011-06-21 00:40:49 +00002286 // Set the offsets relative to $sp of the $gp restore slot and dynamically
2287 // allocated stack space. These offsets must be aligned to a boundary
2288 // determined by the stack alignment of the ABI.
2289 unsigned StackAlignment = TFL->getStackAlignment();
2290 NextStackOffset = (NextStackOffset + StackAlignment - 1) /
2291 StackAlignment * StackAlignment;
2292
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002293 if (MipsFI->needGPSaveRestore())
Akira Hatanaka21afc632011-06-21 00:40:49 +00002294 MFI->setObjectOffset(MipsFI->getGPFI(), NextStackOffset);
2295
2296 MFI->setObjectOffset(DynAllocFI, NextStackOffset);
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002297 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002298
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002299 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002300 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
2301 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002302
Eric Christopher471e4222011-06-08 23:55:35 +00002303 int FirstFI = -MFI->getNumFixedObjects() - 1, LastFI = 0;
Akira Hatanaka43299772011-05-20 23:22:14 +00002304
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002305 // Walk the register/memloc assignments, inserting copies/loads.
2306 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002307 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002308 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002309 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002310 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2311
2312 // ByVal Arg.
2313 if (Flags.isByVal()) {
2314 assert(Flags.getByValSize() &&
2315 "ByVal args of size 0 should have been ignored by front-end.");
2316 if (IsO32)
2317 WriteByValArg(ByValChain, Chain, dl, RegsToPass, MemOpChains, LastFI,
2318 MFI, DAG, Arg, VA, Flags, getPointerTy(),
2319 Subtarget->isLittle());
2320 else
2321 PassByValArg64(ByValChain, Chain, dl, RegsToPass, MemOpChains, LastFI,
Jia Liubb481f82012-02-28 07:46:26 +00002322 MFI, DAG, Arg, VA, Flags, getPointerTy(),
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002323 Subtarget->isLittle());
2324 continue;
2325 }
Jia Liubb481f82012-02-28 07:46:26 +00002326
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002327 // Promote the value if needed.
2328 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002329 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002330 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002331 if (VA.isRegLoc()) {
2332 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
2333 (ValVT == MVT::f64 && LocVT == MVT::i64))
2334 Arg = DAG.getNode(ISD::BITCAST, dl, LocVT, Arg);
2335 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002336 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2337 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002338 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2339 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002340 if (!Subtarget->isLittle())
2341 std::swap(Lo, Hi);
Jia Liubb481f82012-02-28 07:46:26 +00002342 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002343 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2344 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2345 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002346 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002347 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002348 }
2349 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002350 case CCValAssign::SExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002351 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002352 break;
2353 case CCValAssign::ZExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002354 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002355 break;
2356 case CCValAssign::AExt:
Akira Hatanaka38bdc572012-02-17 02:20:26 +00002357 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002358 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002359 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002360
2361 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002362 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002363 if (VA.isRegLoc()) {
2364 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002365 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002366 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002367
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002368 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002369 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002370
Chris Lattnere0b12152008-03-17 06:57:02 +00002371 // Create the frame index object for this incoming parameter
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002372 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002373 VA.getLocMemOffset(), true);
Akira Hatanaka43299772011-05-20 23:22:14 +00002374 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +00002375
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002376 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002377 // parameter value to a stack Location
Chris Lattner8026a9d2010-09-21 17:50:43 +00002378 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00002379 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002380 }
2381
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002382 // Extend range of indices of frame objects for outgoing arguments that were
2383 // created during this function call. Skip this step if no such objects were
2384 // created.
2385 if (LastFI)
2386 MipsFI->extendOutArgFIRange(FirstFI, LastFI);
2387
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002388 // If a memcpy has been created to copy a byval arg to a stack, replace the
2389 // chain input of CallSeqStart with ByValChain.
2390 if (InChain != ByValChain)
2391 DAG.UpdateNodeOperands(CallSeqStart.getNode(), ByValChain,
2392 NextStackOffsetVal);
2393
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002394 // Transform all store nodes into one single node because all store
2395 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002396 if (!MemOpChains.empty())
2397 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002398 &MemOpChains[0], MemOpChains.size());
2399
Bill Wendling056292f2008-09-16 21:48:12 +00002400 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002401 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2402 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002403 unsigned char OpFlag;
2404 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002405 bool GlobalOrExternal = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002406 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002407
2408 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002409 if (IsPICCall && G->getGlobal()->hasInternalLinkage()) {
2410 OpFlag = IsO32 ? MipsII::MO_GOT : MipsII::MO_GOT_PAGE;
2411 unsigned char LoFlag = IsO32 ? MipsII::MO_ABS_LO : MipsII::MO_GOT_OFST;
2412 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(), 0,
2413 OpFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002414 CalleeLo = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(),
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002415 0, LoFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002416 } else {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002417 OpFlag = IsPICCall ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002418 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
2419 getPointerTy(), 0, OpFlag);
2420 }
2421
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002422 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002423 }
2424 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002425 if (IsN64 || (!IsO32 && IsPIC))
2426 OpFlag = MipsII::MO_GOT_DISP;
2427 else if (!IsPIC) // !N64 && static
2428 OpFlag = MipsII::MO_NO_FLAG;
2429 else // O32 & PIC
2430 OpFlag = MipsII::MO_GOT_CALL;
Akira Hatanaka82099682011-12-19 19:52:25 +00002431 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2432 OpFlag);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002433 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002434 }
2435
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002436 SDValue InFlag;
2437
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002438 // Create nodes that load address of callee and copy it to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002439 if (IsPICCall) {
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002440 if (GlobalOrExternal) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002441 // Load callee address
Akira Hatanaka648f00c2012-02-24 22:34:47 +00002442 Callee = DAG.getNode(MipsISD::Wrapper, dl, getPointerTy(),
2443 GetGlobalReg(DAG, getPointerTy()), Callee);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002444 SDValue LoadValue = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
2445 Callee, MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002446 false, false, false, 0);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002447
2448 // Use GOT+LO if callee has internal linkage.
2449 if (CalleeLo.getNode()) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002450 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, getPointerTy(), CalleeLo);
2451 Callee = DAG.getNode(ISD::ADD, dl, getPointerTy(), LoadValue, Lo);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002452 } else
2453 Callee = LoadValue;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002454 }
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002455 }
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002456
Jia Liubb481f82012-02-28 07:46:26 +00002457 // T9 should contain the address of the callee function if
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002458 // -reloction-model=pic or it is an indirect call.
2459 if (IsPICCall || !GlobalOrExternal) {
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002460 // copy to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002461 unsigned T9Reg = IsN64 ? Mips::T9_64 : Mips::T9;
2462 Chain = DAG.getCopyToReg(Chain, dl, T9Reg, Callee, SDValue(0, 0));
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002463 InFlag = Chain.getValue(1);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002464 Callee = DAG.getRegister(T9Reg, getPointerTy());
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002465 }
Bill Wendling056292f2008-09-16 21:48:12 +00002466
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002467 // Build a sequence of copy-to-reg nodes chained together with token
2468 // chain and flag operands which copy the outgoing args into registers.
2469 // The InFlag in necessary since all emitted instructions must be
2470 // stuck together.
2471 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2472 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2473 RegsToPass[i].second, InFlag);
2474 InFlag = Chain.getValue(1);
2475 }
2476
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002477 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002478 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002479 //
2480 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002481 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002482 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002483 Ops.push_back(Chain);
2484 Ops.push_back(Callee);
2485
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002486 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002487 // known live into the call.
2488 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2489 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2490 RegsToPass[i].second.getValueType()));
2491
Akira Hatanakab2930b92012-03-01 22:27:29 +00002492 // Add a register mask operand representing the call-preserved registers.
2493 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2494 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2495 assert(Mask && "Missing call preserved mask for calling convention");
2496 Ops.push_back(DAG.getRegisterMask(Mask));
2497
Gabor Greifba36cb52008-08-28 21:40:38 +00002498 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002499 Ops.push_back(InFlag);
2500
Dale Johannesen33c960f2009-02-04 20:06:27 +00002501 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002502 InFlag = Chain.getValue(1);
2503
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002504 // Create the CALLSEQ_END node.
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00002505 Chain = DAG.getCALLSEQ_END(Chain,
2506 DAG.getIntPtrConstant(NextStackOffset, true),
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002507 DAG.getIntPtrConstant(0, true), InFlag);
2508 InFlag = Chain.getValue(1);
2509
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002510 // Handle result values, copying them out of physregs into vregs that we
2511 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002512 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2513 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002514}
2515
Dan Gohman98ca4f22009-08-05 01:29:28 +00002516/// LowerCallResult - Lower the result values of a call into the
2517/// appropriate copies out of appropriate physical registers.
2518SDValue
2519MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002520 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002521 const SmallVectorImpl<ISD::InputArg> &Ins,
2522 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002523 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002524 // Assign locations to each value returned by this call.
2525 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002526 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2527 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002528
Dan Gohman98ca4f22009-08-05 01:29:28 +00002529 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002530
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002531 // Copy all of the result registers out of their specified physreg.
2532 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00002533 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002534 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002535 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002536 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002537 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002538
Dan Gohman98ca4f22009-08-05 01:29:28 +00002539 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002540}
2541
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002542//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002543// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002544//===----------------------------------------------------------------------===//
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002545static void ReadByValArg(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2546 std::vector<SDValue>& OutChains,
2547 SelectionDAG &DAG, unsigned NumWords, SDValue FIN,
Akira Hatanakab4549e12012-03-27 03:13:56 +00002548 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2549 const Argument *FuncArg) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002550 unsigned LocMem = VA.getLocMemOffset();
2551 unsigned FirstWord = LocMem / 4;
2552
2553 // copy register A0 - A3 to frame object
2554 for (unsigned i = 0; i < NumWords; ++i) {
2555 unsigned CurWord = FirstWord + i;
2556 if (CurWord >= O32IntRegsSize)
2557 break;
2558
2559 unsigned SrcReg = O32IntRegs[CurWord];
2560 unsigned Reg = AddLiveIn(MF, SrcReg, Mips::CPURegsRegisterClass);
2561 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIN,
2562 DAG.getConstant(i * 4, MVT::i32));
2563 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(Reg, MVT::i32),
Akira Hatanakab4549e12012-03-27 03:13:56 +00002564 StorePtr, MachinePointerInfo(FuncArg, i * 4),
2565 false, false, 0);
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002566 OutChains.push_back(Store);
2567 }
2568}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002569
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002570// Create frame object on stack and copy registers used for byval passing to it.
2571static unsigned
2572CopyMips64ByValRegs(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2573 std::vector<SDValue>& OutChains, SelectionDAG &DAG,
2574 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2575 MachineFrameInfo *MFI, bool IsRegLoc,
2576 SmallVectorImpl<SDValue> &InVals, MipsFunctionInfo *MipsFI,
Akira Hatanakab4549e12012-03-27 03:13:56 +00002577 EVT PtrTy, const Argument *FuncArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00002578 const uint16_t *Reg = Mips64IntRegs + 8;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002579 int FOOffset; // Frame object offset from virtual frame pointer.
2580
2581 if (IsRegLoc) {
2582 Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8, VA.getLocReg());
2583 FOOffset = (Reg - Mips64IntRegs) * 8 - 8 * 8;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002584 }
2585 else
2586 FOOffset = VA.getLocMemOffset();
2587
2588 // Create frame object.
2589 unsigned NumRegs = (Flags.getByValSize() + 7) / 8;
2590 unsigned LastFI = MFI->CreateFixedObject(NumRegs * 8, FOOffset, true);
2591 SDValue FIN = DAG.getFrameIndex(LastFI, PtrTy);
2592 InVals.push_back(FIN);
2593
2594 // Copy arg registers.
2595 for (unsigned I = 0; (Reg != Mips64IntRegs + 8) && (I < NumRegs);
2596 ++Reg, ++I) {
2597 unsigned VReg = AddLiveIn(MF, *Reg, Mips::CPU64RegsRegisterClass);
2598 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, PtrTy, FIN,
2599 DAG.getConstant(I * 8, PtrTy));
2600 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(VReg, MVT::i64),
Akira Hatanakab4549e12012-03-27 03:13:56 +00002601 StorePtr, MachinePointerInfo(FuncArg, I * 8),
2602 false, false, 0);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002603 OutChains.push_back(Store);
2604 }
Jia Liubb481f82012-02-28 07:46:26 +00002605
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002606 return LastFI;
2607}
2608
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002609/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002610/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002611SDValue
2612MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002613 CallingConv::ID CallConv,
2614 bool isVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00002615 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002616 DebugLoc dl, SelectionDAG &DAG,
2617 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002618 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002619 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002620 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002621 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002622
Dan Gohman1e93df62010-04-17 14:41:14 +00002623 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002624
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002625 // Used with vargs to acumulate store chains.
2626 std::vector<SDValue> OutChains;
2627
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002628 // Assign locations to all of the incoming arguments.
2629 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002630 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002631 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002632
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002633 if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002634 CCInfo.AnalyzeFormalArguments(Ins, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002635 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002636 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002637
Akira Hatanakab4549e12012-03-27 03:13:56 +00002638 Function::const_arg_iterator FuncArg =
2639 DAG.getMachineFunction().getFunction()->arg_begin();
Akira Hatanaka43299772011-05-20 23:22:14 +00002640 int LastFI = 0;// MipsFI->LastInArgFI is 0 at the entry of this function.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002641
Akira Hatanakab4549e12012-03-27 03:13:56 +00002642 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i, ++FuncArg) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002643 CCValAssign &VA = ArgLocs[i];
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002644 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002645 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2646 bool IsRegLoc = VA.isRegLoc();
2647
2648 if (Flags.isByVal()) {
2649 assert(Flags.getByValSize() &&
2650 "ByVal args of size 0 should have been ignored by front-end.");
2651 if (IsO32) {
2652 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
2653 LastFI = MFI->CreateFixedObject(NumWords * 4, VA.getLocMemOffset(),
2654 true);
2655 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
2656 InVals.push_back(FIN);
Akira Hatanakab4549e12012-03-27 03:13:56 +00002657 ReadByValArg(MF, Chain, dl, OutChains, DAG, NumWords, FIN, VA, Flags,
2658 &*FuncArg);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002659 } else // N32/64
2660 LastFI = CopyMips64ByValRegs(MF, Chain, dl, OutChains, DAG, VA, Flags,
2661 MFI, IsRegLoc, InVals, MipsFI,
Akira Hatanakab4549e12012-03-27 03:13:56 +00002662 getPointerTy(), &*FuncArg);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002663 continue;
2664 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002665
2666 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002667 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00002668 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002669 unsigned ArgReg = VA.getLocReg();
Craig Topper44d23822012-02-22 05:59:10 +00002670 const TargetRegisterClass *RC;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002671
Owen Anderson825b72b2009-08-11 20:47:22 +00002672 if (RegVT == MVT::i32)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002673 RC = Mips::CPURegsRegisterClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00002674 else if (RegVT == MVT::i64)
2675 RC = Mips::CPU64RegsRegisterClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002676 else if (RegVT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002677 RC = Mips::FGR32RegisterClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002678 else if (RegVT == MVT::f64)
Akira Hatanakaf40de9d2011-09-26 21:55:17 +00002679 RC = HasMips64 ? Mips::FGR64RegisterClass : Mips::AFGR64RegisterClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002680 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002681 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002682
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002683 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002684 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002685 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002686 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002687
2688 // If this is an 8 or 16-bit value, it has been passed promoted
2689 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002690 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002691 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00002692 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002693 if (VA.getLocInfo() == CCValAssign::SExt)
2694 Opcode = ISD::AssertSext;
2695 else if (VA.getLocInfo() == CCValAssign::ZExt)
2696 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00002697 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002698 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002699 DAG.getValueType(ValVT));
2700 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002701 }
2702
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002703 // Handle floating point arguments passed in integer registers.
2704 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
2705 (RegVT == MVT::i64 && ValVT == MVT::f64))
2706 ArgValue = DAG.getNode(ISD::BITCAST, dl, ValVT, ArgValue);
2707 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
2708 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
2709 getNextIntArgReg(ArgReg), RC);
2710 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
2711 if (!Subtarget->isLittle())
2712 std::swap(ArgValue, ArgValue2);
2713 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
2714 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002715 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002716
Dan Gohman98ca4f22009-08-05 01:29:28 +00002717 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002718 } else { // VA.isRegLoc()
2719
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002720 // sanity check
2721 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002722
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002723 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002724 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002725 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002726
2727 // Create load nodes to retrieve arguments from the stack
Akira Hatanaka43299772011-05-20 23:22:14 +00002728 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002729 InVals.push_back(DAG.getLoad(ValVT, dl, Chain, FIN,
Akira Hatanaka43299772011-05-20 23:22:14 +00002730 MachinePointerInfo::getFixedStack(LastFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002731 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002732 }
2733 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002734
2735 // The mips ABIs for returning structs by value requires that we copy
2736 // the sret argument into $v0 for the return. Save the argument into
2737 // a virtual register so that we can access it from the return points.
2738 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2739 unsigned Reg = MipsFI->getSRetReturnReg();
2740 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002741 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002742 MipsFI->setSRetReturnReg(Reg);
2743 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002744 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002745 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002746 }
2747
Akira Hatanakabad53f42011-11-14 19:01:09 +00002748 if (isVarArg) {
2749 unsigned NumOfRegs = IsO32 ? 4 : 8;
Craig Topperc5eaae42012-03-11 07:57:25 +00002750 const uint16_t *ArgRegs = IsO32 ? O32IntRegs : Mips64IntRegs;
Akira Hatanakabad53f42011-11-14 19:01:09 +00002751 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumOfRegs);
2752 int FirstRegSlotOffset = IsO32 ? 0 : -64 ; // offset of $a0's slot.
Craig Topper44d23822012-02-22 05:59:10 +00002753 const TargetRegisterClass *RC
Akira Hatanakabad53f42011-11-14 19:01:09 +00002754 = IsO32 ? Mips::CPURegsRegisterClass : Mips::CPU64RegsRegisterClass;
2755 unsigned RegSize = RC->getSize();
2756 int RegSlotOffset = FirstRegSlotOffset + Idx * RegSize;
2757
2758 // Offset of the first variable argument from stack pointer.
2759 int FirstVaArgOffset;
2760
2761 if (IsO32 || (Idx == NumOfRegs)) {
2762 FirstVaArgOffset =
2763 (CCInfo.getNextStackOffset() + RegSize - 1) / RegSize * RegSize;
2764 } else
2765 FirstVaArgOffset = RegSlotOffset;
2766
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002767 // Record the frame index of the first variable argument
Eric Christopher471e4222011-06-08 23:55:35 +00002768 // which is a value necessary to VASTART.
Akira Hatanakabad53f42011-11-14 19:01:09 +00002769 LastFI = MFI->CreateFixedObject(RegSize, FirstVaArgOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002770 MipsFI->setVarArgsFrameIndex(LastFI);
Akira Hatanakaedacba82011-05-25 17:32:06 +00002771
Akira Hatanakabad53f42011-11-14 19:01:09 +00002772 // Copy the integer registers that have not been used for argument passing
2773 // to the argument register save area. For O32, the save area is allocated
2774 // in the caller's stack frame, while for N32/64, it is allocated in the
2775 // callee's stack frame.
2776 for (int StackOffset = RegSlotOffset;
2777 Idx < NumOfRegs; ++Idx, StackOffset += RegSize) {
2778 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgRegs[Idx], RC);
2779 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
2780 MVT::getIntegerVT(RegSize * 8));
2781 LastFI = MFI->CreateFixedObject(RegSize, StackOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002782 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
2783 OutChains.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00002784 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002785 }
2786 }
2787
Akira Hatanaka43299772011-05-20 23:22:14 +00002788 MipsFI->setLastInArgFI(LastFI);
2789
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002790 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002791 // the size of Ins and InVals. This only happens when on varg functions
2792 if (!OutChains.empty()) {
2793 OutChains.push_back(Chain);
2794 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2795 &OutChains[0], OutChains.size());
2796 }
2797
Dan Gohman98ca4f22009-08-05 01:29:28 +00002798 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002799}
2800
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002801//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002802// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002803//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002804
Dan Gohman98ca4f22009-08-05 01:29:28 +00002805SDValue
2806MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002807 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002808 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002809 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00002810 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002811
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002812 // CCValAssign - represent the assignment of
2813 // the return value to a location
2814 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002815
2816 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +00002817 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2818 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002819
Dan Gohman98ca4f22009-08-05 01:29:28 +00002820 // Analize return values.
2821 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002822
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002823 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002824 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002825 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002826 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002827 if (RVLocs[i].isRegLoc())
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002828 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002829 }
2830
Dan Gohman475871a2008-07-27 21:46:04 +00002831 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002832
2833 // Copy the result values into the output registers.
2834 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2835 CCValAssign &VA = RVLocs[i];
2836 assert(VA.isRegLoc() && "Can only return in registers!");
2837
Akira Hatanaka82099682011-12-19 19:52:25 +00002838 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002839
2840 // guarantee that all emitted copies are
2841 // stuck together, avoiding something bad
2842 Flag = Chain.getValue(1);
2843 }
2844
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002845 // The mips ABIs for returning structs by value requires that we copy
2846 // the sret argument into $v0 for the return. We saved the argument into
2847 // a virtual register in the entry block, so now we copy the value out
2848 // and into $v0.
2849 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2850 MachineFunction &MF = DAG.getMachineFunction();
2851 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2852 unsigned Reg = MipsFI->getSRetReturnReg();
2853
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002854 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00002855 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00002856 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002857
Dale Johannesena05dca42009-02-04 23:02:30 +00002858 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002859 Flag = Chain.getValue(1);
2860 }
2861
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002862 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00002863 if (Flag.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002864 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002865 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002866 else // Return Void
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002867 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002868 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002869}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002870
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002871//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002872// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002873//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002874
2875/// getConstraintType - Given a constraint letter, return the type of
2876/// constraint it is for this target.
2877MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002878getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002879{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002880 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002881 // GCC config/mips/constraints.md
2882 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002883 // 'd' : An address register. Equivalent to r
2884 // unless generating MIPS16 code.
2885 // 'y' : Equivalent to r; retained for
2886 // backwards compatibility.
2887 // 'f' : Floating Point registers.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002888 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002889 switch (Constraint[0]) {
2890 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002891 case 'd':
2892 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002893 case 'f':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002894 return C_RegisterClass;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002895 }
2896 }
2897 return TargetLowering::getConstraintType(Constraint);
2898}
2899
John Thompson44ab89e2010-10-29 17:29:13 +00002900/// Examine constraint type and operand type and determine a weight value.
2901/// This object must already have been set up with the operand type
2902/// and the current alternative constraint selected.
2903TargetLowering::ConstraintWeight
2904MipsTargetLowering::getSingleConstraintMatchWeight(
2905 AsmOperandInfo &info, const char *constraint) const {
2906 ConstraintWeight weight = CW_Invalid;
2907 Value *CallOperandVal = info.CallOperandVal;
2908 // If we don't have a value, we can't do a match,
2909 // but allow it at the lowest weight.
2910 if (CallOperandVal == NULL)
2911 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002912 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00002913 // Look at the constraint type.
2914 switch (*constraint) {
2915 default:
2916 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2917 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002918 case 'd':
2919 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00002920 if (type->isIntegerTy())
2921 weight = CW_Register;
2922 break;
2923 case 'f':
2924 if (type->isFloatTy())
2925 weight = CW_Register;
2926 break;
2927 }
2928 return weight;
2929}
2930
Eric Christopher38d64262011-06-29 19:33:04 +00002931/// Given a register class constraint, like 'r', if this corresponds directly
2932/// to an LLVM register class, return a register of 0 and the register class
2933/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002934std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00002935getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002936{
2937 if (Constraint.size() == 1) {
2938 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00002939 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
2940 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002941 case 'r':
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002942 if (VT == MVT::i32)
2943 return std::make_pair(0U, Mips::CPURegsRegisterClass);
2944 assert(VT == MVT::i64 && "Unexpected type.");
2945 return std::make_pair(0U, Mips::CPU64RegsRegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002946 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00002947 if (VT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002948 return std::make_pair(0U, Mips::FGR32RegisterClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002949 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
2950 if (Subtarget->isFP64bit())
2951 return std::make_pair(0U, Mips::FGR64RegisterClass);
2952 else
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002953 return std::make_pair(0U, Mips::AFGR64RegisterClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002954 }
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002955 }
2956 }
2957 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2958}
2959
Dan Gohman6520e202008-10-18 02:06:02 +00002960bool
2961MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
2962 // The Mips target isn't yet aware of offsets.
2963 return false;
2964}
Evan Chengeb2f9692009-10-27 19:56:55 +00002965
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002966bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
2967 if (VT != MVT::f32 && VT != MVT::f64)
2968 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00002969 if (Imm.isNegZero())
2970 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00002971 return Imm.isZero();
2972}
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00002973
2974unsigned MipsTargetLowering::getJumpTableEncoding() const {
2975 if (IsN64)
2976 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liubb481f82012-02-28 07:46:26 +00002977
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00002978 return TargetLowering::getJumpTableEncoding();
2979}