blob: 9a1da42b971d2225332fe95457a4376dc6941f4e [file] [log] [blame]
Chris Lattner310968c2005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukmanf976c852005-04-21 22:55:34 +00002//
Chris Lattner310968c2005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanf976c852005-04-21 22:55:34 +00007//
Chris Lattner310968c2005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Target/TargetLowering.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000015#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerbeeb93e2010-01-26 05:58:28 +000016#include "llvm/MC/MCExpr.h"
Owen Anderson07000c62006-05-12 06:33:49 +000017#include "llvm/Target/TargetData.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000018#include "llvm/Target/TargetLoweringObjectFile.h"
Chris Lattner310968c2005-01-07 07:44:53 +000019#include "llvm/Target/TargetMachine.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000020#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000021#include "llvm/Target/TargetSubtarget.h"
Dan Gohman707e0182008-04-12 04:36:06 +000022#include "llvm/GlobalVariable.h"
Chris Lattnerdc879292006-03-31 00:28:56 +000023#include "llvm/DerivedTypes.h"
Evan Chengad4196b2008-05-12 19:56:52 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner071c62f2010-01-25 23:26:13 +000025#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000026#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner310968c2005-01-07 07:44:53 +000027#include "llvm/CodeGen/SelectionDAG.h"
Owen Anderson718cb662007-09-07 04:06:50 +000028#include "llvm/ADT/STLExtras.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000029#include "llvm/Support/ErrorHandling.h"
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +000030#include "llvm/Support/MathExtras.h"
Chris Lattner310968c2005-01-07 07:44:53 +000031using namespace llvm;
32
Rafael Espindola9a580232009-02-27 13:37:18 +000033namespace llvm {
34TLSModel::Model getTLSModel(const GlobalValue *GV, Reloc::Model reloc) {
35 bool isLocal = GV->hasLocalLinkage();
36 bool isDeclaration = GV->isDeclaration();
37 // FIXME: what should we do for protected and internal visibility?
38 // For variables, is internal different from hidden?
39 bool isHidden = GV->hasHiddenVisibility();
40
41 if (reloc == Reloc::PIC_) {
42 if (isLocal || isHidden)
43 return TLSModel::LocalDynamic;
44 else
45 return TLSModel::GeneralDynamic;
46 } else {
47 if (!isDeclaration || isHidden)
48 return TLSModel::LocalExec;
49 else
50 return TLSModel::InitialExec;
51 }
52}
53}
54
Evan Cheng56966222007-01-12 02:11:51 +000055/// InitLibcallNames - Set default libcall names.
56///
Evan Cheng79cca502007-01-12 22:51:10 +000057static void InitLibcallNames(const char **Names) {
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000058 Names[RTLIB::SHL_I16] = "__ashlhi3";
Evan Cheng56966222007-01-12 02:11:51 +000059 Names[RTLIB::SHL_I32] = "__ashlsi3";
60 Names[RTLIB::SHL_I64] = "__ashldi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000061 Names[RTLIB::SHL_I128] = "__ashlti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000062 Names[RTLIB::SRL_I16] = "__lshrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000063 Names[RTLIB::SRL_I32] = "__lshrsi3";
64 Names[RTLIB::SRL_I64] = "__lshrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000065 Names[RTLIB::SRL_I128] = "__lshrti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000066 Names[RTLIB::SRA_I16] = "__ashrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000067 Names[RTLIB::SRA_I32] = "__ashrsi3";
68 Names[RTLIB::SRA_I64] = "__ashrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000069 Names[RTLIB::SRA_I128] = "__ashrti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000070 Names[RTLIB::MUL_I8] = "__mulqi3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000071 Names[RTLIB::MUL_I16] = "__mulhi3";
Evan Cheng56966222007-01-12 02:11:51 +000072 Names[RTLIB::MUL_I32] = "__mulsi3";
73 Names[RTLIB::MUL_I64] = "__muldi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000074 Names[RTLIB::MUL_I128] = "__multi3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000075 Names[RTLIB::SDIV_I8] = "__divqi3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000076 Names[RTLIB::SDIV_I16] = "__divhi3";
Evan Cheng56966222007-01-12 02:11:51 +000077 Names[RTLIB::SDIV_I32] = "__divsi3";
78 Names[RTLIB::SDIV_I64] = "__divdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000079 Names[RTLIB::SDIV_I128] = "__divti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000080 Names[RTLIB::UDIV_I8] = "__udivqi3";
Anton Korobeynikovfb3f84f2009-05-08 18:50:54 +000081 Names[RTLIB::UDIV_I16] = "__udivhi3";
Evan Cheng56966222007-01-12 02:11:51 +000082 Names[RTLIB::UDIV_I32] = "__udivsi3";
83 Names[RTLIB::UDIV_I64] = "__udivdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000084 Names[RTLIB::UDIV_I128] = "__udivti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000085 Names[RTLIB::SREM_I8] = "__modqi3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000086 Names[RTLIB::SREM_I16] = "__modhi3";
Evan Cheng56966222007-01-12 02:11:51 +000087 Names[RTLIB::SREM_I32] = "__modsi3";
88 Names[RTLIB::SREM_I64] = "__moddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000089 Names[RTLIB::SREM_I128] = "__modti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000090 Names[RTLIB::UREM_I8] = "__umodqi3";
Anton Korobeynikov9fe9c8e2009-05-03 13:19:57 +000091 Names[RTLIB::UREM_I16] = "__umodhi3";
Evan Cheng56966222007-01-12 02:11:51 +000092 Names[RTLIB::UREM_I32] = "__umodsi3";
93 Names[RTLIB::UREM_I64] = "__umoddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000094 Names[RTLIB::UREM_I128] = "__umodti3";
Evan Cheng56966222007-01-12 02:11:51 +000095 Names[RTLIB::NEG_I32] = "__negsi2";
96 Names[RTLIB::NEG_I64] = "__negdi2";
97 Names[RTLIB::ADD_F32] = "__addsf3";
98 Names[RTLIB::ADD_F64] = "__adddf3";
Duncan Sands007f9842008-01-10 10:28:30 +000099 Names[RTLIB::ADD_F80] = "__addxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000100 Names[RTLIB::ADD_PPCF128] = "__gcc_qadd";
Evan Cheng56966222007-01-12 02:11:51 +0000101 Names[RTLIB::SUB_F32] = "__subsf3";
102 Names[RTLIB::SUB_F64] = "__subdf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000103 Names[RTLIB::SUB_F80] = "__subxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000104 Names[RTLIB::SUB_PPCF128] = "__gcc_qsub";
Evan Cheng56966222007-01-12 02:11:51 +0000105 Names[RTLIB::MUL_F32] = "__mulsf3";
106 Names[RTLIB::MUL_F64] = "__muldf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000107 Names[RTLIB::MUL_F80] = "__mulxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000108 Names[RTLIB::MUL_PPCF128] = "__gcc_qmul";
Evan Cheng56966222007-01-12 02:11:51 +0000109 Names[RTLIB::DIV_F32] = "__divsf3";
110 Names[RTLIB::DIV_F64] = "__divdf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000111 Names[RTLIB::DIV_F80] = "__divxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000112 Names[RTLIB::DIV_PPCF128] = "__gcc_qdiv";
Evan Cheng56966222007-01-12 02:11:51 +0000113 Names[RTLIB::REM_F32] = "fmodf";
114 Names[RTLIB::REM_F64] = "fmod";
Duncan Sands007f9842008-01-10 10:28:30 +0000115 Names[RTLIB::REM_F80] = "fmodl";
Dale Johannesen161e8972007-10-05 20:04:43 +0000116 Names[RTLIB::REM_PPCF128] = "fmodl";
Evan Cheng56966222007-01-12 02:11:51 +0000117 Names[RTLIB::POWI_F32] = "__powisf2";
118 Names[RTLIB::POWI_F64] = "__powidf2";
Dale Johannesen161e8972007-10-05 20:04:43 +0000119 Names[RTLIB::POWI_F80] = "__powixf2";
120 Names[RTLIB::POWI_PPCF128] = "__powitf2";
Evan Cheng56966222007-01-12 02:11:51 +0000121 Names[RTLIB::SQRT_F32] = "sqrtf";
122 Names[RTLIB::SQRT_F64] = "sqrt";
Dale Johannesen161e8972007-10-05 20:04:43 +0000123 Names[RTLIB::SQRT_F80] = "sqrtl";
124 Names[RTLIB::SQRT_PPCF128] = "sqrtl";
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000125 Names[RTLIB::LOG_F32] = "logf";
126 Names[RTLIB::LOG_F64] = "log";
127 Names[RTLIB::LOG_F80] = "logl";
128 Names[RTLIB::LOG_PPCF128] = "logl";
129 Names[RTLIB::LOG2_F32] = "log2f";
130 Names[RTLIB::LOG2_F64] = "log2";
131 Names[RTLIB::LOG2_F80] = "log2l";
132 Names[RTLIB::LOG2_PPCF128] = "log2l";
133 Names[RTLIB::LOG10_F32] = "log10f";
134 Names[RTLIB::LOG10_F64] = "log10";
135 Names[RTLIB::LOG10_F80] = "log10l";
136 Names[RTLIB::LOG10_PPCF128] = "log10l";
137 Names[RTLIB::EXP_F32] = "expf";
138 Names[RTLIB::EXP_F64] = "exp";
139 Names[RTLIB::EXP_F80] = "expl";
140 Names[RTLIB::EXP_PPCF128] = "expl";
141 Names[RTLIB::EXP2_F32] = "exp2f";
142 Names[RTLIB::EXP2_F64] = "exp2";
143 Names[RTLIB::EXP2_F80] = "exp2l";
144 Names[RTLIB::EXP2_PPCF128] = "exp2l";
Evan Cheng56966222007-01-12 02:11:51 +0000145 Names[RTLIB::SIN_F32] = "sinf";
146 Names[RTLIB::SIN_F64] = "sin";
Duncan Sands007f9842008-01-10 10:28:30 +0000147 Names[RTLIB::SIN_F80] = "sinl";
148 Names[RTLIB::SIN_PPCF128] = "sinl";
Evan Cheng56966222007-01-12 02:11:51 +0000149 Names[RTLIB::COS_F32] = "cosf";
150 Names[RTLIB::COS_F64] = "cos";
Duncan Sands007f9842008-01-10 10:28:30 +0000151 Names[RTLIB::COS_F80] = "cosl";
152 Names[RTLIB::COS_PPCF128] = "cosl";
Dan Gohmane54be102007-10-11 23:09:10 +0000153 Names[RTLIB::POW_F32] = "powf";
154 Names[RTLIB::POW_F64] = "pow";
155 Names[RTLIB::POW_F80] = "powl";
156 Names[RTLIB::POW_PPCF128] = "powl";
Dan Gohman2bb1e3e2008-08-21 18:38:14 +0000157 Names[RTLIB::CEIL_F32] = "ceilf";
158 Names[RTLIB::CEIL_F64] = "ceil";
159 Names[RTLIB::CEIL_F80] = "ceill";
160 Names[RTLIB::CEIL_PPCF128] = "ceill";
161 Names[RTLIB::TRUNC_F32] = "truncf";
162 Names[RTLIB::TRUNC_F64] = "trunc";
163 Names[RTLIB::TRUNC_F80] = "truncl";
164 Names[RTLIB::TRUNC_PPCF128] = "truncl";
165 Names[RTLIB::RINT_F32] = "rintf";
166 Names[RTLIB::RINT_F64] = "rint";
167 Names[RTLIB::RINT_F80] = "rintl";
168 Names[RTLIB::RINT_PPCF128] = "rintl";
169 Names[RTLIB::NEARBYINT_F32] = "nearbyintf";
170 Names[RTLIB::NEARBYINT_F64] = "nearbyint";
171 Names[RTLIB::NEARBYINT_F80] = "nearbyintl";
172 Names[RTLIB::NEARBYINT_PPCF128] = "nearbyintl";
173 Names[RTLIB::FLOOR_F32] = "floorf";
174 Names[RTLIB::FLOOR_F64] = "floor";
175 Names[RTLIB::FLOOR_F80] = "floorl";
176 Names[RTLIB::FLOOR_PPCF128] = "floorl";
Duncan Sandsd2c817e2010-03-14 21:08:40 +0000177 Names[RTLIB::COPYSIGN_F32] = "copysignf";
178 Names[RTLIB::COPYSIGN_F64] = "copysign";
179 Names[RTLIB::COPYSIGN_F80] = "copysignl";
180 Names[RTLIB::COPYSIGN_PPCF128] = "copysignl";
Evan Cheng56966222007-01-12 02:11:51 +0000181 Names[RTLIB::FPEXT_F32_F64] = "__extendsfdf2";
Anton Korobeynikov927411b2010-03-14 18:42:24 +0000182 Names[RTLIB::FPEXT_F16_F32] = "__gnu_h2f_ieee";
183 Names[RTLIB::FPROUND_F32_F16] = "__gnu_f2h_ieee";
Evan Cheng56966222007-01-12 02:11:51 +0000184 Names[RTLIB::FPROUND_F64_F32] = "__truncdfsf2";
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000185 Names[RTLIB::FPROUND_F80_F32] = "__truncxfsf2";
186 Names[RTLIB::FPROUND_PPCF128_F32] = "__trunctfsf2";
187 Names[RTLIB::FPROUND_F80_F64] = "__truncxfdf2";
188 Names[RTLIB::FPROUND_PPCF128_F64] = "__trunctfdf2";
Sanjiv Gupta7d8d36a2009-06-16 10:22:58 +0000189 Names[RTLIB::FPTOSINT_F32_I8] = "__fixsfi8";
190 Names[RTLIB::FPTOSINT_F32_I16] = "__fixsfi16";
Evan Cheng56966222007-01-12 02:11:51 +0000191 Names[RTLIB::FPTOSINT_F32_I32] = "__fixsfsi";
192 Names[RTLIB::FPTOSINT_F32_I64] = "__fixsfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000193 Names[RTLIB::FPTOSINT_F32_I128] = "__fixsfti";
Evan Cheng56966222007-01-12 02:11:51 +0000194 Names[RTLIB::FPTOSINT_F64_I32] = "__fixdfsi";
195 Names[RTLIB::FPTOSINT_F64_I64] = "__fixdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000196 Names[RTLIB::FPTOSINT_F64_I128] = "__fixdfti";
Duncan Sandsbe1ad4d2008-07-10 15:33:02 +0000197 Names[RTLIB::FPTOSINT_F80_I32] = "__fixxfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000198 Names[RTLIB::FPTOSINT_F80_I64] = "__fixxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000199 Names[RTLIB::FPTOSINT_F80_I128] = "__fixxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000200 Names[RTLIB::FPTOSINT_PPCF128_I32] = "__fixtfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000201 Names[RTLIB::FPTOSINT_PPCF128_I64] = "__fixtfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000202 Names[RTLIB::FPTOSINT_PPCF128_I128] = "__fixtfti";
Sanjiv Gupta7d8d36a2009-06-16 10:22:58 +0000203 Names[RTLIB::FPTOUINT_F32_I8] = "__fixunssfi8";
204 Names[RTLIB::FPTOUINT_F32_I16] = "__fixunssfi16";
Evan Cheng56966222007-01-12 02:11:51 +0000205 Names[RTLIB::FPTOUINT_F32_I32] = "__fixunssfsi";
206 Names[RTLIB::FPTOUINT_F32_I64] = "__fixunssfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000207 Names[RTLIB::FPTOUINT_F32_I128] = "__fixunssfti";
Evan Cheng56966222007-01-12 02:11:51 +0000208 Names[RTLIB::FPTOUINT_F64_I32] = "__fixunsdfsi";
209 Names[RTLIB::FPTOUINT_F64_I64] = "__fixunsdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000210 Names[RTLIB::FPTOUINT_F64_I128] = "__fixunsdfti";
Dale Johannesen161e8972007-10-05 20:04:43 +0000211 Names[RTLIB::FPTOUINT_F80_I32] = "__fixunsxfsi";
212 Names[RTLIB::FPTOUINT_F80_I64] = "__fixunsxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000213 Names[RTLIB::FPTOUINT_F80_I128] = "__fixunsxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000214 Names[RTLIB::FPTOUINT_PPCF128_I32] = "__fixunstfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000215 Names[RTLIB::FPTOUINT_PPCF128_I64] = "__fixunstfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000216 Names[RTLIB::FPTOUINT_PPCF128_I128] = "__fixunstfti";
Evan Cheng56966222007-01-12 02:11:51 +0000217 Names[RTLIB::SINTTOFP_I32_F32] = "__floatsisf";
218 Names[RTLIB::SINTTOFP_I32_F64] = "__floatsidf";
Duncan Sands9bed0f52008-07-11 16:57:02 +0000219 Names[RTLIB::SINTTOFP_I32_F80] = "__floatsixf";
220 Names[RTLIB::SINTTOFP_I32_PPCF128] = "__floatsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000221 Names[RTLIB::SINTTOFP_I64_F32] = "__floatdisf";
222 Names[RTLIB::SINTTOFP_I64_F64] = "__floatdidf";
Dale Johannesen161e8972007-10-05 20:04:43 +0000223 Names[RTLIB::SINTTOFP_I64_F80] = "__floatdixf";
224 Names[RTLIB::SINTTOFP_I64_PPCF128] = "__floatditf";
Dan Gohmand91446d2008-03-05 01:08:17 +0000225 Names[RTLIB::SINTTOFP_I128_F32] = "__floattisf";
226 Names[RTLIB::SINTTOFP_I128_F64] = "__floattidf";
227 Names[RTLIB::SINTTOFP_I128_F80] = "__floattixf";
228 Names[RTLIB::SINTTOFP_I128_PPCF128] = "__floattitf";
Evan Cheng56966222007-01-12 02:11:51 +0000229 Names[RTLIB::UINTTOFP_I32_F32] = "__floatunsisf";
230 Names[RTLIB::UINTTOFP_I32_F64] = "__floatunsidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000231 Names[RTLIB::UINTTOFP_I32_F80] = "__floatunsixf";
232 Names[RTLIB::UINTTOFP_I32_PPCF128] = "__floatunsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000233 Names[RTLIB::UINTTOFP_I64_F32] = "__floatundisf";
234 Names[RTLIB::UINTTOFP_I64_F64] = "__floatundidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000235 Names[RTLIB::UINTTOFP_I64_F80] = "__floatundixf";
236 Names[RTLIB::UINTTOFP_I64_PPCF128] = "__floatunditf";
237 Names[RTLIB::UINTTOFP_I128_F32] = "__floatuntisf";
238 Names[RTLIB::UINTTOFP_I128_F64] = "__floatuntidf";
239 Names[RTLIB::UINTTOFP_I128_F80] = "__floatuntixf";
240 Names[RTLIB::UINTTOFP_I128_PPCF128] = "__floatuntitf";
Evan Cheng56966222007-01-12 02:11:51 +0000241 Names[RTLIB::OEQ_F32] = "__eqsf2";
242 Names[RTLIB::OEQ_F64] = "__eqdf2";
243 Names[RTLIB::UNE_F32] = "__nesf2";
244 Names[RTLIB::UNE_F64] = "__nedf2";
245 Names[RTLIB::OGE_F32] = "__gesf2";
246 Names[RTLIB::OGE_F64] = "__gedf2";
247 Names[RTLIB::OLT_F32] = "__ltsf2";
248 Names[RTLIB::OLT_F64] = "__ltdf2";
249 Names[RTLIB::OLE_F32] = "__lesf2";
250 Names[RTLIB::OLE_F64] = "__ledf2";
251 Names[RTLIB::OGT_F32] = "__gtsf2";
252 Names[RTLIB::OGT_F64] = "__gtdf2";
253 Names[RTLIB::UO_F32] = "__unordsf2";
254 Names[RTLIB::UO_F64] = "__unorddf2";
Evan Chengd385fd62007-01-31 09:29:11 +0000255 Names[RTLIB::O_F32] = "__unordsf2";
256 Names[RTLIB::O_F64] = "__unorddf2";
Sanjiv Guptaa114baa2009-07-30 09:12:56 +0000257 Names[RTLIB::MEMCPY] = "memcpy";
258 Names[RTLIB::MEMMOVE] = "memmove";
259 Names[RTLIB::MEMSET] = "memset";
Duncan Sandsb0f1e172009-05-22 20:36:31 +0000260 Names[RTLIB::UNWIND_RESUME] = "_Unwind_Resume";
Evan Chengd385fd62007-01-31 09:29:11 +0000261}
262
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000263/// InitLibcallCallingConvs - Set default libcall CallingConvs.
264///
265static void InitLibcallCallingConvs(CallingConv::ID *CCs) {
266 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
267 CCs[i] = CallingConv::C;
268 }
269}
270
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000271/// getFPEXT - Return the FPEXT_*_* value for the given types, or
272/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000273RTLIB::Libcall RTLIB::getFPEXT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 if (OpVT == MVT::f32) {
275 if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000276 return FPEXT_F32_F64;
277 }
Anton Korobeynikov927411b2010-03-14 18:42:24 +0000278
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000279 return UNKNOWN_LIBCALL;
280}
281
282/// getFPROUND - Return the FPROUND_*_* value for the given types, or
283/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000284RTLIB::Libcall RTLIB::getFPROUND(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 if (RetVT == MVT::f32) {
286 if (OpVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000287 return FPROUND_F64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 if (OpVT == MVT::f80)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000289 return FPROUND_F80_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 if (OpVT == MVT::ppcf128)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000291 return FPROUND_PPCF128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 } else if (RetVT == MVT::f64) {
293 if (OpVT == MVT::f80)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000294 return FPROUND_F80_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 if (OpVT == MVT::ppcf128)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000296 return FPROUND_PPCF128_F64;
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000297 }
Anton Korobeynikov927411b2010-03-14 18:42:24 +0000298
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000299 return UNKNOWN_LIBCALL;
300}
301
302/// getFPTOSINT - Return the FPTOSINT_*_* value for the given types, or
303/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000304RTLIB::Libcall RTLIB::getFPTOSINT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 if (OpVT == MVT::f32) {
306 if (RetVT == MVT::i8)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000307 return FPTOSINT_F32_I8;
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 if (RetVT == MVT::i16)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000309 return FPTOSINT_F32_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000311 return FPTOSINT_F32_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000313 return FPTOSINT_F32_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000315 return FPTOSINT_F32_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 } else if (OpVT == MVT::f64) {
317 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000318 return FPTOSINT_F64_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000320 return FPTOSINT_F64_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000322 return FPTOSINT_F64_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 } else if (OpVT == MVT::f80) {
324 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000325 return FPTOSINT_F80_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000327 return FPTOSINT_F80_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000329 return FPTOSINT_F80_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 } else if (OpVT == MVT::ppcf128) {
331 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000332 return FPTOSINT_PPCF128_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000334 return FPTOSINT_PPCF128_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000336 return FPTOSINT_PPCF128_I128;
337 }
338 return UNKNOWN_LIBCALL;
339}
340
341/// getFPTOUINT - Return the FPTOUINT_*_* value for the given types, or
342/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000343RTLIB::Libcall RTLIB::getFPTOUINT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 if (OpVT == MVT::f32) {
345 if (RetVT == MVT::i8)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000346 return FPTOUINT_F32_I8;
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 if (RetVT == MVT::i16)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000348 return FPTOUINT_F32_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000350 return FPTOUINT_F32_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000352 return FPTOUINT_F32_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000354 return FPTOUINT_F32_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 } else if (OpVT == MVT::f64) {
356 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000357 return FPTOUINT_F64_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000359 return FPTOUINT_F64_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000361 return FPTOUINT_F64_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 } else if (OpVT == MVT::f80) {
363 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000364 return FPTOUINT_F80_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000366 return FPTOUINT_F80_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000368 return FPTOUINT_F80_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 } else if (OpVT == MVT::ppcf128) {
370 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000371 return FPTOUINT_PPCF128_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000373 return FPTOUINT_PPCF128_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000375 return FPTOUINT_PPCF128_I128;
376 }
377 return UNKNOWN_LIBCALL;
378}
379
380/// getSINTTOFP - Return the SINTTOFP_*_* value for the given types, or
381/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000382RTLIB::Libcall RTLIB::getSINTTOFP(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 if (OpVT == MVT::i32) {
384 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000385 return SINTTOFP_I32_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000387 return SINTTOFP_I32_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000389 return SINTTOFP_I32_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000390 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000391 return SINTTOFP_I32_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000392 } else if (OpVT == MVT::i64) {
393 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000394 return SINTTOFP_I64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000396 return SINTTOFP_I64_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000398 return SINTTOFP_I64_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000400 return SINTTOFP_I64_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 } else if (OpVT == MVT::i128) {
402 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000403 return SINTTOFP_I128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000404 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000405 return SINTTOFP_I128_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000407 return SINTTOFP_I128_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000409 return SINTTOFP_I128_PPCF128;
410 }
411 return UNKNOWN_LIBCALL;
412}
413
414/// getUINTTOFP - Return the UINTTOFP_*_* value for the given types, or
415/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000416RTLIB::Libcall RTLIB::getUINTTOFP(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 if (OpVT == MVT::i32) {
418 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000419 return UINTTOFP_I32_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000421 return UINTTOFP_I32_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000422 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000423 return UINTTOFP_I32_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000425 return UINTTOFP_I32_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 } else if (OpVT == MVT::i64) {
427 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000428 return UINTTOFP_I64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000430 return UINTTOFP_I64_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000431 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000432 return UINTTOFP_I64_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000434 return UINTTOFP_I64_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 } else if (OpVT == MVT::i128) {
436 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000437 return UINTTOFP_I128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000438 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000439 return UINTTOFP_I128_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000441 return UINTTOFP_I128_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000442 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000443 return UINTTOFP_I128_PPCF128;
444 }
445 return UNKNOWN_LIBCALL;
446}
447
Evan Chengd385fd62007-01-31 09:29:11 +0000448/// InitCmpLibcallCCs - Set default comparison libcall CC.
449///
450static void InitCmpLibcallCCs(ISD::CondCode *CCs) {
451 memset(CCs, ISD::SETCC_INVALID, sizeof(ISD::CondCode)*RTLIB::UNKNOWN_LIBCALL);
452 CCs[RTLIB::OEQ_F32] = ISD::SETEQ;
453 CCs[RTLIB::OEQ_F64] = ISD::SETEQ;
454 CCs[RTLIB::UNE_F32] = ISD::SETNE;
455 CCs[RTLIB::UNE_F64] = ISD::SETNE;
456 CCs[RTLIB::OGE_F32] = ISD::SETGE;
457 CCs[RTLIB::OGE_F64] = ISD::SETGE;
458 CCs[RTLIB::OLT_F32] = ISD::SETLT;
459 CCs[RTLIB::OLT_F64] = ISD::SETLT;
460 CCs[RTLIB::OLE_F32] = ISD::SETLE;
461 CCs[RTLIB::OLE_F64] = ISD::SETLE;
462 CCs[RTLIB::OGT_F32] = ISD::SETGT;
463 CCs[RTLIB::OGT_F64] = ISD::SETGT;
464 CCs[RTLIB::UO_F32] = ISD::SETNE;
465 CCs[RTLIB::UO_F64] = ISD::SETNE;
466 CCs[RTLIB::O_F32] = ISD::SETEQ;
467 CCs[RTLIB::O_F64] = ISD::SETEQ;
Evan Cheng56966222007-01-12 02:11:51 +0000468}
469
Chris Lattnerf0144122009-07-28 03:13:23 +0000470/// NOTE: The constructor takes ownership of TLOF.
471TargetLowering::TargetLowering(TargetMachine &tm,TargetLoweringObjectFile *tlof)
472 : TM(tm), TD(TM.getTargetData()), TLOF(*tlof) {
Chris Lattnercba82f92005-01-16 07:28:11 +0000473 // All operations default to being supported.
474 memset(OpActions, 0, sizeof(OpActions));
Evan Cheng03294662008-10-14 21:26:46 +0000475 memset(LoadExtActions, 0, sizeof(LoadExtActions));
Chris Lattnerddf89562008-01-17 19:59:44 +0000476 memset(TruncStoreActions, 0, sizeof(TruncStoreActions));
Chris Lattnerc9133f92008-01-18 19:36:20 +0000477 memset(IndexedModeActions, 0, sizeof(IndexedModeActions));
Evan Cheng7f042682008-10-15 02:05:31 +0000478 memset(CondCodeActions, 0, sizeof(CondCodeActions));
Dan Gohman93f81e22007-07-09 20:49:44 +0000479
Chris Lattner1a3048b2007-12-22 20:47:56 +0000480 // Set default actions for various operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000481 for (unsigned VT = 0; VT != (unsigned)MVT::LAST_VALUETYPE; ++VT) {
Chris Lattner1a3048b2007-12-22 20:47:56 +0000482 // Default all indexed load / store to expand.
Evan Cheng5ff839f2006-11-09 18:56:43 +0000483 for (unsigned IM = (unsigned)ISD::PRE_INC;
484 IM != (unsigned)ISD::LAST_INDEXED_MODE; ++IM) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000485 setIndexedLoadAction(IM, (MVT::SimpleValueType)VT, Expand);
486 setIndexedStoreAction(IM, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000487 }
Chris Lattner1a3048b2007-12-22 20:47:56 +0000488
489 // These operations default to expand.
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 setOperationAction(ISD::FGETSIGN, (MVT::SimpleValueType)VT, Expand);
491 setOperationAction(ISD::CONCAT_VECTORS, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000492 }
Evan Chengd2cde682008-03-10 19:38:10 +0000493
494 // Most targets ignore the @llvm.prefetch intrinsic.
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 setOperationAction(ISD::PREFETCH, MVT::Other, Expand);
Nate Begemane1795842008-02-14 08:57:00 +0000496
497 // ConstantFP nodes default to expand. Targets can either change this to
Evan Chengeb2f9692009-10-27 19:56:55 +0000498 // Legal, in which case all fp constants are legal, or use isFPImmLegal()
Nate Begemane1795842008-02-14 08:57:00 +0000499 // to optimize expansions for certain constants.
Owen Anderson825b72b2009-08-11 20:47:22 +0000500 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
501 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
502 setOperationAction(ISD::ConstantFP, MVT::f80, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000503
Dale Johannesen0bb41602008-09-22 21:57:32 +0000504 // These library functions default to expand.
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::FLOG , MVT::f64, Expand);
506 setOperationAction(ISD::FLOG2, MVT::f64, Expand);
507 setOperationAction(ISD::FLOG10,MVT::f64, Expand);
508 setOperationAction(ISD::FEXP , MVT::f64, Expand);
509 setOperationAction(ISD::FEXP2, MVT::f64, Expand);
510 setOperationAction(ISD::FLOG , MVT::f32, Expand);
511 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
512 setOperationAction(ISD::FLOG10,MVT::f32, Expand);
513 setOperationAction(ISD::FEXP , MVT::f32, Expand);
514 setOperationAction(ISD::FEXP2, MVT::f32, Expand);
Dale Johannesen0bb41602008-09-22 21:57:32 +0000515
Chris Lattner41bab0b2008-01-15 21:58:08 +0000516 // Default ISD::TRAP to expand (which turns it into abort).
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 setOperationAction(ISD::TRAP, MVT::Other, Expand);
Chris Lattner41bab0b2008-01-15 21:58:08 +0000518
Owen Andersona69571c2006-05-03 01:29:57 +0000519 IsLittleEndian = TD->isLittleEndian();
Owen Anderson1d0be152009-08-13 21:58:54 +0000520 ShiftAmountTy = PointerTy = MVT::getIntegerVT(8*TD->getPointerSize());
Owen Anderson825b72b2009-08-11 20:47:22 +0000521 memset(RegClassForVT, 0,MVT::LAST_VALUETYPE*sizeof(TargetRegisterClass*));
Owen Anderson718cb662007-09-07 04:06:50 +0000522 memset(TargetDAGCombineArray, 0, array_lengthof(TargetDAGCombineArray));
Evan Chenga03a5dc2006-02-14 08:38:30 +0000523 maxStoresPerMemset = maxStoresPerMemcpy = maxStoresPerMemmove = 8;
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000524 benefitFromCodePlacementOpt = false;
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000525 UseUnderscoreSetJmp = false;
526 UseUnderscoreLongJmp = false;
Chris Lattner66180392007-02-25 01:28:05 +0000527 SelectIsExpensive = false;
Nate Begeman405e3ec2005-10-21 00:02:42 +0000528 IntDivIsCheap = false;
529 Pow2DivIsCheap = false;
Chris Lattneree4a7652006-01-25 18:57:15 +0000530 StackPointerRegisterToSaveRestore = 0;
Jim Laskey9bb3c932007-02-22 18:04:49 +0000531 ExceptionPointerRegister = 0;
532 ExceptionSelectorRegister = 0;
Duncan Sands03228082008-11-23 15:47:28 +0000533 BooleanContents = UndefinedBooleanContent;
Evan Cheng0577a222006-01-25 18:52:42 +0000534 SchedPreferenceInfo = SchedulingForLatency;
Chris Lattner7acf5f32006-09-05 17:39:15 +0000535 JumpBufSize = 0;
Duraid Madina0c9e0ff2006-09-04 07:44:11 +0000536 JumpBufAlignment = 0;
Evan Chengd60483e2007-05-16 23:45:53 +0000537 IfCvtBlockSizeLimit = 2;
Evan Chengfb8075d2008-02-28 00:43:03 +0000538 IfCvtDupBlockSizeLimit = 0;
539 PrefLoopAlignment = 0;
Evan Cheng56966222007-01-12 02:11:51 +0000540
541 InitLibcallNames(LibcallRoutineNames);
Evan Chengd385fd62007-01-31 09:29:11 +0000542 InitCmpLibcallCCs(CmpLibcallCCs);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000543 InitLibcallCallingConvs(LibcallCallingConvs);
Chris Lattner310968c2005-01-07 07:44:53 +0000544}
545
Chris Lattnerf0144122009-07-28 03:13:23 +0000546TargetLowering::~TargetLowering() {
547 delete &TLOF;
548}
Chris Lattnercba82f92005-01-16 07:28:11 +0000549
Mon P Wangf7ea6c32010-02-10 23:37:45 +0000550/// canOpTrap - Returns true if the operation can trap for the value type.
551/// VT must be a legal type.
552bool TargetLowering::canOpTrap(unsigned Op, EVT VT) const {
553 assert(isTypeLegal(VT));
554 switch (Op) {
555 default:
556 return false;
557 case ISD::FDIV:
558 case ISD::FREM:
559 case ISD::SDIV:
560 case ISD::UDIV:
561 case ISD::SREM:
562 case ISD::UREM:
563 return true;
564 }
565}
566
567
Owen Anderson23b9b192009-08-12 00:36:31 +0000568static unsigned getVectorTypeBreakdownMVT(MVT VT, MVT &IntermediateVT,
569 unsigned &NumIntermediates,
570 EVT &RegisterVT,
571 TargetLowering* TLI) {
572 // Figure out the right, legal destination reg to copy into.
573 unsigned NumElts = VT.getVectorNumElements();
574 MVT EltTy = VT.getVectorElementType();
575
576 unsigned NumVectorRegs = 1;
577
578 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
579 // could break down into LHS/RHS like LegalizeDAG does.
580 if (!isPowerOf2_32(NumElts)) {
581 NumVectorRegs = NumElts;
582 NumElts = 1;
583 }
584
585 // Divide the input until we get to a supported size. This will always
586 // end with a scalar if the target doesn't support vectors.
587 while (NumElts > 1 && !TLI->isTypeLegal(MVT::getVectorVT(EltTy, NumElts))) {
588 NumElts >>= 1;
589 NumVectorRegs <<= 1;
590 }
591
592 NumIntermediates = NumVectorRegs;
593
594 MVT NewVT = MVT::getVectorVT(EltTy, NumElts);
595 if (!TLI->isTypeLegal(NewVT))
596 NewVT = EltTy;
597 IntermediateVT = NewVT;
598
599 EVT DestVT = TLI->getRegisterType(NewVT);
600 RegisterVT = DestVT;
601 if (EVT(DestVT).bitsLT(NewVT)) {
602 // Value is expanded, e.g. i64 -> i16.
603 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
604 } else {
605 // Otherwise, promotion or legal types use the same number of registers as
606 // the vector decimated to the appropriate level.
607 return NumVectorRegs;
608 }
609
610 return 1;
611}
612
Chris Lattner310968c2005-01-07 07:44:53 +0000613/// computeRegisterProperties - Once all of the register classes are added,
614/// this allows us to compute derived properties we expose.
615void TargetLowering::computeRegisterProperties() {
Owen Anderson825b72b2009-08-11 20:47:22 +0000616 assert(MVT::LAST_VALUETYPE <= MVT::MAX_ALLOWED_VALUETYPE &&
Chris Lattnerbb97d812005-01-16 01:10:58 +0000617 "Too many value types for ValueTypeActions to hold!");
618
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000619 // Everything defaults to needing one register.
Owen Anderson825b72b2009-08-11 20:47:22 +0000620 for (unsigned i = 0; i != MVT::LAST_VALUETYPE; ++i) {
Dan Gohmanb9f10192007-06-21 14:42:22 +0000621 NumRegistersForVT[i] = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +0000622 RegisterTypeForVT[i] = TransformToType[i] = (MVT::SimpleValueType)i;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000623 }
624 // ...except isVoid, which doesn't need any registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000625 NumRegistersForVT[MVT::isVoid] = 0;
Misha Brukmanf976c852005-04-21 22:55:34 +0000626
Chris Lattner310968c2005-01-07 07:44:53 +0000627 // Find the largest integer register class.
Owen Anderson825b72b2009-08-11 20:47:22 +0000628 unsigned LargestIntReg = MVT::LAST_INTEGER_VALUETYPE;
Chris Lattner310968c2005-01-07 07:44:53 +0000629 for (; RegClassForVT[LargestIntReg] == 0; --LargestIntReg)
Owen Anderson825b72b2009-08-11 20:47:22 +0000630 assert(LargestIntReg != MVT::i1 && "No integer registers defined!");
Chris Lattner310968c2005-01-07 07:44:53 +0000631
632 // Every integer value type larger than this largest register takes twice as
633 // many registers to represent as the previous ValueType.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000634 for (unsigned ExpandedReg = LargestIntReg + 1; ; ++ExpandedReg) {
Dan Gohman8a55ce42009-09-23 21:02:20 +0000635 EVT ExpandedVT = (MVT::SimpleValueType)ExpandedReg;
636 if (!ExpandedVT.isInteger())
Duncan Sands83ec4b62008-06-06 12:08:01 +0000637 break;
Dan Gohmanb9f10192007-06-21 14:42:22 +0000638 NumRegistersForVT[ExpandedReg] = 2*NumRegistersForVT[ExpandedReg-1];
Owen Anderson825b72b2009-08-11 20:47:22 +0000639 RegisterTypeForVT[ExpandedReg] = (MVT::SimpleValueType)LargestIntReg;
640 TransformToType[ExpandedReg] = (MVT::SimpleValueType)(ExpandedReg - 1);
Dan Gohman8a55ce42009-09-23 21:02:20 +0000641 ValueTypeActions.setTypeAction(ExpandedVT, Expand);
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000642 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000643
644 // Inspect all of the ValueType's smaller than the largest integer
645 // register to see which ones need promotion.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000646 unsigned LegalIntReg = LargestIntReg;
647 for (unsigned IntReg = LargestIntReg - 1;
Owen Anderson825b72b2009-08-11 20:47:22 +0000648 IntReg >= (unsigned)MVT::i1; --IntReg) {
649 EVT IVT = (MVT::SimpleValueType)IntReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000650 if (isTypeLegal(IVT)) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000651 LegalIntReg = IntReg;
652 } else {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000653 RegisterTypeForVT[IntReg] = TransformToType[IntReg] =
Owen Anderson825b72b2009-08-11 20:47:22 +0000654 (MVT::SimpleValueType)LegalIntReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000655 ValueTypeActions.setTypeAction(IVT, Promote);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000656 }
657 }
658
Dale Johannesen161e8972007-10-05 20:04:43 +0000659 // ppcf128 type is really two f64's.
Owen Anderson825b72b2009-08-11 20:47:22 +0000660 if (!isTypeLegal(MVT::ppcf128)) {
661 NumRegistersForVT[MVT::ppcf128] = 2*NumRegistersForVT[MVT::f64];
662 RegisterTypeForVT[MVT::ppcf128] = MVT::f64;
663 TransformToType[MVT::ppcf128] = MVT::f64;
664 ValueTypeActions.setTypeAction(MVT::ppcf128, Expand);
Dale Johannesen161e8972007-10-05 20:04:43 +0000665 }
666
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000667 // Decide how to handle f64. If the target does not have native f64 support,
668 // expand it to i64 and we will be generating soft float library calls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000669 if (!isTypeLegal(MVT::f64)) {
670 NumRegistersForVT[MVT::f64] = NumRegistersForVT[MVT::i64];
671 RegisterTypeForVT[MVT::f64] = RegisterTypeForVT[MVT::i64];
672 TransformToType[MVT::f64] = MVT::i64;
673 ValueTypeActions.setTypeAction(MVT::f64, Expand);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000674 }
675
676 // Decide how to handle f32. If the target does not have native support for
677 // f32, promote it to f64 if it is legal. Otherwise, expand it to i32.
Owen Anderson825b72b2009-08-11 20:47:22 +0000678 if (!isTypeLegal(MVT::f32)) {
679 if (isTypeLegal(MVT::f64)) {
680 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::f64];
681 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::f64];
682 TransformToType[MVT::f32] = MVT::f64;
683 ValueTypeActions.setTypeAction(MVT::f32, Promote);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000684 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000685 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::i32];
686 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::i32];
687 TransformToType[MVT::f32] = MVT::i32;
688 ValueTypeActions.setTypeAction(MVT::f32, Expand);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000689 }
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000690 }
Nate Begeman4ef3b812005-11-22 01:29:36 +0000691
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000692 // Loop over all of the vector value types to see which need transformations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000693 for (unsigned i = MVT::FIRST_VECTOR_VALUETYPE;
694 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000695 MVT VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000696 if (!isTypeLegal(VT)) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000697 MVT IntermediateVT;
698 EVT RegisterVT;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000699 unsigned NumIntermediates;
700 NumRegistersForVT[i] =
Owen Anderson23b9b192009-08-12 00:36:31 +0000701 getVectorTypeBreakdownMVT(VT, IntermediateVT, NumIntermediates,
702 RegisterVT, this);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000703 RegisterTypeForVT[i] = RegisterVT;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000704
705 // Determine if there is a legal wider type.
706 bool IsLegalWiderType = false;
Owen Andersone50ed302009-08-10 22:56:29 +0000707 EVT EltVT = VT.getVectorElementType();
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000708 unsigned NElts = VT.getVectorNumElements();
Owen Anderson825b72b2009-08-11 20:47:22 +0000709 for (unsigned nVT = i+1; nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
710 EVT SVT = (MVT::SimpleValueType)nVT;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000711 if (isTypeLegal(SVT) && SVT.getVectorElementType() == EltVT &&
Mon P Wang6fb474b2010-01-24 00:24:43 +0000712 SVT.getVectorNumElements() > NElts && NElts != 1) {
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000713 TransformToType[i] = SVT;
714 ValueTypeActions.setTypeAction(VT, Promote);
715 IsLegalWiderType = true;
716 break;
717 }
718 }
719 if (!IsLegalWiderType) {
Owen Andersone50ed302009-08-10 22:56:29 +0000720 EVT NVT = VT.getPow2VectorType();
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000721 if (NVT == VT) {
722 // Type is already a power of 2. The default action is to split.
Owen Anderson825b72b2009-08-11 20:47:22 +0000723 TransformToType[i] = MVT::Other;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000724 ValueTypeActions.setTypeAction(VT, Expand);
725 } else {
726 TransformToType[i] = NVT;
727 ValueTypeActions.setTypeAction(VT, Promote);
728 }
729 }
Dan Gohman7f321562007-06-25 16:23:39 +0000730 }
Chris Lattner3a5935842006-03-16 19:50:01 +0000731 }
Chris Lattnerbb97d812005-01-16 01:10:58 +0000732}
Chris Lattnercba82f92005-01-16 07:28:11 +0000733
Evan Cheng72261582005-12-20 06:22:03 +0000734const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
735 return NULL;
736}
Evan Cheng3a03ebb2005-12-21 23:05:39 +0000737
Scott Michel5b8f82e2008-03-10 15:42:14 +0000738
Owen Anderson825b72b2009-08-11 20:47:22 +0000739MVT::SimpleValueType TargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson1d0be152009-08-13 21:58:54 +0000740 return PointerTy.SimpleTy;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000741}
742
Sanjiv Gupta8f17a362009-12-28 02:40:33 +0000743MVT::SimpleValueType TargetLowering::getCmpLibcallReturnType() const {
744 return MVT::i32; // return the default value
745}
746
Dan Gohman7f321562007-06-25 16:23:39 +0000747/// getVectorTypeBreakdown - Vector types are broken down into some number of
Owen Anderson825b72b2009-08-11 20:47:22 +0000748/// legal first class types. For example, MVT::v8f32 maps to 2 MVT::v4f32
749/// with Altivec or SSE1, or 8 promoted MVT::f64 values with the X86 FP stack.
750/// Similarly, MVT::v2i64 turns into 4 MVT::i32 values with both PPC and X86.
Chris Lattnerdc879292006-03-31 00:28:56 +0000751///
Dan Gohman7f321562007-06-25 16:23:39 +0000752/// This method returns the number of registers needed, and the VT for each
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000753/// register. It also returns the VT and quantity of the intermediate values
754/// before they are promoted/expanded.
Chris Lattnerdc879292006-03-31 00:28:56 +0000755///
Owen Anderson23b9b192009-08-12 00:36:31 +0000756unsigned TargetLowering::getVectorTypeBreakdown(LLVMContext &Context, EVT VT,
Owen Andersone50ed302009-08-10 22:56:29 +0000757 EVT &IntermediateVT,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000758 unsigned &NumIntermediates,
Owen Anderson23b9b192009-08-12 00:36:31 +0000759 EVT &RegisterVT) const {
Chris Lattnerdc879292006-03-31 00:28:56 +0000760 // Figure out the right, legal destination reg to copy into.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000761 unsigned NumElts = VT.getVectorNumElements();
Owen Andersone50ed302009-08-10 22:56:29 +0000762 EVT EltTy = VT.getVectorElementType();
Chris Lattnerdc879292006-03-31 00:28:56 +0000763
764 unsigned NumVectorRegs = 1;
765
Nate Begemand73ab882007-11-27 19:28:48 +0000766 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
767 // could break down into LHS/RHS like LegalizeDAG does.
768 if (!isPowerOf2_32(NumElts)) {
769 NumVectorRegs = NumElts;
770 NumElts = 1;
771 }
772
Chris Lattnerdc879292006-03-31 00:28:56 +0000773 // Divide the input until we get to a supported size. This will always
774 // end with a scalar if the target doesn't support vectors.
Owen Anderson23b9b192009-08-12 00:36:31 +0000775 while (NumElts > 1 && !isTypeLegal(
776 EVT::getVectorVT(Context, EltTy, NumElts))) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000777 NumElts >>= 1;
778 NumVectorRegs <<= 1;
779 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000780
781 NumIntermediates = NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000782
Owen Anderson23b9b192009-08-12 00:36:31 +0000783 EVT NewVT = EVT::getVectorVT(Context, EltTy, NumElts);
Dan Gohman7f321562007-06-25 16:23:39 +0000784 if (!isTypeLegal(NewVT))
785 NewVT = EltTy;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000786 IntermediateVT = NewVT;
Chris Lattnerdc879292006-03-31 00:28:56 +0000787
Owen Anderson23b9b192009-08-12 00:36:31 +0000788 EVT DestVT = getRegisterType(Context, NewVT);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000789 RegisterVT = DestVT;
Duncan Sands8e4eb092008-06-08 20:54:56 +0000790 if (DestVT.bitsLT(NewVT)) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000791 // Value is expanded, e.g. i64 -> i16.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000792 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
Chris Lattnerdc879292006-03-31 00:28:56 +0000793 } else {
794 // Otherwise, promotion or legal types use the same number of registers as
795 // the vector decimated to the appropriate level.
Chris Lattner79227e22006-03-31 00:46:36 +0000796 return NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000797 }
798
Evan Chenge9b3da12006-05-17 18:10:06 +0000799 return 1;
Chris Lattnerdc879292006-03-31 00:28:56 +0000800}
801
Evan Cheng3ae05432008-01-24 00:22:01 +0000802/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000803/// function arguments in the caller parameter area. This is the actual
804/// alignment, not its logarithm.
Evan Cheng3ae05432008-01-24 00:22:01 +0000805unsigned TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000806 return TD->getCallFrameTypeAlignment(Ty);
Evan Cheng3ae05432008-01-24 00:22:01 +0000807}
808
Chris Lattner071c62f2010-01-25 23:26:13 +0000809/// getJumpTableEncoding - Return the entry encoding for a jump table in the
810/// current function. The returned value is a member of the
811/// MachineJumpTableInfo::JTEntryKind enum.
812unsigned TargetLowering::getJumpTableEncoding() const {
813 // In non-pic modes, just use the address of a block.
814 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
815 return MachineJumpTableInfo::EK_BlockAddress;
816
817 // In PIC mode, if the target supports a GPRel32 directive, use it.
818 if (getTargetMachine().getMCAsmInfo()->getGPRel32Directive() != 0)
819 return MachineJumpTableInfo::EK_GPRel32BlockAddress;
820
821 // Otherwise, use a label difference.
822 return MachineJumpTableInfo::EK_LabelDifference32;
823}
824
Dan Gohman475871a2008-07-27 21:46:04 +0000825SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
826 SelectionDAG &DAG) const {
Chris Lattnerf1214cb2010-01-26 06:53:37 +0000827 // If our PIC model is GP relative, use the global offset table as the base.
828 if (getJumpTableEncoding() == MachineJumpTableInfo::EK_GPRel32BlockAddress)
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000829 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +0000830 return Table;
831}
832
Chris Lattner13e97a22010-01-26 05:30:30 +0000833/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
834/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
835/// MCExpr.
836const MCExpr *
Chris Lattner589c6f62010-01-26 06:28:43 +0000837TargetLowering::getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
838 unsigned JTI,MCContext &Ctx) const{
Chris Lattnerbeeb93e2010-01-26 05:58:28 +0000839 // The normal PIC reloc base is the label at the start of the jump table.
Chris Lattner589c6f62010-01-26 06:28:43 +0000840 return MCSymbolRefExpr::Create(MF->getJTISymbol(JTI, Ctx), Ctx);
Chris Lattner13e97a22010-01-26 05:30:30 +0000841}
842
Dan Gohman6520e202008-10-18 02:06:02 +0000843bool
844TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
845 // Assume that everything is safe in static mode.
846 if (getTargetMachine().getRelocationModel() == Reloc::Static)
847 return true;
848
849 // In dynamic-no-pic mode, assume that known defined values are safe.
850 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
851 GA &&
852 !GA->getGlobal()->isDeclaration() &&
Duncan Sands667d4b82009-03-07 15:45:40 +0000853 !GA->getGlobal()->isWeakForLinker())
Dan Gohman6520e202008-10-18 02:06:02 +0000854 return true;
855
856 // Otherwise assume nothing is safe.
857 return false;
858}
859
Chris Lattnereb8146b2006-02-04 02:13:02 +0000860//===----------------------------------------------------------------------===//
861// Optimization Methods
862//===----------------------------------------------------------------------===//
863
Nate Begeman368e18d2006-02-16 21:11:51 +0000864/// ShrinkDemandedConstant - Check to see if the specified operand of the
865/// specified instruction is a constant integer. If so, check to see if there
866/// are any bits set in the constant that are not demanded. If so, shrink the
867/// constant and return true.
Dan Gohman475871a2008-07-27 21:46:04 +0000868bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000869 const APInt &Demanded) {
Dale Johannesende064702009-02-06 21:50:26 +0000870 DebugLoc dl = Op.getDebugLoc();
Bill Wendling36ae6c12009-03-04 00:18:06 +0000871
Chris Lattnerec665152006-02-26 23:36:02 +0000872 // FIXME: ISD::SELECT, ISD::SELECT_CC
Dan Gohmane5af2d32009-01-29 01:59:02 +0000873 switch (Op.getOpcode()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000874 default: break;
Nate Begeman368e18d2006-02-16 21:11:51 +0000875 case ISD::XOR:
Bill Wendling36ae6c12009-03-04 00:18:06 +0000876 case ISD::AND:
877 case ISD::OR: {
878 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
879 if (!C) return false;
880
881 if (Op.getOpcode() == ISD::XOR &&
882 (C->getAPIntValue() | (~Demanded)).isAllOnesValue())
883 return false;
884
885 // if we can expand it to have all bits set, do it
886 if (C->getAPIntValue().intersects(~Demanded)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000887 EVT VT = Op.getValueType();
Bill Wendling36ae6c12009-03-04 00:18:06 +0000888 SDValue New = DAG.getNode(Op.getOpcode(), dl, VT, Op.getOperand(0),
889 DAG.getConstant(Demanded &
890 C->getAPIntValue(),
891 VT));
892 return CombineTo(Op, New);
893 }
894
Nate Begemande996292006-02-03 22:24:05 +0000895 break;
896 }
Bill Wendling36ae6c12009-03-04 00:18:06 +0000897 }
898
Nate Begemande996292006-02-03 22:24:05 +0000899 return false;
900}
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000901
Dan Gohman97121ba2009-04-08 00:15:30 +0000902/// ShrinkDemandedOp - Convert x+y to (VT)((SmallVT)x+(SmallVT)y) if the
903/// casts are free. This uses isZExtFree and ZERO_EXTEND for the widening
904/// cast, but it could be generalized for targets with other types of
905/// implicit widening casts.
906bool
907TargetLowering::TargetLoweringOpt::ShrinkDemandedOp(SDValue Op,
908 unsigned BitWidth,
909 const APInt &Demanded,
910 DebugLoc dl) {
911 assert(Op.getNumOperands() == 2 &&
912 "ShrinkDemandedOp only supports binary operators!");
913 assert(Op.getNode()->getNumValues() == 1 &&
914 "ShrinkDemandedOp only supports nodes with one result!");
915
916 // Don't do this if the node has another user, which may require the
917 // full value.
918 if (!Op.getNode()->hasOneUse())
919 return false;
920
921 // Search for the smallest integer type with free casts to and from
922 // Op's type. For expedience, just check power-of-2 integer types.
923 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
924 unsigned SmallVTBits = BitWidth - Demanded.countLeadingZeros();
925 if (!isPowerOf2_32(SmallVTBits))
926 SmallVTBits = NextPowerOf2(SmallVTBits);
927 for (; SmallVTBits < BitWidth; SmallVTBits = NextPowerOf2(SmallVTBits)) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000928 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), SmallVTBits);
Dan Gohman97121ba2009-04-08 00:15:30 +0000929 if (TLI.isTruncateFree(Op.getValueType(), SmallVT) &&
930 TLI.isZExtFree(SmallVT, Op.getValueType())) {
931 // We found a type with free casts.
932 SDValue X = DAG.getNode(Op.getOpcode(), dl, SmallVT,
933 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
934 Op.getNode()->getOperand(0)),
935 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
936 Op.getNode()->getOperand(1)));
937 SDValue Z = DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), X);
938 return CombineTo(Op, Z);
939 }
940 }
941 return false;
942}
943
Nate Begeman368e18d2006-02-16 21:11:51 +0000944/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
945/// DemandedMask bits of the result of Op are ever used downstream. If we can
946/// use this information to simplify Op, create a new simplified DAG node and
947/// return true, returning the original and new nodes in Old and New. Otherwise,
948/// analyze the expression and return a mask of KnownOne and KnownZero bits for
949/// the expression (used to simplify the caller). The KnownZero/One bits may
950/// only be accurate for those bits in the DemandedMask.
Dan Gohman475871a2008-07-27 21:46:04 +0000951bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000952 const APInt &DemandedMask,
953 APInt &KnownZero,
954 APInt &KnownOne,
Nate Begeman368e18d2006-02-16 21:11:51 +0000955 TargetLoweringOpt &TLO,
956 unsigned Depth) const {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000957 unsigned BitWidth = DemandedMask.getBitWidth();
Dan Gohman87862e72009-12-11 21:31:27 +0000958 assert(Op.getValueType().getScalarType().getSizeInBits() == BitWidth &&
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000959 "Mask size mismatches value type size!");
960 APInt NewMask = DemandedMask;
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000961 DebugLoc dl = Op.getDebugLoc();
Chris Lattner3fc5b012007-05-17 18:19:23 +0000962
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000963 // Don't know anything.
964 KnownZero = KnownOne = APInt(BitWidth, 0);
965
Nate Begeman368e18d2006-02-16 21:11:51 +0000966 // Other users may use these bits.
Gabor Greifba36cb52008-08-28 21:40:38 +0000967 if (!Op.getNode()->hasOneUse()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000968 if (Depth != 0) {
969 // If not at the root, Just compute the KnownZero/KnownOne bits to
970 // simplify things downstream.
Dan Gohmanea859be2007-06-22 14:59:07 +0000971 TLO.DAG.ComputeMaskedBits(Op, DemandedMask, KnownZero, KnownOne, Depth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000972 return false;
973 }
974 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000975 // just set the NewMask to all bits.
976 NewMask = APInt::getAllOnesValue(BitWidth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000977 } else if (DemandedMask == 0) {
978 // Not demanding any bits from Op.
979 if (Op.getOpcode() != ISD::UNDEF)
Dale Johannesene8d72302009-02-06 23:05:02 +0000980 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(Op.getValueType()));
Nate Begeman368e18d2006-02-16 21:11:51 +0000981 return false;
982 } else if (Depth == 6) { // Limit search depth.
983 return false;
984 }
985
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000986 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000987 switch (Op.getOpcode()) {
988 case ISD::Constant:
Nate Begeman368e18d2006-02-16 21:11:51 +0000989 // We know all of the bits for a constant!
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000990 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue() & NewMask;
991 KnownZero = ~KnownOne & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +0000992 return false; // Don't fall through, will infinitely loop.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000993 case ISD::AND:
Chris Lattner81cd3552006-02-27 00:36:27 +0000994 // If the RHS is a constant, check to see if the LHS would be zero without
995 // using the bits from the RHS. Below, we use knowledge about the RHS to
996 // simplify the LHS, here we're using information from the LHS to simplify
997 // the RHS.
998 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000999 APInt LHSZero, LHSOne;
1000 TLO.DAG.ComputeMaskedBits(Op.getOperand(0), NewMask,
Dan Gohmanea859be2007-06-22 14:59:07 +00001001 LHSZero, LHSOne, Depth+1);
Chris Lattner81cd3552006-02-27 00:36:27 +00001002 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001003 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +00001004 return TLO.CombineTo(Op, Op.getOperand(0));
1005 // If any of the set bits in the RHS are known zero on the LHS, shrink
1006 // the constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001007 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +00001008 return true;
1009 }
1010
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001011 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001012 KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001013 return true;
Nate Begeman368e18d2006-02-16 21:11:51 +00001014 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001015 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001016 KnownZero2, KnownOne2, TLO, Depth+1))
1017 return true;
1018 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1019
1020 // If all of the demanded bits are known one on one side, return the other.
1021 // These bits cannot contribute to the result of the 'and'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001022 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001023 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001024 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001025 return TLO.CombineTo(Op, Op.getOperand(1));
1026 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001027 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001028 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, Op.getValueType()));
1029 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001030 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001031 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +00001032 // If the operation can be done in a smaller type, do so.
Evan Chengd40d03e2010-01-06 19:38:29 +00001033 if (TLO.ShrinkOps && TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001034 return true;
1035
Nate Begeman368e18d2006-02-16 21:11:51 +00001036 // Output known-1 bits are only known if set in both the LHS & RHS.
1037 KnownOne &= KnownOne2;
1038 // Output known-0 are known to be clear if zero in either the LHS | RHS.
1039 KnownZero |= KnownZero2;
1040 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001041 case ISD::OR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001042 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001043 KnownOne, TLO, Depth+1))
1044 return true;
1045 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001046 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001047 KnownZero2, KnownOne2, TLO, Depth+1))
1048 return true;
1049 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1050
1051 // If all of the demanded bits are known zero on one side, return the other.
1052 // These bits cannot contribute to the result of the 'or'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001053 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001054 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001055 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001056 return TLO.CombineTo(Op, Op.getOperand(1));
1057 // If all of the potentially set bits on one side are known to be set on
1058 // the other side, just use the 'other' side.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001059 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001060 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001061 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001062 return TLO.CombineTo(Op, Op.getOperand(1));
1063 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001064 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001065 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +00001066 // If the operation can be done in a smaller type, do so.
Evan Chengd40d03e2010-01-06 19:38:29 +00001067 if (TLO.ShrinkOps && TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001068 return true;
1069
Nate Begeman368e18d2006-02-16 21:11:51 +00001070 // Output known-0 bits are only known if clear in both the LHS & RHS.
1071 KnownZero &= KnownZero2;
1072 // Output known-1 are known to be set if set in either the LHS | RHS.
1073 KnownOne |= KnownOne2;
1074 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001075 case ISD::XOR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001076 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001077 KnownOne, TLO, Depth+1))
1078 return true;
1079 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001080 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +00001081 KnownOne2, TLO, Depth+1))
1082 return true;
1083 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1084
1085 // If all of the demanded bits are known zero on one side, return the other.
1086 // These bits cannot contribute to the result of the 'xor'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001087 if ((KnownZero & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001088 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001089 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001090 return TLO.CombineTo(Op, Op.getOperand(1));
Dan Gohman97121ba2009-04-08 00:15:30 +00001091 // If the operation can be done in a smaller type, do so.
Evan Chengd40d03e2010-01-06 19:38:29 +00001092 if (TLO.ShrinkOps && TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001093 return true;
1094
Chris Lattner3687c1a2006-11-27 21:50:02 +00001095 // If all of the unknown bits are known to be zero on one side or the other
1096 // (but not both) turn this into an *inclusive* or.
1097 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001098 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Dale Johannesende064702009-02-06 21:50:26 +00001099 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, Op.getValueType(),
Chris Lattner3687c1a2006-11-27 21:50:02 +00001100 Op.getOperand(0),
1101 Op.getOperand(1)));
Nate Begeman368e18d2006-02-16 21:11:51 +00001102
1103 // Output known-0 bits are known if clear or set in both the LHS & RHS.
1104 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
1105 // Output known-1 are known to be set if set in only one of the LHS, RHS.
1106 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
1107
Nate Begeman368e18d2006-02-16 21:11:51 +00001108 // If all of the demanded bits on one side are known, and all of the set
1109 // bits on that side are also known to be set on the other side, turn this
1110 // into an AND, as we know the bits will be cleared.
1111 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001112 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known
Nate Begeman368e18d2006-02-16 21:11:51 +00001113 if ((KnownOne & KnownOne2) == KnownOne) {
Owen Andersone50ed302009-08-10 22:56:29 +00001114 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001115 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, VT);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001116 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT,
1117 Op.getOperand(0), ANDC));
Nate Begeman368e18d2006-02-16 21:11:51 +00001118 }
1119 }
1120
1121 // If the RHS is a constant, see if we can simplify it.
Torok Edwin4fea2e92008-04-06 21:23:02 +00001122 // for XOR, we prefer to force bits to 1 if they will make a -1.
1123 // if we can't force bits, try to shrink constant
1124 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1125 APInt Expanded = C->getAPIntValue() | (~NewMask);
1126 // if we can expand it to have all bits set, do it
1127 if (Expanded.isAllOnesValue()) {
1128 if (Expanded != C->getAPIntValue()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001129 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001130 SDValue New = TLO.DAG.getNode(Op.getOpcode(), dl,VT, Op.getOperand(0),
Torok Edwin4fea2e92008-04-06 21:23:02 +00001131 TLO.DAG.getConstant(Expanded, VT));
1132 return TLO.CombineTo(Op, New);
1133 }
1134 // if it already has all the bits set, nothing to change
1135 // but don't shrink either!
1136 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
1137 return true;
1138 }
1139 }
1140
Nate Begeman368e18d2006-02-16 21:11:51 +00001141 KnownZero = KnownZeroOut;
1142 KnownOne = KnownOneOut;
1143 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001144 case ISD::SELECT:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001145 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001146 KnownOne, TLO, Depth+1))
1147 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001148 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +00001149 KnownOne2, TLO, Depth+1))
1150 return true;
1151 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1152 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1153
1154 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001155 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001156 return true;
1157
1158 // Only known if known in both the LHS and RHS.
1159 KnownOne &= KnownOne2;
1160 KnownZero &= KnownZero2;
1161 break;
Chris Lattnerec665152006-02-26 23:36:02 +00001162 case ISD::SELECT_CC:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001163 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattnerec665152006-02-26 23:36:02 +00001164 KnownOne, TLO, Depth+1))
1165 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001166 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattnerec665152006-02-26 23:36:02 +00001167 KnownOne2, TLO, Depth+1))
1168 return true;
1169 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1170 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1171
1172 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001173 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattnerec665152006-02-26 23:36:02 +00001174 return true;
1175
1176 // Only known if known in both the LHS and RHS.
1177 KnownOne &= KnownOne2;
1178 KnownZero &= KnownZero2;
1179 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001180 case ISD::SHL:
Nate Begeman368e18d2006-02-16 21:11:51 +00001181 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001182 unsigned ShAmt = SA->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00001183 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001184
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001185 // If the shift count is an invalid immediate, don't do anything.
1186 if (ShAmt >= BitWidth)
1187 break;
1188
Chris Lattner895c4ab2007-04-17 21:14:16 +00001189 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
1190 // single shift. We can do this if the bottom bits (which are shifted
1191 // out) are never demanded.
1192 if (InOp.getOpcode() == ISD::SRL &&
1193 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001194 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001195 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001196 unsigned Opc = ISD::SHL;
1197 int Diff = ShAmt-C1;
1198 if (Diff < 0) {
1199 Diff = -Diff;
1200 Opc = ISD::SRL;
1201 }
1202
Dan Gohman475871a2008-07-27 21:46:04 +00001203 SDValue NewSA =
Chris Lattner4e7e6cd2007-05-30 16:30:06 +00001204 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00001205 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001206 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001207 InOp.getOperand(0), NewSA));
1208 }
1209 }
1210
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001211 if (SimplifyDemandedBits(Op.getOperand(0), NewMask.lshr(ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001212 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001213 return true;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001214 KnownZero <<= SA->getZExtValue();
1215 KnownOne <<= SA->getZExtValue();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001216 // low bits known zero.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001217 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001218 }
1219 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001220 case ISD::SRL:
1221 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001222 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001223 unsigned ShAmt = SA->getZExtValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001224 unsigned VTSize = VT.getSizeInBits();
Dan Gohman475871a2008-07-27 21:46:04 +00001225 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001226
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001227 // If the shift count is an invalid immediate, don't do anything.
1228 if (ShAmt >= BitWidth)
1229 break;
1230
Chris Lattner895c4ab2007-04-17 21:14:16 +00001231 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
1232 // single shift. We can do this if the top bits (which are shifted out)
1233 // are never demanded.
1234 if (InOp.getOpcode() == ISD::SHL &&
1235 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001236 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001237 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001238 unsigned Opc = ISD::SRL;
1239 int Diff = ShAmt-C1;
1240 if (Diff < 0) {
1241 Diff = -Diff;
1242 Opc = ISD::SHL;
1243 }
1244
Dan Gohman475871a2008-07-27 21:46:04 +00001245 SDValue NewSA =
Chris Lattner8c7d2d52007-04-17 22:53:02 +00001246 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001247 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001248 InOp.getOperand(0), NewSA));
1249 }
1250 }
Nate Begeman368e18d2006-02-16 21:11:51 +00001251
1252 // Compute the new bits that are at the top now.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001253 if (SimplifyDemandedBits(InOp, (NewMask << ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001254 KnownZero, KnownOne, TLO, Depth+1))
1255 return true;
1256 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001257 KnownZero = KnownZero.lshr(ShAmt);
1258 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001259
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001260 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001261 KnownZero |= HighBits; // High bits known zero.
Nate Begeman368e18d2006-02-16 21:11:51 +00001262 }
1263 break;
1264 case ISD::SRA:
Dan Gohmane5af2d32009-01-29 01:59:02 +00001265 // If this is an arithmetic shift right and only the low-bit is set, we can
1266 // always convert this into a logical shr, even if the shift amount is
1267 // variable. The low bit of the shift cannot be an input sign bit unless
1268 // the shift amount is >= the size of the datatype, which is undefined.
1269 if (DemandedMask == 1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001270 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, Op.getValueType(),
Dan Gohmane5af2d32009-01-29 01:59:02 +00001271 Op.getOperand(0), Op.getOperand(1)));
1272
Nate Begeman368e18d2006-02-16 21:11:51 +00001273 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001274 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001275 unsigned ShAmt = SA->getZExtValue();
Nate Begeman368e18d2006-02-16 21:11:51 +00001276
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001277 // If the shift count is an invalid immediate, don't do anything.
1278 if (ShAmt >= BitWidth)
1279 break;
1280
1281 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner1b737132006-05-08 17:22:53 +00001282
1283 // If any of the demanded bits are produced by the sign extension, we also
1284 // demand the input sign bit.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001285 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
1286 if (HighBits.intersects(NewMask))
Dan Gohman87862e72009-12-11 21:31:27 +00001287 InDemandedMask |= APInt::getSignBit(VT.getScalarType().getSizeInBits());
Chris Lattner1b737132006-05-08 17:22:53 +00001288
1289 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001290 KnownZero, KnownOne, TLO, Depth+1))
1291 return true;
1292 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001293 KnownZero = KnownZero.lshr(ShAmt);
1294 KnownOne = KnownOne.lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001295
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001296 // Handle the sign bit, adjusted to where it is now in the mask.
1297 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001298
1299 // If the input sign bit is known to be zero, or if none of the top bits
1300 // are demanded, turn this into an unsigned shift right.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001301 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001302 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
1303 Op.getOperand(0),
Nate Begeman368e18d2006-02-16 21:11:51 +00001304 Op.getOperand(1)));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001305 } else if (KnownOne.intersects(SignBit)) { // New bits are known one.
Nate Begeman368e18d2006-02-16 21:11:51 +00001306 KnownOne |= HighBits;
1307 }
1308 }
1309 break;
1310 case ISD::SIGN_EXTEND_INREG: {
Owen Andersone50ed302009-08-10 22:56:29 +00001311 EVT EVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Nate Begeman368e18d2006-02-16 21:11:51 +00001312
Chris Lattnerec665152006-02-26 23:36:02 +00001313 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman368e18d2006-02-16 21:11:51 +00001314 // present in the input.
Dan Gohmand1996362010-01-09 02:13:55 +00001315 APInt NewBits =
1316 APInt::getHighBitsSet(BitWidth,
1317 BitWidth - EVT.getScalarType().getSizeInBits()) &
1318 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001319
Chris Lattnerec665152006-02-26 23:36:02 +00001320 // If none of the extended bits are demanded, eliminate the sextinreg.
1321 if (NewBits == 0)
1322 return TLO.CombineTo(Op, Op.getOperand(0));
1323
Dan Gohmand1996362010-01-09 02:13:55 +00001324 APInt InSignBit = APInt::getSignBit(EVT.getScalarType().getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001325 InSignBit.zext(BitWidth);
Dan Gohmand1996362010-01-09 02:13:55 +00001326 APInt InputDemandedBits =
1327 APInt::getLowBitsSet(BitWidth,
1328 EVT.getScalarType().getSizeInBits()) &
1329 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001330
Chris Lattnerec665152006-02-26 23:36:02 +00001331 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman368e18d2006-02-16 21:11:51 +00001332 // bit is demanded.
Chris Lattnerec665152006-02-26 23:36:02 +00001333 InputDemandedBits |= InSignBit;
Nate Begeman368e18d2006-02-16 21:11:51 +00001334
1335 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
1336 KnownZero, KnownOne, TLO, Depth+1))
1337 return true;
1338 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1339
1340 // If the sign bit of the input is known set or clear, then we know the
1341 // top bits of the result.
1342
Chris Lattnerec665152006-02-26 23:36:02 +00001343 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001344 if (KnownZero.intersects(InSignBit))
Chris Lattnerec665152006-02-26 23:36:02 +00001345 return TLO.CombineTo(Op,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001346 TLO.DAG.getZeroExtendInReg(Op.getOperand(0),dl,EVT));
Chris Lattnerec665152006-02-26 23:36:02 +00001347
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001348 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman368e18d2006-02-16 21:11:51 +00001349 KnownOne |= NewBits;
1350 KnownZero &= ~NewBits;
Chris Lattnerec665152006-02-26 23:36:02 +00001351 } else { // Input sign bit unknown
Nate Begeman368e18d2006-02-16 21:11:51 +00001352 KnownZero &= ~NewBits;
1353 KnownOne &= ~NewBits;
1354 }
1355 break;
1356 }
Chris Lattnerec665152006-02-26 23:36:02 +00001357 case ISD::ZERO_EXTEND: {
Dan Gohmand1996362010-01-09 02:13:55 +00001358 unsigned OperandBitWidth =
1359 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001360 APInt InMask = NewMask;
1361 InMask.trunc(OperandBitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001362
1363 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001364 APInt NewBits =
1365 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
1366 if (!NewBits.intersects(NewMask))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001367 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001368 Op.getValueType(),
1369 Op.getOperand(0)));
1370
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001371 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001372 KnownZero, KnownOne, TLO, Depth+1))
1373 return true;
1374 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001375 KnownZero.zext(BitWidth);
1376 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001377 KnownZero |= NewBits;
1378 break;
1379 }
1380 case ISD::SIGN_EXTEND: {
Owen Andersone50ed302009-08-10 22:56:29 +00001381 EVT InVT = Op.getOperand(0).getValueType();
Dan Gohmand1996362010-01-09 02:13:55 +00001382 unsigned InBits = InVT.getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001383 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman97360282008-03-11 21:29:43 +00001384 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001385 APInt NewBits = ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001386
1387 // If none of the top bits are demanded, convert this into an any_extend.
1388 if (NewBits == 0)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001389 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
1390 Op.getValueType(),
1391 Op.getOperand(0)));
Chris Lattnerec665152006-02-26 23:36:02 +00001392
1393 // Since some of the sign extended bits are demanded, we know that the sign
1394 // bit is demanded.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001395 APInt InDemandedBits = InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001396 InDemandedBits |= InSignBit;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001397 InDemandedBits.trunc(InBits);
Chris Lattnerec665152006-02-26 23:36:02 +00001398
1399 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
1400 KnownOne, TLO, Depth+1))
1401 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001402 KnownZero.zext(BitWidth);
1403 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001404
1405 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001406 if (KnownZero.intersects(InSignBit))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001407 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001408 Op.getValueType(),
1409 Op.getOperand(0)));
1410
1411 // If the sign bit is known one, the top bits match.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001412 if (KnownOne.intersects(InSignBit)) {
Chris Lattnerec665152006-02-26 23:36:02 +00001413 KnownOne |= NewBits;
1414 KnownZero &= ~NewBits;
1415 } else { // Otherwise, top bits aren't known.
1416 KnownOne &= ~NewBits;
1417 KnownZero &= ~NewBits;
1418 }
1419 break;
1420 }
1421 case ISD::ANY_EXTEND: {
Dan Gohmand1996362010-01-09 02:13:55 +00001422 unsigned OperandBitWidth =
1423 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001424 APInt InMask = NewMask;
1425 InMask.trunc(OperandBitWidth);
1426 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001427 KnownZero, KnownOne, TLO, Depth+1))
1428 return true;
1429 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001430 KnownZero.zext(BitWidth);
1431 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001432 break;
1433 }
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001434 case ISD::TRUNCATE: {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001435 // Simplify the input, using demanded bit information, and compute the known
1436 // zero/one bits live out.
Dan Gohman042919c2010-03-01 17:59:21 +00001437 unsigned OperandBitWidth =
1438 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001439 APInt TruncMask = NewMask;
Dan Gohman042919c2010-03-01 17:59:21 +00001440 TruncMask.zext(OperandBitWidth);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001441 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001442 KnownZero, KnownOne, TLO, Depth+1))
1443 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001444 KnownZero.trunc(BitWidth);
1445 KnownOne.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001446
1447 // If the input is only used by this truncate, see if we can shrink it based
1448 // on the known demanded bits.
Gabor Greifba36cb52008-08-28 21:40:38 +00001449 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001450 SDValue In = Op.getOperand(0);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001451 switch (In.getOpcode()) {
1452 default: break;
1453 case ISD::SRL:
1454 // Shrink SRL by a constant if none of the high bits shifted in are
1455 // demanded.
1456 if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1))){
Dan Gohman042919c2010-03-01 17:59:21 +00001457 APInt HighBits = APInt::getHighBitsSet(OperandBitWidth,
1458 OperandBitWidth - BitWidth);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001459 HighBits = HighBits.lshr(ShAmt->getZExtValue());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001460 HighBits.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001461
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001462 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001463 // None of the shifted in bits are needed. Add a truncate of the
1464 // shift input, then shift it.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001465 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE, dl,
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001466 Op.getValueType(),
1467 In.getOperand(0));
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001468 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl,
1469 Op.getValueType(),
1470 NewTrunc,
1471 In.getOperand(1)));
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001472 }
1473 }
1474 break;
1475 }
1476 }
1477
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001478 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001479 break;
1480 }
Chris Lattnerec665152006-02-26 23:36:02 +00001481 case ISD::AssertZext: {
Owen Andersone50ed302009-08-10 22:56:29 +00001482 EVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001483 APInt InMask = APInt::getLowBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001484 VT.getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001485 if (SimplifyDemandedBits(Op.getOperand(0), InMask & NewMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001486 KnownZero, KnownOne, TLO, Depth+1))
1487 return true;
1488 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001489 KnownZero |= ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001490 break;
1491 }
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001492 case ISD::BIT_CONVERT:
1493#if 0
1494 // If this is an FP->Int bitcast and if the sign bit is the only thing that
1495 // is demanded, turn this into a FGETSIGN.
Owen Andersone50ed302009-08-10 22:56:29 +00001496 if (NewMask == EVT::getIntegerVTSignBit(Op.getValueType()) &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001497 MVT::isFloatingPoint(Op.getOperand(0).getValueType()) &&
1498 !MVT::isVector(Op.getOperand(0).getValueType())) {
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001499 // Only do this xform if FGETSIGN is valid or if before legalize.
1500 if (!TLO.AfterLegalize ||
1501 isOperationLegal(ISD::FGETSIGN, Op.getValueType())) {
1502 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
1503 // place. We expect the SHL to be eliminated by other optimizations.
Dan Gohman475871a2008-07-27 21:46:04 +00001504 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, Op.getValueType(),
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001505 Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00001506 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Dan Gohman475871a2008-07-27 21:46:04 +00001507 SDValue ShAmt = TLO.DAG.getConstant(ShVal, getShiftAmountTy());
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001508 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, Op.getValueType(),
1509 Sign, ShAmt));
1510 }
1511 }
1512#endif
1513 break;
Dan Gohman97121ba2009-04-08 00:15:30 +00001514 case ISD::ADD:
1515 case ISD::MUL:
1516 case ISD::SUB: {
1517 // Add, Sub, and Mul don't demand any bits in positions beyond that
1518 // of the highest bit demanded of them.
1519 APInt LoMask = APInt::getLowBitsSet(BitWidth,
1520 BitWidth - NewMask.countLeadingZeros());
1521 if (SimplifyDemandedBits(Op.getOperand(0), LoMask, KnownZero2,
1522 KnownOne2, TLO, Depth+1))
1523 return true;
1524 if (SimplifyDemandedBits(Op.getOperand(1), LoMask, KnownZero2,
1525 KnownOne2, TLO, Depth+1))
1526 return true;
1527 // See if the operation should be performed at a smaller bit width.
Evan Chengd40d03e2010-01-06 19:38:29 +00001528 if (TLO.ShrinkOps && TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001529 return true;
1530 }
1531 // FALL THROUGH
Dan Gohman54eed372008-05-06 00:53:29 +00001532 default:
Chris Lattner1482b5f2006-04-02 06:15:09 +00001533 // Just use ComputeMaskedBits to compute output bits.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001534 TLO.DAG.ComputeMaskedBits(Op, NewMask, KnownZero, KnownOne, Depth);
Chris Lattnera6bc5a42006-02-27 01:00:42 +00001535 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001536 }
Chris Lattnerec665152006-02-26 23:36:02 +00001537
1538 // If we know the value of all of the demanded bits, return this as a
1539 // constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001540 if ((NewMask & (KnownZero|KnownOne)) == NewMask)
Chris Lattnerec665152006-02-26 23:36:02 +00001541 return TLO.CombineTo(Op, TLO.DAG.getConstant(KnownOne, Op.getValueType()));
1542
Nate Begeman368e18d2006-02-16 21:11:51 +00001543 return false;
1544}
1545
Nate Begeman368e18d2006-02-16 21:11:51 +00001546/// computeMaskedBitsForTargetNode - Determine which of the bits specified
1547/// in Mask are known to be either zero or one and return them in the
1548/// KnownZero/KnownOne bitsets.
Dan Gohman475871a2008-07-27 21:46:04 +00001549void TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00001550 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001551 APInt &KnownZero,
1552 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00001553 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00001554 unsigned Depth) const {
Chris Lattner1b5232a2006-04-02 06:19:46 +00001555 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1556 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1557 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1558 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001559 "Should use MaskedValueIsZero if you don't know whether Op"
1560 " is a target node!");
Dan Gohman977a76f2008-02-13 22:28:48 +00001561 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Cheng3a03ebb2005-12-21 23:05:39 +00001562}
Chris Lattner4ccb0702006-01-26 20:37:03 +00001563
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001564/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1565/// targets that want to expose additional information about sign bits to the
1566/// DAG Combiner.
Dan Gohman475871a2008-07-27 21:46:04 +00001567unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001568 unsigned Depth) const {
1569 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1570 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1571 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1572 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1573 "Should use ComputeNumSignBits if you don't know whether Op"
1574 " is a target node!");
1575 return 1;
1576}
1577
Dan Gohman97d11632009-02-15 23:59:32 +00001578/// ValueHasExactlyOneBitSet - Test if the given value is known to have exactly
1579/// one bit set. This differs from ComputeMaskedBits in that it doesn't need to
1580/// determine which bit is set.
1581///
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001582static bool ValueHasExactlyOneBitSet(SDValue Val, const SelectionDAG &DAG) {
Dan Gohman97d11632009-02-15 23:59:32 +00001583 // A left-shift of a constant one will have exactly one bit set, because
1584 // shifting the bit off the end is undefined.
1585 if (Val.getOpcode() == ISD::SHL)
1586 if (ConstantSDNode *C =
1587 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1588 if (C->getAPIntValue() == 1)
1589 return true;
Dan Gohmane5af2d32009-01-29 01:59:02 +00001590
Dan Gohman97d11632009-02-15 23:59:32 +00001591 // Similarly, a right-shift of a constant sign-bit will have exactly
1592 // one bit set.
1593 if (Val.getOpcode() == ISD::SRL)
1594 if (ConstantSDNode *C =
1595 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1596 if (C->getAPIntValue().isSignBit())
1597 return true;
1598
1599 // More could be done here, though the above checks are enough
1600 // to handle some common cases.
1601
1602 // Fall back to ComputeMaskedBits to catch other known cases.
Owen Andersone50ed302009-08-10 22:56:29 +00001603 EVT OpVT = Val.getValueType();
Dan Gohman5b870af2010-03-02 02:14:38 +00001604 unsigned BitWidth = OpVT.getScalarType().getSizeInBits();
Dan Gohmane5af2d32009-01-29 01:59:02 +00001605 APInt Mask = APInt::getAllOnesValue(BitWidth);
1606 APInt KnownZero, KnownOne;
1607 DAG.ComputeMaskedBits(Val, Mask, KnownZero, KnownOne);
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001608 return (KnownZero.countPopulation() == BitWidth - 1) &&
1609 (KnownOne.countPopulation() == 1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001610}
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001611
Evan Chengfa1eb272007-02-08 22:13:59 +00001612/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman475871a2008-07-27 21:46:04 +00001613/// and cc. If it is unable to simplify it, return a null SDValue.
1614SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001615TargetLowering::SimplifySetCC(EVT VT, SDValue N0, SDValue N1,
Evan Chengfa1eb272007-02-08 22:13:59 +00001616 ISD::CondCode Cond, bool foldBooleans,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001617 DAGCombinerInfo &DCI, DebugLoc dl) const {
Evan Chengfa1eb272007-02-08 22:13:59 +00001618 SelectionDAG &DAG = DCI.DAG;
Owen Anderson23b9b192009-08-12 00:36:31 +00001619 LLVMContext &Context = *DAG.getContext();
Evan Chengfa1eb272007-02-08 22:13:59 +00001620
1621 // These setcc operations always fold.
1622 switch (Cond) {
1623 default: break;
1624 case ISD::SETFALSE:
1625 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
1626 case ISD::SETTRUE:
1627 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
1628 }
1629
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001630 if (isa<ConstantSDNode>(N0.getNode())) {
1631 // Ensure that the constant occurs on the RHS, and fold constant
1632 // comparisons.
1633 return DAG.getSetCC(dl, VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
1634 }
1635
Gabor Greifba36cb52008-08-28 21:40:38 +00001636 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001637 const APInt &C1 = N1C->getAPIntValue();
Dale Johannesen89217a62008-11-07 01:28:02 +00001638
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001639 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1640 // equality comparison, then we're just comparing whether X itself is
1641 // zero.
1642 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1643 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1644 N0.getOperand(1).getOpcode() == ISD::Constant) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001645 const APInt &ShAmt
1646 = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001647 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1648 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
1649 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1650 // (srl (ctlz x), 5) == 0 -> X != 0
1651 // (srl (ctlz x), 5) != 1 -> X != 0
1652 Cond = ISD::SETNE;
1653 } else {
1654 // (srl (ctlz x), 5) != 0 -> X == 0
1655 // (srl (ctlz x), 5) == 1 -> X == 0
1656 Cond = ISD::SETEQ;
1657 }
1658 SDValue Zero = DAG.getConstant(0, N0.getValueType());
1659 return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0),
1660 Zero, Cond);
1661 }
1662 }
1663
1664 // If the LHS is '(and load, const)', the RHS is 0,
1665 // the test is for equality or unsigned, and all 1 bits of the const are
1666 // in the same partial word, see if we can shorten the load.
1667 if (DCI.isBeforeLegalize() &&
1668 N0.getOpcode() == ISD::AND && C1 == 0 &&
1669 N0.getNode()->hasOneUse() &&
1670 isa<LoadSDNode>(N0.getOperand(0)) &&
1671 N0.getOperand(0).getNode()->hasOneUse() &&
1672 isa<ConstantSDNode>(N0.getOperand(1))) {
1673 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
Evan Cheng347a9cb2010-01-07 20:58:44 +00001674 APInt bestMask;
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001675 unsigned bestWidth = 0, bestOffset = 0;
Evan Cheng347a9cb2010-01-07 20:58:44 +00001676 if (!Lod->isVolatile() && Lod->isUnindexed()) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001677 unsigned origWidth = N0.getValueType().getSizeInBits();
Evan Cheng347a9cb2010-01-07 20:58:44 +00001678 unsigned maskWidth = origWidth;
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001679 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
1680 // 8 bits, but have to be careful...
1681 if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
1682 origWidth = Lod->getMemoryVT().getSizeInBits();
Evan Cheng347a9cb2010-01-07 20:58:44 +00001683 const APInt &Mask =
1684 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001685 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001686 APInt newMask = APInt::getLowBitsSet(maskWidth, width);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001687 for (unsigned offset=0; offset<origWidth/width; offset++) {
1688 if ((newMask & Mask) == Mask) {
1689 if (!TD->isLittleEndian())
1690 bestOffset = (origWidth/width - offset - 1) * (width/8);
1691 else
1692 bestOffset = (uint64_t)offset * (width/8);
Evan Cheng347a9cb2010-01-07 20:58:44 +00001693 bestMask = Mask.lshr(offset * (width/8) * 8);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001694 bestWidth = width;
1695 break;
Dale Johannesen89217a62008-11-07 01:28:02 +00001696 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001697 newMask = newMask << width;
Dale Johannesen89217a62008-11-07 01:28:02 +00001698 }
1699 }
1700 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001701 if (bestWidth) {
Owen Anderson23b9b192009-08-12 00:36:31 +00001702 EVT newVT = EVT::getIntegerVT(Context, bestWidth);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001703 if (newVT.isRound()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001704 EVT PtrType = Lod->getOperand(1).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001705 SDValue Ptr = Lod->getBasePtr();
1706 if (bestOffset != 0)
1707 Ptr = DAG.getNode(ISD::ADD, dl, PtrType, Lod->getBasePtr(),
1708 DAG.getConstant(bestOffset, PtrType));
1709 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
1710 SDValue NewLoad = DAG.getLoad(newVT, dl, Lod->getChain(), Ptr,
1711 Lod->getSrcValue(),
1712 Lod->getSrcValueOffset() + bestOffset,
David Greene1e559442010-02-15 17:00:31 +00001713 false, false, NewAlign);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001714 return DAG.getSetCC(dl, VT,
1715 DAG.getNode(ISD::AND, dl, newVT, NewLoad,
Evan Cheng347a9cb2010-01-07 20:58:44 +00001716 DAG.getConstant(bestMask.trunc(bestWidth),
1717 newVT)),
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001718 DAG.getConstant(0LL, newVT), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001719 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001720 }
1721 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001722
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001723 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
1724 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
1725 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
1726
1727 // If the comparison constant has bits in the upper part, the
1728 // zero-extended value could never match.
1729 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
1730 C1.getBitWidth() - InSize))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001731 switch (Cond) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001732 case ISD::SETUGT:
1733 case ISD::SETUGE:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001734 case ISD::SETEQ: return DAG.getConstant(0, VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001735 case ISD::SETULT:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001736 case ISD::SETULE:
1737 case ISD::SETNE: return DAG.getConstant(1, VT);
1738 case ISD::SETGT:
1739 case ISD::SETGE:
1740 // True if the sign bit of C1 is set.
1741 return DAG.getConstant(C1.isNegative(), VT);
1742 case ISD::SETLT:
1743 case ISD::SETLE:
1744 // True if the sign bit of C1 isn't set.
1745 return DAG.getConstant(C1.isNonNegative(), VT);
1746 default:
Jakob Stoklund Olesen78d12642009-07-24 18:22:59 +00001747 break;
1748 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001749 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001750
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001751 // Otherwise, we can perform the comparison with the low bits.
1752 switch (Cond) {
1753 case ISD::SETEQ:
1754 case ISD::SETNE:
1755 case ISD::SETUGT:
1756 case ISD::SETUGE:
1757 case ISD::SETULT:
1758 case ISD::SETULE: {
Owen Andersone50ed302009-08-10 22:56:29 +00001759 EVT newVT = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001760 if (DCI.isBeforeLegalizeOps() ||
1761 (isOperationLegal(ISD::SETCC, newVT) &&
1762 getCondCodeAction(Cond, newVT)==Legal))
1763 return DAG.getSetCC(dl, VT, N0.getOperand(0),
1764 DAG.getConstant(APInt(C1).trunc(InSize), newVT),
1765 Cond);
1766 break;
1767 }
1768 default:
1769 break; // todo, be more careful with signed comparisons
1770 }
1771 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
Evan Cheng2c755ba2010-02-27 07:36:59 +00001772 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001773 EVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001774 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
Owen Andersone50ed302009-08-10 22:56:29 +00001775 EVT ExtDstTy = N0.getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001776 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
1777
1778 // If the extended part has any inconsistent bits, it cannot ever
1779 // compare equal. In other words, they have to be all ones or all
1780 // zeros.
1781 APInt ExtBits =
1782 APInt::getHighBitsSet(ExtDstTyBits, ExtDstTyBits - ExtSrcTyBits);
1783 if ((C1 & ExtBits) != 0 && (C1 & ExtBits) != ExtBits)
1784 return DAG.getConstant(Cond == ISD::SETNE, VT);
1785
1786 SDValue ZextOp;
Owen Andersone50ed302009-08-10 22:56:29 +00001787 EVT Op0Ty = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001788 if (Op0Ty == ExtSrcTy) {
1789 ZextOp = N0.getOperand(0);
1790 } else {
1791 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
1792 ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0),
1793 DAG.getConstant(Imm, Op0Ty));
1794 }
1795 if (!DCI.isCalledByLegalizer())
1796 DCI.AddToWorklist(ZextOp.getNode());
1797 // Otherwise, make this a use of a zext.
1798 return DAG.getSetCC(dl, VT, ZextOp,
1799 DAG.getConstant(C1 & APInt::getLowBitsSet(
1800 ExtDstTyBits,
1801 ExtSrcTyBits),
1802 ExtDstTy),
1803 Cond);
1804 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
1805 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001806 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
Evan Cheng2c755ba2010-02-27 07:36:59 +00001807 if (N0.getOpcode() == ISD::SETCC &&
1808 isTypeLegal(VT) && VT.bitsLE(N0.getValueType())) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001809 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getAPIntValue() != 1);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001810 if (TrueWhenTrue)
Evan Cheng2c755ba2010-02-27 07:36:59 +00001811 return DAG.getNode(ISD::TRUNCATE, dl, VT, N0);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001812 // Invert the condition.
1813 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
1814 CC = ISD::getSetCCInverse(CC,
1815 N0.getOperand(0).getValueType().isInteger());
1816 return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC);
Evan Chengfa1eb272007-02-08 22:13:59 +00001817 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00001818
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001819 if ((N0.getOpcode() == ISD::XOR ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00001820 (N0.getOpcode() == ISD::AND &&
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001821 N0.getOperand(0).getOpcode() == ISD::XOR &&
1822 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
1823 isa<ConstantSDNode>(N0.getOperand(1)) &&
1824 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
1825 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
1826 // can only do this if the top bits are known zero.
1827 unsigned BitWidth = N0.getValueSizeInBits();
1828 if (DAG.MaskedValueIsZero(N0,
1829 APInt::getHighBitsSet(BitWidth,
1830 BitWidth-1))) {
1831 // Okay, get the un-inverted input value.
1832 SDValue Val;
1833 if (N0.getOpcode() == ISD::XOR)
1834 Val = N0.getOperand(0);
1835 else {
1836 assert(N0.getOpcode() == ISD::AND &&
1837 N0.getOperand(0).getOpcode() == ISD::XOR);
1838 // ((X^1)&1)^1 -> X & 1
1839 Val = DAG.getNode(ISD::AND, dl, N0.getValueType(),
1840 N0.getOperand(0).getOperand(0),
1841 N0.getOperand(1));
1842 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00001843
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001844 return DAG.getSetCC(dl, VT, Val, N1,
1845 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1846 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00001847 } else if (N1C->getAPIntValue() == 1 &&
1848 (VT == MVT::i1 ||
1849 getBooleanContents() == ZeroOrOneBooleanContent)) {
1850 SDValue Op0 = N0;
1851 if (Op0.getOpcode() == ISD::TRUNCATE)
1852 Op0 = Op0.getOperand(0);
1853
1854 if ((Op0.getOpcode() == ISD::XOR) &&
1855 Op0.getOperand(0).getOpcode() == ISD::SETCC &&
1856 Op0.getOperand(1).getOpcode() == ISD::SETCC) {
1857 // (xor (setcc), (setcc)) == / != 1 -> (setcc) != / == (setcc)
1858 Cond = (Cond == ISD::SETEQ) ? ISD::SETNE : ISD::SETEQ;
1859 return DAG.getSetCC(dl, VT, Op0.getOperand(0), Op0.getOperand(1),
1860 Cond);
1861 } else if (Op0.getOpcode() == ISD::AND &&
1862 isa<ConstantSDNode>(Op0.getOperand(1)) &&
1863 cast<ConstantSDNode>(Op0.getOperand(1))->getAPIntValue() == 1) {
1864 // If this is (X&1) == / != 1, normalize it to (X&1) != / == 0.
1865 if (Op0.getValueType() != VT)
1866 Op0 = DAG.getNode(ISD::AND, dl, VT,
1867 DAG.getNode(ISD::TRUNCATE, dl, VT, Op0.getOperand(0)),
1868 DAG.getConstant(1, VT));
1869 return DAG.getSetCC(dl, VT, Op0,
1870 DAG.getConstant(0, Op0.getValueType()),
1871 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1872 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001873 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001874 }
1875
1876 APInt MinVal, MaxVal;
1877 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
1878 if (ISD::isSignedIntSetCC(Cond)) {
1879 MinVal = APInt::getSignedMinValue(OperandBitSize);
1880 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
1881 } else {
1882 MinVal = APInt::getMinValue(OperandBitSize);
1883 MaxVal = APInt::getMaxValue(OperandBitSize);
1884 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001885
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001886 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
1887 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
1888 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
1889 // X >= C0 --> X > (C0-1)
1890 return DAG.getSetCC(dl, VT, N0,
1891 DAG.getConstant(C1-1, N1.getValueType()),
1892 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
1893 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001894
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001895 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
1896 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
1897 // X <= C0 --> X < (C0+1)
1898 return DAG.getSetCC(dl, VT, N0,
1899 DAG.getConstant(C1+1, N1.getValueType()),
1900 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
1901 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001902
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001903 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
1904 return DAG.getConstant(0, VT); // X < MIN --> false
1905 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
1906 return DAG.getConstant(1, VT); // X >= MIN --> true
1907 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
1908 return DAG.getConstant(0, VT); // X > MAX --> false
1909 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
1910 return DAG.getConstant(1, VT); // X <= MAX --> true
Evan Chengfa1eb272007-02-08 22:13:59 +00001911
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001912 // Canonicalize setgt X, Min --> setne X, Min
1913 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
1914 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
1915 // Canonicalize setlt X, Max --> setne X, Max
1916 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
1917 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Chengfa1eb272007-02-08 22:13:59 +00001918
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001919 // If we have setult X, 1, turn it into seteq X, 0
1920 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
1921 return DAG.getSetCC(dl, VT, N0,
1922 DAG.getConstant(MinVal, N0.getValueType()),
1923 ISD::SETEQ);
1924 // If we have setugt X, Max-1, turn it into seteq X, Max
1925 else if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
1926 return DAG.getSetCC(dl, VT, N0,
1927 DAG.getConstant(MaxVal, N0.getValueType()),
1928 ISD::SETEQ);
Evan Chengfa1eb272007-02-08 22:13:59 +00001929
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001930 // If we have "setcc X, C0", check to see if we can shrink the immediate
1931 // by changing cc.
Evan Chengfa1eb272007-02-08 22:13:59 +00001932
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001933 // SETUGT X, SINTMAX -> SETLT X, 0
1934 if (Cond == ISD::SETUGT &&
1935 C1 == APInt::getSignedMaxValue(OperandBitSize))
1936 return DAG.getSetCC(dl, VT, N0,
1937 DAG.getConstant(0, N1.getValueType()),
1938 ISD::SETLT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001939
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001940 // SETULT X, SINTMIN -> SETGT X, -1
1941 if (Cond == ISD::SETULT &&
1942 C1 == APInt::getSignedMinValue(OperandBitSize)) {
1943 SDValue ConstMinusOne =
1944 DAG.getConstant(APInt::getAllOnesValue(OperandBitSize),
1945 N1.getValueType());
1946 return DAG.getSetCC(dl, VT, N0, ConstMinusOne, ISD::SETGT);
1947 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001948
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001949 // Fold bit comparisons when we can.
1950 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Evan Chengd40d03e2010-01-06 19:38:29 +00001951 (VT == N0.getValueType() ||
1952 (isTypeLegal(VT) && VT.bitsLE(N0.getValueType()))) &&
1953 N0.getOpcode() == ISD::AND)
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001954 if (ConstantSDNode *AndRHS =
1955 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001956 EVT ShiftTy = DCI.isBeforeLegalize() ?
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001957 getPointerTy() : getShiftAmountTy();
1958 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
1959 // Perform the xform if the AND RHS is a single bit.
Evan Cheng347a9cb2010-01-07 20:58:44 +00001960 if (AndRHS->getAPIntValue().isPowerOf2()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00001961 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1962 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
Evan Cheng347a9cb2010-01-07 20:58:44 +00001963 DAG.getConstant(AndRHS->getAPIntValue().logBase2(), ShiftTy)));
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001964 }
Evan Cheng347a9cb2010-01-07 20:58:44 +00001965 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getAPIntValue()) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001966 // (X & 8) == 8 --> (X & 8) >> 3
1967 // Perform the xform if C1 is a single bit.
1968 if (C1.isPowerOf2()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00001969 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1970 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
1971 DAG.getConstant(C1.logBase2(), ShiftTy)));
Evan Chengfa1eb272007-02-08 22:13:59 +00001972 }
1973 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001974 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001975 }
1976
Gabor Greifba36cb52008-08-28 21:40:38 +00001977 if (isa<ConstantFPSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001978 // Constant fold or commute setcc.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001979 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00001980 if (O.getNode()) return O;
1981 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner63079f02007-12-29 08:37:08 +00001982 // If the RHS of an FP comparison is a constant, simplify it away in
1983 // some cases.
1984 if (CFP->getValueAPF().isNaN()) {
1985 // If an operand is known to be a nan, we can fold it.
1986 switch (ISD::getUnorderedFlavor(Cond)) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001987 default: llvm_unreachable("Unknown flavor!");
Chris Lattner63079f02007-12-29 08:37:08 +00001988 case 0: // Known false.
1989 return DAG.getConstant(0, VT);
1990 case 1: // Known true.
1991 return DAG.getConstant(1, VT);
Chris Lattner1c3e1e22007-12-30 21:21:10 +00001992 case 2: // Undefined.
Dale Johannesene8d72302009-02-06 23:05:02 +00001993 return DAG.getUNDEF(VT);
Chris Lattner63079f02007-12-29 08:37:08 +00001994 }
1995 }
1996
1997 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
1998 // constant if knowing that the operand is non-nan is enough. We prefer to
1999 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
2000 // materialize 0.0.
2001 if (Cond == ISD::SETO || Cond == ISD::SETUO)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002002 return DAG.getSetCC(dl, VT, N0, N0, Cond);
Dan Gohman11eab022009-09-26 15:24:17 +00002003
2004 // If the condition is not legal, see if we can find an equivalent one
2005 // which is legal.
2006 if (!isCondCodeLegal(Cond, N0.getValueType())) {
2007 // If the comparison was an awkward floating-point == or != and one of
2008 // the comparison operands is infinity or negative infinity, convert the
2009 // condition to a less-awkward <= or >=.
2010 if (CFP->getValueAPF().isInfinity()) {
2011 if (CFP->getValueAPF().isNegative()) {
2012 if (Cond == ISD::SETOEQ &&
2013 isCondCodeLegal(ISD::SETOLE, N0.getValueType()))
2014 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLE);
2015 if (Cond == ISD::SETUEQ &&
2016 isCondCodeLegal(ISD::SETOLE, N0.getValueType()))
2017 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULE);
2018 if (Cond == ISD::SETUNE &&
2019 isCondCodeLegal(ISD::SETUGT, N0.getValueType()))
2020 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGT);
2021 if (Cond == ISD::SETONE &&
2022 isCondCodeLegal(ISD::SETUGT, N0.getValueType()))
2023 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGT);
2024 } else {
2025 if (Cond == ISD::SETOEQ &&
2026 isCondCodeLegal(ISD::SETOGE, N0.getValueType()))
2027 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGE);
2028 if (Cond == ISD::SETUEQ &&
2029 isCondCodeLegal(ISD::SETOGE, N0.getValueType()))
2030 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGE);
2031 if (Cond == ISD::SETUNE &&
2032 isCondCodeLegal(ISD::SETULT, N0.getValueType()))
2033 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULT);
2034 if (Cond == ISD::SETONE &&
2035 isCondCodeLegal(ISD::SETULT, N0.getValueType()))
2036 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLT);
2037 }
2038 }
2039 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002040 }
2041
2042 if (N0 == N1) {
2043 // We can always fold X == X for integer setcc's.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002044 if (N0.getValueType().isInteger())
Evan Chengfa1eb272007-02-08 22:13:59 +00002045 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
2046 unsigned UOF = ISD::getUnorderedFlavor(Cond);
2047 if (UOF == 2) // FP operators that are undefined on NaNs.
2048 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
2049 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
2050 return DAG.getConstant(UOF, VT);
2051 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
2052 // if it is not already.
2053 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
2054 if (NewCond != Cond)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002055 return DAG.getSetCC(dl, VT, N0, N1, NewCond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002056 }
2057
2058 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands83ec4b62008-06-06 12:08:01 +00002059 N0.getValueType().isInteger()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002060 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
2061 N0.getOpcode() == ISD::XOR) {
2062 // Simplify (X+Y) == (X+Z) --> Y == Z
2063 if (N0.getOpcode() == N1.getOpcode()) {
2064 if (N0.getOperand(0) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002065 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002066 if (N0.getOperand(1) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002067 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002068 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
2069 // If X op Y == Y op X, try other combinations.
2070 if (N0.getOperand(0) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002071 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0),
2072 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002073 if (N0.getOperand(1) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002074 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1),
2075 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002076 }
2077 }
2078
2079 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
2080 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
2081 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greifba36cb52008-08-28 21:40:38 +00002082 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002083 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002084 DAG.getConstant(RHSC->getAPIntValue()-
2085 LHSR->getAPIntValue(),
Evan Chengfa1eb272007-02-08 22:13:59 +00002086 N0.getValueType()), Cond);
2087 }
2088
2089 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
2090 if (N0.getOpcode() == ISD::XOR)
2091 // If we know that all of the inverted bits are zero, don't bother
2092 // performing the inversion.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002093 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
2094 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002095 DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002096 DAG.getConstant(LHSR->getAPIntValue() ^
2097 RHSC->getAPIntValue(),
2098 N0.getValueType()),
2099 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002100 }
2101
2102 // Turn (C1-X) == C2 --> X == C1-C2
2103 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greifba36cb52008-08-28 21:40:38 +00002104 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002105 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002106 DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002107 DAG.getConstant(SUBC->getAPIntValue() -
2108 RHSC->getAPIntValue(),
2109 N0.getValueType()),
2110 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002111 }
2112 }
2113 }
2114
2115 // Simplify (X+Z) == X --> Z == 0
2116 if (N0.getOperand(0) == N1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002117 return DAG.getSetCC(dl, VT, N0.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00002118 DAG.getConstant(0, N0.getValueType()), Cond);
2119 if (N0.getOperand(1) == N1) {
2120 if (DAG.isCommutativeBinOp(N0.getOpcode()))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002121 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00002122 DAG.getConstant(0, N0.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00002123 else if (N0.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002124 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
2125 // (Z-X) == X --> Z == X<<1
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002126 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(),
Evan Chengfa1eb272007-02-08 22:13:59 +00002127 N1,
2128 DAG.getConstant(1, getShiftAmountTy()));
2129 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002130 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002131 return DAG.getSetCC(dl, VT, N0.getOperand(0), SH, Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002132 }
2133 }
2134 }
2135
2136 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
2137 N1.getOpcode() == ISD::XOR) {
2138 // Simplify X == (X+Z) --> Z == 0
2139 if (N1.getOperand(0) == N0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002140 return DAG.getSetCC(dl, VT, N1.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00002141 DAG.getConstant(0, N1.getValueType()), Cond);
2142 } else if (N1.getOperand(1) == N0) {
2143 if (DAG.isCommutativeBinOp(N1.getOpcode())) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002144 return DAG.getSetCC(dl, VT, N1.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00002145 DAG.getConstant(0, N1.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00002146 } else if (N1.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002147 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
2148 // X == (Z-X) --> X<<1 == Z
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002149 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N0,
Evan Chengfa1eb272007-02-08 22:13:59 +00002150 DAG.getConstant(1, getShiftAmountTy()));
2151 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002152 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002153 return DAG.getSetCC(dl, VT, SH, N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002154 }
2155 }
2156 }
Dan Gohmane5af2d32009-01-29 01:59:02 +00002157
Dan Gohman2c65c3d2009-01-29 16:18:12 +00002158 // Simplify x&y == y to x&y != 0 if y has exactly one bit set.
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002159 // Note that where y is variable and is known to have at most
2160 // one bit set (for example, if it is z&1) we cannot do this;
2161 // the expressions are not equivalent when y==0.
Dan Gohmane5af2d32009-01-29 01:59:02 +00002162 if (N0.getOpcode() == ISD::AND)
2163 if (N0.getOperand(0) == N1 || N0.getOperand(1) == N1) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002164 if (ValueHasExactlyOneBitSet(N1, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00002165 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
2166 SDValue Zero = DAG.getConstant(0, N1.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002167 return DAG.getSetCC(dl, VT, N0, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00002168 }
2169 }
2170 if (N1.getOpcode() == ISD::AND)
2171 if (N1.getOperand(0) == N0 || N1.getOperand(1) == N0) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002172 if (ValueHasExactlyOneBitSet(N0, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00002173 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
2174 SDValue Zero = DAG.getConstant(0, N0.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002175 return DAG.getSetCC(dl, VT, N1, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00002176 }
2177 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002178 }
2179
2180 // Fold away ALL boolean setcc's.
Dan Gohman475871a2008-07-27 21:46:04 +00002181 SDValue Temp;
Owen Anderson825b72b2009-08-11 20:47:22 +00002182 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002183 switch (Cond) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002184 default: llvm_unreachable("Unknown integer setcc!");
Bob Wilson4c245462009-01-22 17:39:32 +00002185 case ISD::SETEQ: // X == Y -> ~(X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00002186 Temp = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
2187 N0 = DAG.getNOT(dl, Temp, MVT::i1);
Evan Chengfa1eb272007-02-08 22:13:59 +00002188 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002189 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002190 break;
2191 case ISD::SETNE: // X != Y --> (X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00002192 N0 = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
Evan Chengfa1eb272007-02-08 22:13:59 +00002193 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002194 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> ~X & Y
2195 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> ~X & Y
Owen Anderson825b72b2009-08-11 20:47:22 +00002196 Temp = DAG.getNOT(dl, N0, MVT::i1);
2197 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002198 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002199 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002200 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002201 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> ~Y & X
2202 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> ~Y & X
Owen Anderson825b72b2009-08-11 20:47:22 +00002203 Temp = DAG.getNOT(dl, N1, MVT::i1);
2204 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002205 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002206 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002207 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002208 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> ~X | Y
2209 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> ~X | Y
Owen Anderson825b72b2009-08-11 20:47:22 +00002210 Temp = DAG.getNOT(dl, N0, MVT::i1);
2211 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002212 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002213 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002214 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002215 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> ~Y | X
2216 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> ~Y | X
Owen Anderson825b72b2009-08-11 20:47:22 +00002217 Temp = DAG.getNOT(dl, N1, MVT::i1);
2218 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002219 break;
2220 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002221 if (VT != MVT::i1) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002222 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002223 DCI.AddToWorklist(N0.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002224 // FIXME: If running after legalize, we probably can't do this.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002225 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, N0);
Evan Chengfa1eb272007-02-08 22:13:59 +00002226 }
2227 return N0;
2228 }
2229
2230 // Could not fold it.
Dan Gohman475871a2008-07-27 21:46:04 +00002231 return SDValue();
Evan Chengfa1eb272007-02-08 22:13:59 +00002232}
2233
Evan Chengad4196b2008-05-12 19:56:52 +00002234/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
2235/// node is a GlobalAddress + offset.
2236bool TargetLowering::isGAPlusOffset(SDNode *N, GlobalValue* &GA,
2237 int64_t &Offset) const {
2238 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohman9ea3f562008-06-09 22:05:52 +00002239 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
2240 GA = GASD->getGlobal();
2241 Offset += GASD->getOffset();
Evan Chengad4196b2008-05-12 19:56:52 +00002242 return true;
2243 }
2244
2245 if (N->getOpcode() == ISD::ADD) {
Dan Gohman475871a2008-07-27 21:46:04 +00002246 SDValue N1 = N->getOperand(0);
2247 SDValue N2 = N->getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002248 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002249 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
2250 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002251 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002252 return true;
2253 }
Gabor Greifba36cb52008-08-28 21:40:38 +00002254 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002255 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
2256 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002257 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002258 return true;
2259 }
2260 }
2261 }
2262 return false;
2263}
2264
2265
Dan Gohman475871a2008-07-27 21:46:04 +00002266SDValue TargetLowering::
Chris Lattner00ffed02006-03-01 04:52:55 +00002267PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
2268 // Default implementation: no optimization.
Dan Gohman475871a2008-07-27 21:46:04 +00002269 return SDValue();
Chris Lattner00ffed02006-03-01 04:52:55 +00002270}
2271
Chris Lattnereb8146b2006-02-04 02:13:02 +00002272//===----------------------------------------------------------------------===//
2273// Inline Assembler Implementation Methods
2274//===----------------------------------------------------------------------===//
2275
Chris Lattner4376fea2008-04-27 00:09:47 +00002276
Chris Lattnereb8146b2006-02-04 02:13:02 +00002277TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00002278TargetLowering::getConstraintType(const std::string &Constraint) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002279 // FIXME: lots more standard ones to handle.
Chris Lattner4234f572007-03-25 02:14:49 +00002280 if (Constraint.size() == 1) {
2281 switch (Constraint[0]) {
2282 default: break;
2283 case 'r': return C_RegisterClass;
2284 case 'm': // memory
2285 case 'o': // offsetable
2286 case 'V': // not offsetable
2287 return C_Memory;
2288 case 'i': // Simple Integer or Relocatable Constant
2289 case 'n': // Simple Integer
2290 case 's': // Relocatable Constant
Chris Lattnerc13dd1c2007-03-25 04:35:41 +00002291 case 'X': // Allow ANY value.
Chris Lattner4234f572007-03-25 02:14:49 +00002292 case 'I': // Target registers.
2293 case 'J':
2294 case 'K':
2295 case 'L':
2296 case 'M':
2297 case 'N':
2298 case 'O':
2299 case 'P':
2300 return C_Other;
2301 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002302 }
Chris Lattner065421f2007-03-25 02:18:14 +00002303
2304 if (Constraint.size() > 1 && Constraint[0] == '{' &&
2305 Constraint[Constraint.size()-1] == '}')
2306 return C_Register;
Chris Lattner4234f572007-03-25 02:14:49 +00002307 return C_Unknown;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002308}
2309
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002310/// LowerXConstraint - try to replace an X constraint, which matches anything,
2311/// with another that has more specific requirements based on the type of the
2312/// corresponding operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002313const char *TargetLowering::LowerXConstraint(EVT ConstraintVT) const{
Duncan Sands83ec4b62008-06-06 12:08:01 +00002314 if (ConstraintVT.isInteger())
Chris Lattner5e764232008-04-26 23:02:14 +00002315 return "r";
Duncan Sands83ec4b62008-06-06 12:08:01 +00002316 if (ConstraintVT.isFloatingPoint())
Chris Lattner5e764232008-04-26 23:02:14 +00002317 return "f"; // works for many targets
2318 return 0;
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002319}
2320
Chris Lattner48884cd2007-08-25 00:47:38 +00002321/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2322/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00002323void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00002324 char ConstraintLetter,
Evan Chengda43bcf2008-09-24 00:05:32 +00002325 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00002326 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00002327 SelectionDAG &DAG) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002328 switch (ConstraintLetter) {
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002329 default: break;
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002330 case 'X': // Allows any operand; labels (basic block) use this.
2331 if (Op.getOpcode() == ISD::BasicBlock) {
2332 Ops.push_back(Op);
2333 return;
2334 }
2335 // fall through
Chris Lattnereb8146b2006-02-04 02:13:02 +00002336 case 'i': // Simple Integer or Relocatable Constant
2337 case 'n': // Simple Integer
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002338 case 's': { // Relocatable Constant
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002339 // These operands are interested in values of the form (GV+C), where C may
2340 // be folded in as an offset of GV, or it may be explicitly added. Also, it
2341 // is possible and fine if either GV or C are missing.
2342 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2343 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
2344
2345 // If we have "(add GV, C)", pull out GV/C
2346 if (Op.getOpcode() == ISD::ADD) {
2347 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2348 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
2349 if (C == 0 || GA == 0) {
2350 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
2351 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
2352 }
2353 if (C == 0 || GA == 0)
2354 C = 0, GA = 0;
2355 }
2356
2357 // If we find a valid operand, map to the TargetXXX version so that the
2358 // value itself doesn't get selected.
2359 if (GA) { // Either &GV or &GV+C
2360 if (ConstraintLetter != 'n') {
2361 int64_t Offs = GA->getOffset();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002362 if (C) Offs += C->getZExtValue();
Chris Lattner48884cd2007-08-25 00:47:38 +00002363 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
2364 Op.getValueType(), Offs));
2365 return;
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002366 }
2367 }
2368 if (C) { // just C, no GV.
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002369 // Simple constants are not allowed for 's'.
Chris Lattner48884cd2007-08-25 00:47:38 +00002370 if (ConstraintLetter != 's') {
Dale Johannesen78e3e522009-02-12 20:58:09 +00002371 // gcc prints these as sign extended. Sign extend value to 64 bits
2372 // now; without this it would get ZExt'd later in
2373 // ScheduleDAGSDNodes::EmitNode, which is very generic.
2374 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue().getSExtValue(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002375 MVT::i64));
Chris Lattner48884cd2007-08-25 00:47:38 +00002376 return;
2377 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002378 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002379 break;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002380 }
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002381 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002382}
2383
Chris Lattner4ccb0702006-01-26 20:37:03 +00002384std::vector<unsigned> TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00002385getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00002386 EVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002387 return std::vector<unsigned>();
2388}
2389
2390
2391std::pair<unsigned, const TargetRegisterClass*> TargetLowering::
Chris Lattner4217ca8dc2006-02-21 23:11:00 +00002392getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00002393 EVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002394 if (Constraint[0] != '{')
2395 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattnera55079a2006-02-01 01:29:47 +00002396 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
2397
2398 // Remove the braces from around the name.
Benjamin Kramer05872ea2009-11-12 20:36:59 +00002399 StringRef RegName(Constraint.data()+1, Constraint.size()-2);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002400
2401 // Figure out which register class contains this reg.
Dan Gohman6f0d0242008-02-10 18:45:23 +00002402 const TargetRegisterInfo *RI = TM.getRegisterInfo();
2403 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner1efa40f2006-02-22 00:56:39 +00002404 E = RI->regclass_end(); RCI != E; ++RCI) {
2405 const TargetRegisterClass *RC = *RCI;
Chris Lattnerb3befd42006-02-22 23:00:51 +00002406
Dan Gohmanf451cb82010-02-10 16:03:48 +00002407 // If none of the value types for this register class are valid, we
Chris Lattnerb3befd42006-02-22 23:00:51 +00002408 // can't use it. For example, 64-bit reg classes on 32-bit targets.
2409 bool isLegal = false;
2410 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
2411 I != E; ++I) {
2412 if (isTypeLegal(*I)) {
2413 isLegal = true;
2414 break;
2415 }
2416 }
2417
2418 if (!isLegal) continue;
2419
Chris Lattner1efa40f2006-02-22 00:56:39 +00002420 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
2421 I != E; ++I) {
Benjamin Kramer05872ea2009-11-12 20:36:59 +00002422 if (RegName.equals_lower(RI->getName(*I)))
Chris Lattner1efa40f2006-02-22 00:56:39 +00002423 return std::make_pair(*I, RC);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002424 }
Chris Lattner4ccb0702006-01-26 20:37:03 +00002425 }
Chris Lattnera55079a2006-02-01 01:29:47 +00002426
Chris Lattner1efa40f2006-02-22 00:56:39 +00002427 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattner4ccb0702006-01-26 20:37:03 +00002428}
Evan Cheng30b37b52006-03-13 23:18:16 +00002429
2430//===----------------------------------------------------------------------===//
Chris Lattner4376fea2008-04-27 00:09:47 +00002431// Constraint Selection.
2432
Chris Lattner6bdcda32008-10-17 16:47:46 +00002433/// isMatchingInputConstraint - Return true of this is an input operand that is
2434/// a matching constraint like "4".
2435bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattner58f15c42008-10-17 16:21:11 +00002436 assert(!ConstraintCode.empty() && "No known constraint!");
2437 return isdigit(ConstraintCode[0]);
2438}
2439
2440/// getMatchedOperand - If this is an input matching constraint, this method
2441/// returns the output operand it matches.
2442unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2443 assert(!ConstraintCode.empty() && "No known constraint!");
2444 return atoi(ConstraintCode.c_str());
2445}
2446
2447
Chris Lattner4376fea2008-04-27 00:09:47 +00002448/// getConstraintGenerality - Return an integer indicating how general CT
2449/// is.
2450static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
2451 switch (CT) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002452 default: llvm_unreachable("Unknown constraint type!");
Chris Lattner4376fea2008-04-27 00:09:47 +00002453 case TargetLowering::C_Other:
2454 case TargetLowering::C_Unknown:
2455 return 0;
2456 case TargetLowering::C_Register:
2457 return 1;
2458 case TargetLowering::C_RegisterClass:
2459 return 2;
2460 case TargetLowering::C_Memory:
2461 return 3;
2462 }
2463}
2464
2465/// ChooseConstraint - If there are multiple different constraints that we
2466/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattner24e1a9d2008-04-27 01:49:46 +00002467/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner4376fea2008-04-27 00:09:47 +00002468/// Other -> immediates and magic values
2469/// Register -> one specific register
2470/// RegisterClass -> a group of regs
2471/// Memory -> memory
2472/// Ideally, we would pick the most specific constraint possible: if we have
2473/// something that fits into a register, we would pick it. The problem here
2474/// is that if we have something that could either be in a register or in
2475/// memory that use of the register could cause selection of *other*
2476/// operands to fail: they might only succeed if we pick memory. Because of
2477/// this the heuristic we use is:
2478///
2479/// 1) If there is an 'other' constraint, and if the operand is valid for
2480/// that constraint, use it. This makes us take advantage of 'i'
2481/// constraints when available.
2482/// 2) Otherwise, pick the most general constraint present. This prefers
2483/// 'm' over 'r', for example.
2484///
2485static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Evan Chengda43bcf2008-09-24 00:05:32 +00002486 bool hasMemory, const TargetLowering &TLI,
Dan Gohman475871a2008-07-27 21:46:04 +00002487 SDValue Op, SelectionDAG *DAG) {
Chris Lattner4376fea2008-04-27 00:09:47 +00002488 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
2489 unsigned BestIdx = 0;
2490 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
2491 int BestGenerality = -1;
2492
2493 // Loop over the options, keeping track of the most general one.
2494 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
2495 TargetLowering::ConstraintType CType =
2496 TLI.getConstraintType(OpInfo.Codes[i]);
2497
Chris Lattner5a096902008-04-27 00:37:18 +00002498 // If this is an 'other' constraint, see if the operand is valid for it.
2499 // For example, on X86 we might have an 'rI' constraint. If the operand
2500 // is an integer in the range [0..31] we want to use I (saving a load
2501 // of a register), otherwise we must use 'r'.
Gabor Greifba36cb52008-08-28 21:40:38 +00002502 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner5a096902008-04-27 00:37:18 +00002503 assert(OpInfo.Codes[i].size() == 1 &&
2504 "Unhandled multi-letter 'other' constraint");
Dan Gohman475871a2008-07-27 21:46:04 +00002505 std::vector<SDValue> ResultOps;
Evan Chengda43bcf2008-09-24 00:05:32 +00002506 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i][0], hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002507 ResultOps, *DAG);
2508 if (!ResultOps.empty()) {
2509 BestType = CType;
2510 BestIdx = i;
2511 break;
2512 }
2513 }
2514
Chris Lattner4376fea2008-04-27 00:09:47 +00002515 // This constraint letter is more general than the previous one, use it.
2516 int Generality = getConstraintGenerality(CType);
2517 if (Generality > BestGenerality) {
2518 BestType = CType;
2519 BestIdx = i;
2520 BestGenerality = Generality;
2521 }
2522 }
2523
2524 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
2525 OpInfo.ConstraintType = BestType;
2526}
2527
2528/// ComputeConstraintToUse - Determines the constraint code and constraint
2529/// type to use for the specific AsmOperandInfo, setting
2530/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner5a096902008-04-27 00:37:18 +00002531void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Dan Gohman475871a2008-07-27 21:46:04 +00002532 SDValue Op,
Evan Chengda43bcf2008-09-24 00:05:32 +00002533 bool hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002534 SelectionDAG *DAG) const {
Chris Lattner4376fea2008-04-27 00:09:47 +00002535 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
2536
2537 // Single-letter constraints ('r') are very common.
2538 if (OpInfo.Codes.size() == 1) {
2539 OpInfo.ConstraintCode = OpInfo.Codes[0];
2540 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2541 } else {
Evan Chengda43bcf2008-09-24 00:05:32 +00002542 ChooseConstraint(OpInfo, hasMemory, *this, Op, DAG);
Chris Lattner4376fea2008-04-27 00:09:47 +00002543 }
2544
2545 // 'X' matches anything.
2546 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
2547 // Labels and constants are handled elsewhere ('X' is the only thing
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002548 // that matches labels). For Functions, the type here is the type of
Dale Johannesen5339c552009-07-20 23:27:39 +00002549 // the result, which is not what we want to look at; leave them alone.
2550 Value *v = OpInfo.CallOperandVal;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002551 if (isa<BasicBlock>(v) || isa<ConstantInt>(v) || isa<Function>(v)) {
2552 OpInfo.CallOperandVal = v;
Chris Lattner4376fea2008-04-27 00:09:47 +00002553 return;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002554 }
Chris Lattner4376fea2008-04-27 00:09:47 +00002555
2556 // Otherwise, try to resolve it to something we know about by looking at
2557 // the actual operand type.
2558 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
2559 OpInfo.ConstraintCode = Repl;
2560 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2561 }
2562 }
2563}
2564
2565//===----------------------------------------------------------------------===//
Evan Cheng30b37b52006-03-13 23:18:16 +00002566// Loop Strength Reduction hooks
2567//===----------------------------------------------------------------------===//
2568
Chris Lattner1436bb62007-03-30 23:14:50 +00002569/// isLegalAddressingMode - Return true if the addressing mode represented
2570/// by AM is legal for this target, for a load/store of the specified type.
2571bool TargetLowering::isLegalAddressingMode(const AddrMode &AM,
2572 const Type *Ty) const {
2573 // The default implementation of this implements a conservative RISCy, r+r and
2574 // r+i addr mode.
2575
2576 // Allows a sign-extended 16-bit immediate field.
2577 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
2578 return false;
2579
2580 // No global is ever allowed as a base.
2581 if (AM.BaseGV)
2582 return false;
2583
2584 // Only support r+r,
2585 switch (AM.Scale) {
2586 case 0: // "r+i" or just "i", depending on HasBaseReg.
2587 break;
2588 case 1:
2589 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
2590 return false;
2591 // Otherwise we have r+r or r+i.
2592 break;
2593 case 2:
2594 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
2595 return false;
2596 // Allow 2*r as r+r.
2597 break;
2598 }
2599
2600 return true;
2601}
2602
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002603/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
2604/// return a DAG expression to select that will generate the same value by
2605/// multiplying by a magic number. See:
2606/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002607SDValue TargetLowering::BuildSDIV(SDNode *N, SelectionDAG &DAG,
2608 std::vector<SDNode*>* Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002609 EVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002610 DebugLoc dl= N->getDebugLoc();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002611
2612 // Check to see if we can do this.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002613 // FIXME: We should be more aggressive here.
2614 if (!isTypeLegal(VT))
2615 return SDValue();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002616
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002617 APInt d = cast<ConstantSDNode>(N->getOperand(1))->getAPIntValue();
Jay Foad4e5ea552009-04-30 10:15:35 +00002618 APInt::ms magics = d.magic();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002619
2620 // Multiply the numerator (operand 0) by the magic value
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002621 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002622 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002623 if (isOperationLegalOrCustom(ISD::MULHS, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002624 Q = DAG.getNode(ISD::MULHS, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002625 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002626 else if (isOperationLegalOrCustom(ISD::SMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002627 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002628 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002629 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002630 else
Dan Gohman475871a2008-07-27 21:46:04 +00002631 return SDValue(); // No mulhs or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002632 // If d > 0 and m < 0, add the numerator
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002633 if (d.isStrictlyPositive() && magics.m.isNegative()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002634 Q = DAG.getNode(ISD::ADD, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002635 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002636 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002637 }
2638 // If d < 0 and m > 0, subtract the numerator.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002639 if (d.isNegative() && magics.m.isStrictlyPositive()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002640 Q = DAG.getNode(ISD::SUB, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002641 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002642 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002643 }
2644 // Shift right algebraic if shift value is nonzero
2645 if (magics.s > 0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002646 Q = DAG.getNode(ISD::SRA, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002647 DAG.getConstant(magics.s, getShiftAmountTy()));
2648 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002649 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002650 }
2651 // Extract the sign bit and add it to the quotient
Dan Gohman475871a2008-07-27 21:46:04 +00002652 SDValue T =
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002653 DAG.getNode(ISD::SRL, dl, VT, Q, DAG.getConstant(VT.getSizeInBits()-1,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002654 getShiftAmountTy()));
2655 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002656 Created->push_back(T.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002657 return DAG.getNode(ISD::ADD, dl, VT, Q, T);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002658}
2659
2660/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
2661/// return a DAG expression to select that will generate the same value by
2662/// multiplying by a magic number. See:
2663/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002664SDValue TargetLowering::BuildUDIV(SDNode *N, SelectionDAG &DAG,
2665 std::vector<SDNode*>* Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002666 EVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002667 DebugLoc dl = N->getDebugLoc();
Eli Friedman201c9772008-11-30 06:02:26 +00002668
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002669 // Check to see if we can do this.
Eli Friedman201c9772008-11-30 06:02:26 +00002670 // FIXME: We should be more aggressive here.
2671 if (!isTypeLegal(VT))
2672 return SDValue();
2673
2674 // FIXME: We should use a narrower constant when the upper
2675 // bits are known to be zero.
2676 ConstantSDNode *N1C = cast<ConstantSDNode>(N->getOperand(1));
Jay Foad4e5ea552009-04-30 10:15:35 +00002677 APInt::mu magics = N1C->getAPIntValue().magicu();
Eli Friedman201c9772008-11-30 06:02:26 +00002678
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002679 // Multiply the numerator (operand 0) by the magic value
Eli Friedman201c9772008-11-30 06:02:26 +00002680 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002681 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002682 if (isOperationLegalOrCustom(ISD::MULHU, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002683 Q = DAG.getNode(ISD::MULHU, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002684 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002685 else if (isOperationLegalOrCustom(ISD::UMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002686 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002687 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002688 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002689 else
Dan Gohman475871a2008-07-27 21:46:04 +00002690 return SDValue(); // No mulhu or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002691 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002692 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002693
2694 if (magics.a == 0) {
Eli Friedman201c9772008-11-30 06:02:26 +00002695 assert(magics.s < N1C->getAPIntValue().getBitWidth() &&
2696 "We shouldn't generate an undefined shift!");
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002697 return DAG.getNode(ISD::SRL, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002698 DAG.getConstant(magics.s, getShiftAmountTy()));
2699 } else {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002700 SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N->getOperand(0), Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002701 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002702 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002703 NPQ = DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002704 DAG.getConstant(1, getShiftAmountTy()));
2705 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002706 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002707 NPQ = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002708 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002709 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002710 return DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002711 DAG.getConstant(magics.s-1, getShiftAmountTy()));
2712 }
2713}