blob: 29f1a0e3b5ebe96b69f16b5468a311031058167b [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
17
18// Type profiles.
Bill Wendling7173da52007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000021
22def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
23
24def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
25
26def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
29
30def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng1b2b3e22009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Dan Gohmanf17a25c2007-07-18 16:29:46 +000041def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
42
43def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
44 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
45
46def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbach4a9025e2009-05-14 00:46:35 +000047def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisPtrTy<1>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000048
49// Node definitions.
50def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
51def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
52
Bill Wendling7173da52007-11-13 09:19:02 +000053def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6c02cd22008-02-27 06:33:05 +000054 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendling7173da52007-11-13 09:19:02 +000055def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6c02cd22008-02-27 06:33:05 +000056 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000057
58def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
59 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
60def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
61 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
62def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
63 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
64
Chris Lattner3d254552008-01-15 22:02:54 +000065def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000066 [SDNPHasChain, SDNPOptInFlag]>;
67
68def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
69 [SDNPInFlag]>;
70def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
71 [SDNPInFlag]>;
72
73def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
74 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
75
76def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
77 [SDNPHasChain]>;
Evan Cheng1b2b3e22009-07-29 02:18:14 +000078def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
79 [SDNPHasChain]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000080
81def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
82 [SDNPOutFlag]>;
83
David Goodwin8bdcbb32009-06-29 15:33:01 +000084def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
85 [SDNPOutFlag,SDNPCommutative]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000086
87def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
88
89def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
90def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
91def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
92
93def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach4a9025e2009-05-14 00:46:35 +000094def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000095
96//===----------------------------------------------------------------------===//
97// ARM Instruction Predicate Definitions.
98//
Anton Korobeynikovcba02692009-06-15 21:46:20 +000099def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
100def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
101def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Evan Chengc8147e12009-07-06 22:05:45 +0000102def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
Evan Cheng16c012d2009-09-28 09:14:39 +0000103def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Bob Wilsone60fee02009-06-22 23:27:02 +0000104def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
105def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
106def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
107def HasNEON : Predicate<"Subtarget->hasNEON()">;
David Goodwindd19ce42009-08-04 17:53:06 +0000108def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
109def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Anton Korobeynikovcba02692009-06-15 21:46:20 +0000110def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Cheng36173712009-06-23 17:48:47 +0000111def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengb1b2abc2009-07-02 06:38:40 +0000112def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
Anton Korobeynikovcba02692009-06-15 21:46:20 +0000113def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson243b37c2009-06-22 21:01:46 +0000114def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
115def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Cheng3e9a99e2009-06-26 06:10:18 +0000116def CarryDefIsUnused : Predicate<"!N.getNode()->hasAnyUseOfValue(1)">;
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000117def CarryDefIsUsed : Predicate<"N.getNode()->hasAnyUseOfValue(1)">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000118
119//===----------------------------------------------------------------------===//
120// ARM Flag Definitions.
121
122class RegConstraint<string C> {
123 string Constraints = C;
124}
125
126//===----------------------------------------------------------------------===//
127// ARM specific transformation functions and pattern fragments.
128//
129
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000130// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
131// so_imm_neg def below.
132def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000133 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000134}]>;
135
136// so_imm_not_XFORM - Return a so_imm value packed into the format described for
137// so_imm_not def below.
138def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000139 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000140}]>;
141
142// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
143def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000144 int32_t v = (int32_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000145 return v == 8 || v == 16 || v == 24;
146}]>;
147
148/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
149def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000150 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000151}]>;
152
153/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
154def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000155 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000156}]>;
157
158def so_imm_neg :
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000159 PatLeaf<(imm), [{
160 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
161 }], so_imm_neg_XFORM>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000162
163def so_imm_not :
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000164 PatLeaf<(imm), [{
165 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
166 }], so_imm_not_XFORM>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000167
168// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
169def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman8181bd12008-07-27 21:46:04 +0000170 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000171}]>;
172
Evan Cheng299ee652009-07-06 22:23:46 +0000173/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
174/// e.g., 0xf000ffff
175def bf_inv_mask_imm : Operand<i32>,
176 PatLeaf<(imm), [{
177 uint32_t v = (uint32_t)N->getZExtValue();
178 if (v == 0xffffffff)
179 return 0;
David Goodwinf354d362009-07-14 00:57:56 +0000180 // there can be 1's on either or both "outsides", all the "inside"
181 // bits must be 0's
182 unsigned int lsb = 0, msb = 31;
183 while (v & (1 << msb)) --msb;
184 while (v & (1 << lsb)) ++lsb;
185 for (unsigned int i = lsb; i <= msb; ++i) {
186 if (v & (1 << i))
187 return 0;
188 }
189 return 1;
Evan Cheng299ee652009-07-06 22:23:46 +0000190}] > {
191 let PrintMethod = "printBitfieldInvMaskImmOperand";
192}
193
Anton Korobeynikov60928952009-09-27 23:52:58 +0000194/// Split a 32-bit immediate into two 16 bit parts.
195def lo16 : SDNodeXForm<imm, [{
196 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff,
197 MVT::i32);
198}]>;
199
200def hi16 : SDNodeXForm<imm, [{
201 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
202}]>;
203
204def lo16AllZero : PatLeaf<(i32 imm), [{
205 // Returns true if all low 16-bits are 0.
206 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
207 }], hi16>;
208
209/// imm0_65535 predicate - True if the 32-bit immediate is in the range
210/// [0.65535].
211def imm0_65535 : PatLeaf<(i32 imm), [{
212 return (uint32_t)N->getZExtValue() < 65536;
213}]>;
214
Evan Cheng7b0249b2008-08-28 23:39:26 +0000215class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
216class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000217
218//===----------------------------------------------------------------------===//
219// Operand Definitions.
220//
221
222// Branch target.
223def brtarget : Operand<OtherVT>;
224
225// A list of registers separated by comma. Used by load/store multiple.
226def reglist : Operand<i32> {
227 let PrintMethod = "printRegisterList";
228}
229
230// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
231def cpinst_operand : Operand<i32> {
232 let PrintMethod = "printCPInstOperand";
233}
234
235def jtblock_operand : Operand<i32> {
236 let PrintMethod = "printJTBlockOperand";
237}
Evan Cheng6e2ebc92009-07-25 00:33:29 +0000238def jt2block_operand : Operand<i32> {
239 let PrintMethod = "printJT2BlockOperand";
240}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000241
242// Local PC labels.
243def pclabel : Operand<i32> {
244 let PrintMethod = "printPCLabel";
245}
246
247// shifter_operand operands: so_reg and so_imm.
248def so_reg : Operand<i32>, // reg reg imm
249 ComplexPattern<i32, 3, "SelectShifterOperandReg",
250 [shl,srl,sra,rotr]> {
251 let PrintMethod = "printSORegOperand";
252 let MIOperandInfo = (ops GPR, GPR, i32imm);
253}
254
255// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
256// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
257// represented in the imm field in the same 12-bit form that they are encoded
258// into so_imm instructions: the 8-bit immediate is the least significant bits
259// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
260def so_imm : Operand<i32>,
Evan Cheng8be2a5b2009-07-08 21:03:57 +0000261 PatLeaf<(imm), [{
262 return ARM_AM::getSOImmVal(N->getZExtValue()) != -1;
263 }]> {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000264 let PrintMethod = "printSOImmOperand";
265}
266
267// Break so_imm's up into two pieces. This handles immediates with up to 16
268// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
269// get the first/second pieces.
270def so_imm2part : Operand<i32>,
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000271 PatLeaf<(imm), [{
272 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
273 }]> {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000274 let PrintMethod = "printSOImm2PartOperand";
275}
276
277def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000278 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000279 return CurDAG->getTargetConstant(V, MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000280}]>;
281
282def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000283 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000284 return CurDAG->getTargetConstant(V, MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000285}]>;
286
287
288// Define ARM specific addressing modes.
289
290// addrmode2 := reg +/- reg shop imm
291// addrmode2 := reg +/- imm12
292//
293def addrmode2 : Operand<i32>,
294 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
295 let PrintMethod = "printAddrMode2Operand";
296 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
297}
298
299def am2offset : Operand<i32>,
300 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
301 let PrintMethod = "printAddrMode2OffsetOperand";
302 let MIOperandInfo = (ops GPR, i32imm);
303}
304
305// addrmode3 := reg +/- reg
306// addrmode3 := reg +/- imm8
307//
308def addrmode3 : Operand<i32>,
309 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
310 let PrintMethod = "printAddrMode3Operand";
311 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
312}
313
314def am3offset : Operand<i32>,
315 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
316 let PrintMethod = "printAddrMode3OffsetOperand";
317 let MIOperandInfo = (ops GPR, i32imm);
318}
319
320// addrmode4 := reg, <mode|W>
321//
322def addrmode4 : Operand<i32>,
Anton Korobeynikov3f087662009-08-08 13:35:48 +0000323 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000324 let PrintMethod = "printAddrMode4Operand";
325 let MIOperandInfo = (ops GPR, i32imm);
326}
327
328// addrmode5 := reg +/- imm8*4
329//
330def addrmode5 : Operand<i32>,
331 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
332 let PrintMethod = "printAddrMode5Operand";
333 let MIOperandInfo = (ops GPR, i32imm);
334}
335
Bob Wilson970a10d2009-07-01 23:16:05 +0000336// addrmode6 := reg with optional writeback
337//
338def addrmode6 : Operand<i32>,
339 ComplexPattern<i32, 3, "SelectAddrMode6", []> {
340 let PrintMethod = "printAddrMode6Operand";
341 let MIOperandInfo = (ops GPR:$addr, GPR:$upd, i32imm);
342}
343
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000344// addrmodepc := pc + reg
345//
346def addrmodepc : Operand<i32>,
347 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
348 let PrintMethod = "printAddrModePCOperand";
349 let MIOperandInfo = (ops GPR, i32imm);
350}
351
Bob Wilson30ff4492009-08-21 21:58:55 +0000352def nohash_imm : Operand<i32> {
353 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikove2be3382009-08-08 23:10:41 +0000354}
355
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000356//===----------------------------------------------------------------------===//
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000357
Evan Cheng7b0249b2008-08-28 23:39:26 +0000358include "ARMInstrFormats.td"
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000359
360//===----------------------------------------------------------------------===//
Evan Cheng7b0249b2008-08-28 23:39:26 +0000361// Multiclass helpers...
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000362//
363
Evan Cheng40d64532008-08-29 07:36:24 +0000364/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000365/// binop that produces a value.
Evan Chengbdd679a2009-06-26 00:19:44 +0000366multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
367 bit Commutable = 0> {
Evan Cheng86a926a2008-11-05 18:35:52 +0000368 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
David Goodwin236ccb52009-08-19 18:00:44 +0000369 IIC_iALUi, opc, " $dst, $a, $b",
Evan Cheng83a32b42009-07-07 23:40:25 +0000370 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
371 let Inst{25} = 1;
372 }
Evan Cheng86a926a2008-11-05 18:35:52 +0000373 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
David Goodwin236ccb52009-08-19 18:00:44 +0000374 IIC_iALUr, opc, " $dst, $a, $b",
Evan Chengbdd679a2009-06-26 00:19:44 +0000375 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Evan Cheng83a32b42009-07-07 23:40:25 +0000376 let Inst{25} = 0;
Evan Chengbdd679a2009-06-26 00:19:44 +0000377 let isCommutable = Commutable;
378 }
Evan Cheng86a926a2008-11-05 18:35:52 +0000379 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
David Goodwin236ccb52009-08-19 18:00:44 +0000380 IIC_iALUsr, opc, " $dst, $a, $b",
Evan Cheng83a32b42009-07-07 23:40:25 +0000381 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
382 let Inst{25} = 0;
383 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000384}
385
Evan Chengd4e2f052009-06-25 20:59:23 +0000386/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000387/// instruction modifies the CSPR register.
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000388let Defs = [CPSR] in {
Evan Chengbdd679a2009-06-26 00:19:44 +0000389multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
390 bit Commutable = 0> {
Evan Cheng86a926a2008-11-05 18:35:52 +0000391 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
David Goodwin236ccb52009-08-19 18:00:44 +0000392 IIC_iALUi, opc, "s $dst, $a, $b",
Evan Cheng83a32b42009-07-07 23:40:25 +0000393 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
394 let Inst{25} = 1;
395 }
Evan Cheng86a926a2008-11-05 18:35:52 +0000396 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
David Goodwin236ccb52009-08-19 18:00:44 +0000397 IIC_iALUr, opc, "s $dst, $a, $b",
Evan Chengbdd679a2009-06-26 00:19:44 +0000398 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
399 let isCommutable = Commutable;
Evan Cheng83a32b42009-07-07 23:40:25 +0000400 let Inst{25} = 0;
Evan Chengbdd679a2009-06-26 00:19:44 +0000401 }
Evan Cheng86a926a2008-11-05 18:35:52 +0000402 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
David Goodwin236ccb52009-08-19 18:00:44 +0000403 IIC_iALUsr, opc, "s $dst, $a, $b",
Evan Cheng83a32b42009-07-07 23:40:25 +0000404 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
405 let Inst{25} = 0;
406 }
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000407}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000408}
409
410/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
411/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
412/// a explicit result, only implicitly set CPSR.
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000413let Defs = [CPSR] in {
Evan Chengbdd679a2009-06-26 00:19:44 +0000414multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
415 bit Commutable = 0> {
David Goodwin236ccb52009-08-19 18:00:44 +0000416 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iCMPi,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000417 opc, " $a, $b",
Evan Cheng83a32b42009-07-07 23:40:25 +0000418 [(opnode GPR:$a, so_imm:$b)]> {
419 let Inst{25} = 1;
420 }
David Goodwin236ccb52009-08-19 18:00:44 +0000421 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iCMPr,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000422 opc, " $a, $b",
Evan Chengbdd679a2009-06-26 00:19:44 +0000423 [(opnode GPR:$a, GPR:$b)]> {
Evan Cheng83a32b42009-07-07 23:40:25 +0000424 let Inst{25} = 0;
Evan Chengbdd679a2009-06-26 00:19:44 +0000425 let isCommutable = Commutable;
426 }
David Goodwin236ccb52009-08-19 18:00:44 +0000427 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iCMPsr,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000428 opc, " $a, $b",
Evan Cheng83a32b42009-07-07 23:40:25 +0000429 [(opnode GPR:$a, so_reg:$b)]> {
430 let Inst{25} = 0;
431 }
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000432}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000433}
434
435/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
436/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng37afa432008-11-06 22:15:19 +0000437/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
438multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin236ccb52009-08-19 18:00:44 +0000439 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
440 IIC_iUNAr, opc, " $dst, $src",
441 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng37afa432008-11-06 22:15:19 +0000442 Requires<[IsARM, HasV6]> {
443 let Inst{19-16} = 0b1111;
444 }
David Goodwin236ccb52009-08-19 18:00:44 +0000445 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
446 IIC_iUNAsi, opc, " $dst, $src, ror $rot",
447 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng37afa432008-11-06 22:15:19 +0000448 Requires<[IsARM, HasV6]> {
449 let Inst{19-16} = 0b1111;
450 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000451}
452
453/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
454/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng37afa432008-11-06 22:15:19 +0000455multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
456 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
David Goodwin236ccb52009-08-19 18:00:44 +0000457 IIC_iALUr, opc, " $dst, $LHS, $RHS",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000458 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
459 Requires<[IsARM, HasV6]>;
Evan Cheng37afa432008-11-06 22:15:19 +0000460 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
David Goodwin236ccb52009-08-19 18:00:44 +0000461 IIC_iALUsi, opc, " $dst, $LHS, $RHS, ror $rot",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000462 [(set GPR:$dst, (opnode GPR:$LHS,
463 (rotr GPR:$RHS, rot_imm:$rot)))]>,
464 Requires<[IsARM, HasV6]>;
465}
466
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000467/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
468let Uses = [CPSR] in {
Evan Chengbdd679a2009-06-26 00:19:44 +0000469multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
470 bit Commutable = 0> {
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000471 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
David Goodwin236ccb52009-08-19 18:00:44 +0000472 DPFrm, IIC_iALUi, opc, " $dst, $a, $b",
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000473 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Evan Cheng83a32b42009-07-07 23:40:25 +0000474 Requires<[IsARM, CarryDefIsUnused]> {
475 let Inst{25} = 1;
476 }
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000477 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin236ccb52009-08-19 18:00:44 +0000478 DPFrm, IIC_iALUr, opc, " $dst, $a, $b",
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000479 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Evan Chengbdd679a2009-06-26 00:19:44 +0000480 Requires<[IsARM, CarryDefIsUnused]> {
481 let isCommutable = Commutable;
Evan Cheng83a32b42009-07-07 23:40:25 +0000482 let Inst{25} = 0;
Evan Chengbdd679a2009-06-26 00:19:44 +0000483 }
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000484 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
David Goodwin236ccb52009-08-19 18:00:44 +0000485 DPSoRegFrm, IIC_iALUsr, opc, " $dst, $a, $b",
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000486 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Evan Cheng83a32b42009-07-07 23:40:25 +0000487 Requires<[IsARM, CarryDefIsUnused]> {
488 let Inst{25} = 0;
489 }
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000490 // Carry setting variants
491 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
David Goodwin236ccb52009-08-19 18:00:44 +0000492 DPFrm, IIC_iALUi, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000493 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
494 Requires<[IsARM, CarryDefIsUsed]> {
Evan Cheng83a32b42009-07-07 23:40:25 +0000495 let Defs = [CPSR];
496 let Inst{25} = 1;
Evan Chengbdd679a2009-06-26 00:19:44 +0000497 }
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000498 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin236ccb52009-08-19 18:00:44 +0000499 DPFrm, IIC_iALUr, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000500 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
501 Requires<[IsARM, CarryDefIsUsed]> {
Evan Cheng83a32b42009-07-07 23:40:25 +0000502 let Defs = [CPSR];
503 let Inst{25} = 0;
Evan Chengbdd679a2009-06-26 00:19:44 +0000504 }
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000505 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
David Goodwin236ccb52009-08-19 18:00:44 +0000506 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000507 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
508 Requires<[IsARM, CarryDefIsUsed]> {
Evan Cheng83a32b42009-07-07 23:40:25 +0000509 let Defs = [CPSR];
510 let Inst{25} = 0;
Evan Chengbdd679a2009-06-26 00:19:44 +0000511 }
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000512}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000513}
514
515//===----------------------------------------------------------------------===//
516// Instructions
517//===----------------------------------------------------------------------===//
518
519//===----------------------------------------------------------------------===//
520// Miscellaneous Instructions.
521//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000522
523/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
524/// the function. The first operand is the ID# for this instruction, the second
525/// is the index into the MachineConstantPool that this is, the third is the
526/// size in bytes of this constant pool entry.
Evan Chengd97d7142009-06-12 20:46:18 +0000527let neverHasSideEffects = 1, isNotDuplicable = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000528def CONSTPOOL_ENTRY :
Evan Chengb783fa32007-07-19 01:14:50 +0000529PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
David Goodwincfd67652009-08-06 16:52:47 +0000530 i32imm:$size), NoItinerary,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000531 "${instid:label} ${cpidx:cpentry}", []>;
532
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000533let Defs = [SP], Uses = [SP] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000534def ADJCALLSTACKUP :
David Goodwincfd67652009-08-06 16:52:47 +0000535PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Bill Wendling22f8deb2007-11-13 00:44:25 +0000536 "@ ADJCALLSTACKUP $amt1",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000537 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000538
539def ADJCALLSTACKDOWN :
David Goodwincfd67652009-08-06 16:52:47 +0000540PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000541 "@ ADJCALLSTACKDOWN $amt",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000542 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000543}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000544
545def DWARF_LOC :
David Goodwincfd67652009-08-06 16:52:47 +0000546PseudoInst<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file), NoItinerary,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000547 ".loc $file, $line, $col",
548 [(dwarf_loc (i32 imm:$line), (i32 imm:$col), (i32 imm:$file))]>;
549
Evan Chengf8e8b622008-11-06 17:48:05 +0000550
551// Address computation and loads and stores in PIC mode.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000552let isNotDuplicable = 1 in {
Evan Cheng0d28b382008-10-31 19:11:09 +0000553def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng3ab67152009-08-28 06:59:37 +0000554 Pseudo, IIC_iALUr, "\n$cp:\n\tadd$p $dst, pc, $a",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000555 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
556
Evan Cheng8610a3b2008-01-07 23:56:57 +0000557let AddedComplexity = 10 in {
Dan Gohman5574cc72008-12-03 18:15:48 +0000558let canFoldAsLoad = 1 in
Evan Chengbe998242008-11-06 08:47:38 +0000559def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng3ab67152009-08-28 06:59:37 +0000560 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr$p $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000561 [(set GPR:$dst, (load addrmodepc:$addr))]>;
562
Evan Chengbe998242008-11-06 08:47:38 +0000563def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng3ab67152009-08-28 06:59:37 +0000564 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr${p}h $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000565 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
566
Evan Chengbe998242008-11-06 08:47:38 +0000567def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng3ab67152009-08-28 06:59:37 +0000568 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr${p}b $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000569 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
570
Evan Chengbe998242008-11-06 08:47:38 +0000571def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng3ab67152009-08-28 06:59:37 +0000572 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr${p}sh $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000573 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
574
Evan Chengbe998242008-11-06 08:47:38 +0000575def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng3ab67152009-08-28 06:59:37 +0000576 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr${p}sb $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000577 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
578}
Chris Lattnerf823faf2008-01-06 05:55:01 +0000579let AddedComplexity = 10 in {
Evan Chengbe998242008-11-06 08:47:38 +0000580def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng3ab67152009-08-28 06:59:37 +0000581 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr$p $src, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000582 [(store GPR:$src, addrmodepc:$addr)]>;
583
Evan Chengbe998242008-11-06 08:47:38 +0000584def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng3ab67152009-08-28 06:59:37 +0000585 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr${p}h $src, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000586 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
587
Evan Chengbe998242008-11-06 08:47:38 +0000588def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng3ab67152009-08-28 06:59:37 +0000589 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr${p}b $src, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000590 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
591}
Evan Chengf8e8b622008-11-06 17:48:05 +0000592} // isNotDuplicable = 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000593
Evan Chenga1366cd2009-06-23 05:25:29 +0000594
595// LEApcrel - Load a pc-relative address into a register without offending the
596// assembler.
David Goodwincfd67652009-08-06 16:52:47 +0000597def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin236ccb52009-08-19 18:00:44 +0000598 Pseudo, IIC_iALUi,
Evan Cheng9cf1e3e2009-07-22 22:03:29 +0000599 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, ($label-(",
600 "${:private}PCRELL${:uid}+8))\n"),
601 !strconcat("${:private}PCRELL${:uid}:\n\t",
602 "add$p $dst, pc, #${:private}PCRELV${:uid}")),
Evan Chenga1366cd2009-06-23 05:25:29 +0000603 []>;
604
Evan Chengba83d7c2009-06-24 23:14:45 +0000605def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson30ff4492009-08-21 21:58:55 +0000606 (ins i32imm:$label, nohash_imm:$id, pred:$p),
David Goodwin236ccb52009-08-19 18:00:44 +0000607 Pseudo, IIC_iALUi,
Evan Cheng9cf1e3e2009-07-22 22:03:29 +0000608 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, "
Anton Korobeynikove2be3382009-08-08 23:10:41 +0000609 "(${label}_${id}-(",
Evan Cheng9cf1e3e2009-07-22 22:03:29 +0000610 "${:private}PCRELL${:uid}+8))\n"),
611 !strconcat("${:private}PCRELL${:uid}:\n\t",
612 "add$p $dst, pc, #${:private}PCRELV${:uid}")),
Evan Cheng83a32b42009-07-07 23:40:25 +0000613 []> {
614 let Inst{25} = 1;
615}
Evan Chenga1366cd2009-06-23 05:25:29 +0000616
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000617//===----------------------------------------------------------------------===//
618// Control Flow Instructions.
619//
620
Jim Grosbachc6f0c022009-09-30 01:35:11 +0000621let isReturn = 1, isTerminator = 1, isBarrier = 1 in
David Goodwincfd67652009-08-06 16:52:47 +0000622 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
623 "bx", " lr", [(ARMretflag)]> {
Jim Grosbach88c246f2008-10-14 20:36:24 +0000624 let Inst{7-4} = 0b0001;
625 let Inst{19-8} = 0b111111111111;
626 let Inst{27-20} = 0b00010010;
Evan Cheng469bc762008-09-17 07:53:38 +0000627}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000628
629// FIXME: remove when we have a way to marking a MI with these properties.
Evan Chengb783fa32007-07-19 01:14:50 +0000630// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
631// operand list.
Evan Chengf8e8b622008-11-06 17:48:05 +0000632// FIXME: Should pc be an implicit operand like PICADD, etc?
Jim Grosbachc6f0c022009-09-30 01:35:11 +0000633let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1 in
Evan Chengf8e8b622008-11-06 17:48:05 +0000634 def LDM_RET : AXI4ld<(outs),
Evan Chengb783fa32007-07-19 01:14:50 +0000635 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000636 LdStMulFrm, IIC_Br, "ldm${p}${addr:submode} $addr, $dst1",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000637 []>;
638
Bob Wilson243b37c2009-06-22 21:01:46 +0000639// On non-Darwin platforms R9 is callee-saved.
David Goodwin4b6e4982009-08-12 18:31:53 +0000640let isCall = 1,
Evan Cheng27396a62009-07-22 06:46:53 +0000641 Defs = [R0, R1, R2, R3, R12, LR,
642 D0, D1, D2, D3, D4, D5, D6, D7,
643 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwin3d88e912009-09-03 22:12:28 +0000644 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Chengf8e8b622008-11-06 17:48:05 +0000645 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000646 IIC_Br, "bl ${func:call}",
Evan Cheng9e734482009-07-29 21:26:42 +0000647 [(ARMcall tglobaladdr:$func)]>,
648 Requires<[IsARM, IsNotDarwin]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000649
Evan Chengf8e8b622008-11-06 17:48:05 +0000650 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000651 IIC_Br, "bl", " ${func:call}",
Evan Cheng9e734482009-07-29 21:26:42 +0000652 [(ARMcall_pred tglobaladdr:$func)]>,
653 Requires<[IsARM, IsNotDarwin]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000654
655 // ARMv5T and above
Evan Chengf8e8b622008-11-06 17:48:05 +0000656 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
David Goodwincfd67652009-08-06 16:52:47 +0000657 IIC_Br, "blx $func",
Evan Cheng9e734482009-07-29 21:26:42 +0000658 [(ARMcall GPR:$func)]>,
659 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach88c246f2008-10-14 20:36:24 +0000660 let Inst{7-4} = 0b0011;
661 let Inst{19-8} = 0b111111111111;
662 let Inst{27-20} = 0b00010010;
Evan Cheng469bc762008-09-17 07:53:38 +0000663 }
664
Evan Chengfb1d1472009-07-14 01:49:27 +0000665 // ARMv4T
666 def BX : ABXIx2<(outs), (ins GPR:$func, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000667 IIC_Br, "mov lr, pc\n\tbx $func",
Evan Cheng9e734482009-07-29 21:26:42 +0000668 [(ARMcall_nolink GPR:$func)]>,
669 Requires<[IsARM, IsNotDarwin]> {
Evan Chengfb1d1472009-07-14 01:49:27 +0000670 let Inst{7-4} = 0b0001;
671 let Inst{19-8} = 0b111111111111;
672 let Inst{27-20} = 0b00010010;
Bob Wilson243b37c2009-06-22 21:01:46 +0000673 }
674}
675
676// On Darwin R9 is call-clobbered.
David Goodwin4b6e4982009-08-12 18:31:53 +0000677let isCall = 1,
Evan Cheng27396a62009-07-22 06:46:53 +0000678 Defs = [R0, R1, R2, R3, R9, R12, LR,
679 D0, D1, D2, D3, D4, D5, D6, D7,
680 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwin3d88e912009-09-03 22:12:28 +0000681 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson243b37c2009-06-22 21:01:46 +0000682 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000683 IIC_Br, "bl ${func:call}",
Evan Cheng9e734482009-07-29 21:26:42 +0000684 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]>;
Bob Wilson243b37c2009-06-22 21:01:46 +0000685
686 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000687 IIC_Br, "bl", " ${func:call}",
Evan Cheng9e734482009-07-29 21:26:42 +0000688 [(ARMcall_pred tglobaladdr:$func)]>,
689 Requires<[IsARM, IsDarwin]>;
Bob Wilson243b37c2009-06-22 21:01:46 +0000690
691 // ARMv5T and above
692 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
David Goodwincfd67652009-08-06 16:52:47 +0000693 IIC_Br, "blx $func",
Bob Wilson243b37c2009-06-22 21:01:46 +0000694 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
695 let Inst{7-4} = 0b0011;
696 let Inst{19-8} = 0b111111111111;
697 let Inst{27-20} = 0b00010010;
698 }
699
Evan Chengfb1d1472009-07-14 01:49:27 +0000700 // ARMv4T
701 def BXr9 : ABXIx2<(outs), (ins GPR:$func, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000702 IIC_Br, "mov lr, pc\n\tbx $func",
Evan Chengfb1d1472009-07-14 01:49:27 +0000703 [(ARMcall_nolink GPR:$func)]>, Requires<[IsARM, IsDarwin]> {
704 let Inst{7-4} = 0b0001;
705 let Inst{19-8} = 0b111111111111;
706 let Inst{27-20} = 0b00010010;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000707 }
708}
709
David Goodwin4b6e4982009-08-12 18:31:53 +0000710let isBranch = 1, isTerminator = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000711 // B is "predicable" since it can be xformed into a Bcc.
712 let isBarrier = 1 in {
713 let isPredicable = 1 in
David Goodwincfd67652009-08-06 16:52:47 +0000714 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
715 "b $target", [(br bb:$target)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000716
Owen Andersonf8053082007-11-12 07:39:39 +0000717 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng0f63ae12008-11-07 09:06:08 +0000718 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
David Goodwincfd67652009-08-06 16:52:47 +0000719 IIC_Br, "mov pc, $target \n$jt",
Evan Cheng0f63ae12008-11-07 09:06:08 +0000720 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
721 let Inst{20} = 0; // S Bit
722 let Inst{24-21} = 0b1101;
Evan Chenge5f32ae2009-07-07 23:45:10 +0000723 let Inst{27-25} = 0b000;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000724 }
Evan Cheng0f63ae12008-11-07 09:06:08 +0000725 def BR_JTm : JTI<(outs),
726 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
David Goodwincfd67652009-08-06 16:52:47 +0000727 IIC_Br, "ldr pc, $target \n$jt",
728 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
729 imm:$id)]> {
Evan Cheng0f63ae12008-11-07 09:06:08 +0000730 let Inst{20} = 1; // L bit
731 let Inst{21} = 0; // W bit
732 let Inst{22} = 0; // B bit
733 let Inst{24} = 1; // P bit
Evan Chenge5f32ae2009-07-07 23:45:10 +0000734 let Inst{27-25} = 0b011;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000735 }
Evan Cheng0f63ae12008-11-07 09:06:08 +0000736 def BR_JTadd : JTI<(outs),
737 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
David Goodwincfd67652009-08-06 16:52:47 +0000738 IIC_Br, "add pc, $target, $idx \n$jt",
Evan Cheng0f63ae12008-11-07 09:06:08 +0000739 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
740 imm:$id)]> {
741 let Inst{20} = 0; // S bit
742 let Inst{24-21} = 0b0100;
Evan Chenge5f32ae2009-07-07 23:45:10 +0000743 let Inst{27-25} = 0b000;
Evan Cheng0f63ae12008-11-07 09:06:08 +0000744 }
745 } // isNotDuplicable = 1, isIndirectBranch = 1
746 } // isBarrier = 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000747
748 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
749 // a two-value operand where a dag node expects two operands. :(
Evan Chengf8e8b622008-11-06 17:48:05 +0000750 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
David Goodwincfd67652009-08-06 16:52:47 +0000751 IIC_Br, "b", " $target",
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000752 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000753}
754
755//===----------------------------------------------------------------------===//
756// Load / store Instructions.
757//
758
759// Load
Dan Gohman5574cc72008-12-03 18:15:48 +0000760let canFoldAsLoad = 1 in
David Goodwin236ccb52009-08-19 18:00:44 +0000761def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000762 "ldr", " $dst, $addr",
763 [(set GPR:$dst, (load addrmode2:$addr))]>;
764
765// Special LDR for loads from non-pc-relative constpools.
Dan Gohman5574cc72008-12-03 18:15:48 +0000766let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in
David Goodwin236ccb52009-08-19 18:00:44 +0000767def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000768 "ldr", " $dst, $addr", []>;
769
770// Loads with zero extension
David Goodwin236ccb52009-08-19 18:00:44 +0000771def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
772 IIC_iLoadr, "ldr", "h $dst, $addr",
773 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000774
David Goodwin236ccb52009-08-19 18:00:44 +0000775def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
776 IIC_iLoadr, "ldr", "b $dst, $addr",
777 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000778
779// Loads with sign extension
David Goodwin236ccb52009-08-19 18:00:44 +0000780def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
781 IIC_iLoadr, "ldr", "sh $dst, $addr",
782 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000783
David Goodwin236ccb52009-08-19 18:00:44 +0000784def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
785 IIC_iLoadr, "ldr", "sb $dst, $addr",
786 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000787
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000788let mayLoad = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000789// Load doubleword
Evan Cheng41169552009-06-15 08:28:29 +0000790def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
David Goodwin236ccb52009-08-19 18:00:44 +0000791 IIC_iLoadr, "ldr", "d $dst1, $addr",
Misha Brukman9daa0672009-08-27 14:14:21 +0000792 []>, Requires<[IsARM, HasV5TE]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000793
794// Indexed loads
Evan Chengbe998242008-11-06 08:47:38 +0000795def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin236ccb52009-08-19 18:00:44 +0000796 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000797 "ldr", " $dst, $addr!", "$addr.base = $base_wb", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000798
Evan Chengbe998242008-11-06 08:47:38 +0000799def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin236ccb52009-08-19 18:00:44 +0000800 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000801 "ldr", " $dst, [$base], $offset", "$base = $base_wb", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000802
Evan Chengbe998242008-11-06 08:47:38 +0000803def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin236ccb52009-08-19 18:00:44 +0000804 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000805 "ldr", "h $dst, $addr!", "$addr.base = $base_wb", []>;
806
Evan Chengbe998242008-11-06 08:47:38 +0000807def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin236ccb52009-08-19 18:00:44 +0000808 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000809 "ldr", "h $dst, [$base], $offset", "$base = $base_wb", []>;
810
Evan Chengbe998242008-11-06 08:47:38 +0000811def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin236ccb52009-08-19 18:00:44 +0000812 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000813 "ldr", "b $dst, $addr!", "$addr.base = $base_wb", []>;
814
Evan Chengbe998242008-11-06 08:47:38 +0000815def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin236ccb52009-08-19 18:00:44 +0000816 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000817 "ldr", "b $dst, [$base], $offset", "$base = $base_wb", []>;
818
Evan Chengbe998242008-11-06 08:47:38 +0000819def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin236ccb52009-08-19 18:00:44 +0000820 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000821 "ldr", "sh $dst, $addr!", "$addr.base = $base_wb", []>;
822
Evan Chengbe998242008-11-06 08:47:38 +0000823def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin236ccb52009-08-19 18:00:44 +0000824 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Evan Cheng81794bb2008-11-13 07:34:59 +0000825 "ldr", "sh $dst, [$base], $offset", "$base = $base_wb", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000826
Evan Chengbe998242008-11-06 08:47:38 +0000827def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin236ccb52009-08-19 18:00:44 +0000828 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000829 "ldr", "sb $dst, $addr!", "$addr.base = $base_wb", []>;
830
Evan Chengbe998242008-11-06 08:47:38 +0000831def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin236ccb52009-08-19 18:00:44 +0000832 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Evan Chengb04191f2009-07-02 01:30:04 +0000833 "ldr", "sb $dst, [$base], $offset", "$base = $base_wb", []>;
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000834}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000835
836// Store
David Goodwin236ccb52009-08-19 18:00:44 +0000837def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000838 "str", " $src, $addr",
839 [(store GPR:$src, addrmode2:$addr)]>;
840
841// Stores with truncate
David Goodwin236ccb52009-08-19 18:00:44 +0000842def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm, IIC_iStorer,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000843 "str", "h $src, $addr",
844 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
845
David Goodwin236ccb52009-08-19 18:00:44 +0000846def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000847 "str", "b $src, $addr",
848 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
849
850// Store doubleword
Chris Lattner6887b142008-01-06 08:36:04 +0000851let mayStore = 1 in
David Goodwincfd67652009-08-06 16:52:47 +0000852def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
David Goodwin236ccb52009-08-19 18:00:44 +0000853 StMiscFrm, IIC_iStorer,
Misha Brukman9daa0672009-08-27 14:14:21 +0000854 "str", "d $src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000855
856// Indexed stores
Evan Chengbe998242008-11-06 08:47:38 +0000857def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
David Goodwincfd67652009-08-06 16:52:47 +0000858 (ins GPR:$src, GPR:$base, am2offset:$offset),
David Goodwin236ccb52009-08-19 18:00:44 +0000859 StFrm, IIC_iStoreru,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000860 "str", " $src, [$base, $offset]!", "$base = $base_wb",
861 [(set GPR:$base_wb,
862 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
863
Evan Chengbe998242008-11-06 08:47:38 +0000864def STR_POST : AI2stwpo<(outs GPR:$base_wb),
David Goodwincfd67652009-08-06 16:52:47 +0000865 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin236ccb52009-08-19 18:00:44 +0000866 StFrm, IIC_iStoreru,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000867 "str", " $src, [$base], $offset", "$base = $base_wb",
868 [(set GPR:$base_wb,
869 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
870
Evan Chengbe998242008-11-06 08:47:38 +0000871def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
David Goodwincfd67652009-08-06 16:52:47 +0000872 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin236ccb52009-08-19 18:00:44 +0000873 StMiscFrm, IIC_iStoreru,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000874 "str", "h $src, [$base, $offset]!", "$base = $base_wb",
875 [(set GPR:$base_wb,
876 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
877
Evan Chengbe998242008-11-06 08:47:38 +0000878def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
David Goodwincfd67652009-08-06 16:52:47 +0000879 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin236ccb52009-08-19 18:00:44 +0000880 StMiscFrm, IIC_iStoreru,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000881 "str", "h $src, [$base], $offset", "$base = $base_wb",
882 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
883 GPR:$base, am3offset:$offset))]>;
884
Evan Chengbe998242008-11-06 08:47:38 +0000885def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
David Goodwincfd67652009-08-06 16:52:47 +0000886 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin236ccb52009-08-19 18:00:44 +0000887 StFrm, IIC_iStoreru,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000888 "str", "b $src, [$base, $offset]!", "$base = $base_wb",
889 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
890 GPR:$base, am2offset:$offset))]>;
891
Evan Chengbe998242008-11-06 08:47:38 +0000892def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
David Goodwincfd67652009-08-06 16:52:47 +0000893 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin236ccb52009-08-19 18:00:44 +0000894 StFrm, IIC_iStoreru,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000895 "str", "b $src, [$base], $offset", "$base = $base_wb",
896 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
897 GPR:$base, am2offset:$offset))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000898
899//===----------------------------------------------------------------------===//
900// Load / store multiple Instructions.
901//
902
Evan Chengb783fa32007-07-19 01:14:50 +0000903// FIXME: $dst1 should be a def.
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000904let mayLoad = 1 in
Evan Chengbe998242008-11-06 08:47:38 +0000905def LDM : AXI4ld<(outs),
Evan Chengb783fa32007-07-19 01:14:50 +0000906 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
David Goodwin236ccb52009-08-19 18:00:44 +0000907 LdStMulFrm, IIC_iLoadm, "ldm${p}${addr:submode} $addr, $dst1",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000908 []>;
909
Chris Lattner6887b142008-01-06 08:36:04 +0000910let mayStore = 1 in
Evan Chengbe998242008-11-06 08:47:38 +0000911def STM : AXI4st<(outs),
Evan Chengb783fa32007-07-19 01:14:50 +0000912 (ins addrmode4:$addr, pred:$p, reglist:$src1, variable_ops),
David Goodwin236ccb52009-08-19 18:00:44 +0000913 LdStMulFrm, IIC_iStorem, "stm${p}${addr:submode} $addr, $src1",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000914 []>;
915
916//===----------------------------------------------------------------------===//
917// Move Instructions.
918//
919
Evan Chengd97d7142009-06-12 20:46:18 +0000920let neverHasSideEffects = 1 in
David Goodwin236ccb52009-08-19 18:00:44 +0000921def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Anton Korobeynikov60928952009-09-27 23:52:58 +0000922 "mov", " $dst, $src", []>, UnaryDP;
David Goodwincfd67652009-08-06 16:52:47 +0000923def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
Anton Korobeynikov60928952009-09-27 23:52:58 +0000924 DPSoRegFrm, IIC_iMOVsr,
925 "mov", " $dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000926
Evan Chengbd0ca9c2009-02-05 08:42:55 +0000927let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin236ccb52009-08-19 18:00:44 +0000928def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Anton Korobeynikov60928952009-09-27 23:52:58 +0000929 "mov", " $dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP {
930 let Inst{25} = 1;
931}
932
933let isReMaterializable = 1, isAsCheapAsAMove = 1 in
934def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
935 DPFrm, IIC_iMOVi,
936 "movw", " $dst, $src",
937 [(set GPR:$dst, imm0_65535:$src)]>,
938 Requires<[IsARM, HasV6T2]> {
939 let Inst{25} = 1;
940}
941
Evan Cheng16c012d2009-09-28 09:14:39 +0000942let Constraints = "$src = $dst" in
Anton Korobeynikov60928952009-09-27 23:52:58 +0000943def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
944 DPFrm, IIC_iMOVi,
945 "movt", " $dst, $imm",
946 [(set GPR:$dst,
947 (or (and GPR:$src, 0xffff),
948 lo16AllZero:$imm))]>, UnaryDP,
949 Requires<[IsARM, HasV6T2]> {
950 let Inst{25} = 1;
Evan Chenga9892932009-09-09 01:47:07 +0000951}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000952
David Goodwin02b0e352009-09-01 18:32:09 +0000953let Uses = [CPSR] in
David Goodwin236ccb52009-08-19 18:00:44 +0000954def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Chengb783fa32007-07-19 01:14:50 +0000955 "mov", " $dst, $src, rrx",
Evan Cheng86a926a2008-11-05 18:35:52 +0000956 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000957
958// These aren't really mov instructions, but we have to define them this way
959// due to flag operands.
960
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000961let Defs = [CPSR] in {
David Goodwincfd67652009-08-06 16:52:47 +0000962def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
David Goodwin236ccb52009-08-19 18:00:44 +0000963 IIC_iMOVsi, "mov", "s $dst, $src, lsr #1",
Evan Cheng86a926a2008-11-05 18:35:52 +0000964 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Cheng7f240d22008-11-14 20:09:11 +0000965def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
David Goodwin236ccb52009-08-19 18:00:44 +0000966 IIC_iMOVsi, "mov", "s $dst, $src, asr #1",
Evan Cheng86a926a2008-11-05 18:35:52 +0000967 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000968}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000969
970//===----------------------------------------------------------------------===//
971// Extend Instructions.
972//
973
974// Sign extenders
975
Evan Cheng37afa432008-11-06 22:15:19 +0000976defm SXTB : AI_unary_rrot<0b01101010,
977 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
978defm SXTH : AI_unary_rrot<0b01101011,
979 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000980
Evan Cheng37afa432008-11-06 22:15:19 +0000981defm SXTAB : AI_bin_rrot<0b01101010,
982 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
983defm SXTAH : AI_bin_rrot<0b01101011,
984 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000985
986// TODO: SXT(A){B|H}16
987
988// Zero extenders
989
990let AddedComplexity = 16 in {
Evan Cheng37afa432008-11-06 22:15:19 +0000991defm UXTB : AI_unary_rrot<0b01101110,
992 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
993defm UXTH : AI_unary_rrot<0b01101111,
994 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
995defm UXTB16 : AI_unary_rrot<0b01101100,
996 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000997
Bob Wilson74590a02009-06-22 22:08:29 +0000998def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000999 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson74590a02009-06-22 22:08:29 +00001000def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001001 (UXTB16r_rot GPR:$Src, 8)>;
1002
Evan Cheng37afa432008-11-06 22:15:19 +00001003defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001004 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng37afa432008-11-06 22:15:19 +00001005defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001006 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
1007}
1008
1009// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
1010//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
1011
1012// TODO: UXT(A){B|H}16
1013
1014//===----------------------------------------------------------------------===//
1015// Arithmetic Instructions.
1016//
1017
Jim Grosbach88c246f2008-10-14 20:36:24 +00001018defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Chengbdd679a2009-06-26 00:19:44 +00001019 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach88c246f2008-10-14 20:36:24 +00001020defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng469bc762008-09-17 07:53:38 +00001021 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001022
1023// ADD and SUB with 's' bit set.
Evan Chengd4e2f052009-06-25 20:59:23 +00001024defm ADDS : AI1_bin_s_irs<0b0100, "add",
1025 BinOpFrag<(addc node:$LHS, node:$RHS)>>;
1026defm SUBS : AI1_bin_s_irs<0b0010, "sub",
1027 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001028
Evan Cheng9b4d26f2009-06-25 23:34:10 +00001029defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Chengbdd679a2009-06-26 00:19:44 +00001030 BinOpFrag<(adde node:$LHS, node:$RHS)>, 1>;
Evan Cheng9b4d26f2009-06-25 23:34:10 +00001031defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
1032 BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001033
1034// These don't define reg/reg forms, because they are handled above.
Evan Cheng86a926a2008-11-05 18:35:52 +00001035def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
David Goodwin236ccb52009-08-19 18:00:44 +00001036 IIC_iALUi, "rsb", " $dst, $a, $b",
Evan Chenga9892932009-09-09 01:47:07 +00001037 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
1038 let Inst{25} = 1;
1039}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001040
Evan Cheng86a926a2008-11-05 18:35:52 +00001041def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
David Goodwin236ccb52009-08-19 18:00:44 +00001042 IIC_iALUsr, "rsb", " $dst, $a, $b",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001043 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]>;
1044
1045// RSB with 's' bit set.
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001046let Defs = [CPSR] in {
Evan Cheng86a926a2008-11-05 18:35:52 +00001047def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
David Goodwin236ccb52009-08-19 18:00:44 +00001048 IIC_iALUi, "rsb", "s $dst, $a, $b",
Evan Chenga9892932009-09-09 01:47:07 +00001049 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
1050 let Inst{25} = 1;
1051}
Evan Cheng86a926a2008-11-05 18:35:52 +00001052def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
David Goodwin236ccb52009-08-19 18:00:44 +00001053 IIC_iALUsr, "rsb", "s $dst, $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001054 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]>;
1055}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001056
Evan Cheng9b4d26f2009-06-25 23:34:10 +00001057let Uses = [CPSR] in {
1058def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
David Goodwin236ccb52009-08-19 18:00:44 +00001059 DPFrm, IIC_iALUi, "rsc", " $dst, $a, $b",
Evan Cheng9b4d26f2009-06-25 23:34:10 +00001060 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>,
Evan Chenga9892932009-09-09 01:47:07 +00001061 Requires<[IsARM, CarryDefIsUnused]> {
1062 let Inst{25} = 1;
1063}
Evan Cheng9b4d26f2009-06-25 23:34:10 +00001064def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
David Goodwin236ccb52009-08-19 18:00:44 +00001065 DPSoRegFrm, IIC_iALUsr, "rsc", " $dst, $a, $b",
Evan Cheng9b4d26f2009-06-25 23:34:10 +00001066 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>,
1067 Requires<[IsARM, CarryDefIsUnused]>;
1068}
1069
1070// FIXME: Allow these to be predicated.
Evan Chengd4e2f052009-06-25 20:59:23 +00001071let Defs = [CPSR], Uses = [CPSR] in {
1072def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
David Goodwin236ccb52009-08-19 18:00:44 +00001073 DPFrm, IIC_iALUi, "rscs $dst, $a, $b",
Evan Cheng9b4d26f2009-06-25 23:34:10 +00001074 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>,
Evan Chenga9892932009-09-09 01:47:07 +00001075 Requires<[IsARM, CarryDefIsUnused]> {
1076 let Inst{25} = 1;
1077}
Evan Chengd4e2f052009-06-25 20:59:23 +00001078def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
David Goodwin236ccb52009-08-19 18:00:44 +00001079 DPSoRegFrm, IIC_iALUsr, "rscs $dst, $a, $b",
Evan Cheng9b4d26f2009-06-25 23:34:10 +00001080 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>,
1081 Requires<[IsARM, CarryDefIsUnused]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001082}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001083
1084// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
1085def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1086 (SUBri GPR:$src, so_imm_neg:$imm)>;
1087
1088//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1089// (SUBSri GPR:$src, so_imm_neg:$imm)>;
1090//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
1091// (SBCri GPR:$src, so_imm_neg:$imm)>;
1092
1093// Note: These are implemented in C++ code, because they have to generate
1094// ADD/SUBrs instructions, which use a complex pattern that a xform function
1095// cannot produce.
1096// (mul X, 2^n+1) -> (add (X << n), X)
1097// (mul X, 2^n-1) -> (rsb X, (X << n))
1098
1099
1100//===----------------------------------------------------------------------===//
1101// Bitwise Instructions.
1102//
1103
Jim Grosbach88c246f2008-10-14 20:36:24 +00001104defm AND : AsI1_bin_irs<0b0000, "and",
Evan Chengbdd679a2009-06-26 00:19:44 +00001105 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach88c246f2008-10-14 20:36:24 +00001106defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Chengbdd679a2009-06-26 00:19:44 +00001107 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach88c246f2008-10-14 20:36:24 +00001108defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Chengbdd679a2009-06-26 00:19:44 +00001109 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach88c246f2008-10-14 20:36:24 +00001110defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng469bc762008-09-17 07:53:38 +00001111 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001112
Evan Cheng299ee652009-07-06 22:23:46 +00001113def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin236ccb52009-08-19 18:00:44 +00001114 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng299ee652009-07-06 22:23:46 +00001115 "bfc", " $dst, $imm", "$src = $dst",
1116 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1117 Requires<[IsARM, HasV6T2]> {
1118 let Inst{27-21} = 0b0111110;
1119 let Inst{6-0} = 0b0011111;
1120}
1121
David Goodwin236ccb52009-08-19 18:00:44 +00001122def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng86a926a2008-11-05 18:35:52 +00001123 "mvn", " $dst, $src",
1124 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP;
1125def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
David Goodwin236ccb52009-08-19 18:00:44 +00001126 IIC_iMOVsr, "mvn", " $dst, $src",
Evan Cheng86a926a2008-11-05 18:35:52 +00001127 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP;
Evan Chengbd0ca9c2009-02-05 08:42:55 +00001128let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin236ccb52009-08-19 18:00:44 +00001129def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
1130 IIC_iMOVi, "mvn", " $dst, $imm",
Evan Chenga9892932009-09-09 01:47:07 +00001131 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
1132 let Inst{25} = 1;
1133}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001134
1135def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1136 (BICri GPR:$src, so_imm_not:$imm)>;
1137
1138//===----------------------------------------------------------------------===//
1139// Multiply Instructions.
1140//
1141
Evan Chengbdd679a2009-06-26 00:19:44 +00001142let isCommutable = 1 in
David Goodwin236ccb52009-08-19 18:00:44 +00001143def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1144 IIC_iMUL32, "mul", " $dst, $a, $b",
Evan Chengf8e8b622008-11-06 17:48:05 +00001145 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001146
Evan Chengee80fb72008-11-06 01:21:28 +00001147def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
David Goodwin236ccb52009-08-19 18:00:44 +00001148 IIC_iMAC32, "mla", " $dst, $a, $b, $c",
Evan Chengf8e8b622008-11-06 17:48:05 +00001149 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001150
David Goodwincfd67652009-08-06 16:52:47 +00001151def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
David Goodwin236ccb52009-08-19 18:00:44 +00001152 IIC_iMAC32, "mls", " $dst, $a, $b, $c",
Evan Chengc8147e12009-07-06 22:05:45 +00001153 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1154 Requires<[IsARM, HasV6T2]>;
1155
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001156// Extra precision multiplies with low / high results
Evan Chengd97d7142009-06-12 20:46:18 +00001157let neverHasSideEffects = 1 in {
Evan Chengbdd679a2009-06-26 00:19:44 +00001158let isCommutable = 1 in {
Evan Chengee80fb72008-11-06 01:21:28 +00001159def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin236ccb52009-08-19 18:00:44 +00001160 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Chengee80fb72008-11-06 01:21:28 +00001161 "smull", " $ldst, $hdst, $a, $b", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001162
Evan Chengee80fb72008-11-06 01:21:28 +00001163def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin236ccb52009-08-19 18:00:44 +00001164 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Chengee80fb72008-11-06 01:21:28 +00001165 "umull", " $ldst, $hdst, $a, $b", []>;
Evan Chengbdd679a2009-06-26 00:19:44 +00001166}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001167
1168// Multiply + accumulate
Evan Chengee80fb72008-11-06 01:21:28 +00001169def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin236ccb52009-08-19 18:00:44 +00001170 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Chengee80fb72008-11-06 01:21:28 +00001171 "smlal", " $ldst, $hdst, $a, $b", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001172
Evan Chengee80fb72008-11-06 01:21:28 +00001173def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin236ccb52009-08-19 18:00:44 +00001174 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Chengee80fb72008-11-06 01:21:28 +00001175 "umlal", " $ldst, $hdst, $a, $b", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001176
Evan Chengee80fb72008-11-06 01:21:28 +00001177def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin236ccb52009-08-19 18:00:44 +00001178 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Chengee80fb72008-11-06 01:21:28 +00001179 "umaal", " $ldst, $hdst, $a, $b", []>,
1180 Requires<[IsARM, HasV6]>;
Evan Chengd97d7142009-06-12 20:46:18 +00001181} // neverHasSideEffects
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001182
1183// Most significant word multiply
Evan Chengee80fb72008-11-06 01:21:28 +00001184def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin236ccb52009-08-19 18:00:44 +00001185 IIC_iMUL32, "smmul", " $dst, $a, $b",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001186 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengee80fb72008-11-06 01:21:28 +00001187 Requires<[IsARM, HasV6]> {
1188 let Inst{7-4} = 0b0001;
1189 let Inst{15-12} = 0b1111;
1190}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001191
Evan Chengee80fb72008-11-06 01:21:28 +00001192def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
David Goodwin236ccb52009-08-19 18:00:44 +00001193 IIC_iMAC32, "smmla", " $dst, $a, $b, $c",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001194 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengee80fb72008-11-06 01:21:28 +00001195 Requires<[IsARM, HasV6]> {
1196 let Inst{7-4} = 0b0001;
1197}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001198
1199
Evan Chengee80fb72008-11-06 01:21:28 +00001200def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
David Goodwin236ccb52009-08-19 18:00:44 +00001201 IIC_iMAC32, "smmls", " $dst, $a, $b, $c",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001202 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengee80fb72008-11-06 01:21:28 +00001203 Requires<[IsARM, HasV6]> {
1204 let Inst{7-4} = 0b1101;
1205}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001206
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001207multiclass AI_smul<string opc, PatFrag opnode> {
Evan Cheng38396be2008-11-06 03:35:07 +00001208 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin236ccb52009-08-19 18:00:44 +00001209 IIC_iMUL32, !strconcat(opc, "bb"), " $dst, $a, $b",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001210 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1211 (sext_inreg GPR:$b, i16)))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001212 Requires<[IsARM, HasV5TE]> {
1213 let Inst{5} = 0;
1214 let Inst{6} = 0;
1215 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001216
Evan Cheng38396be2008-11-06 03:35:07 +00001217 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin236ccb52009-08-19 18:00:44 +00001218 IIC_iMUL32, !strconcat(opc, "bt"), " $dst, $a, $b",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001219 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson74590a02009-06-22 22:08:29 +00001220 (sra GPR:$b, (i32 16))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001221 Requires<[IsARM, HasV5TE]> {
1222 let Inst{5} = 0;
1223 let Inst{6} = 1;
1224 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001225
Evan Cheng38396be2008-11-06 03:35:07 +00001226 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin236ccb52009-08-19 18:00:44 +00001227 IIC_iMUL32, !strconcat(opc, "tb"), " $dst, $a, $b",
Bob Wilson74590a02009-06-22 22:08:29 +00001228 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001229 (sext_inreg GPR:$b, i16)))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001230 Requires<[IsARM, HasV5TE]> {
1231 let Inst{5} = 1;
1232 let Inst{6} = 0;
1233 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001234
Evan Cheng38396be2008-11-06 03:35:07 +00001235 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin236ccb52009-08-19 18:00:44 +00001236 IIC_iMUL32, !strconcat(opc, "tt"), " $dst, $a, $b",
Bob Wilson74590a02009-06-22 22:08:29 +00001237 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
1238 (sra GPR:$b, (i32 16))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001239 Requires<[IsARM, HasV5TE]> {
1240 let Inst{5} = 1;
1241 let Inst{6} = 1;
1242 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001243
Evan Cheng38396be2008-11-06 03:35:07 +00001244 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin236ccb52009-08-19 18:00:44 +00001245 IIC_iMUL16, !strconcat(opc, "wb"), " $dst, $a, $b",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001246 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson74590a02009-06-22 22:08:29 +00001247 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001248 Requires<[IsARM, HasV5TE]> {
1249 let Inst{5} = 1;
1250 let Inst{6} = 0;
1251 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001252
Evan Cheng38396be2008-11-06 03:35:07 +00001253 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin236ccb52009-08-19 18:00:44 +00001254 IIC_iMUL16, !strconcat(opc, "wt"), " $dst, $a, $b",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001255 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson74590a02009-06-22 22:08:29 +00001256 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001257 Requires<[IsARM, HasV5TE]> {
1258 let Inst{5} = 1;
1259 let Inst{6} = 1;
1260 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001261}
1262
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001263
1264multiclass AI_smla<string opc, PatFrag opnode> {
Evan Cheng38396be2008-11-06 03:35:07 +00001265 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
David Goodwin236ccb52009-08-19 18:00:44 +00001266 IIC_iMAC16, !strconcat(opc, "bb"), " $dst, $a, $b, $acc",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001267 [(set GPR:$dst, (add GPR:$acc,
1268 (opnode (sext_inreg GPR:$a, i16),
1269 (sext_inreg GPR:$b, i16))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001270 Requires<[IsARM, HasV5TE]> {
1271 let Inst{5} = 0;
1272 let Inst{6} = 0;
1273 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001274
Evan Cheng38396be2008-11-06 03:35:07 +00001275 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
David Goodwin236ccb52009-08-19 18:00:44 +00001276 IIC_iMAC16, !strconcat(opc, "bt"), " $dst, $a, $b, $acc",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001277 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson74590a02009-06-22 22:08:29 +00001278 (sra GPR:$b, (i32 16)))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001279 Requires<[IsARM, HasV5TE]> {
1280 let Inst{5} = 0;
1281 let Inst{6} = 1;
1282 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001283
Evan Cheng38396be2008-11-06 03:35:07 +00001284 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
David Goodwin236ccb52009-08-19 18:00:44 +00001285 IIC_iMAC16, !strconcat(opc, "tb"), " $dst, $a, $b, $acc",
Bob Wilson74590a02009-06-22 22:08:29 +00001286 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001287 (sext_inreg GPR:$b, i16))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001288 Requires<[IsARM, HasV5TE]> {
1289 let Inst{5} = 1;
1290 let Inst{6} = 0;
1291 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001292
Evan Cheng38396be2008-11-06 03:35:07 +00001293 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
David Goodwin236ccb52009-08-19 18:00:44 +00001294 IIC_iMAC16, !strconcat(opc, "tt"), " $dst, $a, $b, $acc",
Bob Wilson74590a02009-06-22 22:08:29 +00001295 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
1296 (sra GPR:$b, (i32 16)))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001297 Requires<[IsARM, HasV5TE]> {
1298 let Inst{5} = 1;
1299 let Inst{6} = 1;
1300 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001301
Evan Cheng38396be2008-11-06 03:35:07 +00001302 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
David Goodwin236ccb52009-08-19 18:00:44 +00001303 IIC_iMAC16, !strconcat(opc, "wb"), " $dst, $a, $b, $acc",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001304 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson74590a02009-06-22 22:08:29 +00001305 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001306 Requires<[IsARM, HasV5TE]> {
1307 let Inst{5} = 0;
1308 let Inst{6} = 0;
1309 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001310
Evan Cheng38396be2008-11-06 03:35:07 +00001311 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
David Goodwin236ccb52009-08-19 18:00:44 +00001312 IIC_iMAC16, !strconcat(opc, "wt"), " $dst, $a, $b, $acc",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001313 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson74590a02009-06-22 22:08:29 +00001314 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001315 Requires<[IsARM, HasV5TE]> {
1316 let Inst{5} = 0;
1317 let Inst{6} = 1;
1318 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001319}
1320
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001321defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1322defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001323
1324// TODO: Halfword multiple accumulate long: SMLAL<x><y>
1325// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
1326
1327//===----------------------------------------------------------------------===//
1328// Misc. Arithmetic Instructions.
1329//
1330
David Goodwin236ccb52009-08-19 18:00:44 +00001331def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001332 "clz", " $dst, $src",
Evan Chengc2121a22008-11-07 01:41:35 +00001333 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
1334 let Inst{7-4} = 0b0001;
1335 let Inst{11-8} = 0b1111;
1336 let Inst{19-16} = 0b1111;
1337}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001338
David Goodwin236ccb52009-08-19 18:00:44 +00001339def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001340 "rev", " $dst, $src",
Evan Chengc2121a22008-11-07 01:41:35 +00001341 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
1342 let Inst{7-4} = 0b0011;
1343 let Inst{11-8} = 0b1111;
1344 let Inst{19-16} = 0b1111;
1345}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001346
David Goodwin236ccb52009-08-19 18:00:44 +00001347def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001348 "rev16", " $dst, $src",
1349 [(set GPR:$dst,
Bob Wilson74590a02009-06-22 22:08:29 +00001350 (or (and (srl GPR:$src, (i32 8)), 0xFF),
1351 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
1352 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
1353 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Chengc2121a22008-11-07 01:41:35 +00001354 Requires<[IsARM, HasV6]> {
1355 let Inst{7-4} = 0b1011;
1356 let Inst{11-8} = 0b1111;
1357 let Inst{19-16} = 0b1111;
1358}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001359
David Goodwin236ccb52009-08-19 18:00:44 +00001360def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001361 "revsh", " $dst, $src",
1362 [(set GPR:$dst,
1363 (sext_inreg
Bob Wilson74590a02009-06-22 22:08:29 +00001364 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
1365 (shl GPR:$src, (i32 8))), i16))]>,
Evan Chengc2121a22008-11-07 01:41:35 +00001366 Requires<[IsARM, HasV6]> {
1367 let Inst{7-4} = 0b1011;
1368 let Inst{11-8} = 0b1111;
1369 let Inst{19-16} = 0b1111;
1370}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001371
Evan Chengc2121a22008-11-07 01:41:35 +00001372def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
1373 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
David Goodwin236ccb52009-08-19 18:00:44 +00001374 IIC_iALUsi, "pkhbt", " $dst, $src1, $src2, LSL $shamt",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001375 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1376 (and (shl GPR:$src2, (i32 imm:$shamt)),
1377 0xFFFF0000)))]>,
Evan Chengc2121a22008-11-07 01:41:35 +00001378 Requires<[IsARM, HasV6]> {
1379 let Inst{6-4} = 0b001;
1380}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001381
1382// Alternate cases for PKHBT where identities eliminate some nodes.
1383def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1384 (PKHBT GPR:$src1, GPR:$src2, 0)>;
1385def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1386 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
1387
1388
Evan Chengc2121a22008-11-07 01:41:35 +00001389def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
1390 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
David Goodwin236ccb52009-08-19 18:00:44 +00001391 IIC_iALUsi, "pkhtb", " $dst, $src1, $src2, ASR $shamt",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001392 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1393 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Chengc2121a22008-11-07 01:41:35 +00001394 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
1395 let Inst{6-4} = 0b101;
1396}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001397
1398// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1399// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson74590a02009-06-22 22:08:29 +00001400def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001401 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1402def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1403 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1404 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
1405
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001406//===----------------------------------------------------------------------===//
1407// Comparison Instructions...
1408//
1409
Jim Grosbach88c246f2008-10-14 20:36:24 +00001410defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001411 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach88c246f2008-10-14 20:36:24 +00001412defm CMN : AI1_cmp_irs<0b1011, "cmn",
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001413 BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001414
1415// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengbe998242008-11-06 08:47:38 +00001416defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwin8bdcbb32009-06-29 15:33:01 +00001417 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengbe998242008-11-06 08:47:38 +00001418defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwin8bdcbb32009-06-29 15:33:01 +00001419 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001420
David Goodwin8bdcbb32009-06-29 15:33:01 +00001421defm CMPz : AI1_cmp_irs<0b1010, "cmp",
1422 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
1423defm CMNz : AI1_cmp_irs<0b1011, "cmn",
1424 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001425
1426def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1427 (CMNri GPR:$src, so_imm_neg:$imm)>;
1428
David Goodwin8bdcbb32009-06-29 15:33:01 +00001429def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001430 (CMNri GPR:$src, so_imm_neg:$imm)>;
1431
1432
1433// Conditional moves
1434// FIXME: should be able to write a pattern for ARMcmov, but can't use
1435// a two-value operand where a dag node expects two operands. :(
Evan Chengbe998242008-11-06 08:47:38 +00001436def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
David Goodwin236ccb52009-08-19 18:00:44 +00001437 IIC_iCMOVr, "mov", " $dst, $true",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001438 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengbe998242008-11-06 08:47:38 +00001439 RegConstraint<"$false = $dst">, UnaryDP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001440
Evan Chengbe998242008-11-06 08:47:38 +00001441def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin236ccb52009-08-19 18:00:44 +00001442 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng86a926a2008-11-05 18:35:52 +00001443 "mov", " $dst, $true",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001444 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng86a926a2008-11-05 18:35:52 +00001445 RegConstraint<"$false = $dst">, UnaryDP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001446
Evan Chengbe998242008-11-06 08:47:38 +00001447def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin236ccb52009-08-19 18:00:44 +00001448 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng86a926a2008-11-05 18:35:52 +00001449 "mov", " $dst, $true",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001450 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chenga9892932009-09-09 01:47:07 +00001451 RegConstraint<"$false = $dst">, UnaryDP {
1452 let Inst{25} = 1;
1453}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001454
1455
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001456//===----------------------------------------------------------------------===//
1457// TLS Instructions
1458//
1459
1460// __aeabi_read_tp preserves the registers r1-r3.
1461let isCall = 1,
1462 Defs = [R0, R12, LR, CPSR] in {
David Goodwincfd67652009-08-06 16:52:47 +00001463 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001464 "bl __aeabi_read_tp",
1465 [(set R0, ARMthread_pointer)]>;
1466}
1467
1468//===----------------------------------------------------------------------===//
Jim Grosbachc10915b2009-05-12 23:59:14 +00001469// SJLJ Exception handling intrinsics
Jim Grosbach207a4ba2009-08-13 15:11:43 +00001470// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach4a9025e2009-05-14 00:46:35 +00001471// address and save #0 in R0 for the non-longjmp case.
Jim Grosbachc10915b2009-05-12 23:59:14 +00001472// Since by its nature we may be coming from some other function to get
1473// here, and we're using the stack frame for the containing function to
1474// save/restore registers, we can't keep anything live in regs across
Jim Grosbach4a9025e2009-05-14 00:46:35 +00001475// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbachc10915b2009-05-12 23:59:14 +00001476// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbach4a9025e2009-05-14 00:46:35 +00001477// except for our own input by listing the relevant registers in Defs. By
1478// doing so, we also cause the prologue/epilogue code to actively preserve
1479// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbachc10915b2009-05-12 23:59:14 +00001480let Defs =
Jim Grosbach3990e392009-08-13 16:59:44 +00001481 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
1482 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng80ab2a82009-07-29 20:10:36 +00001483 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Evan Cheng27396a62009-07-22 06:46:53 +00001484 D31 ] in {
Jim Grosbach4a9025e2009-05-14 00:46:35 +00001485 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001486 AddrModeNone, SizeSpecial, IndexModeNone,
1487 Pseudo, NoItinerary,
Jim Grosbach29feb6a2009-08-11 00:09:57 +00001488 "str sp, [$src, #+8] @ eh_setjmp begin\n\t"
Jim Grosbach23c001b2009-08-12 15:21:13 +00001489 "add r12, pc, #8\n\t"
1490 "str r12, [$src, #+4]\n\t"
Jim Grosbach29feb6a2009-08-11 00:09:57 +00001491 "mov r0, #0\n\t"
1492 "add pc, pc, #0\n\t"
Jim Grosbachdd4f75b2009-08-13 15:12:16 +00001493 "mov r0, #1 @ eh_setjmp end", "",
Jim Grosbach4a9025e2009-05-14 00:46:35 +00001494 [(set R0, (ARMeh_sjlj_setjmp GPR:$src))]>;
Jim Grosbachc10915b2009-05-12 23:59:14 +00001495}
1496
1497//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001498// Non-Instruction Patterns
1499//
1500
1501// ConstantPool, GlobalAddress, and JumpTable
1502def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>;
1503def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
1504def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1505 (LEApcrelJT tjumptable:$dst, imm:$id)>;
1506
1507// Large immediate handling.
1508
1509// Two piece so_imms.
1510let isReMaterializable = 1 in
David Goodwincfd67652009-08-06 16:52:47 +00001511def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
David Goodwin236ccb52009-08-19 18:00:44 +00001512 Pseudo, IIC_iMOVi,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001513 "mov", " $dst, $src",
Evan Cheng16c012d2009-09-28 09:14:39 +00001514 [(set GPR:$dst, so_imm2part:$src)]>,
1515 Requires<[IsARM, NoV6T2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001516
1517def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Cheng8be2a5b2009-07-08 21:03:57 +00001518 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1519 (so_imm2part_2 imm:$RHS))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001520def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Cheng8be2a5b2009-07-08 21:03:57 +00001521 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1522 (so_imm2part_2 imm:$RHS))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001523
Evan Cheng16c012d2009-09-28 09:14:39 +00001524// 32-bit immediate using movw + movt.
1525// This is a single pseudo instruction to make it re-materializable. Remove
1526// when we can do generalized remat.
1527let isReMaterializable = 1 in
1528def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVi,
1529 "movw", " $dst, ${src:lo16}\n\tmovt${p} $dst, ${src:hi16}",
1530 [(set GPR:$dst, (i32 imm:$src))]>,
1531 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov60928952009-09-27 23:52:58 +00001532
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001533// TODO: add,sub,and, 3-instr forms?
1534
1535
1536// Direct calls
Bob Wilson243b37c2009-06-22 21:01:46 +00001537def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng9e734482009-07-29 21:26:42 +00001538 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson243b37c2009-06-22 21:01:46 +00001539def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng9e734482009-07-29 21:26:42 +00001540 Requires<[IsARM, IsDarwin]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001541
1542// zextload i1 -> zextload i8
1543def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1544
1545// extload -> zextload
1546def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1547def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1548def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
1549
Evan Chengc41fb3152008-11-05 23:22:34 +00001550def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
1551def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
1552
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001553// smul* and smla*
Bob Wilson74590a02009-06-22 22:08:29 +00001554def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1555 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001556 (SMULBB GPR:$a, GPR:$b)>;
1557def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
1558 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson74590a02009-06-22 22:08:29 +00001559def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1560 (sra GPR:$b, (i32 16))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001561 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson74590a02009-06-22 22:08:29 +00001562def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001563 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson74590a02009-06-22 22:08:29 +00001564def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
1565 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001566 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson74590a02009-06-22 22:08:29 +00001567def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001568 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson74590a02009-06-22 22:08:29 +00001569def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1570 (i32 16)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001571 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson74590a02009-06-22 22:08:29 +00001572def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001573 (SMULWB GPR:$a, GPR:$b)>;
1574
1575def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson74590a02009-06-22 22:08:29 +00001576 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1577 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001578 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1579def : ARMV5TEPat<(add GPR:$acc,
1580 (mul sext_16_node:$a, sext_16_node:$b)),
1581 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1582def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson74590a02009-06-22 22:08:29 +00001583 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1584 (sra GPR:$b, (i32 16)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001585 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1586def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson74590a02009-06-22 22:08:29 +00001587 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001588 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1589def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson74590a02009-06-22 22:08:29 +00001590 (mul (sra GPR:$a, (i32 16)),
1591 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001592 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1593def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson74590a02009-06-22 22:08:29 +00001594 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001595 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1596def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson74590a02009-06-22 22:08:29 +00001597 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1598 (i32 16))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001599 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1600def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson74590a02009-06-22 22:08:29 +00001601 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001602 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1603
1604//===----------------------------------------------------------------------===//
1605// Thumb Support
1606//
1607
1608include "ARMInstrThumb.td"
1609
1610//===----------------------------------------------------------------------===//
Anton Korobeynikovac869fc2009-06-17 18:13:58 +00001611// Thumb2 Support
1612//
1613
1614include "ARMInstrThumb2.td"
1615
1616//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001617// Floating Point Support
1618//
1619
1620include "ARMInstrVFP.td"
Bob Wilsone60fee02009-06-22 23:27:02 +00001621
1622//===----------------------------------------------------------------------===//
1623// Advanced SIMD (NEON) Support
1624//
1625
1626include "ARMInstrNEON.td"