blob: e195414fe0146f9c2baa664bb50b9f029bd3a038 [file] [log] [blame]
Chris Lattnerf3799972005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner51269842006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
23def SDT_PPCShiftOp : SDTypeProfile<1, 2, [ // PPCshl, PPCsra, PPCsrl
24 SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>
25]>;
26def SDT_PPCCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
27def SDT_PPCRetFlag : SDTypeProfile<0, 0, []>;
28
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000029def SDT_PPCvperm : SDTypeProfile<1, 3, [
30 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
31]>;
32
Chris Lattnera17b1552006-03-31 05:13:27 +000033def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6d92cad2006-03-26 10:06:40 +000034 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
35]>;
36
Chris Lattner90564f22006-04-18 17:59:36 +000037def SDT_PPCcondbr : SDTypeProfile<0, 3, [
38 SDTCisVT<1, i32>, SDTCisVT<2, OtherVT>
39]>;
40
Chris Lattner51269842006-03-01 05:50:56 +000041//===----------------------------------------------------------------------===//
Chris Lattnere6115b32005-10-25 20:41:46 +000042// PowerPC specific DAG Nodes.
43//
44
45def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
46def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
47def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattner51269842006-03-01 05:50:56 +000048def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx, [SDNPHasChain]>;
Chris Lattnere6115b32005-10-25 20:41:46 +000049
Chris Lattner9c73f092005-10-25 20:55:47 +000050def PPCfsel : SDNode<"PPCISD::FSEL",
51 // Type constraint for fsel.
52 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
53 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000054
Nate Begeman993aeb22005-12-13 22:55:22 +000055def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
56def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
57def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
58def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner860e8862005-11-17 07:30:41 +000059
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000060def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +000061
Chris Lattner4172b102005-12-06 02:10:38 +000062// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
63// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattner4172b102005-12-06 02:10:38 +000064def PPCsrl : SDNode<"PPCISD::SRL" , SDT_PPCShiftOp>;
65def PPCsra : SDNode<"PPCISD::SRA" , SDT_PPCShiftOp>;
66def PPCshl : SDNode<"PPCISD::SHL" , SDT_PPCShiftOp>;
67
Chris Lattnerecfe55e2006-03-22 05:30:33 +000068def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>;
69def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore, [SDNPHasChain]>;
70
Chris Lattner937a79d2005-12-04 19:01:59 +000071// These are target-independent nodes, but have target-specific formats.
Chris Lattner937a79d2005-12-04 19:01:59 +000072def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeq,[SDNPHasChain]>;
73def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeq,[SDNPHasChain]>;
74
Chris Lattner9a2a4972006-05-17 06:01:33 +000075def SDT_PPCCall : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
76def call : SDNode<"PPCISD::CALL", SDT_PPCCall,
77 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
78
Evan Cheng6da8d992006-01-09 18:28:21 +000079def retflag : SDNode<"PPCISD::RET_FLAG", SDT_PPCRetFlag,
80 [SDNPHasChain, SDNPOptInFlag]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +000081
Chris Lattnera17b1552006-03-31 05:13:27 +000082def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
83def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutFlag]>;
Chris Lattner6d92cad2006-03-26 10:06:40 +000084
Chris Lattner90564f22006-04-18 17:59:36 +000085def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
86 [SDNPHasChain, SDNPOptInFlag]>;
87
Chris Lattner47f01f12005-09-08 19:50:41 +000088//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +000089// PowerPC specific transformation functions and pattern fragments.
90//
Nate Begeman8d948322005-10-19 01:12:32 +000091
Nate Begeman2d5aff72005-10-19 18:42:01 +000092def SHL32 : SDNodeXForm<imm, [{
93 // Transformation function: 31 - imm
94 return getI32Imm(31 - N->getValue());
95}]>;
96
97def SHL64 : SDNodeXForm<imm, [{
98 // Transformation function: 63 - imm
99 return getI32Imm(63 - N->getValue());
100}]>;
101
102def SRL32 : SDNodeXForm<imm, [{
103 // Transformation function: 32 - imm
104 return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0);
105}]>;
106
107def SRL64 : SDNodeXForm<imm, [{
108 // Transformation function: 64 - imm
109 return N->getValue() ? getI32Imm(64 - N->getValue()) : getI32Imm(0);
110}]>;
111
Chris Lattner2eb25172005-09-09 00:39:56 +0000112def LO16 : SDNodeXForm<imm, [{
113 // Transformation function: get the low 16 bits.
114 return getI32Imm((unsigned short)N->getValue());
115}]>;
116
117def HI16 : SDNodeXForm<imm, [{
118 // Transformation function: shift the immediate value down into the low bits.
119 return getI32Imm((unsigned)N->getValue() >> 16);
120}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000121
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000122def HA16 : SDNodeXForm<imm, [{
123 // Transformation function: shift the immediate value down into the low bits.
124 signed int Val = N->getValue();
125 return getI32Imm((Val - (signed short)Val) >> 16);
126}]>;
127
128
Chris Lattner3e63ead2005-09-08 17:33:10 +0000129def immSExt16 : PatLeaf<(imm), [{
130 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
131 // field. Used by instructions like 'addi'.
132 return (int)N->getValue() == (short)N->getValue();
133}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +0000134def immZExt16 : PatLeaf<(imm), [{
135 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
136 // field. Used by instructions like 'ori'.
137 return (unsigned)N->getValue() == (unsigned short)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000138}], LO16>;
139
Chris Lattner3e63ead2005-09-08 17:33:10 +0000140def imm16Shifted : PatLeaf<(imm), [{
141 // imm16Shifted predicate - True if only bits in the top 16-bits of the
142 // immediate are set. Used by instructions like 'addis'.
143 return ((unsigned)N->getValue() & 0xFFFF0000U) == (unsigned)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000144}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000145
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000146
Chris Lattner47f01f12005-09-08 19:50:41 +0000147//===----------------------------------------------------------------------===//
148// PowerPC Flag Definitions.
149
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000150class isPPC64 { bit PPC64 = 1; }
151class isVMX { bit VMX = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000152class isDOT {
153 list<Register> Defs = [CR0];
154 bit RC = 1;
155}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000156
Chris Lattner47f01f12005-09-08 19:50:41 +0000157
158
159//===----------------------------------------------------------------------===//
160// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000161
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000162def s5imm : Operand<i32> {
163 let PrintMethod = "printS5ImmOperand";
164}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000165def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000166 let PrintMethod = "printU5ImmOperand";
167}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000168def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000169 let PrintMethod = "printU6ImmOperand";
170}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000171def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000172 let PrintMethod = "printS16ImmOperand";
173}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000174def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000175 let PrintMethod = "printU16ImmOperand";
176}
Chris Lattner841d12d2005-10-18 16:51:22 +0000177def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
178 let PrintMethod = "printS16X4ImmOperand";
179}
Chris Lattner1e484782005-12-04 18:42:54 +0000180def target : Operand<OtherVT> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000181 let PrintMethod = "printBranchOperand";
182}
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000183def calltarget : Operand<i32> {
184 let PrintMethod = "printCallOperand";
185}
Nate Begeman422b0ce2005-11-16 00:48:01 +0000186def aaddr : Operand<i32> {
187 let PrintMethod = "printAbsAddrOperand";
188}
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000189def piclabel: Operand<i32> {
190 let PrintMethod = "printPICLabel";
191}
Nate Begemaned428532004-09-04 05:00:00 +0000192def symbolHi: Operand<i32> {
193 let PrintMethod = "printSymbolHi";
194}
195def symbolLo: Operand<i32> {
196 let PrintMethod = "printSymbolLo";
197}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000198def crbitm: Operand<i8> {
199 let PrintMethod = "printcrbitm";
200}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000201// Address operands
202def memri : Operand<i32> {
203 let PrintMethod = "printMemRegImm";
204 let NumMIOperands = 2;
205 let MIOperandInfo = (ops i32imm, GPRC);
206}
207def memrr : Operand<i32> {
208 let PrintMethod = "printMemRegReg";
209 let NumMIOperands = 2;
210 let MIOperandInfo = (ops GPRC, GPRC);
211}
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000212def memrix : Operand<i32> { // memri where the imm is shifted 2 bits.
213 let PrintMethod = "printMemRegImmShifted";
214 let NumMIOperands = 2;
215 let MIOperandInfo = (ops i32imm, GPRC);
216}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000217
Chris Lattnera613d262006-01-12 02:05:36 +0000218// Define PowerPC specific addressing mode.
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000219def iaddr : ComplexPattern<i32, 2, "SelectAddrImm", []>;
220def xaddr : ComplexPattern<i32, 2, "SelectAddrIdx", []>;
221def xoaddr : ComplexPattern<i32, 2, "SelectAddrIdxOnly",[]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000222def ixaddr : ComplexPattern<i32, 2, "SelectAddrImmShift", []>; // "std"
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000223
Evan Cheng8c75ef92005-12-14 22:07:12 +0000224//===----------------------------------------------------------------------===//
225// PowerPC Instruction Predicate Definitions.
Evan Cheng6a3bfd92005-12-20 20:08:53 +0000226def FPContractions : Predicate<"!NoExcessFPPrecision">;
Chris Lattner47f01f12005-09-08 19:50:41 +0000227
Chris Lattner47f01f12005-09-08 19:50:41 +0000228//===----------------------------------------------------------------------===//
229// PowerPC Instruction Definitions.
230
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000231// Pseudo-instructions:
Chris Lattner47f01f12005-09-08 19:50:41 +0000232
Chris Lattner88d211f2006-03-12 09:13:49 +0000233let hasCtrlDep = 1 in {
Chris Lattner937a79d2005-12-04 19:01:59 +0000234def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt),
235 "; ADJCALLSTACKDOWN",
236 [(callseq_start imm:$amt)]>;
237def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt),
238 "; ADJCALLSTACKUP",
239 [(callseq_end imm:$amt)]>;
Chris Lattner1877ec92006-03-13 21:52:10 +0000240
241def UPDATE_VRSAVE : Pseudo<(ops GPRC:$rD, GPRC:$rS),
242 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000243}
Chris Lattner6e61ca62005-10-25 21:03:41 +0000244def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC",
245 [(set GPRC:$rD, (undef))]>;
Chris Lattnera17409d2006-03-19 05:43:01 +0000246def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "; $rD = IMPLICIT_DEF_F8",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000247 [(set F8RC:$rD, (undef))]>;
Chris Lattnera17409d2006-03-19 05:43:01 +0000248def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "; $rD = IMPLICIT_DEF_F4",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000249 [(set F4RC:$rD, (undef))]>;
Chris Lattner7a823bd2005-02-15 20:26:49 +0000250
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000251// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
252// scheduler into a branch sequence.
Chris Lattner88d211f2006-03-12 09:13:49 +0000253let usesCustomDAGSchedInserter = 1, // Expanded by the scheduler.
254 PPC970_Single = 1 in {
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000255 def SELECT_CC_Int : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000256 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000257 def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000258 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000259 def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000260 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner710ff322006-04-08 22:45:08 +0000261 def SELECT_CC_VRRC: Pseudo<(ops VRRC:$dst, CRRC:$cond, VRRC:$T, VRRC:$F,
262 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000263}
264
Chris Lattner88d211f2006-03-12 09:13:49 +0000265let isTerminator = 1, noResults = 1, PPC970_Unit = 7 in {
Evan Cheng6da8d992006-01-09 18:28:21 +0000266 let isReturn = 1 in
267 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr", BrB, [(retflag)]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000268 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr", BrB, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000269}
270
Chris Lattner7a823bd2005-02-15 20:26:49 +0000271let Defs = [LR] in
Chris Lattner88d211f2006-03-12 09:13:49 +0000272 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label", []>,
273 PPC970_Unit_BRU;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000274
Chris Lattner88d211f2006-03-12 09:13:49 +0000275let isBranch = 1, isTerminator = 1, hasCtrlDep = 1,
276 noResults = 1, PPC970_Unit = 7 in {
Chris Lattner90564f22006-04-18 17:59:36 +0000277 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm:$opc, target:$dst),
278 "; COND_BRANCH $crS, $opc, $dst",
279 [(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)]>;
Chris Lattner1e484782005-12-04 18:42:54 +0000280 def B : IForm<18, 0, 0, (ops target:$dst),
281 "b $dst", BrB,
282 [(br bb:$dst)]>;
Chris Lattnerdd998852004-11-22 23:07:01 +0000283
Nate Begeman6718f112005-08-26 04:11:42 +0000284 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000285 "blt $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000286 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000287 "ble $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000288 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000289 "beq $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000290 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000291 "bge $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000292 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000293 "bgt $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000294 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000295 "bne $crS, $block", BrB>;
Chris Lattner6df25072005-10-28 20:32:44 +0000296 def BUN : BForm<16, 0, 0, 12, 3, (ops CRRC:$crS, target:$block),
297 "bun $crS, $block", BrB>;
298 def BNU : BForm<16, 0, 0, 4, 3, (ops CRRC:$crS, target:$block),
299 "bnu $crS, $block", BrB>;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000300}
301
Chris Lattner88d211f2006-03-12 09:13:49 +0000302let isCall = 1, noResults = 1, PPC970_Unit = 7,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000303 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000304 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
305 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattnerbe80fc82006-03-16 22:35:59 +0000306 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
Chris Lattner1f24df62005-08-22 22:32:13 +0000307 LR,CTR,
Misha Brukmanc661c302004-06-30 22:00:45 +0000308 CR0,CR1,CR5,CR6,CR7] in {
309 // Convenient aliases for call instructions
Chris Lattner9a2a4972006-05-17 06:01:33 +0000310 def BL : IForm<18, 0, 1, (ops calltarget:$func),
Chris Lattner1e484782005-12-04 18:42:54 +0000311 "bl $func", BrB, []>;
Chris Lattner9a2a4972006-05-17 06:01:33 +0000312 def BLA : IForm<18, 1, 1, (ops aaddr:$func),
Chris Lattner1e484782005-12-04 18:42:54 +0000313 "bla $func", BrB, []>;
Chris Lattner9a2a4972006-05-17 06:01:33 +0000314 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (ops), "bctrl", BrB,
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000315 []>;
Misha Brukman5fa2b022004-06-29 23:37:36 +0000316}
317
Nate Begeman07aada82004-08-30 02:28:06 +0000318// D-Form instructions. Most instructions that perform an operation on a
319// register and an immediate are of this type.
320//
Chris Lattner88d211f2006-03-12 09:13:49 +0000321let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000322def LBZ : DForm_1<34, (ops GPRC:$rD, memri:$src),
323 "lbz $rD, $src", LdStGeneral,
324 [(set GPRC:$rD, (zextload iaddr:$src, i8))]>;
325def LHA : DForm_1<42, (ops GPRC:$rD, memri:$src),
326 "lha $rD, $src", LdStLHA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000327 [(set GPRC:$rD, (sextload iaddr:$src, i16))]>,
328 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000329def LHZ : DForm_1<40, (ops GPRC:$rD, memri:$src),
330 "lhz $rD, $src", LdStGeneral,
331 [(set GPRC:$rD, (zextload iaddr:$src, i16))]>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000332def LWZ : DForm_1<32, (ops GPRC:$rD, memri:$src),
333 "lwz $rD, $src", LdStGeneral,
334 [(set GPRC:$rD, (load iaddr:$src))]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000335def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000336 "lwzu $rD, $disp($rA)", LdStGeneral,
337 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000338}
Chris Lattner88d211f2006-03-12 09:13:49 +0000339let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner57226fb2005-04-19 04:59:28 +0000340def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000341 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000342 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000343def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000344 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000345 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
346 PPC970_DGroup_Cracked;
Chris Lattner57226fb2005-04-19 04:59:28 +0000347def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000348 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000349 []>;
Nate Begeman2497e632005-07-21 20:44:43 +0000350def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000351 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000352 [(set GPRC:$rD, (add GPRC:$rA, imm16Shifted:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000353def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +0000354 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner490ad082005-11-17 17:52:01 +0000355 [(set GPRC:$rD, (add GPRC:$rA,
356 (PPClo tglobaladdr:$sym, 0)))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000357def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000358 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000359 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000360def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000361 "subfic $rD, $rA, $imm", IntGeneral,
Nate Begeman79691bc2006-03-17 22:41:37 +0000362 [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>;
Chris Lattnerbae5b3c2005-11-17 07:04:43 +0000363def LI : DForm_2_r0<14, (ops GPRC:$rD, symbolLo:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000364 "li $rD, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000365 [(set GPRC:$rD, immSExt16:$imm)]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000366def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000367 "lis $rD, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000368 [(set GPRC:$rD, imm16Shifted:$imm)]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000369}
370let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000371def STB : DForm_3<38, (ops GPRC:$rS, memri:$src),
372 "stb $rS, $src", LdStGeneral,
373 [(truncstore GPRC:$rS, iaddr:$src, i8)]>;
374def STH : DForm_3<44, (ops GPRC:$rS, memri:$src),
375 "sth $rS, $src", LdStGeneral,
376 [(truncstore GPRC:$rS, iaddr:$src, i16)]>;
377def STW : DForm_3<36, (ops GPRC:$rS, memri:$src),
378 "stw $rS, $src", LdStGeneral,
379 [(store GPRC:$rS, iaddr:$src)]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000380def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000381 "stwu $rS, $disp($rA)", LdStGeneral,
382 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000383}
Chris Lattner88d211f2006-03-12 09:13:49 +0000384let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner57226fb2005-04-19 04:59:28 +0000385def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000386 "andi. $dst, $src1, $src2", IntGeneral,
Nate Begeman789fd422006-02-12 09:09:52 +0000387 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
388 isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000389def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000390 "andis. $dst, $src1, $src2", IntGeneral,
Nate Begeman789fd422006-02-12 09:09:52 +0000391 [(set GPRC:$dst, (and GPRC:$src1, imm16Shifted:$src2))]>,
392 isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000393def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000394 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000395 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000396def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000397 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000398 [(set GPRC:$dst, (or GPRC:$src1, imm16Shifted:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000399def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000400 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000401 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000402def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000403 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattner4345a4a2005-09-14 20:53:05 +0000404 [(set GPRC:$dst, (xor GPRC:$src1, imm16Shifted:$src2))]>;
Nate Begeman09761222005-12-09 23:54:18 +0000405def NOP : DForm_4_zero<24, (ops), "nop", IntGeneral,
406 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000407def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000408 "cmpi $crD, $L, $rA, $imm", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000409def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000410 "cmpwi $crD, $rA, $imm", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000411def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000412 "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64;
Chris Lattner57226fb2005-04-19 04:59:28 +0000413def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000414 "cmpli $dst, $size, $src1, $src2", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000415def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000416 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000417def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000418 "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64;
Chris Lattner88d211f2006-03-12 09:13:49 +0000419}
420let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000421def LFS : DForm_8<48, (ops F4RC:$rD, memri:$src),
422 "lfs $rD, $src", LdStLFDU,
423 [(set F4RC:$rD, (load iaddr:$src))]>;
424def LFD : DForm_8<50, (ops F8RC:$rD, memri:$src),
425 "lfd $rD, $src", LdStLFD,
426 [(set F8RC:$rD, (load iaddr:$src))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000427}
Chris Lattner88d211f2006-03-12 09:13:49 +0000428let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000429def STFS : DForm_9<52, (ops F4RC:$rS, memri:$dst),
430 "stfs $rS, $dst", LdStUX,
431 [(store F4RC:$rS, iaddr:$dst)]>;
432def STFD : DForm_9<54, (ops F8RC:$rS, memri:$dst),
433 "stfd $rS, $dst", LdStUX,
434 [(store F8RC:$rS, iaddr:$dst)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000435}
Nate Begemaned428532004-09-04 05:00:00 +0000436
437// DS-Form instructions. Load/Store instructions available in PPC-64
438//
Chris Lattner88d211f2006-03-12 09:13:49 +0000439let isLoad = 1, PPC970_Unit = 2 in {
Chris Lattner841d12d2005-10-18 16:51:22 +0000440def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000441 "lwa $rT, $DS($rA)", LdStLWA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000442 []>, isPPC64, PPC970_DGroup_Cracked;
Chris Lattner841d12d2005-10-18 16:51:22 +0000443def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000444 "ld $rT, $DS($rA)", LdStLD,
445 []>, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000446}
Chris Lattner88d211f2006-03-12 09:13:49 +0000447let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Chris Lattner841d12d2005-10-18 16:51:22 +0000448def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000449 "std $rT, $DS($rA)", LdStSTD,
450 []>, isPPC64;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000451
452// STD_32/STDX_32 - Just like STD/STDX, but uses a '32-bit' input register.
453def STD_32 : DSForm_2<62, 0, (ops GPRC:$rT, memrix:$dst),
454 "std $rT, $dst", LdStSTD,
455 [(PPCstd_32 GPRC:$rT, ixaddr:$dst)]>, isPPC64;
456def STDX_32 : XForm_8<31, 149, (ops GPRC:$rT, memrr:$dst),
457 "stdx $rT, $dst", LdStSTD,
458 [(PPCstd_32 GPRC:$rT, xaddr:$dst)]>, isPPC64,
459 PPC970_DGroup_Cracked;
Nate Begemanb816f022004-10-07 22:30:03 +0000460}
Nate Begemanc3306122004-08-21 05:56:39 +0000461
Nate Begeman07aada82004-08-30 02:28:06 +0000462// X-Form instructions. Most instructions that perform an operation on a
463// register and another register are of this type.
464//
Chris Lattner88d211f2006-03-12 09:13:49 +0000465let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000466def LBZX : XForm_1<31, 87, (ops GPRC:$rD, memrr:$src),
467 "lbzx $rD, $src", LdStGeneral,
468 [(set GPRC:$rD, (zextload xaddr:$src, i8))]>;
469def LHAX : XForm_1<31, 343, (ops GPRC:$rD, memrr:$src),
470 "lhax $rD, $src", LdStLHA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000471 [(set GPRC:$rD, (sextload xaddr:$src, i16))]>,
472 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000473def LHZX : XForm_1<31, 279, (ops GPRC:$rD, memrr:$src),
474 "lhzx $rD, $src", LdStGeneral,
475 [(set GPRC:$rD, (zextload xaddr:$src, i16))]>;
476def LWAX : XForm_1<31, 341, (ops G8RC:$rD, memrr:$src),
477 "lwax $rD, $src", LdStLHA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000478 [(set G8RC:$rD, (sextload xaddr:$src, i32))]>, isPPC64,
479 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000480def LWZX : XForm_1<31, 23, (ops GPRC:$rD, memrr:$src),
481 "lwzx $rD, $src", LdStGeneral,
482 [(set GPRC:$rD, (load xaddr:$src))]>;
483def LDX : XForm_1<31, 21, (ops G8RC:$rD, memrr:$src),
484 "ldx $rD, $src", LdStLD,
485 [(set G8RC:$rD, (load xaddr:$src))]>, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000486}
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000487
Chris Lattner88d211f2006-03-12 09:13:49 +0000488let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000489def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000490 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000491 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000492def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000493 "and $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000494 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000495def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000496 "and. $rA, $rS, $rB", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000497 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000498def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000499 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000500 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000501def OR4 : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000502 "or $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000503 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000504def OR8 : XForm_6<31, 444, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000505 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000506 [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>;
Nate Begeman8d948322005-10-19 01:12:32 +0000507def OR4To8 : XForm_6<31, 444, (ops G8RC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000508 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman8d948322005-10-19 01:12:32 +0000509 []>;
510def OR8To4 : XForm_6<31, 444, (ops GPRC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000511 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman8d948322005-10-19 01:12:32 +0000512 []>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000513def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000514 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000515 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000516def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000517 "or. $rA, $rS, $rB", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000518 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000519def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000520 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000521 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
522def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000523 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000524 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000525def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000526 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000527 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000528def SLD : XForm_6<31, 27, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000529 "sld $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000530 [(set G8RC:$rA, (shl G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000531def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000532 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000533 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000534def SRD : XForm_6<31, 539, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000535 "srd $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000536 [(set G8RC:$rA, (srl G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000537def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000538 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000539 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000540def SRAD : XForm_6<31, 794, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000541 "srad $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000542 [(set G8RC:$rA, (sra G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000543def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000544 "sraw $rA, $rS, $rB", IntShift,
Chris Lattner4172b102005-12-06 02:10:38 +0000545 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000546}
547let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000548def STBX : XForm_8<31, 215, (ops GPRC:$rS, memrr:$dst),
549 "stbx $rS, $dst", LdStGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000550 [(truncstore GPRC:$rS, xaddr:$dst, i8)]>,
551 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000552def STHX : XForm_8<31, 407, (ops GPRC:$rS, memrr:$dst),
553 "sthx $rS, $dst", LdStGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000554 [(truncstore GPRC:$rS, xaddr:$dst, i16)]>,
555 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000556def STWX : XForm_8<31, 151, (ops GPRC:$rS, memrr:$dst),
557 "stwx $rS, $dst", LdStGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000558 [(store GPRC:$rS, xaddr:$dst)]>,
559 PPC970_DGroup_Cracked;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000560def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000561 "stwux $rS, $rA, $rB", LdStGeneral,
562 []>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000563def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000564 "stdx $rS, $rA, $rB", LdStSTD,
Chris Lattnerfd977342006-03-13 05:15:10 +0000565 []>, isPPC64, PPC970_DGroup_Cracked;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000566def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000567 "stdux $rS, $rA, $rB", LdStSTD,
568 []>, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000569}
Chris Lattner88d211f2006-03-12 09:13:49 +0000570let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner883059f2005-04-19 05:15:18 +0000571def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000572 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerbd059822005-12-05 02:34:05 +0000573 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000574def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000575 "cntlzw $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000576 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000577def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000578 "extsb $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000579 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000580def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000581 "extsh $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000582 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Nate Begeman01595c52005-11-26 22:39:34 +0000583def EXTSW : XForm_11<31, 986, (ops G8RC:$rA, G8RC:$rS),
584 "extsw $rA, $rS", IntGeneral,
585 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i32))]>, isPPC64;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000586/// EXTSW_32 - Just like EXTSW, but works on '32-bit' registers.
587def EXTSW_32 : XForm_11<31, 986, (ops GPRC:$rA, GPRC:$rS),
588 "extsw $rA, $rS", IntGeneral,
589 [(set GPRC:$rA, (PPCextsw_32 GPRC:$rS))]>, isPPC64;
590
Chris Lattnere19d0b12005-04-19 04:51:30 +0000591def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000592 "cmp $crD, $long, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000593def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000594 "cmpl $crD, $long, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000595def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000596 "cmpw $crD, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000597def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000598 "cmpd $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000599def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000600 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000601def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000602 "cmpld $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattner88d211f2006-03-12 09:13:49 +0000603}
604let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000605//def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000606// "fcmpo $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000607def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000608 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000609def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000610 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000611}
612let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000613def LFSX : XForm_25<31, 535, (ops F4RC:$frD, memrr:$src),
614 "lfsx $frD, $src", LdStLFDU,
615 [(set F4RC:$frD, (load xaddr:$src))]>;
616def LFDX : XForm_25<31, 599, (ops F8RC:$frD, memrr:$src),
617 "lfdx $frD, $src", LdStLFDU,
618 [(set F8RC:$frD, (load xaddr:$src))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000619}
Chris Lattner88d211f2006-03-12 09:13:49 +0000620let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000621def FCFID : XForm_26<63, 846, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000622 "fcfid $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000623 [(set F8RC:$frD, (PPCfcfid F8RC:$frB))]>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000624def FCTIDZ : XForm_26<63, 815, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000625 "fctidz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000626 [(set F8RC:$frD, (PPCfctidz F8RC:$frB))]>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000627def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000628 "fctiwz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000629 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000630def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000631 "frsp $frD, $frB", FPGeneral,
Chris Lattner7cb64912005-10-14 04:55:50 +0000632 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000633def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000634 "fsqrt $frD, $frB", FPSqrt,
Chris Lattner919c0322005-10-01 01:35:02 +0000635 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
636def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000637 "fsqrts $frD, $frB", FPSqrt,
Chris Lattnere0b2e632005-10-15 21:44:15 +0000638 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000639}
Chris Lattner919c0322005-10-01 01:35:02 +0000640
641/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
Chris Lattner88d211f2006-03-12 09:13:49 +0000642///
643/// Note that these are defined as pseudo-ops on the PPC970 because they are
Chris Lattner9d5da1d2006-03-24 07:12:19 +0000644/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner88d211f2006-03-12 09:13:49 +0000645/// that they will fill slots (which could cause the load of a LSU reject to
646/// sneak into a d-group with a store).
Chris Lattner919c0322005-10-01 01:35:02 +0000647def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000648 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000649 []>, // (set F4RC:$frD, F4RC:$frB)
650 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000651def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000652 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000653 []>, // (set F8RC:$frD, F8RC:$frB)
654 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000655def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000656 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000657 [(set F8RC:$frD, (fextend F4RC:$frB))]>,
658 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000659
Chris Lattner88d211f2006-03-12 09:13:49 +0000660let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000661// These are artificially split into two different forms, for 4/8 byte FP.
662def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000663 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000664 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
665def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000666 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000667 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
668def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000669 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000670 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
671def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000672 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000673 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
674def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000675 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000676 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
677def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000678 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000679 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000680}
Chris Lattner919c0322005-10-01 01:35:02 +0000681
Chris Lattner88d211f2006-03-12 09:13:49 +0000682let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Chris Lattner51269842006-03-01 05:50:56 +0000683def STFIWX: XForm_28<31, 983, (ops F8RC:$frS, memrr:$dst),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000684 "stfiwx $frS, $dst", LdStUX,
Chris Lattner51269842006-03-01 05:50:56 +0000685 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000686def STFSX : XForm_28<31, 663, (ops F4RC:$frS, memrr:$dst),
687 "stfsx $frS, $dst", LdStUX,
688 [(store F4RC:$frS, xaddr:$dst)]>;
689def STFDX : XForm_28<31, 727, (ops F8RC:$frS, memrr:$dst),
690 "stfdx $frS, $dst", LdStUX,
691 [(store F8RC:$frS, xaddr:$dst)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000692}
Nate Begeman6b3dc552004-08-29 22:45:13 +0000693
Nate Begeman07aada82004-08-30 02:28:06 +0000694// XL-Form instructions. condition register logical ops.
695//
Chris Lattnere19d0b12005-04-19 04:51:30 +0000696def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Chris Lattner88d211f2006-03-12 09:13:49 +0000697 "mcrf $BF, $BFA", BrMCR>,
698 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +0000699
Chris Lattner88d211f2006-03-12 09:13:49 +0000700// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman07aada82004-08-30 02:28:06 +0000701//
Chris Lattner88d211f2006-03-12 09:13:49 +0000702def MFCTR : XFXForm_1_ext<31, 339, 9, (ops GPRC:$rT), "mfctr $rT", SprMFSPR>,
703 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000704def MTCTR : XFXForm_7_ext<31, 467, 9, (ops GPRC:$rS), "mtctr $rS", SprMTSPR>,
705 PPC970_DGroup_First, PPC970_Unit_FXU;
706
707def MTLR : XFXForm_7_ext<31, 467, 8, (ops GPRC:$rS), "mtlr $rS", SprMTSPR>,
708 PPC970_DGroup_First, PPC970_Unit_FXU;
Nate Begeman37efe672006-04-22 18:53:45 +0000709def MFLR : XFXForm_1_ext<31, 339, 8, (ops GPRC:$rT), "mflr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +0000710 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000711
712// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
713// a GPR on the PPC970. As such, copies in and out have the same performance
714// characteristics as an OR instruction.
715def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS),
716 "mtspr 256, $rS", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +0000717 PPC970_DGroup_Single, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000718def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT),
719 "mfspr $rT, 256", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +0000720 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000721
Chris Lattner28b9cc22005-08-26 22:05:54 +0000722def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Chris Lattner88d211f2006-03-12 09:13:49 +0000723 "mtcrf $FXM, $rS", BrMCRX>,
724 PPC970_MicroCode, PPC970_Unit_CRU;
Chris Lattner6d92cad2006-03-26 10:06:40 +0000725def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT", SprMFCR>,
726 PPC970_MicroCode, PPC970_Unit_CRU;
Nate Begeman7ac8e6b2005-11-29 22:42:50 +0000727def MFOCRF: XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
Chris Lattner88d211f2006-03-12 09:13:49 +0000728 "mfcr $rT, $FXM", SprMFCR>,
729 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +0000730
Nate Begeman07aada82004-08-30 02:28:06 +0000731// XS-Form instructions. Just 'sradi'
732//
Chris Lattner88d211f2006-03-12 09:13:49 +0000733let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner883059f2005-04-19 05:15:18 +0000734def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000735 "sradi $rA, $rS, $SH", IntRotateD>, isPPC64;
Nate Begeman07aada82004-08-30 02:28:06 +0000736
737// XO-Form instructions. Arithmetic instructions that can set overflow bit
738//
Nate Begeman1d9d7422005-10-18 00:28:58 +0000739def ADD4 : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000740 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000741 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000742def ADD8 : XOForm_1<31, 266, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000743 "add $rT, $rA, $rB", IntGeneral,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000744 [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000745def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000746 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000747 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
748 PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000749def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000750 "adde $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000751 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Nate Begeman12a92342005-10-20 07:51:08 +0000752def DIVD : XOForm_1<31, 489, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000753 "divd $rT, $rA, $rB", IntDivD,
Chris Lattner88d211f2006-03-12 09:13:49 +0000754 [(set G8RC:$rT, (sdiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
Chris Lattnerfd977342006-03-13 05:15:10 +0000755 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Nate Begeman12a92342005-10-20 07:51:08 +0000756def DIVDU : XOForm_1<31, 457, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000757 "divdu $rT, $rA, $rB", IntDivD,
Chris Lattner88d211f2006-03-12 09:13:49 +0000758 [(set G8RC:$rT, (udiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
Chris Lattnerfd977342006-03-13 05:15:10 +0000759 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000760def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000761 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +0000762 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000763 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000764def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000765 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +0000766 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000767 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Nate Begeman12a92342005-10-20 07:51:08 +0000768def MULHD : XOForm_1<31, 73, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
769 "mulhd $rT, $rA, $rB", IntMulHW,
770 [(set G8RC:$rT, (mulhs G8RC:$rA, G8RC:$rB))]>;
771def MULHDU : XOForm_1<31, 9, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
772 "mulhdu $rT, $rA, $rB", IntMulHWU,
773 [(set G8RC:$rT, (mulhu G8RC:$rA, G8RC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000774def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000775 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000776 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000777def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000778 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner218a15d2005-09-02 21:18:00 +0000779 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Nate Begeman12a92342005-10-20 07:51:08 +0000780def MULLD : XOForm_1<31, 233, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000781 "mulld $rT, $rA, $rB", IntMulHD,
Nate Begeman12a92342005-10-20 07:51:08 +0000782 [(set G8RC:$rT, (mul G8RC:$rA, G8RC:$rB))]>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000783def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000784 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000785 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000786def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000787 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000788 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000789def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000790 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000791 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
792 PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000793def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000794 "subfe $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000795 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000796def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000797 "addme $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000798 [(set GPRC:$rT, (adde GPRC:$rA, immAllOnes))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000799def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000800 "addze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000801 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000802def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000803 "neg $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000804 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Nate Begeman551bf3f2006-02-17 05:43:56 +0000805def SUBFME : XOForm_3<31, 232, 0, (ops GPRC:$rT, GPRC:$rA),
806 "subfme $rT, $rA", IntGeneral,
807 [(set GPRC:$rT, (sube immAllOnes, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000808def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000809 "subfze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000810 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000811}
Nate Begeman07aada82004-08-30 02:28:06 +0000812
813// A-Form instructions. Most of the instructions executed in the FPU are of
814// this type.
815//
Chris Lattner88d211f2006-03-12 09:13:49 +0000816let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner14522e32005-04-19 05:21:30 +0000817def FMADD : AForm_1<63, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000818 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000819 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000820 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000821 F8RC:$FRB))]>,
822 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000823def FMADDS : AForm_1<59, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000824 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000825 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000826 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000827 F4RC:$FRB))]>,
828 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000829def FMSUB : AForm_1<63, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000830 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000831 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000832 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000833 F8RC:$FRB))]>,
834 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000835def FMSUBS : AForm_1<59, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000836 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000837 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000838 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000839 F4RC:$FRB))]>,
840 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000841def FNMADD : AForm_1<63, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000842 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000843 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000844 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000845 F8RC:$FRB)))]>,
846 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000847def FNMADDS : AForm_1<59, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000848 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000849 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000850 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000851 F4RC:$FRB)))]>,
852 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000853def FNMSUB : AForm_1<63, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000854 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000855 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000856 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000857 F8RC:$FRB)))]>,
858 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000859def FNMSUBS : AForm_1<59, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000860 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000861 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000862 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000863 F4RC:$FRB)))]>,
864 Requires<[FPContractions]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000865// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
866// having 4 of these, force the comparison to always be an 8-byte double (code
867// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +0000868// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +0000869def FSELD : AForm_1<63, 23,
870 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000871 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000872 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000873def FSELS : AForm_1<63, 23,
Chris Lattner867940d2005-10-02 06:58:23 +0000874 (ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000875 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000876 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000877def FADD : AForm_2<63, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000878 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000879 "fadd $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000880 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000881def FADDS : AForm_2<59, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000882 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000883 "fadds $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000884 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000885def FDIV : AForm_2<63, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000886 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000887 "fdiv $FRT, $FRA, $FRB", FPDivD,
Chris Lattner919c0322005-10-01 01:35:02 +0000888 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000889def FDIVS : AForm_2<59, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000890 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000891 "fdivs $FRT, $FRA, $FRB", FPDivS,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000892 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000893def FMUL : AForm_3<63, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000894 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000895 "fmul $FRT, $FRA, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000896 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000897def FMULS : AForm_3<59, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000898 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000899 "fmuls $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000900 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000901def FSUB : AForm_2<63, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000902 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000903 "fsub $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000904 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000905def FSUBS : AForm_2<59, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000906 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000907 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000908 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000909}
Nate Begeman07aada82004-08-30 02:28:06 +0000910
Chris Lattner88d211f2006-03-12 09:13:49 +0000911let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000912// M-Form instructions. rotate and mask instructions.
913//
Chris Lattner043870d2005-09-09 18:17:41 +0000914let isTwoAddress = 1, isCommutable = 1 in {
915// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +0000916def RLWIMI : MForm_2<20,
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000917 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +0000918 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattnerfd977342006-03-13 05:15:10 +0000919 []>, PPC970_DGroup_Cracked;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000920def RLDIMI : MDForm_1<30, 3,
921 (ops G8RC:$rA, G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Jim Laskey53842142005-10-19 19:51:16 +0000922 "rldimi $rA, $rS, $SH, $MB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000923 []>, isPPC64;
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000924}
Chris Lattner14522e32005-04-19 05:21:30 +0000925def RLWINM : MForm_2<21,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000926 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000927 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000928 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000929def RLWINMo : MForm_2<21,
Nate Begeman9f833d32005-04-12 00:10:02 +0000930 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000931 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000932 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000933def RLWNM : MForm_2<23,
Nate Begemancd08e4c2005-04-09 20:09:12 +0000934 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000935 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000936 []>;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000937
938// MD-Form instructions. 64 bit rotate instructions.
939//
Chris Lattner14522e32005-04-19 05:21:30 +0000940def RLDICL : MDForm_1<30, 0,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000941 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Jim Laskey53842142005-10-19 19:51:16 +0000942 "rldicl $rA, $rS, $SH, $MB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000943 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000944def RLDICR : MDForm_1<30, 1,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000945 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000946 "rldicr $rA, $rS, $SH, $ME", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000947 []>, isPPC64;
Chris Lattner88d211f2006-03-12 09:13:49 +0000948}
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000949
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000950
Chris Lattner2eb25172005-09-09 00:39:56 +0000951//===----------------------------------------------------------------------===//
Jim Laskeyf5395ce2005-12-16 22:45:29 +0000952// DWARF Pseudo Instructions
953//
954
Jim Laskeyabf6d172006-01-05 01:25:28 +0000955def DWARF_LOC : Pseudo<(ops i32imm:$line, i32imm:$col, i32imm:$file),
956 "; .loc $file, $line, $col",
Jim Laskeyf5395ce2005-12-16 22:45:29 +0000957 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
Jim Laskeyabf6d172006-01-05 01:25:28 +0000958 (i32 imm:$file))]>;
959
960def DWARF_LABEL : Pseudo<(ops i32imm:$id),
961 "\nLdebug_loc$id:",
962 [(dwarf_label (i32 imm:$id))]>;
Jim Laskeyf5395ce2005-12-16 22:45:29 +0000963
964//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +0000965// PowerPC Instruction Patterns
966//
967
Chris Lattner30e21a42005-09-26 22:20:16 +0000968// Arbitrary immediate support. Implement in terms of LIS/ORI.
969def : Pat<(i32 imm:$imm),
970 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +0000971
972// Implement the 'not' operation with the NOR instruction.
973def NOT : Pat<(not GPRC:$in),
974 (NOR GPRC:$in, GPRC:$in)>;
975
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000976// ADD an arbitrary immediate.
977def : Pat<(add GPRC:$in, imm:$imm),
978 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
979// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +0000980def : Pat<(or GPRC:$in, imm:$imm),
981 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000982// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +0000983def : Pat<(xor GPRC:$in, imm:$imm),
984 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman551bf3f2006-02-17 05:43:56 +0000985// SUBFIC
Nate Begeman79691bc2006-03-17 22:41:37 +0000986def : Pat<(sub immSExt16:$imm, GPRC:$in),
Nate Begeman551bf3f2006-02-17 05:43:56 +0000987 (SUBFIC GPRC:$in, imm:$imm)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +0000988
Chris Lattnere5cf1222006-01-09 23:20:37 +0000989// Return void support.
990def : Pat<(ret), (BLR)>;
991
992// 64-bit support
Nate Begemanf492f992005-12-16 09:19:13 +0000993def : Pat<(i64 (zext GPRC:$in)),
Chris Lattnerf6cd1472005-10-19 04:32:04 +0000994 (RLDICL (OR4To8 GPRC:$in, GPRC:$in), 0, 32)>;
Nate Begemanf492f992005-12-16 09:19:13 +0000995def : Pat<(i64 (anyext GPRC:$in)),
Chris Lattner8be1fa52005-10-19 01:38:02 +0000996 (OR4To8 GPRC:$in, GPRC:$in)>;
Nate Begemanf492f992005-12-16 09:19:13 +0000997def : Pat<(i32 (trunc G8RC:$in)),
Chris Lattner8be1fa52005-10-19 01:38:02 +0000998 (OR8To4 G8RC:$in, G8RC:$in)>;
999
Nate Begeman2d5aff72005-10-19 18:42:01 +00001000// SHL
Chris Lattnerbd059822005-12-05 02:34:05 +00001001def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001002 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerbd059822005-12-05 02:34:05 +00001003def : Pat<(shl G8RC:$in, (i64 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001004 (RLDICR G8RC:$in, imm:$imm, (SHL64 imm:$imm))>;
1005// SRL
Chris Lattnerbd059822005-12-05 02:34:05 +00001006def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001007 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Chris Lattnerbd059822005-12-05 02:34:05 +00001008def : Pat<(srl G8RC:$in, (i64 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001009 (RLDICL G8RC:$in, (SRL64 imm:$imm), imm:$imm)>;
1010
Nate Begeman35ef9132006-01-11 21:21:00 +00001011// ROTL
1012def : Pat<(rotl GPRC:$in, GPRC:$sh),
1013 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
1014def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
1015 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
1016
Chris Lattner860e8862005-11-17 07:30:41 +00001017// Hi and Lo for Darwin Global Addresses.
Chris Lattnerd717b192005-12-11 07:45:47 +00001018def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1019def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1020def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1021def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001022def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
1023def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Chris Lattner490ad082005-11-17 17:52:01 +00001024def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
1025 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman28a6b022005-12-10 02:36:00 +00001026def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
1027 (ADDIS GPRC:$in, tconstpool:$g)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001028def : Pat<(add GPRC:$in, (PPChi tjumptable:$g, 0)),
1029 (ADDIS GPRC:$in, tjumptable:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +00001030
Nate Begemana07da922005-12-14 22:54:33 +00001031// Fused negative multiply subtract, alternate pattern
1032def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
1033 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
1034 Requires<[FPContractions]>;
1035def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
1036 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
1037 Requires<[FPContractions]>;
1038
Chris Lattner4172b102005-12-06 02:10:38 +00001039// Standard shifts. These are represented separately from the real shifts above
1040// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1041// amounts.
1042def : Pat<(sra GPRC:$rS, GPRC:$rB),
1043 (SRAW GPRC:$rS, GPRC:$rB)>;
1044def : Pat<(srl GPRC:$rS, GPRC:$rB),
1045 (SRW GPRC:$rS, GPRC:$rB)>;
1046def : Pat<(shl GPRC:$rS, GPRC:$rB),
1047 (SLW GPRC:$rS, GPRC:$rB)>;
1048
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001049def : Pat<(i32 (zextload iaddr:$src, i1)),
1050 (LBZ iaddr:$src)>;
1051def : Pat<(i32 (zextload xaddr:$src, i1)),
1052 (LBZX xaddr:$src)>;
1053def : Pat<(i32 (extload iaddr:$src, i1)),
1054 (LBZ iaddr:$src)>;
1055def : Pat<(i32 (extload xaddr:$src, i1)),
1056 (LBZX xaddr:$src)>;
1057def : Pat<(i32 (extload iaddr:$src, i8)),
1058 (LBZ iaddr:$src)>;
1059def : Pat<(i32 (extload xaddr:$src, i8)),
1060 (LBZX xaddr:$src)>;
1061def : Pat<(i32 (extload iaddr:$src, i16)),
1062 (LHZ iaddr:$src)>;
1063def : Pat<(i32 (extload xaddr:$src, i16)),
1064 (LHZX xaddr:$src)>;
1065def : Pat<(f64 (extload iaddr:$src, f32)),
1066 (FMRSD (LFS iaddr:$src))>;
1067def : Pat<(f64 (extload xaddr:$src, f32)),
1068 (FMRSD (LFSX xaddr:$src))>;
1069
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +00001070
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001071include "PPCInstrAltivec.td"