blob: d75c7940795e1332df525025776c953b63963a45 [file] [log] [blame]
Chris Lattnerf3799972005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner51269842006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
23def SDT_PPCShiftOp : SDTypeProfile<1, 2, [ // PPCshl, PPCsra, PPCsrl
24 SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>
25]>;
26def SDT_PPCCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
Chris Lattner51269842006-03-01 05:50:56 +000027
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000028def SDT_PPCvperm : SDTypeProfile<1, 3, [
29 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
30]>;
31
Chris Lattnera17b1552006-03-31 05:13:27 +000032def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6d92cad2006-03-26 10:06:40 +000033 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
34]>;
35
Chris Lattner90564f22006-04-18 17:59:36 +000036def SDT_PPCcondbr : SDTypeProfile<0, 3, [
37 SDTCisVT<1, i32>, SDTCisVT<2, OtherVT>
38]>;
39
Chris Lattner51269842006-03-01 05:50:56 +000040//===----------------------------------------------------------------------===//
Chris Lattnere6115b32005-10-25 20:41:46 +000041// PowerPC specific DAG Nodes.
42//
43
44def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
45def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
46def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattner51269842006-03-01 05:50:56 +000047def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx, [SDNPHasChain]>;
Chris Lattnere6115b32005-10-25 20:41:46 +000048
Chris Lattner9c73f092005-10-25 20:55:47 +000049def PPCfsel : SDNode<"PPCISD::FSEL",
50 // Type constraint for fsel.
51 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
52 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000053
Nate Begeman993aeb22005-12-13 22:55:22 +000054def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
55def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
56def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
57def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner860e8862005-11-17 07:30:41 +000058
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000059def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +000060
Chris Lattner4172b102005-12-06 02:10:38 +000061// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
62// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattner4172b102005-12-06 02:10:38 +000063def PPCsrl : SDNode<"PPCISD::SRL" , SDT_PPCShiftOp>;
64def PPCsra : SDNode<"PPCISD::SRA" , SDT_PPCShiftOp>;
65def PPCshl : SDNode<"PPCISD::SHL" , SDT_PPCShiftOp>;
66
Chris Lattnerecfe55e2006-03-22 05:30:33 +000067def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>;
68def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore, [SDNPHasChain]>;
69
Chris Lattner937a79d2005-12-04 19:01:59 +000070// These are target-independent nodes, but have target-specific formats.
Chris Lattner937a79d2005-12-04 19:01:59 +000071def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeq,[SDNPHasChain]>;
72def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeq,[SDNPHasChain]>;
73
Chris Lattner9a2a4972006-05-17 06:01:33 +000074def SDT_PPCCall : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +000075def PPCcall : SDNode<"PPCISD::CALL", SDT_PPCCall,
Chris Lattner9a2a4972006-05-17 06:01:33 +000076 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +000077def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
78 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
79def PPCbctrl : SDNode<"PPCISD::BCTRL", SDTRet,
80 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattner9a2a4972006-05-17 06:01:33 +000081
Chris Lattnerc703a8f2006-05-17 19:00:46 +000082def retflag : SDNode<"PPCISD::RET_FLAG", SDTRet,
Evan Cheng6da8d992006-01-09 18:28:21 +000083 [SDNPHasChain, SDNPOptInFlag]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +000084
Chris Lattnera17b1552006-03-31 05:13:27 +000085def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
86def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutFlag]>;
Chris Lattner6d92cad2006-03-26 10:06:40 +000087
Chris Lattner90564f22006-04-18 17:59:36 +000088def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
89 [SDNPHasChain, SDNPOptInFlag]>;
90
Chris Lattner47f01f12005-09-08 19:50:41 +000091//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +000092// PowerPC specific transformation functions and pattern fragments.
93//
Nate Begeman8d948322005-10-19 01:12:32 +000094
Nate Begeman2d5aff72005-10-19 18:42:01 +000095def SHL32 : SDNodeXForm<imm, [{
96 // Transformation function: 31 - imm
97 return getI32Imm(31 - N->getValue());
98}]>;
99
100def SHL64 : SDNodeXForm<imm, [{
101 // Transformation function: 63 - imm
102 return getI32Imm(63 - N->getValue());
103}]>;
104
105def SRL32 : SDNodeXForm<imm, [{
106 // Transformation function: 32 - imm
107 return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0);
108}]>;
109
110def SRL64 : SDNodeXForm<imm, [{
111 // Transformation function: 64 - imm
112 return N->getValue() ? getI32Imm(64 - N->getValue()) : getI32Imm(0);
113}]>;
114
Chris Lattner2eb25172005-09-09 00:39:56 +0000115def LO16 : SDNodeXForm<imm, [{
116 // Transformation function: get the low 16 bits.
117 return getI32Imm((unsigned short)N->getValue());
118}]>;
119
120def HI16 : SDNodeXForm<imm, [{
121 // Transformation function: shift the immediate value down into the low bits.
122 return getI32Imm((unsigned)N->getValue() >> 16);
123}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000124
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000125def HA16 : SDNodeXForm<imm, [{
126 // Transformation function: shift the immediate value down into the low bits.
127 signed int Val = N->getValue();
128 return getI32Imm((Val - (signed short)Val) >> 16);
129}]>;
130
131
Chris Lattner3e63ead2005-09-08 17:33:10 +0000132def immSExt16 : PatLeaf<(imm), [{
133 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
134 // field. Used by instructions like 'addi'.
135 return (int)N->getValue() == (short)N->getValue();
136}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +0000137def immZExt16 : PatLeaf<(imm), [{
138 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
139 // field. Used by instructions like 'ori'.
140 return (unsigned)N->getValue() == (unsigned short)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000141}], LO16>;
142
Chris Lattner3e63ead2005-09-08 17:33:10 +0000143def imm16Shifted : PatLeaf<(imm), [{
144 // imm16Shifted predicate - True if only bits in the top 16-bits of the
145 // immediate are set. Used by instructions like 'addis'.
146 return ((unsigned)N->getValue() & 0xFFFF0000U) == (unsigned)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000147}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000148
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000149
Chris Lattner47f01f12005-09-08 19:50:41 +0000150//===----------------------------------------------------------------------===//
151// PowerPC Flag Definitions.
152
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000153class isPPC64 { bit PPC64 = 1; }
154class isVMX { bit VMX = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000155class isDOT {
156 list<Register> Defs = [CR0];
157 bit RC = 1;
158}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000159
Chris Lattner47f01f12005-09-08 19:50:41 +0000160
161
162//===----------------------------------------------------------------------===//
163// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000164
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000165def s5imm : Operand<i32> {
166 let PrintMethod = "printS5ImmOperand";
167}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000168def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000169 let PrintMethod = "printU5ImmOperand";
170}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000171def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000172 let PrintMethod = "printU6ImmOperand";
173}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000174def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000175 let PrintMethod = "printS16ImmOperand";
176}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000177def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000178 let PrintMethod = "printU16ImmOperand";
179}
Chris Lattner841d12d2005-10-18 16:51:22 +0000180def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
181 let PrintMethod = "printS16X4ImmOperand";
182}
Chris Lattner1e484782005-12-04 18:42:54 +0000183def target : Operand<OtherVT> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000184 let PrintMethod = "printBranchOperand";
185}
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000186def calltarget : Operand<i32> {
187 let PrintMethod = "printCallOperand";
188}
Nate Begeman422b0ce2005-11-16 00:48:01 +0000189def aaddr : Operand<i32> {
190 let PrintMethod = "printAbsAddrOperand";
191}
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000192def piclabel: Operand<i32> {
193 let PrintMethod = "printPICLabel";
194}
Nate Begemaned428532004-09-04 05:00:00 +0000195def symbolHi: Operand<i32> {
196 let PrintMethod = "printSymbolHi";
197}
198def symbolLo: Operand<i32> {
199 let PrintMethod = "printSymbolLo";
200}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000201def crbitm: Operand<i8> {
202 let PrintMethod = "printcrbitm";
203}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000204// Address operands
205def memri : Operand<i32> {
206 let PrintMethod = "printMemRegImm";
207 let NumMIOperands = 2;
208 let MIOperandInfo = (ops i32imm, GPRC);
209}
210def memrr : Operand<i32> {
211 let PrintMethod = "printMemRegReg";
212 let NumMIOperands = 2;
213 let MIOperandInfo = (ops GPRC, GPRC);
214}
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000215def memrix : Operand<i32> { // memri where the imm is shifted 2 bits.
216 let PrintMethod = "printMemRegImmShifted";
217 let NumMIOperands = 2;
218 let MIOperandInfo = (ops i32imm, GPRC);
219}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000220
Chris Lattnera613d262006-01-12 02:05:36 +0000221// Define PowerPC specific addressing mode.
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000222def iaddr : ComplexPattern<i32, 2, "SelectAddrImm", []>;
223def xaddr : ComplexPattern<i32, 2, "SelectAddrIdx", []>;
224def xoaddr : ComplexPattern<i32, 2, "SelectAddrIdxOnly",[]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000225def ixaddr : ComplexPattern<i32, 2, "SelectAddrImmShift", []>; // "std"
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000226
Evan Cheng8c75ef92005-12-14 22:07:12 +0000227//===----------------------------------------------------------------------===//
228// PowerPC Instruction Predicate Definitions.
Evan Cheng6a3bfd92005-12-20 20:08:53 +0000229def FPContractions : Predicate<"!NoExcessFPPrecision">;
Chris Lattner47f01f12005-09-08 19:50:41 +0000230
Chris Lattner47f01f12005-09-08 19:50:41 +0000231//===----------------------------------------------------------------------===//
232// PowerPC Instruction Definitions.
233
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000234// Pseudo-instructions:
Chris Lattner47f01f12005-09-08 19:50:41 +0000235
Chris Lattner88d211f2006-03-12 09:13:49 +0000236let hasCtrlDep = 1 in {
Chris Lattner937a79d2005-12-04 19:01:59 +0000237def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt),
238 "; ADJCALLSTACKDOWN",
239 [(callseq_start imm:$amt)]>;
240def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt),
241 "; ADJCALLSTACKUP",
242 [(callseq_end imm:$amt)]>;
Chris Lattner1877ec92006-03-13 21:52:10 +0000243
244def UPDATE_VRSAVE : Pseudo<(ops GPRC:$rD, GPRC:$rS),
245 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000246}
Chris Lattner6e61ca62005-10-25 21:03:41 +0000247def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC",
248 [(set GPRC:$rD, (undef))]>;
Chris Lattnera17409d2006-03-19 05:43:01 +0000249def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "; $rD = IMPLICIT_DEF_F8",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000250 [(set F8RC:$rD, (undef))]>;
Chris Lattnera17409d2006-03-19 05:43:01 +0000251def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "; $rD = IMPLICIT_DEF_F4",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000252 [(set F4RC:$rD, (undef))]>;
Chris Lattner7a823bd2005-02-15 20:26:49 +0000253
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000254// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
255// scheduler into a branch sequence.
Chris Lattner88d211f2006-03-12 09:13:49 +0000256let usesCustomDAGSchedInserter = 1, // Expanded by the scheduler.
257 PPC970_Single = 1 in {
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000258 def SELECT_CC_Int : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000259 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000260 def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000261 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000262 def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000263 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner710ff322006-04-08 22:45:08 +0000264 def SELECT_CC_VRRC: Pseudo<(ops VRRC:$dst, CRRC:$cond, VRRC:$T, VRRC:$F,
265 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000266}
267
Chris Lattner88d211f2006-03-12 09:13:49 +0000268let isTerminator = 1, noResults = 1, PPC970_Unit = 7 in {
Evan Cheng6da8d992006-01-09 18:28:21 +0000269 let isReturn = 1 in
270 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr", BrB, [(retflag)]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000271 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr", BrB, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000272}
273
Chris Lattner7a823bd2005-02-15 20:26:49 +0000274let Defs = [LR] in
Chris Lattner88d211f2006-03-12 09:13:49 +0000275 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label", []>,
276 PPC970_Unit_BRU;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000277
Chris Lattner88d211f2006-03-12 09:13:49 +0000278let isBranch = 1, isTerminator = 1, hasCtrlDep = 1,
279 noResults = 1, PPC970_Unit = 7 in {
Chris Lattner90564f22006-04-18 17:59:36 +0000280 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm:$opc, target:$dst),
281 "; COND_BRANCH $crS, $opc, $dst",
282 [(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)]>;
Chris Lattner1e484782005-12-04 18:42:54 +0000283 def B : IForm<18, 0, 0, (ops target:$dst),
284 "b $dst", BrB,
285 [(br bb:$dst)]>;
Chris Lattnerdd998852004-11-22 23:07:01 +0000286
Nate Begeman6718f112005-08-26 04:11:42 +0000287 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000288 "blt $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000289 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000290 "ble $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000291 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000292 "beq $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000293 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000294 "bge $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000295 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000296 "bgt $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000297 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000298 "bne $crS, $block", BrB>;
Chris Lattner6df25072005-10-28 20:32:44 +0000299 def BUN : BForm<16, 0, 0, 12, 3, (ops CRRC:$crS, target:$block),
300 "bun $crS, $block", BrB>;
301 def BNU : BForm<16, 0, 0, 4, 3, (ops CRRC:$crS, target:$block),
302 "bnu $crS, $block", BrB>;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000303}
304
Chris Lattner88d211f2006-03-12 09:13:49 +0000305let isCall = 1, noResults = 1, PPC970_Unit = 7,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000306 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000307 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
308 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattnerbe80fc82006-03-16 22:35:59 +0000309 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
Chris Lattner1f24df62005-08-22 22:32:13 +0000310 LR,CTR,
Misha Brukmanc661c302004-06-30 22:00:45 +0000311 CR0,CR1,CR5,CR6,CR7] in {
312 // Convenient aliases for call instructions
Chris Lattner9a2a4972006-05-17 06:01:33 +0000313 def BL : IForm<18, 0, 1, (ops calltarget:$func),
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000314 "bl $func", BrB, []>; // See Pat patterns below.
Chris Lattner9a2a4972006-05-17 06:01:33 +0000315 def BLA : IForm<18, 1, 1, (ops aaddr:$func),
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000316 "bla $func", BrB, [(PPCcall imm:$func)]>;
Chris Lattner9a2a4972006-05-17 06:01:33 +0000317 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (ops), "bctrl", BrB,
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000318 [(PPCbctrl)]>;
Misha Brukman5fa2b022004-06-29 23:37:36 +0000319}
320
Nate Begeman07aada82004-08-30 02:28:06 +0000321// D-Form instructions. Most instructions that perform an operation on a
322// register and an immediate are of this type.
323//
Chris Lattner88d211f2006-03-12 09:13:49 +0000324let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000325def LBZ : DForm_1<34, (ops GPRC:$rD, memri:$src),
326 "lbz $rD, $src", LdStGeneral,
327 [(set GPRC:$rD, (zextload iaddr:$src, i8))]>;
328def LHA : DForm_1<42, (ops GPRC:$rD, memri:$src),
329 "lha $rD, $src", LdStLHA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000330 [(set GPRC:$rD, (sextload iaddr:$src, i16))]>,
331 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000332def LHZ : DForm_1<40, (ops GPRC:$rD, memri:$src),
333 "lhz $rD, $src", LdStGeneral,
334 [(set GPRC:$rD, (zextload iaddr:$src, i16))]>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000335def LWZ : DForm_1<32, (ops GPRC:$rD, memri:$src),
336 "lwz $rD, $src", LdStGeneral,
337 [(set GPRC:$rD, (load iaddr:$src))]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000338def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000339 "lwzu $rD, $disp($rA)", LdStGeneral,
340 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000341}
Chris Lattner88d211f2006-03-12 09:13:49 +0000342let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner57226fb2005-04-19 04:59:28 +0000343def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000344 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000345 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000346def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000347 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000348 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
349 PPC970_DGroup_Cracked;
Chris Lattner57226fb2005-04-19 04:59:28 +0000350def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000351 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000352 []>;
Nate Begeman2497e632005-07-21 20:44:43 +0000353def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000354 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000355 [(set GPRC:$rD, (add GPRC:$rA, imm16Shifted:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000356def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +0000357 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner490ad082005-11-17 17:52:01 +0000358 [(set GPRC:$rD, (add GPRC:$rA,
359 (PPClo tglobaladdr:$sym, 0)))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000360def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000361 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000362 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000363def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000364 "subfic $rD, $rA, $imm", IntGeneral,
Nate Begeman79691bc2006-03-17 22:41:37 +0000365 [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>;
Chris Lattnerbae5b3c2005-11-17 07:04:43 +0000366def LI : DForm_2_r0<14, (ops GPRC:$rD, symbolLo:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000367 "li $rD, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000368 [(set GPRC:$rD, immSExt16:$imm)]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000369def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000370 "lis $rD, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000371 [(set GPRC:$rD, imm16Shifted:$imm)]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000372}
373let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000374def STB : DForm_3<38, (ops GPRC:$rS, memri:$src),
375 "stb $rS, $src", LdStGeneral,
376 [(truncstore GPRC:$rS, iaddr:$src, i8)]>;
377def STH : DForm_3<44, (ops GPRC:$rS, memri:$src),
378 "sth $rS, $src", LdStGeneral,
379 [(truncstore GPRC:$rS, iaddr:$src, i16)]>;
380def STW : DForm_3<36, (ops GPRC:$rS, memri:$src),
381 "stw $rS, $src", LdStGeneral,
382 [(store GPRC:$rS, iaddr:$src)]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000383def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000384 "stwu $rS, $disp($rA)", LdStGeneral,
385 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000386}
Chris Lattner88d211f2006-03-12 09:13:49 +0000387let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner57226fb2005-04-19 04:59:28 +0000388def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000389 "andi. $dst, $src1, $src2", IntGeneral,
Nate Begeman789fd422006-02-12 09:09:52 +0000390 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
391 isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000392def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000393 "andis. $dst, $src1, $src2", IntGeneral,
Nate Begeman789fd422006-02-12 09:09:52 +0000394 [(set GPRC:$dst, (and GPRC:$src1, imm16Shifted:$src2))]>,
395 isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000396def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000397 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000398 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000399def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000400 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000401 [(set GPRC:$dst, (or GPRC:$src1, imm16Shifted:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000402def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000403 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000404 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000405def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000406 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattner4345a4a2005-09-14 20:53:05 +0000407 [(set GPRC:$dst, (xor GPRC:$src1, imm16Shifted:$src2))]>;
Nate Begeman09761222005-12-09 23:54:18 +0000408def NOP : DForm_4_zero<24, (ops), "nop", IntGeneral,
409 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000410def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000411 "cmpi $crD, $L, $rA, $imm", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000412def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000413 "cmpwi $crD, $rA, $imm", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000414def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000415 "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64;
Chris Lattner57226fb2005-04-19 04:59:28 +0000416def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000417 "cmpli $dst, $size, $src1, $src2", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000418def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000419 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000420def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000421 "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64;
Chris Lattner88d211f2006-03-12 09:13:49 +0000422}
423let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000424def LFS : DForm_8<48, (ops F4RC:$rD, memri:$src),
425 "lfs $rD, $src", LdStLFDU,
426 [(set F4RC:$rD, (load iaddr:$src))]>;
427def LFD : DForm_8<50, (ops F8RC:$rD, memri:$src),
428 "lfd $rD, $src", LdStLFD,
429 [(set F8RC:$rD, (load iaddr:$src))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000430}
Chris Lattner88d211f2006-03-12 09:13:49 +0000431let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000432def STFS : DForm_9<52, (ops F4RC:$rS, memri:$dst),
433 "stfs $rS, $dst", LdStUX,
434 [(store F4RC:$rS, iaddr:$dst)]>;
435def STFD : DForm_9<54, (ops F8RC:$rS, memri:$dst),
436 "stfd $rS, $dst", LdStUX,
437 [(store F8RC:$rS, iaddr:$dst)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000438}
Nate Begemaned428532004-09-04 05:00:00 +0000439
440// DS-Form instructions. Load/Store instructions available in PPC-64
441//
Chris Lattner88d211f2006-03-12 09:13:49 +0000442let isLoad = 1, PPC970_Unit = 2 in {
Chris Lattner841d12d2005-10-18 16:51:22 +0000443def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000444 "lwa $rT, $DS($rA)", LdStLWA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000445 []>, isPPC64, PPC970_DGroup_Cracked;
Chris Lattner841d12d2005-10-18 16:51:22 +0000446def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000447 "ld $rT, $DS($rA)", LdStLD,
448 []>, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000449}
Chris Lattner88d211f2006-03-12 09:13:49 +0000450let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Chris Lattner841d12d2005-10-18 16:51:22 +0000451def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000452 "std $rT, $DS($rA)", LdStSTD,
453 []>, isPPC64;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000454
455// STD_32/STDX_32 - Just like STD/STDX, but uses a '32-bit' input register.
456def STD_32 : DSForm_2<62, 0, (ops GPRC:$rT, memrix:$dst),
457 "std $rT, $dst", LdStSTD,
458 [(PPCstd_32 GPRC:$rT, ixaddr:$dst)]>, isPPC64;
459def STDX_32 : XForm_8<31, 149, (ops GPRC:$rT, memrr:$dst),
460 "stdx $rT, $dst", LdStSTD,
461 [(PPCstd_32 GPRC:$rT, xaddr:$dst)]>, isPPC64,
462 PPC970_DGroup_Cracked;
Nate Begemanb816f022004-10-07 22:30:03 +0000463}
Nate Begemanc3306122004-08-21 05:56:39 +0000464
Nate Begeman07aada82004-08-30 02:28:06 +0000465// X-Form instructions. Most instructions that perform an operation on a
466// register and another register are of this type.
467//
Chris Lattner88d211f2006-03-12 09:13:49 +0000468let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000469def LBZX : XForm_1<31, 87, (ops GPRC:$rD, memrr:$src),
470 "lbzx $rD, $src", LdStGeneral,
471 [(set GPRC:$rD, (zextload xaddr:$src, i8))]>;
472def LHAX : XForm_1<31, 343, (ops GPRC:$rD, memrr:$src),
473 "lhax $rD, $src", LdStLHA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000474 [(set GPRC:$rD, (sextload xaddr:$src, i16))]>,
475 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000476def LHZX : XForm_1<31, 279, (ops GPRC:$rD, memrr:$src),
477 "lhzx $rD, $src", LdStGeneral,
478 [(set GPRC:$rD, (zextload xaddr:$src, i16))]>;
479def LWAX : XForm_1<31, 341, (ops G8RC:$rD, memrr:$src),
480 "lwax $rD, $src", LdStLHA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000481 [(set G8RC:$rD, (sextload xaddr:$src, i32))]>, isPPC64,
482 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000483def LWZX : XForm_1<31, 23, (ops GPRC:$rD, memrr:$src),
484 "lwzx $rD, $src", LdStGeneral,
485 [(set GPRC:$rD, (load xaddr:$src))]>;
486def LDX : XForm_1<31, 21, (ops G8RC:$rD, memrr:$src),
487 "ldx $rD, $src", LdStLD,
488 [(set G8RC:$rD, (load xaddr:$src))]>, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000489}
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000490
Chris Lattner88d211f2006-03-12 09:13:49 +0000491let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000492def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000493 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000494 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000495def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000496 "and $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000497 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000498def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000499 "and. $rA, $rS, $rB", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000500 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000501def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000502 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000503 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000504def OR4 : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000505 "or $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000506 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000507def OR8 : XForm_6<31, 444, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000508 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000509 [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>;
Nate Begeman8d948322005-10-19 01:12:32 +0000510def OR4To8 : XForm_6<31, 444, (ops G8RC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000511 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman8d948322005-10-19 01:12:32 +0000512 []>;
513def OR8To4 : XForm_6<31, 444, (ops GPRC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000514 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman8d948322005-10-19 01:12:32 +0000515 []>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000516def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000517 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000518 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000519def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000520 "or. $rA, $rS, $rB", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000521 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000522def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000523 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000524 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
525def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000526 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000527 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000528def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000529 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000530 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000531def SLD : XForm_6<31, 27, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000532 "sld $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000533 [(set G8RC:$rA, (shl G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000534def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000535 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000536 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000537def SRD : XForm_6<31, 539, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000538 "srd $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000539 [(set G8RC:$rA, (srl G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000540def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000541 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000542 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000543def SRAD : XForm_6<31, 794, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000544 "srad $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000545 [(set G8RC:$rA, (sra G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000546def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000547 "sraw $rA, $rS, $rB", IntShift,
Chris Lattner4172b102005-12-06 02:10:38 +0000548 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000549}
550let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000551def STBX : XForm_8<31, 215, (ops GPRC:$rS, memrr:$dst),
552 "stbx $rS, $dst", LdStGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000553 [(truncstore GPRC:$rS, xaddr:$dst, i8)]>,
554 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000555def STHX : XForm_8<31, 407, (ops GPRC:$rS, memrr:$dst),
556 "sthx $rS, $dst", LdStGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000557 [(truncstore GPRC:$rS, xaddr:$dst, i16)]>,
558 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000559def STWX : XForm_8<31, 151, (ops GPRC:$rS, memrr:$dst),
560 "stwx $rS, $dst", LdStGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000561 [(store GPRC:$rS, xaddr:$dst)]>,
562 PPC970_DGroup_Cracked;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000563def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000564 "stwux $rS, $rA, $rB", LdStGeneral,
565 []>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000566def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000567 "stdx $rS, $rA, $rB", LdStSTD,
Chris Lattnerfd977342006-03-13 05:15:10 +0000568 []>, isPPC64, PPC970_DGroup_Cracked;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000569def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000570 "stdux $rS, $rA, $rB", LdStSTD,
571 []>, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000572}
Chris Lattner88d211f2006-03-12 09:13:49 +0000573let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner883059f2005-04-19 05:15:18 +0000574def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000575 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerbd059822005-12-05 02:34:05 +0000576 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000577def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000578 "cntlzw $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000579 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000580def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000581 "extsb $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000582 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000583def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000584 "extsh $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000585 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Nate Begeman01595c52005-11-26 22:39:34 +0000586def EXTSW : XForm_11<31, 986, (ops G8RC:$rA, G8RC:$rS),
587 "extsw $rA, $rS", IntGeneral,
588 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i32))]>, isPPC64;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000589/// EXTSW_32 - Just like EXTSW, but works on '32-bit' registers.
590def EXTSW_32 : XForm_11<31, 986, (ops GPRC:$rA, GPRC:$rS),
591 "extsw $rA, $rS", IntGeneral,
592 [(set GPRC:$rA, (PPCextsw_32 GPRC:$rS))]>, isPPC64;
593
Chris Lattnere19d0b12005-04-19 04:51:30 +0000594def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000595 "cmp $crD, $long, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000596def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000597 "cmpl $crD, $long, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000598def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000599 "cmpw $crD, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000600def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000601 "cmpd $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000602def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000603 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000604def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000605 "cmpld $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattner88d211f2006-03-12 09:13:49 +0000606}
607let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000608//def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000609// "fcmpo $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000610def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000611 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000612def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000613 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000614}
615let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000616def LFSX : XForm_25<31, 535, (ops F4RC:$frD, memrr:$src),
617 "lfsx $frD, $src", LdStLFDU,
618 [(set F4RC:$frD, (load xaddr:$src))]>;
619def LFDX : XForm_25<31, 599, (ops F8RC:$frD, memrr:$src),
620 "lfdx $frD, $src", LdStLFDU,
621 [(set F8RC:$frD, (load xaddr:$src))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000622}
Chris Lattner88d211f2006-03-12 09:13:49 +0000623let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000624def FCFID : XForm_26<63, 846, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000625 "fcfid $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000626 [(set F8RC:$frD, (PPCfcfid F8RC:$frB))]>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000627def FCTIDZ : XForm_26<63, 815, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000628 "fctidz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000629 [(set F8RC:$frD, (PPCfctidz F8RC:$frB))]>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000630def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000631 "fctiwz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000632 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000633def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000634 "frsp $frD, $frB", FPGeneral,
Chris Lattner7cb64912005-10-14 04:55:50 +0000635 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000636def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000637 "fsqrt $frD, $frB", FPSqrt,
Chris Lattner919c0322005-10-01 01:35:02 +0000638 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
639def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000640 "fsqrts $frD, $frB", FPSqrt,
Chris Lattnere0b2e632005-10-15 21:44:15 +0000641 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000642}
Chris Lattner919c0322005-10-01 01:35:02 +0000643
644/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
Chris Lattner88d211f2006-03-12 09:13:49 +0000645///
646/// Note that these are defined as pseudo-ops on the PPC970 because they are
Chris Lattner9d5da1d2006-03-24 07:12:19 +0000647/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner88d211f2006-03-12 09:13:49 +0000648/// that they will fill slots (which could cause the load of a LSU reject to
649/// sneak into a d-group with a store).
Chris Lattner919c0322005-10-01 01:35:02 +0000650def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000651 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000652 []>, // (set F4RC:$frD, F4RC:$frB)
653 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000654def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000655 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000656 []>, // (set F8RC:$frD, F8RC:$frB)
657 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000658def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000659 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000660 [(set F8RC:$frD, (fextend F4RC:$frB))]>,
661 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000662
Chris Lattner88d211f2006-03-12 09:13:49 +0000663let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000664// These are artificially split into two different forms, for 4/8 byte FP.
665def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000666 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000667 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
668def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000669 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000670 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
671def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000672 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000673 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
674def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000675 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000676 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
677def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000678 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000679 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
680def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000681 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000682 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000683}
Chris Lattner919c0322005-10-01 01:35:02 +0000684
Chris Lattner88d211f2006-03-12 09:13:49 +0000685let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Chris Lattner51269842006-03-01 05:50:56 +0000686def STFIWX: XForm_28<31, 983, (ops F8RC:$frS, memrr:$dst),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000687 "stfiwx $frS, $dst", LdStUX,
Chris Lattner51269842006-03-01 05:50:56 +0000688 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000689def STFSX : XForm_28<31, 663, (ops F4RC:$frS, memrr:$dst),
690 "stfsx $frS, $dst", LdStUX,
691 [(store F4RC:$frS, xaddr:$dst)]>;
692def STFDX : XForm_28<31, 727, (ops F8RC:$frS, memrr:$dst),
693 "stfdx $frS, $dst", LdStUX,
694 [(store F8RC:$frS, xaddr:$dst)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000695}
Nate Begeman6b3dc552004-08-29 22:45:13 +0000696
Nate Begeman07aada82004-08-30 02:28:06 +0000697// XL-Form instructions. condition register logical ops.
698//
Chris Lattnere19d0b12005-04-19 04:51:30 +0000699def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Chris Lattner88d211f2006-03-12 09:13:49 +0000700 "mcrf $BF, $BFA", BrMCR>,
701 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +0000702
Chris Lattner88d211f2006-03-12 09:13:49 +0000703// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman07aada82004-08-30 02:28:06 +0000704//
Chris Lattner88d211f2006-03-12 09:13:49 +0000705def MFCTR : XFXForm_1_ext<31, 339, 9, (ops GPRC:$rT), "mfctr $rT", SprMFSPR>,
706 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000707let Pattern = [(PPCmtctr GPRC:$rS)] in {
Chris Lattner1877ec92006-03-13 21:52:10 +0000708def MTCTR : XFXForm_7_ext<31, 467, 9, (ops GPRC:$rS), "mtctr $rS", SprMTSPR>,
709 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000710}
Chris Lattner1877ec92006-03-13 21:52:10 +0000711
712def MTLR : XFXForm_7_ext<31, 467, 8, (ops GPRC:$rS), "mtlr $rS", SprMTSPR>,
713 PPC970_DGroup_First, PPC970_Unit_FXU;
Nate Begeman37efe672006-04-22 18:53:45 +0000714def MFLR : XFXForm_1_ext<31, 339, 8, (ops GPRC:$rT), "mflr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +0000715 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000716
717// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
718// a GPR on the PPC970. As such, copies in and out have the same performance
719// characteristics as an OR instruction.
720def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS),
721 "mtspr 256, $rS", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +0000722 PPC970_DGroup_Single, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000723def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT),
724 "mfspr $rT, 256", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +0000725 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000726
Chris Lattner28b9cc22005-08-26 22:05:54 +0000727def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Chris Lattner88d211f2006-03-12 09:13:49 +0000728 "mtcrf $FXM, $rS", BrMCRX>,
729 PPC970_MicroCode, PPC970_Unit_CRU;
Chris Lattner6d92cad2006-03-26 10:06:40 +0000730def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT", SprMFCR>,
731 PPC970_MicroCode, PPC970_Unit_CRU;
Nate Begeman7ac8e6b2005-11-29 22:42:50 +0000732def MFOCRF: XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
Chris Lattner88d211f2006-03-12 09:13:49 +0000733 "mfcr $rT, $FXM", SprMFCR>,
734 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +0000735
Nate Begeman07aada82004-08-30 02:28:06 +0000736// XS-Form instructions. Just 'sradi'
737//
Chris Lattner88d211f2006-03-12 09:13:49 +0000738let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner883059f2005-04-19 05:15:18 +0000739def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000740 "sradi $rA, $rS, $SH", IntRotateD>, isPPC64;
Nate Begeman07aada82004-08-30 02:28:06 +0000741
742// XO-Form instructions. Arithmetic instructions that can set overflow bit
743//
Nate Begeman1d9d7422005-10-18 00:28:58 +0000744def ADD4 : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000745 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000746 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000747def ADD8 : XOForm_1<31, 266, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000748 "add $rT, $rA, $rB", IntGeneral,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000749 [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000750def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000751 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000752 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
753 PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000754def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000755 "adde $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000756 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Nate Begeman12a92342005-10-20 07:51:08 +0000757def DIVD : XOForm_1<31, 489, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000758 "divd $rT, $rA, $rB", IntDivD,
Chris Lattner88d211f2006-03-12 09:13:49 +0000759 [(set G8RC:$rT, (sdiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
Chris Lattnerfd977342006-03-13 05:15:10 +0000760 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Nate Begeman12a92342005-10-20 07:51:08 +0000761def DIVDU : XOForm_1<31, 457, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000762 "divdu $rT, $rA, $rB", IntDivD,
Chris Lattner88d211f2006-03-12 09:13:49 +0000763 [(set G8RC:$rT, (udiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
Chris Lattnerfd977342006-03-13 05:15:10 +0000764 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000765def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000766 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +0000767 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000768 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000769def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000770 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +0000771 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000772 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Nate Begeman12a92342005-10-20 07:51:08 +0000773def MULHD : XOForm_1<31, 73, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
774 "mulhd $rT, $rA, $rB", IntMulHW,
775 [(set G8RC:$rT, (mulhs G8RC:$rA, G8RC:$rB))]>;
776def MULHDU : XOForm_1<31, 9, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
777 "mulhdu $rT, $rA, $rB", IntMulHWU,
778 [(set G8RC:$rT, (mulhu G8RC:$rA, G8RC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000779def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000780 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000781 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000782def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000783 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner218a15d2005-09-02 21:18:00 +0000784 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Nate Begeman12a92342005-10-20 07:51:08 +0000785def MULLD : XOForm_1<31, 233, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000786 "mulld $rT, $rA, $rB", IntMulHD,
Nate Begeman12a92342005-10-20 07:51:08 +0000787 [(set G8RC:$rT, (mul G8RC:$rA, G8RC:$rB))]>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000788def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000789 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000790 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000791def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000792 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000793 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000794def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000795 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000796 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
797 PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000798def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000799 "subfe $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000800 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000801def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000802 "addme $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000803 [(set GPRC:$rT, (adde GPRC:$rA, immAllOnes))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000804def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000805 "addze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000806 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000807def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000808 "neg $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000809 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Nate Begeman551bf3f2006-02-17 05:43:56 +0000810def SUBFME : XOForm_3<31, 232, 0, (ops GPRC:$rT, GPRC:$rA),
811 "subfme $rT, $rA", IntGeneral,
812 [(set GPRC:$rT, (sube immAllOnes, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000813def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000814 "subfze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000815 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000816}
Nate Begeman07aada82004-08-30 02:28:06 +0000817
818// A-Form instructions. Most of the instructions executed in the FPU are of
819// this type.
820//
Chris Lattner88d211f2006-03-12 09:13:49 +0000821let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner14522e32005-04-19 05:21:30 +0000822def FMADD : AForm_1<63, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000823 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000824 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000825 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000826 F8RC:$FRB))]>,
827 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000828def FMADDS : AForm_1<59, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000829 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000830 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000831 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000832 F4RC:$FRB))]>,
833 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000834def FMSUB : AForm_1<63, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000835 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000836 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000837 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000838 F8RC:$FRB))]>,
839 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000840def FMSUBS : AForm_1<59, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000841 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000842 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000843 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000844 F4RC:$FRB))]>,
845 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000846def FNMADD : AForm_1<63, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000847 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000848 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000849 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000850 F8RC:$FRB)))]>,
851 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000852def FNMADDS : AForm_1<59, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000853 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000854 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000855 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000856 F4RC:$FRB)))]>,
857 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000858def FNMSUB : AForm_1<63, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000859 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000860 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000861 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000862 F8RC:$FRB)))]>,
863 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000864def FNMSUBS : AForm_1<59, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000865 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000866 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000867 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000868 F4RC:$FRB)))]>,
869 Requires<[FPContractions]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000870// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
871// having 4 of these, force the comparison to always be an 8-byte double (code
872// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +0000873// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +0000874def FSELD : AForm_1<63, 23,
875 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000876 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000877 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000878def FSELS : AForm_1<63, 23,
Chris Lattner867940d2005-10-02 06:58:23 +0000879 (ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000880 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000881 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000882def FADD : AForm_2<63, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000883 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000884 "fadd $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000885 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000886def FADDS : AForm_2<59, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000887 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000888 "fadds $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000889 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000890def FDIV : AForm_2<63, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000891 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000892 "fdiv $FRT, $FRA, $FRB", FPDivD,
Chris Lattner919c0322005-10-01 01:35:02 +0000893 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000894def FDIVS : AForm_2<59, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000895 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000896 "fdivs $FRT, $FRA, $FRB", FPDivS,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000897 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000898def FMUL : AForm_3<63, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000899 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000900 "fmul $FRT, $FRA, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000901 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000902def FMULS : AForm_3<59, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000903 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000904 "fmuls $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000905 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000906def FSUB : AForm_2<63, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000907 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000908 "fsub $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000909 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000910def FSUBS : AForm_2<59, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000911 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000912 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000913 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000914}
Nate Begeman07aada82004-08-30 02:28:06 +0000915
Chris Lattner88d211f2006-03-12 09:13:49 +0000916let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000917// M-Form instructions. rotate and mask instructions.
918//
Chris Lattner043870d2005-09-09 18:17:41 +0000919let isTwoAddress = 1, isCommutable = 1 in {
920// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +0000921def RLWIMI : MForm_2<20,
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000922 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +0000923 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattnerfd977342006-03-13 05:15:10 +0000924 []>, PPC970_DGroup_Cracked;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000925def RLDIMI : MDForm_1<30, 3,
926 (ops G8RC:$rA, G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Jim Laskey53842142005-10-19 19:51:16 +0000927 "rldimi $rA, $rS, $SH, $MB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000928 []>, isPPC64;
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000929}
Chris Lattner14522e32005-04-19 05:21:30 +0000930def RLWINM : MForm_2<21,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000931 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000932 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000933 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000934def RLWINMo : MForm_2<21,
Nate Begeman9f833d32005-04-12 00:10:02 +0000935 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000936 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000937 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000938def RLWNM : MForm_2<23,
Nate Begemancd08e4c2005-04-09 20:09:12 +0000939 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000940 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000941 []>;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000942
943// MD-Form instructions. 64 bit rotate instructions.
944//
Chris Lattner14522e32005-04-19 05:21:30 +0000945def RLDICL : MDForm_1<30, 0,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000946 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Jim Laskey53842142005-10-19 19:51:16 +0000947 "rldicl $rA, $rS, $SH, $MB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000948 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000949def RLDICR : MDForm_1<30, 1,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000950 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000951 "rldicr $rA, $rS, $SH, $ME", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000952 []>, isPPC64;
Chris Lattner88d211f2006-03-12 09:13:49 +0000953}
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000954
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000955
Chris Lattner2eb25172005-09-09 00:39:56 +0000956//===----------------------------------------------------------------------===//
Jim Laskeyf5395ce2005-12-16 22:45:29 +0000957// DWARF Pseudo Instructions
958//
959
Jim Laskeyabf6d172006-01-05 01:25:28 +0000960def DWARF_LOC : Pseudo<(ops i32imm:$line, i32imm:$col, i32imm:$file),
961 "; .loc $file, $line, $col",
Jim Laskeyf5395ce2005-12-16 22:45:29 +0000962 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
Jim Laskeyabf6d172006-01-05 01:25:28 +0000963 (i32 imm:$file))]>;
964
965def DWARF_LABEL : Pseudo<(ops i32imm:$id),
966 "\nLdebug_loc$id:",
967 [(dwarf_label (i32 imm:$id))]>;
Jim Laskeyf5395ce2005-12-16 22:45:29 +0000968
969//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +0000970// PowerPC Instruction Patterns
971//
972
Chris Lattner30e21a42005-09-26 22:20:16 +0000973// Arbitrary immediate support. Implement in terms of LIS/ORI.
974def : Pat<(i32 imm:$imm),
975 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +0000976
977// Implement the 'not' operation with the NOR instruction.
978def NOT : Pat<(not GPRC:$in),
979 (NOR GPRC:$in, GPRC:$in)>;
980
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000981// ADD an arbitrary immediate.
982def : Pat<(add GPRC:$in, imm:$imm),
983 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
984// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +0000985def : Pat<(or GPRC:$in, imm:$imm),
986 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000987// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +0000988def : Pat<(xor GPRC:$in, imm:$imm),
989 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman551bf3f2006-02-17 05:43:56 +0000990// SUBFIC
Nate Begeman79691bc2006-03-17 22:41:37 +0000991def : Pat<(sub immSExt16:$imm, GPRC:$in),
Nate Begeman551bf3f2006-02-17 05:43:56 +0000992 (SUBFIC GPRC:$in, imm:$imm)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +0000993
Chris Lattnere5cf1222006-01-09 23:20:37 +0000994// Return void support.
995def : Pat<(ret), (BLR)>;
996
997// 64-bit support
Nate Begemanf492f992005-12-16 09:19:13 +0000998def : Pat<(i64 (zext GPRC:$in)),
Chris Lattnerf6cd1472005-10-19 04:32:04 +0000999 (RLDICL (OR4To8 GPRC:$in, GPRC:$in), 0, 32)>;
Nate Begemanf492f992005-12-16 09:19:13 +00001000def : Pat<(i64 (anyext GPRC:$in)),
Chris Lattner8be1fa52005-10-19 01:38:02 +00001001 (OR4To8 GPRC:$in, GPRC:$in)>;
Nate Begemanf492f992005-12-16 09:19:13 +00001002def : Pat<(i32 (trunc G8RC:$in)),
Chris Lattner8be1fa52005-10-19 01:38:02 +00001003 (OR8To4 G8RC:$in, G8RC:$in)>;
1004
Nate Begeman2d5aff72005-10-19 18:42:01 +00001005// SHL
Chris Lattnerbd059822005-12-05 02:34:05 +00001006def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001007 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerbd059822005-12-05 02:34:05 +00001008def : Pat<(shl G8RC:$in, (i64 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001009 (RLDICR G8RC:$in, imm:$imm, (SHL64 imm:$imm))>;
1010// SRL
Chris Lattnerbd059822005-12-05 02:34:05 +00001011def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001012 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Chris Lattnerbd059822005-12-05 02:34:05 +00001013def : Pat<(srl G8RC:$in, (i64 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001014 (RLDICL G8RC:$in, (SRL64 imm:$imm), imm:$imm)>;
1015
Nate Begeman35ef9132006-01-11 21:21:00 +00001016// ROTL
1017def : Pat<(rotl GPRC:$in, GPRC:$sh),
1018 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
1019def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
1020 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001021
1022// Calls
1023def : Pat<(PPCcall tglobaladdr:$dst),
1024 (BL tglobaladdr:$dst)>;
1025def : Pat<(PPCcall texternalsym:$dst),
1026 (BL texternalsym:$dst)>;
1027
Chris Lattner860e8862005-11-17 07:30:41 +00001028// Hi and Lo for Darwin Global Addresses.
Chris Lattnerd717b192005-12-11 07:45:47 +00001029def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1030def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1031def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1032def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001033def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
1034def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Chris Lattner490ad082005-11-17 17:52:01 +00001035def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
1036 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman28a6b022005-12-10 02:36:00 +00001037def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
1038 (ADDIS GPRC:$in, tconstpool:$g)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001039def : Pat<(add GPRC:$in, (PPChi tjumptable:$g, 0)),
1040 (ADDIS GPRC:$in, tjumptable:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +00001041
Nate Begemana07da922005-12-14 22:54:33 +00001042// Fused negative multiply subtract, alternate pattern
1043def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
1044 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
1045 Requires<[FPContractions]>;
1046def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
1047 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
1048 Requires<[FPContractions]>;
1049
Chris Lattner4172b102005-12-06 02:10:38 +00001050// Standard shifts. These are represented separately from the real shifts above
1051// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1052// amounts.
1053def : Pat<(sra GPRC:$rS, GPRC:$rB),
1054 (SRAW GPRC:$rS, GPRC:$rB)>;
1055def : Pat<(srl GPRC:$rS, GPRC:$rB),
1056 (SRW GPRC:$rS, GPRC:$rB)>;
1057def : Pat<(shl GPRC:$rS, GPRC:$rB),
1058 (SLW GPRC:$rS, GPRC:$rB)>;
1059
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001060def : Pat<(i32 (zextload iaddr:$src, i1)),
1061 (LBZ iaddr:$src)>;
1062def : Pat<(i32 (zextload xaddr:$src, i1)),
1063 (LBZX xaddr:$src)>;
1064def : Pat<(i32 (extload iaddr:$src, i1)),
1065 (LBZ iaddr:$src)>;
1066def : Pat<(i32 (extload xaddr:$src, i1)),
1067 (LBZX xaddr:$src)>;
1068def : Pat<(i32 (extload iaddr:$src, i8)),
1069 (LBZ iaddr:$src)>;
1070def : Pat<(i32 (extload xaddr:$src, i8)),
1071 (LBZX xaddr:$src)>;
1072def : Pat<(i32 (extload iaddr:$src, i16)),
1073 (LHZ iaddr:$src)>;
1074def : Pat<(i32 (extload xaddr:$src, i16)),
1075 (LHZX xaddr:$src)>;
1076def : Pat<(f64 (extload iaddr:$src, f32)),
1077 (FMRSD (LFS iaddr:$src))>;
1078def : Pat<(f64 (extload xaddr:$src, f32)),
1079 (FMRSD (LFSX xaddr:$src))>;
1080
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +00001081
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001082include "PPCInstrAltivec.td"