blob: addfa9c13327c71be1b453c01e4fbd266e6ac5d7 [file] [log] [blame]
Chris Lattner7a125372005-11-16 22:59:19 +00001//===- X86ISelDAGToDAG.cpp - A DAG pattern matching inst selector for X86 -===//
Chris Lattnerc961eea2005-11-16 01:54:32 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerc961eea2005-11-16 01:54:32 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a DAG pattern matching instruction selector for X86,
11// converting from a legalized dag to a X86 dag.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng2ef88a02006-08-07 22:28:20 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerc961eea2005-11-16 01:54:32 +000016#include "X86.h"
Evan Cheng8700e142006-01-11 06:09:51 +000017#include "X86InstrBuilder.h"
Evan Chengc4c62572006-03-13 23:20:37 +000018#include "X86ISelLowering.h"
Evan Cheng0475ab52008-01-05 00:41:47 +000019#include "X86MachineFunctionInfo.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000020#include "X86RegisterInfo.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000021#include "X86Subtarget.h"
Evan Chengc4c62572006-03-13 23:20:37 +000022#include "X86TargetMachine.h"
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000023#include "llvm/GlobalValue.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000024#include "llvm/Instructions.h"
Chris Lattner420736d2006-03-25 06:47:10 +000025#include "llvm/Intrinsics.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000026#include "llvm/Support/CFG.h"
Reid Spencer7aa8a452007-01-12 23:22:14 +000027#include "llvm/Type.h"
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000029#include "llvm/CodeGen/MachineFunction.h"
Evan Chengaaca22c2006-01-10 20:26:56 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000031#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000033#include "llvm/CodeGen/SelectionDAGISel.h"
34#include "llvm/Target/TargetMachine.h"
Evan Chengb7a75a52008-09-26 23:41:32 +000035#include "llvm/Target/TargetOptions.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000036#include "llvm/Support/Compiler.h"
Evan Cheng25ab6902006-09-08 06:48:29 +000037#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000038#include "llvm/Support/ErrorHandling.h"
Evan Cheng25ab6902006-09-08 06:48:29 +000039#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000040#include "llvm/Support/raw_ostream.h"
Evan Chengcdda25d2008-04-25 08:22:20 +000041#include "llvm/ADT/SmallPtrSet.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000042#include "llvm/ADT/Statistic.h"
43using namespace llvm;
44
Evan Cheng4d952322009-03-31 01:13:53 +000045#include "llvm/Support/CommandLine.h"
46static cl::opt<bool> AvoidDupAddrCompute("x86-avoid-dup-address", cl::Hidden);
47
Chris Lattner95b2c7d2006-12-19 22:59:26 +000048STATISTIC(NumLoadMoved, "Number of loads moved below TokenFactor");
49
Chris Lattnerc961eea2005-11-16 01:54:32 +000050//===----------------------------------------------------------------------===//
51// Pattern Matcher Implementation
52//===----------------------------------------------------------------------===//
53
54namespace {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000055 /// X86ISelAddressMode - This corresponds to X86AddressMode, but uses
Dan Gohman475871a2008-07-27 21:46:04 +000056 /// SDValue's instead of register numbers for the leaves of the matched
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000057 /// tree.
58 struct X86ISelAddressMode {
59 enum {
60 RegBase,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +000061 FrameIndexBase
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000062 } BaseType;
63
64 struct { // This is really a union, discriminated by BaseType!
Dan Gohman475871a2008-07-27 21:46:04 +000065 SDValue Reg;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000066 int FrameIndex;
67 } Base;
68
69 unsigned Scale;
Dan Gohman475871a2008-07-27 21:46:04 +000070 SDValue IndexReg;
Dan Gohman27cae7b2008-11-11 15:52:29 +000071 int32_t Disp;
Rafael Espindola094fad32009-04-08 21:14:34 +000072 SDValue Segment;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000073 GlobalValue *GV;
Evan Cheng51a9ed92006-02-25 10:09:08 +000074 Constant *CP;
Evan Cheng25ab6902006-09-08 06:48:29 +000075 const char *ES;
76 int JT;
Evan Cheng51a9ed92006-02-25 10:09:08 +000077 unsigned Align; // CP alignment.
Chris Lattnerb8afeb92009-06-26 05:51:45 +000078 unsigned char SymbolFlags; // X86II::MO_*
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000079
80 X86ISelAddressMode()
Chris Lattner18c59872009-06-27 04:16:01 +000081 : BaseType(RegBase), Scale(1), IndexReg(), Disp(0),
Dan Gohman79b765d2009-08-25 17:47:44 +000082 Segment(), GV(0), CP(0), ES(0), JT(-1), Align(0),
83 SymbolFlags(X86II::MO_NO_FLAG) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000084 }
Dan Gohman2d0a1cc2009-02-07 00:43:41 +000085
86 bool hasSymbolicDisplacement() const {
87 return GV != 0 || CP != 0 || ES != 0 || JT != -1;
88 }
Chris Lattner18c59872009-06-27 04:16:01 +000089
90 bool hasBaseOrIndexReg() const {
91 return IndexReg.getNode() != 0 || Base.Reg.getNode() != 0;
92 }
93
94 /// isRIPRelative - Return true if this addressing mode is already RIP
95 /// relative.
96 bool isRIPRelative() const {
97 if (BaseType != RegBase) return false;
98 if (RegisterSDNode *RegNode =
99 dyn_cast_or_null<RegisterSDNode>(Base.Reg.getNode()))
100 return RegNode->getReg() == X86::RIP;
101 return false;
102 }
103
104 void setBaseReg(SDValue Reg) {
105 BaseType = RegBase;
106 Base.Reg = Reg;
107 }
Dan Gohman2d0a1cc2009-02-07 00:43:41 +0000108
Dale Johannesen50dd1d02008-08-11 23:46:25 +0000109 void dump() {
Benjamin Kramer072a56e2009-08-23 11:52:17 +0000110 errs() << "X86ISelAddressMode " << this << '\n';
111 errs() << "Base.Reg ";
Bill Wendling12321672009-08-07 21:33:25 +0000112 if (Base.Reg.getNode() != 0)
113 Base.Reg.getNode()->dump();
114 else
Benjamin Kramer072a56e2009-08-23 11:52:17 +0000115 errs() << "nul";
116 errs() << " Base.FrameIndex " << Base.FrameIndex << '\n'
117 << " Scale" << Scale << '\n'
118 << "IndexReg ";
Bill Wendling12321672009-08-07 21:33:25 +0000119 if (IndexReg.getNode() != 0)
120 IndexReg.getNode()->dump();
121 else
Benjamin Kramer072a56e2009-08-23 11:52:17 +0000122 errs() << "nul";
123 errs() << " Disp " << Disp << '\n'
124 << "GV ";
Bill Wendling12321672009-08-07 21:33:25 +0000125 if (GV)
126 GV->dump();
127 else
Benjamin Kramer072a56e2009-08-23 11:52:17 +0000128 errs() << "nul";
129 errs() << " CP ";
Bill Wendling12321672009-08-07 21:33:25 +0000130 if (CP)
131 CP->dump();
132 else
Benjamin Kramer072a56e2009-08-23 11:52:17 +0000133 errs() << "nul";
134 errs() << '\n'
135 << "ES ";
Bill Wendling12321672009-08-07 21:33:25 +0000136 if (ES)
Benjamin Kramer072a56e2009-08-23 11:52:17 +0000137 errs() << ES;
Bill Wendling12321672009-08-07 21:33:25 +0000138 else
Benjamin Kramer072a56e2009-08-23 11:52:17 +0000139 errs() << "nul";
140 errs() << " JT" << JT << " Align" << Align << '\n';
Dale Johannesen50dd1d02008-08-11 23:46:25 +0000141 }
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000142 };
143}
144
145namespace {
Chris Lattnerc961eea2005-11-16 01:54:32 +0000146 //===--------------------------------------------------------------------===//
147 /// ISel - X86 specific code to select X86 machine instructions for
148 /// SelectionDAG operations.
149 ///
Chris Lattner2c79de82006-06-28 23:27:49 +0000150 class VISIBILITY_HIDDEN X86DAGToDAGISel : public SelectionDAGISel {
Chris Lattnerc961eea2005-11-16 01:54:32 +0000151 /// X86Lowering - This object fully describes how to lower LLVM code to an
152 /// X86-specific SelectionDAG.
Dan Gohmanda8ac5f2008-10-03 16:55:19 +0000153 X86TargetLowering &X86Lowering;
Chris Lattnerc961eea2005-11-16 01:54:32 +0000154
155 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
156 /// make the right decision when generating code for different targets.
157 const X86Subtarget *Subtarget;
Evan Cheng7ccced62006-02-18 00:15:05 +0000158
Evan Chengb7a75a52008-09-26 23:41:32 +0000159 /// OptForSize - If true, selector should try to optimize for code size
160 /// instead of performance.
161 bool OptForSize;
162
Chris Lattnerc961eea2005-11-16 01:54:32 +0000163 public:
Bill Wendling98a366d2009-04-29 23:29:43 +0000164 explicit X86DAGToDAGISel(X86TargetMachine &tm, CodeGenOpt::Level OptLevel)
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000165 : SelectionDAGISel(tm, OptLevel),
Dan Gohmanc5534622009-06-03 20:20:00 +0000166 X86Lowering(*tm.getTargetLowering()),
167 Subtarget(&tm.getSubtarget<X86Subtarget>()),
Devang Patel4ae641f2008-10-01 23:18:38 +0000168 OptForSize(false) {}
Chris Lattnerc961eea2005-11-16 01:54:32 +0000169
170 virtual const char *getPassName() const {
171 return "X86 DAG->DAG Instruction Selection";
172 }
173
Evan Chengdb8d56b2008-06-30 20:45:06 +0000174 /// InstructionSelect - This callback is invoked by
Chris Lattnerc961eea2005-11-16 01:54:32 +0000175 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
Dan Gohmanf350b272008-08-23 02:25:05 +0000176 virtual void InstructionSelect();
Evan Chengdb8d56b2008-06-30 20:45:06 +0000177
Anton Korobeynikov2fe12592007-09-25 21:52:30 +0000178 virtual void EmitFunctionEntryCode(Function &Fn, MachineFunction &MF);
179
Evan Cheng884c70c2008-11-27 00:49:46 +0000180 virtual
181 bool IsLegalAndProfitableToFold(SDNode *N, SDNode *U, SDNode *Root) const;
Evan Chenga8df1b42006-07-27 16:44:36 +0000182
Chris Lattnerc961eea2005-11-16 01:54:32 +0000183// Include the pieces autogenerated from the target description.
184#include "X86GenDAGISel.inc"
185
186 private:
Dan Gohman475871a2008-07-27 21:46:04 +0000187 SDNode *Select(SDValue N);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000188 SDNode *SelectAtomic64(SDNode *Node, unsigned Opc);
Owen Andersone50ed302009-08-10 22:56:29 +0000189 SDNode *SelectAtomicLoadAdd(SDNode *Node, EVT NVT);
Chris Lattnerc961eea2005-11-16 01:54:32 +0000190
Rafael Espindola094fad32009-04-08 21:14:34 +0000191 bool MatchSegmentBaseAddress(SDValue N, X86ISelAddressMode &AM);
192 bool MatchLoad(SDValue N, X86ISelAddressMode &AM);
Rafael Espindola49a168d2009-04-12 21:55:03 +0000193 bool MatchWrapper(SDValue N, X86ISelAddressMode &AM);
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000194 bool MatchAddress(SDValue N, X86ISelAddressMode &AM);
195 bool MatchAddressRecursively(SDValue N, X86ISelAddressMode &AM,
196 unsigned Depth);
Rafael Espindola523249f2009-03-31 16:16:57 +0000197 bool MatchAddressBase(SDValue N, X86ISelAddressMode &AM);
Dan Gohman475871a2008-07-27 21:46:04 +0000198 bool SelectAddr(SDValue Op, SDValue N, SDValue &Base,
Rafael Espindola094fad32009-04-08 21:14:34 +0000199 SDValue &Scale, SDValue &Index, SDValue &Disp,
200 SDValue &Segment);
Dan Gohman475871a2008-07-27 21:46:04 +0000201 bool SelectLEAAddr(SDValue Op, SDValue N, SDValue &Base,
202 SDValue &Scale, SDValue &Index, SDValue &Disp);
Chris Lattner5c0b16d2009-06-20 20:38:48 +0000203 bool SelectTLSADDRAddr(SDValue Op, SDValue N, SDValue &Base,
204 SDValue &Scale, SDValue &Index, SDValue &Disp);
Dan Gohman475871a2008-07-27 21:46:04 +0000205 bool SelectScalarSSELoad(SDValue Op, SDValue Pred,
206 SDValue N, SDValue &Base, SDValue &Scale,
207 SDValue &Index, SDValue &Disp,
Rafael Espindola094fad32009-04-08 21:14:34 +0000208 SDValue &Segment,
Dan Gohman475871a2008-07-27 21:46:04 +0000209 SDValue &InChain, SDValue &OutChain);
210 bool TryFoldLoad(SDValue P, SDValue N,
211 SDValue &Base, SDValue &Scale,
Rafael Espindola094fad32009-04-08 21:14:34 +0000212 SDValue &Index, SDValue &Disp,
213 SDValue &Segment);
Dan Gohmanf350b272008-08-23 02:25:05 +0000214 void PreprocessForRMW();
215 void PreprocessForFPConvert();
Evan Cheng2ef88a02006-08-07 22:28:20 +0000216
Chris Lattnerc0bad572006-06-08 18:03:49 +0000217 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
218 /// inline asm expressions.
Dan Gohman475871a2008-07-27 21:46:04 +0000219 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
Chris Lattnerc0bad572006-06-08 18:03:49 +0000220 char ConstraintCode,
Dan Gohmanf350b272008-08-23 02:25:05 +0000221 std::vector<SDValue> &OutOps);
Chris Lattnerc0bad572006-06-08 18:03:49 +0000222
Anton Korobeynikov2fe12592007-09-25 21:52:30 +0000223 void EmitSpecialCodeForMain(MachineBasicBlock *BB, MachineFrameInfo *MFI);
224
Dan Gohman475871a2008-07-27 21:46:04 +0000225 inline void getAddressOperands(X86ISelAddressMode &AM, SDValue &Base,
226 SDValue &Scale, SDValue &Index,
Rafael Espindola094fad32009-04-08 21:14:34 +0000227 SDValue &Disp, SDValue &Segment) {
Evan Chenge5280532005-12-12 21:49:40 +0000228 Base = (AM.BaseType == X86ISelAddressMode::FrameIndexBase) ?
Evan Cheng25ab6902006-09-08 06:48:29 +0000229 CurDAG->getTargetFrameIndex(AM.Base.FrameIndex, TLI.getPointerTy()) :
230 AM.Base.Reg;
Evan Chengbdce7b42005-12-17 09:13:43 +0000231 Scale = getI8Imm(AM.Scale);
Evan Chenge5280532005-12-12 21:49:40 +0000232 Index = AM.IndexReg;
Evan Cheng25ab6902006-09-08 06:48:29 +0000233 // These are 32-bit even in 64-bit mode since RIP relative offset
234 // is 32-bit.
235 if (AM.GV)
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 Disp = CurDAG->getTargetGlobalAddress(AM.GV, MVT::i32, AM.Disp,
Chris Lattnerb8afeb92009-06-26 05:51:45 +0000237 AM.SymbolFlags);
Evan Cheng25ab6902006-09-08 06:48:29 +0000238 else if (AM.CP)
Owen Anderson825b72b2009-08-11 20:47:22 +0000239 Disp = CurDAG->getTargetConstantPool(AM.CP, MVT::i32,
Chris Lattnerb8afeb92009-06-26 05:51:45 +0000240 AM.Align, AM.Disp, AM.SymbolFlags);
Evan Cheng25ab6902006-09-08 06:48:29 +0000241 else if (AM.ES)
Owen Anderson825b72b2009-08-11 20:47:22 +0000242 Disp = CurDAG->getTargetExternalSymbol(AM.ES, MVT::i32, AM.SymbolFlags);
Evan Cheng25ab6902006-09-08 06:48:29 +0000243 else if (AM.JT != -1)
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 Disp = CurDAG->getTargetJumpTable(AM.JT, MVT::i32, AM.SymbolFlags);
Evan Cheng25ab6902006-09-08 06:48:29 +0000245 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000246 Disp = CurDAG->getTargetConstant(AM.Disp, MVT::i32);
Rafael Espindola094fad32009-04-08 21:14:34 +0000247
248 if (AM.Segment.getNode())
249 Segment = AM.Segment;
250 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 Segment = CurDAG->getRegister(0, MVT::i32);
Evan Chenge5280532005-12-12 21:49:40 +0000252 }
253
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000254 /// getI8Imm - Return a target constant with the specified value, of type
255 /// i8.
Dan Gohman475871a2008-07-27 21:46:04 +0000256 inline SDValue getI8Imm(unsigned Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000257 return CurDAG->getTargetConstant(Imm, MVT::i8);
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000258 }
259
Chris Lattnerc961eea2005-11-16 01:54:32 +0000260 /// getI16Imm - Return a target constant with the specified value, of type
261 /// i16.
Dan Gohman475871a2008-07-27 21:46:04 +0000262 inline SDValue getI16Imm(unsigned Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 return CurDAG->getTargetConstant(Imm, MVT::i16);
Chris Lattnerc961eea2005-11-16 01:54:32 +0000264 }
265
266 /// getI32Imm - Return a target constant with the specified value, of type
267 /// i32.
Dan Gohman475871a2008-07-27 21:46:04 +0000268 inline SDValue getI32Imm(unsigned Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 return CurDAG->getTargetConstant(Imm, MVT::i32);
Chris Lattnerc961eea2005-11-16 01:54:32 +0000270 }
Evan Chengf597dc72006-02-10 22:24:32 +0000271
Dan Gohman8b746962008-09-23 18:22:58 +0000272 /// getGlobalBaseReg - Return an SDNode that returns the value of
273 /// the global base register. Output instructions required to
274 /// initialize the global base register, if necessary.
275 ///
Evan Cheng9ade2182006-08-26 05:34:46 +0000276 SDNode *getGlobalBaseReg();
Evan Cheng7ccced62006-02-18 00:15:05 +0000277
Dan Gohmanc5534622009-06-03 20:20:00 +0000278 /// getTargetMachine - Return a reference to the TargetMachine, casted
279 /// to the target-specific type.
280 const X86TargetMachine &getTargetMachine() {
281 return static_cast<const X86TargetMachine &>(TM);
282 }
283
284 /// getInstrInfo - Return a reference to the TargetInstrInfo, casted
285 /// to the target-specific type.
286 const X86InstrInfo *getInstrInfo() {
287 return getTargetMachine().getInstrInfo();
288 }
289
Evan Cheng23addc02006-02-10 22:46:26 +0000290#ifndef NDEBUG
291 unsigned Indent;
292#endif
Chris Lattnerc961eea2005-11-16 01:54:32 +0000293 };
294}
295
Evan Chengf4b4c412006-08-08 00:31:00 +0000296
Evan Cheng884c70c2008-11-27 00:49:46 +0000297bool X86DAGToDAGISel::IsLegalAndProfitableToFold(SDNode *N, SDNode *U,
298 SDNode *Root) const {
Bill Wendling98a366d2009-04-29 23:29:43 +0000299 if (OptLevel == CodeGenOpt::None) return false;
Evan Cheng27e1fe92006-10-14 08:33:25 +0000300
Evan Cheng884c70c2008-11-27 00:49:46 +0000301 if (U == Root)
302 switch (U->getOpcode()) {
303 default: break;
304 case ISD::ADD:
305 case ISD::ADDC:
306 case ISD::ADDE:
307 case ISD::AND:
308 case ISD::OR:
309 case ISD::XOR: {
Rafael Espindoladbcfb302009-04-10 10:09:34 +0000310 SDValue Op1 = U->getOperand(1);
311
Evan Cheng884c70c2008-11-27 00:49:46 +0000312 // If the other operand is a 8-bit immediate we should fold the immediate
313 // instead. This reduces code size.
314 // e.g.
315 // movl 4(%esp), %eax
316 // addl $4, %eax
317 // vs.
318 // movl $4, %eax
319 // addl 4(%esp), %eax
320 // The former is 2 bytes shorter. In case where the increment is 1, then
321 // the saving can be 4 bytes (by using incl %eax).
Rafael Espindoladbcfb302009-04-10 10:09:34 +0000322 if (ConstantSDNode *Imm = dyn_cast<ConstantSDNode>(Op1))
Dan Gohman9a49d312009-03-14 02:07:16 +0000323 if (Imm->getAPIntValue().isSignedIntN(8))
324 return false;
Rafael Espindoladbcfb302009-04-10 10:09:34 +0000325
326 // If the other operand is a TLS address, we should fold it instead.
327 // This produces
328 // movl %gs:0, %eax
329 // leal i@NTPOFF(%eax), %eax
330 // instead of
331 // movl $i@NTPOFF, %eax
332 // addl %gs:0, %eax
333 // if the block also has an access to a second TLS address this will save
334 // a load.
335 // FIXME: This is probably also true for non TLS addresses.
336 if (Op1.getOpcode() == X86ISD::Wrapper) {
337 SDValue Val = Op1.getOperand(0);
338 if (Val.getOpcode() == ISD::TargetGlobalTLSAddress)
339 return false;
340 }
Evan Cheng884c70c2008-11-27 00:49:46 +0000341 }
342 }
343
Anton Korobeynikovc1c6ef82009-05-08 18:51:58 +0000344 // Proceed to 'generic' cycle finder code
345 return SelectionDAGISel::IsLegalAndProfitableToFold(N, U, Root);
Evan Chenga8df1b42006-07-27 16:44:36 +0000346}
347
Evan Cheng70e674e2006-08-28 20:10:17 +0000348/// MoveBelowTokenFactor - Replace TokenFactor operand with load's chain operand
349/// and move load below the TokenFactor. Replace store's chain operand with
350/// load's chain result.
Dan Gohmanf350b272008-08-23 02:25:05 +0000351static void MoveBelowTokenFactor(SelectionDAG *CurDAG, SDValue Load,
Dan Gohman475871a2008-07-27 21:46:04 +0000352 SDValue Store, SDValue TF) {
Evan Chengab6c3bb2008-08-25 21:27:18 +0000353 SmallVector<SDValue, 4> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +0000354 for (unsigned i = 0, e = TF.getNode()->getNumOperands(); i != e; ++i)
355 if (Load.getNode() == TF.getOperand(i).getNode())
Evan Chengab6c3bb2008-08-25 21:27:18 +0000356 Ops.push_back(Load.getOperand(0));
Evan Cheng70e674e2006-08-28 20:10:17 +0000357 else
Evan Chengab6c3bb2008-08-25 21:27:18 +0000358 Ops.push_back(TF.getOperand(i));
Dan Gohmanaae317a2009-08-06 09:22:57 +0000359 SDValue NewTF = CurDAG->UpdateNodeOperands(TF, &Ops[0], Ops.size());
360 SDValue NewLoad = CurDAG->UpdateNodeOperands(Load, NewTF,
361 Load.getOperand(1),
362 Load.getOperand(2));
363 CurDAG->UpdateNodeOperands(Store, NewLoad.getValue(1), Store.getOperand(1),
Dan Gohmanf350b272008-08-23 02:25:05 +0000364 Store.getOperand(2), Store.getOperand(3));
Evan Cheng70e674e2006-08-28 20:10:17 +0000365}
366
Nate Begeman206a3572009-09-16 03:20:46 +0000367/// isRMWLoad - Return true if N is a load that's part of RMW sub-DAG. The
368/// chain produced by the load must only be used by the store's chain operand,
369/// otherwise this may produce a cycle in the DAG.
Evan Chengcd0baf22008-05-23 21:23:16 +0000370///
Dan Gohman475871a2008-07-27 21:46:04 +0000371static bool isRMWLoad(SDValue N, SDValue Chain, SDValue Address,
372 SDValue &Load) {
Evan Chengcd0baf22008-05-23 21:23:16 +0000373 if (N.getOpcode() == ISD::BIT_CONVERT)
374 N = N.getOperand(0);
375
376 LoadSDNode *LD = dyn_cast<LoadSDNode>(N);
377 if (!LD || LD->isVolatile())
378 return false;
379 if (LD->getAddressingMode() != ISD::UNINDEXED)
380 return false;
381
382 ISD::LoadExtType ExtType = LD->getExtensionType();
383 if (ExtType != ISD::NON_EXTLOAD && ExtType != ISD::EXTLOAD)
384 return false;
385
386 if (N.hasOneUse() &&
Nate Begeman206a3572009-09-16 03:20:46 +0000387 LD->hasNUsesOfValue(1, 1) &&
Evan Chengcd0baf22008-05-23 21:23:16 +0000388 N.getOperand(1) == Address &&
Nate Begeman206a3572009-09-16 03:20:46 +0000389 LD->isOperandOf(Chain.getNode())) {
Evan Chengcd0baf22008-05-23 21:23:16 +0000390 Load = N;
391 return true;
392 }
393 return false;
394}
395
Evan Chengab6c3bb2008-08-25 21:27:18 +0000396/// MoveBelowCallSeqStart - Replace CALLSEQ_START operand with load's chain
397/// operand and move load below the call's chain operand.
398static void MoveBelowCallSeqStart(SelectionDAG *CurDAG, SDValue Load,
Evan Cheng5b2e5892009-01-26 18:43:34 +0000399 SDValue Call, SDValue CallSeqStart) {
Evan Chengab6c3bb2008-08-25 21:27:18 +0000400 SmallVector<SDValue, 8> Ops;
Evan Cheng5b2e5892009-01-26 18:43:34 +0000401 SDValue Chain = CallSeqStart.getOperand(0);
402 if (Chain.getNode() == Load.getNode())
403 Ops.push_back(Load.getOperand(0));
404 else {
405 assert(Chain.getOpcode() == ISD::TokenFactor &&
406 "Unexpected CallSeqStart chain operand");
407 for (unsigned i = 0, e = Chain.getNumOperands(); i != e; ++i)
408 if (Chain.getOperand(i).getNode() == Load.getNode())
409 Ops.push_back(Load.getOperand(0));
410 else
411 Ops.push_back(Chain.getOperand(i));
412 SDValue NewChain =
Dale Johannesened2eee62009-02-06 01:31:28 +0000413 CurDAG->getNode(ISD::TokenFactor, Load.getDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 MVT::Other, &Ops[0], Ops.size());
Evan Cheng5b2e5892009-01-26 18:43:34 +0000415 Ops.clear();
416 Ops.push_back(NewChain);
417 }
418 for (unsigned i = 1, e = CallSeqStart.getNumOperands(); i != e; ++i)
419 Ops.push_back(CallSeqStart.getOperand(i));
420 CurDAG->UpdateNodeOperands(CallSeqStart, &Ops[0], Ops.size());
Evan Chengab6c3bb2008-08-25 21:27:18 +0000421 CurDAG->UpdateNodeOperands(Load, Call.getOperand(0),
422 Load.getOperand(1), Load.getOperand(2));
423 Ops.clear();
Gabor Greifba36cb52008-08-28 21:40:38 +0000424 Ops.push_back(SDValue(Load.getNode(), 1));
425 for (unsigned i = 1, e = Call.getNode()->getNumOperands(); i != e; ++i)
Evan Chengab6c3bb2008-08-25 21:27:18 +0000426 Ops.push_back(Call.getOperand(i));
427 CurDAG->UpdateNodeOperands(Call, &Ops[0], Ops.size());
428}
429
430/// isCalleeLoad - Return true if call address is a load and it can be
431/// moved below CALLSEQ_START and the chains leading up to the call.
432/// Return the CALLSEQ_START by reference as a second output.
433static bool isCalleeLoad(SDValue Callee, SDValue &Chain) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000434 if (Callee.getNode() == Chain.getNode() || !Callee.hasOneUse())
Evan Chengab6c3bb2008-08-25 21:27:18 +0000435 return false;
Gabor Greifba36cb52008-08-28 21:40:38 +0000436 LoadSDNode *LD = dyn_cast<LoadSDNode>(Callee.getNode());
Evan Chengab6c3bb2008-08-25 21:27:18 +0000437 if (!LD ||
438 LD->isVolatile() ||
439 LD->getAddressingMode() != ISD::UNINDEXED ||
440 LD->getExtensionType() != ISD::NON_EXTLOAD)
441 return false;
442
443 // Now let's find the callseq_start.
444 while (Chain.getOpcode() != ISD::CALLSEQ_START) {
445 if (!Chain.hasOneUse())
446 return false;
447 Chain = Chain.getOperand(0);
448 }
Evan Cheng5b2e5892009-01-26 18:43:34 +0000449
450 if (Chain.getOperand(0).getNode() == Callee.getNode())
451 return true;
452 if (Chain.getOperand(0).getOpcode() == ISD::TokenFactor &&
Dan Gohman1e038a82009-09-15 01:22:01 +0000453 Callee.getValue(1).isOperandOf(Chain.getOperand(0).getNode()) &&
454 Callee.getValue(1).hasOneUse())
Evan Cheng5b2e5892009-01-26 18:43:34 +0000455 return true;
456 return false;
Evan Chengab6c3bb2008-08-25 21:27:18 +0000457}
458
459
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000460/// PreprocessForRMW - Preprocess the DAG to make instruction selection better.
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000461/// This is only run if not in -O0 mode.
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000462/// This allows the instruction selector to pick more read-modify-write
463/// instructions. This is a common case:
Evan Cheng70e674e2006-08-28 20:10:17 +0000464///
465/// [Load chain]
466/// ^
467/// |
468/// [Load]
469/// ^ ^
470/// | |
471/// / \-
472/// / |
473/// [TokenFactor] [Op]
474/// ^ ^
475/// | |
476/// \ /
477/// \ /
478/// [Store]
479///
480/// The fact the store's chain operand != load's chain will prevent the
481/// (store (op (load))) instruction from being selected. We can transform it to:
482///
483/// [Load chain]
484/// ^
485/// |
486/// [TokenFactor]
487/// ^
488/// |
489/// [Load]
490/// ^ ^
491/// | |
492/// | \-
493/// | |
494/// | [Op]
495/// | ^
496/// | |
497/// \ /
498/// \ /
499/// [Store]
Dan Gohmanf350b272008-08-23 02:25:05 +0000500void X86DAGToDAGISel::PreprocessForRMW() {
501 for (SelectionDAG::allnodes_iterator I = CurDAG->allnodes_begin(),
502 E = CurDAG->allnodes_end(); I != E; ++I) {
Evan Chengab6c3bb2008-08-25 21:27:18 +0000503 if (I->getOpcode() == X86ISD::CALL) {
504 /// Also try moving call address load from outside callseq_start to just
505 /// before the call to allow it to be folded.
506 ///
507 /// [Load chain]
508 /// ^
509 /// |
510 /// [Load]
511 /// ^ ^
512 /// | |
513 /// / \--
514 /// / |
515 ///[CALLSEQ_START] |
516 /// ^ |
517 /// | |
518 /// [LOAD/C2Reg] |
519 /// | |
520 /// \ /
521 /// \ /
522 /// [CALL]
523 SDValue Chain = I->getOperand(0);
524 SDValue Load = I->getOperand(1);
525 if (!isCalleeLoad(Load, Chain))
526 continue;
527 MoveBelowCallSeqStart(CurDAG, Load, SDValue(I, 0), Chain);
528 ++NumLoadMoved;
529 continue;
530 }
531
Evan Cheng8b2794a2006-10-13 21:14:26 +0000532 if (!ISD::isNON_TRUNCStore(I))
Evan Cheng70e674e2006-08-28 20:10:17 +0000533 continue;
Dan Gohman475871a2008-07-27 21:46:04 +0000534 SDValue Chain = I->getOperand(0);
Evan Chengab6c3bb2008-08-25 21:27:18 +0000535
Gabor Greifba36cb52008-08-28 21:40:38 +0000536 if (Chain.getNode()->getOpcode() != ISD::TokenFactor)
Evan Cheng70e674e2006-08-28 20:10:17 +0000537 continue;
538
Dan Gohman475871a2008-07-27 21:46:04 +0000539 SDValue N1 = I->getOperand(1);
540 SDValue N2 = I->getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000541 if ((N1.getValueType().isFloatingPoint() &&
542 !N1.getValueType().isVector()) ||
Evan Cheng780413d2006-08-29 18:37:37 +0000543 !N1.hasOneUse())
Evan Cheng70e674e2006-08-28 20:10:17 +0000544 continue;
545
546 bool RModW = false;
Dan Gohman475871a2008-07-27 21:46:04 +0000547 SDValue Load;
Gabor Greifba36cb52008-08-28 21:40:38 +0000548 unsigned Opcode = N1.getNode()->getOpcode();
Evan Cheng70e674e2006-08-28 20:10:17 +0000549 switch (Opcode) {
Evan Chengab6c3bb2008-08-25 21:27:18 +0000550 case ISD::ADD:
551 case ISD::MUL:
552 case ISD::AND:
553 case ISD::OR:
554 case ISD::XOR:
555 case ISD::ADDC:
556 case ISD::ADDE:
557 case ISD::VECTOR_SHUFFLE: {
558 SDValue N10 = N1.getOperand(0);
559 SDValue N11 = N1.getOperand(1);
560 RModW = isRMWLoad(N10, Chain, N2, Load);
561 if (!RModW)
562 RModW = isRMWLoad(N11, Chain, N2, Load);
563 break;
564 }
565 case ISD::SUB:
566 case ISD::SHL:
567 case ISD::SRA:
568 case ISD::SRL:
569 case ISD::ROTL:
570 case ISD::ROTR:
571 case ISD::SUBC:
572 case ISD::SUBE:
573 case X86ISD::SHLD:
574 case X86ISD::SHRD: {
575 SDValue N10 = N1.getOperand(0);
576 RModW = isRMWLoad(N10, Chain, N2, Load);
577 break;
578 }
Evan Cheng70e674e2006-08-28 20:10:17 +0000579 }
580
Evan Cheng82a35b32006-08-29 06:44:17 +0000581 if (RModW) {
Dan Gohmanf350b272008-08-23 02:25:05 +0000582 MoveBelowTokenFactor(CurDAG, Load, SDValue(I, 0), Chain);
Evan Cheng82a35b32006-08-29 06:44:17 +0000583 ++NumLoadMoved;
584 }
Evan Cheng70e674e2006-08-28 20:10:17 +0000585 }
586}
587
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000588
589/// PreprocessForFPConvert - Walk over the dag lowering fpround and fpextend
590/// nodes that target the FP stack to be store and load to the stack. This is a
591/// gross hack. We would like to simply mark these as being illegal, but when
592/// we do that, legalize produces these when it expands calls, then expands
593/// these in the same legalize pass. We would like dag combine to be able to
594/// hack on these between the call expansion and the node legalization. As such
595/// this pass basically does "really late" legalization of these inline with the
596/// X86 isel pass.
Dan Gohmanf350b272008-08-23 02:25:05 +0000597void X86DAGToDAGISel::PreprocessForFPConvert() {
598 for (SelectionDAG::allnodes_iterator I = CurDAG->allnodes_begin(),
599 E = CurDAG->allnodes_end(); I != E; ) {
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000600 SDNode *N = I++; // Preincrement iterator to avoid invalidation issues.
601 if (N->getOpcode() != ISD::FP_ROUND && N->getOpcode() != ISD::FP_EXTEND)
602 continue;
603
604 // If the source and destination are SSE registers, then this is a legal
605 // conversion that should not be lowered.
Owen Andersone50ed302009-08-10 22:56:29 +0000606 EVT SrcVT = N->getOperand(0).getValueType();
607 EVT DstVT = N->getValueType(0);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000608 bool SrcIsSSE = X86Lowering.isScalarFPTypeInSSEReg(SrcVT);
609 bool DstIsSSE = X86Lowering.isScalarFPTypeInSSEReg(DstVT);
610 if (SrcIsSSE && DstIsSSE)
611 continue;
612
Chris Lattner6fa2f9c2008-03-09 07:05:32 +0000613 if (!SrcIsSSE && !DstIsSSE) {
614 // If this is an FPStack extension, it is a noop.
615 if (N->getOpcode() == ISD::FP_EXTEND)
616 continue;
617 // If this is a value-preserving FPStack truncation, it is a noop.
618 if (N->getConstantOperandVal(1))
619 continue;
620 }
621
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000622 // Here we could have an FP stack truncation or an FPStack <-> SSE convert.
623 // FPStack has extload and truncstore. SSE can fold direct loads into other
624 // operations. Based on this, decide what we want to do.
Owen Andersone50ed302009-08-10 22:56:29 +0000625 EVT MemVT;
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000626 if (N->getOpcode() == ISD::FP_ROUND)
627 MemVT = DstVT; // FP_ROUND must use DstVT, we can't do a 'trunc load'.
628 else
629 MemVT = SrcIsSSE ? SrcVT : DstVT;
630
Dan Gohmanf350b272008-08-23 02:25:05 +0000631 SDValue MemTmp = CurDAG->CreateStackTemporary(MemVT);
Dale Johannesend8392542009-02-03 21:48:12 +0000632 DebugLoc dl = N->getDebugLoc();
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000633
634 // FIXME: optimize the case where the src/dest is a load or store?
Dale Johannesend8392542009-02-03 21:48:12 +0000635 SDValue Store = CurDAG->getTruncStore(CurDAG->getEntryNode(), dl,
Dan Gohmanf350b272008-08-23 02:25:05 +0000636 N->getOperand(0),
637 MemTmp, NULL, 0, MemVT);
Dale Johannesend8392542009-02-03 21:48:12 +0000638 SDValue Result = CurDAG->getExtLoad(ISD::EXTLOAD, dl, DstVT, Store, MemTmp,
Dan Gohmanf350b272008-08-23 02:25:05 +0000639 NULL, 0, MemVT);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000640
641 // We're about to replace all uses of the FP_ROUND/FP_EXTEND with the
642 // extload we created. This will cause general havok on the dag because
643 // anything below the conversion could be folded into other existing nodes.
644 // To avoid invalidating 'I', back it up to the convert node.
645 --I;
Dan Gohmanf350b272008-08-23 02:25:05 +0000646 CurDAG->ReplaceAllUsesOfValueWith(SDValue(N, 0), Result);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000647
648 // Now that we did that, the node is dead. Increment the iterator to the
649 // next node to process, then delete N.
650 ++I;
Dan Gohmanf350b272008-08-23 02:25:05 +0000651 CurDAG->DeleteNode(N);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000652 }
653}
654
Chris Lattnerc961eea2005-11-16 01:54:32 +0000655/// InstructionSelectBasicBlock - This callback is invoked by SelectionDAGISel
656/// when it has created a SelectionDAG for us to codegen.
Dan Gohmanf350b272008-08-23 02:25:05 +0000657void X86DAGToDAGISel::InstructionSelect() {
Dan Gohman7571eb52009-08-01 03:42:59 +0000658 const Function *F = MF->getFunction();
Devang Patele76225a2008-10-06 18:03:39 +0000659 OptForSize = F->hasFnAttr(Attribute::OptimizeForSize);
Chris Lattnerc961eea2005-11-16 01:54:32 +0000660
Evan Chengdb8d56b2008-06-30 20:45:06 +0000661 DEBUG(BB->dump());
Bill Wendling98a366d2009-04-29 23:29:43 +0000662 if (OptLevel != CodeGenOpt::None)
Dan Gohmanf350b272008-08-23 02:25:05 +0000663 PreprocessForRMW();
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000664
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000665 // FIXME: This should only happen when not compiled with -O0.
Dan Gohmanf350b272008-08-23 02:25:05 +0000666 PreprocessForFPConvert();
Evan Cheng70e674e2006-08-28 20:10:17 +0000667
Chris Lattnerc961eea2005-11-16 01:54:32 +0000668 // Codegen the basic block.
Evan Chengf597dc72006-02-10 22:24:32 +0000669#ifndef NDEBUG
Bill Wendling0ea8bf32009-08-03 00:11:34 +0000670 DEBUG(errs() << "===== Instruction selection begins:\n");
Evan Cheng23addc02006-02-10 22:46:26 +0000671 Indent = 0;
Evan Chengf597dc72006-02-10 22:24:32 +0000672#endif
David Greene8ad4c002008-10-27 21:56:29 +0000673 SelectRoot(*CurDAG);
Evan Chengf597dc72006-02-10 22:24:32 +0000674#ifndef NDEBUG
Bill Wendling0ea8bf32009-08-03 00:11:34 +0000675 DEBUG(errs() << "===== Instruction selection ends:\n");
Evan Chengf597dc72006-02-10 22:24:32 +0000676#endif
Evan Cheng63ce5682006-07-28 00:10:59 +0000677
Dan Gohmanf350b272008-08-23 02:25:05 +0000678 CurDAG->RemoveDeadNodes();
Evan Chengdb8d56b2008-06-30 20:45:06 +0000679}
Chris Lattnerc961eea2005-11-16 01:54:32 +0000680
Anton Korobeynikov2fe12592007-09-25 21:52:30 +0000681/// EmitSpecialCodeForMain - Emit any code that needs to be executed only in
682/// the main function.
683void X86DAGToDAGISel::EmitSpecialCodeForMain(MachineBasicBlock *BB,
684 MachineFrameInfo *MFI) {
685 const TargetInstrInfo *TII = TM.getInstrInfo();
686 if (Subtarget->isTargetCygMing())
Dale Johannesen8d13f8f2009-02-13 02:33:27 +0000687 BuildMI(BB, DebugLoc::getUnknownLoc(),
688 TII->get(X86::CALLpcrel32)).addExternalSymbol("__main");
Anton Korobeynikov2fe12592007-09-25 21:52:30 +0000689}
690
691void X86DAGToDAGISel::EmitFunctionEntryCode(Function &Fn, MachineFunction &MF) {
692 // If this is main, emit special code for main.
693 MachineBasicBlock *BB = MF.begin();
694 if (Fn.hasExternalLinkage() && Fn.getName() == "main")
695 EmitSpecialCodeForMain(BB, MF.getFrameInfo());
696}
697
Rafael Espindola094fad32009-04-08 21:14:34 +0000698
699bool X86DAGToDAGISel::MatchSegmentBaseAddress(SDValue N,
700 X86ISelAddressMode &AM) {
701 assert(N.getOpcode() == X86ISD::SegmentBaseAddress);
702 SDValue Segment = N.getOperand(0);
703
704 if (AM.Segment.getNode() == 0) {
705 AM.Segment = Segment;
706 return false;
707 }
708
709 return true;
710}
711
712bool X86DAGToDAGISel::MatchLoad(SDValue N, X86ISelAddressMode &AM) {
713 // This optimization is valid because the GNU TLS model defines that
714 // gs:0 (or fs:0 on X86-64) contains its own address.
715 // For more information see http://people.redhat.com/drepper/tls.pdf
716
717 SDValue Address = N.getOperand(1);
718 if (Address.getOpcode() == X86ISD::SegmentBaseAddress &&
719 !MatchSegmentBaseAddress (Address, AM))
720 return false;
721
722 return true;
723}
724
Chris Lattner18c59872009-06-27 04:16:01 +0000725/// MatchWrapper - Try to match X86ISD::Wrapper and X86ISD::WrapperRIP nodes
726/// into an addressing mode. These wrap things that will resolve down into a
727/// symbol reference. If no match is possible, this returns true, otherwise it
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000728/// returns false.
Rafael Espindola49a168d2009-04-12 21:55:03 +0000729bool X86DAGToDAGISel::MatchWrapper(SDValue N, X86ISelAddressMode &AM) {
Chris Lattner18c59872009-06-27 04:16:01 +0000730 // If the addressing mode already has a symbol as the displacement, we can
731 // never match another symbol.
Rafael Espindola49a168d2009-04-12 21:55:03 +0000732 if (AM.hasSymbolicDisplacement())
733 return true;
Rafael Espindola49a168d2009-04-12 21:55:03 +0000734
735 SDValue N0 = N.getOperand(0);
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000736 CodeModel::Model M = TM.getCodeModel();
737
Chris Lattner18c59872009-06-27 04:16:01 +0000738 // Handle X86-64 rip-relative addresses. We check this before checking direct
739 // folding because RIP is preferable to non-RIP accesses.
740 if (Subtarget->is64Bit() &&
741 // Under X86-64 non-small code model, GV (and friends) are 64-bits, so
742 // they cannot be folded into immediate fields.
743 // FIXME: This can be improved for kernel and other models?
Anton Korobeynikov25f1aa02009-08-21 15:41:56 +0000744 (M == CodeModel::Small || M == CodeModel::Kernel) &&
Chris Lattner18c59872009-06-27 04:16:01 +0000745 // Base and index reg must be 0 in order to use %rip as base and lowering
746 // must allow RIP.
747 !AM.hasBaseOrIndexReg() && N.getOpcode() == X86ISD::WrapperRIP) {
Chris Lattner18c59872009-06-27 04:16:01 +0000748 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(N0)) {
749 int64_t Offset = AM.Disp + G->getOffset();
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000750 if (!X86::isOffsetSuitableForCodeModel(Offset, M)) return true;
Chris Lattner18c59872009-06-27 04:16:01 +0000751 AM.GV = G->getGlobal();
752 AM.Disp = Offset;
Chris Lattnerb8afeb92009-06-26 05:51:45 +0000753 AM.SymbolFlags = G->getTargetFlags();
Chris Lattner18c59872009-06-27 04:16:01 +0000754 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N0)) {
755 int64_t Offset = AM.Disp + CP->getOffset();
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000756 if (!X86::isOffsetSuitableForCodeModel(Offset, M)) return true;
Rafael Espindola49a168d2009-04-12 21:55:03 +0000757 AM.CP = CP->getConstVal();
758 AM.Align = CP->getAlignment();
Chris Lattner18c59872009-06-27 04:16:01 +0000759 AM.Disp = Offset;
Chris Lattner0b0deab2009-06-26 05:56:49 +0000760 AM.SymbolFlags = CP->getTargetFlags();
Chris Lattner18c59872009-06-27 04:16:01 +0000761 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(N0)) {
762 AM.ES = S->getSymbol();
763 AM.SymbolFlags = S->getTargetFlags();
764 } else {
765 JumpTableSDNode *J = cast<JumpTableSDNode>(N0);
766 AM.JT = J->getIndex();
767 AM.SymbolFlags = J->getTargetFlags();
Rafael Espindola49a168d2009-04-12 21:55:03 +0000768 }
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000769
Chris Lattner18c59872009-06-27 04:16:01 +0000770 if (N.getOpcode() == X86ISD::WrapperRIP)
Owen Anderson825b72b2009-08-11 20:47:22 +0000771 AM.setBaseReg(CurDAG->getRegister(X86::RIP, MVT::i64));
Rafael Espindola49a168d2009-04-12 21:55:03 +0000772 return false;
Chris Lattner18c59872009-06-27 04:16:01 +0000773 }
774
775 // Handle the case when globals fit in our immediate field: This is true for
776 // X86-32 always and X86-64 when in -static -mcmodel=small mode. In 64-bit
777 // mode, this results in a non-RIP-relative computation.
778 if (!Subtarget->is64Bit() ||
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000779 ((M == CodeModel::Small || M == CodeModel::Kernel) &&
Chris Lattner18c59872009-06-27 04:16:01 +0000780 TM.getRelocationModel() == Reloc::Static)) {
781 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(N0)) {
782 AM.GV = G->getGlobal();
783 AM.Disp += G->getOffset();
784 AM.SymbolFlags = G->getTargetFlags();
785 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N0)) {
786 AM.CP = CP->getConstVal();
787 AM.Align = CP->getAlignment();
788 AM.Disp += CP->getOffset();
789 AM.SymbolFlags = CP->getTargetFlags();
790 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(N0)) {
791 AM.ES = S->getSymbol();
792 AM.SymbolFlags = S->getTargetFlags();
793 } else {
794 JumpTableSDNode *J = cast<JumpTableSDNode>(N0);
795 AM.JT = J->getIndex();
796 AM.SymbolFlags = J->getTargetFlags();
797 }
Rafael Espindola49a168d2009-04-12 21:55:03 +0000798 return false;
799 }
800
801 return true;
802}
803
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000804/// MatchAddress - Add the specified node to the specified addressing mode,
805/// returning true if it cannot be done. This just pattern matches for the
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000806/// addressing mode.
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000807bool X86DAGToDAGISel::MatchAddress(SDValue N, X86ISelAddressMode &AM) {
808 if (MatchAddressRecursively(N, AM, 0))
809 return true;
810
811 // Post-processing: Convert lea(,%reg,2) to lea(%reg,%reg), which has
812 // a smaller encoding and avoids a scaled-index.
813 if (AM.Scale == 2 &&
814 AM.BaseType == X86ISelAddressMode::RegBase &&
815 AM.Base.Reg.getNode() == 0) {
816 AM.Base.Reg = AM.IndexReg;
817 AM.Scale = 1;
818 }
819
Dan Gohmanef74e9b2009-08-20 18:23:44 +0000820 // Post-processing: Convert foo to foo(%rip), even in non-PIC mode,
821 // because it has a smaller encoding.
822 // TODO: Which other code models can use this?
823 if (TM.getCodeModel() == CodeModel::Small &&
824 Subtarget->is64Bit() &&
825 AM.Scale == 1 &&
826 AM.BaseType == X86ISelAddressMode::RegBase &&
827 AM.Base.Reg.getNode() == 0 &&
828 AM.IndexReg.getNode() == 0 &&
Dan Gohman79b765d2009-08-25 17:47:44 +0000829 AM.SymbolFlags == X86II::MO_NO_FLAG &&
Dan Gohmanef74e9b2009-08-20 18:23:44 +0000830 AM.hasSymbolicDisplacement())
831 AM.Base.Reg = CurDAG->getRegister(X86::RIP, MVT::i64);
832
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000833 return false;
834}
835
836bool X86DAGToDAGISel::MatchAddressRecursively(SDValue N, X86ISelAddressMode &AM,
837 unsigned Depth) {
Dan Gohman6520e202008-10-18 02:06:02 +0000838 bool is64Bit = Subtarget->is64Bit();
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000839 DebugLoc dl = N.getDebugLoc();
Bill Wendling12321672009-08-07 21:33:25 +0000840 DEBUG({
841 errs() << "MatchAddress: ";
842 AM.dump();
843 });
Dan Gohmanbadb2d22007-08-13 20:03:06 +0000844 // Limit recursion.
845 if (Depth > 5)
Rafael Espindola523249f2009-03-31 16:16:57 +0000846 return MatchAddressBase(N, AM);
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000847
848 CodeModel::Model M = TM.getCodeModel();
849
Chris Lattner18c59872009-06-27 04:16:01 +0000850 // If this is already a %rip relative address, we can only merge immediates
851 // into it. Instead of handling this in every case, we handle it here.
Evan Cheng25ab6902006-09-08 06:48:29 +0000852 // RIP relative addressing: %rip + 32-bit displacement!
Chris Lattner18c59872009-06-27 04:16:01 +0000853 if (AM.isRIPRelative()) {
854 // FIXME: JumpTable and ExternalSymbol address currently don't like
855 // displacements. It isn't very important, but this should be fixed for
856 // consistency.
857 if (!AM.ES && AM.JT != -1) return true;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000858
Chris Lattner18c59872009-06-27 04:16:01 +0000859 if (ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(N)) {
860 int64_t Val = AM.Disp + Cst->getSExtValue();
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000861 if (X86::isOffsetSuitableForCodeModel(Val, M,
862 AM.hasSymbolicDisplacement())) {
Chris Lattner18c59872009-06-27 04:16:01 +0000863 AM.Disp = Val;
Evan Cheng25ab6902006-09-08 06:48:29 +0000864 return false;
865 }
866 }
867 return true;
868 }
869
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000870 switch (N.getOpcode()) {
871 default: break;
Evan Cheng25ab6902006-09-08 06:48:29 +0000872 case ISD::Constant: {
Dan Gohman27cae7b2008-11-11 15:52:29 +0000873 uint64_t Val = cast<ConstantSDNode>(N)->getSExtValue();
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000874 if (!is64Bit ||
875 X86::isOffsetSuitableForCodeModel(AM.Disp + Val, M,
876 AM.hasSymbolicDisplacement())) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000877 AM.Disp += Val;
878 return false;
879 }
880 break;
881 }
Evan Cheng51a9ed92006-02-25 10:09:08 +0000882
Rafael Espindola094fad32009-04-08 21:14:34 +0000883 case X86ISD::SegmentBaseAddress:
884 if (!MatchSegmentBaseAddress(N, AM))
885 return false;
886 break;
887
Rafael Espindola49a168d2009-04-12 21:55:03 +0000888 case X86ISD::Wrapper:
Chris Lattner18c59872009-06-27 04:16:01 +0000889 case X86ISD::WrapperRIP:
Rafael Espindola49a168d2009-04-12 21:55:03 +0000890 if (!MatchWrapper(N, AM))
891 return false;
Evan Cheng51a9ed92006-02-25 10:09:08 +0000892 break;
893
Rafael Espindola094fad32009-04-08 21:14:34 +0000894 case ISD::LOAD:
895 if (!MatchLoad(N, AM))
896 return false;
897 break;
898
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000899 case ISD::FrameIndex:
Gabor Greif93c53e52008-08-31 15:37:04 +0000900 if (AM.BaseType == X86ISelAddressMode::RegBase
901 && AM.Base.Reg.getNode() == 0) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000902 AM.BaseType = X86ISelAddressMode::FrameIndexBase;
903 AM.Base.FrameIndex = cast<FrameIndexSDNode>(N)->getIndex();
904 return false;
905 }
906 break;
Evan Chengec693f72005-12-08 02:01:35 +0000907
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000908 case ISD::SHL:
Chris Lattner18c59872009-06-27 04:16:01 +0000909 if (AM.IndexReg.getNode() != 0 || AM.Scale != 1)
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000910 break;
911
Gabor Greif93c53e52008-08-31 15:37:04 +0000912 if (ConstantSDNode
913 *CN = dyn_cast<ConstantSDNode>(N.getNode()->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000914 unsigned Val = CN->getZExtValue();
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000915 // Note that we handle x<<1 as (,x,2) rather than (x,x) here so
916 // that the base operand remains free for further matching. If
917 // the base doesn't end up getting used, a post-processing step
918 // in MatchAddress turns (,x,2) into (x,x), which is cheaper.
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000919 if (Val == 1 || Val == 2 || Val == 3) {
920 AM.Scale = 1 << Val;
Gabor Greifba36cb52008-08-28 21:40:38 +0000921 SDValue ShVal = N.getNode()->getOperand(0);
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000922
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000923 // Okay, we know that we have a scale by now. However, if the scaled
924 // value is an add of something and a constant, we can fold the
925 // constant into the disp field here.
Gabor Greifba36cb52008-08-28 21:40:38 +0000926 if (ShVal.getNode()->getOpcode() == ISD::ADD && ShVal.hasOneUse() &&
927 isa<ConstantSDNode>(ShVal.getNode()->getOperand(1))) {
928 AM.IndexReg = ShVal.getNode()->getOperand(0);
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000929 ConstantSDNode *AddVal =
Gabor Greifba36cb52008-08-28 21:40:38 +0000930 cast<ConstantSDNode>(ShVal.getNode()->getOperand(1));
Evan Cheng8e278262009-01-17 07:09:27 +0000931 uint64_t Disp = AM.Disp + (AddVal->getSExtValue() << Val);
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000932 if (!is64Bit ||
933 X86::isOffsetSuitableForCodeModel(Disp, M,
934 AM.hasSymbolicDisplacement()))
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000935 AM.Disp = Disp;
936 else
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000937 AM.IndexReg = ShVal;
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000938 } else {
939 AM.IndexReg = ShVal;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000940 }
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000941 return false;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000942 }
943 break;
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000944 }
Evan Chengec693f72005-12-08 02:01:35 +0000945
Dan Gohman83688052007-10-22 20:22:24 +0000946 case ISD::SMUL_LOHI:
947 case ISD::UMUL_LOHI:
948 // A mul_lohi where we need the low part can be folded as a plain multiply.
Gabor Greif99a6cb92008-08-26 22:36:50 +0000949 if (N.getResNo() != 0) break;
Dan Gohman83688052007-10-22 20:22:24 +0000950 // FALL THROUGH
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000951 case ISD::MUL:
Evan Cheng73f24c92009-03-30 21:36:47 +0000952 case X86ISD::MUL_IMM:
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000953 // X*[3,5,9] -> X+X*[2,4,8]
Dan Gohman8be6bbe2008-11-05 04:14:16 +0000954 if (AM.BaseType == X86ISelAddressMode::RegBase &&
Gabor Greifba36cb52008-08-28 21:40:38 +0000955 AM.Base.Reg.getNode() == 0 &&
Chris Lattner18c59872009-06-27 04:16:01 +0000956 AM.IndexReg.getNode() == 0) {
Gabor Greif93c53e52008-08-31 15:37:04 +0000957 if (ConstantSDNode
958 *CN = dyn_cast<ConstantSDNode>(N.getNode()->getOperand(1)))
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000959 if (CN->getZExtValue() == 3 || CN->getZExtValue() == 5 ||
960 CN->getZExtValue() == 9) {
961 AM.Scale = unsigned(CN->getZExtValue())-1;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000962
Gabor Greifba36cb52008-08-28 21:40:38 +0000963 SDValue MulVal = N.getNode()->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000964 SDValue Reg;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000965
966 // Okay, we know that we have a scale by now. However, if the scaled
967 // value is an add of something and a constant, we can fold the
968 // constant into the disp field here.
Gabor Greifba36cb52008-08-28 21:40:38 +0000969 if (MulVal.getNode()->getOpcode() == ISD::ADD && MulVal.hasOneUse() &&
970 isa<ConstantSDNode>(MulVal.getNode()->getOperand(1))) {
971 Reg = MulVal.getNode()->getOperand(0);
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000972 ConstantSDNode *AddVal =
Gabor Greifba36cb52008-08-28 21:40:38 +0000973 cast<ConstantSDNode>(MulVal.getNode()->getOperand(1));
Evan Cheng8e278262009-01-17 07:09:27 +0000974 uint64_t Disp = AM.Disp + AddVal->getSExtValue() *
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000975 CN->getZExtValue();
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000976 if (!is64Bit ||
977 X86::isOffsetSuitableForCodeModel(Disp, M,
978 AM.hasSymbolicDisplacement()))
Evan Cheng25ab6902006-09-08 06:48:29 +0000979 AM.Disp = Disp;
980 else
Gabor Greifba36cb52008-08-28 21:40:38 +0000981 Reg = N.getNode()->getOperand(0);
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000982 } else {
Gabor Greifba36cb52008-08-28 21:40:38 +0000983 Reg = N.getNode()->getOperand(0);
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000984 }
985
986 AM.IndexReg = AM.Base.Reg = Reg;
987 return false;
988 }
Chris Lattner62412262007-02-04 20:18:17 +0000989 }
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000990 break;
991
Dan Gohman3cd90a12009-05-11 18:02:53 +0000992 case ISD::SUB: {
993 // Given A-B, if A can be completely folded into the address and
994 // the index field with the index field unused, use -B as the index.
995 // This is a win if a has multiple parts that can be folded into
996 // the address. Also, this saves a mov if the base register has
997 // other uses, since it avoids a two-address sub instruction, however
998 // it costs an additional mov if the index register has other uses.
999
1000 // Test if the LHS of the sub can be folded.
1001 X86ISelAddressMode Backup = AM;
Dan Gohman41d0b9d2009-07-22 23:26:55 +00001002 if (MatchAddressRecursively(N.getNode()->getOperand(0), AM, Depth+1)) {
Dan Gohman3cd90a12009-05-11 18:02:53 +00001003 AM = Backup;
1004 break;
1005 }
1006 // Test if the index field is free for use.
Chris Lattner18c59872009-06-27 04:16:01 +00001007 if (AM.IndexReg.getNode() || AM.isRIPRelative()) {
Dan Gohman3cd90a12009-05-11 18:02:53 +00001008 AM = Backup;
1009 break;
1010 }
1011 int Cost = 0;
1012 SDValue RHS = N.getNode()->getOperand(1);
1013 // If the RHS involves a register with multiple uses, this
1014 // transformation incurs an extra mov, due to the neg instruction
1015 // clobbering its operand.
1016 if (!RHS.getNode()->hasOneUse() ||
1017 RHS.getNode()->getOpcode() == ISD::CopyFromReg ||
1018 RHS.getNode()->getOpcode() == ISD::TRUNCATE ||
1019 RHS.getNode()->getOpcode() == ISD::ANY_EXTEND ||
1020 (RHS.getNode()->getOpcode() == ISD::ZERO_EXTEND &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001021 RHS.getNode()->getOperand(0).getValueType() == MVT::i32))
Dan Gohman3cd90a12009-05-11 18:02:53 +00001022 ++Cost;
1023 // If the base is a register with multiple uses, this
1024 // transformation may save a mov.
1025 if ((AM.BaseType == X86ISelAddressMode::RegBase &&
1026 AM.Base.Reg.getNode() &&
1027 !AM.Base.Reg.getNode()->hasOneUse()) ||
1028 AM.BaseType == X86ISelAddressMode::FrameIndexBase)
1029 --Cost;
1030 // If the folded LHS was interesting, this transformation saves
1031 // address arithmetic.
1032 if ((AM.hasSymbolicDisplacement() && !Backup.hasSymbolicDisplacement()) +
1033 ((AM.Disp != 0) && (Backup.Disp == 0)) +
1034 (AM.Segment.getNode() && !Backup.Segment.getNode()) >= 2)
1035 --Cost;
1036 // If it doesn't look like it may be an overall win, don't do it.
1037 if (Cost >= 0) {
1038 AM = Backup;
1039 break;
1040 }
1041
1042 // Ok, the transformation is legal and appears profitable. Go for it.
1043 SDValue Zero = CurDAG->getConstant(0, N.getValueType());
1044 SDValue Neg = CurDAG->getNode(ISD::SUB, dl, N.getValueType(), Zero, RHS);
1045 AM.IndexReg = Neg;
1046 AM.Scale = 1;
1047
1048 // Insert the new nodes into the topological ordering.
1049 if (Zero.getNode()->getNodeId() == -1 ||
1050 Zero.getNode()->getNodeId() > N.getNode()->getNodeId()) {
1051 CurDAG->RepositionNode(N.getNode(), Zero.getNode());
1052 Zero.getNode()->setNodeId(N.getNode()->getNodeId());
1053 }
1054 if (Neg.getNode()->getNodeId() == -1 ||
1055 Neg.getNode()->getNodeId() > N.getNode()->getNodeId()) {
1056 CurDAG->RepositionNode(N.getNode(), Neg.getNode());
1057 Neg.getNode()->setNodeId(N.getNode()->getNodeId());
1058 }
1059 return false;
1060 }
1061
Evan Cheng8e278262009-01-17 07:09:27 +00001062 case ISD::ADD: {
1063 X86ISelAddressMode Backup = AM;
Dan Gohman41d0b9d2009-07-22 23:26:55 +00001064 if (!MatchAddressRecursively(N.getNode()->getOperand(0), AM, Depth+1) &&
1065 !MatchAddressRecursively(N.getNode()->getOperand(1), AM, Depth+1))
Evan Cheng8e278262009-01-17 07:09:27 +00001066 return false;
1067 AM = Backup;
Dan Gohman41d0b9d2009-07-22 23:26:55 +00001068 if (!MatchAddressRecursively(N.getNode()->getOperand(1), AM, Depth+1) &&
1069 !MatchAddressRecursively(N.getNode()->getOperand(0), AM, Depth+1))
Evan Cheng8e278262009-01-17 07:09:27 +00001070 return false;
1071 AM = Backup;
Dan Gohman77502c92009-03-13 02:25:09 +00001072
1073 // If we couldn't fold both operands into the address at the same time,
1074 // see if we can just put each operand into a register and fold at least
1075 // the add.
1076 if (AM.BaseType == X86ISelAddressMode::RegBase &&
1077 !AM.Base.Reg.getNode() &&
Chris Lattner18c59872009-06-27 04:16:01 +00001078 !AM.IndexReg.getNode()) {
Dan Gohman77502c92009-03-13 02:25:09 +00001079 AM.Base.Reg = N.getNode()->getOperand(0);
1080 AM.IndexReg = N.getNode()->getOperand(1);
1081 AM.Scale = 1;
1082 return false;
1083 }
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001084 break;
Evan Cheng8e278262009-01-17 07:09:27 +00001085 }
Evan Chenge6ad27e2006-05-30 06:59:36 +00001086
Chris Lattner62412262007-02-04 20:18:17 +00001087 case ISD::OR:
1088 // Handle "X | C" as "X + C" iff X is known to have C bits clear.
Chris Lattner5aaddaa2007-12-08 07:22:58 +00001089 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
1090 X86ISelAddressMode Backup = AM;
Dan Gohman27cae7b2008-11-11 15:52:29 +00001091 uint64_t Offset = CN->getSExtValue();
Chris Lattner5aaddaa2007-12-08 07:22:58 +00001092 // Start with the LHS as an addr mode.
Dan Gohman41d0b9d2009-07-22 23:26:55 +00001093 if (!MatchAddressRecursively(N.getOperand(0), AM, Depth+1) &&
Chris Lattner5aaddaa2007-12-08 07:22:58 +00001094 // Address could not have picked a GV address for the displacement.
1095 AM.GV == NULL &&
1096 // On x86-64, the resultant disp must fit in 32-bits.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00001097 (!is64Bit ||
1098 X86::isOffsetSuitableForCodeModel(AM.Disp + Offset, M,
1099 AM.hasSymbolicDisplacement())) &&
Chris Lattner5aaddaa2007-12-08 07:22:58 +00001100 // Check to see if the LHS & C is zero.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001101 CurDAG->MaskedValueIsZero(N.getOperand(0), CN->getAPIntValue())) {
Dan Gohman27cae7b2008-11-11 15:52:29 +00001102 AM.Disp += Offset;
Chris Lattner5aaddaa2007-12-08 07:22:58 +00001103 return false;
Evan Chenge6ad27e2006-05-30 06:59:36 +00001104 }
Chris Lattner5aaddaa2007-12-08 07:22:58 +00001105 AM = Backup;
Evan Chenge6ad27e2006-05-30 06:59:36 +00001106 }
1107 break;
Evan Cheng1314b002007-12-13 00:43:27 +00001108
1109 case ISD::AND: {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001110 // Perform some heroic transforms on an and of a constant-count shift
1111 // with a constant to enable use of the scaled offset field.
1112
Dan Gohman475871a2008-07-27 21:46:04 +00001113 SDValue Shift = N.getOperand(0);
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001114 if (Shift.getNumOperands() != 2) break;
Dan Gohman8be6bbe2008-11-05 04:14:16 +00001115
Evan Cheng1314b002007-12-13 00:43:27 +00001116 // Scale must not be used already.
Gabor Greifba36cb52008-08-28 21:40:38 +00001117 if (AM.IndexReg.getNode() != 0 || AM.Scale != 1) break;
Evan Chengbe3bf422008-02-07 08:53:49 +00001118
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001119 SDValue X = Shift.getOperand(0);
Evan Cheng1314b002007-12-13 00:43:27 +00001120 ConstantSDNode *C2 = dyn_cast<ConstantSDNode>(N.getOperand(1));
1121 ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(Shift.getOperand(1));
1122 if (!C1 || !C2) break;
1123
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001124 // Handle "(X >> (8-C1)) & C2" as "(X >> 8) & 0xff)" if safe. This
1125 // allows us to convert the shift and and into an h-register extract and
1126 // a scaled index.
1127 if (Shift.getOpcode() == ISD::SRL && Shift.hasOneUse()) {
1128 unsigned ScaleLog = 8 - C1->getZExtValue();
Rafael Espindola7c366832009-04-16 12:34:53 +00001129 if (ScaleLog > 0 && ScaleLog < 4 &&
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001130 C2->getZExtValue() == (UINT64_C(0xff) << ScaleLog)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001131 SDValue Eight = CurDAG->getConstant(8, MVT::i8);
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001132 SDValue Mask = CurDAG->getConstant(0xff, N.getValueType());
1133 SDValue Srl = CurDAG->getNode(ISD::SRL, dl, N.getValueType(),
1134 X, Eight);
1135 SDValue And = CurDAG->getNode(ISD::AND, dl, N.getValueType(),
1136 Srl, Mask);
Owen Anderson825b72b2009-08-11 20:47:22 +00001137 SDValue ShlCount = CurDAG->getConstant(ScaleLog, MVT::i8);
Dan Gohman62ad1382009-04-14 22:45:05 +00001138 SDValue Shl = CurDAG->getNode(ISD::SHL, dl, N.getValueType(),
1139 And, ShlCount);
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001140
1141 // Insert the new nodes into the topological ordering.
1142 if (Eight.getNode()->getNodeId() == -1 ||
1143 Eight.getNode()->getNodeId() > X.getNode()->getNodeId()) {
1144 CurDAG->RepositionNode(X.getNode(), Eight.getNode());
1145 Eight.getNode()->setNodeId(X.getNode()->getNodeId());
1146 }
1147 if (Mask.getNode()->getNodeId() == -1 ||
1148 Mask.getNode()->getNodeId() > X.getNode()->getNodeId()) {
1149 CurDAG->RepositionNode(X.getNode(), Mask.getNode());
1150 Mask.getNode()->setNodeId(X.getNode()->getNodeId());
1151 }
1152 if (Srl.getNode()->getNodeId() == -1 ||
1153 Srl.getNode()->getNodeId() > Shift.getNode()->getNodeId()) {
1154 CurDAG->RepositionNode(Shift.getNode(), Srl.getNode());
1155 Srl.getNode()->setNodeId(Shift.getNode()->getNodeId());
1156 }
1157 if (And.getNode()->getNodeId() == -1 ||
1158 And.getNode()->getNodeId() > N.getNode()->getNodeId()) {
1159 CurDAG->RepositionNode(N.getNode(), And.getNode());
1160 And.getNode()->setNodeId(N.getNode()->getNodeId());
1161 }
Dan Gohman62ad1382009-04-14 22:45:05 +00001162 if (ShlCount.getNode()->getNodeId() == -1 ||
1163 ShlCount.getNode()->getNodeId() > X.getNode()->getNodeId()) {
1164 CurDAG->RepositionNode(X.getNode(), ShlCount.getNode());
1165 ShlCount.getNode()->setNodeId(N.getNode()->getNodeId());
1166 }
1167 if (Shl.getNode()->getNodeId() == -1 ||
1168 Shl.getNode()->getNodeId() > N.getNode()->getNodeId()) {
1169 CurDAG->RepositionNode(N.getNode(), Shl.getNode());
1170 Shl.getNode()->setNodeId(N.getNode()->getNodeId());
1171 }
1172 CurDAG->ReplaceAllUsesWith(N, Shl);
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001173 AM.IndexReg = And;
1174 AM.Scale = (1 << ScaleLog);
1175 return false;
1176 }
1177 }
1178
1179 // Handle "(X << C1) & C2" as "(X & (C2>>C1)) << C1" if safe and if this
1180 // allows us to fold the shift into this addressing mode.
1181 if (Shift.getOpcode() != ISD::SHL) break;
1182
Evan Cheng1314b002007-12-13 00:43:27 +00001183 // Not likely to be profitable if either the AND or SHIFT node has more
1184 // than one use (unless all uses are for address computation). Besides,
1185 // isel mechanism requires their node ids to be reused.
1186 if (!N.hasOneUse() || !Shift.hasOneUse())
1187 break;
1188
1189 // Verify that the shift amount is something we can fold.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001190 unsigned ShiftCst = C1->getZExtValue();
Evan Cheng1314b002007-12-13 00:43:27 +00001191 if (ShiftCst != 1 && ShiftCst != 2 && ShiftCst != 3)
1192 break;
1193
1194 // Get the new AND mask, this folds to a constant.
Dale Johannesend8392542009-02-03 21:48:12 +00001195 SDValue NewANDMask = CurDAG->getNode(ISD::SRL, dl, N.getValueType(),
Evan Cheng552e3be2008-10-14 17:15:39 +00001196 SDValue(C2, 0), SDValue(C1, 0));
Dale Johannesend8392542009-02-03 21:48:12 +00001197 SDValue NewAND = CurDAG->getNode(ISD::AND, dl, N.getValueType(), X,
1198 NewANDMask);
1199 SDValue NewSHIFT = CurDAG->getNode(ISD::SHL, dl, N.getValueType(),
Dan Gohman7b8e9642008-10-13 20:52:04 +00001200 NewAND, SDValue(C1, 0));
Dan Gohman8be6bbe2008-11-05 04:14:16 +00001201
1202 // Insert the new nodes into the topological ordering.
1203 if (C1->getNodeId() > X.getNode()->getNodeId()) {
1204 CurDAG->RepositionNode(X.getNode(), C1);
1205 C1->setNodeId(X.getNode()->getNodeId());
1206 }
1207 if (NewANDMask.getNode()->getNodeId() == -1 ||
1208 NewANDMask.getNode()->getNodeId() > X.getNode()->getNodeId()) {
1209 CurDAG->RepositionNode(X.getNode(), NewANDMask.getNode());
1210 NewANDMask.getNode()->setNodeId(X.getNode()->getNodeId());
1211 }
1212 if (NewAND.getNode()->getNodeId() == -1 ||
1213 NewAND.getNode()->getNodeId() > Shift.getNode()->getNodeId()) {
1214 CurDAG->RepositionNode(Shift.getNode(), NewAND.getNode());
1215 NewAND.getNode()->setNodeId(Shift.getNode()->getNodeId());
1216 }
1217 if (NewSHIFT.getNode()->getNodeId() == -1 ||
1218 NewSHIFT.getNode()->getNodeId() > N.getNode()->getNodeId()) {
1219 CurDAG->RepositionNode(N.getNode(), NewSHIFT.getNode());
1220 NewSHIFT.getNode()->setNodeId(N.getNode()->getNodeId());
1221 }
1222
Dan Gohman7b8e9642008-10-13 20:52:04 +00001223 CurDAG->ReplaceAllUsesWith(N, NewSHIFT);
Evan Cheng1314b002007-12-13 00:43:27 +00001224
1225 AM.Scale = 1 << ShiftCst;
1226 AM.IndexReg = NewAND;
1227 return false;
1228 }
Evan Chenge6ad27e2006-05-30 06:59:36 +00001229 }
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001230
Rafael Espindola523249f2009-03-31 16:16:57 +00001231 return MatchAddressBase(N, AM);
Dan Gohmanbadb2d22007-08-13 20:03:06 +00001232}
1233
1234/// MatchAddressBase - Helper for MatchAddress. Add the specified node to the
1235/// specified addressing mode without any further recursion.
Rafael Espindola523249f2009-03-31 16:16:57 +00001236bool X86DAGToDAGISel::MatchAddressBase(SDValue N, X86ISelAddressMode &AM) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001237 // Is the base register already occupied?
Gabor Greifba36cb52008-08-28 21:40:38 +00001238 if (AM.BaseType != X86ISelAddressMode::RegBase || AM.Base.Reg.getNode()) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001239 // If so, check to see if the scale index register is set.
Chris Lattner18c59872009-06-27 04:16:01 +00001240 if (AM.IndexReg.getNode() == 0) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001241 AM.IndexReg = N;
1242 AM.Scale = 1;
1243 return false;
1244 }
1245
1246 // Otherwise, we cannot select it.
1247 return true;
1248 }
1249
1250 // Default, generate it as a register.
1251 AM.BaseType = X86ISelAddressMode::RegBase;
1252 AM.Base.Reg = N;
1253 return false;
1254}
1255
Evan Chengec693f72005-12-08 02:01:35 +00001256/// SelectAddr - returns true if it is able pattern match an addressing mode.
1257/// It returns the operands which make up the maximal addressing mode it can
1258/// match by reference.
Dan Gohman475871a2008-07-27 21:46:04 +00001259bool X86DAGToDAGISel::SelectAddr(SDValue Op, SDValue N, SDValue &Base,
1260 SDValue &Scale, SDValue &Index,
Rafael Espindola094fad32009-04-08 21:14:34 +00001261 SDValue &Disp, SDValue &Segment) {
Evan Chengec693f72005-12-08 02:01:35 +00001262 X86ISelAddressMode AM;
Evan Cheng4d952322009-03-31 01:13:53 +00001263 bool Done = false;
1264 if (AvoidDupAddrCompute && !N.hasOneUse()) {
1265 unsigned Opcode = N.getOpcode();
1266 if (Opcode != ISD::Constant && Opcode != ISD::FrameIndex &&
Chris Lattner18c59872009-06-27 04:16:01 +00001267 Opcode != X86ISD::Wrapper && Opcode != X86ISD::WrapperRIP) {
Evan Cheng4d952322009-03-31 01:13:53 +00001268 // If we are able to fold N into addressing mode, then we'll allow it even
1269 // if N has multiple uses. In general, addressing computation is used as
1270 // addresses by all of its uses. But watch out for CopyToReg uses, that
1271 // means the address computation is liveout. It will be computed by a LEA
1272 // so we want to avoid computing the address twice.
1273 for (SDNode::use_iterator UI = N.getNode()->use_begin(),
1274 UE = N.getNode()->use_end(); UI != UE; ++UI) {
1275 if (UI->getOpcode() == ISD::CopyToReg) {
Rafael Espindola523249f2009-03-31 16:16:57 +00001276 MatchAddressBase(N, AM);
Evan Cheng4d952322009-03-31 01:13:53 +00001277 Done = true;
1278 break;
1279 }
1280 }
1281 }
1282 }
1283
1284 if (!Done && MatchAddress(N, AM))
Evan Cheng8700e142006-01-11 06:09:51 +00001285 return false;
Evan Chengec693f72005-12-08 02:01:35 +00001286
Owen Andersone50ed302009-08-10 22:56:29 +00001287 EVT VT = N.getValueType();
Evan Cheng8700e142006-01-11 06:09:51 +00001288 if (AM.BaseType == X86ISelAddressMode::RegBase) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001289 if (!AM.Base.Reg.getNode())
Evan Cheng25ab6902006-09-08 06:48:29 +00001290 AM.Base.Reg = CurDAG->getRegister(0, VT);
Evan Chengec693f72005-12-08 02:01:35 +00001291 }
Evan Cheng8700e142006-01-11 06:09:51 +00001292
Gabor Greifba36cb52008-08-28 21:40:38 +00001293 if (!AM.IndexReg.getNode())
Evan Cheng25ab6902006-09-08 06:48:29 +00001294 AM.IndexReg = CurDAG->getRegister(0, VT);
Evan Cheng8700e142006-01-11 06:09:51 +00001295
Rafael Espindola094fad32009-04-08 21:14:34 +00001296 getAddressOperands(AM, Base, Scale, Index, Disp, Segment);
Evan Cheng8700e142006-01-11 06:09:51 +00001297 return true;
Evan Chengec693f72005-12-08 02:01:35 +00001298}
1299
Chris Lattner3a7cd952006-10-07 21:55:32 +00001300/// SelectScalarSSELoad - Match a scalar SSE load. In particular, we want to
1301/// match a load whose top elements are either undef or zeros. The load flavor
1302/// is derived from the type of N, which is either v4f32 or v2f64.
Dan Gohman475871a2008-07-27 21:46:04 +00001303bool X86DAGToDAGISel::SelectScalarSSELoad(SDValue Op, SDValue Pred,
1304 SDValue N, SDValue &Base,
1305 SDValue &Scale, SDValue &Index,
Rafael Espindola094fad32009-04-08 21:14:34 +00001306 SDValue &Disp, SDValue &Segment,
1307 SDValue &InChain,
Dan Gohman475871a2008-07-27 21:46:04 +00001308 SDValue &OutChain) {
Chris Lattner3a7cd952006-10-07 21:55:32 +00001309 if (N.getOpcode() == ISD::SCALAR_TO_VECTOR) {
Chris Lattner4fe4f252006-10-11 22:09:58 +00001310 InChain = N.getOperand(0).getValue(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00001311 if (ISD::isNON_EXTLoad(InChain.getNode()) &&
Evan Cheng07e4b002006-10-16 06:34:55 +00001312 InChain.getValue(0).hasOneUse() &&
Evan Chengd6373bc2006-11-10 21:23:04 +00001313 N.hasOneUse() &&
Evan Cheng884c70c2008-11-27 00:49:46 +00001314 IsLegalAndProfitableToFold(N.getNode(), Pred.getNode(), Op.getNode())) {
Evan Cheng82a91642006-10-11 21:06:01 +00001315 LoadSDNode *LD = cast<LoadSDNode>(InChain);
Rafael Espindola094fad32009-04-08 21:14:34 +00001316 if (!SelectAddr(Op, LD->getBasePtr(), Base, Scale, Index, Disp, Segment))
Chris Lattner3a7cd952006-10-07 21:55:32 +00001317 return false;
Evan Cheng82a91642006-10-11 21:06:01 +00001318 OutChain = LD->getChain();
Chris Lattner3a7cd952006-10-07 21:55:32 +00001319 return true;
1320 }
1321 }
Chris Lattner4fe4f252006-10-11 22:09:58 +00001322
1323 // Also handle the case where we explicitly require zeros in the top
Chris Lattner3a7cd952006-10-07 21:55:32 +00001324 // elements. This is a vector shuffle from the zero vector.
Gabor Greifba36cb52008-08-28 21:40:38 +00001325 if (N.getOpcode() == X86ISD::VZEXT_MOVL && N.getNode()->hasOneUse() &&
Chris Lattner8a594482007-11-25 00:24:49 +00001326 // Check to see if the top elements are all zeros (or bitcast of zeros).
Evan Cheng7e2ff772008-05-08 00:57:18 +00001327 N.getOperand(0).getOpcode() == ISD::SCALAR_TO_VECTOR &&
Gabor Greifba36cb52008-08-28 21:40:38 +00001328 N.getOperand(0).getNode()->hasOneUse() &&
1329 ISD::isNON_EXTLoad(N.getOperand(0).getOperand(0).getNode()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00001330 N.getOperand(0).getOperand(0).hasOneUse()) {
1331 // Okay, this is a zero extending load. Fold it.
1332 LoadSDNode *LD = cast<LoadSDNode>(N.getOperand(0).getOperand(0));
Rafael Espindola094fad32009-04-08 21:14:34 +00001333 if (!SelectAddr(Op, LD->getBasePtr(), Base, Scale, Index, Disp, Segment))
Evan Cheng7e2ff772008-05-08 00:57:18 +00001334 return false;
1335 OutChain = LD->getChain();
Dan Gohman475871a2008-07-27 21:46:04 +00001336 InChain = SDValue(LD, 1);
Evan Cheng7e2ff772008-05-08 00:57:18 +00001337 return true;
Chris Lattner4fe4f252006-10-11 22:09:58 +00001338 }
Chris Lattner3a7cd952006-10-07 21:55:32 +00001339 return false;
1340}
1341
1342
Evan Cheng51a9ed92006-02-25 10:09:08 +00001343/// SelectLEAAddr - it calls SelectAddr and determines if the maximal addressing
1344/// mode it matches can be cost effectively emitted as an LEA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00001345bool X86DAGToDAGISel::SelectLEAAddr(SDValue Op, SDValue N,
1346 SDValue &Base, SDValue &Scale,
1347 SDValue &Index, SDValue &Disp) {
Evan Cheng51a9ed92006-02-25 10:09:08 +00001348 X86ISelAddressMode AM;
Rafael Espindoladbcfb302009-04-10 10:09:34 +00001349
1350 // Set AM.Segment to prevent MatchAddress from using one. LEA doesn't support
1351 // segments.
1352 SDValue Copy = AM.Segment;
Owen Anderson825b72b2009-08-11 20:47:22 +00001353 SDValue T = CurDAG->getRegister(0, MVT::i32);
Rafael Espindoladbcfb302009-04-10 10:09:34 +00001354 AM.Segment = T;
Evan Cheng51a9ed92006-02-25 10:09:08 +00001355 if (MatchAddress(N, AM))
1356 return false;
Rafael Espindoladbcfb302009-04-10 10:09:34 +00001357 assert (T == AM.Segment);
1358 AM.Segment = Copy;
Rafael Espindola094fad32009-04-08 21:14:34 +00001359
Owen Andersone50ed302009-08-10 22:56:29 +00001360 EVT VT = N.getValueType();
Evan Cheng51a9ed92006-02-25 10:09:08 +00001361 unsigned Complexity = 0;
1362 if (AM.BaseType == X86ISelAddressMode::RegBase)
Gabor Greifba36cb52008-08-28 21:40:38 +00001363 if (AM.Base.Reg.getNode())
Evan Cheng51a9ed92006-02-25 10:09:08 +00001364 Complexity = 1;
1365 else
Evan Cheng25ab6902006-09-08 06:48:29 +00001366 AM.Base.Reg = CurDAG->getRegister(0, VT);
Evan Cheng51a9ed92006-02-25 10:09:08 +00001367 else if (AM.BaseType == X86ISelAddressMode::FrameIndexBase)
1368 Complexity = 4;
1369
Gabor Greifba36cb52008-08-28 21:40:38 +00001370 if (AM.IndexReg.getNode())
Evan Cheng51a9ed92006-02-25 10:09:08 +00001371 Complexity++;
1372 else
Evan Cheng25ab6902006-09-08 06:48:29 +00001373 AM.IndexReg = CurDAG->getRegister(0, VT);
Evan Cheng51a9ed92006-02-25 10:09:08 +00001374
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001375 // Don't match just leal(,%reg,2). It's cheaper to do addl %reg, %reg, or with
1376 // a simple shift.
1377 if (AM.Scale > 1)
Evan Cheng8c03fe42006-02-28 21:13:57 +00001378 Complexity++;
Evan Cheng51a9ed92006-02-25 10:09:08 +00001379
1380 // FIXME: We are artificially lowering the criteria to turn ADD %reg, $GA
1381 // to a LEA. This is determined with some expermentation but is by no means
1382 // optimal (especially for code size consideration). LEA is nice because of
1383 // its three-address nature. Tweak the cost function again when we can run
1384 // convertToThreeAddress() at register allocation time.
Dan Gohman2d0a1cc2009-02-07 00:43:41 +00001385 if (AM.hasSymbolicDisplacement()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00001386 // For X86-64, we should always use lea to materialize RIP relative
1387 // addresses.
Evan Cheng953fa042006-12-05 22:03:40 +00001388 if (Subtarget->is64Bit())
Evan Cheng25ab6902006-09-08 06:48:29 +00001389 Complexity = 4;
1390 else
1391 Complexity += 2;
1392 }
Evan Cheng51a9ed92006-02-25 10:09:08 +00001393
Gabor Greifba36cb52008-08-28 21:40:38 +00001394 if (AM.Disp && (AM.Base.Reg.getNode() || AM.IndexReg.getNode()))
Evan Cheng51a9ed92006-02-25 10:09:08 +00001395 Complexity++;
1396
Chris Lattner25142782009-07-11 22:50:33 +00001397 // If it isn't worth using an LEA, reject it.
Chris Lattner14f75112009-07-11 23:07:30 +00001398 if (Complexity <= 2)
Chris Lattner25142782009-07-11 22:50:33 +00001399 return false;
1400
1401 SDValue Segment;
1402 getAddressOperands(AM, Base, Scale, Index, Disp, Segment);
1403 return true;
Evan Cheng51a9ed92006-02-25 10:09:08 +00001404}
1405
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001406/// SelectTLSADDRAddr - This is only run on TargetGlobalTLSAddress nodes.
1407bool X86DAGToDAGISel::SelectTLSADDRAddr(SDValue Op, SDValue N, SDValue &Base,
1408 SDValue &Scale, SDValue &Index,
1409 SDValue &Disp) {
1410 assert(Op.getOpcode() == X86ISD::TLSADDR);
1411 assert(N.getOpcode() == ISD::TargetGlobalTLSAddress);
1412 const GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(N);
1413
1414 X86ISelAddressMode AM;
1415 AM.GV = GA->getGlobal();
1416 AM.Disp += GA->getOffset();
1417 AM.Base.Reg = CurDAG->getRegister(0, N.getValueType());
Chris Lattnerba8ef452009-06-26 21:18:37 +00001418 AM.SymbolFlags = GA->getTargetFlags();
1419
Owen Anderson825b72b2009-08-11 20:47:22 +00001420 if (N.getValueType() == MVT::i32) {
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001421 AM.Scale = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00001422 AM.IndexReg = CurDAG->getRegister(X86::EBX, MVT::i32);
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001423 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00001424 AM.IndexReg = CurDAG->getRegister(0, MVT::i64);
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001425 }
1426
1427 SDValue Segment;
1428 getAddressOperands(AM, Base, Scale, Index, Disp, Segment);
1429 return true;
1430}
1431
1432
Dan Gohman475871a2008-07-27 21:46:04 +00001433bool X86DAGToDAGISel::TryFoldLoad(SDValue P, SDValue N,
1434 SDValue &Base, SDValue &Scale,
Rafael Espindola094fad32009-04-08 21:14:34 +00001435 SDValue &Index, SDValue &Disp,
1436 SDValue &Segment) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001437 if (ISD::isNON_EXTLoad(N.getNode()) &&
Evan Cheng5e351682006-02-06 06:02:33 +00001438 N.hasOneUse() &&
Evan Cheng884c70c2008-11-27 00:49:46 +00001439 IsLegalAndProfitableToFold(N.getNode(), P.getNode(), P.getNode()))
Rafael Espindola094fad32009-04-08 21:14:34 +00001440 return SelectAddr(P, N.getOperand(1), Base, Scale, Index, Disp, Segment);
Evan Cheng0114e942006-01-06 20:36:21 +00001441 return false;
1442}
1443
Dan Gohman8b746962008-09-23 18:22:58 +00001444/// getGlobalBaseReg - Return an SDNode that returns the value of
1445/// the global base register. Output instructions required to
1446/// initialize the global base register, if necessary.
Evan Cheng7ccced62006-02-18 00:15:05 +00001447///
Evan Cheng9ade2182006-08-26 05:34:46 +00001448SDNode *X86DAGToDAGISel::getGlobalBaseReg() {
Dan Gohmanc5534622009-06-03 20:20:00 +00001449 unsigned GlobalBaseReg = getInstrInfo()->getGlobalBaseReg(MF);
Gabor Greifba36cb52008-08-28 21:40:38 +00001450 return CurDAG->getRegister(GlobalBaseReg, TLI.getPointerTy()).getNode();
Evan Cheng7ccced62006-02-18 00:15:05 +00001451}
1452
Evan Chengb245d922006-05-20 01:36:52 +00001453static SDNode *FindCallStartFromCall(SDNode *Node) {
1454 if (Node->getOpcode() == ISD::CALLSEQ_START) return Node;
Owen Anderson825b72b2009-08-11 20:47:22 +00001455 assert(Node->getOperand(0).getValueType() == MVT::Other &&
Evan Chengb245d922006-05-20 01:36:52 +00001456 "Node doesn't have a token chain argument!");
Gabor Greifba36cb52008-08-28 21:40:38 +00001457 return FindCallStartFromCall(Node->getOperand(0).getNode());
Evan Chengb245d922006-05-20 01:36:52 +00001458}
1459
Dale Johannesen48c1bc22008-10-02 18:53:47 +00001460SDNode *X86DAGToDAGISel::SelectAtomic64(SDNode *Node, unsigned Opc) {
1461 SDValue Chain = Node->getOperand(0);
1462 SDValue In1 = Node->getOperand(1);
1463 SDValue In2L = Node->getOperand(2);
1464 SDValue In2H = Node->getOperand(3);
Rafael Espindola094fad32009-04-08 21:14:34 +00001465 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
1466 if (!SelectAddr(In1, In1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4))
Dale Johannesen48c1bc22008-10-02 18:53:47 +00001467 return NULL;
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00001468 SDValue LSI = Node->getOperand(4); // MemOperand
Rafael Espindola094fad32009-04-08 21:14:34 +00001469 const SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, In2L, In2H, LSI, Chain};
Dan Gohman602b0c82009-09-25 18:54:59 +00001470 return CurDAG->getMachineNode(Opc, Node->getDebugLoc(),
1471 MVT::i32, MVT::i32, MVT::Other, Ops,
1472 array_lengthof(Ops));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00001473}
Christopher Lambc59e5212007-08-10 21:48:46 +00001474
Owen Andersone50ed302009-08-10 22:56:29 +00001475SDNode *X86DAGToDAGISel::SelectAtomicLoadAdd(SDNode *Node, EVT NVT) {
Evan Cheng37b73872009-07-30 08:33:02 +00001476 if (Node->hasAnyUseOfValue(0))
1477 return 0;
1478
1479 // Optimize common patterns for __sync_add_and_fetch and
1480 // __sync_sub_and_fetch where the result is not used. This allows us
1481 // to use "lock" version of add, sub, inc, dec instructions.
1482 // FIXME: Do not use special instructions but instead add the "lock"
1483 // prefix to the target node somehow. The extra information will then be
1484 // transferred to machine instruction and it denotes the prefix.
1485 SDValue Chain = Node->getOperand(0);
1486 SDValue Ptr = Node->getOperand(1);
1487 SDValue Val = Node->getOperand(2);
1488 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
1489 if (!SelectAddr(Ptr, Ptr, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4))
1490 return 0;
1491
1492 bool isInc = false, isDec = false, isSub = false, isCN = false;
1493 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Val);
1494 if (CN) {
1495 isCN = true;
1496 int64_t CNVal = CN->getSExtValue();
1497 if (CNVal == 1)
1498 isInc = true;
1499 else if (CNVal == -1)
1500 isDec = true;
1501 else if (CNVal >= 0)
1502 Val = CurDAG->getTargetConstant(CNVal, NVT);
1503 else {
1504 isSub = true;
1505 Val = CurDAG->getTargetConstant(-CNVal, NVT);
1506 }
1507 } else if (Val.hasOneUse() &&
1508 Val.getOpcode() == ISD::SUB &&
1509 X86::isZeroNode(Val.getOperand(0))) {
1510 isSub = true;
1511 Val = Val.getOperand(1);
1512 }
1513
1514 unsigned Opc = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001515 switch (NVT.getSimpleVT().SimpleTy) {
Evan Cheng37b73872009-07-30 08:33:02 +00001516 default: return 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001517 case MVT::i8:
Evan Cheng37b73872009-07-30 08:33:02 +00001518 if (isInc)
1519 Opc = X86::LOCK_INC8m;
1520 else if (isDec)
1521 Opc = X86::LOCK_DEC8m;
1522 else if (isSub) {
1523 if (isCN)
1524 Opc = X86::LOCK_SUB8mi;
1525 else
1526 Opc = X86::LOCK_SUB8mr;
1527 } else {
1528 if (isCN)
1529 Opc = X86::LOCK_ADD8mi;
1530 else
1531 Opc = X86::LOCK_ADD8mr;
1532 }
1533 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001534 case MVT::i16:
Evan Cheng37b73872009-07-30 08:33:02 +00001535 if (isInc)
1536 Opc = X86::LOCK_INC16m;
1537 else if (isDec)
1538 Opc = X86::LOCK_DEC16m;
1539 else if (isSub) {
1540 if (isCN) {
1541 if (Predicate_i16immSExt8(Val.getNode()))
1542 Opc = X86::LOCK_SUB16mi8;
1543 else
1544 Opc = X86::LOCK_SUB16mi;
1545 } else
1546 Opc = X86::LOCK_SUB16mr;
1547 } else {
1548 if (isCN) {
1549 if (Predicate_i16immSExt8(Val.getNode()))
1550 Opc = X86::LOCK_ADD16mi8;
1551 else
1552 Opc = X86::LOCK_ADD16mi;
1553 } else
1554 Opc = X86::LOCK_ADD16mr;
1555 }
1556 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001557 case MVT::i32:
Evan Cheng37b73872009-07-30 08:33:02 +00001558 if (isInc)
1559 Opc = X86::LOCK_INC32m;
1560 else if (isDec)
1561 Opc = X86::LOCK_DEC32m;
1562 else if (isSub) {
1563 if (isCN) {
1564 if (Predicate_i32immSExt8(Val.getNode()))
1565 Opc = X86::LOCK_SUB32mi8;
1566 else
1567 Opc = X86::LOCK_SUB32mi;
1568 } else
1569 Opc = X86::LOCK_SUB32mr;
1570 } else {
1571 if (isCN) {
1572 if (Predicate_i32immSExt8(Val.getNode()))
1573 Opc = X86::LOCK_ADD32mi8;
1574 else
1575 Opc = X86::LOCK_ADD32mi;
1576 } else
1577 Opc = X86::LOCK_ADD32mr;
1578 }
1579 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001580 case MVT::i64:
Evan Cheng37b73872009-07-30 08:33:02 +00001581 if (isInc)
1582 Opc = X86::LOCK_INC64m;
1583 else if (isDec)
1584 Opc = X86::LOCK_DEC64m;
1585 else if (isSub) {
1586 Opc = X86::LOCK_SUB64mr;
1587 if (isCN) {
1588 if (Predicate_i64immSExt8(Val.getNode()))
1589 Opc = X86::LOCK_SUB64mi8;
1590 else if (Predicate_i64immSExt32(Val.getNode()))
1591 Opc = X86::LOCK_SUB64mi32;
1592 }
1593 } else {
1594 Opc = X86::LOCK_ADD64mr;
1595 if (isCN) {
1596 if (Predicate_i64immSExt8(Val.getNode()))
1597 Opc = X86::LOCK_ADD64mi8;
1598 else if (Predicate_i64immSExt32(Val.getNode()))
1599 Opc = X86::LOCK_ADD64mi32;
1600 }
1601 }
1602 break;
1603 }
1604
1605 DebugLoc dl = Node->getDebugLoc();
Dan Gohman602b0c82009-09-25 18:54:59 +00001606 SDValue Undef = SDValue(CurDAG->getMachineNode(TargetInstrInfo::IMPLICIT_DEF,
1607 dl, NVT), 0);
Evan Cheng37b73872009-07-30 08:33:02 +00001608 SDValue MemOp = CurDAG->getMemOperand(cast<MemSDNode>(Node)->getMemOperand());
1609 if (isInc || isDec) {
1610 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, MemOp, Chain };
Dan Gohman602b0c82009-09-25 18:54:59 +00001611 SDValue Ret = SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 7), 0);
Evan Cheng37b73872009-07-30 08:33:02 +00001612 SDValue RetVals[] = { Undef, Ret };
1613 return CurDAG->getMergeValues(RetVals, 2, dl).getNode();
1614 } else {
1615 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Val, MemOp, Chain };
Dan Gohman602b0c82009-09-25 18:54:59 +00001616 SDValue Ret = SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 8), 0);
Evan Cheng37b73872009-07-30 08:33:02 +00001617 SDValue RetVals[] = { Undef, Ret };
1618 return CurDAG->getMergeValues(RetVals, 2, dl).getNode();
1619 }
1620}
1621
Dan Gohman475871a2008-07-27 21:46:04 +00001622SDNode *X86DAGToDAGISel::Select(SDValue N) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001623 SDNode *Node = N.getNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001624 EVT NVT = Node->getValueType(0);
Evan Cheng0114e942006-01-06 20:36:21 +00001625 unsigned Opc, MOpc;
1626 unsigned Opcode = Node->getOpcode();
Dale Johannesend8392542009-02-03 21:48:12 +00001627 DebugLoc dl = Node->getDebugLoc();
1628
Evan Chengf597dc72006-02-10 22:24:32 +00001629#ifndef NDEBUG
Bill Wendling12321672009-08-07 21:33:25 +00001630 DEBUG({
1631 errs() << std::string(Indent, ' ') << "Selecting: ";
1632 Node->dump(CurDAG);
1633 errs() << '\n';
1634 });
Evan Cheng23addc02006-02-10 22:46:26 +00001635 Indent += 2;
Evan Chengf597dc72006-02-10 22:24:32 +00001636#endif
1637
Dan Gohmane8be6c62008-07-17 19:10:17 +00001638 if (Node->isMachineOpcode()) {
Evan Chengf597dc72006-02-10 22:24:32 +00001639#ifndef NDEBUG
Bill Wendling12321672009-08-07 21:33:25 +00001640 DEBUG({
1641 errs() << std::string(Indent-2, ' ') << "== ";
1642 Node->dump(CurDAG);
1643 errs() << '\n';
1644 });
Evan Cheng23addc02006-02-10 22:46:26 +00001645 Indent -= 2;
Evan Chengf597dc72006-02-10 22:24:32 +00001646#endif
Evan Cheng64a752f2006-08-11 09:08:15 +00001647 return NULL; // Already selected.
Evan Cheng34167212006-02-09 00:37:58 +00001648 }
Evan Cheng38262ca2006-01-11 22:15:18 +00001649
Evan Cheng0114e942006-01-06 20:36:21 +00001650 switch (Opcode) {
Dan Gohman72677342009-08-02 16:10:52 +00001651 default: break;
1652 case X86ISD::GlobalBaseReg:
1653 return getGlobalBaseReg();
Evan Cheng020d2e82006-02-23 20:41:18 +00001654
Dan Gohman72677342009-08-02 16:10:52 +00001655 case X86ISD::ATOMOR64_DAG:
1656 return SelectAtomic64(Node, X86::ATOMOR6432);
1657 case X86ISD::ATOMXOR64_DAG:
1658 return SelectAtomic64(Node, X86::ATOMXOR6432);
1659 case X86ISD::ATOMADD64_DAG:
1660 return SelectAtomic64(Node, X86::ATOMADD6432);
1661 case X86ISD::ATOMSUB64_DAG:
1662 return SelectAtomic64(Node, X86::ATOMSUB6432);
1663 case X86ISD::ATOMNAND64_DAG:
1664 return SelectAtomic64(Node, X86::ATOMNAND6432);
1665 case X86ISD::ATOMAND64_DAG:
1666 return SelectAtomic64(Node, X86::ATOMAND6432);
1667 case X86ISD::ATOMSWAP64_DAG:
1668 return SelectAtomic64(Node, X86::ATOMSWAP6432);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00001669
Dan Gohman72677342009-08-02 16:10:52 +00001670 case ISD::ATOMIC_LOAD_ADD: {
1671 SDNode *RetVal = SelectAtomicLoadAdd(Node, NVT);
1672 if (RetVal)
1673 return RetVal;
1674 break;
1675 }
1676
1677 case ISD::SMUL_LOHI:
1678 case ISD::UMUL_LOHI: {
1679 SDValue N0 = Node->getOperand(0);
1680 SDValue N1 = Node->getOperand(1);
1681
1682 bool isSigned = Opcode == ISD::SMUL_LOHI;
Bill Wendling12321672009-08-07 21:33:25 +00001683 if (!isSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001684 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00001685 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001686 case MVT::i8: Opc = X86::MUL8r; MOpc = X86::MUL8m; break;
1687 case MVT::i16: Opc = X86::MUL16r; MOpc = X86::MUL16m; break;
1688 case MVT::i32: Opc = X86::MUL32r; MOpc = X86::MUL32m; break;
1689 case MVT::i64: Opc = X86::MUL64r; MOpc = X86::MUL64m; break;
Dan Gohman72677342009-08-02 16:10:52 +00001690 }
Bill Wendling12321672009-08-07 21:33:25 +00001691 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00001692 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00001693 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001694 case MVT::i8: Opc = X86::IMUL8r; MOpc = X86::IMUL8m; break;
1695 case MVT::i16: Opc = X86::IMUL16r; MOpc = X86::IMUL16m; break;
1696 case MVT::i32: Opc = X86::IMUL32r; MOpc = X86::IMUL32m; break;
1697 case MVT::i64: Opc = X86::IMUL64r; MOpc = X86::IMUL64m; break;
Dan Gohman72677342009-08-02 16:10:52 +00001698 }
Bill Wendling12321672009-08-07 21:33:25 +00001699 }
Dan Gohman72677342009-08-02 16:10:52 +00001700
1701 unsigned LoReg, HiReg;
Owen Anderson825b72b2009-08-11 20:47:22 +00001702 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00001703 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001704 case MVT::i8: LoReg = X86::AL; HiReg = X86::AH; break;
1705 case MVT::i16: LoReg = X86::AX; HiReg = X86::DX; break;
1706 case MVT::i32: LoReg = X86::EAX; HiReg = X86::EDX; break;
1707 case MVT::i64: LoReg = X86::RAX; HiReg = X86::RDX; break;
Dan Gohman72677342009-08-02 16:10:52 +00001708 }
1709
1710 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
1711 bool foldedLoad = TryFoldLoad(N, N1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Bill Wendling12321672009-08-07 21:33:25 +00001712 // Multiply is commmutative.
Dan Gohman72677342009-08-02 16:10:52 +00001713 if (!foldedLoad) {
1714 foldedLoad = TryFoldLoad(N, N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
1715 if (foldedLoad)
1716 std::swap(N0, N1);
1717 }
1718
1719 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, LoReg,
1720 N0, SDValue()).getValue(1);
1721
1722 if (foldedLoad) {
1723 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N1.getOperand(0),
1724 InFlag };
1725 SDNode *CNode =
Dan Gohman602b0c82009-09-25 18:54:59 +00001726 CurDAG->getMachineNode(MOpc, dl, MVT::Other, MVT::Flag, Ops,
1727 array_lengthof(Ops));
Dan Gohman72677342009-08-02 16:10:52 +00001728 InFlag = SDValue(CNode, 1);
1729 // Update the chain.
1730 ReplaceUses(N1.getValue(1), SDValue(CNode, 0));
1731 } else {
1732 InFlag =
Dan Gohman602b0c82009-09-25 18:54:59 +00001733 SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Flag, N1, InFlag), 0);
Dan Gohman72677342009-08-02 16:10:52 +00001734 }
1735
1736 // Copy the low half of the result, if it is needed.
1737 if (!N.getValue(0).use_empty()) {
1738 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
1739 LoReg, NVT, InFlag);
1740 InFlag = Result.getValue(2);
1741 ReplaceUses(N.getValue(0), Result);
1742#ifndef NDEBUG
Bill Wendling12321672009-08-07 21:33:25 +00001743 DEBUG({
1744 errs() << std::string(Indent-2, ' ') << "=> ";
1745 Result.getNode()->dump(CurDAG);
1746 errs() << '\n';
1747 });
Dan Gohman72677342009-08-02 16:10:52 +00001748#endif
1749 }
1750 // Copy the high half of the result, if it is needed.
1751 if (!N.getValue(1).use_empty()) {
1752 SDValue Result;
1753 if (HiReg == X86::AH && Subtarget->is64Bit()) {
1754 // Prevent use of AH in a REX instruction by referencing AX instead.
1755 // Shift it down 8 bits.
1756 Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001757 X86::AX, MVT::i16, InFlag);
Dan Gohman72677342009-08-02 16:10:52 +00001758 InFlag = Result.getValue(2);
Dan Gohman602b0c82009-09-25 18:54:59 +00001759 Result = SDValue(CurDAG->getMachineNode(X86::SHR16ri, dl, MVT::i16,
1760 Result,
Owen Anderson825b72b2009-08-11 20:47:22 +00001761 CurDAG->getTargetConstant(8, MVT::i8)), 0);
Dan Gohman72677342009-08-02 16:10:52 +00001762 // Then truncate it down to i8.
Dan Gohman6a402dc2009-08-19 18:16:17 +00001763 Result = CurDAG->getTargetExtractSubreg(X86::SUBREG_8BIT, dl,
1764 MVT::i8, Result);
Dan Gohman72677342009-08-02 16:10:52 +00001765 } else {
1766 Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
1767 HiReg, NVT, InFlag);
1768 InFlag = Result.getValue(2);
1769 }
1770 ReplaceUses(N.getValue(1), Result);
1771#ifndef NDEBUG
Bill Wendling12321672009-08-07 21:33:25 +00001772 DEBUG({
1773 errs() << std::string(Indent-2, ' ') << "=> ";
1774 Result.getNode()->dump(CurDAG);
1775 errs() << '\n';
1776 });
Dan Gohman72677342009-08-02 16:10:52 +00001777#endif
1778 }
1779
1780#ifndef NDEBUG
1781 Indent -= 2;
1782#endif
1783
1784 return NULL;
1785 }
1786
1787 case ISD::SDIVREM:
1788 case ISD::UDIVREM: {
1789 SDValue N0 = Node->getOperand(0);
1790 SDValue N1 = Node->getOperand(1);
1791
1792 bool isSigned = Opcode == ISD::SDIVREM;
Bill Wendling12321672009-08-07 21:33:25 +00001793 if (!isSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001794 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00001795 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001796 case MVT::i8: Opc = X86::DIV8r; MOpc = X86::DIV8m; break;
1797 case MVT::i16: Opc = X86::DIV16r; MOpc = X86::DIV16m; break;
1798 case MVT::i32: Opc = X86::DIV32r; MOpc = X86::DIV32m; break;
1799 case MVT::i64: Opc = X86::DIV64r; MOpc = X86::DIV64m; break;
Dan Gohman72677342009-08-02 16:10:52 +00001800 }
Bill Wendling12321672009-08-07 21:33:25 +00001801 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00001802 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00001803 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001804 case MVT::i8: Opc = X86::IDIV8r; MOpc = X86::IDIV8m; break;
1805 case MVT::i16: Opc = X86::IDIV16r; MOpc = X86::IDIV16m; break;
1806 case MVT::i32: Opc = X86::IDIV32r; MOpc = X86::IDIV32m; break;
1807 case MVT::i64: Opc = X86::IDIV64r; MOpc = X86::IDIV64m; break;
Dan Gohman72677342009-08-02 16:10:52 +00001808 }
Bill Wendling12321672009-08-07 21:33:25 +00001809 }
Dan Gohman72677342009-08-02 16:10:52 +00001810
1811 unsigned LoReg, HiReg;
1812 unsigned ClrOpcode, SExtOpcode;
Owen Anderson825b72b2009-08-11 20:47:22 +00001813 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00001814 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001815 case MVT::i8:
Dan Gohman72677342009-08-02 16:10:52 +00001816 LoReg = X86::AL; HiReg = X86::AH;
1817 ClrOpcode = 0;
1818 SExtOpcode = X86::CBW;
1819 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001820 case MVT::i16:
Dan Gohman72677342009-08-02 16:10:52 +00001821 LoReg = X86::AX; HiReg = X86::DX;
1822 ClrOpcode = X86::MOV16r0;
1823 SExtOpcode = X86::CWD;
1824 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001825 case MVT::i32:
Dan Gohman72677342009-08-02 16:10:52 +00001826 LoReg = X86::EAX; HiReg = X86::EDX;
1827 ClrOpcode = X86::MOV32r0;
1828 SExtOpcode = X86::CDQ;
1829 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001830 case MVT::i64:
Dan Gohman72677342009-08-02 16:10:52 +00001831 LoReg = X86::RAX; HiReg = X86::RDX;
1832 ClrOpcode = ~0U; // NOT USED.
1833 SExtOpcode = X86::CQO;
Evan Cheng37b73872009-07-30 08:33:02 +00001834 break;
1835 }
1836
Dan Gohman72677342009-08-02 16:10:52 +00001837 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
1838 bool foldedLoad = TryFoldLoad(N, N1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
1839 bool signBitIsZero = CurDAG->SignBitIsZero(N0);
Dan Gohman525178c2007-10-08 18:33:35 +00001840
Dan Gohman72677342009-08-02 16:10:52 +00001841 SDValue InFlag;
Owen Anderson825b72b2009-08-11 20:47:22 +00001842 if (NVT == MVT::i8 && (!isSigned || signBitIsZero)) {
Dan Gohman72677342009-08-02 16:10:52 +00001843 // Special case for div8, just use a move with zero extension to AX to
1844 // clear the upper 8 bits (AH).
1845 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Move, Chain;
1846 if (TryFoldLoad(N, N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4)) {
1847 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N0.getOperand(0) };
1848 Move =
Dan Gohman602b0c82009-09-25 18:54:59 +00001849 SDValue(CurDAG->getMachineNode(X86::MOVZX16rm8, dl, MVT::i16,
1850 MVT::Other, Ops,
1851 array_lengthof(Ops)), 0);
Dan Gohman72677342009-08-02 16:10:52 +00001852 Chain = Move.getValue(1);
1853 ReplaceUses(N0.getValue(1), Chain);
Evan Cheng0114e942006-01-06 20:36:21 +00001854 } else {
Dan Gohman72677342009-08-02 16:10:52 +00001855 Move =
Dan Gohman602b0c82009-09-25 18:54:59 +00001856 SDValue(CurDAG->getMachineNode(X86::MOVZX16rr8, dl, MVT::i16, N0),0);
Dan Gohman72677342009-08-02 16:10:52 +00001857 Chain = CurDAG->getEntryNode();
1858 }
1859 Chain = CurDAG->getCopyToReg(Chain, dl, X86::AX, Move, SDValue());
1860 InFlag = Chain.getValue(1);
1861 } else {
1862 InFlag =
1863 CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl,
1864 LoReg, N0, SDValue()).getValue(1);
1865 if (isSigned && !signBitIsZero) {
1866 // Sign extend the low part into the high part.
Evan Cheng7e9b26f2006-02-09 07:17:49 +00001867 InFlag =
Dan Gohman602b0c82009-09-25 18:54:59 +00001868 SDValue(CurDAG->getMachineNode(SExtOpcode, dl, MVT::Flag, InFlag),0);
Dan Gohman72677342009-08-02 16:10:52 +00001869 } else {
1870 // Zero out the high part, effectively zero extending the input.
1871 SDValue ClrNode;
Evan Cheng0114e942006-01-06 20:36:21 +00001872
Owen Anderson825b72b2009-08-11 20:47:22 +00001873 if (NVT.getSimpleVT() == MVT::i64) {
Dan Gohman602b0c82009-09-25 18:54:59 +00001874 ClrNode = SDValue(CurDAG->getMachineNode(X86::MOV32r0, dl, MVT::i32),
Dan Gohman72677342009-08-02 16:10:52 +00001875 0);
1876 // We just did a 32-bit clear, insert it into a 64-bit register to
1877 // clear the whole 64-bit reg.
1878 SDValue Undef =
Dan Gohman602b0c82009-09-25 18:54:59 +00001879 SDValue(CurDAG->getMachineNode(TargetInstrInfo::IMPLICIT_DEF,
1880 dl, MVT::i64), 0);
Dan Gohman72677342009-08-02 16:10:52 +00001881 SDValue SubRegNo =
Owen Anderson825b72b2009-08-11 20:47:22 +00001882 CurDAG->getTargetConstant(X86::SUBREG_32BIT, MVT::i32);
Dan Gohman72677342009-08-02 16:10:52 +00001883 ClrNode =
Dan Gohman602b0c82009-09-25 18:54:59 +00001884 SDValue(CurDAG->getMachineNode(TargetInstrInfo::INSERT_SUBREG, dl,
1885 MVT::i64, Undef, ClrNode, SubRegNo),
Dan Gohman72677342009-08-02 16:10:52 +00001886 0);
Dan Gohman525178c2007-10-08 18:33:35 +00001887 } else {
Dan Gohman602b0c82009-09-25 18:54:59 +00001888 ClrNode = SDValue(CurDAG->getMachineNode(ClrOpcode, dl, NVT), 0);
Dan Gohman525178c2007-10-08 18:33:35 +00001889 }
Dan Gohman72677342009-08-02 16:10:52 +00001890
1891 InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, HiReg,
1892 ClrNode, InFlag).getValue(1);
Dan Gohman525178c2007-10-08 18:33:35 +00001893 }
Evan Cheng948f3432006-01-06 23:19:29 +00001894 }
Dan Gohman525178c2007-10-08 18:33:35 +00001895
Dan Gohman72677342009-08-02 16:10:52 +00001896 if (foldedLoad) {
1897 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N1.getOperand(0),
1898 InFlag };
1899 SDNode *CNode =
Dan Gohman602b0c82009-09-25 18:54:59 +00001900 CurDAG->getMachineNode(MOpc, dl, MVT::Other, MVT::Flag, Ops,
1901 array_lengthof(Ops));
Dan Gohman72677342009-08-02 16:10:52 +00001902 InFlag = SDValue(CNode, 1);
1903 // Update the chain.
1904 ReplaceUses(N1.getValue(1), SDValue(CNode, 0));
1905 } else {
1906 InFlag =
Dan Gohman602b0c82009-09-25 18:54:59 +00001907 SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Flag, N1, InFlag), 0);
Dan Gohman72677342009-08-02 16:10:52 +00001908 }
Evan Cheng948f3432006-01-06 23:19:29 +00001909
Dan Gohman72677342009-08-02 16:10:52 +00001910 // Copy the division (low) result, if it is needed.
1911 if (!N.getValue(0).use_empty()) {
1912 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
1913 LoReg, NVT, InFlag);
1914 InFlag = Result.getValue(2);
1915 ReplaceUses(N.getValue(0), Result);
1916#ifndef NDEBUG
Bill Wendling12321672009-08-07 21:33:25 +00001917 DEBUG({
1918 errs() << std::string(Indent-2, ' ') << "=> ";
1919 Result.getNode()->dump(CurDAG);
1920 errs() << '\n';
1921 });
Dan Gohman72677342009-08-02 16:10:52 +00001922#endif
1923 }
1924 // Copy the remainder (high) result, if it is needed.
1925 if (!N.getValue(1).use_empty()) {
1926 SDValue Result;
1927 if (HiReg == X86::AH && Subtarget->is64Bit()) {
1928 // Prevent use of AH in a REX instruction by referencing AX instead.
1929 // Shift it down 8 bits.
1930 Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001931 X86::AX, MVT::i16, InFlag);
Dan Gohmana37c9f72007-09-25 18:23:27 +00001932 InFlag = Result.getValue(2);
Dan Gohman602b0c82009-09-25 18:54:59 +00001933 Result = SDValue(CurDAG->getMachineNode(X86::SHR16ri, dl, MVT::i16,
Dan Gohman72677342009-08-02 16:10:52 +00001934 Result,
Owen Anderson825b72b2009-08-11 20:47:22 +00001935 CurDAG->getTargetConstant(8, MVT::i8)),
Dan Gohman72677342009-08-02 16:10:52 +00001936 0);
1937 // Then truncate it down to i8.
Dan Gohman6a402dc2009-08-19 18:16:17 +00001938 Result = CurDAG->getTargetExtractSubreg(X86::SUBREG_8BIT, dl,
1939 MVT::i8, Result);
Dan Gohman72677342009-08-02 16:10:52 +00001940 } else {
1941 Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
1942 HiReg, NVT, InFlag);
1943 InFlag = Result.getValue(2);
Evan Chengf7ef26e2007-08-09 21:59:35 +00001944 }
Dan Gohman72677342009-08-02 16:10:52 +00001945 ReplaceUses(N.getValue(1), Result);
Dan Gohmana37c9f72007-09-25 18:23:27 +00001946#ifndef NDEBUG
Bill Wendling12321672009-08-07 21:33:25 +00001947 DEBUG({
1948 errs() << std::string(Indent-2, ' ') << "=> ";
1949 Result.getNode()->dump(CurDAG);
1950 errs() << '\n';
1951 });
Dan Gohmana37c9f72007-09-25 18:23:27 +00001952#endif
Dan Gohman72677342009-08-02 16:10:52 +00001953 }
Evan Chengf597dc72006-02-10 22:24:32 +00001954
1955#ifndef NDEBUG
Dan Gohman72677342009-08-02 16:10:52 +00001956 Indent -= 2;
Evan Chengf597dc72006-02-10 22:24:32 +00001957#endif
Evan Cheng64a752f2006-08-11 09:08:15 +00001958
Dan Gohman72677342009-08-02 16:10:52 +00001959 return NULL;
1960 }
1961
Dan Gohman6a402dc2009-08-19 18:16:17 +00001962 case X86ISD::CMP: {
Dan Gohman6a402dc2009-08-19 18:16:17 +00001963 SDValue N0 = Node->getOperand(0);
1964 SDValue N1 = Node->getOperand(1);
1965
1966 // Look for (X86cmp (and $op, $imm), 0) and see if we can convert it to
1967 // use a smaller encoding.
1968 if (N0.getNode()->getOpcode() == ISD::AND && N0.getNode()->hasOneUse() &&
1969 N0.getValueType() != MVT::i8 &&
1970 X86::isZeroNode(N1)) {
1971 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getNode()->getOperand(1));
1972 if (!C) break;
1973
1974 // For example, convert "testl %eax, $8" to "testb %al, $8"
1975 if ((C->getZExtValue() & ~UINT64_C(0xff)) == 0) {
1976 SDValue Imm = CurDAG->getTargetConstant(C->getZExtValue(), MVT::i8);
1977 SDValue Reg = N0.getNode()->getOperand(0);
1978
1979 // On x86-32, only the ABCD registers have 8-bit subregisters.
1980 if (!Subtarget->is64Bit()) {
1981 TargetRegisterClass *TRC = 0;
1982 switch (N0.getValueType().getSimpleVT().SimpleTy) {
1983 case MVT::i32: TRC = &X86::GR32_ABCDRegClass; break;
1984 case MVT::i16: TRC = &X86::GR16_ABCDRegClass; break;
1985 default: llvm_unreachable("Unsupported TEST operand type!");
1986 }
1987 SDValue RC = CurDAG->getTargetConstant(TRC->getID(), MVT::i32);
Dan Gohman602b0c82009-09-25 18:54:59 +00001988 Reg = SDValue(CurDAG->getMachineNode(X86::COPY_TO_REGCLASS, dl,
1989 Reg.getValueType(), Reg, RC), 0);
Dan Gohman6a402dc2009-08-19 18:16:17 +00001990 }
1991
1992 // Extract the l-register.
1993 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::SUBREG_8BIT, dl,
1994 MVT::i8, Reg);
1995
1996 // Emit a testb.
Dan Gohman602b0c82009-09-25 18:54:59 +00001997 return CurDAG->getMachineNode(X86::TEST8ri, dl, MVT::i32, Subreg, Imm);
Dan Gohman6a402dc2009-08-19 18:16:17 +00001998 }
1999
2000 // For example, "testl %eax, $2048" to "testb %ah, $8".
2001 if ((C->getZExtValue() & ~UINT64_C(0xff00)) == 0) {
2002 // Shift the immediate right by 8 bits.
2003 SDValue ShiftedImm = CurDAG->getTargetConstant(C->getZExtValue() >> 8,
2004 MVT::i8);
2005 SDValue Reg = N0.getNode()->getOperand(0);
2006
2007 // Put the value in an ABCD register.
2008 TargetRegisterClass *TRC = 0;
2009 switch (N0.getValueType().getSimpleVT().SimpleTy) {
2010 case MVT::i64: TRC = &X86::GR64_ABCDRegClass; break;
2011 case MVT::i32: TRC = &X86::GR32_ABCDRegClass; break;
2012 case MVT::i16: TRC = &X86::GR16_ABCDRegClass; break;
2013 default: llvm_unreachable("Unsupported TEST operand type!");
2014 }
2015 SDValue RC = CurDAG->getTargetConstant(TRC->getID(), MVT::i32);
Dan Gohman602b0c82009-09-25 18:54:59 +00002016 Reg = SDValue(CurDAG->getMachineNode(X86::COPY_TO_REGCLASS, dl,
2017 Reg.getValueType(), Reg, RC), 0);
Dan Gohman6a402dc2009-08-19 18:16:17 +00002018
2019 // Extract the h-register.
2020 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::SUBREG_8BIT_HI, dl,
2021 MVT::i8, Reg);
2022
2023 // Emit a testb. No special NOREX tricks are needed since there's
2024 // only one GPR operand!
Dan Gohman602b0c82009-09-25 18:54:59 +00002025 return CurDAG->getMachineNode(X86::TEST8ri, dl, MVT::i32,
2026 Subreg, ShiftedImm);
Dan Gohman6a402dc2009-08-19 18:16:17 +00002027 }
2028
2029 // For example, "testl %eax, $32776" to "testw %ax, $32776".
2030 if ((C->getZExtValue() & ~UINT64_C(0xffff)) == 0 &&
2031 N0.getValueType() != MVT::i16) {
2032 SDValue Imm = CurDAG->getTargetConstant(C->getZExtValue(), MVT::i16);
2033 SDValue Reg = N0.getNode()->getOperand(0);
2034
2035 // Extract the 16-bit subregister.
2036 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::SUBREG_16BIT, dl,
2037 MVT::i16, Reg);
2038
2039 // Emit a testw.
Dan Gohman602b0c82009-09-25 18:54:59 +00002040 return CurDAG->getMachineNode(X86::TEST16ri, dl, MVT::i32, Subreg, Imm);
Dan Gohman6a402dc2009-08-19 18:16:17 +00002041 }
2042
2043 // For example, "testq %rax, $268468232" to "testl %eax, $268468232".
2044 if ((C->getZExtValue() & ~UINT64_C(0xffffffff)) == 0 &&
2045 N0.getValueType() == MVT::i64) {
2046 SDValue Imm = CurDAG->getTargetConstant(C->getZExtValue(), MVT::i32);
2047 SDValue Reg = N0.getNode()->getOperand(0);
2048
2049 // Extract the 32-bit subregister.
2050 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::SUBREG_32BIT, dl,
2051 MVT::i32, Reg);
2052
2053 // Emit a testl.
Dan Gohman602b0c82009-09-25 18:54:59 +00002054 return CurDAG->getMachineNode(X86::TEST32ri, dl, MVT::i32, Subreg, Imm);
Dan Gohman6a402dc2009-08-19 18:16:17 +00002055 }
2056 }
2057 break;
2058 }
Chris Lattnerc961eea2005-11-16 01:54:32 +00002059 }
2060
Evan Cheng9ade2182006-08-26 05:34:46 +00002061 SDNode *ResNode = SelectCode(N);
Evan Cheng64a752f2006-08-11 09:08:15 +00002062
Evan Chengf597dc72006-02-10 22:24:32 +00002063#ifndef NDEBUG
Bill Wendling12321672009-08-07 21:33:25 +00002064 DEBUG({
2065 errs() << std::string(Indent-2, ' ') << "=> ";
2066 if (ResNode == NULL || ResNode == N.getNode())
2067 N.getNode()->dump(CurDAG);
2068 else
2069 ResNode->dump(CurDAG);
2070 errs() << '\n';
2071 });
Evan Cheng23addc02006-02-10 22:46:26 +00002072 Indent -= 2;
Evan Chengf597dc72006-02-10 22:24:32 +00002073#endif
Evan Cheng64a752f2006-08-11 09:08:15 +00002074
2075 return ResNode;
Chris Lattnerc961eea2005-11-16 01:54:32 +00002076}
2077
Chris Lattnerc0bad572006-06-08 18:03:49 +00002078bool X86DAGToDAGISel::
Dan Gohman475871a2008-07-27 21:46:04 +00002079SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode,
Dan Gohmanf350b272008-08-23 02:25:05 +00002080 std::vector<SDValue> &OutOps) {
Rafael Espindola094fad32009-04-08 21:14:34 +00002081 SDValue Op0, Op1, Op2, Op3, Op4;
Chris Lattnerc0bad572006-06-08 18:03:49 +00002082 switch (ConstraintCode) {
2083 case 'o': // offsetable ??
2084 case 'v': // not offsetable ??
2085 default: return true;
2086 case 'm': // memory
Rafael Espindola094fad32009-04-08 21:14:34 +00002087 if (!SelectAddr(Op, Op, Op0, Op1, Op2, Op3, Op4))
Chris Lattnerc0bad572006-06-08 18:03:49 +00002088 return true;
2089 break;
2090 }
2091
Evan Cheng04699902006-08-26 01:05:16 +00002092 OutOps.push_back(Op0);
2093 OutOps.push_back(Op1);
2094 OutOps.push_back(Op2);
2095 OutOps.push_back(Op3);
Rafael Espindola094fad32009-04-08 21:14:34 +00002096 OutOps.push_back(Op4);
Chris Lattnerc0bad572006-06-08 18:03:49 +00002097 return false;
2098}
2099
Chris Lattnerc961eea2005-11-16 01:54:32 +00002100/// createX86ISelDag - This pass converts a legalized DAG into a
2101/// X86-specific DAG, ready for instruction scheduling.
2102///
Bill Wendling98a366d2009-04-29 23:29:43 +00002103FunctionPass *llvm::createX86ISelDag(X86TargetMachine &TM,
2104 llvm::CodeGenOpt::Level OptLevel) {
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +00002105 return new X86DAGToDAGISel(TM, OptLevel);
Chris Lattnerc961eea2005-11-16 01:54:32 +00002106}