blob: 612b9ac448cc19226bae918661e0ccec36e41d53 [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Misha Brukman08a6c762004-09-03 18:25:53 +000020#include "VirtRegMap.h"
Chris Lattner015959e2004-05-01 21:24:39 +000021#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000022#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/LiveVariables.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000026#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000028#include "llvm/CodeGen/Passes.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000029#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000030#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000031#include "llvm/Target/TargetInstrInfo.h"
32#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000033#include "llvm/Target/TargetOptions.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000034#include "llvm/Support/CommandLine.h"
35#include "llvm/Support/Debug.h"
36#include "llvm/ADT/Statistic.h"
37#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000038#include <algorithm>
Jeff Cohen97af7512006-12-02 02:22:01 +000039#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000040using namespace llvm;
41
Dan Gohman844731a2008-05-13 00:00:25 +000042// Hidden options for help debugging.
43static cl::opt<bool> DisableReMat("disable-rematerialization",
44 cl::init(false), cl::Hidden);
Evan Cheng81a03822007-11-17 00:40:40 +000045
Dan Gohman844731a2008-05-13 00:00:25 +000046static cl::opt<bool> SplitAtBB("split-intervals-at-bb",
47 cl::init(true), cl::Hidden);
48static cl::opt<int> SplitLimit("split-limit",
49 cl::init(-1), cl::Hidden);
Evan Chengbc165e42007-08-16 07:24:22 +000050
Dan Gohman4c8f8702008-07-25 15:08:37 +000051static cl::opt<bool> EnableAggressiveRemat("aggressive-remat", cl::Hidden);
52
Owen Andersonae339ba2008-08-19 00:17:30 +000053static cl::opt<bool> EnableFastSpilling("fast-spill",
54 cl::init(false), cl::Hidden);
55
Chris Lattnercd3245a2006-12-19 22:41:21 +000056STATISTIC(numIntervals, "Number of original intervals");
Evan Cheng0cbb1162007-11-29 01:06:25 +000057STATISTIC(numFolds , "Number of loads/stores folded into instructions");
58STATISTIC(numSplits , "Number of intervals split");
Chris Lattnercd3245a2006-12-19 22:41:21 +000059
Devang Patel19974732007-05-03 01:11:54 +000060char LiveIntervals::ID = 0;
Dan Gohman844731a2008-05-13 00:00:25 +000061static RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000062
Chris Lattnerf7da2c72006-08-24 22:43:55 +000063void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman6d69ba82008-07-25 00:02:30 +000064 AU.addRequired<AliasAnalysis>();
65 AU.addPreserved<AliasAnalysis>();
David Greene25133302007-06-08 17:18:56 +000066 AU.addPreserved<LiveVariables>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000067 AU.addRequired<LiveVariables>();
Bill Wendling67d65bb2008-01-04 20:54:55 +000068 AU.addPreservedID(MachineLoopInfoID);
69 AU.addPreservedID(MachineDominatorsID);
Owen Anderson95dad832008-10-07 20:22:28 +000070
71 if (!StrongPHIElim) {
72 AU.addPreservedID(PHIEliminationID);
73 AU.addRequiredID(PHIEliminationID);
74 }
75
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000076 AU.addRequiredID(TwoAddressInstructionPassID);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000077 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000078}
79
Chris Lattnerf7da2c72006-08-24 22:43:55 +000080void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000081 // Free the live intervals themselves.
Owen Anderson20e28392008-08-13 22:08:30 +000082 for (DenseMap<unsigned, LiveInterval*>::iterator I = r2iMap_.begin(),
Owen Anderson03857b22008-08-13 21:49:13 +000083 E = r2iMap_.end(); I != E; ++I)
84 delete I->second;
85
Evan Cheng3f32d652008-06-04 09:18:41 +000086 MBB2IdxMap.clear();
Evan Cheng4ca980e2007-10-17 02:10:22 +000087 Idx2MBBMap.clear();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000088 mi2iMap_.clear();
89 i2miMap_.clear();
90 r2iMap_.clear();
Evan Chengdd199d22007-09-06 01:07:24 +000091 // Release VNInfo memroy regions after all VNInfo objects are dtor'd.
92 VNInfoAllocator.Reset();
Evan Cheng1ed99222008-07-19 00:37:25 +000093 while (!ClonedMIs.empty()) {
94 MachineInstr *MI = ClonedMIs.back();
95 ClonedMIs.pop_back();
96 mf_->DeleteMachineInstr(MI);
97 }
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000098}
99
Owen Anderson80b3ce62008-05-28 20:54:50 +0000100void LiveIntervals::computeNumbering() {
101 Index2MiMap OldI2MI = i2miMap_;
Owen Anderson7fbad272008-07-23 21:37:49 +0000102 std::vector<IdxMBBPair> OldI2MBB = Idx2MBBMap;
Owen Anderson80b3ce62008-05-28 20:54:50 +0000103
104 Idx2MBBMap.clear();
105 MBB2IdxMap.clear();
106 mi2iMap_.clear();
107 i2miMap_.clear();
108
Owen Andersona1566f22008-07-22 22:46:49 +0000109 FunctionSize = 0;
110
Chris Lattner428b92e2006-09-15 03:57:23 +0000111 // Number MachineInstrs and MachineBasicBlocks.
112 // Initialize MBB indexes to a sentinal.
Evan Cheng549f27d32007-08-13 23:45:17 +0000113 MBB2IdxMap.resize(mf_->getNumBlockIDs(), std::make_pair(~0U,~0U));
Chris Lattner428b92e2006-09-15 03:57:23 +0000114
115 unsigned MIIndex = 0;
116 for (MachineFunction::iterator MBB = mf_->begin(), E = mf_->end();
117 MBB != E; ++MBB) {
Evan Cheng549f27d32007-08-13 23:45:17 +0000118 unsigned StartIdx = MIIndex;
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000119
Owen Anderson7fbad272008-07-23 21:37:49 +0000120 // Insert an empty slot at the beginning of each block.
121 MIIndex += InstrSlots::NUM;
122 i2miMap_.push_back(0);
123
Chris Lattner428b92e2006-09-15 03:57:23 +0000124 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
125 I != E; ++I) {
126 bool inserted = mi2iMap_.insert(std::make_pair(I, MIIndex)).second;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000127 assert(inserted && "multiple MachineInstr -> index mappings");
Devang Patel59500c82008-11-21 20:00:59 +0000128 inserted = true;
Chris Lattner428b92e2006-09-15 03:57:23 +0000129 i2miMap_.push_back(I);
130 MIIndex += InstrSlots::NUM;
Owen Andersona1566f22008-07-22 22:46:49 +0000131 FunctionSize++;
Owen Anderson7fbad272008-07-23 21:37:49 +0000132
Evan Cheng4ed43292008-10-18 05:21:37 +0000133 // Insert max(1, numdefs) empty slots after every instruction.
Evan Cheng99fe34b2008-10-18 05:18:55 +0000134 unsigned Slots = I->getDesc().getNumDefs();
135 if (Slots == 0)
136 Slots = 1;
137 MIIndex += InstrSlots::NUM * Slots;
138 while (Slots--)
139 i2miMap_.push_back(0);
Owen Anderson35578012008-06-16 07:10:49 +0000140 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000141
Owen Anderson1fbb4542008-06-16 16:58:24 +0000142 // Set the MBB2IdxMap entry for this MBB.
143 MBB2IdxMap[MBB->getNumber()] = std::make_pair(StartIdx, MIIndex - 1);
144 Idx2MBBMap.push_back(std::make_pair(StartIdx, MBB));
Chris Lattner428b92e2006-09-15 03:57:23 +0000145 }
Evan Cheng4ca980e2007-10-17 02:10:22 +0000146 std::sort(Idx2MBBMap.begin(), Idx2MBBMap.end(), Idx2MBBCompare());
Owen Anderson80b3ce62008-05-28 20:54:50 +0000147
148 if (!OldI2MI.empty())
Owen Anderson788d0412008-08-06 18:35:45 +0000149 for (iterator OI = begin(), OE = end(); OI != OE; ++OI) {
Owen Anderson03857b22008-08-13 21:49:13 +0000150 for (LiveInterval::iterator LI = OI->second->begin(),
151 LE = OI->second->end(); LI != LE; ++LI) {
Owen Anderson4b5b2092008-05-29 18:15:49 +0000152
Owen Anderson7eec0c22008-05-29 23:01:22 +0000153 // Remap the start index of the live range to the corresponding new
154 // number, or our best guess at what it _should_ correspond to if the
155 // original instruction has been erased. This is either the following
156 // instruction or its predecessor.
Owen Anderson7fbad272008-07-23 21:37:49 +0000157 unsigned index = LI->start / InstrSlots::NUM;
Owen Anderson7eec0c22008-05-29 23:01:22 +0000158 unsigned offset = LI->start % InstrSlots::NUM;
Owen Anderson0a7615a2008-07-25 23:06:59 +0000159 if (offset == InstrSlots::LOAD) {
Owen Anderson7fbad272008-07-23 21:37:49 +0000160 std::vector<IdxMBBPair>::const_iterator I =
Owen Andersond7dcbec2008-07-25 19:50:48 +0000161 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), LI->start);
Owen Anderson7fbad272008-07-23 21:37:49 +0000162 // Take the pair containing the index
163 std::vector<IdxMBBPair>::const_iterator J =
Owen Andersona0c032f2008-07-29 21:15:44 +0000164 (I == OldI2MBB.end() && OldI2MBB.size()>0) ? (I-1): I;
Owen Anderson7eec0c22008-05-29 23:01:22 +0000165
Owen Anderson7fbad272008-07-23 21:37:49 +0000166 LI->start = getMBBStartIdx(J->second);
167 } else {
168 LI->start = mi2iMap_[OldI2MI[index]] + offset;
Owen Anderson7eec0c22008-05-29 23:01:22 +0000169 }
170
171 // Remap the ending index in the same way that we remapped the start,
172 // except for the final step where we always map to the immediately
173 // following instruction.
Owen Andersond7dcbec2008-07-25 19:50:48 +0000174 index = (LI->end - 1) / InstrSlots::NUM;
Owen Anderson7fbad272008-07-23 21:37:49 +0000175 offset = LI->end % InstrSlots::NUM;
Owen Anderson9382b932008-07-30 00:22:56 +0000176 if (offset == InstrSlots::LOAD) {
177 // VReg dies at end of block.
Owen Anderson7fbad272008-07-23 21:37:49 +0000178 std::vector<IdxMBBPair>::const_iterator I =
Owen Andersond7dcbec2008-07-25 19:50:48 +0000179 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), LI->end);
Owen Anderson9382b932008-07-30 00:22:56 +0000180 --I;
Owen Anderson7fbad272008-07-23 21:37:49 +0000181
Owen Anderson9382b932008-07-30 00:22:56 +0000182 LI->end = getMBBEndIdx(I->second) + 1;
Owen Anderson4b5b2092008-05-29 18:15:49 +0000183 } else {
Owen Andersond7dcbec2008-07-25 19:50:48 +0000184 unsigned idx = index;
Owen Anderson8d0cc0a2008-07-25 21:07:13 +0000185 while (index < OldI2MI.size() && !OldI2MI[index]) ++index;
186
187 if (index != OldI2MI.size())
188 LI->end = mi2iMap_[OldI2MI[index]] + (idx == index ? offset : 0);
189 else
190 LI->end = InstrSlots::NUM * i2miMap_.size();
Owen Anderson4b5b2092008-05-29 18:15:49 +0000191 }
Owen Anderson788d0412008-08-06 18:35:45 +0000192 }
193
Owen Anderson03857b22008-08-13 21:49:13 +0000194 for (LiveInterval::vni_iterator VNI = OI->second->vni_begin(),
195 VNE = OI->second->vni_end(); VNI != VNE; ++VNI) {
Owen Anderson788d0412008-08-06 18:35:45 +0000196 VNInfo* vni = *VNI;
Owen Anderson745825f42008-05-28 22:40:08 +0000197
Owen Anderson7eec0c22008-05-29 23:01:22 +0000198 // Remap the VNInfo def index, which works the same as the
Owen Anderson788d0412008-08-06 18:35:45 +0000199 // start indices above. VN's with special sentinel defs
200 // don't need to be remapped.
Owen Anderson91292392008-07-30 17:42:47 +0000201 if (vni->def != ~0U && vni->def != ~1U) {
Owen Anderson788d0412008-08-06 18:35:45 +0000202 unsigned index = vni->def / InstrSlots::NUM;
203 unsigned offset = vni->def % InstrSlots::NUM;
Owen Anderson91292392008-07-30 17:42:47 +0000204 if (offset == InstrSlots::LOAD) {
205 std::vector<IdxMBBPair>::const_iterator I =
Owen Anderson0a7615a2008-07-25 23:06:59 +0000206 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), vni->def);
Owen Anderson91292392008-07-30 17:42:47 +0000207 // Take the pair containing the index
208 std::vector<IdxMBBPair>::const_iterator J =
Owen Andersona0c032f2008-07-29 21:15:44 +0000209 (I == OldI2MBB.end() && OldI2MBB.size()>0) ? (I-1): I;
Owen Anderson7eec0c22008-05-29 23:01:22 +0000210
Owen Anderson91292392008-07-30 17:42:47 +0000211 vni->def = getMBBStartIdx(J->second);
212 } else {
213 vni->def = mi2iMap_[OldI2MI[index]] + offset;
214 }
Owen Anderson7eec0c22008-05-29 23:01:22 +0000215 }
Owen Anderson745825f42008-05-28 22:40:08 +0000216
Owen Anderson7eec0c22008-05-29 23:01:22 +0000217 // Remap the VNInfo kill indices, which works the same as
218 // the end indices above.
Owen Anderson4b5b2092008-05-29 18:15:49 +0000219 for (size_t i = 0; i < vni->kills.size(); ++i) {
Owen Anderson9382b932008-07-30 00:22:56 +0000220 // PHI kills don't need to be remapped.
221 if (!vni->kills[i]) continue;
222
Owen Anderson788d0412008-08-06 18:35:45 +0000223 unsigned index = (vni->kills[i]-1) / InstrSlots::NUM;
224 unsigned offset = vni->kills[i] % InstrSlots::NUM;
Owen Anderson309c6162008-09-30 22:51:54 +0000225 if (offset == InstrSlots::LOAD) {
Owen Anderson7fbad272008-07-23 21:37:49 +0000226 std::vector<IdxMBBPair>::const_iterator I =
Owen Andersond7dcbec2008-07-25 19:50:48 +0000227 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), vni->kills[i]);
Owen Anderson9382b932008-07-30 00:22:56 +0000228 --I;
Owen Anderson7fbad272008-07-23 21:37:49 +0000229
Owen Anderson788d0412008-08-06 18:35:45 +0000230 vni->kills[i] = getMBBEndIdx(I->second);
Owen Anderson7fbad272008-07-23 21:37:49 +0000231 } else {
Owen Andersond7dcbec2008-07-25 19:50:48 +0000232 unsigned idx = index;
Owen Anderson8d0cc0a2008-07-25 21:07:13 +0000233 while (index < OldI2MI.size() && !OldI2MI[index]) ++index;
234
235 if (index != OldI2MI.size())
236 vni->kills[i] = mi2iMap_[OldI2MI[index]] +
237 (idx == index ? offset : 0);
238 else
239 vni->kills[i] = InstrSlots::NUM * i2miMap_.size();
Owen Anderson7eec0c22008-05-29 23:01:22 +0000240 }
Owen Anderson4b5b2092008-05-29 18:15:49 +0000241 }
Owen Anderson80b3ce62008-05-28 20:54:50 +0000242 }
Owen Anderson788d0412008-08-06 18:35:45 +0000243 }
Owen Anderson80b3ce62008-05-28 20:54:50 +0000244}
Alkis Evlogimenosd6e40a62004-01-14 10:44:29 +0000245
Owen Anderson80b3ce62008-05-28 20:54:50 +0000246/// runOnMachineFunction - Register allocate the whole function
247///
248bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
249 mf_ = &fn;
250 mri_ = &mf_->getRegInfo();
251 tm_ = &fn.getTarget();
252 tri_ = tm_->getRegisterInfo();
253 tii_ = tm_->getInstrInfo();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000254 aa_ = &getAnalysis<AliasAnalysis>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000255 lv_ = &getAnalysis<LiveVariables>();
256 allocatableRegs_ = tri_->getAllocatableSet(fn);
257
258 computeNumbering();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000259 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000260
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000261 numIntervals += getNumIntervals();
262
Chris Lattner70ca3582004-09-30 15:59:17 +0000263 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000264 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000265}
266
Chris Lattner70ca3582004-09-30 15:59:17 +0000267/// print - Implement the dump method.
Reid Spencerce9653c2004-12-07 04:03:45 +0000268void LiveIntervals::print(std::ostream &O, const Module* ) const {
Chris Lattner70ca3582004-09-30 15:59:17 +0000269 O << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000270 for (const_iterator I = begin(), E = end(); I != E; ++I) {
Owen Anderson03857b22008-08-13 21:49:13 +0000271 I->second->print(O, tri_);
Evan Cheng3f32d652008-06-04 09:18:41 +0000272 O << "\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000273 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000274
275 O << "********** MACHINEINSTRS **********\n";
276 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
277 mbbi != mbbe; ++mbbi) {
278 O << ((Value*)mbbi->getBasicBlock())->getName() << ":\n";
279 for (MachineBasicBlock::iterator mii = mbbi->begin(),
280 mie = mbbi->end(); mii != mie; ++mii) {
Chris Lattner477e4552004-09-30 16:10:45 +0000281 O << getInstructionIndex(mii) << '\t' << *mii;
Chris Lattner70ca3582004-09-30 15:59:17 +0000282 }
283 }
284}
285
Evan Chengc92da382007-11-03 07:20:12 +0000286/// conflictsWithPhysRegDef - Returns true if the specified register
287/// is defined during the duration of the specified interval.
288bool LiveIntervals::conflictsWithPhysRegDef(const LiveInterval &li,
289 VirtRegMap &vrm, unsigned reg) {
290 for (LiveInterval::Ranges::const_iterator
291 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
292 for (unsigned index = getBaseIndex(I->start),
293 end = getBaseIndex(I->end-1) + InstrSlots::NUM; index != end;
294 index += InstrSlots::NUM) {
295 // skip deleted instructions
296 while (index != end && !getInstructionFromIndex(index))
297 index += InstrSlots::NUM;
298 if (index == end) break;
299
300 MachineInstr *MI = getInstructionFromIndex(index);
Evan Cheng04ee5a12009-01-20 19:12:24 +0000301 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
302 if (tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Cheng5d446262007-11-15 08:13:29 +0000303 if (SrcReg == li.reg || DstReg == li.reg)
304 continue;
Evan Chengc92da382007-11-03 07:20:12 +0000305 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
306 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000307 if (!mop.isReg())
Evan Chengc92da382007-11-03 07:20:12 +0000308 continue;
309 unsigned PhysReg = mop.getReg();
Evan Cheng5d446262007-11-15 08:13:29 +0000310 if (PhysReg == 0 || PhysReg == li.reg)
Evan Chengc92da382007-11-03 07:20:12 +0000311 continue;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000312 if (TargetRegisterInfo::isVirtualRegister(PhysReg)) {
Evan Cheng5d446262007-11-15 08:13:29 +0000313 if (!vrm.hasPhys(PhysReg))
314 continue;
Evan Chengc92da382007-11-03 07:20:12 +0000315 PhysReg = vrm.getPhys(PhysReg);
Evan Cheng5d446262007-11-15 08:13:29 +0000316 }
Dan Gohman6f0d0242008-02-10 18:45:23 +0000317 if (PhysReg && tri_->regsOverlap(PhysReg, reg))
Evan Chengc92da382007-11-03 07:20:12 +0000318 return true;
319 }
320 }
321 }
322
323 return false;
324}
325
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000326/// conflictsWithPhysRegRef - Similar to conflictsWithPhysRegRef except
327/// it can check use as well.
328bool LiveIntervals::conflictsWithPhysRegRef(LiveInterval &li,
329 unsigned Reg, bool CheckUse,
330 SmallPtrSet<MachineInstr*,32> &JoinedCopies) {
331 for (LiveInterval::Ranges::const_iterator
332 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
333 for (unsigned index = getBaseIndex(I->start),
334 end = getBaseIndex(I->end-1) + InstrSlots::NUM; index != end;
335 index += InstrSlots::NUM) {
336 // Skip deleted instructions.
337 MachineInstr *MI = 0;
338 while (index != end) {
339 MI = getInstructionFromIndex(index);
340 if (MI)
341 break;
342 index += InstrSlots::NUM;
343 }
344 if (index == end) break;
345
346 if (JoinedCopies.count(MI))
347 continue;
348 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
349 MachineOperand& MO = MI->getOperand(i);
350 if (!MO.isReg())
351 continue;
352 if (MO.isUse() && !CheckUse)
353 continue;
354 unsigned PhysReg = MO.getReg();
355 if (PhysReg == 0 || TargetRegisterInfo::isVirtualRegister(PhysReg))
356 continue;
357 if (tri_->isSubRegister(Reg, PhysReg))
358 return true;
359 }
360 }
361 }
362
363 return false;
364}
365
366
Evan Cheng549f27d32007-08-13 23:45:17 +0000367void LiveIntervals::printRegName(unsigned reg) const {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000368 if (TargetRegisterInfo::isPhysicalRegister(reg))
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000369 cerr << tri_->getName(reg);
Evan Cheng549f27d32007-08-13 23:45:17 +0000370 else
371 cerr << "%reg" << reg;
372}
373
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000374void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000375 MachineBasicBlock::iterator mi,
Owen Anderson6b098de2008-06-25 23:39:39 +0000376 unsigned MIIdx, MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000377 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000378 LiveInterval &interval) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000379 DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000380 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000381
Evan Cheng419852c2008-04-03 16:39:43 +0000382 if (mi->getOpcode() == TargetInstrInfo::IMPLICIT_DEF) {
383 DOUT << "is a implicit_def\n";
384 return;
385 }
386
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000387 // Virtual registers may be defined multiple times (due to phi
388 // elimination and 2-addr elimination). Much of what we do only has to be
389 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000390 // time we see a vreg.
391 if (interval.empty()) {
392 // Get the Idx of the defining instructions.
Chris Lattner6b128bd2006-09-03 08:07:11 +0000393 unsigned defIndex = getDefIndex(MIIdx);
Dale Johannesen86b49f82008-09-24 01:07:17 +0000394 // Earlyclobbers move back one.
395 if (MO.isEarlyClobber())
396 defIndex = getUseIndex(MIIdx);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000397 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000398 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000399 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000400 if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000401 mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Dan Gohman97121ba2009-04-08 00:15:30 +0000402 mi->getOpcode() == TargetInstrInfo::SUBREG_TO_REG ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000403 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000404 CopyMI = mi;
Evan Cheng5379f412008-12-19 20:58:01 +0000405 // Earlyclobbers move back one.
Evan Chengc8d044e2008-02-15 18:24:29 +0000406 ValNo = interval.getNextValue(defIndex, CopyMI, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000407
408 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000409
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000410 // Loop over all of the blocks that the vreg is defined in. There are
411 // two cases we have to handle here. The most common case is a vreg
412 // whose lifetime is contained within a basic block. In this case there
413 // will be a single kill, in MBB, which comes after the definition.
414 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
415 // FIXME: what about dead vars?
416 unsigned killIdx;
417 if (vi.Kills[0] != mi)
418 killIdx = getUseIndex(getInstructionIndex(vi.Kills[0]))+1;
419 else
420 killIdx = defIndex+1;
Chris Lattner6097d132004-07-19 02:15:56 +0000421
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000422 // If the kill happens after the definition, we have an intra-block
423 // live range.
424 if (killIdx > defIndex) {
Evan Cheng61de82d2007-02-15 05:59:24 +0000425 assert(vi.AliveBlocks.none() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000426 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000427 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000428 interval.addRange(LR);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000429 DOUT << " +" << LR << "\n";
Evan Chengf3bb2e62007-09-05 21:46:51 +0000430 interval.addKill(ValNo, killIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000431 return;
432 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000433 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000434
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000435 // The other case we handle is when a virtual register lives to the end
436 // of the defining block, potentially live across some blocks, then is
437 // live into some number of blocks, but gets killed. Start by adding a
438 // range that goes from this definition to the end of the defining block.
Owen Anderson7fbad272008-07-23 21:37:49 +0000439 LiveRange NewLR(defIndex, getMBBEndIdx(mbb)+1, ValNo);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000440 DOUT << " +" << NewLR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000441 interval.addRange(NewLR);
442
443 // Iterate over all of the blocks that the variable is completely
444 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
445 // live interval.
Dan Gohman4a829ec2008-11-13 16:31:27 +0000446 for (int i = vi.AliveBlocks.find_first(); i != -1;
447 i = vi.AliveBlocks.find_next(i)) {
448 LiveRange LR(getMBBStartIdx(i),
449 getMBBEndIdx(i)+1, // MBB ends at -1.
450 ValNo);
451 interval.addRange(LR);
452 DOUT << " +" << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000453 }
454
455 // Finally, this virtual register is live from the start of any killing
456 // block to the 'use' slot of the killing instruction.
457 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
458 MachineInstr *Kill = vi.Kills[i];
Evan Cheng8df78602007-08-08 03:00:28 +0000459 unsigned killIdx = getUseIndex(getInstructionIndex(Kill))+1;
Chris Lattner428b92e2006-09-15 03:57:23 +0000460 LiveRange LR(getMBBStartIdx(Kill->getParent()),
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000461 killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000462 interval.addRange(LR);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000463 interval.addKill(ValNo, killIdx);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000464 DOUT << " +" << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000465 }
466
467 } else {
468 // If this is the second time we see a virtual register definition, it
469 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000470 // the result of two address elimination, then the vreg is one of the
471 // def-and-use register operand.
Bob Wilsond9df5012009-04-09 17:16:43 +0000472 if (mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000473 // If this is a two-address definition, then we have already processed
474 // the live range. The only problem is that we didn't realize there
475 // are actually two values in the live interval. Because of this we
476 // need to take the LiveRegion that defines this register and split it
477 // into two values.
Evan Chenga07cec92008-01-10 08:22:10 +0000478 assert(interval.containsOneValue());
479 unsigned DefIndex = getDefIndex(interval.getValNumInfo(0)->def);
Chris Lattner6b128bd2006-09-03 08:07:11 +0000480 unsigned RedefIndex = getDefIndex(MIIdx);
Evan Chengfb112882009-03-23 08:01:15 +0000481 if (MO.isEarlyClobber())
482 RedefIndex = getUseIndex(MIIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000483
Evan Cheng4f8ff162007-08-11 00:59:19 +0000484 const LiveRange *OldLR = interval.getLiveRangeContaining(RedefIndex-1);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000485 VNInfo *OldValNo = OldLR->valno;
Evan Cheng4f8ff162007-08-11 00:59:19 +0000486
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000487 // Delete the initial value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000488 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000489 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000490
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000491 // Two-address vregs should always only be redefined once. This means
492 // that at this point, there should be exactly one value number in it.
493 assert(interval.containsOneValue() && "Unexpected 2-addr liveint!");
494
Chris Lattner91725b72006-08-31 05:54:43 +0000495 // The new value number (#1) is defined by the instruction we claimed
496 // defined value #0.
Evan Chengc8d044e2008-02-15 18:24:29 +0000497 VNInfo *ValNo = interval.getNextValue(OldValNo->def, OldValNo->copy,
498 VNInfoAllocator);
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000499
Chris Lattner91725b72006-08-31 05:54:43 +0000500 // Value#0 is now defined by the 2-addr instruction.
Evan Chengc8d044e2008-02-15 18:24:29 +0000501 OldValNo->def = RedefIndex;
502 OldValNo->copy = 0;
Evan Chengfb112882009-03-23 08:01:15 +0000503 if (MO.isEarlyClobber())
504 OldValNo->redefByEC = true;
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000505
506 // Add the new live interval which replaces the range for the input copy.
507 LiveRange LR(DefIndex, RedefIndex, ValNo);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000508 DOUT << " replace range with " << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000509 interval.addRange(LR);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000510 interval.addKill(ValNo, RedefIndex);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000511
512 // If this redefinition is dead, we need to add a dummy unit live
513 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000514 if (MO.isDead())
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000515 interval.addRange(LiveRange(RedefIndex, RedefIndex+1, OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000516
Evan Cheng56fdd7a2007-03-15 21:19:28 +0000517 DOUT << " RESULT: ";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000518 interval.print(DOUT, tri_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000519
520 } else {
521 // Otherwise, this must be because of phi elimination. If this is the
522 // first redefinition of the vreg that we have seen, go back and change
523 // the live range in the PHI block to be a different value number.
524 if (interval.containsOneValue()) {
525 assert(vi.Kills.size() == 1 &&
526 "PHI elimination vreg should have one kill, the PHI itself!");
527
528 // Remove the old range that we now know has an incorrect number.
Evan Chengf3bb2e62007-09-05 21:46:51 +0000529 VNInfo *VNI = interval.getValNumInfo(0);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000530 MachineInstr *Killer = vi.Kills[0];
Chris Lattner428b92e2006-09-15 03:57:23 +0000531 unsigned Start = getMBBStartIdx(Killer->getParent());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000532 unsigned End = getUseIndex(getInstructionIndex(Killer))+1;
Evan Cheng56fdd7a2007-03-15 21:19:28 +0000533 DOUT << " Removing [" << Start << "," << End << "] from: ";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000534 interval.print(DOUT, tri_); DOUT << "\n";
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000535 interval.removeRange(Start, End);
Evan Chengc3fc7d92007-11-29 09:49:23 +0000536 VNI->hasPHIKill = true;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000537 DOUT << " RESULT: "; interval.print(DOUT, tri_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000538
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000539 // Replace the interval with one of a NEW value number. Note that this
540 // value number isn't actually defined by an instruction, weird huh? :)
Evan Chengf3bb2e62007-09-05 21:46:51 +0000541 LiveRange LR(Start, End, interval.getNextValue(~0, 0, VNInfoAllocator));
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000542 DOUT << " replace range with " << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000543 interval.addRange(LR);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000544 interval.addKill(LR.valno, End);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000545 DOUT << " RESULT: "; interval.print(DOUT, tri_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000546 }
547
548 // In the case of PHI elimination, each variable definition is only
549 // live until the end of the block. We've already taken care of the
550 // rest of the live range.
Chris Lattner6b128bd2006-09-03 08:07:11 +0000551 unsigned defIndex = getDefIndex(MIIdx);
Evan Chengfb112882009-03-23 08:01:15 +0000552 if (MO.isEarlyClobber())
553 defIndex = getUseIndex(MIIdx);
Chris Lattner91725b72006-08-31 05:54:43 +0000554
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000555 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000556 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000557 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000558 if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000559 mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Dan Gohman97121ba2009-04-08 00:15:30 +0000560 mi->getOpcode() == TargetInstrInfo::SUBREG_TO_REG ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000561 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000562 CopyMI = mi;
563 ValNo = interval.getNextValue(defIndex, CopyMI, VNInfoAllocator);
Chris Lattner91725b72006-08-31 05:54:43 +0000564
Owen Anderson7fbad272008-07-23 21:37:49 +0000565 unsigned killIndex = getMBBEndIdx(mbb) + 1;
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000566 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000567 interval.addRange(LR);
Evan Chengc3fc7d92007-11-29 09:49:23 +0000568 interval.addKill(ValNo, killIndex);
569 ValNo->hasPHIKill = true;
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000570 DOUT << " +" << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000571 }
572 }
573
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000574 DOUT << '\n';
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000575}
576
Chris Lattnerf35fef72004-07-23 21:24:19 +0000577void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000578 MachineBasicBlock::iterator mi,
Chris Lattner6b128bd2006-09-03 08:07:11 +0000579 unsigned MIIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000580 MachineOperand& MO,
Chris Lattner91725b72006-08-31 05:54:43 +0000581 LiveInterval &interval,
Evan Chengc8d044e2008-02-15 18:24:29 +0000582 MachineInstr *CopyMI) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000583 // A physical register cannot be live across basic block, so its
584 // lifetime must end somewhere in its defining basic block.
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000585 DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg));
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000586
Chris Lattner6b128bd2006-09-03 08:07:11 +0000587 unsigned baseIndex = MIIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000588 unsigned start = getDefIndex(baseIndex);
Dale Johannesen86b49f82008-09-24 01:07:17 +0000589 // Earlyclobbers move back one.
590 if (MO.isEarlyClobber())
591 start = getUseIndex(MIIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000592 unsigned end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000593
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000594 // If it is not used after definition, it is considered dead at
595 // the instruction defining it. Hence its interval is:
596 // [defSlot(def), defSlot(def)+1)
Owen Anderson6b098de2008-06-25 23:39:39 +0000597 if (MO.isDead()) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000598 DOUT << " dead";
Dale Johannesen86b49f82008-09-24 01:07:17 +0000599 end = start + 1;
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000600 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000601 }
602
603 // If it is not dead on definition, it must be killed by a
604 // subsequent instruction. Hence its interval is:
605 // [defSlot(def), useSlot(kill)+1)
Owen Anderson7fbad272008-07-23 21:37:49 +0000606 baseIndex += InstrSlots::NUM;
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000607 while (++mi != MBB->end()) {
Owen Anderson7fbad272008-07-23 21:37:49 +0000608 while (baseIndex / InstrSlots::NUM < i2miMap_.size() &&
609 getInstructionFromIndex(baseIndex) == 0)
610 baseIndex += InstrSlots::NUM;
Evan Cheng6130f662008-03-05 00:59:57 +0000611 if (mi->killsRegister(interval.reg, tri_)) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000612 DOUT << " killed";
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000613 end = getUseIndex(baseIndex) + 1;
614 goto exit;
Evan Chengc45288e2009-04-27 20:42:46 +0000615 } else {
616 int DefIdx = mi->findRegisterDefOperandIdx(interval.reg, false, tri_);
617 if (DefIdx != -1) {
618 if (mi->isRegTiedToUseOperand(DefIdx)) {
619 // Two-address instruction.
620 end = getDefIndex(baseIndex);
621 if (mi->getOperand(DefIdx).isEarlyClobber())
622 end = getUseIndex(baseIndex);
623 } else {
624 // Another instruction redefines the register before it is ever read.
625 // Then the register is essentially dead at the instruction that defines
626 // it. Hence its interval is:
627 // [defSlot(def), defSlot(def)+1)
628 DOUT << " dead";
629 end = start + 1;
630 }
631 goto exit;
632 }
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000633 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000634
635 baseIndex += InstrSlots::NUM;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000636 }
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000637
638 // The only case we should have a dead physreg here without a killing or
639 // instruction where we know it's dead is if it is live-in to the function
Evan Chengd521bc92009-04-27 17:36:47 +0000640 // and never used. Another possible case is the implicit use of the
641 // physical register has been deleted by two-address pass.
Dale Johannesen86b49f82008-09-24 01:07:17 +0000642 end = start + 1;
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000643
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000644exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000645 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000646
Evan Cheng24a3cc42007-04-25 07:30:23 +0000647 // Already exists? Extend old live interval.
648 LiveInterval::iterator OldLR = interval.FindLiveRangeContaining(start);
Evan Cheng5379f412008-12-19 20:58:01 +0000649 bool Extend = OldLR != interval.end();
650 VNInfo *ValNo = Extend
Evan Chengc8d044e2008-02-15 18:24:29 +0000651 ? OldLR->valno : interval.getNextValue(start, CopyMI, VNInfoAllocator);
Evan Cheng5379f412008-12-19 20:58:01 +0000652 if (MO.isEarlyClobber() && Extend)
653 ValNo->redefByEC = true;
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000654 LiveRange LR(start, end, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000655 interval.addRange(LR);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000656 interval.addKill(LR.valno, end);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000657 DOUT << " +" << LR << '\n';
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000658}
659
Chris Lattnerf35fef72004-07-23 21:24:19 +0000660void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
661 MachineBasicBlock::iterator MI,
Chris Lattner6b128bd2006-09-03 08:07:11 +0000662 unsigned MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000663 MachineOperand& MO,
664 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000665 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000666 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000667 getOrCreateInterval(MO.getReg()));
668 else if (allocatableRegs_[MO.getReg()]) {
Evan Chengc8d044e2008-02-15 18:24:29 +0000669 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000670 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000671 if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000672 MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Dan Gohman97121ba2009-04-08 00:15:30 +0000673 MI->getOpcode() == TargetInstrInfo::SUBREG_TO_REG ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000674 tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000675 CopyMI = MI;
Evan Chengc45288e2009-04-27 20:42:46 +0000676 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000677 getOrCreateInterval(MO.getReg()), CopyMI);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000678 // Def of a register also defines its sub-registers.
Owen Anderson6b098de2008-06-25 23:39:39 +0000679 for (const unsigned* AS = tri_->getSubRegisters(MO.getReg()); *AS; ++AS)
Evan Cheng6130f662008-03-05 00:59:57 +0000680 // If MI also modifies the sub-register explicitly, avoid processing it
681 // more than once. Do not pass in TRI here so it checks for exact match.
682 if (!MI->modifiesRegister(*AS))
Evan Chengc45288e2009-04-27 20:42:46 +0000683 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000684 getOrCreateInterval(*AS), 0);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000685 }
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000686}
687
Evan Chengb371f452007-02-19 21:49:54 +0000688void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000689 unsigned MIIdx,
Evan Cheng24a3cc42007-04-25 07:30:23 +0000690 LiveInterval &interval, bool isAlias) {
Evan Chengb371f452007-02-19 21:49:54 +0000691 DOUT << "\t\tlivein register: "; DEBUG(printRegName(interval.reg));
692
693 // Look for kills, if it reaches a def before it's killed, then it shouldn't
694 // be considered a livein.
695 MachineBasicBlock::iterator mi = MBB->begin();
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000696 unsigned baseIndex = MIIdx;
697 unsigned start = baseIndex;
Owen Anderson99500ae2008-09-15 22:00:38 +0000698 while (baseIndex / InstrSlots::NUM < i2miMap_.size() &&
699 getInstructionFromIndex(baseIndex) == 0)
700 baseIndex += InstrSlots::NUM;
701 unsigned end = baseIndex;
Evan Cheng0076c612009-03-05 03:34:26 +0000702 bool SeenDefUse = false;
Owen Anderson99500ae2008-09-15 22:00:38 +0000703
Evan Chengb371f452007-02-19 21:49:54 +0000704 while (mi != MBB->end()) {
Evan Cheng6130f662008-03-05 00:59:57 +0000705 if (mi->killsRegister(interval.reg, tri_)) {
Evan Chengb371f452007-02-19 21:49:54 +0000706 DOUT << " killed";
707 end = getUseIndex(baseIndex) + 1;
Evan Cheng0076c612009-03-05 03:34:26 +0000708 SeenDefUse = true;
Evan Chengb371f452007-02-19 21:49:54 +0000709 goto exit;
Evan Cheng6130f662008-03-05 00:59:57 +0000710 } else if (mi->modifiesRegister(interval.reg, tri_)) {
Evan Chengb371f452007-02-19 21:49:54 +0000711 // Another instruction redefines the register before it is ever read.
712 // Then the register is essentially dead at the instruction that defines
713 // it. Hence its interval is:
714 // [defSlot(def), defSlot(def)+1)
715 DOUT << " dead";
716 end = getDefIndex(start) + 1;
Evan Cheng0076c612009-03-05 03:34:26 +0000717 SeenDefUse = true;
Evan Chengb371f452007-02-19 21:49:54 +0000718 goto exit;
719 }
720
721 baseIndex += InstrSlots::NUM;
722 ++mi;
Evan Cheng0076c612009-03-05 03:34:26 +0000723 if (mi != MBB->end()) {
724 while (baseIndex / InstrSlots::NUM < i2miMap_.size() &&
725 getInstructionFromIndex(baseIndex) == 0)
726 baseIndex += InstrSlots::NUM;
727 }
Evan Chengb371f452007-02-19 21:49:54 +0000728 }
729
730exit:
Evan Cheng75611fb2007-06-27 01:16:36 +0000731 // Live-in register might not be used at all.
Evan Cheng0076c612009-03-05 03:34:26 +0000732 if (!SeenDefUse) {
Evan Cheng292da942007-06-27 18:47:28 +0000733 if (isAlias) {
734 DOUT << " dead";
Evan Cheng75611fb2007-06-27 01:16:36 +0000735 end = getDefIndex(MIIdx) + 1;
Evan Cheng292da942007-06-27 18:47:28 +0000736 } else {
737 DOUT << " live through";
738 end = baseIndex;
739 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000740 }
741
Owen Anderson99500ae2008-09-15 22:00:38 +0000742 LiveRange LR(start, end, interval.getNextValue(~0U, 0, VNInfoAllocator));
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000743 interval.addRange(LR);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000744 interval.addKill(LR.valno, end);
Evan Cheng24c2e5c2007-08-08 07:03:29 +0000745 DOUT << " +" << LR << '\n';
Evan Chengb371f452007-02-19 21:49:54 +0000746}
747
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000748/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000749/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000750/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000751/// which a variable is live
Dale Johannesen91aac102008-09-17 21:13:11 +0000752void LiveIntervals::computeIntervals() {
Dale Johannesen91aac102008-09-17 21:13:11 +0000753
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000754 DOUT << "********** COMPUTING LIVE INTERVALS **********\n"
755 << "********** Function: "
756 << ((Value*)mf_->getFunction())->getName() << '\n';
Owen Anderson7fbad272008-07-23 21:37:49 +0000757
Chris Lattner428b92e2006-09-15 03:57:23 +0000758 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
759 MBBI != E; ++MBBI) {
760 MachineBasicBlock *MBB = MBBI;
Owen Anderson134eb732008-09-21 20:43:24 +0000761 // Track the index of the current machine instr.
762 unsigned MIIndex = getMBBStartIdx(MBB);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000763 DOUT << ((Value*)MBB->getBasicBlock())->getName() << ":\n";
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000764
Chris Lattner428b92e2006-09-15 03:57:23 +0000765 MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000766
Dan Gohmancb406c22007-10-03 19:26:29 +0000767 // Create intervals for live-ins to this BB first.
768 for (MachineBasicBlock::const_livein_iterator LI = MBB->livein_begin(),
769 LE = MBB->livein_end(); LI != LE; ++LI) {
770 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
771 // Multiple live-ins can alias the same register.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000772 for (const unsigned* AS = tri_->getSubRegisters(*LI); *AS; ++AS)
Dan Gohmancb406c22007-10-03 19:26:29 +0000773 if (!hasInterval(*AS))
774 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS),
775 true);
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000776 }
777
Owen Anderson99500ae2008-09-15 22:00:38 +0000778 // Skip over empty initial indices.
779 while (MIIndex / InstrSlots::NUM < i2miMap_.size() &&
780 getInstructionFromIndex(MIIndex) == 0)
781 MIIndex += InstrSlots::NUM;
782
Chris Lattner428b92e2006-09-15 03:57:23 +0000783 for (; MI != miEnd; ++MI) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000784 DOUT << MIIndex << "\t" << *MI;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000785
Evan Cheng438f7bc2006-11-10 08:43:01 +0000786 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000787 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
788 MachineOperand &MO = MI->getOperand(i);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000789 // handle register defs - build intervals
Dan Gohmand735b802008-10-03 15:45:36 +0000790 if (MO.isReg() && MO.getReg() && MO.isDef()) {
Evan Chengef0732d2008-07-10 07:35:43 +0000791 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Dale Johannesen91aac102008-09-17 21:13:11 +0000792 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000793 }
Evan Cheng99fe34b2008-10-18 05:18:55 +0000794
795 // Skip over the empty slots after each instruction.
796 unsigned Slots = MI->getDesc().getNumDefs();
797 if (Slots == 0)
798 Slots = 1;
799 MIIndex += InstrSlots::NUM * Slots;
Owen Anderson7fbad272008-07-23 21:37:49 +0000800
801 // Skip over empty indices.
802 while (MIIndex / InstrSlots::NUM < i2miMap_.size() &&
803 getInstructionFromIndex(MIIndex) == 0)
804 MIIndex += InstrSlots::NUM;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000805 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000806 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000807}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000808
Evan Chengd0e32c52008-10-29 05:06:14 +0000809bool LiveIntervals::findLiveInMBBs(unsigned Start, unsigned End,
Evan Chenga5bfc972007-10-17 06:53:44 +0000810 SmallVectorImpl<MachineBasicBlock*> &MBBs) const {
Evan Cheng4ca980e2007-10-17 02:10:22 +0000811 std::vector<IdxMBBPair>::const_iterator I =
Evan Chengd0e32c52008-10-29 05:06:14 +0000812 std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), Start);
Evan Cheng4ca980e2007-10-17 02:10:22 +0000813
814 bool ResVal = false;
815 while (I != Idx2MBBMap.end()) {
Dan Gohman2ad82452008-11-26 05:50:31 +0000816 if (I->first >= End)
Evan Cheng4ca980e2007-10-17 02:10:22 +0000817 break;
818 MBBs.push_back(I->second);
819 ResVal = true;
820 ++I;
821 }
822 return ResVal;
823}
824
Evan Chengd0e32c52008-10-29 05:06:14 +0000825bool LiveIntervals::findReachableMBBs(unsigned Start, unsigned End,
826 SmallVectorImpl<MachineBasicBlock*> &MBBs) const {
827 std::vector<IdxMBBPair>::const_iterator I =
828 std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), Start);
829
830 bool ResVal = false;
831 while (I != Idx2MBBMap.end()) {
832 if (I->first > End)
833 break;
834 MachineBasicBlock *MBB = I->second;
835 if (getMBBEndIdx(MBB) > End)
836 break;
837 for (MachineBasicBlock::succ_iterator SI = MBB->succ_begin(),
838 SE = MBB->succ_end(); SI != SE; ++SI)
839 MBBs.push_back(*SI);
840 ResVal = true;
841 ++I;
842 }
843 return ResVal;
844}
845
Owen Anderson03857b22008-08-13 21:49:13 +0000846LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000847 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +0000848 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000849}
Evan Chengf2fbca62007-11-12 06:35:08 +0000850
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000851/// dupInterval - Duplicate a live interval. The caller is responsible for
852/// managing the allocated memory.
853LiveInterval* LiveIntervals::dupInterval(LiveInterval *li) {
854 LiveInterval *NewLI = createInterval(li->reg);
855 NewLI->Copy(*li, getVNInfoAllocator());
856 return NewLI;
857}
858
Evan Chengc8d044e2008-02-15 18:24:29 +0000859/// getVNInfoSourceReg - Helper function that parses the specified VNInfo
860/// copy field and returns the source register that defines it.
861unsigned LiveIntervals::getVNInfoSourceReg(const VNInfo *VNI) const {
862 if (!VNI->copy)
863 return 0;
864
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000865 if (VNI->copy->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG) {
866 // If it's extracting out of a physical register, return the sub-register.
867 unsigned Reg = VNI->copy->getOperand(1).getReg();
868 if (TargetRegisterInfo::isPhysicalRegister(Reg))
869 Reg = tri_->getSubReg(Reg, VNI->copy->getOperand(2).getImm());
870 return Reg;
Dan Gohman97121ba2009-04-08 00:15:30 +0000871 } else if (VNI->copy->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
872 VNI->copy->getOpcode() == TargetInstrInfo::SUBREG_TO_REG)
Evan Cheng7e073ba2008-04-09 20:57:25 +0000873 return VNI->copy->getOperand(2).getReg();
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000874
Evan Cheng04ee5a12009-01-20 19:12:24 +0000875 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
876 if (tii_->isMoveInstr(*VNI->copy, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000877 return SrcReg;
878 assert(0 && "Unrecognized copy instruction!");
879 return 0;
880}
Evan Chengf2fbca62007-11-12 06:35:08 +0000881
882//===----------------------------------------------------------------------===//
883// Register allocator hooks.
884//
885
Evan Chengd70dbb52008-02-22 09:24:50 +0000886/// getReMatImplicitUse - If the remat definition MI has one (for now, we only
887/// allow one) virtual register operand, then its uses are implicitly using
888/// the register. Returns the virtual register.
889unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li,
890 MachineInstr *MI) const {
891 unsigned RegOp = 0;
892 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
893 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000894 if (!MO.isReg() || !MO.isUse())
Evan Chengd70dbb52008-02-22 09:24:50 +0000895 continue;
896 unsigned Reg = MO.getReg();
897 if (Reg == 0 || Reg == li.reg)
898 continue;
899 // FIXME: For now, only remat MI with at most one register operand.
900 assert(!RegOp &&
901 "Can't rematerialize instruction with multiple register operand!");
902 RegOp = MO.getReg();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000903#ifndef NDEBUG
Evan Chengd70dbb52008-02-22 09:24:50 +0000904 break;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000905#endif
Evan Chengd70dbb52008-02-22 09:24:50 +0000906 }
907 return RegOp;
908}
909
910/// isValNoAvailableAt - Return true if the val# of the specified interval
911/// which reaches the given instruction also reaches the specified use index.
912bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI,
913 unsigned UseIdx) const {
914 unsigned Index = getInstructionIndex(MI);
915 VNInfo *ValNo = li.FindLiveRangeContaining(Index)->valno;
916 LiveInterval::const_iterator UI = li.FindLiveRangeContaining(UseIdx);
917 return UI != li.end() && UI->valno == ValNo;
918}
919
Evan Chengf2fbca62007-11-12 06:35:08 +0000920/// isReMaterializable - Returns true if the definition MI of the specified
921/// val# of the specified interval is re-materializable.
922bool LiveIntervals::isReMaterializable(const LiveInterval &li,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000923 const VNInfo *ValNo, MachineInstr *MI,
Evan Chengdc377862008-09-30 15:44:16 +0000924 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000925 bool &isLoad) {
Evan Chengf2fbca62007-11-12 06:35:08 +0000926 if (DisableReMat)
927 return false;
928
Evan Cheng20ccded2008-03-15 00:19:36 +0000929 if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF)
Evan Chengd70dbb52008-02-22 09:24:50 +0000930 return true;
Evan Chengdd3465e2008-02-23 01:44:27 +0000931
932 int FrameIdx = 0;
933 if (tii_->isLoadFromStackSlot(MI, FrameIdx) &&
Evan Cheng249ded32008-02-23 03:38:34 +0000934 mf_->getFrameInfo()->isImmutableObjectIndex(FrameIdx))
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000935 // FIXME: Let target specific isReallyTriviallyReMaterializable determines
936 // this but remember this is not safe to fold into a two-address
937 // instruction.
Evan Cheng249ded32008-02-23 03:38:34 +0000938 // This is a load from fixed stack slot. It can be rematerialized.
Evan Chengdd3465e2008-02-23 01:44:27 +0000939 return true;
Evan Chengdd3465e2008-02-23 01:44:27 +0000940
Dan Gohman6d69ba82008-07-25 00:02:30 +0000941 // If the target-specific rules don't identify an instruction as
942 // being trivially rematerializable, use some target-independent
943 // rules.
944 if (!MI->getDesc().isRematerializable() ||
945 !tii_->isTriviallyReMaterializable(MI)) {
Dan Gohman4c8f8702008-07-25 15:08:37 +0000946 if (!EnableAggressiveRemat)
947 return false;
Evan Chengd70dbb52008-02-22 09:24:50 +0000948
Dan Gohman0471a792008-07-28 18:43:51 +0000949 // If the instruction accesses memory but the memoperands have been lost,
Dan Gohman6d69ba82008-07-25 00:02:30 +0000950 // we can't analyze it.
951 const TargetInstrDesc &TID = MI->getDesc();
952 if ((TID.mayLoad() || TID.mayStore()) && MI->memoperands_empty())
953 return false;
954
955 // Avoid instructions obviously unsafe for remat.
956 if (TID.hasUnmodeledSideEffects() || TID.isNotDuplicable())
957 return false;
958
959 // If the instruction accesses memory and the memory could be non-constant,
960 // assume the instruction is not rematerializable.
Evan Chengdc377862008-09-30 15:44:16 +0000961 for (std::list<MachineMemOperand>::const_iterator
962 I = MI->memoperands_begin(), E = MI->memoperands_end(); I != E; ++I){
Dan Gohman6d69ba82008-07-25 00:02:30 +0000963 const MachineMemOperand &MMO = *I;
964 if (MMO.isVolatile() || MMO.isStore())
965 return false;
966 const Value *V = MMO.getValue();
967 if (!V)
968 return false;
969 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V)) {
970 if (!PSV->isConstant(mf_->getFrameInfo()))
Evan Chengd70dbb52008-02-22 09:24:50 +0000971 return false;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000972 } else if (!aa_->pointsToConstantMemory(V))
973 return false;
974 }
975
976 // If any of the registers accessed are non-constant, conservatively assume
977 // the instruction is not rematerializable.
978 unsigned ImpUse = 0;
979 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
980 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000981 if (MO.isReg()) {
Dan Gohman6d69ba82008-07-25 00:02:30 +0000982 unsigned Reg = MO.getReg();
983 if (Reg == 0)
984 continue;
985 if (TargetRegisterInfo::isPhysicalRegister(Reg))
986 return false;
987
988 // Only allow one def, and that in the first operand.
989 if (MO.isDef() != (i == 0))
990 return false;
991
992 // Only allow constant-valued registers.
993 bool IsLiveIn = mri_->isLiveIn(Reg);
994 MachineRegisterInfo::def_iterator I = mri_->def_begin(Reg),
995 E = mri_->def_end();
996
Dan Gohmanc93ced5b2008-12-08 04:53:23 +0000997 // For the def, it should be the only def of that register.
Dan Gohman6d69ba82008-07-25 00:02:30 +0000998 if (MO.isDef() && (next(I) != E || IsLiveIn))
999 return false;
1000
1001 if (MO.isUse()) {
1002 // Only allow one use other register use, as that's all the
1003 // remat mechanisms support currently.
1004 if (Reg != li.reg) {
1005 if (ImpUse == 0)
1006 ImpUse = Reg;
1007 else if (Reg != ImpUse)
1008 return false;
1009 }
Dan Gohmanc93ced5b2008-12-08 04:53:23 +00001010 // For the use, there should be only one associated def.
Dan Gohman6d69ba82008-07-25 00:02:30 +00001011 if (I != E && (next(I) != E || IsLiveIn))
1012 return false;
1013 }
Evan Chengd70dbb52008-02-22 09:24:50 +00001014 }
1015 }
Evan Cheng5ef3a042007-12-06 00:01:56 +00001016 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001017
Dan Gohman6d69ba82008-07-25 00:02:30 +00001018 unsigned ImpUse = getReMatImplicitUse(li, MI);
1019 if (ImpUse) {
1020 const LiveInterval &ImpLi = getInterval(ImpUse);
1021 for (MachineRegisterInfo::use_iterator ri = mri_->use_begin(li.reg),
1022 re = mri_->use_end(); ri != re; ++ri) {
1023 MachineInstr *UseMI = &*ri;
1024 unsigned UseIdx = getInstructionIndex(UseMI);
1025 if (li.FindLiveRangeContaining(UseIdx)->valno != ValNo)
1026 continue;
1027 if (!isValNoAvailableAt(ImpLi, MI, UseIdx))
1028 return false;
1029 }
Evan Chengdc377862008-09-30 15:44:16 +00001030
1031 // If a register operand of the re-materialized instruction is going to
1032 // be spilled next, then it's not legal to re-materialize this instruction.
1033 for (unsigned i = 0, e = SpillIs.size(); i != e; ++i)
1034 if (ImpUse == SpillIs[i]->reg)
1035 return false;
Dan Gohman6d69ba82008-07-25 00:02:30 +00001036 }
1037 return true;
Evan Cheng5ef3a042007-12-06 00:01:56 +00001038}
1039
Evan Cheng06587492008-10-24 02:05:00 +00001040/// isReMaterializable - Returns true if the definition MI of the specified
1041/// val# of the specified interval is re-materializable.
1042bool LiveIntervals::isReMaterializable(const LiveInterval &li,
1043 const VNInfo *ValNo, MachineInstr *MI) {
1044 SmallVector<LiveInterval*, 4> Dummy1;
1045 bool Dummy2;
1046 return isReMaterializable(li, ValNo, MI, Dummy1, Dummy2);
1047}
1048
Evan Cheng5ef3a042007-12-06 00:01:56 +00001049/// isReMaterializable - Returns true if every definition of MI of every
1050/// val# of the specified interval is re-materializable.
Evan Chengdc377862008-09-30 15:44:16 +00001051bool LiveIntervals::isReMaterializable(const LiveInterval &li,
1052 SmallVectorImpl<LiveInterval*> &SpillIs,
1053 bool &isLoad) {
Evan Cheng5ef3a042007-12-06 00:01:56 +00001054 isLoad = false;
1055 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
1056 i != e; ++i) {
1057 const VNInfo *VNI = *i;
1058 unsigned DefIdx = VNI->def;
1059 if (DefIdx == ~1U)
1060 continue; // Dead val#.
1061 // Is the def for the val# rematerializable?
1062 if (DefIdx == ~0u)
1063 return false;
1064 MachineInstr *ReMatDefMI = getInstructionFromIndex(DefIdx);
1065 bool DefIsLoad = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001066 if (!ReMatDefMI ||
Evan Chengdc377862008-09-30 15:44:16 +00001067 !isReMaterializable(li, VNI, ReMatDefMI, SpillIs, DefIsLoad))
Evan Cheng5ef3a042007-12-06 00:01:56 +00001068 return false;
1069 isLoad |= DefIsLoad;
Evan Chengf2fbca62007-11-12 06:35:08 +00001070 }
1071 return true;
1072}
1073
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001074/// FilterFoldedOps - Filter out two-address use operands. Return
1075/// true if it finds any issue with the operands that ought to prevent
1076/// folding.
1077static bool FilterFoldedOps(MachineInstr *MI,
1078 SmallVector<unsigned, 2> &Ops,
1079 unsigned &MRInfo,
1080 SmallVector<unsigned, 2> &FoldOps) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001081 MRInfo = 0;
Evan Chengaee4af62007-12-02 08:30:39 +00001082 for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
1083 unsigned OpIdx = Ops[i];
Evan Chengd70dbb52008-02-22 09:24:50 +00001084 MachineOperand &MO = MI->getOperand(OpIdx);
Evan Chengaee4af62007-12-02 08:30:39 +00001085 // FIXME: fold subreg use.
Evan Chengd70dbb52008-02-22 09:24:50 +00001086 if (MO.getSubReg())
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001087 return true;
Evan Chengd70dbb52008-02-22 09:24:50 +00001088 if (MO.isDef())
Evan Chengaee4af62007-12-02 08:30:39 +00001089 MRInfo |= (unsigned)VirtRegMap::isMod;
1090 else {
1091 // Filter out two-address use operand(s).
Evan Chenga24752f2009-03-19 20:30:06 +00001092 if (MI->isRegTiedToDefOperand(OpIdx)) {
Evan Chengaee4af62007-12-02 08:30:39 +00001093 MRInfo = VirtRegMap::isModRef;
1094 continue;
1095 }
1096 MRInfo |= (unsigned)VirtRegMap::isRef;
1097 }
1098 FoldOps.push_back(OpIdx);
Evan Chenge62f97c2007-12-01 02:07:52 +00001099 }
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001100 return false;
1101}
1102
1103
1104/// tryFoldMemoryOperand - Attempts to fold either a spill / restore from
1105/// slot / to reg or any rematerialized load into ith operand of specified
1106/// MI. If it is successul, MI is updated with the newly created MI and
1107/// returns true.
1108bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI,
1109 VirtRegMap &vrm, MachineInstr *DefMI,
1110 unsigned InstrIdx,
1111 SmallVector<unsigned, 2> &Ops,
1112 bool isSS, int Slot, unsigned Reg) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001113 // If it is an implicit def instruction, just delete it.
Evan Cheng20ccded2008-03-15 00:19:36 +00001114 if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001115 RemoveMachineInstrFromMaps(MI);
1116 vrm.RemoveMachineInstrFromMaps(MI);
1117 MI->eraseFromParent();
1118 ++numFolds;
1119 return true;
1120 }
1121
1122 // Filter the list of operand indexes that are to be folded. Abort if
1123 // any operand will prevent folding.
1124 unsigned MRInfo = 0;
1125 SmallVector<unsigned, 2> FoldOps;
1126 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
1127 return false;
Evan Chenge62f97c2007-12-01 02:07:52 +00001128
Evan Cheng427f4c12008-03-31 23:19:51 +00001129 // The only time it's safe to fold into a two address instruction is when
1130 // it's folding reload and spill from / into a spill stack slot.
1131 if (DefMI && (MRInfo & VirtRegMap::isMod))
Evan Cheng249ded32008-02-23 03:38:34 +00001132 return false;
1133
Evan Chengf2f8c2a2008-02-08 22:05:27 +00001134 MachineInstr *fmi = isSS ? tii_->foldMemoryOperand(*mf_, MI, FoldOps, Slot)
1135 : tii_->foldMemoryOperand(*mf_, MI, FoldOps, DefMI);
Evan Chengf2fbca62007-11-12 06:35:08 +00001136 if (fmi) {
Evan Chengd3653122008-02-27 03:04:06 +00001137 // Remember this instruction uses the spill slot.
1138 if (isSS) vrm.addSpillSlotUse(Slot, fmi);
1139
Evan Chengf2fbca62007-11-12 06:35:08 +00001140 // Attempt to fold the memory reference into the instruction. If
1141 // we can do this, we don't need to insert spill code.
Evan Chengf2fbca62007-11-12 06:35:08 +00001142 MachineBasicBlock &MBB = *MI->getParent();
Evan Cheng84802932008-01-10 08:24:38 +00001143 if (isSS && !mf_->getFrameInfo()->isImmutableObjectIndex(Slot))
Evan Chengaee4af62007-12-02 08:30:39 +00001144 vrm.virtFolded(Reg, MI, fmi, (VirtRegMap::ModRef)MRInfo);
Evan Cheng81a03822007-11-17 00:40:40 +00001145 vrm.transferSpillPts(MI, fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001146 vrm.transferRestorePts(MI, fmi);
Evan Chengc1f53c72008-03-11 21:34:46 +00001147 vrm.transferEmergencySpills(MI, fmi);
Evan Chengf2fbca62007-11-12 06:35:08 +00001148 mi2iMap_.erase(MI);
Evan Chengcddbb832007-11-30 21:23:43 +00001149 i2miMap_[InstrIdx /InstrSlots::NUM] = fmi;
1150 mi2iMap_[fmi] = InstrIdx;
Evan Chengf2fbca62007-11-12 06:35:08 +00001151 MI = MBB.insert(MBB.erase(MI), fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001152 ++numFolds;
Evan Chengf2fbca62007-11-12 06:35:08 +00001153 return true;
1154 }
1155 return false;
1156}
1157
Evan Cheng018f9b02007-12-05 03:22:34 +00001158/// canFoldMemoryOperand - Returns true if the specified load / store
1159/// folding is possible.
1160bool LiveIntervals::canFoldMemoryOperand(MachineInstr *MI,
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001161 SmallVector<unsigned, 2> &Ops,
Evan Cheng3c75ba82008-04-01 21:37:32 +00001162 bool ReMat) const {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001163 // Filter the list of operand indexes that are to be folded. Abort if
1164 // any operand will prevent folding.
1165 unsigned MRInfo = 0;
Evan Cheng018f9b02007-12-05 03:22:34 +00001166 SmallVector<unsigned, 2> FoldOps;
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001167 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
1168 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +00001169
Evan Cheng3c75ba82008-04-01 21:37:32 +00001170 // It's only legal to remat for a use, not a def.
1171 if (ReMat && (MRInfo & VirtRegMap::isMod))
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001172 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +00001173
Evan Chengd70dbb52008-02-22 09:24:50 +00001174 return tii_->canFoldMemoryOperand(MI, FoldOps);
1175}
1176
Evan Cheng81a03822007-11-17 00:40:40 +00001177bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const {
1178 SmallPtrSet<MachineBasicBlock*, 4> MBBs;
1179 for (LiveInterval::Ranges::const_iterator
1180 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
1181 std::vector<IdxMBBPair>::const_iterator II =
1182 std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), I->start);
1183 if (II == Idx2MBBMap.end())
1184 continue;
1185 if (I->end > II->first) // crossing a MBB.
1186 return false;
1187 MBBs.insert(II->second);
1188 if (MBBs.size() > 1)
1189 return false;
1190 }
1191 return true;
1192}
1193
Evan Chengd70dbb52008-02-22 09:24:50 +00001194/// rewriteImplicitOps - Rewrite implicit use operands of MI (i.e. uses of
1195/// interval on to-be re-materialized operands of MI) with new register.
1196void LiveIntervals::rewriteImplicitOps(const LiveInterval &li,
1197 MachineInstr *MI, unsigned NewVReg,
1198 VirtRegMap &vrm) {
1199 // There is an implicit use. That means one of the other operand is
1200 // being remat'ed and the remat'ed instruction has li.reg as an
1201 // use operand. Make sure we rewrite that as well.
1202 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1203 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001204 if (!MO.isReg())
Evan Chengd70dbb52008-02-22 09:24:50 +00001205 continue;
1206 unsigned Reg = MO.getReg();
1207 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
1208 continue;
1209 if (!vrm.isReMaterialized(Reg))
1210 continue;
1211 MachineInstr *ReMatMI = vrm.getReMaterializedMI(Reg);
Evan Cheng6130f662008-03-05 00:59:57 +00001212 MachineOperand *UseMO = ReMatMI->findRegisterUseOperand(li.reg);
1213 if (UseMO)
1214 UseMO->setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001215 }
1216}
1217
Evan Chengf2fbca62007-11-12 06:35:08 +00001218/// rewriteInstructionForSpills, rewriteInstructionsForSpills - Helper functions
1219/// for addIntervalsForSpills to rewrite uses / defs for the given live range.
Evan Cheng018f9b02007-12-05 03:22:34 +00001220bool LiveIntervals::
Evan Chengd70dbb52008-02-22 09:24:50 +00001221rewriteInstructionForSpills(const LiveInterval &li, const VNInfo *VNI,
1222 bool TrySplit, unsigned index, unsigned end, MachineInstr *MI,
Evan Cheng81a03822007-11-17 00:40:40 +00001223 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001224 unsigned Slot, int LdSlot,
1225 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001226 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001227 const TargetRegisterClass* rc,
1228 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001229 const MachineLoopInfo *loopInfo,
Evan Cheng313d4b82008-02-23 00:33:04 +00001230 unsigned &NewVReg, unsigned ImpUse, bool &HasDef, bool &HasUse,
Owen Anderson28998312008-08-13 22:28:50 +00001231 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001232 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001233 bool CanFold = false;
Evan Chengf2fbca62007-11-12 06:35:08 +00001234 RestartInstruction:
1235 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1236 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001237 if (!mop.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001238 continue;
1239 unsigned Reg = mop.getReg();
1240 unsigned RegI = Reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001241 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
Evan Chengf2fbca62007-11-12 06:35:08 +00001242 continue;
Evan Chengf2fbca62007-11-12 06:35:08 +00001243 if (Reg != li.reg)
1244 continue;
1245
1246 bool TryFold = !DefIsReMat;
Evan Chengcb3c3302007-11-29 23:02:50 +00001247 bool FoldSS = true; // Default behavior unless it's a remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001248 int FoldSlot = Slot;
1249 if (DefIsReMat) {
1250 // If this is the rematerializable definition MI itself and
1251 // all of its uses are rematerialized, simply delete it.
Evan Cheng81a03822007-11-17 00:40:40 +00001252 if (MI == ReMatOrigDefMI && CanDelete) {
Evan Chengcddbb832007-11-30 21:23:43 +00001253 DOUT << "\t\t\t\tErasing re-materlizable def: ";
1254 DOUT << MI << '\n';
Evan Chengf2fbca62007-11-12 06:35:08 +00001255 RemoveMachineInstrFromMaps(MI);
Evan Chengcada2452007-11-28 01:28:46 +00001256 vrm.RemoveMachineInstrFromMaps(MI);
Evan Chengf2fbca62007-11-12 06:35:08 +00001257 MI->eraseFromParent();
1258 break;
1259 }
1260
1261 // If def for this use can't be rematerialized, then try folding.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001262 // If def is rematerializable and it's a load, also try folding.
Evan Chengcb3c3302007-11-29 23:02:50 +00001263 TryFold = !ReMatDefMI || (ReMatDefMI && (MI == ReMatOrigDefMI || isLoad));
Evan Chengf2fbca62007-11-12 06:35:08 +00001264 if (isLoad) {
1265 // Try fold loads (from stack slot, constant pool, etc.) into uses.
1266 FoldSS = isLoadSS;
1267 FoldSlot = LdSlot;
1268 }
1269 }
1270
Evan Chengf2fbca62007-11-12 06:35:08 +00001271 // Scan all of the operands of this instruction rewriting operands
1272 // to use NewVReg instead of li.reg as appropriate. We do this for
1273 // two reasons:
1274 //
1275 // 1. If the instr reads the same spilled vreg multiple times, we
1276 // want to reuse the NewVReg.
1277 // 2. If the instr is a two-addr instruction, we are required to
1278 // keep the src/dst regs pinned.
1279 //
1280 // Keep track of whether we replace a use and/or def so that we can
1281 // create the spill interval with the appropriate range.
Evan Chengcddbb832007-11-30 21:23:43 +00001282
Evan Cheng81a03822007-11-17 00:40:40 +00001283 HasUse = mop.isUse();
1284 HasDef = mop.isDef();
Evan Chengaee4af62007-12-02 08:30:39 +00001285 SmallVector<unsigned, 2> Ops;
1286 Ops.push_back(i);
Evan Chengf2fbca62007-11-12 06:35:08 +00001287 for (unsigned j = i+1, e = MI->getNumOperands(); j != e; ++j) {
Evan Chengaee4af62007-12-02 08:30:39 +00001288 const MachineOperand &MOj = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001289 if (!MOj.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001290 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001291 unsigned RegJ = MOj.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001292 if (RegJ == 0 || TargetRegisterInfo::isPhysicalRegister(RegJ))
Evan Chengf2fbca62007-11-12 06:35:08 +00001293 continue;
1294 if (RegJ == RegI) {
Evan Chengaee4af62007-12-02 08:30:39 +00001295 Ops.push_back(j);
1296 HasUse |= MOj.isUse();
1297 HasDef |= MOj.isDef();
Evan Chengf2fbca62007-11-12 06:35:08 +00001298 }
1299 }
1300
Evan Cheng79a796c2008-07-12 01:56:02 +00001301 if (HasUse && !li.liveAt(getUseIndex(index)))
1302 // Must be defined by an implicit def. It should not be spilled. Note,
1303 // this is for correctness reason. e.g.
1304 // 8 %reg1024<def> = IMPLICIT_DEF
1305 // 12 %reg1024<def> = INSERT_SUBREG %reg1024<kill>, %reg1025, 2
1306 // The live range [12, 14) are not part of the r1024 live interval since
1307 // it's defined by an implicit def. It will not conflicts with live
1308 // interval of r1025. Now suppose both registers are spilled, you can
Evan Chengb9890ae2008-07-12 02:22:07 +00001309 // easily see a situation where both registers are reloaded before
Evan Cheng79a796c2008-07-12 01:56:02 +00001310 // the INSERT_SUBREG and both target registers that would overlap.
1311 HasUse = false;
1312
David Greene26b86a02008-10-27 17:38:59 +00001313 // Create a new virtual register for the spill interval.
1314 // Create the new register now so we can map the fold instruction
1315 // to the new register so when it is unfolded we get the correct
1316 // answer.
1317 bool CreatedNewVReg = false;
1318 if (NewVReg == 0) {
1319 NewVReg = mri_->createVirtualRegister(rc);
1320 vrm.grow();
1321 CreatedNewVReg = true;
1322 }
1323
Evan Cheng9c3c2212008-06-06 07:54:39 +00001324 if (!TryFold)
1325 CanFold = false;
1326 else {
Evan Cheng018f9b02007-12-05 03:22:34 +00001327 // Do not fold load / store here if we are splitting. We'll find an
1328 // optimal point to insert a load / store later.
1329 if (!TrySplit) {
1330 if (tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
David Greene26b86a02008-10-27 17:38:59 +00001331 Ops, FoldSS, FoldSlot, NewVReg)) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001332 // Folding the load/store can completely change the instruction in
1333 // unpredictable ways, rescan it from the beginning.
David Greene26b86a02008-10-27 17:38:59 +00001334
1335 if (FoldSS) {
1336 // We need to give the new vreg the same stack slot as the
1337 // spilled interval.
1338 vrm.assignVirt2StackSlot(NewVReg, FoldSlot);
1339 }
1340
Evan Cheng018f9b02007-12-05 03:22:34 +00001341 HasUse = false;
1342 HasDef = false;
1343 CanFold = false;
Evan Chengc781a242009-05-03 18:32:42 +00001344 if (isNotInMIMap(MI))
Evan Cheng7e073ba2008-04-09 20:57:25 +00001345 break;
Evan Cheng018f9b02007-12-05 03:22:34 +00001346 goto RestartInstruction;
1347 }
1348 } else {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001349 // We'll try to fold it later if it's profitable.
Evan Cheng3c75ba82008-04-01 21:37:32 +00001350 CanFold = canFoldMemoryOperand(MI, Ops, DefIsReMat);
Evan Cheng018f9b02007-12-05 03:22:34 +00001351 }
Evan Cheng9c3c2212008-06-06 07:54:39 +00001352 }
Evan Chengcddbb832007-11-30 21:23:43 +00001353
Evan Chengcddbb832007-11-30 21:23:43 +00001354 mop.setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001355 if (mop.isImplicit())
1356 rewriteImplicitOps(li, MI, NewVReg, vrm);
Evan Chengcddbb832007-11-30 21:23:43 +00001357
1358 // Reuse NewVReg for other reads.
Evan Chengd70dbb52008-02-22 09:24:50 +00001359 for (unsigned j = 0, e = Ops.size(); j != e; ++j) {
1360 MachineOperand &mopj = MI->getOperand(Ops[j]);
1361 mopj.setReg(NewVReg);
1362 if (mopj.isImplicit())
1363 rewriteImplicitOps(li, MI, NewVReg, vrm);
1364 }
Evan Chengcddbb832007-11-30 21:23:43 +00001365
Evan Cheng81a03822007-11-17 00:40:40 +00001366 if (CreatedNewVReg) {
1367 if (DefIsReMat) {
1368 vrm.setVirtIsReMaterialized(NewVReg, ReMatDefMI/*, CanDelete*/);
Evan Chengd70dbb52008-02-22 09:24:50 +00001369 if (ReMatIds[VNI->id] == VirtRegMap::MAX_STACK_SLOT) {
Evan Cheng81a03822007-11-17 00:40:40 +00001370 // Each valnum may have its own remat id.
Evan Chengd70dbb52008-02-22 09:24:50 +00001371 ReMatIds[VNI->id] = vrm.assignVirtReMatId(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001372 } else {
Evan Chengd70dbb52008-02-22 09:24:50 +00001373 vrm.assignVirtReMatId(NewVReg, ReMatIds[VNI->id]);
Evan Cheng81a03822007-11-17 00:40:40 +00001374 }
1375 if (!CanDelete || (HasUse && HasDef)) {
1376 // If this is a two-addr instruction then its use operands are
1377 // rematerializable but its def is not. It should be assigned a
1378 // stack slot.
1379 vrm.assignVirt2StackSlot(NewVReg, Slot);
1380 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001381 } else {
Evan Chengf2fbca62007-11-12 06:35:08 +00001382 vrm.assignVirt2StackSlot(NewVReg, Slot);
1383 }
Evan Chengcb3c3302007-11-29 23:02:50 +00001384 } else if (HasUse && HasDef &&
1385 vrm.getStackSlot(NewVReg) == VirtRegMap::NO_STACK_SLOT) {
1386 // If this interval hasn't been assigned a stack slot (because earlier
1387 // def is a deleted remat def), do it now.
1388 assert(Slot != VirtRegMap::NO_STACK_SLOT);
1389 vrm.assignVirt2StackSlot(NewVReg, Slot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001390 }
1391
Evan Cheng313d4b82008-02-23 00:33:04 +00001392 // Re-matting an instruction with virtual register use. Add the
1393 // register as an implicit use on the use MI.
1394 if (DefIsReMat && ImpUse)
1395 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1396
Evan Cheng5b69eba2009-04-21 22:46:52 +00001397 // Create a new register interval for this spill / remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001398 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001399 if (CreatedNewVReg) {
1400 NewLIs.push_back(&nI);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001401 MBBVRegsMap.insert(std::make_pair(MI->getParent()->getNumber(), NewVReg));
Evan Cheng81a03822007-11-17 00:40:40 +00001402 if (TrySplit)
1403 vrm.setIsSplitFromReg(NewVReg, li.reg);
1404 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001405
1406 if (HasUse) {
Evan Cheng81a03822007-11-17 00:40:40 +00001407 if (CreatedNewVReg) {
1408 LiveRange LR(getLoadIndex(index), getUseIndex(index)+1,
1409 nI.getNextValue(~0U, 0, VNInfoAllocator));
1410 DOUT << " +" << LR;
1411 nI.addRange(LR);
1412 } else {
1413 // Extend the split live interval to this def / use.
1414 unsigned End = getUseIndex(index)+1;
1415 LiveRange LR(nI.ranges[nI.ranges.size()-1].end, End,
1416 nI.getValNumInfo(nI.getNumValNums()-1));
1417 DOUT << " +" << LR;
1418 nI.addRange(LR);
1419 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001420 }
1421 if (HasDef) {
1422 LiveRange LR(getDefIndex(index), getStoreIndex(index),
1423 nI.getNextValue(~0U, 0, VNInfoAllocator));
1424 DOUT << " +" << LR;
1425 nI.addRange(LR);
1426 }
Evan Cheng81a03822007-11-17 00:40:40 +00001427
Evan Chengf2fbca62007-11-12 06:35:08 +00001428 DOUT << "\t\t\t\tAdded new interval: ";
Dan Gohman6f0d0242008-02-10 18:45:23 +00001429 nI.print(DOUT, tri_);
Evan Chengf2fbca62007-11-12 06:35:08 +00001430 DOUT << '\n';
1431 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001432 return CanFold;
Evan Chengf2fbca62007-11-12 06:35:08 +00001433}
Evan Cheng81a03822007-11-17 00:40:40 +00001434bool LiveIntervals::anyKillInMBBAfterIdx(const LiveInterval &li,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001435 const VNInfo *VNI,
1436 MachineBasicBlock *MBB, unsigned Idx) const {
Evan Cheng81a03822007-11-17 00:40:40 +00001437 unsigned End = getMBBEndIdx(MBB);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001438 for (unsigned j = 0, ee = VNI->kills.size(); j != ee; ++j) {
1439 unsigned KillIdx = VNI->kills[j];
1440 if (KillIdx > Idx && KillIdx < End)
1441 return true;
Evan Cheng81a03822007-11-17 00:40:40 +00001442 }
1443 return false;
1444}
1445
Evan Cheng063284c2008-02-21 00:34:19 +00001446/// RewriteInfo - Keep track of machine instrs that will be rewritten
1447/// during spilling.
Dan Gohman844731a2008-05-13 00:00:25 +00001448namespace {
1449 struct RewriteInfo {
1450 unsigned Index;
1451 MachineInstr *MI;
1452 bool HasUse;
1453 bool HasDef;
1454 RewriteInfo(unsigned i, MachineInstr *mi, bool u, bool d)
1455 : Index(i), MI(mi), HasUse(u), HasDef(d) {}
1456 };
Evan Cheng063284c2008-02-21 00:34:19 +00001457
Dan Gohman844731a2008-05-13 00:00:25 +00001458 struct RewriteInfoCompare {
1459 bool operator()(const RewriteInfo &LHS, const RewriteInfo &RHS) const {
1460 return LHS.Index < RHS.Index;
1461 }
1462 };
1463}
Evan Cheng063284c2008-02-21 00:34:19 +00001464
Evan Chengf2fbca62007-11-12 06:35:08 +00001465void LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001466rewriteInstructionsForSpills(const LiveInterval &li, bool TrySplit,
Evan Chengf2fbca62007-11-12 06:35:08 +00001467 LiveInterval::Ranges::const_iterator &I,
Evan Cheng81a03822007-11-17 00:40:40 +00001468 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001469 unsigned Slot, int LdSlot,
1470 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001471 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001472 const TargetRegisterClass* rc,
1473 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001474 const MachineLoopInfo *loopInfo,
Evan Cheng81a03822007-11-17 00:40:40 +00001475 BitVector &SpillMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001476 DenseMap<unsigned, std::vector<SRInfo> > &SpillIdxes,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001477 BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001478 DenseMap<unsigned, std::vector<SRInfo> > &RestoreIdxes,
1479 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001480 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001481 bool AllCanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001482 unsigned NewVReg = 0;
Evan Cheng063284c2008-02-21 00:34:19 +00001483 unsigned start = getBaseIndex(I->start);
Evan Chengf2fbca62007-11-12 06:35:08 +00001484 unsigned end = getBaseIndex(I->end-1) + InstrSlots::NUM;
Evan Chengf2fbca62007-11-12 06:35:08 +00001485
Evan Cheng063284c2008-02-21 00:34:19 +00001486 // First collect all the def / use in this live range that will be rewritten.
Evan Cheng7e073ba2008-04-09 20:57:25 +00001487 // Make sure they are sorted according to instruction index.
Evan Cheng063284c2008-02-21 00:34:19 +00001488 std::vector<RewriteInfo> RewriteMIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001489 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1490 re = mri_->reg_end(); ri != re; ) {
Evan Cheng419852c2008-04-03 16:39:43 +00001491 MachineInstr *MI = &*ri;
Evan Cheng063284c2008-02-21 00:34:19 +00001492 MachineOperand &O = ri.getOperand();
1493 ++ri;
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001494 assert(!O.isImplicit() && "Spilling register that's used as implicit use?");
Evan Cheng063284c2008-02-21 00:34:19 +00001495 unsigned index = getInstructionIndex(MI);
1496 if (index < start || index >= end)
1497 continue;
Evan Cheng79a796c2008-07-12 01:56:02 +00001498 if (O.isUse() && !li.liveAt(getUseIndex(index)))
1499 // Must be defined by an implicit def. It should not be spilled. Note,
1500 // this is for correctness reason. e.g.
1501 // 8 %reg1024<def> = IMPLICIT_DEF
1502 // 12 %reg1024<def> = INSERT_SUBREG %reg1024<kill>, %reg1025, 2
1503 // The live range [12, 14) are not part of the r1024 live interval since
1504 // it's defined by an implicit def. It will not conflicts with live
1505 // interval of r1025. Now suppose both registers are spilled, you can
Evan Chengb9890ae2008-07-12 02:22:07 +00001506 // easily see a situation where both registers are reloaded before
Evan Cheng79a796c2008-07-12 01:56:02 +00001507 // the INSERT_SUBREG and both target registers that would overlap.
1508 continue;
Evan Cheng063284c2008-02-21 00:34:19 +00001509 RewriteMIs.push_back(RewriteInfo(index, MI, O.isUse(), O.isDef()));
1510 }
1511 std::sort(RewriteMIs.begin(), RewriteMIs.end(), RewriteInfoCompare());
1512
Evan Cheng313d4b82008-02-23 00:33:04 +00001513 unsigned ImpUse = DefIsReMat ? getReMatImplicitUse(li, ReMatDefMI) : 0;
Evan Cheng063284c2008-02-21 00:34:19 +00001514 // Now rewrite the defs and uses.
1515 for (unsigned i = 0, e = RewriteMIs.size(); i != e; ) {
1516 RewriteInfo &rwi = RewriteMIs[i];
1517 ++i;
1518 unsigned index = rwi.Index;
1519 bool MIHasUse = rwi.HasUse;
1520 bool MIHasDef = rwi.HasDef;
1521 MachineInstr *MI = rwi.MI;
1522 // If MI def and/or use the same register multiple times, then there
1523 // are multiple entries.
Evan Cheng313d4b82008-02-23 00:33:04 +00001524 unsigned NumUses = MIHasUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001525 while (i != e && RewriteMIs[i].MI == MI) {
1526 assert(RewriteMIs[i].Index == index);
Evan Cheng313d4b82008-02-23 00:33:04 +00001527 bool isUse = RewriteMIs[i].HasUse;
1528 if (isUse) ++NumUses;
1529 MIHasUse |= isUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001530 MIHasDef |= RewriteMIs[i].HasDef;
1531 ++i;
1532 }
Evan Cheng81a03822007-11-17 00:40:40 +00001533 MachineBasicBlock *MBB = MI->getParent();
Evan Cheng313d4b82008-02-23 00:33:04 +00001534
Evan Cheng0a891ed2008-05-23 23:00:04 +00001535 if (ImpUse && MI != ReMatDefMI) {
Evan Cheng313d4b82008-02-23 00:33:04 +00001536 // Re-matting an instruction with virtual register use. Update the
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001537 // register interval's spill weight to HUGE_VALF to prevent it from
1538 // being spilled.
Evan Cheng313d4b82008-02-23 00:33:04 +00001539 LiveInterval &ImpLi = getInterval(ImpUse);
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001540 ImpLi.weight = HUGE_VALF;
Evan Cheng313d4b82008-02-23 00:33:04 +00001541 }
1542
Evan Cheng063284c2008-02-21 00:34:19 +00001543 unsigned MBBId = MBB->getNumber();
Evan Cheng018f9b02007-12-05 03:22:34 +00001544 unsigned ThisVReg = 0;
Evan Cheng70306f82007-12-03 09:58:48 +00001545 if (TrySplit) {
Owen Anderson28998312008-08-13 22:28:50 +00001546 DenseMap<unsigned,unsigned>::iterator NVI = MBBVRegsMap.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001547 if (NVI != MBBVRegsMap.end()) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001548 ThisVReg = NVI->second;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001549 // One common case:
1550 // x = use
1551 // ...
1552 // ...
1553 // def = ...
1554 // = use
1555 // It's better to start a new interval to avoid artifically
1556 // extend the new interval.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001557 if (MIHasDef && !MIHasUse) {
1558 MBBVRegsMap.erase(MBB->getNumber());
Evan Cheng018f9b02007-12-05 03:22:34 +00001559 ThisVReg = 0;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001560 }
1561 }
Evan Chengcada2452007-11-28 01:28:46 +00001562 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001563
1564 bool IsNew = ThisVReg == 0;
1565 if (IsNew) {
1566 // This ends the previous live interval. If all of its def / use
1567 // can be folded, give it a low spill weight.
1568 if (NewVReg && TrySplit && AllCanFold) {
1569 LiveInterval &nI = getOrCreateInterval(NewVReg);
1570 nI.weight /= 10.0F;
1571 }
1572 AllCanFold = true;
1573 }
1574 NewVReg = ThisVReg;
1575
Evan Cheng81a03822007-11-17 00:40:40 +00001576 bool HasDef = false;
1577 bool HasUse = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001578 bool CanFold = rewriteInstructionForSpills(li, I->valno, TrySplit,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001579 index, end, MI, ReMatOrigDefMI, ReMatDefMI,
1580 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
1581 CanDelete, vrm, rc, ReMatIds, loopInfo, NewVReg,
Evan Chengc781a242009-05-03 18:32:42 +00001582 ImpUse, HasDef, HasUse, MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001583 if (!HasDef && !HasUse)
1584 continue;
1585
Evan Cheng018f9b02007-12-05 03:22:34 +00001586 AllCanFold &= CanFold;
1587
Evan Cheng81a03822007-11-17 00:40:40 +00001588 // Update weight of spill interval.
1589 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng70306f82007-12-03 09:58:48 +00001590 if (!TrySplit) {
Evan Cheng81a03822007-11-17 00:40:40 +00001591 // The spill weight is now infinity as it cannot be spilled again.
1592 nI.weight = HUGE_VALF;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001593 continue;
Evan Cheng81a03822007-11-17 00:40:40 +00001594 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001595
1596 // Keep track of the last def and first use in each MBB.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001597 if (HasDef) {
1598 if (MI != ReMatOrigDefMI || !CanDelete) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001599 bool HasKill = false;
1600 if (!HasUse)
1601 HasKill = anyKillInMBBAfterIdx(li, I->valno, MBB, getDefIndex(index));
1602 else {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001603 // If this is a two-address code, then this index starts a new VNInfo.
Evan Cheng3f32d652008-06-04 09:18:41 +00001604 const VNInfo *VNI = li.findDefinedVNInfo(getDefIndex(index));
Evan Cheng0cbb1162007-11-29 01:06:25 +00001605 if (VNI)
1606 HasKill = anyKillInMBBAfterIdx(li, VNI, MBB, getDefIndex(index));
1607 }
Owen Anderson28998312008-08-13 22:28:50 +00001608 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Chenge3110d02007-12-01 04:42:39 +00001609 SpillIdxes.find(MBBId);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001610 if (!HasKill) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001611 if (SII == SpillIdxes.end()) {
1612 std::vector<SRInfo> S;
1613 S.push_back(SRInfo(index, NewVReg, true));
1614 SpillIdxes.insert(std::make_pair(MBBId, S));
1615 } else if (SII->second.back().vreg != NewVReg) {
1616 SII->second.push_back(SRInfo(index, NewVReg, true));
1617 } else if ((int)index > SII->second.back().index) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001618 // If there is an earlier def and this is a two-address
1619 // instruction, then it's not possible to fold the store (which
1620 // would also fold the load).
Evan Cheng1953d0c2007-11-29 10:12:14 +00001621 SRInfo &Info = SII->second.back();
1622 Info.index = index;
1623 Info.canFold = !HasUse;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001624 }
1625 SpillMBBs.set(MBBId);
Evan Chenge3110d02007-12-01 04:42:39 +00001626 } else if (SII != SpillIdxes.end() &&
1627 SII->second.back().vreg == NewVReg &&
1628 (int)index > SII->second.back().index) {
1629 // There is an earlier def that's not killed (must be two-address).
1630 // The spill is no longer needed.
1631 SII->second.pop_back();
1632 if (SII->second.empty()) {
1633 SpillIdxes.erase(MBBId);
1634 SpillMBBs.reset(MBBId);
1635 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001636 }
1637 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001638 }
1639
1640 if (HasUse) {
Owen Anderson28998312008-08-13 22:28:50 +00001641 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001642 SpillIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001643 if (SII != SpillIdxes.end() &&
1644 SII->second.back().vreg == NewVReg &&
1645 (int)index > SII->second.back().index)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001646 // Use(s) following the last def, it's not safe to fold the spill.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001647 SII->second.back().canFold = false;
Owen Anderson28998312008-08-13 22:28:50 +00001648 DenseMap<unsigned, std::vector<SRInfo> >::iterator RII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001649 RestoreIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001650 if (RII != RestoreIdxes.end() && RII->second.back().vreg == NewVReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001651 // If we are splitting live intervals, only fold if it's the first
1652 // use and there isn't another use later in the MBB.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001653 RII->second.back().canFold = false;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001654 else if (IsNew) {
1655 // Only need a reload if there isn't an earlier def / use.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001656 if (RII == RestoreIdxes.end()) {
1657 std::vector<SRInfo> Infos;
1658 Infos.push_back(SRInfo(index, NewVReg, true));
1659 RestoreIdxes.insert(std::make_pair(MBBId, Infos));
1660 } else {
1661 RII->second.push_back(SRInfo(index, NewVReg, true));
1662 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001663 RestoreMBBs.set(MBBId);
1664 }
1665 }
1666
1667 // Update spill weight.
Evan Cheng22f07ff2007-12-11 02:09:15 +00001668 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
Evan Chengc3417602008-06-21 06:45:54 +00001669 nI.weight += getSpillWeight(HasDef, HasUse, loopDepth);
Evan Chengf2fbca62007-11-12 06:35:08 +00001670 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001671
1672 if (NewVReg && TrySplit && AllCanFold) {
1673 // If all of its def / use can be folded, give it a low spill weight.
1674 LiveInterval &nI = getOrCreateInterval(NewVReg);
1675 nI.weight /= 10.0F;
1676 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001677}
1678
Evan Cheng1953d0c2007-11-29 10:12:14 +00001679bool LiveIntervals::alsoFoldARestore(int Id, int index, unsigned vr,
1680 BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001681 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001682 if (!RestoreMBBs[Id])
1683 return false;
1684 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1685 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1686 if (Restores[i].index == index &&
1687 Restores[i].vreg == vr &&
1688 Restores[i].canFold)
1689 return true;
1690 return false;
1691}
1692
1693void LiveIntervals::eraseRestoreInfo(int Id, int index, unsigned vr,
1694 BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001695 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001696 if (!RestoreMBBs[Id])
1697 return;
1698 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1699 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1700 if (Restores[i].index == index && Restores[i].vreg)
1701 Restores[i].index = -1;
1702}
Evan Cheng81a03822007-11-17 00:40:40 +00001703
Evan Cheng4cce6b42008-04-11 17:53:36 +00001704/// handleSpilledImpDefs - Remove IMPLICIT_DEF instructions which are being
1705/// spilled and create empty intervals for their uses.
1706void
1707LiveIntervals::handleSpilledImpDefs(const LiveInterval &li, VirtRegMap &vrm,
1708 const TargetRegisterClass* rc,
1709 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng419852c2008-04-03 16:39:43 +00001710 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1711 re = mri_->reg_end(); ri != re; ) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001712 MachineOperand &O = ri.getOperand();
Evan Cheng419852c2008-04-03 16:39:43 +00001713 MachineInstr *MI = &*ri;
1714 ++ri;
Evan Cheng4cce6b42008-04-11 17:53:36 +00001715 if (O.isDef()) {
1716 assert(MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF &&
1717 "Register def was not rewritten?");
1718 RemoveMachineInstrFromMaps(MI);
1719 vrm.RemoveMachineInstrFromMaps(MI);
1720 MI->eraseFromParent();
1721 } else {
1722 // This must be an use of an implicit_def so it's not part of the live
1723 // interval. Create a new empty live interval for it.
1724 // FIXME: Can we simply erase some of the instructions? e.g. Stores?
1725 unsigned NewVReg = mri_->createVirtualRegister(rc);
1726 vrm.grow();
1727 vrm.setIsImplicitlyDefined(NewVReg);
1728 NewLIs.push_back(&getOrCreateInterval(NewVReg));
1729 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1730 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001731 if (MO.isReg() && MO.getReg() == li.reg)
Evan Cheng4cce6b42008-04-11 17:53:36 +00001732 MO.setReg(NewVReg);
1733 }
1734 }
Evan Cheng419852c2008-04-03 16:39:43 +00001735 }
1736}
1737
Evan Chengf2fbca62007-11-12 06:35:08 +00001738std::vector<LiveInterval*> LiveIntervals::
Owen Andersond6664312008-08-18 18:05:32 +00001739addIntervalsForSpillsFast(const LiveInterval &li,
1740 const MachineLoopInfo *loopInfo,
Evan Chengc781a242009-05-03 18:32:42 +00001741 VirtRegMap &vrm) {
Owen Anderson17197312008-08-18 23:41:04 +00001742 unsigned slot = vrm.assignVirt2StackSlot(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00001743
1744 std::vector<LiveInterval*> added;
1745
1746 assert(li.weight != HUGE_VALF &&
1747 "attempt to spill already spilled interval!");
1748
1749 DOUT << "\t\t\t\tadding intervals for spills for interval: ";
1750 DEBUG(li.dump());
1751 DOUT << '\n';
1752
1753 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
1754
Owen Andersona41e47a2008-08-19 22:12:11 +00001755 MachineRegisterInfo::reg_iterator RI = mri_->reg_begin(li.reg);
1756 while (RI != mri_->reg_end()) {
1757 MachineInstr* MI = &*RI;
1758
1759 SmallVector<unsigned, 2> Indices;
1760 bool HasUse = false;
1761 bool HasDef = false;
1762
1763 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1764 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001765 if (!mop.isReg() || mop.getReg() != li.reg) continue;
Owen Andersona41e47a2008-08-19 22:12:11 +00001766
1767 HasUse |= MI->getOperand(i).isUse();
1768 HasDef |= MI->getOperand(i).isDef();
1769
1770 Indices.push_back(i);
1771 }
1772
1773 if (!tryFoldMemoryOperand(MI, vrm, NULL, getInstructionIndex(MI),
1774 Indices, true, slot, li.reg)) {
1775 unsigned NewVReg = mri_->createVirtualRegister(rc);
Owen Anderson9a032932008-08-18 21:20:32 +00001776 vrm.grow();
Owen Anderson17197312008-08-18 23:41:04 +00001777 vrm.assignVirt2StackSlot(NewVReg, slot);
1778
Owen Andersona41e47a2008-08-19 22:12:11 +00001779 // create a new register for this spill
1780 LiveInterval &nI = getOrCreateInterval(NewVReg);
Owen Andersond6664312008-08-18 18:05:32 +00001781
Owen Andersona41e47a2008-08-19 22:12:11 +00001782 // the spill weight is now infinity as it
1783 // cannot be spilled again
1784 nI.weight = HUGE_VALF;
1785
1786 // Rewrite register operands to use the new vreg.
1787 for (SmallVectorImpl<unsigned>::iterator I = Indices.begin(),
1788 E = Indices.end(); I != E; ++I) {
1789 MI->getOperand(*I).setReg(NewVReg);
1790
1791 if (MI->getOperand(*I).isUse())
1792 MI->getOperand(*I).setIsKill(true);
1793 }
1794
1795 // Fill in the new live interval.
1796 unsigned index = getInstructionIndex(MI);
1797 if (HasUse) {
1798 LiveRange LR(getLoadIndex(index), getUseIndex(index),
1799 nI.getNextValue(~0U, 0, getVNInfoAllocator()));
1800 DOUT << " +" << LR;
1801 nI.addRange(LR);
1802 vrm.addRestorePoint(NewVReg, MI);
1803 }
1804 if (HasDef) {
1805 LiveRange LR(getDefIndex(index), getStoreIndex(index),
1806 nI.getNextValue(~0U, 0, getVNInfoAllocator()));
1807 DOUT << " +" << LR;
1808 nI.addRange(LR);
1809 vrm.addSpillPoint(NewVReg, true, MI);
1810 }
1811
Owen Anderson17197312008-08-18 23:41:04 +00001812 added.push_back(&nI);
Owen Anderson8dc2cbe2008-08-18 18:38:12 +00001813
Owen Andersona41e47a2008-08-19 22:12:11 +00001814 DOUT << "\t\t\t\tadded new interval: ";
1815 DEBUG(nI.dump());
1816 DOUT << '\n';
Owen Andersona41e47a2008-08-19 22:12:11 +00001817 }
Owen Anderson9a032932008-08-18 21:20:32 +00001818
Owen Anderson9a032932008-08-18 21:20:32 +00001819
Owen Andersona41e47a2008-08-19 22:12:11 +00001820 RI = mri_->reg_begin(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00001821 }
Owen Andersond6664312008-08-18 18:05:32 +00001822
1823 return added;
1824}
1825
1826std::vector<LiveInterval*> LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001827addIntervalsForSpills(const LiveInterval &li,
Evan Chengdc377862008-09-30 15:44:16 +00001828 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Chengc781a242009-05-03 18:32:42 +00001829 const MachineLoopInfo *loopInfo, VirtRegMap &vrm) {
Owen Andersonae339ba2008-08-19 00:17:30 +00001830
1831 if (EnableFastSpilling)
Evan Chengc781a242009-05-03 18:32:42 +00001832 return addIntervalsForSpillsFast(li, loopInfo, vrm);
Owen Andersonae339ba2008-08-19 00:17:30 +00001833
Evan Chengf2fbca62007-11-12 06:35:08 +00001834 assert(li.weight != HUGE_VALF &&
1835 "attempt to spill already spilled interval!");
1836
1837 DOUT << "\t\t\t\tadding intervals for spills for interval: ";
Dan Gohman6f0d0242008-02-10 18:45:23 +00001838 li.print(DOUT, tri_);
Evan Chengf2fbca62007-11-12 06:35:08 +00001839 DOUT << '\n';
1840
Evan Cheng72eeb942008-12-05 17:00:16 +00001841 // Each bit specify whether a spill is required in the MBB.
Evan Cheng81a03822007-11-17 00:40:40 +00001842 BitVector SpillMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001843 DenseMap<unsigned, std::vector<SRInfo> > SpillIdxes;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001844 BitVector RestoreMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001845 DenseMap<unsigned, std::vector<SRInfo> > RestoreIdxes;
1846 DenseMap<unsigned,unsigned> MBBVRegsMap;
Evan Chengf2fbca62007-11-12 06:35:08 +00001847 std::vector<LiveInterval*> NewLIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001848 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
Evan Chengf2fbca62007-11-12 06:35:08 +00001849
1850 unsigned NumValNums = li.getNumValNums();
1851 SmallVector<MachineInstr*, 4> ReMatDefs;
1852 ReMatDefs.resize(NumValNums, NULL);
1853 SmallVector<MachineInstr*, 4> ReMatOrigDefs;
1854 ReMatOrigDefs.resize(NumValNums, NULL);
1855 SmallVector<int, 4> ReMatIds;
1856 ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT);
1857 BitVector ReMatDelete(NumValNums);
1858 unsigned Slot = VirtRegMap::MAX_STACK_SLOT;
1859
Evan Cheng81a03822007-11-17 00:40:40 +00001860 // Spilling a split live interval. It cannot be split any further. Also,
1861 // it's also guaranteed to be a single val# / range interval.
1862 if (vrm.getPreSplitReg(li.reg)) {
1863 vrm.setIsSplitFromReg(li.reg, 0);
Evan Chengd120ffd2007-12-05 10:24:35 +00001864 // Unset the split kill marker on the last use.
1865 unsigned KillIdx = vrm.getKillPoint(li.reg);
1866 if (KillIdx) {
1867 MachineInstr *KillMI = getInstructionFromIndex(KillIdx);
1868 assert(KillMI && "Last use disappeared?");
1869 int KillOp = KillMI->findRegisterUseOperandIdx(li.reg, true);
1870 assert(KillOp != -1 && "Last use disappeared?");
Chris Lattnerf7382302007-12-30 21:56:09 +00001871 KillMI->getOperand(KillOp).setIsKill(false);
Evan Chengd120ffd2007-12-05 10:24:35 +00001872 }
Evan Chengadf85902007-12-05 09:51:10 +00001873 vrm.removeKillPoint(li.reg);
Evan Cheng81a03822007-11-17 00:40:40 +00001874 bool DefIsReMat = vrm.isReMaterialized(li.reg);
1875 Slot = vrm.getStackSlot(li.reg);
1876 assert(Slot != VirtRegMap::MAX_STACK_SLOT);
1877 MachineInstr *ReMatDefMI = DefIsReMat ?
1878 vrm.getReMaterializedMI(li.reg) : NULL;
1879 int LdSlot = 0;
1880 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1881 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00001882 (DefIsReMat && (ReMatDefMI->getDesc().canFoldAsLoad()));
Evan Cheng81a03822007-11-17 00:40:40 +00001883 bool IsFirstRange = true;
1884 for (LiveInterval::Ranges::const_iterator
1885 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
1886 // If this is a split live interval with multiple ranges, it means there
1887 // are two-address instructions that re-defined the value. Only the
1888 // first def can be rematerialized!
1889 if (IsFirstRange) {
Evan Chengcb3c3302007-11-29 23:02:50 +00001890 // Note ReMatOrigDefMI has already been deleted.
Evan Cheng81a03822007-11-17 00:40:40 +00001891 rewriteInstructionsForSpills(li, false, I, NULL, ReMatDefMI,
1892 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001893 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001894 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001895 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001896 } else {
1897 rewriteInstructionsForSpills(li, false, I, NULL, 0,
1898 Slot, 0, false, false, false,
Evan Chengd70dbb52008-02-22 09:24:50 +00001899 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001900 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001901 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001902 }
1903 IsFirstRange = false;
1904 }
Evan Cheng419852c2008-04-03 16:39:43 +00001905
Evan Cheng4cce6b42008-04-11 17:53:36 +00001906 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001907 return NewLIs;
1908 }
1909
1910 bool TrySplit = SplitAtBB && !intervalIsInOneMBB(li);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001911 if (SplitLimit != -1 && (int)numSplits >= SplitLimit)
1912 TrySplit = false;
1913 if (TrySplit)
1914 ++numSplits;
Evan Chengf2fbca62007-11-12 06:35:08 +00001915 bool NeedStackSlot = false;
1916 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
1917 i != e; ++i) {
1918 const VNInfo *VNI = *i;
1919 unsigned VN = VNI->id;
1920 unsigned DefIdx = VNI->def;
1921 if (DefIdx == ~1U)
1922 continue; // Dead val#.
1923 // Is the def for the val# rematerializable?
Evan Cheng81a03822007-11-17 00:40:40 +00001924 MachineInstr *ReMatDefMI = (DefIdx == ~0u)
1925 ? 0 : getInstructionFromIndex(DefIdx);
Evan Cheng5ef3a042007-12-06 00:01:56 +00001926 bool dummy;
Evan Chengdc377862008-09-30 15:44:16 +00001927 if (ReMatDefMI && isReMaterializable(li, VNI, ReMatDefMI, SpillIs, dummy)) {
Evan Chengf2fbca62007-11-12 06:35:08 +00001928 // Remember how to remat the def of this val#.
Evan Cheng81a03822007-11-17 00:40:40 +00001929 ReMatOrigDefs[VN] = ReMatDefMI;
Dan Gohman2c3f7ae2008-07-17 23:49:46 +00001930 // Original def may be modified so we have to make a copy here.
Evan Cheng1ed99222008-07-19 00:37:25 +00001931 MachineInstr *Clone = mf_->CloneMachineInstr(ReMatDefMI);
1932 ClonedMIs.push_back(Clone);
1933 ReMatDefs[VN] = Clone;
Evan Chengf2fbca62007-11-12 06:35:08 +00001934
1935 bool CanDelete = true;
Evan Chengc3fc7d92007-11-29 09:49:23 +00001936 if (VNI->hasPHIKill) {
1937 // A kill is a phi node, not all of its uses can be rematerialized.
Evan Chengf2fbca62007-11-12 06:35:08 +00001938 // It must not be deleted.
Evan Chengc3fc7d92007-11-29 09:49:23 +00001939 CanDelete = false;
1940 // Need a stack slot if there is any live range where uses cannot be
1941 // rematerialized.
1942 NeedStackSlot = true;
Evan Chengf2fbca62007-11-12 06:35:08 +00001943 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001944 if (CanDelete)
1945 ReMatDelete.set(VN);
1946 } else {
1947 // Need a stack slot if there is any live range where uses cannot be
1948 // rematerialized.
1949 NeedStackSlot = true;
1950 }
1951 }
1952
1953 // One stack slot per live interval.
Owen Andersonb98bbb72009-03-26 18:53:38 +00001954 if (NeedStackSlot && vrm.getPreSplitReg(li.reg) == 0) {
1955 if (vrm.getStackSlot(li.reg) == VirtRegMap::NO_STACK_SLOT)
1956 Slot = vrm.assignVirt2StackSlot(li.reg);
1957
1958 // This case only occurs when the prealloc splitter has already assigned
1959 // a stack slot to this vreg.
1960 else
1961 Slot = vrm.getStackSlot(li.reg);
1962 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001963
1964 // Create new intervals and rewrite defs and uses.
1965 for (LiveInterval::Ranges::const_iterator
1966 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Evan Cheng81a03822007-11-17 00:40:40 +00001967 MachineInstr *ReMatDefMI = ReMatDefs[I->valno->id];
1968 MachineInstr *ReMatOrigDefMI = ReMatOrigDefs[I->valno->id];
1969 bool DefIsReMat = ReMatDefMI != NULL;
Evan Chengf2fbca62007-11-12 06:35:08 +00001970 bool CanDelete = ReMatDelete[I->valno->id];
1971 int LdSlot = 0;
Evan Cheng81a03822007-11-17 00:40:40 +00001972 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001973 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00001974 (DefIsReMat && ReMatDefMI->getDesc().canFoldAsLoad());
Evan Cheng81a03822007-11-17 00:40:40 +00001975 rewriteInstructionsForSpills(li, TrySplit, I, ReMatOrigDefMI, ReMatDefMI,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001976 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001977 CanDelete, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001978 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001979 MBBVRegsMap, NewLIs);
Evan Chengf2fbca62007-11-12 06:35:08 +00001980 }
1981
Evan Cheng0cbb1162007-11-29 01:06:25 +00001982 // Insert spills / restores if we are splitting.
Evan Cheng419852c2008-04-03 16:39:43 +00001983 if (!TrySplit) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001984 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001985 return NewLIs;
Evan Cheng419852c2008-04-03 16:39:43 +00001986 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001987
Evan Chengb50bb8c2007-12-05 08:16:32 +00001988 SmallPtrSet<LiveInterval*, 4> AddedKill;
Evan Chengaee4af62007-12-02 08:30:39 +00001989 SmallVector<unsigned, 2> Ops;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001990 if (NeedStackSlot) {
1991 int Id = SpillMBBs.find_first();
1992 while (Id != -1) {
1993 std::vector<SRInfo> &spills = SpillIdxes[Id];
1994 for (unsigned i = 0, e = spills.size(); i != e; ++i) {
1995 int index = spills[i].index;
1996 unsigned VReg = spills[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001997 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001998 bool isReMat = vrm.isReMaterialized(VReg);
1999 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00002000 bool CanFold = false;
2001 bool FoundUse = false;
2002 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00002003 if (spills[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00002004 CanFold = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00002005 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
2006 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00002007 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00002008 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00002009
2010 Ops.push_back(j);
2011 if (MO.isDef())
Evan Chengcddbb832007-11-30 21:23:43 +00002012 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00002013 if (isReMat ||
2014 (!FoundUse && !alsoFoldARestore(Id, index, VReg,
2015 RestoreMBBs, RestoreIdxes))) {
2016 // MI has two-address uses of the same register. If the use
2017 // isn't the first and only use in the BB, then we can't fold
2018 // it. FIXME: Move this to rewriteInstructionsForSpills.
2019 CanFold = false;
Evan Chengcddbb832007-11-30 21:23:43 +00002020 break;
2021 }
Evan Chengaee4af62007-12-02 08:30:39 +00002022 FoundUse = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00002023 }
2024 }
2025 // Fold the store into the def if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00002026 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00002027 if (CanFold && !Ops.empty()) {
2028 if (tryFoldMemoryOperand(MI, vrm, NULL, index, Ops, true, Slot,VReg)){
Evan Chengcddbb832007-11-30 21:23:43 +00002029 Folded = true;
Sebastian Redl48fe6352009-03-19 23:26:52 +00002030 if (FoundUse) {
Evan Chengaee4af62007-12-02 08:30:39 +00002031 // Also folded uses, do not issue a load.
2032 eraseRestoreInfo(Id, index, VReg, RestoreMBBs, RestoreIdxes);
Evan Chengf38d14f2007-12-05 09:05:34 +00002033 nI.removeRange(getLoadIndex(index), getUseIndex(index)+1);
2034 }
Evan Cheng597d10d2007-12-04 00:32:23 +00002035 nI.removeRange(getDefIndex(index), getStoreIndex(index));
Evan Chengcddbb832007-11-30 21:23:43 +00002036 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002037 }
2038
Evan Cheng7e073ba2008-04-09 20:57:25 +00002039 // Otherwise tell the spiller to issue a spill.
Evan Chengb50bb8c2007-12-05 08:16:32 +00002040 if (!Folded) {
2041 LiveRange *LR = &nI.ranges[nI.ranges.size()-1];
2042 bool isKill = LR->end == getStoreIndex(index);
Evan Chengb0a6f622008-05-20 08:10:37 +00002043 if (!MI->registerDefIsDead(nI.reg))
2044 // No need to spill a dead def.
2045 vrm.addSpillPoint(VReg, isKill, MI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002046 if (isKill)
2047 AddedKill.insert(&nI);
2048 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002049 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00002050 Id = SpillMBBs.find_next(Id);
Evan Cheng0cbb1162007-11-29 01:06:25 +00002051 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00002052 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002053
Evan Cheng1953d0c2007-11-29 10:12:14 +00002054 int Id = RestoreMBBs.find_first();
2055 while (Id != -1) {
2056 std::vector<SRInfo> &restores = RestoreIdxes[Id];
2057 for (unsigned i = 0, e = restores.size(); i != e; ++i) {
2058 int index = restores[i].index;
2059 if (index == -1)
2060 continue;
2061 unsigned VReg = restores[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00002062 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng9c3c2212008-06-06 07:54:39 +00002063 bool isReMat = vrm.isReMaterialized(VReg);
Evan Cheng81a03822007-11-17 00:40:40 +00002064 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00002065 bool CanFold = false;
2066 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00002067 if (restores[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00002068 CanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00002069 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
2070 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00002071 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng81a03822007-11-17 00:40:40 +00002072 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00002073
Evan Cheng0cbb1162007-11-29 01:06:25 +00002074 if (MO.isDef()) {
Evan Chengaee4af62007-12-02 08:30:39 +00002075 // If this restore were to be folded, it would have been folded
2076 // already.
2077 CanFold = false;
Evan Cheng81a03822007-11-17 00:40:40 +00002078 break;
2079 }
Evan Chengaee4af62007-12-02 08:30:39 +00002080 Ops.push_back(j);
Evan Cheng81a03822007-11-17 00:40:40 +00002081 }
2082 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002083
2084 // Fold the load into the use if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00002085 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00002086 if (CanFold && !Ops.empty()) {
Evan Cheng9c3c2212008-06-06 07:54:39 +00002087 if (!isReMat)
Evan Chengaee4af62007-12-02 08:30:39 +00002088 Folded = tryFoldMemoryOperand(MI, vrm, NULL,index,Ops,true,Slot,VReg);
2089 else {
Evan Cheng0cbb1162007-11-29 01:06:25 +00002090 MachineInstr *ReMatDefMI = vrm.getReMaterializedMI(VReg);
2091 int LdSlot = 0;
2092 bool isLoadSS = tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
2093 // If the rematerializable def is a load, also try to fold it.
Dan Gohman15511cf2008-12-03 18:15:48 +00002094 if (isLoadSS || ReMatDefMI->getDesc().canFoldAsLoad())
Evan Chengaee4af62007-12-02 08:30:39 +00002095 Folded = tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
2096 Ops, isLoadSS, LdSlot, VReg);
Evan Cheng650d7f32008-12-05 17:41:31 +00002097 if (!Folded) {
2098 unsigned ImpUse = getReMatImplicitUse(li, ReMatDefMI);
2099 if (ImpUse) {
2100 // Re-matting an instruction with virtual register use. Add the
2101 // register as an implicit use on the use MI and update the register
2102 // interval's spill weight to HUGE_VALF to prevent it from being
2103 // spilled.
2104 LiveInterval &ImpLi = getInterval(ImpUse);
2105 ImpLi.weight = HUGE_VALF;
2106 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
2107 }
Evan Chengd70dbb52008-02-22 09:24:50 +00002108 }
Evan Chengaee4af62007-12-02 08:30:39 +00002109 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002110 }
2111 // If folding is not possible / failed, then tell the spiller to issue a
2112 // load / rematerialization for us.
Evan Cheng597d10d2007-12-04 00:32:23 +00002113 if (Folded)
2114 nI.removeRange(getLoadIndex(index), getUseIndex(index)+1);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002115 else
Evan Cheng0cbb1162007-11-29 01:06:25 +00002116 vrm.addRestorePoint(VReg, MI);
Evan Cheng81a03822007-11-17 00:40:40 +00002117 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00002118 Id = RestoreMBBs.find_next(Id);
Evan Cheng81a03822007-11-17 00:40:40 +00002119 }
2120
Evan Chengb50bb8c2007-12-05 08:16:32 +00002121 // Finalize intervals: add kills, finalize spill weights, and filter out
2122 // dead intervals.
Evan Cheng597d10d2007-12-04 00:32:23 +00002123 std::vector<LiveInterval*> RetNewLIs;
2124 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i) {
2125 LiveInterval *LI = NewLIs[i];
2126 if (!LI->empty()) {
Owen Anderson496bac52008-07-23 19:47:27 +00002127 LI->weight /= InstrSlots::NUM * getApproximateInstructionCount(*LI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002128 if (!AddedKill.count(LI)) {
2129 LiveRange *LR = &LI->ranges[LI->ranges.size()-1];
Evan Chengd120ffd2007-12-05 10:24:35 +00002130 unsigned LastUseIdx = getBaseIndex(LR->end);
2131 MachineInstr *LastUse = getInstructionFromIndex(LastUseIdx);
Evan Cheng6130f662008-03-05 00:59:57 +00002132 int UseIdx = LastUse->findRegisterUseOperandIdx(LI->reg, false);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002133 assert(UseIdx != -1);
Evan Chenga24752f2009-03-19 20:30:06 +00002134 if (!LastUse->isRegTiedToDefOperand(UseIdx)) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00002135 LastUse->getOperand(UseIdx).setIsKill();
Evan Chengd120ffd2007-12-05 10:24:35 +00002136 vrm.addKillPoint(LI->reg, LastUseIdx);
Evan Chengadf85902007-12-05 09:51:10 +00002137 }
Evan Chengb50bb8c2007-12-05 08:16:32 +00002138 }
Evan Cheng597d10d2007-12-04 00:32:23 +00002139 RetNewLIs.push_back(LI);
2140 }
2141 }
Evan Cheng81a03822007-11-17 00:40:40 +00002142
Evan Cheng4cce6b42008-04-11 17:53:36 +00002143 handleSpilledImpDefs(li, vrm, rc, RetNewLIs);
Evan Cheng597d10d2007-12-04 00:32:23 +00002144 return RetNewLIs;
Evan Chengf2fbca62007-11-12 06:35:08 +00002145}
Evan Cheng676dd7c2008-03-11 07:19:34 +00002146
2147/// hasAllocatableSuperReg - Return true if the specified physical register has
2148/// any super register that's allocatable.
2149bool LiveIntervals::hasAllocatableSuperReg(unsigned Reg) const {
2150 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS)
2151 if (allocatableRegs_[*AS] && hasInterval(*AS))
2152 return true;
2153 return false;
2154}
2155
2156/// getRepresentativeReg - Find the largest super register of the specified
2157/// physical register.
2158unsigned LiveIntervals::getRepresentativeReg(unsigned Reg) const {
2159 // Find the largest super-register that is allocatable.
2160 unsigned BestReg = Reg;
2161 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) {
2162 unsigned SuperReg = *AS;
2163 if (!hasAllocatableSuperReg(SuperReg) && hasInterval(SuperReg)) {
2164 BestReg = SuperReg;
2165 break;
2166 }
2167 }
2168 return BestReg;
2169}
2170
2171/// getNumConflictsWithPhysReg - Return the number of uses and defs of the
2172/// specified interval that conflicts with the specified physical register.
2173unsigned LiveIntervals::getNumConflictsWithPhysReg(const LiveInterval &li,
2174 unsigned PhysReg) const {
2175 unsigned NumConflicts = 0;
2176 const LiveInterval &pli = getInterval(getRepresentativeReg(PhysReg));
2177 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2178 E = mri_->reg_end(); I != E; ++I) {
2179 MachineOperand &O = I.getOperand();
2180 MachineInstr *MI = O.getParent();
2181 unsigned Index = getInstructionIndex(MI);
2182 if (pli.liveAt(Index))
2183 ++NumConflicts;
2184 }
2185 return NumConflicts;
2186}
2187
2188/// spillPhysRegAroundRegDefsUses - Spill the specified physical register
Evan Cheng2824a652009-03-23 18:24:37 +00002189/// around all defs and uses of the specified interval. Return true if it
2190/// was able to cut its interval.
2191bool LiveIntervals::spillPhysRegAroundRegDefsUses(const LiveInterval &li,
Evan Cheng676dd7c2008-03-11 07:19:34 +00002192 unsigned PhysReg, VirtRegMap &vrm) {
2193 unsigned SpillReg = getRepresentativeReg(PhysReg);
2194
2195 for (const unsigned *AS = tri_->getAliasSet(PhysReg); *AS; ++AS)
2196 // If there are registers which alias PhysReg, but which are not a
2197 // sub-register of the chosen representative super register. Assert
2198 // since we can't handle it yet.
Dan Gohman70f2f652009-04-13 15:22:29 +00002199 assert(*AS == SpillReg || !allocatableRegs_[*AS] || !hasInterval(*AS) ||
Evan Cheng676dd7c2008-03-11 07:19:34 +00002200 tri_->isSuperRegister(*AS, SpillReg));
2201
Evan Cheng2824a652009-03-23 18:24:37 +00002202 bool Cut = false;
Evan Cheng676dd7c2008-03-11 07:19:34 +00002203 LiveInterval &pli = getInterval(SpillReg);
2204 SmallPtrSet<MachineInstr*, 8> SeenMIs;
2205 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2206 E = mri_->reg_end(); I != E; ++I) {
2207 MachineOperand &O = I.getOperand();
2208 MachineInstr *MI = O.getParent();
2209 if (SeenMIs.count(MI))
2210 continue;
2211 SeenMIs.insert(MI);
2212 unsigned Index = getInstructionIndex(MI);
2213 if (pli.liveAt(Index)) {
2214 vrm.addEmergencySpill(SpillReg, MI);
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002215 unsigned StartIdx = getLoadIndex(Index);
2216 unsigned EndIdx = getStoreIndex(Index)+1;
Evan Cheng2824a652009-03-23 18:24:37 +00002217 if (pli.isInOneLiveRange(StartIdx, EndIdx)) {
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002218 pli.removeRange(StartIdx, EndIdx);
Evan Cheng2824a652009-03-23 18:24:37 +00002219 Cut = true;
2220 } else {
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002221 cerr << "Ran out of registers during register allocation!\n";
2222 if (MI->getOpcode() == TargetInstrInfo::INLINEASM) {
2223 cerr << "Please check your inline asm statement for invalid "
2224 << "constraints:\n";
2225 MI->print(cerr.stream(), tm_);
2226 }
2227 exit(1);
2228 }
Evan Cheng676dd7c2008-03-11 07:19:34 +00002229 for (const unsigned* AS = tri_->getSubRegisters(SpillReg); *AS; ++AS) {
2230 if (!hasInterval(*AS))
2231 continue;
2232 LiveInterval &spli = getInterval(*AS);
2233 if (spli.liveAt(Index))
2234 spli.removeRange(getLoadIndex(Index), getStoreIndex(Index)+1);
2235 }
2236 }
2237 }
Evan Cheng2824a652009-03-23 18:24:37 +00002238 return Cut;
Evan Cheng676dd7c2008-03-11 07:19:34 +00002239}
Owen Andersonc4dc1322008-06-05 17:15:43 +00002240
2241LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
2242 MachineInstr* startInst) {
2243 LiveInterval& Interval = getOrCreateInterval(reg);
2244 VNInfo* VN = Interval.getNextValue(
2245 getInstructionIndex(startInst) + InstrSlots::DEF,
2246 startInst, getVNInfoAllocator());
2247 VN->hasPHIKill = true;
2248 VN->kills.push_back(getMBBEndIdx(startInst->getParent()));
2249 LiveRange LR(getInstructionIndex(startInst) + InstrSlots::DEF,
2250 getMBBEndIdx(startInst->getParent()) + 1, VN);
2251 Interval.addRange(LR);
2252
2253 return LR;
2254}