blob: fbfcf8d839fd645e56ab9c63ca19124d5e54d25d [file] [log] [blame]
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000023#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000024#include "llvm/Intrinsics.h"
25#include "llvm/CallingConv.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000026#include "InstPrinter/MipsInstPrinter.h"
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +000027#include "MCTargetDesc/MipsBaseInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000028#include "llvm/CodeGen/CallingConvLower.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000033#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000034#include "llvm/CodeGen/ValueTypes.h"
35#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000037using namespace llvm;
38
Akira Hatanakadbe9a312011-08-18 20:07:42 +000039// If I is a shifted mask, set the size (Size) and the first bit of the
40// mask (Pos), and return true.
Akira Hatanaka854a7db2011-08-19 22:59:00 +000041// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
42static bool IsShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000043 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000044 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000045
Akira Hatanakad6bc5232011-12-05 21:26:34 +000046 Size = CountPopulation_64(I);
47 Pos = CountTrailingZeros_64(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000048 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000049}
50
Chris Lattnerf0144122009-07-28 03:13:23 +000051const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
52 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000053 case MipsISD::JmpLink: return "MipsISD::JmpLink";
54 case MipsISD::Hi: return "MipsISD::Hi";
55 case MipsISD::Lo: return "MipsISD::Lo";
56 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000057 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000058 case MipsISD::Ret: return "MipsISD::Ret";
59 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
60 case MipsISD::FPCmp: return "MipsISD::FPCmp";
61 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
62 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
63 case MipsISD::FPRound: return "MipsISD::FPRound";
64 case MipsISD::MAdd: return "MipsISD::MAdd";
65 case MipsISD::MAddu: return "MipsISD::MAddu";
66 case MipsISD::MSub: return "MipsISD::MSub";
67 case MipsISD::MSubu: return "MipsISD::MSubu";
68 case MipsISD::DivRem: return "MipsISD::DivRem";
69 case MipsISD::DivRemU: return "MipsISD::DivRemU";
70 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
71 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +000072 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanaka21afc632011-06-21 00:40:49 +000073 case MipsISD::DynAlloc: return "MipsISD::DynAlloc";
Akira Hatanakadb548262011-07-19 23:30:50 +000074 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +000075 case MipsISD::Ext: return "MipsISD::Ext";
76 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanaka0f843822011-06-07 18:58:42 +000077 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000078 }
79}
80
81MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000082MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +000083 : TargetLowering(TM, new MipsTargetObjectFile()),
84 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +000085 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
86 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000087
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000088 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +000089 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +000090 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +000091 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000092
93 // Set up the register classes
Owen Anderson825b72b2009-08-11 20:47:22 +000094 addRegisterClass(MVT::i32, Mips::CPURegsRegisterClass);
95 addRegisterClass(MVT::f32, Mips::FGR32RegisterClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000096
Akira Hatanaka95934842011-09-24 01:34:44 +000097 if (HasMips64)
98 addRegisterClass(MVT::i64, Mips::CPU64RegsRegisterClass);
99
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000100 // When dealing with single precision only, use libcalls
Akira Hatanaka792016b2011-09-23 18:28:39 +0000101 if (!Subtarget->isSingleFloat()) {
102 if (HasMips64)
103 addRegisterClass(MVT::f64, Mips::FGR64RegisterClass);
104 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000105 addRegisterClass(MVT::f64, Mips::AFGR64RegisterClass);
Akira Hatanaka792016b2011-09-23 18:28:39 +0000106 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000107
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000108 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000109 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
110 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
111 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000112
Eli Friedman6055a6a2009-07-17 04:07:24 +0000113 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
115 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000116
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000117 // Used by legalize types to correctly generate the setcc result.
118 // Without this, every float setcc comes with a AND/OR with the result,
119 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000120 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000122
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000123 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +0000125 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000126 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Akira Hatanaka9b944a82011-11-16 22:42:10 +0000127 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000128 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Akira Hatanakaca074792011-12-08 20:34:32 +0000129 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000130 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +0000131 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Akira Hatanaka620db892011-11-16 22:44:38 +0000133 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000134 setOperationAction(ISD::SELECT, MVT::f32, Custom);
135 setOperationAction(ISD::SELECT, MVT::f64, Custom);
136 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
138 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Akira Hatanaka93883832011-12-20 23:35:46 +0000139 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000140 setOperationAction(ISD::VASTART, MVT::Other, Custom);
141
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000142 setOperationAction(ISD::SDIV, MVT::i32, Expand);
143 setOperationAction(ISD::SREM, MVT::i32, Expand);
144 setOperationAction(ISD::UDIV, MVT::i32, Expand);
145 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000146 setOperationAction(ISD::SDIV, MVT::i64, Expand);
147 setOperationAction(ISD::SREM, MVT::i64, Expand);
148 setOperationAction(ISD::UDIV, MVT::i64, Expand);
149 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000150
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000151 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
153 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
154 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
155 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000156 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000158 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
160 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000161 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000163 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000164 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
165 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
166 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
167 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000169 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000170
Akira Hatanaka56633442011-09-20 23:53:09 +0000171 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000172 setOperationAction(ISD::ROTR, MVT::i32, Expand);
173
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000174 if (!Subtarget->hasMips64r2())
175 setOperationAction(ISD::ROTR, MVT::i64, Expand);
176
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
178 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
179 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000180 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
181 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000183 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000185 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000186 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
187 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000188 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::FLOG, MVT::f32, Expand);
190 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
191 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
192 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000193 setOperationAction(ISD::FMA, MVT::f32, Expand);
194 setOperationAction(ISD::FMA, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000195
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000196 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
197 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000198
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000199 setOperationAction(ISD::VAARG, MVT::Other, Expand);
200 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
201 setOperationAction(ISD::VAEND, MVT::Other, Expand);
202
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000203 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
205 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000206
Akira Hatanakadb548262011-07-19 23:30:50 +0000207 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000208 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000209
Eli Friedman4db5aca2011-08-29 18:23:02 +0000210 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
Akira Hatanaka9aed5042011-12-21 00:02:58 +0000211 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000212 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
Akira Hatanaka9aed5042011-12-21 00:02:58 +0000213 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000214
Eli Friedman26689ac2011-08-03 21:06:02 +0000215 setInsertFencesForAtomic(true);
216
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000217 if (Subtarget->isSingleFloat())
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000219
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000220 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000221 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
222 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000223 }
224
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000225 if (!Subtarget->hasBitCount())
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000227
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000228 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000230 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
231 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000232
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000233 setTargetDAGCombine(ISD::ADDE);
234 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000235 setTargetDAGCombine(ISD::SDIVREM);
236 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000237 setTargetDAGCombine(ISD::SETCC);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000238 setTargetDAGCombine(ISD::AND);
239 setTargetDAGCombine(ISD::OR);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000240
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000241 setMinFunctionAlignment(2);
242
Akira Hatanaka056a1bc2011-12-20 23:28:36 +0000243 setStackPointerRegisterToSaveRestore(HasMips64 ? Mips::SP_64 : Mips::SP);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000244 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000245
246 setExceptionPointerRegister(Mips::A0);
247 setExceptionSelectorRegister(Mips::A1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000248}
249
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000250bool MipsTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Akira Hatanaka511961a2011-08-17 18:49:18 +0000251 MVT::SimpleValueType SVT = VT.getSimpleVT().SimpleTy;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000252 return SVT == MVT::i64 || SVT == MVT::i32 || SVT == MVT::i16;
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000253}
254
Duncan Sands28b77e92011-09-06 19:07:46 +0000255EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000256 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000257}
258
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000259// SelectMadd -
260// Transforms a subgraph in CurDAG if the following pattern is found:
261// (addc multLo, Lo0), (adde multHi, Hi0),
262// where,
263// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000264// Lo0: initial value of Lo register
265// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000266// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000267static bool SelectMadd(SDNode* ADDENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000268 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000269 // for the matching to be successful.
270 SDNode* ADDCNode = ADDENode->getOperand(2).getNode();
271
272 if (ADDCNode->getOpcode() != ISD::ADDC)
273 return false;
274
275 SDValue MultHi = ADDENode->getOperand(0);
276 SDValue MultLo = ADDCNode->getOperand(0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000277 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000278 unsigned MultOpc = MultHi.getOpcode();
279
280 // MultHi and MultLo must be generated by the same node,
281 if (MultLo.getNode() != MultNode)
282 return false;
283
284 // and it must be a multiplication.
285 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
286 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000287
288 // MultLo amd MultHi must be the first and second output of MultNode
289 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000290 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
291 return false;
292
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000293 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000294 // of the values of MultNode, in which case MultNode will be removed in later
295 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000296 // If there exist users other than ADDENode or ADDCNode, this function returns
297 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000298 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000299 // produced.
300 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
301 return false;
302
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000303 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000304 DebugLoc dl = ADDENode->getDebugLoc();
305
306 // create MipsMAdd(u) node
307 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000308
Akira Hatanaka82099682011-12-19 19:52:25 +0000309 SDValue MAdd = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000310 MultNode->getOperand(0),// Factor 0
311 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000312 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000313 ADDENode->getOperand(1));// Hi0
314
315 // create CopyFromReg nodes
316 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
317 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000318 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000319 Mips::HI, MVT::i32,
320 CopyFromLo.getValue(2));
321
322 // replace uses of adde and addc here
323 if (!SDValue(ADDCNode, 0).use_empty())
324 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
325
326 if (!SDValue(ADDENode, 0).use_empty())
327 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
328
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000329 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000330}
331
332// SelectMsub -
333// Transforms a subgraph in CurDAG if the following pattern is found:
334// (addc Lo0, multLo), (sube Hi0, multHi),
335// where,
336// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000337// Lo0: initial value of Lo register
338// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000339// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000340static bool SelectMsub(SDNode* SUBENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000341 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000342 // for the matching to be successful.
343 SDNode* SUBCNode = SUBENode->getOperand(2).getNode();
344
345 if (SUBCNode->getOpcode() != ISD::SUBC)
346 return false;
347
348 SDValue MultHi = SUBENode->getOperand(1);
349 SDValue MultLo = SUBCNode->getOperand(1);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000350 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000351 unsigned MultOpc = MultHi.getOpcode();
352
353 // MultHi and MultLo must be generated by the same node,
354 if (MultLo.getNode() != MultNode)
355 return false;
356
357 // and it must be a multiplication.
358 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
359 return false;
360
361 // MultLo amd MultHi must be the first and second output of MultNode
362 // respectively.
363 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
364 return false;
365
366 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
367 // of the values of MultNode, in which case MultNode will be removed in later
368 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000369 // If there exist users other than SUBENode or SUBCNode, this function returns
370 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000371 // instruction node rather than a pair of MULT and MSUB instructions being
372 // produced.
373 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
374 return false;
375
376 SDValue Chain = CurDAG->getEntryNode();
377 DebugLoc dl = SUBENode->getDebugLoc();
378
379 // create MipsSub(u) node
380 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
381
Akira Hatanaka82099682011-12-19 19:52:25 +0000382 SDValue MSub = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000383 MultNode->getOperand(0),// Factor 0
384 MultNode->getOperand(1),// Factor 1
385 SUBCNode->getOperand(0),// Lo0
386 SUBENode->getOperand(0));// Hi0
387
388 // create CopyFromReg nodes
389 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
390 MSub);
391 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
392 Mips::HI, MVT::i32,
393 CopyFromLo.getValue(2));
394
395 // replace uses of sube and subc here
396 if (!SDValue(SUBCNode, 0).use_empty())
397 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
398
399 if (!SDValue(SUBENode, 0).use_empty())
400 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
401
402 return true;
403}
404
405static SDValue PerformADDECombine(SDNode *N, SelectionDAG& DAG,
406 TargetLowering::DAGCombinerInfo &DCI,
407 const MipsSubtarget* Subtarget) {
408 if (DCI.isBeforeLegalize())
409 return SDValue();
410
Akira Hatanakae184fec2011-11-11 04:18:21 +0000411 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
412 SelectMadd(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000413 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000414
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000415 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000416}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000417
418static SDValue PerformSUBECombine(SDNode *N, SelectionDAG& DAG,
419 TargetLowering::DAGCombinerInfo &DCI,
420 const MipsSubtarget* Subtarget) {
421 if (DCI.isBeforeLegalize())
422 return SDValue();
423
Akira Hatanakae184fec2011-11-11 04:18:21 +0000424 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
425 SelectMsub(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000426 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000427
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000428 return SDValue();
429}
430
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000431static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG& DAG,
432 TargetLowering::DAGCombinerInfo &DCI,
433 const MipsSubtarget* Subtarget) {
434 if (DCI.isBeforeLegalizeOps())
435 return SDValue();
436
Akira Hatanakadda4a072011-10-03 21:06:13 +0000437 EVT Ty = N->getValueType(0);
438 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
439 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000440 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
441 MipsISD::DivRemU;
442 DebugLoc dl = N->getDebugLoc();
443
444 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
445 N->getOperand(0), N->getOperand(1));
446 SDValue InChain = DAG.getEntryNode();
447 SDValue InGlue = DivRem;
448
449 // insert MFLO
450 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakadda4a072011-10-03 21:06:13 +0000451 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000452 InGlue);
453 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
454 InChain = CopyFromLo.getValue(1);
455 InGlue = CopyFromLo.getValue(2);
456 }
457
458 // insert MFHI
459 if (N->hasAnyUseOfValue(1)) {
460 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000461 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000462 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
463 }
464
465 return SDValue();
466}
467
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000468static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
469 switch (CC) {
470 default: llvm_unreachable("Unknown fp condition code!");
471 case ISD::SETEQ:
472 case ISD::SETOEQ: return Mips::FCOND_OEQ;
473 case ISD::SETUNE: return Mips::FCOND_UNE;
474 case ISD::SETLT:
475 case ISD::SETOLT: return Mips::FCOND_OLT;
476 case ISD::SETGT:
477 case ISD::SETOGT: return Mips::FCOND_OGT;
478 case ISD::SETLE:
479 case ISD::SETOLE: return Mips::FCOND_OLE;
480 case ISD::SETGE:
481 case ISD::SETOGE: return Mips::FCOND_OGE;
482 case ISD::SETULT: return Mips::FCOND_ULT;
483 case ISD::SETULE: return Mips::FCOND_ULE;
484 case ISD::SETUGT: return Mips::FCOND_UGT;
485 case ISD::SETUGE: return Mips::FCOND_UGE;
486 case ISD::SETUO: return Mips::FCOND_UN;
487 case ISD::SETO: return Mips::FCOND_OR;
488 case ISD::SETNE:
489 case ISD::SETONE: return Mips::FCOND_ONE;
490 case ISD::SETUEQ: return Mips::FCOND_UEQ;
491 }
492}
493
494
495// Returns true if condition code has to be inverted.
496static bool InvertFPCondCode(Mips::CondCode CC) {
497 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
498 return false;
499
Akira Hatanaka82099682011-12-19 19:52:25 +0000500 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
501 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000502
Akira Hatanaka82099682011-12-19 19:52:25 +0000503 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000504}
505
506// Creates and returns an FPCmp node from a setcc node.
507// Returns Op if setcc is not a floating point comparison.
508static SDValue CreateFPCmp(SelectionDAG& DAG, const SDValue& Op) {
509 // must be a SETCC node
510 if (Op.getOpcode() != ISD::SETCC)
511 return Op;
512
513 SDValue LHS = Op.getOperand(0);
514
515 if (!LHS.getValueType().isFloatingPoint())
516 return Op;
517
518 SDValue RHS = Op.getOperand(1);
519 DebugLoc dl = Op.getDebugLoc();
520
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000521 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
522 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000523 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
524
525 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
526 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
527}
528
529// Creates and returns a CMovFPT/F node.
530static SDValue CreateCMovFP(SelectionDAG& DAG, SDValue Cond, SDValue True,
531 SDValue False, DebugLoc DL) {
532 bool invert = InvertFPCondCode((Mips::CondCode)
533 cast<ConstantSDNode>(Cond.getOperand(2))
534 ->getSExtValue());
535
536 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
537 True.getValueType(), True, False, Cond);
538}
539
540static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG& DAG,
541 TargetLowering::DAGCombinerInfo &DCI,
542 const MipsSubtarget* Subtarget) {
543 if (DCI.isBeforeLegalizeOps())
544 return SDValue();
545
546 SDValue Cond = CreateFPCmp(DAG, SDValue(N, 0));
547
548 if (Cond.getOpcode() != MipsISD::FPCmp)
549 return SDValue();
550
551 SDValue True = DAG.getConstant(1, MVT::i32);
552 SDValue False = DAG.getConstant(0, MVT::i32);
553
554 return CreateCMovFP(DAG, Cond, True, False, N->getDebugLoc());
555}
556
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000557static SDValue PerformANDCombine(SDNode *N, SelectionDAG& DAG,
558 TargetLowering::DAGCombinerInfo &DCI,
559 const MipsSubtarget* Subtarget) {
560 // Pattern match EXT.
561 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
562 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000563 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000564 return SDValue();
565
566 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000567 unsigned ShiftRightOpc = ShiftRight.getOpcode();
568
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000569 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000570 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000571 return SDValue();
572
573 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000574 ConstantSDNode *CN;
575 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
576 return SDValue();
577
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000578 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000579 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000580
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000581 // Op's second operand must be a shifted mask.
582 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000583 !IsShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000584 return SDValue();
585
586 // Return if the shifted mask does not start at bit 0 or the sum of its size
587 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000588 EVT ValTy = N->getValueType(0);
589 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000590 return SDValue();
591
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000592 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000593 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000594 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000595}
596
597static SDValue PerformORCombine(SDNode *N, SelectionDAG& DAG,
598 TargetLowering::DAGCombinerInfo &DCI,
599 const MipsSubtarget* Subtarget) {
600 // Pattern match INS.
601 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
602 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
603 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000604 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000605 return SDValue();
606
607 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
608 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
609 ConstantSDNode *CN;
610
611 // See if Op's first operand matches (and $src1 , mask0).
612 if (And0.getOpcode() != ISD::AND)
613 return SDValue();
614
615 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000616 !IsShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000617 return SDValue();
618
619 // See if Op's second operand matches (and (shl $src, pos), mask1).
620 if (And1.getOpcode() != ISD::AND)
621 return SDValue();
622
623 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000624 !IsShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000625 return SDValue();
626
627 // The shift masks must have the same position and size.
628 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
629 return SDValue();
630
631 SDValue Shl = And1.getOperand(0);
632 if (Shl.getOpcode() != ISD::SHL)
633 return SDValue();
634
635 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
636 return SDValue();
637
638 unsigned Shamt = CN->getZExtValue();
639
640 // Return if the shift amount and the first bit position of mask are not the
641 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000642 EVT ValTy = N->getValueType(0);
643 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000644 return SDValue();
645
Akira Hatanaka82099682011-12-19 19:52:25 +0000646 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000647 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000648 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000649}
650
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000651SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000652 const {
653 SelectionDAG &DAG = DCI.DAG;
654 unsigned opc = N->getOpcode();
655
656 switch (opc) {
657 default: break;
658 case ISD::ADDE:
659 return PerformADDECombine(N, DAG, DCI, Subtarget);
660 case ISD::SUBE:
661 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000662 case ISD::SDIVREM:
663 case ISD::UDIVREM:
664 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000665 case ISD::SETCC:
666 return PerformSETCCCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000667 case ISD::AND:
668 return PerformANDCombine(N, DAG, DCI, Subtarget);
669 case ISD::OR:
670 return PerformORCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000671 }
672
673 return SDValue();
674}
675
Dan Gohman475871a2008-07-27 21:46:04 +0000676SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000677LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000678{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000679 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000680 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000681 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000682 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
683 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000684 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000685 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000686 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
687 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000688 case ISD::SELECT: return LowerSELECT(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000689 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000690 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +0000691 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Akira Hatanakadb548262011-07-19 23:30:50 +0000692 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG);
Eli Friedman14648462011-07-27 22:21:52 +0000693 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000694 }
Dan Gohman475871a2008-07-27 21:46:04 +0000695 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000696}
697
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000698//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000699// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000700//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000701
702// AddLiveIn - This helper function adds the specified physical register to the
703// MachineFunction as a live in value. It also creates a corresponding
704// virtual register for it.
705static unsigned
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000706AddLiveIn(MachineFunction &MF, unsigned PReg, TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000707{
708 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000709 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
710 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000711 return VReg;
712}
713
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000714// Get fp branch code (not opcode) from condition code.
715static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
716 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
717 return Mips::BRANCH_T;
718
Akira Hatanaka82099682011-12-19 19:52:25 +0000719 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
720 "Invalid CondCode.");
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000721
Akira Hatanaka82099682011-12-19 19:52:25 +0000722 return Mips::BRANCH_F;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000723}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000724
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000725/*
Akira Hatanaka14487d42011-06-07 19:28:39 +0000726static MachineBasicBlock* ExpandCondMov(MachineInstr *MI, MachineBasicBlock *BB,
727 DebugLoc dl,
728 const MipsSubtarget* Subtarget,
729 const TargetInstrInfo *TII,
730 bool isFPCmp, unsigned Opc) {
731 // There is no need to expand CMov instructions if target has
732 // conditional moves.
733 if (Subtarget->hasCondMov())
734 return BB;
735
736 // To "insert" a SELECT_CC instruction, we actually have to insert the
737 // diamond control-flow pattern. The incoming instruction knows the
738 // destination vreg to set, the condition code register to branch on, the
739 // true/false values to select between, and a branch opcode to use.
740 const BasicBlock *LLVM_BB = BB->getBasicBlock();
741 MachineFunction::iterator It = BB;
742 ++It;
743
744 // thisMBB:
745 // ...
746 // TrueVal = ...
747 // setcc r1, r2, r3
748 // bNE r1, r0, copy1MBB
749 // fallthrough --> copy0MBB
750 MachineBasicBlock *thisMBB = BB;
751 MachineFunction *F = BB->getParent();
752 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
753 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
754 F->insert(It, copy0MBB);
755 F->insert(It, sinkMBB);
756
757 // Transfer the remainder of BB and its successor edges to sinkMBB.
758 sinkMBB->splice(sinkMBB->begin(), BB,
759 llvm::next(MachineBasicBlock::iterator(MI)),
760 BB->end());
761 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
762
763 // Next, add the true and fallthrough blocks as its successors.
764 BB->addSuccessor(copy0MBB);
765 BB->addSuccessor(sinkMBB);
766
767 // Emit the right instruction according to the type of the operands compared
768 if (isFPCmp)
769 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
770 else
771 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
772 .addReg(Mips::ZERO).addMBB(sinkMBB);
773
774 // copy0MBB:
775 // %FalseValue = ...
776 // # fallthrough to sinkMBB
777 BB = copy0MBB;
778
779 // Update machine-CFG edges
780 BB->addSuccessor(sinkMBB);
781
782 // sinkMBB:
783 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
784 // ...
785 BB = sinkMBB;
786
787 if (isFPCmp)
788 BuildMI(*BB, BB->begin(), dl,
789 TII->get(Mips::PHI), MI->getOperand(0).getReg())
790 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
791 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
792 else
793 BuildMI(*BB, BB->begin(), dl,
794 TII->get(Mips::PHI), MI->getOperand(0).getReg())
795 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
796 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
797
798 MI->eraseFromParent(); // The pseudo instruction is gone now.
799 return BB;
800}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000801*/
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000802MachineBasicBlock *
803MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000804 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000805 switch (MI->getOpcode()) {
Akira Hatanaka14487d42011-06-07 19:28:39 +0000806 default:
807 assert(false && "Unexpected instr type to insert");
808 return NULL;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000809 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000810 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000811 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
812 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000813 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000814 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
815 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000816 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000817 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000818 case Mips::ATOMIC_LOAD_ADD_I64:
819 case Mips::ATOMIC_LOAD_ADD_I64_P8:
820 return EmitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000821
822 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000823 case Mips::ATOMIC_LOAD_AND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000824 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
825 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000826 case Mips::ATOMIC_LOAD_AND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000827 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
828 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000829 case Mips::ATOMIC_LOAD_AND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000830 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +0000831 case Mips::ATOMIC_LOAD_AND_I64:
832 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanaka73866122011-11-12 02:38:12 +0000833 return EmitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000834
835 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000836 case Mips::ATOMIC_LOAD_OR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000837 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
838 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000839 case Mips::ATOMIC_LOAD_OR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000840 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
841 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000842 case Mips::ATOMIC_LOAD_OR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000843 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000844 case Mips::ATOMIC_LOAD_OR_I64:
845 case Mips::ATOMIC_LOAD_OR_I64_P8:
846 return EmitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000847
848 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000849 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000850 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
851 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000852 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000853 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
854 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000855 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000856 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000857 case Mips::ATOMIC_LOAD_XOR_I64:
858 case Mips::ATOMIC_LOAD_XOR_I64_P8:
859 return EmitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000860
861 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000862 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000863 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
864 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000865 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000866 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
867 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000868 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000869 return EmitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +0000870 case Mips::ATOMIC_LOAD_NAND_I64:
871 case Mips::ATOMIC_LOAD_NAND_I64_P8:
872 return EmitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000873
874 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000875 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000876 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
877 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000878 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000879 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
880 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000881 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000882 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000883 case Mips::ATOMIC_LOAD_SUB_I64:
884 case Mips::ATOMIC_LOAD_SUB_I64_P8:
885 return EmitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000886
887 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000888 case Mips::ATOMIC_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000889 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
890 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000891 case Mips::ATOMIC_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000892 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
893 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000894 case Mips::ATOMIC_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000895 return EmitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +0000896 case Mips::ATOMIC_SWAP_I64:
897 case Mips::ATOMIC_SWAP_I64_P8:
898 return EmitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000899
900 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000901 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000902 return EmitAtomicCmpSwapPartword(MI, BB, 1);
903 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000904 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000905 return EmitAtomicCmpSwapPartword(MI, BB, 2);
906 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000907 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000908 return EmitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +0000909 case Mips::ATOMIC_CMP_SWAP_I64:
910 case Mips::ATOMIC_CMP_SWAP_I64_P8:
911 return EmitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000912 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000913}
914
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000915// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
916// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
917MachineBasicBlock *
918MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +0000919 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000920 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +0000921 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000922
923 MachineFunction *MF = BB->getParent();
924 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +0000925 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000926 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
927 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +0000928 unsigned LL, SC, AND, NOR, ZERO, BEQ;
929
930 if (Size == 4) {
931 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
932 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
933 AND = Mips::AND;
934 NOR = Mips::NOR;
935 ZERO = Mips::ZERO;
936 BEQ = Mips::BEQ;
937 }
938 else {
939 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
940 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
941 AND = Mips::AND64;
942 NOR = Mips::NOR64;
943 ZERO = Mips::ZERO_64;
944 BEQ = Mips::BEQ64;
945 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000946
Akira Hatanaka4061da12011-07-19 20:11:17 +0000947 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000948 unsigned Ptr = MI->getOperand(1).getReg();
949 unsigned Incr = MI->getOperand(2).getReg();
950
Akira Hatanaka4061da12011-07-19 20:11:17 +0000951 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
952 unsigned AndRes = RegInfo.createVirtualRegister(RC);
953 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000954
955 // insert new blocks after the current block
956 const BasicBlock *LLVM_BB = BB->getBasicBlock();
957 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
958 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
959 MachineFunction::iterator It = BB;
960 ++It;
961 MF->insert(It, loopMBB);
962 MF->insert(It, exitMBB);
963
964 // Transfer the remainder of BB and its successor edges to exitMBB.
965 exitMBB->splice(exitMBB->begin(), BB,
966 llvm::next(MachineBasicBlock::iterator(MI)),
967 BB->end());
968 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
969
970 // thisMBB:
971 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000972 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000973 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +0000974 loopMBB->addSuccessor(loopMBB);
975 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000976
977 // loopMBB:
978 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +0000979 // <binop> storeval, oldval, incr
980 // sc success, storeval, 0(ptr)
981 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000982 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +0000983 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000984 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000985 // and andres, oldval, incr
986 // nor storeval, $0, andres
Akira Hatanaka59068062011-11-11 04:14:30 +0000987 BuildMI(BB, dl, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
988 BuildMI(BB, dl, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000989 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000990 // <binop> storeval, oldval, incr
991 BuildMI(BB, dl, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000992 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000993 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000994 }
Akira Hatanaka59068062011-11-11 04:14:30 +0000995 BuildMI(BB, dl, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
996 BuildMI(BB, dl, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000997
998 MI->eraseFromParent(); // The instruction is gone now.
999
Akira Hatanaka939ece12011-07-19 03:42:13 +00001000 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001001}
1002
1003MachineBasicBlock *
1004MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001005 MachineBasicBlock *BB,
1006 unsigned Size, unsigned BinOpcode,
1007 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001008 assert((Size == 1 || Size == 2) &&
1009 "Unsupported size for EmitAtomicBinaryPartial.");
1010
1011 MachineFunction *MF = BB->getParent();
1012 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1013 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1014 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1015 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001016 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1017 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001018
1019 unsigned Dest = MI->getOperand(0).getReg();
1020 unsigned Ptr = MI->getOperand(1).getReg();
1021 unsigned Incr = MI->getOperand(2).getReg();
1022
Akira Hatanaka4061da12011-07-19 20:11:17 +00001023 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1024 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001025 unsigned Mask = RegInfo.createVirtualRegister(RC);
1026 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001027 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1028 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001029 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001030 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1031 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1032 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1033 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1034 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001035 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001036 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1037 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1038 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1039 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1040 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001041
1042 // insert new blocks after the current block
1043 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1044 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001045 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001046 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1047 MachineFunction::iterator It = BB;
1048 ++It;
1049 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001050 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001051 MF->insert(It, exitMBB);
1052
1053 // Transfer the remainder of BB and its successor edges to exitMBB.
1054 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001055 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001056 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1057
Akira Hatanaka81b44112011-07-19 17:09:53 +00001058 BB->addSuccessor(loopMBB);
1059 loopMBB->addSuccessor(loopMBB);
1060 loopMBB->addSuccessor(sinkMBB);
1061 sinkMBB->addSuccessor(exitMBB);
1062
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001063 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001064 // addiu masklsb2,$0,-4 # 0xfffffffc
1065 // and alignedaddr,ptr,masklsb2
1066 // andi ptrlsb2,ptr,3
1067 // sll shiftamt,ptrlsb2,3
1068 // ori maskupper,$0,255 # 0xff
1069 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001070 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001071 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001072
1073 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001074 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1075 .addReg(Mips::ZERO).addImm(-4);
1076 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1077 .addReg(Ptr).addReg(MaskLSB2);
1078 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1079 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1080 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1081 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001082 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1083 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001084 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001085 BuildMI(BB, dl, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001086
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001087 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001088 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001089 // ll oldval,0(alignedaddr)
1090 // binop binopres,oldval,incr2
1091 // and newval,binopres,mask
1092 // and maskedoldval0,oldval,mask2
1093 // or storeval,maskedoldval0,newval
1094 // sc success,storeval,0(alignedaddr)
1095 // beq success,$0,loopMBB
1096
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001097 // atomic.swap
1098 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001099 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001100 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001101 // and maskedoldval0,oldval,mask2
1102 // or storeval,maskedoldval0,newval
1103 // sc success,storeval,0(alignedaddr)
1104 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001105
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001106 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001107 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001108 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001109 // and andres, oldval, incr2
1110 // nor binopres, $0, andres
1111 // and newval, binopres, mask
1112 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1113 BuildMI(BB, dl, TII->get(Mips::NOR), BinOpRes)
1114 .addReg(Mips::ZERO).addReg(AndRes);
1115 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001116 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001117 // <binop> binopres, oldval, incr2
1118 // and newval, binopres, mask
1119 BuildMI(BB, dl, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1120 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001121 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001122 // and newval, incr2, mask
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001123 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001124 }
1125
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001126 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001127 .addReg(OldVal).addReg(Mask2);
1128 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001129 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001130 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001131 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001132 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001133 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001134
Akira Hatanaka939ece12011-07-19 03:42:13 +00001135 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001136 // and maskedoldval1,oldval,mask
1137 // srl srlres,maskedoldval1,shiftamt
1138 // sll sllres,srlres,24
1139 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001140 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001141 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001142
Akira Hatanaka4061da12011-07-19 20:11:17 +00001143 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1144 .addReg(OldVal).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001145 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1146 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001147 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1148 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001149 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001150 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001151
1152 MI->eraseFromParent(); // The instruction is gone now.
1153
Akira Hatanaka939ece12011-07-19 03:42:13 +00001154 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001155}
1156
1157MachineBasicBlock *
1158MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001159 MachineBasicBlock *BB,
1160 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001161 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001162
1163 MachineFunction *MF = BB->getParent();
1164 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001165 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001166 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1167 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001168 unsigned LL, SC, ZERO, BNE, BEQ;
1169
1170 if (Size == 4) {
1171 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1172 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1173 ZERO = Mips::ZERO;
1174 BNE = Mips::BNE;
1175 BEQ = Mips::BEQ;
1176 }
1177 else {
1178 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1179 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1180 ZERO = Mips::ZERO_64;
1181 BNE = Mips::BNE64;
1182 BEQ = Mips::BEQ64;
1183 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001184
1185 unsigned Dest = MI->getOperand(0).getReg();
1186 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001187 unsigned OldVal = MI->getOperand(2).getReg();
1188 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001189
Akira Hatanaka4061da12011-07-19 20:11:17 +00001190 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001191
1192 // insert new blocks after the current block
1193 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1194 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1195 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1196 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1197 MachineFunction::iterator It = BB;
1198 ++It;
1199 MF->insert(It, loop1MBB);
1200 MF->insert(It, loop2MBB);
1201 MF->insert(It, exitMBB);
1202
1203 // Transfer the remainder of BB and its successor edges to exitMBB.
1204 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001205 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001206 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1207
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001208 // thisMBB:
1209 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001210 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001211 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001212 loop1MBB->addSuccessor(exitMBB);
1213 loop1MBB->addSuccessor(loop2MBB);
1214 loop2MBB->addSuccessor(loop1MBB);
1215 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001216
1217 // loop1MBB:
1218 // ll dest, 0(ptr)
1219 // bne dest, oldval, exitMBB
1220 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001221 BuildMI(BB, dl, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1222 BuildMI(BB, dl, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001223 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001224
1225 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001226 // sc success, newval, 0(ptr)
1227 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001228 BB = loop2MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001229 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001230 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001231 BuildMI(BB, dl, TII->get(BEQ))
1232 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001233
1234 MI->eraseFromParent(); // The instruction is gone now.
1235
Akira Hatanaka939ece12011-07-19 03:42:13 +00001236 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001237}
1238
1239MachineBasicBlock *
1240MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001241 MachineBasicBlock *BB,
1242 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001243 assert((Size == 1 || Size == 2) &&
1244 "Unsupported size for EmitAtomicCmpSwapPartial.");
1245
1246 MachineFunction *MF = BB->getParent();
1247 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1248 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1249 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1250 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001251 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1252 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001253
1254 unsigned Dest = MI->getOperand(0).getReg();
1255 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001256 unsigned CmpVal = MI->getOperand(2).getReg();
1257 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001258
Akira Hatanaka4061da12011-07-19 20:11:17 +00001259 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1260 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001261 unsigned Mask = RegInfo.createVirtualRegister(RC);
1262 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001263 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1264 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1265 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1266 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1267 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1268 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1269 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1270 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1271 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1272 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1273 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1274 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1275 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1276 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001277
1278 // insert new blocks after the current block
1279 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1280 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1281 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001282 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001283 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1284 MachineFunction::iterator It = BB;
1285 ++It;
1286 MF->insert(It, loop1MBB);
1287 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001288 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001289 MF->insert(It, exitMBB);
1290
1291 // Transfer the remainder of BB and its successor edges to exitMBB.
1292 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001293 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001294 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1295
Akira Hatanaka81b44112011-07-19 17:09:53 +00001296 BB->addSuccessor(loop1MBB);
1297 loop1MBB->addSuccessor(sinkMBB);
1298 loop1MBB->addSuccessor(loop2MBB);
1299 loop2MBB->addSuccessor(loop1MBB);
1300 loop2MBB->addSuccessor(sinkMBB);
1301 sinkMBB->addSuccessor(exitMBB);
1302
Akira Hatanaka70564a92011-07-19 18:14:26 +00001303 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001304 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001305 // addiu masklsb2,$0,-4 # 0xfffffffc
1306 // and alignedaddr,ptr,masklsb2
1307 // andi ptrlsb2,ptr,3
1308 // sll shiftamt,ptrlsb2,3
1309 // ori maskupper,$0,255 # 0xff
1310 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001311 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001312 // andi maskedcmpval,cmpval,255
1313 // sll shiftedcmpval,maskedcmpval,shiftamt
1314 // andi maskednewval,newval,255
1315 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001316 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001317 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1318 .addReg(Mips::ZERO).addImm(-4);
1319 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1320 .addReg(Ptr).addReg(MaskLSB2);
1321 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1322 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1323 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1324 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001325 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1326 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001327 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001328 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedCmpVal)
1329 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001330 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedCmpVal)
1331 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001332 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedNewVal)
1333 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001334 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedNewVal)
1335 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001336
1337 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001338 // ll oldval,0(alginedaddr)
1339 // and maskedoldval0,oldval,mask
1340 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001341 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001342 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001343 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
1344 .addReg(OldVal).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001345 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001346 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001347
1348 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001349 // and maskedoldval1,oldval,mask2
1350 // or storeval,maskedoldval1,shiftednewval
1351 // sc success,storeval,0(alignedaddr)
1352 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001353 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001354 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1355 .addReg(OldVal).addReg(Mask2);
1356 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
1357 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001358 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001359 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001360 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001361 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001362
Akira Hatanaka939ece12011-07-19 03:42:13 +00001363 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001364 // srl srlres,maskedoldval0,shiftamt
1365 // sll sllres,srlres,24
1366 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001367 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001368 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001369
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001370 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1371 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001372 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1373 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001374 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001375 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001376
1377 MI->eraseFromParent(); // The instruction is gone now.
1378
Akira Hatanaka939ece12011-07-19 03:42:13 +00001379 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001380}
1381
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001382//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001383// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001384//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001385SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001386LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001387{
Akira Hatanaka21afc632011-06-21 00:40:49 +00001388 MachineFunction &MF = DAG.getMachineFunction();
1389 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001390 unsigned SP = IsN64 ? Mips::SP_64 : Mips::SP;
Akira Hatanaka21afc632011-06-21 00:40:49 +00001391
1392 assert(getTargetMachine().getFrameLowering()->getStackAlignment() >=
Akira Hatanaka053546c2011-05-25 02:20:00 +00001393 cast<ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue() &&
1394 "Cannot lower if the alignment of the allocated space is larger than \
1395 that of the stack.");
1396
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001397 SDValue Chain = Op.getOperand(0);
1398 SDValue Size = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001399 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001400
1401 // Get a reference from Mips stack pointer
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001402 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, SP, getPointerTy());
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001403
1404 // Subtract the dynamic size from the actual stack size to
1405 // obtain the new stack size.
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001406 SDValue Sub = DAG.getNode(ISD::SUB, dl, getPointerTy(), StackPointer, Size);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001407
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001408 // The Sub result contains the new stack start address, so it
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001409 // must be placed in the stack pointer register.
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001410 Chain = DAG.getCopyToReg(StackPointer.getValue(1), dl, SP, Sub, SDValue());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001411
1412 // This node always has two return values: a new stack pointer
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001413 // value and a chain
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001414 SDVTList VTLs = DAG.getVTList(getPointerTy(), MVT::Other);
Akira Hatanaka21afc632011-06-21 00:40:49 +00001415 SDValue Ptr = DAG.getFrameIndex(MipsFI->getDynAllocFI(), getPointerTy());
1416 SDValue Ops[] = { Chain, Ptr, Chain.getValue(1) };
1417
1418 return DAG.getNode(MipsISD::DynAlloc, dl, VTLs, Ops, 3);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001419}
1420
1421SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001422LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001423{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001424 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001425 // the block to branch to if the condition is true.
1426 SDValue Chain = Op.getOperand(0);
1427 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00001428 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001429
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001430 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
1431
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001432 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001433 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001434 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001435
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001436 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001437 Mips::CondCode CC =
1438 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001439 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001440
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001441 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001442 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001443}
1444
1445SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001446LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001447{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001448 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001449
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001450 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001451 if (Cond.getOpcode() != MipsISD::FPCmp)
1452 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001453
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001454 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1455 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001456}
1457
Dan Gohmand858e902010-04-17 15:26:15 +00001458SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
1459 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001460 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001461 DebugLoc dl = Op.getDebugLoc();
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001462 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001463
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001464 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Chris Lattnere3736f82009-08-13 05:41:27 +00001465 SDVTList VTs = DAG.getVTList(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001466
Chris Lattnerb71b9092009-08-13 06:28:06 +00001467 MipsTargetObjectFile &TLOF = (MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001468
Chris Lattnere3736f82009-08-13 05:41:27 +00001469 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001470 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
1471 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001472 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +00001473 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
1474 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001475 return DAG.getNode(ISD::ADD, dl, MVT::i32, GOT, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001476 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001477 // %hi/%lo relocation
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001478 SDValue GAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1479 MipsII::MO_ABS_HI);
1480 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1481 MipsII::MO_ABS_LO);
1482 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GAHi, 1);
1483 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001484 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001485 }
1486
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001487 EVT ValTy = Op.getValueType();
1488 bool HasGotOfst = (GV->hasInternalLinkage() ||
1489 (GV->hasLocalLinkage() && !isa<Function>(GV)));
1490 unsigned GotFlag = IsN64 ?
1491 (HasGotOfst ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT_DISP) :
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +00001492 (HasGotOfst ? MipsII::MO_GOT : MipsII::MO_GOT16);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001493 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0, GotFlag);
Akira Hatanaka6df7e232011-12-09 01:53:17 +00001494 GA = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GA);
Akira Hatanaka82099682011-12-19 19:52:25 +00001495 SDValue ResNode = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), GA,
1496 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka0f843822011-06-07 18:58:42 +00001497 // On functions and global targets not internal linked only
1498 // a load from got/GP is necessary for PIC to work.
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001499 if (!HasGotOfst)
Akira Hatanaka0f843822011-06-07 18:58:42 +00001500 return ResNode;
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001501 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0,
1502 IsN64 ? MipsII::MO_GOT_OFST :
1503 MipsII::MO_ABS_LO);
1504 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, GALo);
1505 return DAG.getNode(ISD::ADD, dl, ValTy, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001506}
1507
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001508SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
1509 SelectionDAG &DAG) const {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001510 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
1511 // FIXME there isn't actually debug info here
1512 DebugLoc dl = Op.getDebugLoc();
1513
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001514 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001515 // %hi/%lo relocation
Akira Hatanaka82099682011-12-19 19:52:25 +00001516 SDValue BAHi = DAG.getBlockAddress(BA, MVT::i32, true, MipsII::MO_ABS_HI);
1517 SDValue BALo = DAG.getBlockAddress(BA, MVT::i32, true, MipsII::MO_ABS_LO);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001518 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, MVT::i32, BAHi);
1519 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALo);
1520 return DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001521 }
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001522
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001523 EVT ValTy = Op.getValueType();
1524 unsigned GOTFlag = IsN64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1525 unsigned OFSTFlag = IsN64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
1526 SDValue BAGOTOffset = DAG.getBlockAddress(BA, ValTy, true, GOTFlag);
Akira Hatanaka6df7e232011-12-09 01:53:17 +00001527 BAGOTOffset = DAG.getNode(MipsISD::Wrapper, dl, ValTy, BAGOTOffset);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001528 SDValue BALOOffset = DAG.getBlockAddress(BA, ValTy, true, OFSTFlag);
Akira Hatanaka82099682011-12-19 19:52:25 +00001529 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), BAGOTOffset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001530 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001531 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, BALOOffset);
1532 return DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001533}
1534
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001535SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001536LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001537{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001538 // If the relocation model is PIC, use the General Dynamic TLS Model or
1539 // Local Dynamic TLS model, otherwise use the Initial Exec or
1540 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001541
1542 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1543 DebugLoc dl = GA->getDebugLoc();
1544 const GlobalValue *GV = GA->getGlobal();
1545 EVT PtrVT = getPointerTy();
1546
1547 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
1548 // General Dynamic TLS Model
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001549 bool LocalDynamic = GV->hasInternalLinkage();
1550 unsigned Flag = LocalDynamic ? MipsII::MO_TLSLDM :MipsII::MO_TLSGD;
1551 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, Flag);
Akira Hatanaka6df7e232011-12-09 01:53:17 +00001552 SDValue Argument = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001553 unsigned PtrSize = PtrVT.getSizeInBits();
1554 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1555
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001556 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001557
1558 ArgListTy Args;
1559 ArgListEntry Entry;
1560 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001561 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001562 Args.push_back(Entry);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001563
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001564 std::pair<SDValue, SDValue> CallResult =
Akira Hatanakaca074792011-12-08 20:34:32 +00001565 LowerCallTo(DAG.getEntryNode(), PtrTy,
1566 false, false, false, false, 0, CallingConv::C, false, true,
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001567 TlsGetAddr, Args, DAG, dl);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001568
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001569 SDValue Ret = CallResult.first;
1570
1571 if (!LocalDynamic)
1572 return Ret;
1573
1574 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1575 MipsII::MO_DTPREL_HI);
1576 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1577 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1578 MipsII::MO_DTPREL_LO);
1579 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1580 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Ret);
1581 return DAG.getNode(ISD::ADD, dl, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001582 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001583
1584 SDValue Offset;
1585 if (GV->isDeclaration()) {
1586 // Initial Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001587 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001588 MipsII::MO_GOTTPREL);
Akira Hatanaka6df7e232011-12-09 01:53:17 +00001589 TGA = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, TGA);
Akira Hatanakaca074792011-12-08 20:34:32 +00001590 Offset = DAG.getLoad(PtrVT, dl,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001591 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001592 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001593 } else {
1594 // Local Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001595 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001596 MipsII::MO_TPREL_HI);
Akira Hatanakaca074792011-12-08 20:34:32 +00001597 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001598 MipsII::MO_TPREL_LO);
Akira Hatanakaca074792011-12-08 20:34:32 +00001599 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1600 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1601 Offset = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001602 }
1603
1604 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
1605 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001606}
1607
1608SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001609LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001610{
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001611 SDValue HiPart, JTI, JTILo;
Dale Johannesende064702009-02-06 21:50:26 +00001612 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001613 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001614 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Owen Andersone50ed302009-08-10 22:56:29 +00001615 EVT PtrVT = Op.getValueType();
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001616 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001617
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001618 if (!IsPIC && !IsN64) {
1619 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_HI);
1620 HiPart = DAG.getNode(MipsISD::Hi, dl, PtrVT, JTI);
1621 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_LO);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001622 } else {// Emit Load from Global Pointer
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001623 unsigned GOTFlag = IsN64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1624 unsigned OfstFlag = IsN64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
1625 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, GOTFlag);
Akira Hatanaka6df7e232011-12-09 01:53:17 +00001626 JTI = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, JTI);
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001627 HiPart = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), JTI,
1628 MachinePointerInfo(), false, false, false, 0);
1629 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OfstFlag);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001630 }
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001631
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001632 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, JTILo);
1633 return DAG.getNode(ISD::ADD, dl, PtrVT, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001634}
1635
Dan Gohman475871a2008-07-27 21:46:04 +00001636SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001637LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001638{
Dan Gohman475871a2008-07-27 21:46:04 +00001639 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001640 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001641 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +00001642 // FIXME there isn't actually debug info here
1643 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001644
1645 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001646 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001647 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001648 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001649 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001650 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001651 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1652 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001653 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001654
1655 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001656 SDValue CPHi = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001657 N->getOffset(), MipsII::MO_ABS_HI);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001658 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001659 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001660 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CPHi);
1661 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001662 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001663 } else {
Akira Hatanaka620db892011-11-16 22:44:38 +00001664 EVT ValTy = Op.getValueType();
1665 unsigned GOTFlag = IsN64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1666 unsigned OFSTFlag = IsN64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
1667 SDValue CP = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1668 N->getOffset(), GOTFlag);
Akira Hatanaka6df7e232011-12-09 01:53:17 +00001669 CP = DAG.getNode(MipsISD::Wrapper, dl, ValTy, CP);
Akira Hatanaka82099682011-12-19 19:52:25 +00001670 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), CP,
1671 MachinePointerInfo::getConstantPool(), false,
1672 false, false, 0);
Akira Hatanaka620db892011-11-16 22:44:38 +00001673 SDValue CPLo = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1674 N->getOffset(), OFSTFlag);
1675 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, CPLo);
1676 ResNode = DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001677 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001678
1679 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001680}
1681
Dan Gohmand858e902010-04-17 15:26:15 +00001682SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001683 MachineFunction &MF = DAG.getMachineFunction();
1684 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1685
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001686 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001687 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1688 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001689
1690 // vastart just stores the address of the VarArgsFrameIndex slot into the
1691 // memory location argument.
1692 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00001693 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00001694 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001695}
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001696
1697// Called if the size of integer registers is large enough to hold the whole
1698// floating point number.
1699static SDValue LowerFCOPYSIGNLargeIntReg(SDValue Op, SelectionDAG &DAG) {
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001700 // FIXME: Use ext/ins instructions if target architecture is Mips32r2.
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001701 EVT ValTy = Op.getValueType();
1702 EVT IntValTy = MVT::getIntegerVT(ValTy.getSizeInBits());
1703 uint64_t Mask = (uint64_t)1 << (ValTy.getSizeInBits() - 1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001704 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001705 SDValue Op0 = DAG.getNode(ISD::BITCAST, dl, IntValTy, Op.getOperand(0));
1706 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, IntValTy, Op.getOperand(1));
1707 SDValue And0 = DAG.getNode(ISD::AND, dl, IntValTy, Op0,
1708 DAG.getConstant(Mask - 1, IntValTy));
1709 SDValue And1 = DAG.getNode(ISD::AND, dl, IntValTy, Op1,
1710 DAG.getConstant(Mask, IntValTy));
1711 SDValue Result = DAG.getNode(ISD::OR, dl, IntValTy, And0, And1);
1712 return DAG.getNode(ISD::BITCAST, dl, ValTy, Result);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001713}
1714
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001715// Called if the size of integer registers is not large enough to hold the whole
1716// floating point number (e.g. f64 & 32-bit integer register).
1717static SDValue
1718LowerFCOPYSIGNSmallIntReg(SDValue Op, SelectionDAG &DAG, bool isLittle) {
Eric Christopher471e4222011-06-08 23:55:35 +00001719 // FIXME:
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001720 // Use ext/ins instructions if target architecture is Mips32r2.
1721 // Eliminate redundant mfc1 and mtc1 instructions.
1722 unsigned LoIdx = 0, HiIdx = 1;
Eric Christopher471e4222011-06-08 23:55:35 +00001723
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001724 if (!isLittle)
1725 std::swap(LoIdx, HiIdx);
1726
1727 DebugLoc dl = Op.getDebugLoc();
1728 SDValue Word0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1729 Op.getOperand(0),
1730 DAG.getConstant(LoIdx, MVT::i32));
1731 SDValue Hi0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1732 Op.getOperand(0), DAG.getConstant(HiIdx, MVT::i32));
1733 SDValue Hi1 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1734 Op.getOperand(1), DAG.getConstant(HiIdx, MVT::i32));
1735 SDValue And0 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi0,
1736 DAG.getConstant(0x7fffffff, MVT::i32));
1737 SDValue And1 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi1,
1738 DAG.getConstant(0x80000000, MVT::i32));
1739 SDValue Word1 = DAG.getNode(ISD::OR, dl, MVT::i32, And0, And1);
1740
1741 if (!isLittle)
1742 std::swap(Word0, Word1);
1743
1744 return DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64, Word0, Word1);
1745}
1746
Akira Hatanaka82099682011-12-19 19:52:25 +00001747SDValue
1748MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001749 EVT Ty = Op.getValueType();
1750
1751 assert(Ty == MVT::f32 || Ty == MVT::f64);
1752
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001753 if (Ty == MVT::f32 || HasMips64)
1754 return LowerFCOPYSIGNLargeIntReg(Op, DAG);
Akira Hatanaka82099682011-12-19 19:52:25 +00001755
1756 return LowerFCOPYSIGNSmallIntReg(Op, DAG, Subtarget->isLittle());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001757}
1758
Akira Hatanaka2e591472011-06-02 00:24:44 +00001759SDValue MipsTargetLowering::
1760LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00001761 // check the depth
1762 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00001763 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001764
1765 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1766 MFI->setFrameAddressIsTaken(true);
1767 EVT VT = Op.getValueType();
1768 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka46ac4392011-11-11 04:11:56 +00001769 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
1770 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00001771 return FrameAddr;
1772}
1773
Akira Hatanakadb548262011-07-19 23:30:50 +00001774// TODO: set SType according to the desired memory barrier behavior.
Akira Hatanaka82099682011-12-19 19:52:25 +00001775SDValue
1776MipsTargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG& DAG) const {
Akira Hatanakadb548262011-07-19 23:30:50 +00001777 unsigned SType = 0;
1778 DebugLoc dl = Op.getDebugLoc();
1779 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1780 DAG.getConstant(SType, MVT::i32));
1781}
1782
Eli Friedman14648462011-07-27 22:21:52 +00001783SDValue MipsTargetLowering::LowerATOMIC_FENCE(SDValue Op,
1784 SelectionDAG& DAG) const {
1785 // FIXME: Need pseudo-fence for 'singlethread' fences
1786 // FIXME: Set SType for weaker fences where supported/appropriate.
1787 unsigned SType = 0;
1788 DebugLoc dl = Op.getDebugLoc();
1789 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1790 DAG.getConstant(SType, MVT::i32));
1791}
1792
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001793//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001794// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001795//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001796
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001797//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001798// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001799// Mips O32 ABI rules:
1800// ---
1801// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001802// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001803// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001804// f64 - Only passed in two aliased f32 registers if no int reg has been used
1805// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001806// not used, it must be shadowed. If only A3 is avaiable, shadow it and
1807// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001808//
1809// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001810//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001811
Duncan Sands1e96bab2010-11-04 10:49:57 +00001812static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001813 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001814 ISD::ArgFlagsTy ArgFlags, CCState &State) {
1815
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001816 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001817
1818 static const unsigned IntRegs[] = {
1819 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1820 };
1821 static const unsigned F32Regs[] = {
1822 Mips::F12, Mips::F14
1823 };
1824 static const unsigned F64Regs[] = {
1825 Mips::D6, Mips::D7
1826 };
1827
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001828 // ByVal Args
1829 if (ArgFlags.isByVal()) {
1830 State.HandleByVal(ValNo, ValVT, LocVT, LocInfo,
1831 1 /*MinSize*/, 4 /*MinAlign*/, ArgFlags);
1832 unsigned NextReg = (State.getNextStackOffset() + 3) / 4;
1833 for (unsigned r = State.getFirstUnallocated(IntRegs, IntRegsSize);
1834 r < std::min(IntRegsSize, NextReg); ++r)
1835 State.AllocateReg(IntRegs[r]);
1836 return false;
1837 }
1838
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001839 // Promote i8 and i16
1840 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
1841 LocVT = MVT::i32;
1842 if (ArgFlags.isSExt())
1843 LocInfo = CCValAssign::SExt;
1844 else if (ArgFlags.isZExt())
1845 LocInfo = CCValAssign::ZExt;
1846 else
1847 LocInfo = CCValAssign::AExt;
1848 }
1849
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001850 unsigned Reg;
1851
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001852 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
1853 // is true: function is vararg, argument is 3rd or higher, there is previous
1854 // argument which is not f32 or f64.
1855 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
1856 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001857 unsigned OrigAlign = ArgFlags.getOrigAlign();
1858 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001859
1860 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001861 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001862 // If this is the first part of an i64 arg,
1863 // the allocated register must be either A0 or A2.
1864 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
1865 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001866 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001867 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
1868 // Allocate int register and shadow next int register. If first
1869 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001870 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1871 if (Reg == Mips::A1 || Reg == Mips::A3)
1872 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1873 State.AllocateReg(IntRegs, IntRegsSize);
1874 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001875 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
1876 // we are guaranteed to find an available float register
1877 if (ValVT == MVT::f32) {
1878 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
1879 // Shadow int register
1880 State.AllocateReg(IntRegs, IntRegsSize);
1881 } else {
1882 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
1883 // Shadow int registers
1884 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
1885 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
1886 State.AllocateReg(IntRegs, IntRegsSize);
1887 State.AllocateReg(IntRegs, IntRegsSize);
1888 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001889 } else
1890 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001891
Akira Hatanakad37776d2011-05-20 21:39:54 +00001892 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
1893 unsigned Offset = State.AllocateStack(SizeInBytes, OrigAlign);
1894
1895 if (!Reg)
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001896 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakad37776d2011-05-20 21:39:54 +00001897 else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001898 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001899
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001900 return false; // CC must always match
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001901}
1902
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00001903static const unsigned Mips64IntRegs[8] =
1904 {Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
1905 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64};
1906static const unsigned Mips64DPRegs[8] =
1907 {Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
1908 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64};
1909
1910static bool CC_Mips64Byval(unsigned ValNo, MVT ValVT, MVT LocVT,
1911 CCValAssign::LocInfo LocInfo,
1912 ISD::ArgFlagsTy ArgFlags, CCState &State) {
1913 unsigned Align = std::max(ArgFlags.getByValAlign(), (unsigned)8);
1914 unsigned Size = (ArgFlags.getByValSize() + 7) / 8 * 8;
1915 unsigned FirstIdx = State.getFirstUnallocated(Mips64IntRegs, 8);
1916
1917 assert(Align <= 16 && "Cannot handle alignments larger than 16.");
1918
1919 // If byval is 16-byte aligned, the first arg register must be even.
1920 if ((Align == 16) && (FirstIdx % 2)) {
1921 State.AllocateReg(Mips64IntRegs[FirstIdx], Mips64DPRegs[FirstIdx]);
1922 ++FirstIdx;
1923 }
1924
1925 // Mark the registers allocated.
1926 for (unsigned I = FirstIdx; Size && (I < 8); Size -= 8, ++I)
1927 State.AllocateReg(Mips64IntRegs[I], Mips64DPRegs[I]);
1928
1929 // Allocate space on caller's stack.
1930 unsigned Offset = State.AllocateStack(Size, Align);
1931
1932 if (FirstIdx < 8)
1933 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Mips64IntRegs[FirstIdx],
1934 LocVT, LocInfo));
1935 else
1936 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
1937
1938 return true;
1939}
1940
1941#include "MipsGenCallingConv.inc"
1942
Akira Hatanaka49617092011-11-14 19:02:54 +00001943static void
1944AnalyzeMips64CallOperands(CCState CCInfo,
1945 const SmallVectorImpl<ISD::OutputArg> &Outs) {
1946 unsigned NumOps = Outs.size();
1947 for (unsigned i = 0; i != NumOps; ++i) {
1948 MVT ArgVT = Outs[i].VT;
1949 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
1950 bool R;
1951
1952 if (Outs[i].IsFixed)
1953 R = CC_MipsN(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
1954 else
1955 R = CC_MipsN_VarArg(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
1956
Akira Hatanaka49617092011-11-14 19:02:54 +00001957 if (R) {
Benjamin Kramer6296ee32011-11-14 19:51:48 +00001958#ifndef NDEBUG
Akira Hatanaka49617092011-11-14 19:02:54 +00001959 dbgs() << "Call operand #" << i << " has unhandled type "
1960 << EVT(ArgVT).getEVTString();
1961#endif
1962 llvm_unreachable(0);
1963 }
1964 }
1965}
1966
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001967//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00001968// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001969//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001970
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001971static const unsigned O32IntRegsSize = 4;
1972
1973static const unsigned O32IntRegs[] = {
1974 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1975};
1976
Akira Hatanaka373e3a42011-09-23 00:58:33 +00001977// Return next O32 integer argument register.
1978static unsigned getNextIntArgReg(unsigned Reg) {
1979 assert((Reg == Mips::A0) || (Reg == Mips::A2));
1980 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
1981}
1982
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001983// Write ByVal Arg to arg registers and stack.
1984static void
Akira Hatanakada7f5f12011-09-19 20:26:02 +00001985WriteByValArg(SDValue& ByValChain, SDValue Chain, DebugLoc dl,
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001986 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
1987 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
1988 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Akira Hatanakaedacba82011-05-25 17:32:06 +00001989 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00001990 MVT PtrType, bool isLittle) {
1991 unsigned LocMemOffset = VA.getLocMemOffset();
1992 unsigned Offset = 0;
1993 uint32_t RemainingSize = Flags.getByValSize();
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +00001994 unsigned ByValAlign = Flags.getByValAlign();
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001995
Akira Hatanaka5ac85472011-08-18 23:39:37 +00001996 // Copy the first 4 words of byval arg to registers A0 - A3.
1997 // FIXME: Use a stricter alignment if it enables better optimization in passes
1998 // run later.
1999 for (; RemainingSize >= 4 && LocMemOffset < 4 * 4;
2000 Offset += 4, RemainingSize -= 4, LocMemOffset += 4) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002001 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002002 DAG.getConstant(Offset, MVT::i32));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002003 SDValue LoadVal = DAG.getLoad(MVT::i32, dl, Chain, LoadPtr,
Akira Hatanaka82099682011-12-19 19:52:25 +00002004 MachinePointerInfo(), false, false, false,
2005 std::min(ByValAlign, (unsigned )4));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002006 MemOpChains.push_back(LoadVal.getValue(1));
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002007 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002008 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2009 }
2010
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002011 if (RemainingSize == 0)
2012 return;
2013
2014 // If there still is a register available for argument passing, write the
2015 // remaining part of the structure to it using subword loads and shifts.
2016 if (LocMemOffset < 4 * 4) {
2017 assert(RemainingSize <= 3 && RemainingSize >= 1 &&
2018 "There must be one to three bytes remaining.");
2019 unsigned LoadSize = (RemainingSize == 3 ? 2 : RemainingSize);
2020 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2021 DAG.getConstant(Offset, MVT::i32));
2022 unsigned Alignment = std::min(ByValAlign, (unsigned )4);
2023 SDValue LoadVal = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2024 LoadPtr, MachinePointerInfo(),
2025 MVT::getIntegerVT(LoadSize * 8), false,
2026 false, Alignment);
2027 MemOpChains.push_back(LoadVal.getValue(1));
2028
2029 // If target is big endian, shift it to the most significant half-word or
2030 // byte.
2031 if (!isLittle)
2032 LoadVal = DAG.getNode(ISD::SHL, dl, MVT::i32, LoadVal,
2033 DAG.getConstant(32 - LoadSize * 8, MVT::i32));
2034
2035 Offset += LoadSize;
2036 RemainingSize -= LoadSize;
2037
2038 // Read second subword if necessary.
2039 if (RemainingSize != 0) {
2040 assert(RemainingSize == 1 && "There must be one byte remaining.");
2041 LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2042 DAG.getConstant(Offset, MVT::i32));
2043 unsigned Alignment = std::min(ByValAlign, (unsigned )2);
2044 SDValue Subword = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2045 LoadPtr, MachinePointerInfo(),
2046 MVT::i8, false, false, Alignment);
2047 MemOpChains.push_back(Subword.getValue(1));
2048 // Insert the loaded byte to LoadVal.
2049 // FIXME: Use INS if supported by target.
2050 unsigned ShiftAmt = isLittle ? 16 : 8;
2051 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i32, Subword,
2052 DAG.getConstant(ShiftAmt, MVT::i32));
2053 LoadVal = DAG.getNode(ISD::OR, dl, MVT::i32, LoadVal, Shift);
2054 }
2055
2056 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
2057 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2058 return;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002059 }
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002060
2061 // Create a fixed object on stack at offset LocMemOffset and copy
2062 // remaining part of byval arg to it using memcpy.
2063 SDValue Src = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2064 DAG.getConstant(Offset, MVT::i32));
2065 LastFI = MFI->CreateFixedObject(RemainingSize, LocMemOffset, true);
2066 SDValue Dst = DAG.getFrameIndex(LastFI, PtrType);
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002067 ByValChain = DAG.getMemcpy(ByValChain, dl, Dst, Src,
2068 DAG.getConstant(RemainingSize, MVT::i32),
2069 std::min(ByValAlign, (unsigned)4),
2070 /*isVolatile=*/false, /*AlwaysInline=*/false,
2071 MachinePointerInfo(0), MachinePointerInfo(0));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002072}
2073
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002074// Copy Mips64 byVal arg to registers and stack.
2075void static
2076PassByValArg64(SDValue& ByValChain, SDValue Chain, DebugLoc dl,
2077 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
2078 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
2079 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
2080 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2081 EVT PtrTy, bool isLittle) {
2082 unsigned ByValSize = Flags.getByValSize();
2083 unsigned Alignment = std::min(Flags.getByValAlign(), (unsigned)8);
2084 bool IsRegLoc = VA.isRegLoc();
2085 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
2086 unsigned LocMemOffset = 0;
Akira Hatanaka16040852011-11-15 18:42:25 +00002087 unsigned MemCpySize = ByValSize;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002088
2089 if (!IsRegLoc)
2090 LocMemOffset = VA.getLocMemOffset();
2091 else {
2092 const unsigned *Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8,
2093 VA.getLocReg());
2094 const unsigned *RegEnd = Mips64IntRegs + 8;
2095
2096 // Copy double words to registers.
2097 for (; (Reg != RegEnd) && (ByValSize >= Offset + 8); ++Reg, Offset += 8) {
2098 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2099 DAG.getConstant(Offset, PtrTy));
2100 SDValue LoadVal = DAG.getLoad(MVT::i64, dl, Chain, LoadPtr,
2101 MachinePointerInfo(), false, false, false,
2102 Alignment);
2103 MemOpChains.push_back(LoadVal.getValue(1));
2104 RegsToPass.push_back(std::make_pair(*Reg, LoadVal));
2105 }
2106
Akira Hatanaka16040852011-11-15 18:42:25 +00002107 // Return if the struct has been fully copied.
2108 if (!(MemCpySize = ByValSize - Offset))
2109 return;
2110
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002111 // If there is an argument register available, copy the remainder of the
2112 // byval argument with sub-doubleword loads and shifts.
Akira Hatanaka16040852011-11-15 18:42:25 +00002113 if (Reg != RegEnd) {
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002114 assert((ByValSize < Offset + 8) &&
2115 "Size of the remainder should be smaller than 8-byte.");
2116 SDValue Val;
2117 for (unsigned LoadSize = 4; Offset < ByValSize; LoadSize /= 2) {
2118 unsigned RemSize = ByValSize - Offset;
2119
2120 if (RemSize < LoadSize)
2121 continue;
2122
2123 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2124 DAG.getConstant(Offset, PtrTy));
2125 SDValue LoadVal =
2126 DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i64, Chain, LoadPtr,
2127 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
2128 false, false, Alignment);
2129 MemOpChains.push_back(LoadVal.getValue(1));
2130
2131 // Offset in number of bits from double word boundary.
2132 unsigned OffsetDW = (Offset % 8) * 8;
2133 unsigned Shamt = isLittle ? OffsetDW : 64 - (OffsetDW + LoadSize * 8);
2134 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i64, LoadVal,
2135 DAG.getConstant(Shamt, MVT::i32));
2136
2137 Val = Val.getNode() ? DAG.getNode(ISD::OR, dl, MVT::i64, Val, Shift) :
2138 Shift;
2139 Offset += LoadSize;
2140 Alignment = std::min(Alignment, LoadSize);
2141 }
2142
2143 RegsToPass.push_back(std::make_pair(*Reg, Val));
2144 return;
2145 }
2146 }
2147
Akira Hatanaka16040852011-11-15 18:42:25 +00002148 assert(MemCpySize && "MemCpySize must not be zero.");
2149
2150 // Create a fixed object on stack at offset LocMemOffset and copy
2151 // remainder of byval arg to it with memcpy.
2152 SDValue Src = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2153 DAG.getConstant(Offset, PtrTy));
2154 LastFI = MFI->CreateFixedObject(MemCpySize, LocMemOffset, true);
2155 SDValue Dst = DAG.getFrameIndex(LastFI, PtrTy);
2156 ByValChain = DAG.getMemcpy(ByValChain, dl, Dst, Src,
2157 DAG.getConstant(MemCpySize, PtrTy), Alignment,
2158 /*isVolatile=*/false, /*AlwaysInline=*/false,
2159 MachinePointerInfo(0), MachinePointerInfo(0));
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002160}
2161
Dan Gohman98ca4f22009-08-05 01:29:28 +00002162/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002163/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002164/// TODO: isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002165SDValue
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002166MipsTargetLowering::LowerCall(SDValue InChain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002167 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002168 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002169 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002170 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002171 const SmallVectorImpl<ISD::InputArg> &Ins,
2172 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002173 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002174 // MIPs target does not yet support tail call optimization.
2175 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002176
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002177 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002178 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002179 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002180 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanaka17a1e872011-05-20 18:39:33 +00002181 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002182
2183 // Analyze operands of the call, assigning locations to each operand.
2184 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002185 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002186 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002187
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002188 if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002189 CCInfo.AnalyzeCallOperands(Outs, CC_MipsO32);
Akira Hatanaka49617092011-11-14 19:02:54 +00002190 else if (HasMips64)
2191 AnalyzeMips64CallOperands(CCInfo, Outs);
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00002192 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002193 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002194
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002195 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002196 unsigned NextStackOffset = CCInfo.getNextStackOffset();
2197
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002198 // Chain is the output chain of the last Load/Store or CopyToReg node.
2199 // ByValChain is the output chain of the last Memcpy node created for copying
2200 // byval arguments to the stack.
2201 SDValue Chain, CallSeqStart, ByValChain;
2202 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
2203 Chain = CallSeqStart = DAG.getCALLSEQ_START(InChain, NextStackOffsetVal);
2204 ByValChain = InChain;
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002205
2206 // If this is the first call, create a stack frame object that points to
2207 // a location to which .cprestore saves $gp.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002208 if (IsO32 && IsPIC && !MipsFI->getGPFI())
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002209 MipsFI->setGPFI(MFI->CreateFixedObject(4, 0, true));
2210
Akira Hatanaka21afc632011-06-21 00:40:49 +00002211 // Get the frame index of the stack frame object that points to the location
2212 // of dynamically allocated area on the stack.
2213 int DynAllocFI = MipsFI->getDynAllocFI();
2214
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002215 // Update size of the maximum argument space.
2216 // For O32, a minimum of four words (16 bytes) of argument space is
2217 // allocated.
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002218 if (IsO32)
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002219 NextStackOffset = std::max(NextStackOffset, (unsigned)16);
2220
2221 unsigned MaxCallFrameSize = MipsFI->getMaxCallFrameSize();
2222
2223 if (MaxCallFrameSize < NextStackOffset) {
2224 MipsFI->setMaxCallFrameSize(NextStackOffset);
2225
Akira Hatanaka21afc632011-06-21 00:40:49 +00002226 // Set the offsets relative to $sp of the $gp restore slot and dynamically
2227 // allocated stack space. These offsets must be aligned to a boundary
2228 // determined by the stack alignment of the ABI.
2229 unsigned StackAlignment = TFL->getStackAlignment();
2230 NextStackOffset = (NextStackOffset + StackAlignment - 1) /
2231 StackAlignment * StackAlignment;
2232
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002233 if (MipsFI->needGPSaveRestore())
Akira Hatanaka21afc632011-06-21 00:40:49 +00002234 MFI->setObjectOffset(MipsFI->getGPFI(), NextStackOffset);
2235
2236 MFI->setObjectOffset(DynAllocFI, NextStackOffset);
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002237 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002238
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002239 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002240 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
2241 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002242
Eric Christopher471e4222011-06-08 23:55:35 +00002243 int FirstFI = -MFI->getNumFixedObjects() - 1, LastFI = 0;
Akira Hatanaka43299772011-05-20 23:22:14 +00002244
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002245 // Walk the register/memloc assignments, inserting copies/loads.
2246 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002247 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002248 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002249 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002250 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2251
2252 // ByVal Arg.
2253 if (Flags.isByVal()) {
2254 assert(Flags.getByValSize() &&
2255 "ByVal args of size 0 should have been ignored by front-end.");
2256 if (IsO32)
2257 WriteByValArg(ByValChain, Chain, dl, RegsToPass, MemOpChains, LastFI,
2258 MFI, DAG, Arg, VA, Flags, getPointerTy(),
2259 Subtarget->isLittle());
2260 else
2261 PassByValArg64(ByValChain, Chain, dl, RegsToPass, MemOpChains, LastFI,
2262 MFI, DAG, Arg, VA, Flags, getPointerTy(),
2263 Subtarget->isLittle());
2264 continue;
2265 }
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002266
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002267 // Promote the value if needed.
2268 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002269 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002270 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002271 if (VA.isRegLoc()) {
2272 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
2273 (ValVT == MVT::f64 && LocVT == MVT::i64))
2274 Arg = DAG.getNode(ISD::BITCAST, dl, LocVT, Arg);
2275 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002276 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2277 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002278 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2279 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002280 if (!Subtarget->isLittle())
2281 std::swap(Lo, Hi);
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002282 unsigned LocRegLo = VA.getLocReg();
2283 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2284 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2285 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002286 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002287 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002288 }
2289 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002290 case CCValAssign::SExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002291 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002292 break;
2293 case CCValAssign::ZExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002294 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002295 break;
2296 case CCValAssign::AExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002297 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002298 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002299 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002300
2301 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002302 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002303 if (VA.isRegLoc()) {
2304 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002305 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002306 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002307
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002308 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002309 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002310
Chris Lattnere0b12152008-03-17 06:57:02 +00002311 // Create the frame index object for this incoming parameter
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002312 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002313 VA.getLocMemOffset(), true);
Akira Hatanaka43299772011-05-20 23:22:14 +00002314 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +00002315
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002316 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002317 // parameter value to a stack Location
Chris Lattner8026a9d2010-09-21 17:50:43 +00002318 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00002319 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002320 }
2321
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002322 // Extend range of indices of frame objects for outgoing arguments that were
2323 // created during this function call. Skip this step if no such objects were
2324 // created.
2325 if (LastFI)
2326 MipsFI->extendOutArgFIRange(FirstFI, LastFI);
2327
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002328 // If a memcpy has been created to copy a byval arg to a stack, replace the
2329 // chain input of CallSeqStart with ByValChain.
2330 if (InChain != ByValChain)
2331 DAG.UpdateNodeOperands(CallSeqStart.getNode(), ByValChain,
2332 NextStackOffsetVal);
2333
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002334 // Transform all store nodes into one single node because all store
2335 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002336 if (!MemOpChains.empty())
2337 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002338 &MemOpChains[0], MemOpChains.size());
2339
Bill Wendling056292f2008-09-16 21:48:12 +00002340 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002341 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2342 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002343 unsigned char OpFlag;
2344 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002345 bool GlobalOrExternal = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002346 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002347
2348 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002349 if (IsPICCall && G->getGlobal()->hasInternalLinkage()) {
2350 OpFlag = IsO32 ? MipsII::MO_GOT : MipsII::MO_GOT_PAGE;
2351 unsigned char LoFlag = IsO32 ? MipsII::MO_ABS_LO : MipsII::MO_GOT_OFST;
2352 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(), 0,
2353 OpFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002354 CalleeLo = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(),
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002355 0, LoFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002356 } else {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002357 OpFlag = IsPICCall ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002358 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
2359 getPointerTy(), 0, OpFlag);
2360 }
2361
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002362 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002363 }
2364 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002365 if (IsN64 || (!IsO32 && IsPIC))
2366 OpFlag = MipsII::MO_GOT_DISP;
2367 else if (!IsPIC) // !N64 && static
2368 OpFlag = MipsII::MO_NO_FLAG;
2369 else // O32 & PIC
2370 OpFlag = MipsII::MO_GOT_CALL;
Akira Hatanaka82099682011-12-19 19:52:25 +00002371 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2372 OpFlag);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002373 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002374 }
2375
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002376 SDValue InFlag;
2377
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002378 // Create nodes that load address of callee and copy it to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002379 if (IsPICCall) {
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002380 if (GlobalOrExternal) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002381 // Load callee address
Akira Hatanaka6df7e232011-12-09 01:53:17 +00002382 Callee = DAG.getNode(MipsISD::Wrapper, dl, getPointerTy(), Callee);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002383 SDValue LoadValue = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
2384 Callee, MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002385 false, false, false, 0);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002386
2387 // Use GOT+LO if callee has internal linkage.
2388 if (CalleeLo.getNode()) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002389 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, getPointerTy(), CalleeLo);
2390 Callee = DAG.getNode(ISD::ADD, dl, getPointerTy(), LoadValue, Lo);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002391 } else
2392 Callee = LoadValue;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002393 }
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002394 }
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002395
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002396 // T9 should contain the address of the callee function if
2397 // -reloction-model=pic or it is an indirect call.
2398 if (IsPICCall || !GlobalOrExternal) {
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002399 // copy to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002400 unsigned T9Reg = IsN64 ? Mips::T9_64 : Mips::T9;
2401 Chain = DAG.getCopyToReg(Chain, dl, T9Reg, Callee, SDValue(0, 0));
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002402 InFlag = Chain.getValue(1);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002403 Callee = DAG.getRegister(T9Reg, getPointerTy());
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002404 }
Bill Wendling056292f2008-09-16 21:48:12 +00002405
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002406 // Build a sequence of copy-to-reg nodes chained together with token
2407 // chain and flag operands which copy the outgoing args into registers.
2408 // The InFlag in necessary since all emitted instructions must be
2409 // stuck together.
2410 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2411 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2412 RegsToPass[i].second, InFlag);
2413 InFlag = Chain.getValue(1);
2414 }
2415
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002416 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002417 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002418 //
2419 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002420 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002421 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002422 Ops.push_back(Chain);
2423 Ops.push_back(Callee);
2424
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002425 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002426 // known live into the call.
2427 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2428 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2429 RegsToPass[i].second.getValueType()));
2430
Gabor Greifba36cb52008-08-28 21:40:38 +00002431 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002432 Ops.push_back(InFlag);
2433
Dale Johannesen33c960f2009-02-04 20:06:27 +00002434 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002435 InFlag = Chain.getValue(1);
2436
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002437 // Create the CALLSEQ_END node.
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00002438 Chain = DAG.getCALLSEQ_END(Chain,
2439 DAG.getIntPtrConstant(NextStackOffset, true),
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002440 DAG.getIntPtrConstant(0, true), InFlag);
2441 InFlag = Chain.getValue(1);
2442
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002443 // Handle result values, copying them out of physregs into vregs that we
2444 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002445 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2446 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002447}
2448
Dan Gohman98ca4f22009-08-05 01:29:28 +00002449/// LowerCallResult - Lower the result values of a call into the
2450/// appropriate copies out of appropriate physical registers.
2451SDValue
2452MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002453 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002454 const SmallVectorImpl<ISD::InputArg> &Ins,
2455 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002456 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002457 // Assign locations to each value returned by this call.
2458 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002459 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2460 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002461
Dan Gohman98ca4f22009-08-05 01:29:28 +00002462 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002463
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002464 // Copy all of the result registers out of their specified physreg.
2465 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00002466 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002467 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002468 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002469 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002470 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002471
Dan Gohman98ca4f22009-08-05 01:29:28 +00002472 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002473}
2474
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002475//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002476// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002477//===----------------------------------------------------------------------===//
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002478static void ReadByValArg(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2479 std::vector<SDValue>& OutChains,
2480 SelectionDAG &DAG, unsigned NumWords, SDValue FIN,
2481 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags) {
2482 unsigned LocMem = VA.getLocMemOffset();
2483 unsigned FirstWord = LocMem / 4;
2484
2485 // copy register A0 - A3 to frame object
2486 for (unsigned i = 0; i < NumWords; ++i) {
2487 unsigned CurWord = FirstWord + i;
2488 if (CurWord >= O32IntRegsSize)
2489 break;
2490
2491 unsigned SrcReg = O32IntRegs[CurWord];
2492 unsigned Reg = AddLiveIn(MF, SrcReg, Mips::CPURegsRegisterClass);
2493 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIN,
2494 DAG.getConstant(i * 4, MVT::i32));
2495 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(Reg, MVT::i32),
2496 StorePtr, MachinePointerInfo(), false,
2497 false, 0);
2498 OutChains.push_back(Store);
2499 }
2500}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002501
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002502// Create frame object on stack and copy registers used for byval passing to it.
2503static unsigned
2504CopyMips64ByValRegs(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2505 std::vector<SDValue>& OutChains, SelectionDAG &DAG,
2506 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2507 MachineFrameInfo *MFI, bool IsRegLoc,
2508 SmallVectorImpl<SDValue> &InVals, MipsFunctionInfo *MipsFI,
2509 EVT PtrTy) {
2510 const unsigned *Reg = Mips64IntRegs + 8;
2511 int FOOffset; // Frame object offset from virtual frame pointer.
2512
2513 if (IsRegLoc) {
2514 Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8, VA.getLocReg());
2515 FOOffset = (Reg - Mips64IntRegs) * 8 - 8 * 8;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002516 }
2517 else
2518 FOOffset = VA.getLocMemOffset();
2519
2520 // Create frame object.
2521 unsigned NumRegs = (Flags.getByValSize() + 7) / 8;
2522 unsigned LastFI = MFI->CreateFixedObject(NumRegs * 8, FOOffset, true);
2523 SDValue FIN = DAG.getFrameIndex(LastFI, PtrTy);
2524 InVals.push_back(FIN);
2525
2526 // Copy arg registers.
2527 for (unsigned I = 0; (Reg != Mips64IntRegs + 8) && (I < NumRegs);
2528 ++Reg, ++I) {
2529 unsigned VReg = AddLiveIn(MF, *Reg, Mips::CPU64RegsRegisterClass);
2530 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, PtrTy, FIN,
2531 DAG.getConstant(I * 8, PtrTy));
2532 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(VReg, MVT::i64),
2533 StorePtr, MachinePointerInfo(), false,
2534 false, 0);
2535 OutChains.push_back(Store);
2536 }
2537
2538 return LastFI;
2539}
2540
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002541/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002542/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002543SDValue
2544MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002545 CallingConv::ID CallConv,
2546 bool isVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00002547 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002548 DebugLoc dl, SelectionDAG &DAG,
2549 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002550 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002551 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002552 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002553 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002554
Dan Gohman1e93df62010-04-17 14:41:14 +00002555 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002556
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002557 // Used with vargs to acumulate store chains.
2558 std::vector<SDValue> OutChains;
2559
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002560 // Assign locations to all of the incoming arguments.
2561 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002562 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002563 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002564
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002565 if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002566 CCInfo.AnalyzeFormalArguments(Ins, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002567 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002568 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002569
Akira Hatanaka43299772011-05-20 23:22:14 +00002570 int LastFI = 0;// MipsFI->LastInArgFI is 0 at the entry of this function.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002571
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002572 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002573 CCValAssign &VA = ArgLocs[i];
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002574 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002575 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2576 bool IsRegLoc = VA.isRegLoc();
2577
2578 if (Flags.isByVal()) {
2579 assert(Flags.getByValSize() &&
2580 "ByVal args of size 0 should have been ignored by front-end.");
2581 if (IsO32) {
2582 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
2583 LastFI = MFI->CreateFixedObject(NumWords * 4, VA.getLocMemOffset(),
2584 true);
2585 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
2586 InVals.push_back(FIN);
2587 ReadByValArg(MF, Chain, dl, OutChains, DAG, NumWords, FIN, VA, Flags);
2588 } else // N32/64
2589 LastFI = CopyMips64ByValRegs(MF, Chain, dl, OutChains, DAG, VA, Flags,
2590 MFI, IsRegLoc, InVals, MipsFI,
2591 getPointerTy());
2592 continue;
2593 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002594
2595 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002596 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00002597 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002598 unsigned ArgReg = VA.getLocReg();
Bill Wendling06b8c192008-07-09 05:55:53 +00002599 TargetRegisterClass *RC = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002600
Owen Anderson825b72b2009-08-11 20:47:22 +00002601 if (RegVT == MVT::i32)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002602 RC = Mips::CPURegsRegisterClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00002603 else if (RegVT == MVT::i64)
2604 RC = Mips::CPU64RegsRegisterClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002605 else if (RegVT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002606 RC = Mips::FGR32RegisterClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002607 else if (RegVT == MVT::f64)
Akira Hatanakaf40de9d2011-09-26 21:55:17 +00002608 RC = HasMips64 ? Mips::FGR64RegisterClass : Mips::AFGR64RegisterClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002609 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002610 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002611
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002612 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002613 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002614 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002615 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002616
2617 // If this is an 8 or 16-bit value, it has been passed promoted
2618 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002619 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002620 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00002621 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002622 if (VA.getLocInfo() == CCValAssign::SExt)
2623 Opcode = ISD::AssertSext;
2624 else if (VA.getLocInfo() == CCValAssign::ZExt)
2625 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00002626 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002627 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002628 DAG.getValueType(ValVT));
2629 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002630 }
2631
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002632 // Handle floating point arguments passed in integer registers.
2633 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
2634 (RegVT == MVT::i64 && ValVT == MVT::f64))
2635 ArgValue = DAG.getNode(ISD::BITCAST, dl, ValVT, ArgValue);
2636 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
2637 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
2638 getNextIntArgReg(ArgReg), RC);
2639 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
2640 if (!Subtarget->isLittle())
2641 std::swap(ArgValue, ArgValue2);
2642 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
2643 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002644 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002645
Dan Gohman98ca4f22009-08-05 01:29:28 +00002646 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002647 } else { // VA.isRegLoc()
2648
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002649 // sanity check
2650 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002651
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002652 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002653 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002654 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002655
2656 // Create load nodes to retrieve arguments from the stack
Akira Hatanaka43299772011-05-20 23:22:14 +00002657 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002658 InVals.push_back(DAG.getLoad(ValVT, dl, Chain, FIN,
Akira Hatanaka43299772011-05-20 23:22:14 +00002659 MachinePointerInfo::getFixedStack(LastFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002660 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002661 }
2662 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002663
2664 // The mips ABIs for returning structs by value requires that we copy
2665 // the sret argument into $v0 for the return. Save the argument into
2666 // a virtual register so that we can access it from the return points.
2667 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2668 unsigned Reg = MipsFI->getSRetReturnReg();
2669 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002670 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002671 MipsFI->setSRetReturnReg(Reg);
2672 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002673 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002674 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002675 }
2676
Akira Hatanakabad53f42011-11-14 19:01:09 +00002677 if (isVarArg) {
2678 unsigned NumOfRegs = IsO32 ? 4 : 8;
2679 const unsigned *ArgRegs = IsO32 ? O32IntRegs : Mips64IntRegs;
2680 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumOfRegs);
2681 int FirstRegSlotOffset = IsO32 ? 0 : -64 ; // offset of $a0's slot.
2682 TargetRegisterClass *RC
2683 = IsO32 ? Mips::CPURegsRegisterClass : Mips::CPU64RegsRegisterClass;
2684 unsigned RegSize = RC->getSize();
2685 int RegSlotOffset = FirstRegSlotOffset + Idx * RegSize;
2686
2687 // Offset of the first variable argument from stack pointer.
2688 int FirstVaArgOffset;
2689
2690 if (IsO32 || (Idx == NumOfRegs)) {
2691 FirstVaArgOffset =
2692 (CCInfo.getNextStackOffset() + RegSize - 1) / RegSize * RegSize;
2693 } else
2694 FirstVaArgOffset = RegSlotOffset;
2695
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002696 // Record the frame index of the first variable argument
Eric Christopher471e4222011-06-08 23:55:35 +00002697 // which is a value necessary to VASTART.
Akira Hatanakabad53f42011-11-14 19:01:09 +00002698 LastFI = MFI->CreateFixedObject(RegSize, FirstVaArgOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002699 MipsFI->setVarArgsFrameIndex(LastFI);
Akira Hatanakaedacba82011-05-25 17:32:06 +00002700
Akira Hatanakabad53f42011-11-14 19:01:09 +00002701 // Copy the integer registers that have not been used for argument passing
2702 // to the argument register save area. For O32, the save area is allocated
2703 // in the caller's stack frame, while for N32/64, it is allocated in the
2704 // callee's stack frame.
2705 for (int StackOffset = RegSlotOffset;
2706 Idx < NumOfRegs; ++Idx, StackOffset += RegSize) {
2707 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgRegs[Idx], RC);
2708 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
2709 MVT::getIntegerVT(RegSize * 8));
2710 LastFI = MFI->CreateFixedObject(RegSize, StackOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002711 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
2712 OutChains.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00002713 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002714 }
2715 }
2716
Akira Hatanaka43299772011-05-20 23:22:14 +00002717 MipsFI->setLastInArgFI(LastFI);
2718
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002719 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002720 // the size of Ins and InVals. This only happens when on varg functions
2721 if (!OutChains.empty()) {
2722 OutChains.push_back(Chain);
2723 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2724 &OutChains[0], OutChains.size());
2725 }
2726
Dan Gohman98ca4f22009-08-05 01:29:28 +00002727 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002728}
2729
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002730//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002731// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002732//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002733
Dan Gohman98ca4f22009-08-05 01:29:28 +00002734SDValue
2735MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002736 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002737 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002738 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00002739 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002740
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002741 // CCValAssign - represent the assignment of
2742 // the return value to a location
2743 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002744
2745 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +00002746 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2747 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002748
Dan Gohman98ca4f22009-08-05 01:29:28 +00002749 // Analize return values.
2750 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002751
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002752 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002753 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002754 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002755 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002756 if (RVLocs[i].isRegLoc())
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002757 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002758 }
2759
Dan Gohman475871a2008-07-27 21:46:04 +00002760 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002761
2762 // Copy the result values into the output registers.
2763 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2764 CCValAssign &VA = RVLocs[i];
2765 assert(VA.isRegLoc() && "Can only return in registers!");
2766
Akira Hatanaka82099682011-12-19 19:52:25 +00002767 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002768
2769 // guarantee that all emitted copies are
2770 // stuck together, avoiding something bad
2771 Flag = Chain.getValue(1);
2772 }
2773
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002774 // The mips ABIs for returning structs by value requires that we copy
2775 // the sret argument into $v0 for the return. We saved the argument into
2776 // a virtual register in the entry block, so now we copy the value out
2777 // and into $v0.
2778 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2779 MachineFunction &MF = DAG.getMachineFunction();
2780 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2781 unsigned Reg = MipsFI->getSRetReturnReg();
2782
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002783 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00002784 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00002785 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002786
Dale Johannesena05dca42009-02-04 23:02:30 +00002787 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002788 Flag = Chain.getValue(1);
2789 }
2790
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002791 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00002792 if (Flag.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002793 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002794 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002795 else // Return Void
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002796 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002797 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002798}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002799
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002800//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002801// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002802//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002803
2804/// getConstraintType - Given a constraint letter, return the type of
2805/// constraint it is for this target.
2806MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002807getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002808{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002809 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002810 // GCC config/mips/constraints.md
2811 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002812 // 'd' : An address register. Equivalent to r
2813 // unless generating MIPS16 code.
2814 // 'y' : Equivalent to r; retained for
2815 // backwards compatibility.
2816 // 'f' : Floating Point registers.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002817 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002818 switch (Constraint[0]) {
2819 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002820 case 'd':
2821 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002822 case 'f':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002823 return C_RegisterClass;
2824 break;
2825 }
2826 }
2827 return TargetLowering::getConstraintType(Constraint);
2828}
2829
John Thompson44ab89e2010-10-29 17:29:13 +00002830/// Examine constraint type and operand type and determine a weight value.
2831/// This object must already have been set up with the operand type
2832/// and the current alternative constraint selected.
2833TargetLowering::ConstraintWeight
2834MipsTargetLowering::getSingleConstraintMatchWeight(
2835 AsmOperandInfo &info, const char *constraint) const {
2836 ConstraintWeight weight = CW_Invalid;
2837 Value *CallOperandVal = info.CallOperandVal;
2838 // If we don't have a value, we can't do a match,
2839 // but allow it at the lowest weight.
2840 if (CallOperandVal == NULL)
2841 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002842 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00002843 // Look at the constraint type.
2844 switch (*constraint) {
2845 default:
2846 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2847 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002848 case 'd':
2849 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00002850 if (type->isIntegerTy())
2851 weight = CW_Register;
2852 break;
2853 case 'f':
2854 if (type->isFloatTy())
2855 weight = CW_Register;
2856 break;
2857 }
2858 return weight;
2859}
2860
Eric Christopher38d64262011-06-29 19:33:04 +00002861/// Given a register class constraint, like 'r', if this corresponds directly
2862/// to an LLVM register class, return a register of 0 and the register class
2863/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002864std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00002865getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002866{
2867 if (Constraint.size() == 1) {
2868 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00002869 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
2870 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002871 case 'r':
2872 return std::make_pair(0U, Mips::CPURegsRegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002873 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00002874 if (VT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002875 return std::make_pair(0U, Mips::FGR32RegisterClass);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002876 if (VT == MVT::f64)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002877 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
2878 return std::make_pair(0U, Mips::AFGR64RegisterClass);
Eric Christopher314aff12011-06-29 19:04:31 +00002879 break;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002880 }
2881 }
2882 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2883}
2884
Dan Gohman6520e202008-10-18 02:06:02 +00002885bool
2886MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
2887 // The Mips target isn't yet aware of offsets.
2888 return false;
2889}
Evan Chengeb2f9692009-10-27 19:56:55 +00002890
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002891bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
2892 if (VT != MVT::f32 && VT != MVT::f64)
2893 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00002894 if (Imm.isNegZero())
2895 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00002896 return Imm.isZero();
2897}