blob: af227b9a9c5f68b8dd587c4758188d9e32fa1460 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohman6277eb22009-11-23 17:16:22 +000017#include "FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000018#include "llvm/ADT/BitVector.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/Function.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/InlineAsm.h"
28#include "llvm/Instructions.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000031#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000032#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000033#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000034#include "llvm/CodeGen/FastISel.h"
35#include "llvm/CodeGen/GCStrategy.h"
36#include "llvm/CodeGen/GCMetadata.h"
37#include "llvm/CodeGen/MachineFunction.h"
38#include "llvm/CodeGen/MachineFrameInfo.h"
39#include "llvm/CodeGen/MachineInstrBuilder.h"
40#include "llvm/CodeGen/MachineJumpTableInfo.h"
41#include "llvm/CodeGen/MachineModuleInfo.h"
42#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000043#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000044#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000045#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000046#include "llvm/Target/TargetRegisterInfo.h"
47#include "llvm/Target/TargetData.h"
48#include "llvm/Target/TargetFrameInfo.h"
49#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000050#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
53#include "llvm/Support/Compiler.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000054#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000055#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000056#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000057#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000058#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000059#include <algorithm>
60using namespace llvm;
61
Dale Johannesen601d3c02008-09-05 01:48:15 +000062/// LimitFloatPrecision - Generate low-precision inline sequences for
63/// some float libcalls (6, 8 or 12 bits).
64static unsigned LimitFloatPrecision;
65
66static cl::opt<unsigned, true>
67LimitFPPrecision("limit-float-precision",
68 cl::desc("Generate low-precision inline sequences "
69 "for some float libcalls"),
70 cl::location(LimitFloatPrecision),
71 cl::init(0));
72
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000073/// getCopyFromParts - Create a value that contains the specified legal parts
74/// combined into the value they represent. If the parts combine to a type
75/// larger then ValueVT then AssertOp can be used to specify whether the extra
76/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
77/// (ISD::AssertSext).
Bill Wendling46ada192010-03-02 01:55:18 +000078static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc dl,
Dale Johannesen66978ee2009-01-31 02:22:37 +000079 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +000080 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +000081 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000082 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +000083 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000084 SDValue Val = Parts[0];
85
86 if (NumParts > 1) {
87 // Assemble the value from multiple parts.
Eli Friedman2ac8b322009-05-20 06:02:09 +000088 if (!ValueVT.isVector() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000089 unsigned PartBits = PartVT.getSizeInBits();
90 unsigned ValueBits = ValueVT.getSizeInBits();
91
92 // Assemble the power of 2 part.
93 unsigned RoundParts = NumParts & (NumParts - 1) ?
94 1 << Log2_32(NumParts) : NumParts;
95 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +000096 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +000097 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000098 SDValue Lo, Hi;
99
Owen Anderson23b9b192009-08-12 00:36:31 +0000100 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000101
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000102 if (RoundParts > 2) {
Bill Wendling46ada192010-03-02 01:55:18 +0000103 Lo = getCopyFromParts(DAG, dl, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000104 PartVT, HalfVT);
Bill Wendling46ada192010-03-02 01:55:18 +0000105 Hi = getCopyFromParts(DAG, dl, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000106 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000107 } else {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000108 Lo = DAG.getNode(ISD::BIT_CONVERT, dl, HalfVT, Parts[0]);
109 Hi = DAG.getNode(ISD::BIT_CONVERT, dl, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000110 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000111
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000112 if (TLI.isBigEndian())
113 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000114
Dale Johannesen66978ee2009-01-31 02:22:37 +0000115 Val = DAG.getNode(ISD::BUILD_PAIR, dl, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000116
117 if (RoundParts < NumParts) {
118 // Assemble the trailing non-power-of-2 part.
119 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000120 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Bill Wendling46ada192010-03-02 01:55:18 +0000121 Hi = getCopyFromParts(DAG, dl,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000122 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000123
124 // Combine the round and odd parts.
125 Lo = Val;
126 if (TLI.isBigEndian())
127 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000128 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000129 Hi = DAG.getNode(ISD::ANY_EXTEND, dl, TotalVT, Hi);
130 Hi = DAG.getNode(ISD::SHL, dl, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000131 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000132 TLI.getPointerTy()));
Dale Johannesen66978ee2009-01-31 02:22:37 +0000133 Lo = DAG.getNode(ISD::ZERO_EXTEND, dl, TotalVT, Lo);
134 Val = DAG.getNode(ISD::OR, dl, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000135 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000136 } else if (ValueVT.isVector()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000137 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000138 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000139 unsigned NumIntermediates;
140 unsigned NumRegs =
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000141 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
Owen Anderson23b9b192009-08-12 00:36:31 +0000142 NumIntermediates, RegisterVT);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000143 assert(NumRegs == NumParts
144 && "Part count doesn't match vector breakdown!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000145 NumParts = NumRegs; // Silence a compiler warning.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000146 assert(RegisterVT == PartVT
147 && "Part type doesn't match vector breakdown!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000148 assert(RegisterVT == Parts[0].getValueType() &&
149 "Part type doesn't match part!");
150
151 // Assemble the parts into intermediate operands.
152 SmallVector<SDValue, 8> Ops(NumIntermediates);
153 if (NumIntermediates == NumParts) {
154 // If the register was not expanded, truncate or copy the value,
155 // as appropriate.
156 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling46ada192010-03-02 01:55:18 +0000157 Ops[i] = getCopyFromParts(DAG, dl, &Parts[i], 1,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000158 PartVT, IntermediateVT);
159 } else if (NumParts > 0) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000160 // If the intermediate type was expanded, build the intermediate
161 // operands from the parts.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000162 assert(NumParts % NumIntermediates == 0 &&
163 "Must expand into a divisible number of parts!");
164 unsigned Factor = NumParts / NumIntermediates;
165 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling46ada192010-03-02 01:55:18 +0000166 Ops[i] = getCopyFromParts(DAG, dl, &Parts[i * Factor], Factor,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000167 PartVT, IntermediateVT);
168 }
169
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000170 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
171 // intermediate operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000172 Val = DAG.getNode(IntermediateVT.isVector() ?
Dale Johannesen66978ee2009-01-31 02:22:37 +0000173 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000174 ValueVT, &Ops[0], NumIntermediates);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000175 } else if (PartVT.isFloatingPoint()) {
176 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000178 "Unexpected split");
179 SDValue Lo, Hi;
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 Lo = DAG.getNode(ISD::BIT_CONVERT, dl, EVT(MVT::f64), Parts[0]);
181 Hi = DAG.getNode(ISD::BIT_CONVERT, dl, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000182 if (TLI.isBigEndian())
183 std::swap(Lo, Hi);
184 Val = DAG.getNode(ISD::BUILD_PAIR, dl, ValueVT, Lo, Hi);
185 } else {
186 // FP split into integer parts (soft fp)
187 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
188 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000189 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Bill Wendling46ada192010-03-02 01:55:18 +0000190 Val = getCopyFromParts(DAG, dl, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000191 }
192 }
193
194 // There is now one part, held in Val. Correct it to match ValueVT.
195 PartVT = Val.getValueType();
196
197 if (PartVT == ValueVT)
198 return Val;
199
200 if (PartVT.isVector()) {
201 assert(ValueVT.isVector() && "Unknown vector conversion!");
Bill Wendling4533cac2010-01-28 21:51:40 +0000202 return DAG.getNode(ISD::BIT_CONVERT, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000203 }
204
205 if (ValueVT.isVector()) {
206 assert(ValueVT.getVectorElementType() == PartVT &&
207 ValueVT.getVectorNumElements() == 1 &&
208 "Only trivial scalar-to-vector conversions should get here!");
Bill Wendling4533cac2010-01-28 21:51:40 +0000209 return DAG.getNode(ISD::BUILD_VECTOR, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000210 }
211
212 if (PartVT.isInteger() &&
213 ValueVT.isInteger()) {
214 if (ValueVT.bitsLT(PartVT)) {
215 // For a truncate, see if we have any information to
216 // indicate whether the truncated bits will always be
217 // zero or sign-extension.
218 if (AssertOp != ISD::DELETED_NODE)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000219 Val = DAG.getNode(AssertOp, dl, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000220 DAG.getValueType(ValueVT));
Bill Wendling4533cac2010-01-28 21:51:40 +0000221 return DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000222 } else {
Bill Wendling4533cac2010-01-28 21:51:40 +0000223 return DAG.getNode(ISD::ANY_EXTEND, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000224 }
225 }
226
227 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Bill Wendling3ea3c242009-12-22 02:10:19 +0000228 if (ValueVT.bitsLT(Val.getValueType())) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000229 // FP_ROUND's are always exact here.
Bill Wendling4533cac2010-01-28 21:51:40 +0000230 return DAG.getNode(ISD::FP_ROUND, dl, ValueVT, Val,
231 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000232 }
233
Bill Wendling4533cac2010-01-28 21:51:40 +0000234 return DAG.getNode(ISD::FP_EXTEND, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000235 }
236
Bill Wendling4533cac2010-01-28 21:51:40 +0000237 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
238 return DAG.getNode(ISD::BIT_CONVERT, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000239
Torok Edwinc23197a2009-07-14 16:55:14 +0000240 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000241 return SDValue();
242}
243
244/// getCopyToParts - Create a series of nodes that contain the specified value
245/// split into legal parts. If the parts contain more bits than Val, then, for
246/// integers, ExtendKind can be used to specify how to generate the extra bits.
Bill Wendling46ada192010-03-02 01:55:18 +0000247static void getCopyToParts(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000248 SDValue Val, SDValue *Parts, unsigned NumParts,
249 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000250 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Dan Gohmane9530ec2009-01-15 16:58:17 +0000251 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +0000252 EVT PtrVT = TLI.getPointerTy();
253 EVT ValueVT = Val.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000254 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000255 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000256 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
257
258 if (!NumParts)
259 return;
260
261 if (!ValueVT.isVector()) {
262 if (PartVT == ValueVT) {
263 assert(NumParts == 1 && "No-op copy with multiple parts!");
264 Parts[0] = Val;
265 return;
266 }
267
268 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
269 // If the parts cover more bits than the value has, promote the value.
270 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
271 assert(NumParts == 1 && "Do not know what to promote to!");
Dale Johannesen66978ee2009-01-31 02:22:37 +0000272 Val = DAG.getNode(ISD::FP_EXTEND, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000273 } else if (PartVT.isInteger() && ValueVT.isInteger()) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000274 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000275 Val = DAG.getNode(ExtendKind, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000276 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000277 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000278 }
279 } else if (PartBits == ValueVT.getSizeInBits()) {
280 // Different types of the same size.
281 assert(NumParts == 1 && PartVT != ValueVT);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000282 Val = DAG.getNode(ISD::BIT_CONVERT, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000283 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
284 // If the parts cover less bits than value has, truncate the value.
285 if (PartVT.isInteger() && ValueVT.isInteger()) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000286 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000287 Val = DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000288 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000289 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000290 }
291 }
292
293 // The value may have changed - recompute ValueVT.
294 ValueVT = Val.getValueType();
295 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
296 "Failed to tile the value with PartVT!");
297
298 if (NumParts == 1) {
299 assert(PartVT == ValueVT && "Type conversion failed!");
300 Parts[0] = Val;
301 return;
302 }
303
304 // Expand the value into multiple parts.
305 if (NumParts & (NumParts - 1)) {
306 // The number of parts is not a power of 2. Split off and copy the tail.
307 assert(PartVT.isInteger() && ValueVT.isInteger() &&
308 "Do not know what to expand to!");
309 unsigned RoundParts = 1 << Log2_32(NumParts);
310 unsigned RoundBits = RoundParts * PartBits;
311 unsigned OddParts = NumParts - RoundParts;
Dale Johannesen66978ee2009-01-31 02:22:37 +0000312 SDValue OddVal = DAG.getNode(ISD::SRL, dl, ValueVT, Val,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000313 DAG.getConstant(RoundBits,
Duncan Sands92abc622009-01-31 15:50:11 +0000314 TLI.getPointerTy()));
Bill Wendling46ada192010-03-02 01:55:18 +0000315 getCopyToParts(DAG, dl, OddVal, Parts + RoundParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000316 OddParts, PartVT);
317
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000318 if (TLI.isBigEndian())
319 // The odd parts were reversed by getCopyToParts - unreverse them.
320 std::reverse(Parts + RoundParts, Parts + NumParts);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000321
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000322 NumParts = RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000323 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000324 Val = DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000325 }
326
327 // The number of parts is a power of 2. Repeatedly bisect the value using
328 // EXTRACT_ELEMENT.
Scott Michelfdc40a02009-02-17 22:15:04 +0000329 Parts[0] = DAG.getNode(ISD::BIT_CONVERT, dl,
Chris Lattnerf031e8a2010-01-01 03:32:16 +0000330 EVT::getIntegerVT(*DAG.getContext(),
331 ValueVT.getSizeInBits()),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000332 Val);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000333
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000334 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
335 for (unsigned i = 0; i < NumParts; i += StepSize) {
336 unsigned ThisBits = StepSize * PartBits / 2;
Owen Anderson23b9b192009-08-12 00:36:31 +0000337 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000338 SDValue &Part0 = Parts[i];
339 SDValue &Part1 = Parts[i+StepSize/2];
340
Scott Michelfdc40a02009-02-17 22:15:04 +0000341 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000342 ThisVT, Part0,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000343 DAG.getConstant(1, PtrVT));
Scott Michelfdc40a02009-02-17 22:15:04 +0000344 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000345 ThisVT, Part0,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000346 DAG.getConstant(0, PtrVT));
347
348 if (ThisBits == PartBits && ThisVT != PartVT) {
Scott Michelfdc40a02009-02-17 22:15:04 +0000349 Part0 = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000350 PartVT, Part0);
Scott Michelfdc40a02009-02-17 22:15:04 +0000351 Part1 = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000352 PartVT, Part1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000353 }
354 }
355 }
356
357 if (TLI.isBigEndian())
Dale Johannesen8a36f502009-02-25 22:39:13 +0000358 std::reverse(Parts, Parts + OrigNumParts);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000359
360 return;
361 }
362
363 // Vector ValueVT.
364 if (NumParts == 1) {
365 if (PartVT != ValueVT) {
Bob Wilson5afffae2009-12-18 01:03:29 +0000366 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000367 Val = DAG.getNode(ISD::BIT_CONVERT, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000368 } else {
369 assert(ValueVT.getVectorElementType() == PartVT &&
370 ValueVT.getVectorNumElements() == 1 &&
371 "Only trivial vector-to-scalar conversions should get here!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000372 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000373 PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000374 DAG.getConstant(0, PtrVT));
375 }
376 }
377
378 Parts[0] = Val;
379 return;
380 }
381
382 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000383 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000384 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000385 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
386 IntermediateVT, NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000387 unsigned NumElements = ValueVT.getVectorNumElements();
388
389 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
390 NumParts = NumRegs; // Silence a compiler warning.
391 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
392
393 // Split the vector into intermediate operands.
394 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000395 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000396 if (IntermediateVT.isVector())
Scott Michelfdc40a02009-02-17 22:15:04 +0000397 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000398 IntermediateVT, Val,
399 DAG.getConstant(i * (NumElements / NumIntermediates),
400 PtrVT));
401 else
Scott Michelfdc40a02009-02-17 22:15:04 +0000402 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000403 IntermediateVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000404 DAG.getConstant(i, PtrVT));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000405 }
406
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000407 // Split the intermediate operands into legal parts.
408 if (NumParts == NumIntermediates) {
409 // If the register was not expanded, promote or copy the value,
410 // as appropriate.
411 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling46ada192010-03-02 01:55:18 +0000412 getCopyToParts(DAG, dl, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000413 } else if (NumParts > 0) {
414 // If the intermediate type was expanded, split each the value into
415 // legal parts.
416 assert(NumParts % NumIntermediates == 0 &&
417 "Must expand into a divisible number of parts!");
418 unsigned Factor = NumParts / NumIntermediates;
419 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling46ada192010-03-02 01:55:18 +0000420 getCopyToParts(DAG, dl, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000421 }
422}
423
Dan Gohman462f6b52010-05-29 17:53:24 +0000424namespace {
425 /// RegsForValue - This struct represents the registers (physical or virtual)
426 /// that a particular set of values is assigned, and the type information
427 /// about the value. The most common situation is to represent one value at a
428 /// time, but struct or array values are handled element-wise as multiple
429 /// values. The splitting of aggregates is performed recursively, so that we
430 /// never have aggregate-typed registers. The values at this point do not
431 /// necessarily have legal types, so each value may require one or more
432 /// registers of some legal type.
433 ///
434 struct RegsForValue {
435 /// ValueVTs - The value types of the values, which may not be legal, and
436 /// may need be promoted or synthesized from one or more registers.
437 ///
438 SmallVector<EVT, 4> ValueVTs;
439
440 /// RegVTs - The value types of the registers. This is the same size as
441 /// ValueVTs and it records, for each value, what the type of the assigned
442 /// register or registers are. (Individual values are never synthesized
443 /// from more than one type of register.)
444 ///
445 /// With virtual registers, the contents of RegVTs is redundant with TLI's
446 /// getRegisterType member function, however when with physical registers
447 /// it is necessary to have a separate record of the types.
448 ///
449 SmallVector<EVT, 4> RegVTs;
450
451 /// Regs - This list holds the registers assigned to the values.
452 /// Each legal or promoted value requires one register, and each
453 /// expanded value requires multiple registers.
454 ///
455 SmallVector<unsigned, 4> Regs;
456
457 RegsForValue() {}
458
459 RegsForValue(const SmallVector<unsigned, 4> &regs,
460 EVT regvt, EVT valuevt)
461 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
462
463 RegsForValue(const SmallVector<unsigned, 4> &regs,
464 const SmallVector<EVT, 4> &regvts,
465 const SmallVector<EVT, 4> &valuevts)
466 : ValueVTs(valuevts), RegVTs(regvts), Regs(regs) {}
467
468 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
469 unsigned Reg, const Type *Ty) {
470 ComputeValueVTs(tli, Ty, ValueVTs);
471
472 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
473 EVT ValueVT = ValueVTs[Value];
474 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
475 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
476 for (unsigned i = 0; i != NumRegs; ++i)
477 Regs.push_back(Reg + i);
478 RegVTs.push_back(RegisterVT);
479 Reg += NumRegs;
480 }
481 }
482
483 /// areValueTypesLegal - Return true if types of all the values are legal.
484 bool areValueTypesLegal(const TargetLowering &TLI) {
485 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
486 EVT RegisterVT = RegVTs[Value];
487 if (!TLI.isTypeLegal(RegisterVT))
488 return false;
489 }
490 return true;
491 }
492
493 /// append - Add the specified values to this one.
494 void append(const RegsForValue &RHS) {
495 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
496 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
497 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
498 }
499
500 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
501 /// this value and returns the result as a ValueVTs value. This uses
502 /// Chain/Flag as the input and updates them for the output Chain/Flag.
503 /// If the Flag pointer is NULL, no flag is used.
504 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
505 DebugLoc dl,
506 SDValue &Chain, SDValue *Flag) const;
507
508 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
509 /// specified value into the registers specified by this object. This uses
510 /// Chain/Flag as the input and updates them for the output Chain/Flag.
511 /// If the Flag pointer is NULL, no flag is used.
512 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
513 SDValue &Chain, SDValue *Flag) const;
514
515 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
516 /// operand list. This adds the code marker, matching input operand index
517 /// (if applicable), and includes the number of values added into it.
518 void AddInlineAsmOperands(unsigned Kind,
519 bool HasMatching, unsigned MatchingIdx,
520 SelectionDAG &DAG,
521 std::vector<SDValue> &Ops) const;
522 };
523}
524
525/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
526/// this value and returns the result as a ValueVT value. This uses
527/// Chain/Flag as the input and updates them for the output Chain/Flag.
528/// If the Flag pointer is NULL, no flag is used.
529SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
530 FunctionLoweringInfo &FuncInfo,
531 DebugLoc dl,
532 SDValue &Chain, SDValue *Flag) const {
533 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
534
535 // Assemble the legal parts into the final values.
536 SmallVector<SDValue, 4> Values(ValueVTs.size());
537 SmallVector<SDValue, 8> Parts;
538 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
539 // Copy the legal parts from the registers.
540 EVT ValueVT = ValueVTs[Value];
541 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
542 EVT RegisterVT = RegVTs[Value];
543
544 Parts.resize(NumRegs);
545 for (unsigned i = 0; i != NumRegs; ++i) {
546 SDValue P;
547 if (Flag == 0) {
548 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
549 } else {
550 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
551 *Flag = P.getValue(2);
552 }
553
554 Chain = P.getValue(1);
555
556 // If the source register was virtual and if we know something about it,
557 // add an assert node.
558 if (TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) &&
559 RegisterVT.isInteger() && !RegisterVT.isVector()) {
560 unsigned SlotNo = Regs[Part+i]-TargetRegisterInfo::FirstVirtualRegister;
561 if (FuncInfo.LiveOutRegInfo.size() > SlotNo) {
562 const FunctionLoweringInfo::LiveOutInfo &LOI =
563 FuncInfo.LiveOutRegInfo[SlotNo];
564
565 unsigned RegSize = RegisterVT.getSizeInBits();
566 unsigned NumSignBits = LOI.NumSignBits;
567 unsigned NumZeroBits = LOI.KnownZero.countLeadingOnes();
568
569 // FIXME: We capture more information than the dag can represent. For
570 // now, just use the tightest assertzext/assertsext possible.
571 bool isSExt = true;
572 EVT FromVT(MVT::Other);
573 if (NumSignBits == RegSize)
574 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
575 else if (NumZeroBits >= RegSize-1)
576 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
577 else if (NumSignBits > RegSize-8)
578 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
579 else if (NumZeroBits >= RegSize-8)
580 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
581 else if (NumSignBits > RegSize-16)
582 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
583 else if (NumZeroBits >= RegSize-16)
584 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
585 else if (NumSignBits > RegSize-32)
586 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
587 else if (NumZeroBits >= RegSize-32)
588 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
589
590 if (FromVT != MVT::Other)
591 P = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
592 RegisterVT, P, DAG.getValueType(FromVT));
593 }
594 }
595
596 Parts[i] = P;
597 }
598
599 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
600 NumRegs, RegisterVT, ValueVT);
601 Part += NumRegs;
602 Parts.clear();
603 }
604
605 return DAG.getNode(ISD::MERGE_VALUES, dl,
606 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
607 &Values[0], ValueVTs.size());
608}
609
610/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
611/// specified value into the registers specified by this object. This uses
612/// Chain/Flag as the input and updates them for the output Chain/Flag.
613/// If the Flag pointer is NULL, no flag is used.
614void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
615 SDValue &Chain, SDValue *Flag) const {
616 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
617
618 // Get the list of the values's legal parts.
619 unsigned NumRegs = Regs.size();
620 SmallVector<SDValue, 8> Parts(NumRegs);
621 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
622 EVT ValueVT = ValueVTs[Value];
623 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
624 EVT RegisterVT = RegVTs[Value];
625
626 getCopyToParts(DAG, dl,
627 Val.getValue(Val.getResNo() + Value),
628 &Parts[Part], NumParts, RegisterVT);
629 Part += NumParts;
630 }
631
632 // Copy the parts into the registers.
633 SmallVector<SDValue, 8> Chains(NumRegs);
634 for (unsigned i = 0; i != NumRegs; ++i) {
635 SDValue Part;
636 if (Flag == 0) {
637 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
638 } else {
639 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
640 *Flag = Part.getValue(1);
641 }
642
643 Chains[i] = Part.getValue(0);
644 }
645
646 if (NumRegs == 1 || Flag)
647 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
648 // flagged to it. That is the CopyToReg nodes and the user are considered
649 // a single scheduling unit. If we create a TokenFactor and return it as
650 // chain, then the TokenFactor is both a predecessor (operand) of the
651 // user as well as a successor (the TF operands are flagged to the user).
652 // c1, f1 = CopyToReg
653 // c2, f2 = CopyToReg
654 // c3 = TokenFactor c1, c2
655 // ...
656 // = op c3, ..., f2
657 Chain = Chains[NumRegs-1];
658 else
659 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
660}
661
662/// AddInlineAsmOperands - Add this value to the specified inlineasm node
663/// operand list. This adds the code marker and includes the number of
664/// values added into it.
665void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
666 unsigned MatchingIdx,
667 SelectionDAG &DAG,
668 std::vector<SDValue> &Ops) const {
669 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
670
671 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
672 if (HasMatching)
673 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
674 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
675 Ops.push_back(Res);
676
677 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
678 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
679 EVT RegisterVT = RegVTs[Value];
680 for (unsigned i = 0; i != NumRegs; ++i) {
681 assert(Reg < Regs.size() && "Mismatch in # registers expected");
682 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
683 }
684 }
685}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000686
Dan Gohman2048b852009-11-23 18:04:58 +0000687void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000688 AA = &aa;
689 GFI = gfi;
690 TD = DAG.getTarget().getTargetData();
691}
692
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000693/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000694/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000695/// for a new block. This doesn't clear out information about
696/// additional blocks that are needed to complete switch lowering
697/// or PHI node updating; that information is cleared out as it is
698/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000699void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000700 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000701 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000702 PendingLoads.clear();
703 PendingExports.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000704 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000705 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000706}
707
708/// getRoot - Return the current virtual root of the Selection DAG,
709/// flushing any PendingLoad items. This must be done before emitting
710/// a store or any other node that may need to be ordered after any
711/// prior load instructions.
712///
Dan Gohman2048b852009-11-23 18:04:58 +0000713SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000714 if (PendingLoads.empty())
715 return DAG.getRoot();
716
717 if (PendingLoads.size() == 1) {
718 SDValue Root = PendingLoads[0];
719 DAG.setRoot(Root);
720 PendingLoads.clear();
721 return Root;
722 }
723
724 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000726 &PendingLoads[0], PendingLoads.size());
727 PendingLoads.clear();
728 DAG.setRoot(Root);
729 return Root;
730}
731
732/// getControlRoot - Similar to getRoot, but instead of flushing all the
733/// PendingLoad items, flush all the PendingExports items. It is necessary
734/// to do this before emitting a terminator instruction.
735///
Dan Gohman2048b852009-11-23 18:04:58 +0000736SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000737 SDValue Root = DAG.getRoot();
738
739 if (PendingExports.empty())
740 return Root;
741
742 // Turn all of the CopyToReg chains into one factored node.
743 if (Root.getOpcode() != ISD::EntryToken) {
744 unsigned i = 0, e = PendingExports.size();
745 for (; i != e; ++i) {
746 assert(PendingExports[i].getNode()->getNumOperands() > 1);
747 if (PendingExports[i].getNode()->getOperand(0) == Root)
748 break; // Don't add the root if we already indirectly depend on it.
749 }
750
751 if (i == e)
752 PendingExports.push_back(Root);
753 }
754
Owen Anderson825b72b2009-08-11 20:47:22 +0000755 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000756 &PendingExports[0],
757 PendingExports.size());
758 PendingExports.clear();
759 DAG.setRoot(Root);
760 return Root;
761}
762
Bill Wendling4533cac2010-01-28 21:51:40 +0000763void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
764 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
765 DAG.AssignOrdering(Node, SDNodeOrder);
766
767 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
768 AssignOrderingToNode(Node->getOperand(I).getNode());
769}
770
Dan Gohman46510a72010-04-15 01:51:59 +0000771void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000772 // Set up outgoing PHI node register values before emitting the terminator.
773 if (isa<TerminatorInst>(&I))
774 HandlePHINodesInSuccessorBlocks(I.getParent());
775
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000776 CurDebugLoc = I.getDebugLoc();
777
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000778 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000779
Dan Gohman92884f72010-04-20 15:03:56 +0000780 if (!isa<TerminatorInst>(&I) && !HasTailCall)
781 CopyToExportRegsIfNeeded(&I);
782
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000783 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000784}
785
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000786void SelectionDAGBuilder::visitPHI(const PHINode &) {
787 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
788}
789
Dan Gohman46510a72010-04-15 01:51:59 +0000790void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000791 // Note: this doesn't use InstVisitor, because it has to work with
792 // ConstantExpr's in addition to instructions.
793 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000794 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000795 // Build the switch statement using the Instruction.def file.
796#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000797 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000798#include "llvm/Instruction.def"
799 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000800
801 // Assign the ordering to the freshly created DAG nodes.
802 if (NodeMap.count(&I)) {
803 ++SDNodeOrder;
804 AssignOrderingToNode(getValue(&I).getNode());
805 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000806}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000807
Dan Gohmanfaeb0e72010-06-21 15:13:54 +0000808/// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000809SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohmanfaeb0e72010-06-21 15:13:54 +0000810 // If we already have an SDValue for this value, use it. It's important
811 // to do this first, so that we don't create a CopyFromReg if we already
812 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000813 SDValue &N = NodeMap[V];
814 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000815
Dan Gohmanfaeb0e72010-06-21 15:13:54 +0000816 // If there's a virtual register allocated and initialized for this
817 // value, use it.
818 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
819 if (It != FuncInfo.ValueMap.end()) {
820 unsigned InReg = It->second;
821 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
822 SDValue Chain = DAG.getEntryNode();
823 return N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
824 }
825
826 // Otherwise create a new SDValue and remember it.
827 return N = getValueImpl(V);
828}
829
830/// getNonRegisterValue - Return an SDValue for the given Value, but
831/// don't look in FuncInfo.ValueMap for a virtual register.
832SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
833 // If we already have an SDValue for this value, use it.
834 SDValue &N = NodeMap[V];
835 if (N.getNode()) return N;
836
837 // Otherwise create a new SDValue and remember it.
838 return N = getValueImpl(V);
839}
840
841/// getValueImpl - Helper function for getValue and getMaterializedValue.
842/// Create an SDValue for the given value.
843SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +0000844 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000845 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000846
Dan Gohman383b5f62010-04-17 15:32:28 +0000847 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohmanfaeb0e72010-06-21 15:13:54 +0000848 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000849
Dan Gohman383b5f62010-04-17 15:32:28 +0000850 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Dan Gohmanfaeb0e72010-06-21 15:13:54 +0000851 return DAG.getGlobalAddress(GV, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000852
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000853 if (isa<ConstantPointerNull>(C))
Dan Gohmanfaeb0e72010-06-21 15:13:54 +0000854 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000855
Dan Gohman383b5f62010-04-17 15:32:28 +0000856 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohmanfaeb0e72010-06-21 15:13:54 +0000857 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000858
Nate Begeman9008ca62009-04-27 18:41:29 +0000859 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohmanfaeb0e72010-06-21 15:13:54 +0000860 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000861
Dan Gohman383b5f62010-04-17 15:32:28 +0000862 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000863 visit(CE->getOpcode(), *CE);
864 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +0000865 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000866 return N1;
867 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000868
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000869 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
870 SmallVector<SDValue, 4> Constants;
871 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
872 OI != OE; ++OI) {
873 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +0000874 // If the operand is an empty aggregate, there are no values.
875 if (!Val) continue;
876 // Add each leaf value from the operand to the Constants list
877 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000878 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
879 Constants.push_back(SDValue(Val, i));
880 }
Bill Wendling87710f02009-12-21 23:47:40 +0000881
Bill Wendling4533cac2010-01-28 21:51:40 +0000882 return DAG.getMergeValues(&Constants[0], Constants.size(),
883 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000884 }
885
Duncan Sands1df98592010-02-16 11:11:14 +0000886 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000887 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
888 "Unknown struct or array constant!");
889
Owen Andersone50ed302009-08-10 22:56:29 +0000890 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000891 ComputeValueVTs(TLI, C->getType(), ValueVTs);
892 unsigned NumElts = ValueVTs.size();
893 if (NumElts == 0)
894 return SDValue(); // empty struct
895 SmallVector<SDValue, 4> Constants(NumElts);
896 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +0000897 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000898 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +0000899 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000900 else if (EltVT.isFloatingPoint())
901 Constants[i] = DAG.getConstantFP(0, EltVT);
902 else
903 Constants[i] = DAG.getConstant(0, EltVT);
904 }
Bill Wendling87710f02009-12-21 23:47:40 +0000905
Bill Wendling4533cac2010-01-28 21:51:40 +0000906 return DAG.getMergeValues(&Constants[0], NumElts,
907 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000908 }
909
Dan Gohman383b5f62010-04-17 15:32:28 +0000910 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +0000911 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +0000912
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000913 const VectorType *VecTy = cast<VectorType>(V->getType());
914 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000915
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000916 // Now that we know the number and type of the elements, get that number of
917 // elements into the Ops array based on what kind of constant it is.
918 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +0000919 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000920 for (unsigned i = 0; i != NumElements; ++i)
921 Ops.push_back(getValue(CP->getOperand(i)));
922 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000923 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +0000924 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000925
926 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +0000927 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000928 Op = DAG.getConstantFP(0, EltVT);
929 else
930 Op = DAG.getConstant(0, EltVT);
931 Ops.assign(NumElements, Op);
932 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000933
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000934 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +0000935 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
936 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000937 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000938
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000939 // If this is a static alloca, generate it as the frameindex instead of
940 // computation.
941 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
942 DenseMap<const AllocaInst*, int>::iterator SI =
943 FuncInfo.StaticAllocaMap.find(AI);
944 if (SI != FuncInfo.StaticAllocaMap.end())
945 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
946 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000947
Dan Gohmanfaeb0e72010-06-21 15:13:54 +0000948 // If this is an instruction which fast-isel has deferred, select it now.
949 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
950 assert(Inst->isSafeToSpeculativelyExecute() &&
951 "Instruction with side effects deferred!");
952 visit(*Inst);
953 DenseMap<const Value *, SDValue>::iterator NIt = NodeMap.find(Inst);
954 if (NIt != NodeMap.end() && NIt->second.getNode())
955 return NIt->second;
956 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000957
Dan Gohmanfaeb0e72010-06-21 15:13:54 +0000958 llvm_unreachable("Can't get register for value!");
959 return SDValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000960}
961
Kenneth Uildriks93ae4072010-01-16 23:37:33 +0000962/// Get the EVTs and ArgFlags collections that represent the legalized return
963/// type of the given function. This does not require a DAG or a return value,
964/// and is suitable for use before any DAGs for the function are constructed.
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000965static void getReturnInfo(const Type* ReturnType,
966 Attributes attr, SmallVectorImpl<EVT> &OutVTs,
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000967 SmallVectorImpl<ISD::ArgFlagsTy> &OutFlags,
Dan Gohmand858e902010-04-17 15:26:15 +0000968 const TargetLowering &TLI,
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000969 SmallVectorImpl<uint64_t> *Offsets = 0) {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000970 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriks93ae4072010-01-16 23:37:33 +0000971 ComputeValueVTs(TLI, ReturnType, ValueVTs);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000972 unsigned NumValues = ValueVTs.size();
Kenneth Uildriks93ae4072010-01-16 23:37:33 +0000973 if (NumValues == 0) return;
974 unsigned Offset = 0;
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000975
976 for (unsigned j = 0, f = NumValues; j != f; ++j) {
977 EVT VT = ValueVTs[j];
978 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000979
980 if (attr & Attribute::SExt)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000981 ExtendKind = ISD::SIGN_EXTEND;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000982 else if (attr & Attribute::ZExt)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000983 ExtendKind = ISD::ZERO_EXTEND;
984
985 // FIXME: C calling convention requires the return type to be promoted to
986 // at least 32-bit. But this is not necessary for non-C calling
987 // conventions. The frontend should mark functions whose return values
988 // require promoting with signext or zeroext attributes.
989 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000990 EVT MinVT = TLI.getRegisterType(ReturnType->getContext(), MVT::i32);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000991 if (VT.bitsLT(MinVT))
992 VT = MinVT;
993 }
994
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000995 unsigned NumParts = TLI.getNumRegisters(ReturnType->getContext(), VT);
996 EVT PartVT = TLI.getRegisterType(ReturnType->getContext(), VT);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +0000997 unsigned PartSize = TLI.getTargetData()->getTypeAllocSize(
998 PartVT.getTypeForEVT(ReturnType->getContext()));
999
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001000 // 'inreg' on function refers to return value
1001 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001002 if (attr & Attribute::InReg)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001003 Flags.setInReg();
1004
1005 // Propagate extension type if any
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001006 if (attr & Attribute::SExt)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001007 Flags.setSExt();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001008 else if (attr & Attribute::ZExt)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001009 Flags.setZExt();
1010
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001011 for (unsigned i = 0; i < NumParts; ++i) {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001012 OutVTs.push_back(PartVT);
1013 OutFlags.push_back(Flags);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00001014 if (Offsets)
1015 {
1016 Offsets->push_back(Offset);
1017 Offset += PartSize;
1018 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001019 }
1020 }
1021}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001022
Dan Gohman46510a72010-04-15 01:51:59 +00001023void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001024 SDValue Chain = getControlRoot();
1025 SmallVector<ISD::OutputArg, 8> Outs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001026
Dan Gohman7451d3e2010-05-29 17:03:36 +00001027 if (!FuncInfo.CanLowerReturn) {
1028 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001029 const Function *F = I.getParent()->getParent();
1030
1031 // Emit a store of the return value through the virtual register.
1032 // Leave Outs empty so that LowerReturn won't try to load return
1033 // registers the usual way.
1034 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001035 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001036 PtrValueVTs);
1037
1038 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1039 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001040
Owen Andersone50ed302009-08-10 22:56:29 +00001041 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001042 SmallVector<uint64_t, 4> Offsets;
1043 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001044 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001045
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001046 SmallVector<SDValue, 4> Chains(NumValues);
1047 EVT PtrVT = PtrValueVTs[0];
Bill Wendling87710f02009-12-21 23:47:40 +00001048 for (unsigned i = 0; i != NumValues; ++i) {
1049 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, RetPtr,
1050 DAG.getConstant(Offsets[i], PtrVT));
1051 Chains[i] =
1052 DAG.getStore(Chain, getCurDebugLoc(),
1053 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
David Greene1e559442010-02-15 17:00:31 +00001054 Add, NULL, Offsets[i], false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001055 }
1056
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001057 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1058 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001059 } else if (I.getNumOperands() != 0) {
1060 SmallVector<EVT, 4> ValueVTs;
1061 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1062 unsigned NumValues = ValueVTs.size();
1063 if (NumValues) {
1064 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001065 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1066 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001067
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001068 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001069
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001070 const Function *F = I.getParent()->getParent();
1071 if (F->paramHasAttr(0, Attribute::SExt))
1072 ExtendKind = ISD::SIGN_EXTEND;
1073 else if (F->paramHasAttr(0, Attribute::ZExt))
1074 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001075
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001076 // FIXME: C calling convention requires the return type to be promoted
1077 // to at least 32-bit. But this is not necessary for non-C calling
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001078 // conventions. The frontend should mark functions whose return values
1079 // require promoting with signext or zeroext attributes.
1080 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
1081 EVT MinVT = TLI.getRegisterType(*DAG.getContext(), MVT::i32);
1082 if (VT.bitsLT(MinVT))
1083 VT = MinVT;
1084 }
1085
1086 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1087 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1088 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001089 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001090 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1091 &Parts[0], NumParts, PartVT, ExtendKind);
1092
1093 // 'inreg' on function refers to return value
1094 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1095 if (F->paramHasAttr(0, Attribute::InReg))
1096 Flags.setInReg();
1097
1098 // Propagate extension type if any
1099 if (F->paramHasAttr(0, Attribute::SExt))
1100 Flags.setSExt();
1101 else if (F->paramHasAttr(0, Attribute::ZExt))
1102 Flags.setZExt();
1103
1104 for (unsigned i = 0; i < NumParts; ++i)
1105 Outs.push_back(ISD::OutputArg(Flags, Parts[i], /*isfixed=*/true));
Evan Cheng3927f432009-03-25 20:20:11 +00001106 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001107 }
1108 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001109
1110 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001111 CallingConv::ID CallConv =
1112 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001113 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
1114 Outs, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001115
1116 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001117 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001118 "LowerReturn didn't return a valid chain!");
1119
1120 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001121 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001122}
1123
Dan Gohmanad62f532009-04-23 23:13:24 +00001124/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1125/// created for it, emit nodes to copy the value into the virtual
1126/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001127void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Dan Gohman33b7a292010-04-16 17:15:02 +00001128 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1129 if (VMI != FuncInfo.ValueMap.end()) {
1130 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1131 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001132 }
1133}
1134
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001135/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1136/// the current basic block, add it to ValueMap now so that we'll get a
1137/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001138void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001139 // No need to export constants.
1140 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001141
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001142 // Already exported?
1143 if (FuncInfo.isExportedInst(V)) return;
1144
1145 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1146 CopyValueToVirtualRegister(V, Reg);
1147}
1148
Dan Gohman46510a72010-04-15 01:51:59 +00001149bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001150 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001151 // The operands of the setcc have to be in this block. We don't know
1152 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001153 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001154 // Can export from current BB.
1155 if (VI->getParent() == FromBB)
1156 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001157
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001158 // Is already exported, noop.
1159 return FuncInfo.isExportedInst(V);
1160 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001161
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001162 // If this is an argument, we can export it if the BB is the entry block or
1163 // if it is already exported.
1164 if (isa<Argument>(V)) {
1165 if (FromBB == &FromBB->getParent()->getEntryBlock())
1166 return true;
1167
1168 // Otherwise, can only export this if it is already exported.
1169 return FuncInfo.isExportedInst(V);
1170 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001171
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001172 // Otherwise, constants can always be exported.
1173 return true;
1174}
1175
1176static bool InBlock(const Value *V, const BasicBlock *BB) {
1177 if (const Instruction *I = dyn_cast<Instruction>(V))
1178 return I->getParent() == BB;
1179 return true;
1180}
1181
Dan Gohmanc2277342008-10-17 21:16:08 +00001182/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1183/// This function emits a branch and is used at the leaves of an OR or an
1184/// AND operator tree.
1185///
1186void
Dan Gohman46510a72010-04-15 01:51:59 +00001187SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001188 MachineBasicBlock *TBB,
1189 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001190 MachineBasicBlock *CurBB,
1191 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001192 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001193
Dan Gohmanc2277342008-10-17 21:16:08 +00001194 // If the leaf of the tree is a comparison, merge the condition into
1195 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001196 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001197 // The operands of the cmp have to be in this block. We don't know
1198 // how to export them from some other block. If this is the first block
1199 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001200 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001201 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1202 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001203 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001204 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001205 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001206 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001207 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001208 } else {
1209 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001210 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001211 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001212
1213 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001214 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1215 SwitchCases.push_back(CB);
1216 return;
1217 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001218 }
1219
1220 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001221 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001222 NULL, TBB, FBB, CurBB);
1223 SwitchCases.push_back(CB);
1224}
1225
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001226/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001227void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001228 MachineBasicBlock *TBB,
1229 MachineBasicBlock *FBB,
1230 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001231 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001232 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001233 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001234 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001235 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001236 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1237 BOp->getParent() != CurBB->getBasicBlock() ||
1238 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1239 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001240 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001241 return;
1242 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001243
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001244 // Create TmpBB after CurBB.
1245 MachineFunction::iterator BBI = CurBB;
1246 MachineFunction &MF = DAG.getMachineFunction();
1247 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1248 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001249
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001250 if (Opc == Instruction::Or) {
1251 // Codegen X | Y as:
1252 // jmp_if_X TBB
1253 // jmp TmpBB
1254 // TmpBB:
1255 // jmp_if_Y TBB
1256 // jmp FBB
1257 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001258
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001259 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001260 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001261
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001262 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001263 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001264 } else {
1265 assert(Opc == Instruction::And && "Unknown merge op!");
1266 // Codegen X & Y as:
1267 // jmp_if_X TmpBB
1268 // jmp FBB
1269 // TmpBB:
1270 // jmp_if_Y TBB
1271 // jmp FBB
1272 //
1273 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001274
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001275 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001276 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001277
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001278 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001279 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001280 }
1281}
1282
1283/// If the set of cases should be emitted as a series of branches, return true.
1284/// If we should emit this as a bunch of and/or'd together conditions, return
1285/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001286bool
Dan Gohman2048b852009-11-23 18:04:58 +00001287SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001288 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001289
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001290 // If this is two comparisons of the same values or'd or and'd together, they
1291 // will get folded into a single comparison, so don't emit two blocks.
1292 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1293 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1294 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1295 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1296 return false;
1297 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001298
Chris Lattner133ce872010-01-02 00:00:03 +00001299 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1300 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1301 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1302 Cases[0].CC == Cases[1].CC &&
1303 isa<Constant>(Cases[0].CmpRHS) &&
1304 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1305 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1306 return false;
1307 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1308 return false;
1309 }
1310
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001311 return true;
1312}
1313
Dan Gohman46510a72010-04-15 01:51:59 +00001314void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001315 MachineBasicBlock *BrMBB = FuncInfo.MBBMap[I.getParent()];
1316
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001317 // Update machine-CFG edges.
1318 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1319
1320 // Figure out which block is immediately after the current one.
1321 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001322 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001323 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001324 NextBlock = BBI;
1325
1326 if (I.isUnconditional()) {
1327 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001328 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001329
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001330 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001331 if (Succ0MBB != NextBlock)
1332 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001333 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001334 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001335
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001336 return;
1337 }
1338
1339 // If this condition is one of the special cases we handle, do special stuff
1340 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001341 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001342 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1343
1344 // If this is a series of conditions that are or'd or and'd together, emit
1345 // this as a sequence of branches instead of setcc's with and/or operations.
1346 // For example, instead of something like:
1347 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001348 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001349 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001350 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001351 // or C, F
1352 // jnz foo
1353 // Emit:
1354 // cmp A, B
1355 // je foo
1356 // cmp D, E
1357 // jle foo
1358 //
Dan Gohman46510a72010-04-15 01:51:59 +00001359 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001360 if (BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001361 (BOp->getOpcode() == Instruction::And ||
1362 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001363 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1364 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001365 // If the compares in later blocks need to use values not currently
1366 // exported from this block, export them now. This block should always
1367 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001368 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001369
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001370 // Allow some cases to be rejected.
1371 if (ShouldEmitAsBranches(SwitchCases)) {
1372 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1373 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1374 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1375 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001376
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001377 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001378 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001379 SwitchCases.erase(SwitchCases.begin());
1380 return;
1381 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001382
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001383 // Okay, we decided not to do this, remove any inserted MBB's and clear
1384 // SwitchCases.
1385 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001386 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001387
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001388 SwitchCases.clear();
1389 }
1390 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001391
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001392 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001393 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001394 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001395
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001396 // Use visitSwitchCase to actually insert the fast branch sequence for this
1397 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001398 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001399}
1400
1401/// visitSwitchCase - Emits the necessary code to represent a single node in
1402/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001403void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1404 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001405 SDValue Cond;
1406 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001407 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001408
1409 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001410 if (CB.CmpMHS == NULL) {
1411 // Fold "(X == true)" to X and "(X == false)" to !X to
1412 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001413 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001414 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001415 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001416 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001417 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001418 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001419 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001420 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001421 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001422 } else {
1423 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1424
Anton Korobeynikov23218582008-12-23 22:25:27 +00001425 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1426 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001427
1428 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001429 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001430
1431 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001432 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001433 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001434 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001435 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001436 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001437 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001438 DAG.getConstant(High-Low, VT), ISD::SETULE);
1439 }
1440 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001441
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001442 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001443 SwitchBB->addSuccessor(CB.TrueBB);
1444 SwitchBB->addSuccessor(CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001445
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001446 // Set NextBlock to be the MBB immediately after the current one, if any.
1447 // This is used to avoid emitting unnecessary branches to the next block.
1448 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001449 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001450 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001451 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001452
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001453 // If the lhs block is the next block, invert the condition so that we can
1454 // fall through to the lhs instead of the rhs block.
1455 if (CB.TrueBB == NextBlock) {
1456 std::swap(CB.TrueBB, CB.FalseBB);
1457 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001458 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001459 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001460
Dale Johannesenf5d97892009-02-04 01:48:28 +00001461 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001462 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001463 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001464
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001465 // If the branch was constant folded, fix up the CFG.
1466 if (BrCond.getOpcode() == ISD::BR) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001467 SwitchBB->removeSuccessor(CB.FalseBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001468 } else {
1469 // Otherwise, go ahead and insert the false branch.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001470 if (BrCond == getControlRoot())
Dan Gohman99be8ae2010-04-19 22:41:47 +00001471 SwitchBB->removeSuccessor(CB.TrueBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001472
Bill Wendling4533cac2010-01-28 21:51:40 +00001473 if (CB.FalseBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001474 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1475 DAG.getBasicBlock(CB.FalseBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001476 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001477
1478 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001479}
1480
1481/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001482void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001483 // Emit the code for the jump table
1484 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001485 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001486 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1487 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001488 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001489 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1490 MVT::Other, Index.getValue(1),
1491 Table, Index);
1492 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001493}
1494
1495/// visitJumpTableHeader - This function emits necessary code to produce index
1496/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001497void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001498 JumpTableHeader &JTH,
1499 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001500 // Subtract the lowest switch case value from the value being switched on and
1501 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001502 // difference between smallest and largest cases.
1503 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001504 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001505 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001506 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001507
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001508 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001509 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001510 // can be used as an index into the jump table in a subsequent basic block.
1511 // This value may be smaller or larger than the target's pointer type, and
1512 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001513 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001514
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001515 unsigned JumpTableReg = FuncInfo.MakeReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001516 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1517 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001518 JT.Reg = JumpTableReg;
1519
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001520 // Emit the range check for the jump table, and branch to the default block
1521 // for the switch statement if the value being switched on exceeds the largest
1522 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001523 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001524 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001525 DAG.getConstant(JTH.Last-JTH.First,VT),
1526 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001527
1528 // Set NextBlock to be the MBB immediately after the current one, if any.
1529 // This is used to avoid emitting unnecessary branches to the next block.
1530 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001531 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001532
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001533 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001534 NextBlock = BBI;
1535
Dale Johannesen66978ee2009-01-31 02:22:37 +00001536 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001537 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001538 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001539
Bill Wendling4533cac2010-01-28 21:51:40 +00001540 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001541 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1542 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001543
Bill Wendling87710f02009-12-21 23:47:40 +00001544 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001545}
1546
1547/// visitBitTestHeader - This function emits necessary code to produce value
1548/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001549void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1550 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001551 // Subtract the minimum value
1552 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001553 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001554 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001555 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001556
1557 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001558 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001559 TLI.getSetCCResultType(Sub.getValueType()),
1560 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001561 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001562
Bill Wendling87710f02009-12-21 23:47:40 +00001563 SDValue ShiftOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(),
1564 TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001565
Duncan Sands92abc622009-01-31 15:50:11 +00001566 B.Reg = FuncInfo.MakeReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001567 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1568 B.Reg, ShiftOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001569
1570 // Set NextBlock to be the MBB immediately after the current one, if any.
1571 // This is used to avoid emitting unnecessary branches to the next block.
1572 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001573 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001574 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001575 NextBlock = BBI;
1576
1577 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1578
Dan Gohman99be8ae2010-04-19 22:41:47 +00001579 SwitchBB->addSuccessor(B.Default);
1580 SwitchBB->addSuccessor(MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001581
Dale Johannesen66978ee2009-01-31 02:22:37 +00001582 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001583 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001584 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001585
Bill Wendling4533cac2010-01-28 21:51:40 +00001586 if (MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001587 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1588 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001589
Bill Wendling87710f02009-12-21 23:47:40 +00001590 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001591}
1592
1593/// visitBitTestCase - this function produces one "bit test"
Dan Gohman2048b852009-11-23 18:04:58 +00001594void SelectionDAGBuilder::visitBitTestCase(MachineBasicBlock* NextMBB,
1595 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001596 BitTestCase &B,
1597 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov36c826a2009-01-26 19:26:01 +00001598 // Make desired shift
Dale Johannesena04b7572009-02-03 23:04:43 +00001599 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(), Reg,
Duncan Sands92abc622009-01-31 15:50:11 +00001600 TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001601 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001602 TLI.getPointerTy(),
Anton Korobeynikov36c826a2009-01-26 19:26:01 +00001603 DAG.getConstant(1, TLI.getPointerTy()),
1604 ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001605
Anton Korobeynikov36c826a2009-01-26 19:26:01 +00001606 // Emit bit tests and jumps
Scott Michelfdc40a02009-02-17 22:15:04 +00001607 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001608 TLI.getPointerTy(), SwitchVal,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001609 DAG.getConstant(B.Mask, TLI.getPointerTy()));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001610 SDValue AndCmp = DAG.getSetCC(getCurDebugLoc(),
1611 TLI.getSetCCResultType(AndOp.getValueType()),
Duncan Sands5480c042009-01-01 15:52:00 +00001612 AndOp, DAG.getConstant(0, TLI.getPointerTy()),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001613 ISD::SETNE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001614
Dan Gohman99be8ae2010-04-19 22:41:47 +00001615 SwitchBB->addSuccessor(B.TargetBB);
1616 SwitchBB->addSuccessor(NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001617
Dale Johannesen66978ee2009-01-31 02:22:37 +00001618 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001619 MVT::Other, getControlRoot(),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001620 AndCmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001621
1622 // Set NextBlock to be the MBB immediately after the current one, if any.
1623 // This is used to avoid emitting unnecessary branches to the next block.
1624 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001625 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001626 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001627 NextBlock = BBI;
1628
Bill Wendling4533cac2010-01-28 21:51:40 +00001629 if (NextMBB != NextBlock)
Bill Wendling0777e922009-12-21 21:59:52 +00001630 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1631 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001632
Bill Wendling87710f02009-12-21 23:47:40 +00001633 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001634}
1635
Dan Gohman46510a72010-04-15 01:51:59 +00001636void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001637 MachineBasicBlock *InvokeMBB = FuncInfo.MBBMap[I.getParent()];
1638
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001639 // Retrieve successors.
1640 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1641 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1642
Gabor Greifb67e6b32009-01-15 11:10:44 +00001643 const Value *Callee(I.getCalledValue());
1644 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001645 visitInlineAsm(&I);
1646 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001647 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001648
1649 // If the value of the invoke is used outside of its defining block, make it
1650 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001651 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001652
1653 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001654 InvokeMBB->addSuccessor(Return);
1655 InvokeMBB->addSuccessor(LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001656
1657 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001658 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1659 MVT::Other, getControlRoot(),
1660 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001661}
1662
Dan Gohman46510a72010-04-15 01:51:59 +00001663void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001664}
1665
1666/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1667/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001668bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1669 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001670 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001671 MachineBasicBlock *Default,
1672 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001673 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001674
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001675 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001676 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001677 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001678 return false;
1679
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001680 // Get the MachineFunction which holds the current MBB. This is used when
1681 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001682 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001683
1684 // Figure out which block is immediately after the current one.
1685 MachineBasicBlock *NextBlock = 0;
1686 MachineFunction::iterator BBI = CR.CaseBB;
1687
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001688 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001689 NextBlock = BBI;
1690
1691 // TODO: If any two of the cases has the same destination, and if one value
1692 // is the same as the other, but has one bit unset that the other has set,
1693 // use bit manipulation to do two compares at once. For example:
1694 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Anton Korobeynikov23218582008-12-23 22:25:27 +00001695
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001696 // Rearrange the case blocks so that the last one falls through if possible.
1697 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1698 // The last case block won't fall through into 'NextBlock' if we emit the
1699 // branches in this order. See if rearranging a case value would help.
1700 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1701 if (I->BB == NextBlock) {
1702 std::swap(*I, BackCase);
1703 break;
1704 }
1705 }
1706 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001707
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001708 // Create a CaseBlock record representing a conditional branch to
1709 // the Case's target mbb if the value being switched on SV is equal
1710 // to C.
1711 MachineBasicBlock *CurBlock = CR.CaseBB;
1712 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1713 MachineBasicBlock *FallThrough;
1714 if (I != E-1) {
1715 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1716 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001717
1718 // Put SV in a virtual register to make it available from the new blocks.
1719 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001720 } else {
1721 // If the last case doesn't match, go to the default block.
1722 FallThrough = Default;
1723 }
1724
Dan Gohman46510a72010-04-15 01:51:59 +00001725 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001726 ISD::CondCode CC;
1727 if (I->High == I->Low) {
1728 // This is just small small case range :) containing exactly 1 case
1729 CC = ISD::SETEQ;
1730 LHS = SV; RHS = I->High; MHS = NULL;
1731 } else {
1732 CC = ISD::SETLE;
1733 LHS = I->Low; MHS = SV; RHS = I->High;
1734 }
1735 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001736
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001737 // If emitting the first comparison, just call visitSwitchCase to emit the
1738 // code into the current block. Otherwise, push the CaseBlock onto the
1739 // vector to be later processed by SDISel, and insert the node's MBB
1740 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001741 if (CurBlock == SwitchBB)
1742 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001743 else
1744 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001745
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001746 CurBlock = FallThrough;
1747 }
1748
1749 return true;
1750}
1751
1752static inline bool areJTsAllowed(const TargetLowering &TLI) {
1753 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001754 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1755 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001756}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001757
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001758static APInt ComputeRange(const APInt &First, const APInt &Last) {
1759 APInt LastExt(Last), FirstExt(First);
1760 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
1761 LastExt.sext(BitWidth); FirstExt.sext(BitWidth);
1762 return (LastExt - FirstExt + 1ULL);
1763}
1764
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001765/// handleJTSwitchCase - Emit jumptable for current switch case range
Dan Gohman2048b852009-11-23 18:04:58 +00001766bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR,
1767 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001768 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001769 MachineBasicBlock* Default,
1770 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001771 Case& FrontCase = *CR.Range.first;
1772 Case& BackCase = *(CR.Range.second-1);
1773
Chris Lattnere880efe2009-11-07 07:50:34 +00001774 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1775 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001776
Chris Lattnere880efe2009-11-07 07:50:34 +00001777 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001778 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1779 I!=E; ++I)
1780 TSize += I->size();
1781
Dan Gohmane0567812010-04-08 23:03:40 +00001782 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001783 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001784
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001785 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00001786 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001787 if (Density < 0.4)
1788 return false;
1789
David Greene4b69d992010-01-05 01:24:57 +00001790 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001791 << "First entry: " << First << ". Last entry: " << Last << '\n'
1792 << "Range: " << Range
1793 << "Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001794
1795 // Get the MachineFunction which holds the current MBB. This is used when
1796 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001797 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001798
1799 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001800 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001801 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001802
1803 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1804
1805 // Create a new basic block to hold the code for loading the address
1806 // of the jump table, and jumping to it. Update successor information;
1807 // we will either branch to the default case for the switch, or the jump
1808 // table.
1809 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1810 CurMF->insert(BBI, JumpTableBB);
1811 CR.CaseBB->addSuccessor(Default);
1812 CR.CaseBB->addSuccessor(JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001813
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001814 // Build a vector of destination BBs, corresponding to each target
1815 // of the jump table. If the value of the jump table slot corresponds to
1816 // a case statement, push the case's BB onto the vector, otherwise, push
1817 // the default BB.
1818 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001819 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001820 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00001821 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
1822 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001823
1824 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001825 DestBBs.push_back(I->BB);
1826 if (TEI==High)
1827 ++I;
1828 } else {
1829 DestBBs.push_back(Default);
1830 }
1831 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001832
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001833 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001834 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1835 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001836 E = DestBBs.end(); I != E; ++I) {
1837 if (!SuccsHandled[(*I)->getNumber()]) {
1838 SuccsHandled[(*I)->getNumber()] = true;
1839 JumpTableBB->addSuccessor(*I);
1840 }
1841 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001842
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001843 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00001844 unsigned JTEncoding = TLI.getJumpTableEncoding();
1845 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001846 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001847
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001848 // Set the jump table information so that we can codegen it as a second
1849 // MachineBasicBlock
1850 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00001851 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
1852 if (CR.CaseBB == SwitchBB)
1853 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001854
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001855 JTCases.push_back(JumpTableBlock(JTH, JT));
1856
1857 return true;
1858}
1859
1860/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1861/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00001862bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
1863 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001864 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001865 MachineBasicBlock *Default,
1866 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001867 // Get the MachineFunction which holds the current MBB. This is used when
1868 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001869 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001870
1871 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001872 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001873 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001874
1875 Case& FrontCase = *CR.Range.first;
1876 Case& BackCase = *(CR.Range.second-1);
1877 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1878
1879 // Size is the number of Cases represented by this range.
1880 unsigned Size = CR.Range.second - CR.Range.first;
1881
Chris Lattnere880efe2009-11-07 07:50:34 +00001882 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1883 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001884 double FMetric = 0;
1885 CaseItr Pivot = CR.Range.first + Size/2;
1886
1887 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1888 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00001889 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001890 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1891 I!=E; ++I)
1892 TSize += I->size();
1893
Chris Lattnere880efe2009-11-07 07:50:34 +00001894 APInt LSize = FrontCase.size();
1895 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00001896 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001897 << "First: " << First << ", Last: " << Last <<'\n'
1898 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001899 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
1900 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00001901 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
1902 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001903 APInt Range = ComputeRange(LEnd, RBegin);
1904 assert((Range - 2ULL).isNonNegative() &&
1905 "Invalid case distance");
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001906 double LDensity = (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00001907 (LEnd - First + 1ULL).roundToDouble();
1908 double RDensity = (double)RSize.roundToDouble() /
1909 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001910 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001911 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00001912 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001913 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
1914 << "LDensity: " << LDensity
1915 << ", RDensity: " << RDensity << '\n'
1916 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001917 if (FMetric < Metric) {
1918 Pivot = J;
1919 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00001920 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001921 }
1922
1923 LSize += J->size();
1924 RSize -= J->size();
1925 }
1926 if (areJTsAllowed(TLI)) {
1927 // If our case is dense we *really* should handle it earlier!
1928 assert((FMetric > 0) && "Should handle dense range earlier!");
1929 } else {
1930 Pivot = CR.Range.first + Size/2;
1931 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001932
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001933 CaseRange LHSR(CR.Range.first, Pivot);
1934 CaseRange RHSR(Pivot, CR.Range.second);
1935 Constant *C = Pivot->Low;
1936 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001937
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001938 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001939 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001940 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001941 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001942 // Pivot's Value, then we can branch directly to the LHS's Target,
1943 // rather than creating a leaf node for it.
1944 if ((LHSR.second - LHSR.first) == 1 &&
1945 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00001946 cast<ConstantInt>(C)->getValue() ==
1947 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001948 TrueBB = LHSR.first->BB;
1949 } else {
1950 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1951 CurMF->insert(BBI, TrueBB);
1952 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001953
1954 // Put SV in a virtual register to make it available from the new blocks.
1955 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001956 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001957
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001958 // Similar to the optimization above, if the Value being switched on is
1959 // known to be less than the Constant CR.LT, and the current Case Value
1960 // is CR.LT - 1, then we can branch directly to the target block for
1961 // the current Case Value, rather than emitting a RHS leaf node for it.
1962 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00001963 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
1964 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001965 FalseBB = RHSR.first->BB;
1966 } else {
1967 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1968 CurMF->insert(BBI, FalseBB);
1969 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001970
1971 // Put SV in a virtual register to make it available from the new blocks.
1972 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001973 }
1974
1975 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001976 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001977 // Otherwise, branch to LHS.
1978 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
1979
Dan Gohman99be8ae2010-04-19 22:41:47 +00001980 if (CR.CaseBB == SwitchBB)
1981 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001982 else
1983 SwitchCases.push_back(CB);
1984
1985 return true;
1986}
1987
1988/// handleBitTestsSwitchCase - if current case range has few destination and
1989/// range span less, than machine word bitwidth, encode case range into series
1990/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00001991bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
1992 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001993 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001994 MachineBasicBlock* Default,
1995 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00001996 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00001997 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001998
1999 Case& FrontCase = *CR.Range.first;
2000 Case& BackCase = *(CR.Range.second-1);
2001
2002 // Get the MachineFunction which holds the current MBB. This is used when
2003 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002004 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002005
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002006 // If target does not have legal shift left, do not emit bit tests at all.
2007 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2008 return false;
2009
Anton Korobeynikov23218582008-12-23 22:25:27 +00002010 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002011 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2012 I!=E; ++I) {
2013 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002014 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002015 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002016
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002017 // Count unique destinations
2018 SmallSet<MachineBasicBlock*, 4> Dests;
2019 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2020 Dests.insert(I->BB);
2021 if (Dests.size() > 3)
2022 // Don't bother the code below, if there are too much unique destinations
2023 return false;
2024 }
David Greene4b69d992010-01-05 01:24:57 +00002025 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002026 << Dests.size() << '\n'
2027 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002028
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002029 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002030 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2031 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002032 APInt cmpRange = maxValue - minValue;
2033
David Greene4b69d992010-01-05 01:24:57 +00002034 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002035 << "Low bound: " << minValue << '\n'
2036 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002037
Dan Gohmane0567812010-04-08 23:03:40 +00002038 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002039 (!(Dests.size() == 1 && numCmps >= 3) &&
2040 !(Dests.size() == 2 && numCmps >= 5) &&
2041 !(Dests.size() >= 3 && numCmps >= 6)))
2042 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002043
David Greene4b69d992010-01-05 01:24:57 +00002044 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002045 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2046
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002047 // Optimize the case where all the case values fit in a
2048 // word without having to subtract minValue. In this case,
2049 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002050 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002051 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002052 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002053 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002054 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002055
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002056 CaseBitsVector CasesBits;
2057 unsigned i, count = 0;
2058
2059 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2060 MachineBasicBlock* Dest = I->BB;
2061 for (i = 0; i < count; ++i)
2062 if (Dest == CasesBits[i].BB)
2063 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002064
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002065 if (i == count) {
2066 assert((count < 3) && "Too much destinations to test!");
2067 CasesBits.push_back(CaseBits(0, Dest, 0));
2068 count++;
2069 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002070
2071 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2072 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2073
2074 uint64_t lo = (lowValue - lowBound).getZExtValue();
2075 uint64_t hi = (highValue - lowBound).getZExtValue();
2076
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002077 for (uint64_t j = lo; j <= hi; j++) {
2078 CasesBits[i].Mask |= 1ULL << j;
2079 CasesBits[i].Bits++;
2080 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002081
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002082 }
2083 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002084
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002085 BitTestInfo BTC;
2086
2087 // Figure out which block is immediately after the current one.
2088 MachineFunction::iterator BBI = CR.CaseBB;
2089 ++BBI;
2090
2091 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2092
David Greene4b69d992010-01-05 01:24:57 +00002093 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002094 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002095 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002096 << ", Bits: " << CasesBits[i].Bits
2097 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002098
2099 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2100 CurMF->insert(BBI, CaseBB);
2101 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2102 CaseBB,
2103 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002104
2105 // Put SV in a virtual register to make it available from the new blocks.
2106 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002107 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002108
2109 BitTestBlock BTB(lowBound, cmpRange, SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002110 -1U, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002111 CR.CaseBB, Default, BTC);
2112
Dan Gohman99be8ae2010-04-19 22:41:47 +00002113 if (CR.CaseBB == SwitchBB)
2114 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002115
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002116 BitTestCases.push_back(BTB);
2117
2118 return true;
2119}
2120
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002121/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002122size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2123 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002124 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002125
2126 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002127 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002128 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2129 Cases.push_back(Case(SI.getSuccessorValue(i),
2130 SI.getSuccessorValue(i),
2131 SMBB));
2132 }
2133 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2134
2135 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002136 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002137 // Must recompute end() each iteration because it may be
2138 // invalidated by erase if we hold on to it
Anton Korobeynikov23218582008-12-23 22:25:27 +00002139 for (CaseItr I = Cases.begin(), J = ++(Cases.begin()); J != Cases.end(); ) {
2140 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2141 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002142 MachineBasicBlock* nextBB = J->BB;
2143 MachineBasicBlock* currentBB = I->BB;
2144
2145 // If the two neighboring cases go to the same destination, merge them
2146 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002147 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002148 I->High = J->High;
2149 J = Cases.erase(J);
2150 } else {
2151 I = J++;
2152 }
2153 }
2154
2155 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2156 if (I->Low != I->High)
2157 // A range counts double, since it requires two compares.
2158 ++numCmps;
2159 }
2160
2161 return numCmps;
2162}
2163
Dan Gohman46510a72010-04-15 01:51:59 +00002164void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00002165 MachineBasicBlock *SwitchMBB = FuncInfo.MBBMap[SI.getParent()];
2166
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002167 // Figure out which block is immediately after the current one.
2168 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002169 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2170
2171 // If there is only the default destination, branch to it if it is not the
2172 // next basic block. Otherwise, just fall through.
2173 if (SI.getNumOperands() == 2) {
2174 // Update machine-CFG edges.
2175
2176 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002177 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002178 if (Default != NextBlock)
2179 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2180 MVT::Other, getControlRoot(),
2181 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002182
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002183 return;
2184 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002185
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002186 // If there are any non-default case statements, create a vector of Cases
2187 // representing each one, and sort the vector so that we can efficiently
2188 // create a binary search tree from them.
2189 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002190 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002191 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002192 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002193 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002194
2195 // Get the Value to be switched on and default basic blocks, which will be
2196 // inserted into CaseBlock records, representing basic blocks in the binary
2197 // search tree.
Dan Gohman46510a72010-04-15 01:51:59 +00002198 const Value *SV = SI.getOperand(0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002199
2200 // Push the initial CaseRec onto the worklist
2201 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002202 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2203 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002204
2205 while (!WorkList.empty()) {
2206 // Grab a record representing a case range to process off the worklist
2207 CaseRec CR = WorkList.back();
2208 WorkList.pop_back();
2209
Dan Gohman99be8ae2010-04-19 22:41:47 +00002210 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002211 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002212
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002213 // If the range has few cases (two or less) emit a series of specific
2214 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002215 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002216 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002217
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002218 // If the switch has more than 5 blocks, and at least 40% dense, and the
2219 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002220 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002221 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002222 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002223
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002224 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2225 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002226 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002227 }
2228}
2229
Dan Gohman46510a72010-04-15 01:51:59 +00002230void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00002231 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBBMap[I.getParent()];
2232
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002233 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002234 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002235 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002236 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002237 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002238 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002239 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
2240 for (unsigned i = 0, e = succs.size(); i != e; ++i)
Dan Gohman99be8ae2010-04-19 22:41:47 +00002241 IndirectBrMBB->addSuccessor(FuncInfo.MBBMap[succs[i]]);
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002242
Bill Wendling4533cac2010-01-28 21:51:40 +00002243 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2244 MVT::Other, getControlRoot(),
2245 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002246}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002247
Dan Gohman46510a72010-04-15 01:51:59 +00002248void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002249 // -0.0 - X --> fneg
2250 const Type *Ty = I.getType();
Duncan Sands1df98592010-02-16 11:11:14 +00002251 if (Ty->isVectorTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002252 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2253 const VectorType *DestTy = cast<VectorType>(I.getType());
2254 const Type *ElTy = DestTy->getElementType();
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002255 unsigned VL = DestTy->getNumElements();
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002256 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Owen Andersonaf7ec972009-07-28 21:19:26 +00002257 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002258 if (CV == CNZ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002259 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002260 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2261 Op2.getValueType(), Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002262 return;
2263 }
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002264 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002265 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002266
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002267 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002268 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002269 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002270 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2271 Op2.getValueType(), Op2));
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002272 return;
2273 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002274
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002275 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002276}
2277
Dan Gohman46510a72010-04-15 01:51:59 +00002278void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002279 SDValue Op1 = getValue(I.getOperand(0));
2280 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002281 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2282 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002283}
2284
Dan Gohman46510a72010-04-15 01:51:59 +00002285void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002286 SDValue Op1 = getValue(I.getOperand(0));
2287 SDValue Op2 = getValue(I.getOperand(1));
Duncan Sands1df98592010-02-16 11:11:14 +00002288 if (!I.getType()->isVectorTy() &&
Dan Gohman57fc82d2009-04-09 03:51:29 +00002289 Op2.getValueType() != TLI.getShiftAmountTy()) {
2290 // If the operand is smaller than the shift count type, promote it.
Owen Andersone50ed302009-08-10 22:56:29 +00002291 EVT PTy = TLI.getPointerTy();
2292 EVT STy = TLI.getShiftAmountTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002293 if (STy.bitsGT(Op2.getValueType()))
Dan Gohman57fc82d2009-04-09 03:51:29 +00002294 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
2295 TLI.getShiftAmountTy(), Op2);
2296 // If the operand is larger than the shift count type but the shift
2297 // count type has enough bits to represent any shift value, truncate
2298 // it now. This is a common case and it exposes the truncate to
2299 // optimization early.
Owen Anderson77547be2009-08-10 18:56:59 +00002300 else if (STy.getSizeInBits() >=
Dan Gohman57fc82d2009-04-09 03:51:29 +00002301 Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2302 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2303 TLI.getShiftAmountTy(), Op2);
2304 // Otherwise we'll need to temporarily settle for some other
2305 // convenient type; type legalization will make adjustments as
2306 // needed.
Owen Anderson77547be2009-08-10 18:56:59 +00002307 else if (PTy.bitsLT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002308 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002309 TLI.getPointerTy(), Op2);
Owen Anderson77547be2009-08-10 18:56:59 +00002310 else if (PTy.bitsGT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002311 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002312 TLI.getPointerTy(), Op2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002313 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002314
Bill Wendling4533cac2010-01-28 21:51:40 +00002315 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2316 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002317}
2318
Dan Gohman46510a72010-04-15 01:51:59 +00002319void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002320 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002321 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002322 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002323 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002324 predicate = ICmpInst::Predicate(IC->getPredicate());
2325 SDValue Op1 = getValue(I.getOperand(0));
2326 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002327 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002328
Owen Andersone50ed302009-08-10 22:56:29 +00002329 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002330 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002331}
2332
Dan Gohman46510a72010-04-15 01:51:59 +00002333void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002334 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002335 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002336 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002337 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002338 predicate = FCmpInst::Predicate(FC->getPredicate());
2339 SDValue Op1 = getValue(I.getOperand(0));
2340 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002341 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002342 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002343 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002344}
2345
Dan Gohman46510a72010-04-15 01:51:59 +00002346void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002347 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002348 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2349 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002350 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002351
Bill Wendling49fcff82009-12-21 22:30:11 +00002352 SmallVector<SDValue, 4> Values(NumValues);
2353 SDValue Cond = getValue(I.getOperand(0));
2354 SDValue TrueVal = getValue(I.getOperand(1));
2355 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002356
Bill Wendling4533cac2010-01-28 21:51:40 +00002357 for (unsigned i = 0; i != NumValues; ++i)
Bill Wendling49fcff82009-12-21 22:30:11 +00002358 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002359 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
2360 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002361 SDValue(TrueVal.getNode(),
2362 TrueVal.getResNo() + i),
2363 SDValue(FalseVal.getNode(),
2364 FalseVal.getResNo() + i));
2365
Bill Wendling4533cac2010-01-28 21:51:40 +00002366 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2367 DAG.getVTList(&ValueVTs[0], NumValues),
2368 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002369}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002370
Dan Gohman46510a72010-04-15 01:51:59 +00002371void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002372 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2373 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002374 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002375 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002376}
2377
Dan Gohman46510a72010-04-15 01:51:59 +00002378void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002379 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2380 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2381 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002382 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002383 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002384}
2385
Dan Gohman46510a72010-04-15 01:51:59 +00002386void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002387 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2388 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2389 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002390 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002391 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002392}
2393
Dan Gohman46510a72010-04-15 01:51:59 +00002394void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002395 // FPTrunc is never a no-op cast, no need to check
2396 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002397 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002398 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2399 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002400}
2401
Dan Gohman46510a72010-04-15 01:51:59 +00002402void SelectionDAGBuilder::visitFPExt(const User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002403 // FPTrunc is never a no-op cast, no need to check
2404 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002405 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002406 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002407}
2408
Dan Gohman46510a72010-04-15 01:51:59 +00002409void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002410 // FPToUI is never a no-op cast, no need to check
2411 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002412 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002413 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002414}
2415
Dan Gohman46510a72010-04-15 01:51:59 +00002416void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002417 // FPToSI is never a no-op cast, no need to check
2418 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002419 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002420 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002421}
2422
Dan Gohman46510a72010-04-15 01:51:59 +00002423void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002424 // UIToFP is never a no-op cast, no need to check
2425 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002426 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002427 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002428}
2429
Dan Gohman46510a72010-04-15 01:51:59 +00002430void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002431 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002432 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002433 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002434 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002435}
2436
Dan Gohman46510a72010-04-15 01:51:59 +00002437void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002438 // What to do depends on the size of the integer and the size of the pointer.
2439 // We can either truncate, zero extend, or no-op, accordingly.
2440 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002441 EVT SrcVT = N.getValueType();
2442 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002443 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002444}
2445
Dan Gohman46510a72010-04-15 01:51:59 +00002446void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002447 // What to do depends on the size of the integer and the size of the pointer.
2448 // We can either truncate, zero extend, or no-op, accordingly.
2449 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002450 EVT SrcVT = N.getValueType();
2451 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002452 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002453}
2454
Dan Gohman46510a72010-04-15 01:51:59 +00002455void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002456 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002457 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002458
Bill Wendling49fcff82009-12-21 22:30:11 +00002459 // BitCast assures us that source and destination are the same size so this is
2460 // either a BIT_CONVERT or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002461 if (DestVT != N.getValueType())
2462 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
2463 DestVT, N)); // convert types.
2464 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002465 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002466}
2467
Dan Gohman46510a72010-04-15 01:51:59 +00002468void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002469 SDValue InVec = getValue(I.getOperand(0));
2470 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002471 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002472 TLI.getPointerTy(),
2473 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002474 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2475 TLI.getValueType(I.getType()),
2476 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002477}
2478
Dan Gohman46510a72010-04-15 01:51:59 +00002479void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002480 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002481 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002482 TLI.getPointerTy(),
2483 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002484 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2485 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002486}
2487
Mon P Wangaeb06d22008-11-10 04:46:22 +00002488// Utility for visitShuffleVector - Returns true if the mask is mask starting
2489// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002490static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2491 unsigned MaskNumElts = Mask.size();
2492 for (unsigned i = 0; i != MaskNumElts; ++i)
2493 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002494 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002495 return true;
2496}
2497
Dan Gohman46510a72010-04-15 01:51:59 +00002498void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002499 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002500 SDValue Src1 = getValue(I.getOperand(0));
2501 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002502
Nate Begeman9008ca62009-04-27 18:41:29 +00002503 // Convert the ConstantVector mask operand into an array of ints, with -1
2504 // representing undef values.
2505 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002506 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002507 unsigned MaskNumElts = MaskElts.size();
2508 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002509 if (isa<UndefValue>(MaskElts[i]))
2510 Mask.push_back(-1);
2511 else
2512 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2513 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002514
Owen Andersone50ed302009-08-10 22:56:29 +00002515 EVT VT = TLI.getValueType(I.getType());
2516 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002517 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002518
Mon P Wangc7849c22008-11-16 05:06:27 +00002519 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002520 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2521 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002522 return;
2523 }
2524
2525 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002526 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2527 // Mask is longer than the source vectors and is a multiple of the source
2528 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002529 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002530 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2531 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002532 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2533 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002534 return;
2535 }
2536
Mon P Wangc7849c22008-11-16 05:06:27 +00002537 // Pad both vectors with undefs to make them the same length as the mask.
2538 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002539 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2540 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002541 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002542
Nate Begeman9008ca62009-04-27 18:41:29 +00002543 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2544 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002545 MOps1[0] = Src1;
2546 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002547
2548 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2549 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002550 &MOps1[0], NumConcat);
2551 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002552 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002553 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002554
Mon P Wangaeb06d22008-11-10 04:46:22 +00002555 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002556 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002557 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002558 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002559 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002560 MappedOps.push_back(Idx);
2561 else
2562 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002563 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002564
Bill Wendling4533cac2010-01-28 21:51:40 +00002565 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2566 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002567 return;
2568 }
2569
Mon P Wangc7849c22008-11-16 05:06:27 +00002570 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002571 // Analyze the access pattern of the vector to see if we can extract
2572 // two subvectors and do the shuffle. The analysis is done by calculating
2573 // the range of elements the mask access on both vectors.
2574 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2575 int MaxRange[2] = {-1, -1};
2576
Nate Begeman5a5ca152009-04-29 05:20:52 +00002577 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002578 int Idx = Mask[i];
2579 int Input = 0;
2580 if (Idx < 0)
2581 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002582
Nate Begeman5a5ca152009-04-29 05:20:52 +00002583 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002584 Input = 1;
2585 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002586 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002587 if (Idx > MaxRange[Input])
2588 MaxRange[Input] = Idx;
2589 if (Idx < MinRange[Input])
2590 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002591 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002592
Mon P Wangc7849c22008-11-16 05:06:27 +00002593 // Check if the access is smaller than the vector size and can we find
2594 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002595 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2596 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002597 int StartIdx[2]; // StartIdx to extract from
2598 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002599 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002600 RangeUse[Input] = 0; // Unused
2601 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002602 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002603 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002604 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002605 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002606 RangeUse[Input] = 1; // Extract from beginning of the vector
2607 StartIdx[Input] = 0;
2608 } else {
2609 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002610 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002611 StartIdx[Input] + MaskNumElts < SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002612 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002613 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002614 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002615 }
2616
Bill Wendling636e2582009-08-21 18:16:06 +00002617 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002618 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002619 return;
2620 }
2621 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2622 // Extract appropriate subvector and generate a vector shuffle
2623 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002624 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002625 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002626 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002627 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002628 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002629 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002630 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002631
Mon P Wangc7849c22008-11-16 05:06:27 +00002632 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002633 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002634 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002635 int Idx = Mask[i];
2636 if (Idx < 0)
2637 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002638 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002639 MappedOps.push_back(Idx - StartIdx[0]);
2640 else
2641 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002642 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002643
Bill Wendling4533cac2010-01-28 21:51:40 +00002644 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2645 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002646 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002647 }
2648 }
2649
Mon P Wangc7849c22008-11-16 05:06:27 +00002650 // We can't use either concat vectors or extract subvectors so fall back to
2651 // replacing the shuffle with extract and build vector.
2652 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002653 EVT EltVT = VT.getVectorElementType();
2654 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002655 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002656 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002657 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002658 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002659 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002660 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002661 SDValue Res;
2662
Nate Begeman5a5ca152009-04-29 05:20:52 +00002663 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002664 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2665 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002666 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002667 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2668 EltVT, Src2,
2669 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2670
2671 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002672 }
2673 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002674
Bill Wendling4533cac2010-01-28 21:51:40 +00002675 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2676 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002677}
2678
Dan Gohman46510a72010-04-15 01:51:59 +00002679void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002680 const Value *Op0 = I.getOperand(0);
2681 const Value *Op1 = I.getOperand(1);
2682 const Type *AggTy = I.getType();
2683 const Type *ValTy = Op1->getType();
2684 bool IntoUndef = isa<UndefValue>(Op0);
2685 bool FromUndef = isa<UndefValue>(Op1);
2686
2687 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2688 I.idx_begin(), I.idx_end());
2689
Owen Andersone50ed302009-08-10 22:56:29 +00002690 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002691 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002692 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002693 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2694
2695 unsigned NumAggValues = AggValueVTs.size();
2696 unsigned NumValValues = ValValueVTs.size();
2697 SmallVector<SDValue, 4> Values(NumAggValues);
2698
2699 SDValue Agg = getValue(Op0);
2700 SDValue Val = getValue(Op1);
2701 unsigned i = 0;
2702 // Copy the beginning value(s) from the original aggregate.
2703 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002704 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002705 SDValue(Agg.getNode(), Agg.getResNo() + i);
2706 // Copy values from the inserted value(s).
2707 for (; i != LinearIndex + NumValValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002708 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002709 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2710 // Copy remaining value(s) from the original aggregate.
2711 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002712 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002713 SDValue(Agg.getNode(), Agg.getResNo() + i);
2714
Bill Wendling4533cac2010-01-28 21:51:40 +00002715 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2716 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2717 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002718}
2719
Dan Gohman46510a72010-04-15 01:51:59 +00002720void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002721 const Value *Op0 = I.getOperand(0);
2722 const Type *AggTy = Op0->getType();
2723 const Type *ValTy = I.getType();
2724 bool OutOfUndef = isa<UndefValue>(Op0);
2725
2726 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2727 I.idx_begin(), I.idx_end());
2728
Owen Andersone50ed302009-08-10 22:56:29 +00002729 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002730 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2731
2732 unsigned NumValValues = ValValueVTs.size();
2733 SmallVector<SDValue, 4> Values(NumValValues);
2734
2735 SDValue Agg = getValue(Op0);
2736 // Copy out the selected value(s).
2737 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2738 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002739 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002740 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002741 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002742
Bill Wendling4533cac2010-01-28 21:51:40 +00002743 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2744 DAG.getVTList(&ValValueVTs[0], NumValValues),
2745 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002746}
2747
Dan Gohman46510a72010-04-15 01:51:59 +00002748void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002749 SDValue N = getValue(I.getOperand(0));
2750 const Type *Ty = I.getOperand(0)->getType();
2751
Dan Gohman46510a72010-04-15 01:51:59 +00002752 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002753 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00002754 const Value *Idx = *OI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002755 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2756 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2757 if (Field) {
2758 // N = N + Offset
2759 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002760 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002761 DAG.getIntPtrConstant(Offset));
2762 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002763
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002764 Ty = StTy->getElementType(Field);
Chris Lattner93b122d2010-03-16 21:25:55 +00002765 } else if (const UnionType *UnTy = dyn_cast<UnionType>(Ty)) {
2766 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2767
2768 // Offset canonically 0 for unions, but type changes
2769 Ty = UnTy->getElementType(Field);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002770 } else {
2771 Ty = cast<SequentialType>(Ty)->getElementType();
2772
2773 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00002774 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00002775 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002776 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00002777 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002778 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00002779 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002780 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00002781 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00002782 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2783 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002784 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00002785 else
Evan Chengb1032a82009-02-09 20:54:38 +00002786 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00002787
Dale Johannesen66978ee2009-01-31 02:22:37 +00002788 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00002789 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002790 continue;
2791 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002792
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002793 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00002794 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
2795 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002796 SDValue IdxN = getValue(Idx);
2797
2798 // If the index is smaller or larger than intptr_t, truncate or extend
2799 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00002800 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002801
2802 // If this is a multiply by a power of two, turn it into a shl
2803 // immediately. This is a very common case.
2804 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00002805 if (ElementSize.isPowerOf2()) {
2806 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00002807 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002808 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00002809 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002810 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00002811 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00002812 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002813 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002814 }
2815 }
2816
Scott Michelfdc40a02009-02-17 22:15:04 +00002817 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002818 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002819 }
2820 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002821
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002822 setValue(&I, N);
2823}
2824
Dan Gohman46510a72010-04-15 01:51:59 +00002825void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002826 // If this is a fixed sized alloca in the entry block of the function,
2827 // allocate it statically on the stack.
2828 if (FuncInfo.StaticAllocaMap.count(&I))
2829 return; // getValue will auto-populate this.
2830
2831 const Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00002832 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002833 unsigned Align =
2834 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2835 I.getAlignment());
2836
2837 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002838
Owen Andersone50ed302009-08-10 22:56:29 +00002839 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00002840 if (AllocSize.getValueType() != IntPtr)
2841 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
2842
2843 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
2844 AllocSize,
2845 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002846
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002847 // Handle alignment. If the requested alignment is less than or equal to
2848 // the stack alignment, ignore it. If the size is greater than or equal to
2849 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Dan Gohman55e59c12010-04-19 19:05:59 +00002850 unsigned StackAlign = TM.getFrameInfo()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002851 if (Align <= StackAlign)
2852 Align = 0;
2853
2854 // Round the size of the allocation up to the stack alignment size
2855 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00002856 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002857 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002858 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00002859
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002860 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002861 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002862 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002863 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2864
2865 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00002866 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00002867 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002868 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002869 setValue(&I, DSA);
2870 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00002871
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002872 // Inform the Frame Information that we have just allocated a variable-sized
2873 // object.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002874 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002875}
2876
Dan Gohman46510a72010-04-15 01:51:59 +00002877void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002878 const Value *SV = I.getOperand(0);
2879 SDValue Ptr = getValue(SV);
2880
2881 const Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00002882
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002883 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00002884 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002885 unsigned Alignment = I.getAlignment();
2886
Owen Andersone50ed302009-08-10 22:56:29 +00002887 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002888 SmallVector<uint64_t, 4> Offsets;
2889 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
2890 unsigned NumValues = ValueVTs.size();
2891 if (NumValues == 0)
2892 return;
2893
2894 SDValue Root;
2895 bool ConstantMemory = false;
2896 if (I.isVolatile())
2897 // Serialize volatile loads with other side effects.
2898 Root = getRoot();
2899 else if (AA->pointsToConstantMemory(SV)) {
2900 // Do not serialize (non-volatile) loads of constant memory with anything.
2901 Root = DAG.getEntryNode();
2902 ConstantMemory = true;
2903 } else {
2904 // Do not serialize non-volatile loads against each other.
2905 Root = DAG.getRoot();
2906 }
2907
2908 SmallVector<SDValue, 4> Values(NumValues);
2909 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00002910 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002911 for (unsigned i = 0; i != NumValues; ++i) {
Bill Wendling856ff412009-12-22 00:12:37 +00002912 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
2913 PtrVT, Ptr,
2914 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00002915 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
David Greene1e559442010-02-15 17:00:31 +00002916 A, SV, Offsets[i], isVolatile,
2917 isNonTemporal, Alignment);
Bill Wendling856ff412009-12-22 00:12:37 +00002918
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002919 Values[i] = L;
2920 Chains[i] = L.getValue(1);
2921 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002922
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002923 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002924 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Bill Wendling856ff412009-12-22 00:12:37 +00002925 MVT::Other, &Chains[0], NumValues);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002926 if (isVolatile)
2927 DAG.setRoot(Chain);
2928 else
2929 PendingLoads.push_back(Chain);
2930 }
2931
Bill Wendling4533cac2010-01-28 21:51:40 +00002932 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2933 DAG.getVTList(&ValueVTs[0], NumValues),
2934 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00002935}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002936
Dan Gohman46510a72010-04-15 01:51:59 +00002937void SelectionDAGBuilder::visitStore(const StoreInst &I) {
2938 const Value *SrcV = I.getOperand(0);
2939 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002940
Owen Andersone50ed302009-08-10 22:56:29 +00002941 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002942 SmallVector<uint64_t, 4> Offsets;
2943 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
2944 unsigned NumValues = ValueVTs.size();
2945 if (NumValues == 0)
2946 return;
2947
2948 // Get the lowered operands. Note that we do this after
2949 // checking if NumResults is zero, because with zero results
2950 // the operands won't have values in the map.
2951 SDValue Src = getValue(SrcV);
2952 SDValue Ptr = getValue(PtrV);
2953
2954 SDValue Root = getRoot();
2955 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00002956 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002957 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00002958 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002959 unsigned Alignment = I.getAlignment();
Bill Wendling856ff412009-12-22 00:12:37 +00002960
2961 for (unsigned i = 0; i != NumValues; ++i) {
2962 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
2963 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00002964 Chains[i] = DAG.getStore(Root, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002965 SDValue(Src.getNode(), Src.getResNo() + i),
David Greene1e559442010-02-15 17:00:31 +00002966 Add, PtrV, Offsets[i], isVolatile,
2967 isNonTemporal, Alignment);
Bill Wendling856ff412009-12-22 00:12:37 +00002968 }
2969
Bill Wendling4533cac2010-01-28 21:51:40 +00002970 DAG.setRoot(DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
2971 MVT::Other, &Chains[0], NumValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002972}
2973
2974/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
2975/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00002976void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00002977 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002978 bool HasChain = !I.doesNotAccessMemory();
2979 bool OnlyLoad = HasChain && I.onlyReadsMemory();
2980
2981 // Build the operand list.
2982 SmallVector<SDValue, 8> Ops;
2983 if (HasChain) { // If this intrinsic has side-effects, chainify it.
2984 if (OnlyLoad) {
2985 // We don't need to serialize loads against other loads.
2986 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002987 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002988 Ops.push_back(getRoot());
2989 }
2990 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002991
2992 // Info is set by getTgtMemInstrinsic
2993 TargetLowering::IntrinsicInfo Info;
2994 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
2995
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002996 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002997 if (!IsTgtIntrinsic)
2998 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002999
3000 // Add all operands of the call to the operand list.
Eric Christopher551754c2010-04-16 23:37:20 +00003001 for (unsigned i = 1, e = I.getNumOperands(); i != e; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003002 SDValue Op = getValue(I.getOperand(i));
3003 assert(TLI.isTypeLegal(Op.getValueType()) &&
3004 "Intrinsic uses a non-legal type?");
3005 Ops.push_back(Op);
3006 }
3007
Owen Andersone50ed302009-08-10 22:56:29 +00003008 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003009 ComputeValueVTs(TLI, I.getType(), ValueVTs);
3010#ifndef NDEBUG
3011 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
3012 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
3013 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003014 }
Bob Wilson8d919552009-07-31 22:41:21 +00003015#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00003016
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003017 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003018 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003019
Bob Wilson8d919552009-07-31 22:41:21 +00003020 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003021
3022 // Create the node.
3023 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003024 if (IsTgtIntrinsic) {
3025 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003026 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003027 VTs, &Ops[0], Ops.size(),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003028 Info.memVT, Info.ptrVal, Info.offset,
3029 Info.align, Info.vol,
3030 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003031 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003032 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003033 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003034 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003035 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003036 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003037 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003038 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003039 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003040 }
3041
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003042 if (HasChain) {
3043 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3044 if (OnlyLoad)
3045 PendingLoads.push_back(Chain);
3046 else
3047 DAG.setRoot(Chain);
3048 }
Bill Wendling856ff412009-12-22 00:12:37 +00003049
Benjamin Kramerf0127052010-01-05 13:12:22 +00003050 if (!I.getType()->isVoidTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003051 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003052 EVT VT = TLI.getValueType(PTy);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003053 Result = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003054 }
Bill Wendling856ff412009-12-22 00:12:37 +00003055
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003056 setValue(&I, Result);
3057 }
3058}
3059
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003060/// GetSignificand - Get the significand and build it into a floating-point
3061/// number with exponent of 1:
3062///
3063/// Op = (Op & 0x007fffff) | 0x3f800000;
3064///
3065/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003066static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003067GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003068 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3069 DAG.getConstant(0x007fffff, MVT::i32));
3070 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3071 DAG.getConstant(0x3f800000, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003072 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003073}
3074
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003075/// GetExponent - Get the exponent:
3076///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003077/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003078///
3079/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003080static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003081GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003082 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003083 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3084 DAG.getConstant(0x7f800000, MVT::i32));
3085 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003086 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003087 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3088 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003089 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003090}
3091
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003092/// getF32Constant - Get 32-bit floating point constant.
3093static SDValue
3094getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003095 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003096}
3097
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003098/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003099/// visitIntrinsicCall: I is a call instruction
3100/// Op is the associated NodeType for I
3101const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003102SelectionDAGBuilder::implVisitBinaryAtomic(const CallInst& I,
3103 ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003104 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003105 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003106 DAG.getAtomic(Op, getCurDebugLoc(),
Eric Christopher551754c2010-04-16 23:37:20 +00003107 getValue(I.getOperand(2)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003108 Root,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003109 getValue(I.getOperand(1)),
Eric Christopher551754c2010-04-16 23:37:20 +00003110 getValue(I.getOperand(2)),
3111 I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003112 setValue(&I, L);
3113 DAG.setRoot(L.getValue(1));
3114 return 0;
3115}
3116
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003117// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003118const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003119SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Eric Christopher551754c2010-04-16 23:37:20 +00003120 SDValue Op1 = getValue(I.getOperand(1));
3121 SDValue Op2 = getValue(I.getOperand(2));
Bill Wendling74c37652008-12-09 22:08:41 +00003122
Owen Anderson825b72b2009-08-11 20:47:22 +00003123 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003124 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003125 return 0;
3126}
Bill Wendling74c37652008-12-09 22:08:41 +00003127
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003128/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3129/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003130void
Dan Gohman46510a72010-04-15 01:51:59 +00003131SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003132 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003133 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003134
Eric Christopher551754c2010-04-16 23:37:20 +00003135 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003136 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Eric Christopher551754c2010-04-16 23:37:20 +00003137 SDValue Op = getValue(I.getOperand(1));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003138
3139 // Put the exponent in the right bit position for later addition to the
3140 // final result:
3141 //
3142 // #define LOG2OFe 1.4426950f
3143 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003144 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003145 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003146 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003147
3148 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003149 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3150 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003151
3152 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003153 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003154 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003155
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003156 if (LimitFloatPrecision <= 6) {
3157 // For floating-point precision of 6:
3158 //
3159 // TwoToFractionalPartOfX =
3160 // 0.997535578f +
3161 // (0.735607626f + 0.252464424f * x) * x;
3162 //
3163 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003164 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003165 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003166 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003167 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003168 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3169 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003170 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003171 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003172
3173 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003174 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003175 TwoToFracPartOfX, IntegerPartOfX);
3176
Owen Anderson825b72b2009-08-11 20:47:22 +00003177 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003178 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3179 // For floating-point precision of 12:
3180 //
3181 // TwoToFractionalPartOfX =
3182 // 0.999892986f +
3183 // (0.696457318f +
3184 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3185 //
3186 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003187 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003188 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003189 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003190 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003191 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3192 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003193 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003194 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3195 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003196 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003197 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003198
3199 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003200 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003201 TwoToFracPartOfX, IntegerPartOfX);
3202
Owen Anderson825b72b2009-08-11 20:47:22 +00003203 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003204 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3205 // For floating-point precision of 18:
3206 //
3207 // TwoToFractionalPartOfX =
3208 // 0.999999982f +
3209 // (0.693148872f +
3210 // (0.240227044f +
3211 // (0.554906021e-1f +
3212 // (0.961591928e-2f +
3213 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3214 //
3215 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003216 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003217 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003218 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003219 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003220 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3221 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003222 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003223 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3224 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003225 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003226 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3227 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003228 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003229 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3230 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003231 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003232 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3233 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003234 getF32Constant(DAG, 0x3f800000));
Scott Michelfdc40a02009-02-17 22:15:04 +00003235 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003236 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003237
3238 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003239 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003240 TwoToFracPartOfX, IntegerPartOfX);
3241
Owen Anderson825b72b2009-08-11 20:47:22 +00003242 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003243 }
3244 } else {
3245 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003246 result = DAG.getNode(ISD::FEXP, dl,
Eric Christopher551754c2010-04-16 23:37:20 +00003247 getValue(I.getOperand(1)).getValueType(),
3248 getValue(I.getOperand(1)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003249 }
3250
Dale Johannesen59e577f2008-09-05 18:38:42 +00003251 setValue(&I, result);
3252}
3253
Bill Wendling39150252008-09-09 20:39:27 +00003254/// visitLog - Lower a log intrinsic. Handles the special sequences for
3255/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003256void
Dan Gohman46510a72010-04-15 01:51:59 +00003257SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003258 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003259 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003260
Eric Christopher551754c2010-04-16 23:37:20 +00003261 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003262 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Eric Christopher551754c2010-04-16 23:37:20 +00003263 SDValue Op = getValue(I.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003264 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003265
3266 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003267 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003268 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003269 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003270
3271 // Get the significand and build it into a floating-point number with
3272 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003273 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003274
3275 if (LimitFloatPrecision <= 6) {
3276 // For floating-point precision of 6:
3277 //
3278 // LogofMantissa =
3279 // -1.1609546f +
3280 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003281 //
Bill Wendling39150252008-09-09 20:39:27 +00003282 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003283 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003284 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003285 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003286 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003287 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3288 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003289 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003290
Scott Michelfdc40a02009-02-17 22:15:04 +00003291 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003292 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003293 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3294 // For floating-point precision of 12:
3295 //
3296 // LogOfMantissa =
3297 // -1.7417939f +
3298 // (2.8212026f +
3299 // (-1.4699568f +
3300 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3301 //
3302 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003303 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003304 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003305 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003306 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003307 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3308 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003309 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003310 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3311 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003312 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003313 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3314 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003315 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003316
Scott Michelfdc40a02009-02-17 22:15:04 +00003317 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003318 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003319 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3320 // For floating-point precision of 18:
3321 //
3322 // LogOfMantissa =
3323 // -2.1072184f +
3324 // (4.2372794f +
3325 // (-3.7029485f +
3326 // (2.2781945f +
3327 // (-0.87823314f +
3328 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3329 //
3330 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003331 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003332 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003333 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003334 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003335 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3336 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003337 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003338 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3339 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003340 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003341 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3342 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003343 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003344 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3345 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003346 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003347 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3348 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003349 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003350
Scott Michelfdc40a02009-02-17 22:15:04 +00003351 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003352 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003353 }
3354 } else {
3355 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003356 result = DAG.getNode(ISD::FLOG, dl,
Eric Christopher551754c2010-04-16 23:37:20 +00003357 getValue(I.getOperand(1)).getValueType(),
3358 getValue(I.getOperand(1)));
Bill Wendling39150252008-09-09 20:39:27 +00003359 }
3360
Dale Johannesen59e577f2008-09-05 18:38:42 +00003361 setValue(&I, result);
3362}
3363
Bill Wendling3eb59402008-09-09 00:28:24 +00003364/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3365/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003366void
Dan Gohman46510a72010-04-15 01:51:59 +00003367SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003368 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003369 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003370
Eric Christopher551754c2010-04-16 23:37:20 +00003371 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003372 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Eric Christopher551754c2010-04-16 23:37:20 +00003373 SDValue Op = getValue(I.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003374 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003375
Bill Wendling39150252008-09-09 20:39:27 +00003376 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003377 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003378
Bill Wendling3eb59402008-09-09 00:28:24 +00003379 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003380 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003381 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003382
Bill Wendling3eb59402008-09-09 00:28:24 +00003383 // Different possible minimax approximations of significand in
3384 // floating-point for various degrees of accuracy over [1,2].
3385 if (LimitFloatPrecision <= 6) {
3386 // For floating-point precision of 6:
3387 //
3388 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3389 //
3390 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003391 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003392 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003393 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003394 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003395 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3396 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003397 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003398
Scott Michelfdc40a02009-02-17 22:15:04 +00003399 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003400 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003401 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3402 // For floating-point precision of 12:
3403 //
3404 // Log2ofMantissa =
3405 // -2.51285454f +
3406 // (4.07009056f +
3407 // (-2.12067489f +
3408 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003409 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003410 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003411 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003412 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003413 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003414 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003415 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3416 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003417 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003418 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3419 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003420 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003421 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3422 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003423 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003424
Scott Michelfdc40a02009-02-17 22:15:04 +00003425 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003426 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003427 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3428 // For floating-point precision of 18:
3429 //
3430 // Log2ofMantissa =
3431 // -3.0400495f +
3432 // (6.1129976f +
3433 // (-5.3420409f +
3434 // (3.2865683f +
3435 // (-1.2669343f +
3436 // (0.27515199f -
3437 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3438 //
3439 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003440 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003441 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003442 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003443 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003444 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3445 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003446 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003447 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3448 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003449 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003450 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3451 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003452 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003453 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3454 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003455 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003456 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3457 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003458 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003459
Scott Michelfdc40a02009-02-17 22:15:04 +00003460 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003461 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003462 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003463 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003464 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003465 result = DAG.getNode(ISD::FLOG2, dl,
Eric Christopher551754c2010-04-16 23:37:20 +00003466 getValue(I.getOperand(1)).getValueType(),
3467 getValue(I.getOperand(1)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003468 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003469
Dale Johannesen59e577f2008-09-05 18:38:42 +00003470 setValue(&I, result);
3471}
3472
Bill Wendling3eb59402008-09-09 00:28:24 +00003473/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3474/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003475void
Dan Gohman46510a72010-04-15 01:51:59 +00003476SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003477 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003478 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003479
Eric Christopher551754c2010-04-16 23:37:20 +00003480 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003481 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Eric Christopher551754c2010-04-16 23:37:20 +00003482 SDValue Op = getValue(I.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003483 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003484
Bill Wendling39150252008-09-09 20:39:27 +00003485 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003486 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003487 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003488 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003489
3490 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003491 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003492 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003493
3494 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003495 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003496 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003497 // Log10ofMantissa =
3498 // -0.50419619f +
3499 // (0.60948995f - 0.10380950f * x) * x;
3500 //
3501 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003502 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003503 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003504 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003505 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003506 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3507 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003508 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003509
Scott Michelfdc40a02009-02-17 22:15:04 +00003510 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003511 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003512 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3513 // For floating-point precision of 12:
3514 //
3515 // Log10ofMantissa =
3516 // -0.64831180f +
3517 // (0.91751397f +
3518 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3519 //
3520 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003521 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003522 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003523 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003524 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003525 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3526 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003527 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003528 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3529 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003530 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003531
Scott Michelfdc40a02009-02-17 22:15:04 +00003532 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003533 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003534 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003535 // For floating-point precision of 18:
3536 //
3537 // Log10ofMantissa =
3538 // -0.84299375f +
3539 // (1.5327582f +
3540 // (-1.0688956f +
3541 // (0.49102474f +
3542 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3543 //
3544 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003545 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003546 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003547 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003548 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003549 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3550 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003551 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003552 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3553 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003554 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003555 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3556 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003557 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003558 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3559 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003560 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003561
Scott Michelfdc40a02009-02-17 22:15:04 +00003562 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003563 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003564 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003565 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003566 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003567 result = DAG.getNode(ISD::FLOG10, dl,
Eric Christopher551754c2010-04-16 23:37:20 +00003568 getValue(I.getOperand(1)).getValueType(),
3569 getValue(I.getOperand(1)));
Dale Johannesen852680a2008-09-05 21:27:19 +00003570 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003571
Dale Johannesen59e577f2008-09-05 18:38:42 +00003572 setValue(&I, result);
3573}
3574
Bill Wendlinge10c8142008-09-09 22:39:21 +00003575/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3576/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003577void
Dan Gohman46510a72010-04-15 01:51:59 +00003578SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00003579 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003580 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003581
Eric Christopher551754c2010-04-16 23:37:20 +00003582 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003583 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Eric Christopher551754c2010-04-16 23:37:20 +00003584 SDValue Op = getValue(I.getOperand(1));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003585
Owen Anderson825b72b2009-08-11 20:47:22 +00003586 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003587
3588 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003589 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3590 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003591
3592 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003593 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003594 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003595
3596 if (LimitFloatPrecision <= 6) {
3597 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003598 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003599 // TwoToFractionalPartOfX =
3600 // 0.997535578f +
3601 // (0.735607626f + 0.252464424f * x) * x;
3602 //
3603 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003604 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003605 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003606 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003607 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003608 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3609 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003610 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003611 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003612 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003613 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003614
Scott Michelfdc40a02009-02-17 22:15:04 +00003615 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003616 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003617 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3618 // For floating-point precision of 12:
3619 //
3620 // TwoToFractionalPartOfX =
3621 // 0.999892986f +
3622 // (0.696457318f +
3623 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3624 //
3625 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003626 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003627 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003628 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003629 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003630 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3631 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003632 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003633 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3634 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003635 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003636 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003637 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003638 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003639
Scott Michelfdc40a02009-02-17 22:15:04 +00003640 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003641 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003642 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3643 // For floating-point precision of 18:
3644 //
3645 // TwoToFractionalPartOfX =
3646 // 0.999999982f +
3647 // (0.693148872f +
3648 // (0.240227044f +
3649 // (0.554906021e-1f +
3650 // (0.961591928e-2f +
3651 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3652 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003653 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003654 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003655 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003656 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003657 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3658 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003659 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003660 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3661 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003662 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003663 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3664 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003665 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003666 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3667 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003668 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003669 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3670 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003671 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003672 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003673 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003674 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003675
Scott Michelfdc40a02009-02-17 22:15:04 +00003676 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003677 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003678 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003679 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003680 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003681 result = DAG.getNode(ISD::FEXP2, dl,
Eric Christopher551754c2010-04-16 23:37:20 +00003682 getValue(I.getOperand(1)).getValueType(),
3683 getValue(I.getOperand(1)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00003684 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003685
Dale Johannesen601d3c02008-09-05 01:48:15 +00003686 setValue(&I, result);
3687}
3688
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003689/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3690/// limited-precision mode with x == 10.0f.
3691void
Dan Gohman46510a72010-04-15 01:51:59 +00003692SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003693 SDValue result;
Eric Christopher551754c2010-04-16 23:37:20 +00003694 const Value *Val = I.getOperand(1);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003695 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003696 bool IsExp10 = false;
3697
Owen Anderson825b72b2009-08-11 20:47:22 +00003698 if (getValue(Val).getValueType() == MVT::f32 &&
Eric Christopher551754c2010-04-16 23:37:20 +00003699 getValue(I.getOperand(2)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003700 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3701 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3702 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3703 APFloat Ten(10.0f);
3704 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3705 }
3706 }
3707 }
3708
3709 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Eric Christopher551754c2010-04-16 23:37:20 +00003710 SDValue Op = getValue(I.getOperand(2));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003711
3712 // Put the exponent in the right bit position for later addition to the
3713 // final result:
3714 //
3715 // #define LOG2OF10 3.3219281f
3716 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00003717 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003718 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00003719 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003720
3721 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003722 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3723 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003724
3725 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003726 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003727 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003728
3729 if (LimitFloatPrecision <= 6) {
3730 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003731 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003732 // twoToFractionalPartOfX =
3733 // 0.997535578f +
3734 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003735 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003736 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003737 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003738 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003739 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003740 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003741 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3742 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003743 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003744 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003745 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003746 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003747
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003748 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003749 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003750 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3751 // For floating-point precision of 12:
3752 //
3753 // TwoToFractionalPartOfX =
3754 // 0.999892986f +
3755 // (0.696457318f +
3756 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3757 //
3758 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003759 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003760 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003761 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003762 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003763 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3764 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003765 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003766 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3767 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003768 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003769 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003770 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003771 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003772
Scott Michelfdc40a02009-02-17 22:15:04 +00003773 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003774 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003775 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3776 // For floating-point precision of 18:
3777 //
3778 // TwoToFractionalPartOfX =
3779 // 0.999999982f +
3780 // (0.693148872f +
3781 // (0.240227044f +
3782 // (0.554906021e-1f +
3783 // (0.961591928e-2f +
3784 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3785 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003786 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003787 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003788 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003789 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003790 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3791 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003792 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003793 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3794 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003795 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003796 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3797 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003798 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003799 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3800 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003801 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003802 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3803 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003804 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003805 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003806 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003807 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003808
Scott Michelfdc40a02009-02-17 22:15:04 +00003809 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003810 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003811 }
3812 } else {
3813 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003814 result = DAG.getNode(ISD::FPOW, dl,
Eric Christopher551754c2010-04-16 23:37:20 +00003815 getValue(I.getOperand(1)).getValueType(),
3816 getValue(I.getOperand(1)),
3817 getValue(I.getOperand(2)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003818 }
3819
3820 setValue(&I, result);
3821}
3822
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003823
3824/// ExpandPowI - Expand a llvm.powi intrinsic.
3825static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
3826 SelectionDAG &DAG) {
3827 // If RHS is a constant, we can expand this out to a multiplication tree,
3828 // otherwise we end up lowering to a call to __powidf2 (for example). When
3829 // optimizing for size, we only want to do this if the expansion would produce
3830 // a small number of multiplies, otherwise we do the full expansion.
3831 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3832 // Get the exponent as a positive value.
3833 unsigned Val = RHSC->getSExtValue();
3834 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003835
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003836 // powi(x, 0) -> 1.0
3837 if (Val == 0)
3838 return DAG.getConstantFP(1.0, LHS.getValueType());
3839
Dan Gohmanae541aa2010-04-15 04:33:49 +00003840 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003841 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
3842 // If optimizing for size, don't insert too many multiplies. This
3843 // inserts up to 5 multiplies.
3844 CountPopulation_32(Val)+Log2_32(Val) < 7) {
3845 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003846 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003847 // powi(x,15) generates one more multiply than it should), but this has
3848 // the benefit of being both really simple and much better than a libcall.
3849 SDValue Res; // Logically starts equal to 1.0
3850 SDValue CurSquare = LHS;
3851 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003852 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003853 if (Res.getNode())
3854 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
3855 else
3856 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003857 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003858
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003859 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
3860 CurSquare, CurSquare);
3861 Val >>= 1;
3862 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003863
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003864 // If the original was negative, invert the result, producing 1/(x*x*x).
3865 if (RHSC->getSExtValue() < 0)
3866 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
3867 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
3868 return Res;
3869 }
3870 }
3871
3872 // Otherwise, expand to a libcall.
3873 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
3874}
3875
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003876/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
3877/// argument, create the corresponding DBG_VALUE machine instruction for it now.
3878/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003879bool
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003880SelectionDAGBuilder::EmitFuncArgumentDbgValue(const DbgValueInst &DI,
3881 const Value *V, MDNode *Variable,
Dan Gohman5d11ea32010-05-01 00:33:16 +00003882 uint64_t Offset,
3883 const SDValue &N) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003884 if (!isa<Argument>(V))
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003885 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003886
Devang Patel719f6a92010-04-29 20:40:36 +00003887 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela83ce982010-04-29 18:50:36 +00003888 // Ignore inlined function arguments here.
3889 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00003890 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00003891 return false;
3892
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003893 MachineBasicBlock *MBB = FuncInfo.MBBMap[DI.getParent()];
3894 if (MBB != &MF.front())
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003895 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003896
3897 unsigned Reg = 0;
3898 if (N.getOpcode() == ISD::CopyFromReg) {
3899 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
Evan Cheng1deef272010-04-29 00:59:34 +00003900 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003901 MachineRegisterInfo &RegInfo = MF.getRegInfo();
3902 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
3903 if (PR)
3904 Reg = PR;
3905 }
3906 }
3907
Evan Chenga36acad2010-04-29 06:33:38 +00003908 if (!Reg) {
3909 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
3910 if (VMI == FuncInfo.ValueMap.end())
3911 return false;
3912 Reg = VMI->second;
3913 }
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003914
3915 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
3916 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
3917 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00003918 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003919 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003920 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003921}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003922
Douglas Gregor7d9663c2010-05-11 06:17:44 +00003923// VisualStudio defines setjmp as _setjmp
3924#if defined(_MSC_VER) && defined(setjmp)
3925#define setjmp_undefined_for_visual_studio
3926#undef setjmp
3927#endif
3928
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003929/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
3930/// we want to emit this as a call to a named external function, return the name
3931/// otherwise lower it and return null.
3932const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003933SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00003934 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00003935 SDValue Res;
3936
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003937 switch (Intrinsic) {
3938 default:
3939 // By default, turn this into a target intrinsic node.
3940 visitTargetIntrinsic(I, Intrinsic);
3941 return 0;
3942 case Intrinsic::vastart: visitVAStart(I); return 0;
3943 case Intrinsic::vaend: visitVAEnd(I); return 0;
3944 case Intrinsic::vacopy: visitVACopy(I); return 0;
3945 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00003946 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Eric Christopher551754c2010-04-16 23:37:20 +00003947 getValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003948 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00003949 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00003950 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Eric Christopher551754c2010-04-16 23:37:20 +00003951 getValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003952 return 0;
3953 case Intrinsic::setjmp:
3954 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003955 case Intrinsic::longjmp:
3956 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00003957 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00003958 // Assert for address < 256 since we support only user defined address
3959 // spaces.
Eric Christopher551754c2010-04-16 23:37:20 +00003960 assert(cast<PointerType>(I.getOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00003961 < 256 &&
Eric Christopher551754c2010-04-16 23:37:20 +00003962 cast<PointerType>(I.getOperand(2)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00003963 < 256 &&
3964 "Unknown address space");
Eric Christopher551754c2010-04-16 23:37:20 +00003965 SDValue Op1 = getValue(I.getOperand(1));
3966 SDValue Op2 = getValue(I.getOperand(2));
3967 SDValue Op3 = getValue(I.getOperand(3));
3968 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
3969 bool isVol = cast<ConstantInt>(I.getOperand(5))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00003970 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Eric Christopher551754c2010-04-16 23:37:20 +00003971 I.getOperand(1), 0, I.getOperand(2), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003972 return 0;
3973 }
Chris Lattner824b9582008-11-21 16:42:48 +00003974 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00003975 // Assert for address < 256 since we support only user defined address
3976 // spaces.
Eric Christopher551754c2010-04-16 23:37:20 +00003977 assert(cast<PointerType>(I.getOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00003978 < 256 &&
3979 "Unknown address space");
Eric Christopher551754c2010-04-16 23:37:20 +00003980 SDValue Op1 = getValue(I.getOperand(1));
3981 SDValue Op2 = getValue(I.getOperand(2));
3982 SDValue Op3 = getValue(I.getOperand(3));
3983 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
3984 bool isVol = cast<ConstantInt>(I.getOperand(5))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00003985 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Eric Christopher551754c2010-04-16 23:37:20 +00003986 I.getOperand(1), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003987 return 0;
3988 }
Chris Lattner824b9582008-11-21 16:42:48 +00003989 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00003990 // Assert for address < 256 since we support only user defined address
3991 // spaces.
Eric Christopher551754c2010-04-16 23:37:20 +00003992 assert(cast<PointerType>(I.getOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00003993 < 256 &&
Eric Christopher551754c2010-04-16 23:37:20 +00003994 cast<PointerType>(I.getOperand(2)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00003995 < 256 &&
3996 "Unknown address space");
Eric Christopher551754c2010-04-16 23:37:20 +00003997 SDValue Op1 = getValue(I.getOperand(1));
3998 SDValue Op2 = getValue(I.getOperand(2));
3999 SDValue Op3 = getValue(I.getOperand(3));
4000 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
4001 bool isVol = cast<ConstantInt>(I.getOperand(5))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004002
4003 // If the source and destination are known to not be aliases, we can
4004 // lower memmove as memcpy.
4005 uint64_t Size = -1ULL;
4006 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op3))
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004007 Size = C->getZExtValue();
Eric Christopher551754c2010-04-16 23:37:20 +00004008 if (AA->alias(I.getOperand(1), Size, I.getOperand(2), Size) ==
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004009 AliasAnalysis::NoAlias) {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004010 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Eric Christopher551754c2010-04-16 23:37:20 +00004011 false, I.getOperand(1), 0, I.getOperand(2), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004012 return 0;
4013 }
4014
Mon P Wang20adc9d2010-04-04 03:10:48 +00004015 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Eric Christopher551754c2010-04-16 23:37:20 +00004016 I.getOperand(1), 0, I.getOperand(2), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004017 return 0;
4018 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004019 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004020 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004021 if (!DIVariable(DI.getVariable()).Verify())
Devang Patel7e1e31f2009-07-02 22:43:26 +00004022 return 0;
4023
Devang Patelac1ceb32009-10-09 22:42:28 +00004024 MDNode *Variable = DI.getVariable();
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004025 // Parameters are handled specially.
Devang Patelf38c6c82010-04-28 23:24:13 +00004026 bool isParameter =
4027 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
Dan Gohman46510a72010-04-15 01:51:59 +00004028 const Value *Address = DI.getAddress();
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004029 if (!Address)
4030 return 0;
Dan Gohman46510a72010-04-15 01:51:59 +00004031 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
Devang Patel24f20e02009-08-22 17:12:53 +00004032 Address = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004033 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004034 if (AI) {
4035 // Don't handle byval arguments or VLAs, for example.
4036 // Non-byval arguments are handled here (they refer to the stack temporary
4037 // alloca at this point).
4038 DenseMap<const AllocaInst*, int>::iterator SI =
4039 FuncInfo.StaticAllocaMap.find(AI);
4040 if (SI == FuncInfo.StaticAllocaMap.end())
4041 return 0; // VLAs.
4042 int FI = SI->second;
Devang Patel70d75ca2009-11-12 19:02:56 +00004043
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004044 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4045 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4046 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
4047 }
4048
4049 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4050 // but do not always have a corresponding SDNode built. The SDNodeOrder
4051 // absolute, but not relative, values are different depending on whether
4052 // debug info exists.
4053 ++SDNodeOrder;
4054 SDValue &N = NodeMap[Address];
4055 SDDbgValue *SDV;
4056 if (N.getNode()) {
4057 if (isParameter && !AI) {
4058 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4059 if (FINode)
4060 // Byval parameter. We have a frame index at this point.
4061 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4062 0, dl, SDNodeOrder);
4063 else
4064 // Can't do anything with other non-AI cases yet. This might be a
4065 // parameter of a callee function that got inlined, for example.
4066 return 0;
4067 } else if (AI)
4068 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4069 0, dl, SDNodeOrder);
4070 else
4071 // Can't do anything with other non-AI cases yet.
4072 return 0;
4073 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4074 } else {
4075 // This isn't useful, but it shows what we're missing.
4076 SDV = DAG.getDbgValue(Variable, UndefValue::get(Address->getType()),
4077 0, dl, SDNodeOrder);
4078 DAG.AddDbgValue(SDV, 0, isParameter);
4079 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004080 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004081 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004082 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004083 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004084 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004085 return 0;
4086
4087 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004088 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004089 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004090 if (!V)
4091 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004092
4093 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4094 // but do not always have a corresponding SDNode built. The SDNodeOrder
4095 // absolute, but not relative, values are different depending on whether
4096 // debug info exists.
4097 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004098 SDDbgValue *SDV;
Devang Patel00190342010-03-15 19:15:44 +00004099 if (isa<ConstantInt>(V) || isa<ConstantFP>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004100 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4101 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004102 } else {
Devang Pateld47f3c82010-05-05 22:29:00 +00004103 bool createUndef = false;
4104 // FIXME : Why not use getValue() directly ?
Devang Patel9126c0d2010-06-01 19:59:01 +00004105 SDValue N = NodeMap[V];
4106 if (!N.getNode() && isa<Argument>(V))
4107 // Check unused arguments map.
4108 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004109 if (N.getNode()) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004110 if (!EmitFuncArgumentDbgValue(DI, V, Variable, Offset, N)) {
4111 SDV = DAG.getDbgValue(Variable, N.getNode(),
4112 N.getResNo(), Offset, dl, SDNodeOrder);
4113 DAG.AddDbgValue(SDV, N.getNode(), false);
4114 }
Devang Pateld47f3c82010-05-05 22:29:00 +00004115 } else if (isa<PHINode>(V) && !V->use_empty()) {
4116 SDValue N = getValue(V);
4117 if (N.getNode()) {
4118 if (!EmitFuncArgumentDbgValue(DI, V, Variable, Offset, N)) {
4119 SDV = DAG.getDbgValue(Variable, N.getNode(),
4120 N.getResNo(), Offset, dl, SDNodeOrder);
4121 DAG.AddDbgValue(SDV, N.getNode(), false);
4122 }
4123 } else
4124 createUndef = true;
4125 } else
4126 createUndef = true;
4127 if (createUndef) {
Devang Patel00190342010-03-15 19:15:44 +00004128 // We may expand this to cover more cases. One case where we have no
4129 // data available is an unreferenced parameter; we need this fallback.
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004130 SDV = DAG.getDbgValue(Variable, UndefValue::get(V->getType()),
4131 Offset, dl, SDNodeOrder);
4132 DAG.AddDbgValue(SDV, 0, false);
4133 }
Devang Patel00190342010-03-15 19:15:44 +00004134 }
4135
4136 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004137 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004138 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004139 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004140 // Don't handle byval struct arguments or VLAs, for example.
4141 if (!AI)
4142 return 0;
4143 DenseMap<const AllocaInst*, int>::iterator SI =
4144 FuncInfo.StaticAllocaMap.find(AI);
4145 if (SI == FuncInfo.StaticAllocaMap.end())
4146 return 0; // VLAs.
4147 int FI = SI->second;
Chris Lattnerde4845c2010-04-02 19:42:39 +00004148
Chris Lattner512063d2010-04-05 06:19:28 +00004149 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4150 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4151 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004152 return 0;
4153 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004154 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004155 // Insert the EXCEPTIONADDR instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00004156 assert(FuncInfo.MBBMap[I.getParent()]->isLandingPad() &&
4157 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004158 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004159 SDValue Ops[1];
4160 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004161 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004162 setValue(&I, Op);
4163 DAG.setRoot(Op.getValue(1));
4164 return 0;
4165 }
4166
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004167 case Intrinsic::eh_selector: {
Dan Gohman99be8ae2010-04-19 22:41:47 +00004168 MachineBasicBlock *CallMBB = FuncInfo.MBBMap[I.getParent()];
Chris Lattner512063d2010-04-05 06:19:28 +00004169 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004170 if (CallMBB->isLandingPad())
4171 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004172 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004173#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004174 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004175#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004176 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4177 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004178 if (Reg) FuncInfo.MBBMap[I.getParent()]->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004179 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004180
Chris Lattner3a5815f2009-09-17 23:54:54 +00004181 // Insert the EHSELECTION instruction.
4182 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4183 SDValue Ops[2];
Eric Christopher551754c2010-04-16 23:37:20 +00004184 Ops[0] = getValue(I.getOperand(1));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004185 Ops[1] = getRoot();
4186 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004187 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004188 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004189 return 0;
4190 }
4191
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004192 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004193 // Find the type id for the given typeinfo.
Eric Christopher551754c2010-04-16 23:37:20 +00004194 GlobalVariable *GV = ExtractTypeInfo(I.getOperand(1));
Chris Lattner512063d2010-04-05 06:19:28 +00004195 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4196 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004197 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004198 return 0;
4199 }
4200
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004201 case Intrinsic::eh_return_i32:
4202 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004203 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4204 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4205 MVT::Other,
4206 getControlRoot(),
Eric Christopher551754c2010-04-16 23:37:20 +00004207 getValue(I.getOperand(1)),
4208 getValue(I.getOperand(2))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004209 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004210 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004211 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004212 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004213 case Intrinsic::eh_dwarf_cfa: {
Eric Christopher551754c2010-04-16 23:37:20 +00004214 EVT VT = getValue(I.getOperand(1)).getValueType();
4215 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getOperand(1)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004216 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004217 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004218 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004219 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004220 TLI.getPointerTy()),
4221 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004222 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004223 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004224 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004225 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4226 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004227 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004228 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004229 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004230 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Eric Christopher551754c2010-04-16 23:37:20 +00004231 ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(1));
Jim Grosbachca752c92010-01-28 01:45:32 +00004232 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004233 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004234
Chris Lattner512063d2010-04-05 06:19:28 +00004235 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004236 return 0;
4237 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004238 case Intrinsic::eh_sjlj_setjmp: {
4239 setValue(&I, DAG.getNode(ISD::EH_SJLJ_SETJMP, dl, MVT::i32, getRoot(),
4240 getValue(I.getOperand(1))));
4241 return 0;
4242 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004243 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004244 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
4245 getRoot(),
Jim Grosbach5eb19512010-05-22 01:06:18 +00004246 getValue(I.getOperand(1))));
4247 return 0;
4248 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004249
Mon P Wang77cdf302008-11-10 20:54:11 +00004250 case Intrinsic::convertff:
4251 case Intrinsic::convertfsi:
4252 case Intrinsic::convertfui:
4253 case Intrinsic::convertsif:
4254 case Intrinsic::convertuif:
4255 case Intrinsic::convertss:
4256 case Intrinsic::convertsu:
4257 case Intrinsic::convertus:
4258 case Intrinsic::convertuu: {
4259 ISD::CvtCode Code = ISD::CVT_INVALID;
4260 switch (Intrinsic) {
4261 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4262 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4263 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4264 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4265 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4266 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4267 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4268 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4269 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4270 }
Owen Andersone50ed302009-08-10 22:56:29 +00004271 EVT DestVT = TLI.getValueType(I.getType());
Eric Christopher551754c2010-04-16 23:37:20 +00004272 const Value *Op1 = I.getOperand(1);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004273 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4274 DAG.getValueType(DestVT),
4275 DAG.getValueType(getValue(Op1).getValueType()),
4276 getValue(I.getOperand(2)),
Eric Christopher551754c2010-04-16 23:37:20 +00004277 getValue(I.getOperand(3)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004278 Code);
4279 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004280 return 0;
4281 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004282 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004283 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Eric Christopher551754c2010-04-16 23:37:20 +00004284 getValue(I.getOperand(1)).getValueType(),
4285 getValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004286 return 0;
4287 case Intrinsic::powi:
Eric Christopher551754c2010-04-16 23:37:20 +00004288 setValue(&I, ExpandPowI(dl, getValue(I.getOperand(1)),
4289 getValue(I.getOperand(2)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004290 return 0;
4291 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004292 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Eric Christopher551754c2010-04-16 23:37:20 +00004293 getValue(I.getOperand(1)).getValueType(),
4294 getValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004295 return 0;
4296 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004297 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Eric Christopher551754c2010-04-16 23:37:20 +00004298 getValue(I.getOperand(1)).getValueType(),
4299 getValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004300 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004301 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004302 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004303 return 0;
4304 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004305 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004306 return 0;
4307 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004308 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004309 return 0;
4310 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004311 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004312 return 0;
4313 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004314 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004315 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004316 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004317 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004318 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004319 case Intrinsic::convert_to_fp16:
4320 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Eric Christopher551754c2010-04-16 23:37:20 +00004321 MVT::i16, getValue(I.getOperand(1))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004322 return 0;
4323 case Intrinsic::convert_from_fp16:
4324 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Eric Christopher551754c2010-04-16 23:37:20 +00004325 MVT::f32, getValue(I.getOperand(1))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004326 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004327 case Intrinsic::pcmarker: {
Eric Christopher551754c2010-04-16 23:37:20 +00004328 SDValue Tmp = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004329 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004330 return 0;
4331 }
4332 case Intrinsic::readcyclecounter: {
4333 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004334 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4335 DAG.getVTList(MVT::i64, MVT::Other),
4336 &Op, 1);
4337 setValue(&I, Res);
4338 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004339 return 0;
4340 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004341 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004342 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Eric Christopher551754c2010-04-16 23:37:20 +00004343 getValue(I.getOperand(1)).getValueType(),
4344 getValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004345 return 0;
4346 case Intrinsic::cttz: {
Eric Christopher551754c2010-04-16 23:37:20 +00004347 SDValue Arg = getValue(I.getOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004348 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004349 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004350 return 0;
4351 }
4352 case Intrinsic::ctlz: {
Eric Christopher551754c2010-04-16 23:37:20 +00004353 SDValue Arg = getValue(I.getOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004354 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004355 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004356 return 0;
4357 }
4358 case Intrinsic::ctpop: {
Eric Christopher551754c2010-04-16 23:37:20 +00004359 SDValue Arg = getValue(I.getOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004360 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004361 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004362 return 0;
4363 }
4364 case Intrinsic::stacksave: {
4365 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004366 Res = DAG.getNode(ISD::STACKSAVE, dl,
4367 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4368 setValue(&I, Res);
4369 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004370 return 0;
4371 }
4372 case Intrinsic::stackrestore: {
Eric Christopher551754c2010-04-16 23:37:20 +00004373 Res = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004374 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004375 return 0;
4376 }
Bill Wendling57344502008-11-18 11:01:33 +00004377 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004378 // Emit code into the DAG to store the stack guard onto the stack.
4379 MachineFunction &MF = DAG.getMachineFunction();
4380 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004381 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004382
Eric Christopher551754c2010-04-16 23:37:20 +00004383 SDValue Src = getValue(I.getOperand(1)); // The guard's value.
4384 AllocaInst *Slot = cast<AllocaInst>(I.getOperand(2));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004385
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004386 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004387 MFI->setStackProtectorIndex(FI);
4388
4389 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4390
4391 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004392 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
4393 PseudoSourceValue::getFixedStack(FI),
David Greene1e559442010-02-15 17:00:31 +00004394 0, true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004395 setValue(&I, Res);
4396 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004397 return 0;
4398 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004399 case Intrinsic::objectsize: {
4400 // If we don't know by now, we're never going to know.
Eric Christopher551754c2010-04-16 23:37:20 +00004401 ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(2));
Eric Christopher7b5e6172009-10-27 00:52:25 +00004402
4403 assert(CI && "Non-constant type in __builtin_object_size?");
4404
Eric Christopher551754c2010-04-16 23:37:20 +00004405 SDValue Arg = getValue(I.getOperand(0));
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004406 EVT Ty = Arg.getValueType();
4407
Dan Gohmane368b462010-06-18 14:22:04 +00004408 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004409 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004410 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004411 Res = DAG.getConstant(0, Ty);
4412
4413 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004414 return 0;
4415 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004416 case Intrinsic::var_annotation:
4417 // Discard annotate attributes
4418 return 0;
4419
4420 case Intrinsic::init_trampoline: {
Eric Christopher551754c2010-04-16 23:37:20 +00004421 const Function *F = cast<Function>(I.getOperand(2)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004422
4423 SDValue Ops[6];
4424 Ops[0] = getRoot();
Eric Christopher551754c2010-04-16 23:37:20 +00004425 Ops[1] = getValue(I.getOperand(1));
4426 Ops[2] = getValue(I.getOperand(2));
4427 Ops[3] = getValue(I.getOperand(3));
4428 Ops[4] = DAG.getSrcValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004429 Ops[5] = DAG.getSrcValue(F);
4430
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004431 Res = DAG.getNode(ISD::TRAMPOLINE, dl,
4432 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
4433 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004434
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004435 setValue(&I, Res);
4436 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004437 return 0;
4438 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004439 case Intrinsic::gcroot:
4440 if (GFI) {
Eric Christopher551754c2010-04-16 23:37:20 +00004441 const Value *Alloca = I.getOperand(1);
4442 const Constant *TypeMap = cast<Constant>(I.getOperand(2));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004443
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004444 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4445 GFI->addStackRoot(FI->getIndex(), TypeMap);
4446 }
4447 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004448 case Intrinsic::gcread:
4449 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004450 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004451 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004452 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00004453 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004454 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004455 case Intrinsic::trap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004456 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004457 return 0;
Bill Wendlingef375462008-11-21 02:38:44 +00004458 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004459 return implVisitAluOverflow(I, ISD::UADDO);
4460 case Intrinsic::sadd_with_overflow:
4461 return implVisitAluOverflow(I, ISD::SADDO);
4462 case Intrinsic::usub_with_overflow:
4463 return implVisitAluOverflow(I, ISD::USUBO);
4464 case Intrinsic::ssub_with_overflow:
4465 return implVisitAluOverflow(I, ISD::SSUBO);
4466 case Intrinsic::umul_with_overflow:
4467 return implVisitAluOverflow(I, ISD::UMULO);
4468 case Intrinsic::smul_with_overflow:
4469 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004470
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004471 case Intrinsic::prefetch: {
4472 SDValue Ops[4];
4473 Ops[0] = getRoot();
Eric Christopher551754c2010-04-16 23:37:20 +00004474 Ops[1] = getValue(I.getOperand(1));
4475 Ops[2] = getValue(I.getOperand(2));
4476 Ops[3] = getValue(I.getOperand(3));
Bill Wendling4533cac2010-01-28 21:51:40 +00004477 DAG.setRoot(DAG.getNode(ISD::PREFETCH, dl, MVT::Other, &Ops[0], 4));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004478 return 0;
4479 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004480
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004481 case Intrinsic::memory_barrier: {
4482 SDValue Ops[6];
4483 Ops[0] = getRoot();
4484 for (int x = 1; x < 6; ++x)
Eric Christopher551754c2010-04-16 23:37:20 +00004485 Ops[x] = getValue(I.getOperand(x));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004486
Bill Wendling4533cac2010-01-28 21:51:40 +00004487 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004488 return 0;
4489 }
4490 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004491 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004492 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004493 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Eric Christopher551754c2010-04-16 23:37:20 +00004494 getValue(I.getOperand(2)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004495 Root,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004496 getValue(I.getOperand(1)),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004497 getValue(I.getOperand(2)),
Eric Christopher551754c2010-04-16 23:37:20 +00004498 getValue(I.getOperand(3)),
4499 I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004500 setValue(&I, L);
4501 DAG.setRoot(L.getValue(1));
4502 return 0;
4503 }
4504 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004505 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004506 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004507 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004508 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004509 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004510 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004511 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004512 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004513 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004514 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004515 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004516 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004517 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004518 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004519 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004520 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004521 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004522 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004523 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004524 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004525 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00004526
4527 case Intrinsic::invariant_start:
4528 case Intrinsic::lifetime_start:
4529 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00004530 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00004531 return 0;
4532 case Intrinsic::invariant_end:
4533 case Intrinsic::lifetime_end:
4534 // Discard region information.
4535 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004536 }
4537}
4538
Dan Gohman46510a72010-04-15 01:51:59 +00004539void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00004540 bool isTailCall,
4541 MachineBasicBlock *LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004542 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4543 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004544 const Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00004545 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00004546 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004547
4548 TargetLowering::ArgListTy Args;
4549 TargetLowering::ArgListEntry Entry;
4550 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004551
4552 // Check whether the function can return without sret-demotion.
4553 SmallVector<EVT, 4> OutVTs;
4554 SmallVector<ISD::ArgFlagsTy, 4> OutsFlags;
4555 SmallVector<uint64_t, 4> Offsets;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004556 getReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
Bill Wendlinge80ae832009-12-22 00:50:32 +00004557 OutVTs, OutsFlags, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004558
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004559 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004560 FTy->isVarArg(), OutVTs, OutsFlags, DAG);
4561
4562 SDValue DemoteStackSlot;
4563
4564 if (!CanLowerReturn) {
4565 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
4566 FTy->getReturnType());
4567 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
4568 FTy->getReturnType());
4569 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00004570 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004571 const Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
4572
4573 DemoteStackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
4574 Entry.Node = DemoteStackSlot;
4575 Entry.Ty = StackSlotPtrType;
4576 Entry.isSExt = false;
4577 Entry.isZExt = false;
4578 Entry.isInReg = false;
4579 Entry.isSRet = true;
4580 Entry.isNest = false;
4581 Entry.isByVal = false;
4582 Entry.Alignment = Align;
4583 Args.push_back(Entry);
4584 RetTy = Type::getVoidTy(FTy->getContext());
4585 }
4586
Dan Gohman46510a72010-04-15 01:51:59 +00004587 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004588 i != e; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004589 SDValue ArgNode = getValue(*i);
4590 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
4591
4592 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004593 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4594 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4595 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4596 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4597 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4598 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004599 Entry.Alignment = CS.getParamAlignment(attrInd);
4600 Args.push_back(Entry);
4601 }
4602
Chris Lattner512063d2010-04-05 06:19:28 +00004603 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004604 // Insert a label before the invoke call to mark the try range. This can be
4605 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004606 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00004607
Jim Grosbachca752c92010-01-28 01:45:32 +00004608 // For SjLj, keep track of which landing pads go with which invokes
4609 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00004610 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00004611 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00004612 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Jim Grosbachca752c92010-01-28 01:45:32 +00004613 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00004614 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00004615 }
4616
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004617 // Both PendingLoads and PendingExports must be flushed here;
4618 // this call might not return.
4619 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00004620 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004621 }
4622
Dan Gohman98ca4f22009-08-05 01:29:28 +00004623 // Check if target-independent constraints permit a tail call here.
4624 // Target-dependent constraints are checked within TLI.LowerCallTo.
4625 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00004626 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00004627 isTailCall = false;
4628
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004629 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004630 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00004631 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004632 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00004633 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004634 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00004635 isTailCall,
4636 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00004637 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004638 assert((isTailCall || Result.second.getNode()) &&
4639 "Non-null chain expected with non-tail call!");
4640 assert((Result.second.getNode() || !Result.first.getNode()) &&
4641 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00004642 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004643 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00004644 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004645 // The instruction result is the result of loading from the
4646 // hidden sret parameter.
4647 SmallVector<EVT, 1> PVTs;
4648 const Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
4649
4650 ComputeValueVTs(TLI, PtrRetTy, PVTs);
4651 assert(PVTs.size() == 1 && "Pointers should fit in one register");
4652 EVT PtrVT = PVTs[0];
4653 unsigned NumValues = OutVTs.size();
4654 SmallVector<SDValue, 4> Values(NumValues);
4655 SmallVector<SDValue, 4> Chains(NumValues);
4656
4657 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00004658 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
4659 DemoteStackSlot,
4660 DAG.getConstant(Offsets[i], PtrVT));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004661 SDValue L = DAG.getLoad(OutVTs[i], getCurDebugLoc(), Result.second,
David Greene1e559442010-02-15 17:00:31 +00004662 Add, NULL, Offsets[i], false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004663 Values[i] = L;
4664 Chains[i] = L.getValue(1);
4665 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004666
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004667 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
4668 MVT::Other, &Chains[0], NumValues);
4669 PendingLoads.push_back(Chain);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004670
4671 // Collect the legal value parts into potentially illegal values
4672 // that correspond to the original function's return values.
4673 SmallVector<EVT, 4> RetTys;
4674 RetTy = FTy->getReturnType();
4675 ComputeValueVTs(TLI, RetTy, RetTys);
4676 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4677 SmallVector<SDValue, 4> ReturnValues;
4678 unsigned CurReg = 0;
4679 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
4680 EVT VT = RetTys[I];
4681 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
4682 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
4683
4684 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00004685 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004686 RegisterVT, VT, AssertOp);
4687 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004688 CurReg += NumRegs;
4689 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004690
Bill Wendling4533cac2010-01-28 21:51:40 +00004691 setValue(CS.getInstruction(),
4692 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
4693 DAG.getVTList(&RetTys[0], RetTys.size()),
4694 &ReturnValues[0], ReturnValues.size()));
Bill Wendlinge80ae832009-12-22 00:50:32 +00004695
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004696 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004697
4698 // As a special case, a null chain means that a tail call has been emitted and
4699 // the DAG root is already updated.
Bill Wendling4533cac2010-01-28 21:51:40 +00004700 if (Result.second.getNode())
Dan Gohman98ca4f22009-08-05 01:29:28 +00004701 DAG.setRoot(Result.second);
Bill Wendling4533cac2010-01-28 21:51:40 +00004702 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00004703 HasTailCall = true;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004704
Chris Lattner512063d2010-04-05 06:19:28 +00004705 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004706 // Insert a label at the end of the invoke call to mark the try range. This
4707 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004708 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00004709 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004710
4711 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00004712 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004713 }
4714}
4715
Chris Lattner8047d9a2009-12-24 00:37:38 +00004716/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
4717/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00004718static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
4719 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00004720 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00004721 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004722 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00004723 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004724 if (C->isNullValue())
4725 continue;
4726 // Unknown instruction.
4727 return false;
4728 }
4729 return true;
4730}
4731
Dan Gohman46510a72010-04-15 01:51:59 +00004732static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
4733 const Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00004734 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004735
Chris Lattner8047d9a2009-12-24 00:37:38 +00004736 // Check to see if this load can be trivially constant folded, e.g. if the
4737 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00004738 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004739 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00004740 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00004741 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004742
Dan Gohman46510a72010-04-15 01:51:59 +00004743 if (const Constant *LoadCst =
4744 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
4745 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004746 return Builder.getValue(LoadCst);
4747 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004748
Chris Lattner8047d9a2009-12-24 00:37:38 +00004749 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
4750 // still constant memory, the input chain can be the entry node.
4751 SDValue Root;
4752 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004753
Chris Lattner8047d9a2009-12-24 00:37:38 +00004754 // Do not serialize (non-volatile) loads of constant memory with anything.
4755 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
4756 Root = Builder.DAG.getEntryNode();
4757 ConstantMemory = true;
4758 } else {
4759 // Do not serialize non-volatile loads against each other.
4760 Root = Builder.DAG.getRoot();
4761 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004762
Chris Lattner8047d9a2009-12-24 00:37:38 +00004763 SDValue Ptr = Builder.getValue(PtrVal);
4764 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
4765 Ptr, PtrVal /*SrcValue*/, 0/*SVOffset*/,
David Greene1e559442010-02-15 17:00:31 +00004766 false /*volatile*/,
4767 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004768
Chris Lattner8047d9a2009-12-24 00:37:38 +00004769 if (!ConstantMemory)
4770 Builder.PendingLoads.push_back(LoadVal.getValue(1));
4771 return LoadVal;
4772}
4773
4774
4775/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
4776/// If so, return true and lower it, otherwise return false and it will be
4777/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00004778bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004779 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
4780 if (I.getNumOperands() != 4)
4781 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004782
Eric Christopher551754c2010-04-16 23:37:20 +00004783 const Value *LHS = I.getOperand(1), *RHS = I.getOperand(2);
Duncan Sands1df98592010-02-16 11:11:14 +00004784 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Eric Christopher551754c2010-04-16 23:37:20 +00004785 !I.getOperand(3)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00004786 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004787 return false;
4788
Eric Christopher551754c2010-04-16 23:37:20 +00004789 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getOperand(3));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004790
Chris Lattner8047d9a2009-12-24 00:37:38 +00004791 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
4792 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00004793 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
4794 bool ActuallyDoIt = true;
4795 MVT LoadVT;
4796 const Type *LoadTy;
4797 switch (Size->getZExtValue()) {
4798 default:
4799 LoadVT = MVT::Other;
4800 LoadTy = 0;
4801 ActuallyDoIt = false;
4802 break;
4803 case 2:
4804 LoadVT = MVT::i16;
4805 LoadTy = Type::getInt16Ty(Size->getContext());
4806 break;
4807 case 4:
4808 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004809 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004810 break;
4811 case 8:
4812 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004813 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004814 break;
4815 /*
4816 case 16:
4817 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004818 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004819 LoadTy = VectorType::get(LoadTy, 4);
4820 break;
4821 */
4822 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004823
Chris Lattner04b091a2009-12-24 01:07:17 +00004824 // This turns into unaligned loads. We only do this if the target natively
4825 // supports the MVT we'll be loading or if it is small enough (<= 4) that
4826 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004827
Chris Lattner04b091a2009-12-24 01:07:17 +00004828 // Require that we can find a legal MVT, and only do this if the target
4829 // supports unaligned loads of that type. Expanding into byte loads would
4830 // bloat the code.
4831 if (ActuallyDoIt && Size->getZExtValue() > 4) {
4832 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
4833 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
4834 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
4835 ActuallyDoIt = false;
4836 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004837
Chris Lattner04b091a2009-12-24 01:07:17 +00004838 if (ActuallyDoIt) {
4839 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
4840 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004841
Chris Lattner04b091a2009-12-24 01:07:17 +00004842 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
4843 ISD::SETNE);
4844 EVT CallVT = TLI.getValueType(I.getType(), true);
4845 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
4846 return true;
4847 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00004848 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004849
4850
Chris Lattner8047d9a2009-12-24 00:37:38 +00004851 return false;
4852}
4853
4854
Dan Gohman46510a72010-04-15 01:51:59 +00004855void SelectionDAGBuilder::visitCall(const CallInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004856 const char *RenameFn = 0;
4857 if (Function *F = I.getCalledFunction()) {
4858 if (F->isDeclaration()) {
Dan Gohman55e59c12010-04-19 19:05:59 +00004859 const TargetIntrinsicInfo *II = TM.getIntrinsicInfo();
Dale Johannesen49de9822009-02-05 01:49:45 +00004860 if (II) {
4861 if (unsigned IID = II->getIntrinsicID(F)) {
4862 RenameFn = visitIntrinsicCall(I, IID);
4863 if (!RenameFn)
4864 return;
4865 }
4866 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004867 if (unsigned IID = F->getIntrinsicID()) {
4868 RenameFn = visitIntrinsicCall(I, IID);
4869 if (!RenameFn)
4870 return;
4871 }
4872 }
4873
4874 // Check for well-known libc/libm calls. If the function is internal, it
4875 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004876 if (!F->hasLocalLinkage() && F->hasName()) {
4877 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00004878 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004879 if (I.getNumOperands() == 3 && // Basic sanity checks.
Eric Christopher551754c2010-04-16 23:37:20 +00004880 I.getOperand(1)->getType()->isFloatingPointTy() &&
4881 I.getType() == I.getOperand(1)->getType() &&
4882 I.getType() == I.getOperand(2)->getType()) {
4883 SDValue LHS = getValue(I.getOperand(1));
4884 SDValue RHS = getValue(I.getOperand(2));
Bill Wendling0d580132009-12-23 01:28:19 +00004885 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
4886 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004887 return;
4888 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004889 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004890 if (I.getNumOperands() == 2 && // Basic sanity checks.
Eric Christopher551754c2010-04-16 23:37:20 +00004891 I.getOperand(1)->getType()->isFloatingPointTy() &&
4892 I.getType() == I.getOperand(1)->getType()) {
4893 SDValue Tmp = getValue(I.getOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00004894 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
4895 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004896 return;
4897 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004898 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004899 if (I.getNumOperands() == 2 && // Basic sanity checks.
Eric Christopher551754c2010-04-16 23:37:20 +00004900 I.getOperand(1)->getType()->isFloatingPointTy() &&
4901 I.getType() == I.getOperand(1)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004902 I.onlyReadsMemory()) {
Eric Christopher551754c2010-04-16 23:37:20 +00004903 SDValue Tmp = getValue(I.getOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00004904 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
4905 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004906 return;
4907 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004908 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004909 if (I.getNumOperands() == 2 && // Basic sanity checks.
Eric Christopher551754c2010-04-16 23:37:20 +00004910 I.getOperand(1)->getType()->isFloatingPointTy() &&
4911 I.getType() == I.getOperand(1)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004912 I.onlyReadsMemory()) {
Eric Christopher551754c2010-04-16 23:37:20 +00004913 SDValue Tmp = getValue(I.getOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00004914 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
4915 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004916 return;
4917 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00004918 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
4919 if (I.getNumOperands() == 2 && // Basic sanity checks.
Eric Christopher551754c2010-04-16 23:37:20 +00004920 I.getOperand(1)->getType()->isFloatingPointTy() &&
4921 I.getType() == I.getOperand(1)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004922 I.onlyReadsMemory()) {
Eric Christopher551754c2010-04-16 23:37:20 +00004923 SDValue Tmp = getValue(I.getOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00004924 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
4925 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00004926 return;
4927 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00004928 } else if (Name == "memcmp") {
4929 if (visitMemCmpCall(I))
4930 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004931 }
4932 }
Eric Christopher551754c2010-04-16 23:37:20 +00004933 } else if (isa<InlineAsm>(I.getOperand(0))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004934 visitInlineAsm(&I);
4935 return;
4936 }
4937
4938 SDValue Callee;
4939 if (!RenameFn)
Eric Christopher551754c2010-04-16 23:37:20 +00004940 Callee = getValue(I.getOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004941 else
Bill Wendling056292f2008-09-16 21:48:12 +00004942 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004943
Bill Wendling0d580132009-12-23 01:28:19 +00004944 // Check if we can potentially perform a tail call. More detailed checking is
4945 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00004946 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004947}
4948
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004949namespace llvm {
Dan Gohman462f6b52010-05-29 17:53:24 +00004950
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004951/// AsmOperandInfo - This contains information for each constraint that we are
4952/// lowering.
Duncan Sands16d8f8b2010-05-11 20:16:09 +00004953class LLVM_LIBRARY_VISIBILITY SDISelAsmOperandInfo :
Daniel Dunbarc0c3b9a2008-09-10 04:16:29 +00004954 public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00004955public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004956 /// CallOperand - If this is the result output operand or a clobber
4957 /// this is null, otherwise it is the incoming operand to the CallInst.
4958 /// This gets modified as the asm is processed.
4959 SDValue CallOperand;
4960
4961 /// AssignedRegs - If this is a register or register class operand, this
4962 /// contains the set of register corresponding to the operand.
4963 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004964
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004965 explicit SDISelAsmOperandInfo(const InlineAsm::ConstraintInfo &info)
4966 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
4967 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004968
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004969 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
4970 /// busy in OutputRegs/InputRegs.
4971 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004972 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004973 std::set<unsigned> &InputRegs,
4974 const TargetRegisterInfo &TRI) const {
4975 if (isOutReg) {
4976 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
4977 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
4978 }
4979 if (isInReg) {
4980 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
4981 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
4982 }
4983 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004984
Owen Andersone50ed302009-08-10 22:56:29 +00004985 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00004986 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00004987 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004988 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00004989 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00004990 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00004991 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004992
Chris Lattner81249c92008-10-17 17:05:25 +00004993 if (isa<BasicBlock>(CallOperandVal))
4994 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004995
Chris Lattner81249c92008-10-17 17:05:25 +00004996 const llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004997
Chris Lattner81249c92008-10-17 17:05:25 +00004998 // If this is an indirect operand, the operand is a pointer to the
4999 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005000 if (isIndirect) {
5001 const llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
5002 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005003 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005004 OpTy = PtrTy->getElementType();
5005 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005006
Chris Lattner81249c92008-10-17 17:05:25 +00005007 // If OpTy is not a single value, it may be a struct/union that we
5008 // can tile with integers.
5009 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5010 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5011 switch (BitSize) {
5012 default: break;
5013 case 1:
5014 case 8:
5015 case 16:
5016 case 32:
5017 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005018 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005019 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005020 break;
5021 }
5022 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005023
Chris Lattner81249c92008-10-17 17:05:25 +00005024 return TLI.getValueType(OpTy, true);
5025 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005026
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005027private:
5028 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5029 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005030 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005031 const TargetRegisterInfo &TRI) {
5032 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5033 Regs.insert(Reg);
5034 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5035 for (; *Aliases; ++Aliases)
5036 Regs.insert(*Aliases);
5037 }
5038};
Dan Gohman462f6b52010-05-29 17:53:24 +00005039
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005040} // end llvm namespace.
5041
Dan Gohman462f6b52010-05-29 17:53:24 +00005042/// isAllocatableRegister - If the specified register is safe to allocate,
5043/// i.e. it isn't a stack pointer or some other special register, return the
5044/// register class for the register. Otherwise, return null.
5045static const TargetRegisterClass *
5046isAllocatableRegister(unsigned Reg, MachineFunction &MF,
5047 const TargetLowering &TLI,
5048 const TargetRegisterInfo *TRI) {
5049 EVT FoundVT = MVT::Other;
5050 const TargetRegisterClass *FoundRC = 0;
5051 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
5052 E = TRI->regclass_end(); RCI != E; ++RCI) {
5053 EVT ThisVT = MVT::Other;
5054
5055 const TargetRegisterClass *RC = *RCI;
5056 // If none of the value types for this register class are valid, we
5057 // can't use it. For example, 64-bit reg classes on 32-bit targets.
5058 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
5059 I != E; ++I) {
5060 if (TLI.isTypeLegal(*I)) {
5061 // If we have already found this register in a different register class,
5062 // choose the one with the largest VT specified. For example, on
5063 // PowerPC, we favor f64 register classes over f32.
5064 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
5065 ThisVT = *I;
5066 break;
5067 }
5068 }
5069 }
5070
5071 if (ThisVT == MVT::Other) continue;
5072
5073 // NOTE: This isn't ideal. In particular, this might allocate the
5074 // frame pointer in functions that need it (due to them not being taken
5075 // out of allocation, because a variable sized allocation hasn't been seen
5076 // yet). This is a slight code pessimization, but should still work.
5077 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
5078 E = RC->allocation_order_end(MF); I != E; ++I)
5079 if (*I == Reg) {
5080 // We found a matching register class. Keep looking at others in case
5081 // we find one with larger registers that this physreg is also in.
5082 FoundRC = RC;
5083 FoundVT = ThisVT;
5084 break;
5085 }
5086 }
5087 return FoundRC;
5088}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005089
5090/// GetRegistersForValue - Assign registers (virtual or physical) for the
5091/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005092/// register allocator to handle the assignment process. However, if the asm
5093/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005094/// allocation. This produces generally horrible, but correct, code.
5095///
5096/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005097/// Input and OutputRegs are the set of already allocated physical registers.
5098///
Dan Gohman2048b852009-11-23 18:04:58 +00005099void SelectionDAGBuilder::
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005100GetRegistersForValue(SDISelAsmOperandInfo &OpInfo,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005101 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005102 std::set<unsigned> &InputRegs) {
Dan Gohman0d24bfb2009-08-15 02:06:22 +00005103 LLVMContext &Context = FuncInfo.Fn->getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005104
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005105 // Compute whether this value requires an input register, an output register,
5106 // or both.
5107 bool isOutReg = false;
5108 bool isInReg = false;
5109 switch (OpInfo.Type) {
5110 case InlineAsm::isOutput:
5111 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005112
5113 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005114 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005115 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005116 break;
5117 case InlineAsm::isInput:
5118 isInReg = true;
5119 isOutReg = false;
5120 break;
5121 case InlineAsm::isClobber:
5122 isOutReg = true;
5123 isInReg = true;
5124 break;
5125 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005126
5127
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005128 MachineFunction &MF = DAG.getMachineFunction();
5129 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005130
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005131 // If this is a constraint for a single physreg, or a constraint for a
5132 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005133 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005134 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5135 OpInfo.ConstraintVT);
5136
5137 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005138 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005139 // If this is a FP input in an integer register (or visa versa) insert a bit
5140 // cast of the input value. More generally, handle any case where the input
5141 // value disagrees with the register class we plan to stick this in.
5142 if (OpInfo.Type == InlineAsm::isInput &&
5143 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005144 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005145 // types are identical size, use a bitcast to convert (e.g. two differing
5146 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005147 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005148 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005149 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005150 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005151 OpInfo.ConstraintVT = RegVT;
5152 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5153 // If the input is a FP value and we want it in FP registers, do a
5154 // bitcast to the corresponding integer type. This turns an f64 value
5155 // into i64, which can be passed with two i32 values on a 32-bit
5156 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005157 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005158 OpInfo.ConstraintVT.getSizeInBits());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005159 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005160 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005161 OpInfo.ConstraintVT = RegVT;
5162 }
5163 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005164
Owen Anderson23b9b192009-08-12 00:36:31 +00005165 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005166 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005167
Owen Andersone50ed302009-08-10 22:56:29 +00005168 EVT RegVT;
5169 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005170
5171 // If this is a constraint for a specific physical register, like {r17},
5172 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005173 if (unsigned AssignedReg = PhysReg.first) {
5174 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005175 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005176 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005177
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005178 // Get the actual register value type. This is important, because the user
5179 // may have asked for (e.g.) the AX register in i32 type. We need to
5180 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005181 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005182
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005183 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005184 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005185
5186 // If this is an expanded reference, add the rest of the regs to Regs.
5187 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005188 TargetRegisterClass::iterator I = RC->begin();
5189 for (; *I != AssignedReg; ++I)
5190 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005191
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005192 // Already added the first reg.
5193 --NumRegs; ++I;
5194 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005195 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005196 Regs.push_back(*I);
5197 }
5198 }
Bill Wendling651ad132009-12-22 01:25:10 +00005199
Dan Gohman7451d3e2010-05-29 17:03:36 +00005200 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005201 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5202 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5203 return;
5204 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005205
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005206 // Otherwise, if this was a reference to an LLVM register class, create vregs
5207 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005208 if (const TargetRegisterClass *RC = PhysReg.second) {
5209 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005210 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005211 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005212
Evan Chengfb112882009-03-23 08:01:15 +00005213 // Create the appropriate number of virtual registers.
5214 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5215 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005216 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005217
Dan Gohman7451d3e2010-05-29 17:03:36 +00005218 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005219 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005220 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005221
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005222 // This is a reference to a register class that doesn't directly correspond
5223 // to an LLVM register class. Allocate NumRegs consecutive, available,
5224 // registers from the class.
5225 std::vector<unsigned> RegClassRegs
5226 = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
5227 OpInfo.ConstraintVT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005228
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005229 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5230 unsigned NumAllocated = 0;
5231 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
5232 unsigned Reg = RegClassRegs[i];
5233 // See if this register is available.
5234 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
5235 (isInReg && InputRegs.count(Reg))) { // Already used.
5236 // Make sure we find consecutive registers.
5237 NumAllocated = 0;
5238 continue;
5239 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005240
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005241 // Check to see if this register is allocatable (i.e. don't give out the
5242 // stack pointer).
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005243 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, TRI);
5244 if (!RC) { // Couldn't allocate this register.
5245 // Reset NumAllocated to make sure we return consecutive registers.
5246 NumAllocated = 0;
5247 continue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005248 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005249
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005250 // Okay, this register is good, we can use it.
5251 ++NumAllocated;
5252
5253 // If we allocated enough consecutive registers, succeed.
5254 if (NumAllocated == NumRegs) {
5255 unsigned RegStart = (i-NumAllocated)+1;
5256 unsigned RegEnd = i+1;
5257 // Mark all of the allocated registers used.
5258 for (unsigned i = RegStart; i != RegEnd; ++i)
5259 Regs.push_back(RegClassRegs[i]);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005260
Dan Gohman7451d3e2010-05-29 17:03:36 +00005261 OpInfo.AssignedRegs = RegsForValue(Regs, *RC->vt_begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005262 OpInfo.ConstraintVT);
5263 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5264 return;
5265 }
5266 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005267
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005268 // Otherwise, we couldn't allocate enough registers for this.
5269}
5270
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005271/// visitInlineAsm - Handle a call to an InlineAsm object.
5272///
Dan Gohman46510a72010-04-15 01:51:59 +00005273void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5274 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005275
5276 /// ConstraintOperands - Information about all of the constraints.
5277 std::vector<SDISelAsmOperandInfo> ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005278
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005279 std::set<unsigned> OutputRegs, InputRegs;
5280
5281 // Do a prepass over the constraints, canonicalizing them, and building up the
5282 // ConstraintOperands list.
5283 std::vector<InlineAsm::ConstraintInfo>
5284 ConstraintInfos = IA->ParseConstraints();
5285
Evan Chengda43bcf2008-09-24 00:05:32 +00005286 bool hasMemory = hasInlineAsmMemConstraint(ConstraintInfos, TLI);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005287
Chris Lattner6c147292009-04-30 00:48:50 +00005288 SDValue Chain, Flag;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005289
Chris Lattner6c147292009-04-30 00:48:50 +00005290 // We won't need to flush pending loads if this asm doesn't touch
5291 // memory and is nonvolatile.
5292 if (hasMemory || IA->hasSideEffects())
Dale Johannesen97d14fc2009-04-18 00:09:40 +00005293 Chain = getRoot();
Chris Lattner6c147292009-04-30 00:48:50 +00005294 else
5295 Chain = DAG.getRoot();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005296
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005297 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5298 unsigned ResNo = 0; // ResNo - The result number of the next output.
5299 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5300 ConstraintOperands.push_back(SDISelAsmOperandInfo(ConstraintInfos[i]));
5301 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005302
Owen Anderson825b72b2009-08-11 20:47:22 +00005303 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005304
5305 // Compute the value type for each operand.
5306 switch (OpInfo.Type) {
5307 case InlineAsm::isOutput:
5308 // Indirect outputs just consume an argument.
5309 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005310 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005311 break;
5312 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005313
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005314 // The return value of the call is this value. As such, there is no
5315 // corresponding argument.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005316 assert(!CS.getType()->isVoidTy() &&
Owen Anderson1d0be152009-08-13 21:58:54 +00005317 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005318 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
5319 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5320 } else {
5321 assert(ResNo == 0 && "Asm only has one result!");
5322 OpVT = TLI.getValueType(CS.getType());
5323 }
5324 ++ResNo;
5325 break;
5326 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005327 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005328 break;
5329 case InlineAsm::isClobber:
5330 // Nothing to do.
5331 break;
5332 }
5333
5334 // If this is an input or an indirect output, process the call argument.
5335 // BasicBlocks are labels, currently appearing only in asm's.
5336 if (OpInfo.CallOperandVal) {
Dale Johannesen5339c552009-07-20 23:27:39 +00005337 // Strip bitcasts, if any. This mostly comes up for functions.
Dale Johannesen76711242009-08-06 22:45:51 +00005338 OpInfo.CallOperandVal = OpInfo.CallOperandVal->stripPointerCasts();
5339
Dan Gohman46510a72010-04-15 01:51:59 +00005340 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005341 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005342 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005343 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005344 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005345
Owen Anderson1d0be152009-08-13 21:58:54 +00005346 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005347 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005348
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005349 OpInfo.ConstraintVT = OpVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005350 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005351
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005352 // Second pass over the constraints: compute which constraint option to use
5353 // and assign registers to constraints that want a specific physreg.
5354 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5355 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005356
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005357 // If this is an output operand with a matching input operand, look up the
Evan Cheng09dc9c02008-12-16 18:21:39 +00005358 // matching input. If their types mismatch, e.g. one is an integer, the
5359 // other is floating point, or their sizes are different, flag it as an
5360 // error.
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005361 if (OpInfo.hasMatchingInput()) {
5362 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Chris Lattner87d677c2010-04-07 23:50:38 +00005363
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005364 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Evan Cheng09dc9c02008-12-16 18:21:39 +00005365 if ((OpInfo.ConstraintVT.isInteger() !=
5366 Input.ConstraintVT.isInteger()) ||
5367 (OpInfo.ConstraintVT.getSizeInBits() !=
5368 Input.ConstraintVT.getSizeInBits())) {
Chris Lattner75361b62010-04-07 22:58:41 +00005369 report_fatal_error("Unsupported asm: input constraint"
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005370 " with a matching output constraint of"
5371 " incompatible type!");
Evan Cheng09dc9c02008-12-16 18:21:39 +00005372 }
5373 Input.ConstraintVT = OpInfo.ConstraintVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005374 }
5375 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005376
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005377 // Compute the constraint code and ConstraintType to use.
Evan Chengda43bcf2008-09-24 00:05:32 +00005378 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, hasMemory, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005379
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005380 // If this is a memory input, and if the operand is not indirect, do what we
5381 // need to to provide an address for the memory input.
5382 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5383 !OpInfo.isIndirect) {
5384 assert(OpInfo.Type == InlineAsm::isInput &&
5385 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005386
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005387 // Memory operands really want the address of the value. If we don't have
5388 // an indirect input, put it in the constpool if we can, otherwise spill
5389 // it to a stack slot.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005390
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005391 // If the operand is a float, integer, or vector constant, spill to a
5392 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005393 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005394 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5395 isa<ConstantVector>(OpVal)) {
5396 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5397 TLI.getPointerTy());
5398 } else {
5399 // Otherwise, create a stack slot and emit a store to it before the
5400 // asm.
5401 const Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005402 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005403 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5404 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005405 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005406 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005407 Chain = DAG.getStore(Chain, getCurDebugLoc(),
David Greene1e559442010-02-15 17:00:31 +00005408 OpInfo.CallOperand, StackSlot, NULL, 0,
5409 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005410 OpInfo.CallOperand = StackSlot;
5411 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005412
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005413 // There is no longer a Value* corresponding to this operand.
5414 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005415
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005416 // It is now an indirect operand.
5417 OpInfo.isIndirect = true;
5418 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005419
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005420 // If this constraint is for a specific register, allocate it before
5421 // anything else.
5422 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005423 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005424 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005425
Bill Wendling651ad132009-12-22 01:25:10 +00005426 ConstraintInfos.clear();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005427
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005428 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005429 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005430 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5431 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005432
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005433 // C_Register operands have already been allocated, Other/Memory don't need
5434 // to be.
5435 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005436 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005437 }
5438
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005439 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5440 std::vector<SDValue> AsmNodeOperands;
5441 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5442 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00005443 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
5444 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005445
Chris Lattnerdecc2672010-04-07 05:20:54 +00005446 // If we have a !srcloc metadata node associated with it, we want to attach
5447 // this to the ultimately generated inline asm machineinstr. To do this, we
5448 // pass in the third operand as this (potentially null) inline asm MDNode.
5449 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
5450 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005451
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005452 // Loop over all of the inputs, copying the operand values into the
5453 // appropriate registers and processing the output regs.
5454 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005455
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005456 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5457 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005458
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005459 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5460 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5461
5462 switch (OpInfo.Type) {
5463 case InlineAsm::isOutput: {
5464 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5465 OpInfo.ConstraintType != TargetLowering::C_Register) {
5466 // Memory output, or 'other' output (e.g. 'X' constraint).
5467 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5468
5469 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005470 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
5471 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005472 TLI.getPointerTy()));
5473 AsmNodeOperands.push_back(OpInfo.CallOperand);
5474 break;
5475 }
5476
5477 // Otherwise, this is a register or register class output.
5478
5479 // Copy the output from the appropriate register. Find a register that
5480 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005481 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005482 report_fatal_error("Couldn't allocate output reg for constraint '" +
5483 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005484
5485 // If this is an indirect operand, store through the pointer after the
5486 // asm.
5487 if (OpInfo.isIndirect) {
5488 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5489 OpInfo.CallOperandVal));
5490 } else {
5491 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005492 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005493 // Concatenate this output onto the outputs list.
5494 RetValRegs.append(OpInfo.AssignedRegs);
5495 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005496
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005497 // Add information to the INLINEASM node to know that this register is
5498 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005499 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00005500 InlineAsm::Kind_RegDefEarlyClobber :
5501 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00005502 false,
5503 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005504 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005505 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005506 break;
5507 }
5508 case InlineAsm::isInput: {
5509 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005510
Chris Lattner6bdcda32008-10-17 16:47:46 +00005511 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005512 // If this is required to match an output register we have already set,
5513 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005514 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005515
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005516 // Scan until we find the definition we already emitted of this operand.
5517 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005518 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005519 for (; OperandNo; --OperandNo) {
5520 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005521 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005522 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005523 assert((InlineAsm::isRegDefKind(OpFlag) ||
5524 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
5525 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005526 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005527 }
5528
Evan Cheng697cbbf2009-03-20 18:03:34 +00005529 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005530 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005531 if (InlineAsm::isRegDefKind(OpFlag) ||
5532 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005533 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00005534 if (OpInfo.isIndirect) {
5535 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00005536 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00005537 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
5538 " don't know how to handle tied "
5539 "indirect register inputs");
5540 }
5541
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005542 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005543 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00005544 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00005545 MatchedRegs.RegVTs.push_back(RegVT);
5546 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005547 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005548 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005549 MatchedRegs.Regs.push_back
5550 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005551
5552 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005553 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005554 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00005555 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00005556 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00005557 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005558 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005559 }
Chris Lattnerdecc2672010-04-07 05:20:54 +00005560
5561 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
5562 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
5563 "Unexpected number of operands");
5564 // Add information to the INLINEASM node to know about this input.
5565 // See InlineAsm.h isUseOperandTiedToDef.
5566 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
5567 OpInfo.getMatchedOperand());
5568 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
5569 TLI.getPointerTy()));
5570 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5571 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005572 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005573
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005574 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005575 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005576 "Don't know how to handle indirect other inputs yet!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005577
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005578 std::vector<SDValue> Ops;
5579 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
Evan Chengda43bcf2008-09-24 00:05:32 +00005580 hasMemory, Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00005581 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005582 report_fatal_error("Invalid operand for inline asm constraint '" +
5583 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005584
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005585 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005586 unsigned ResOpType =
5587 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005588 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005589 TLI.getPointerTy()));
5590 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5591 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00005592 }
5593
5594 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005595 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5596 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5597 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005598
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005599 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005600 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00005601 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005602 TLI.getPointerTy()));
5603 AsmNodeOperands.push_back(InOperandVal);
5604 break;
5605 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005606
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005607 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5608 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5609 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005610 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005611 "Don't know how to handle indirect register inputs yet!");
5612
5613 // Copy the input into the appropriate registers.
Evan Cheng8112b532010-02-10 01:21:02 +00005614 if (OpInfo.AssignedRegs.Regs.empty() ||
Dan Gohman7451d3e2010-05-29 17:03:36 +00005615 !OpInfo.AssignedRegs.areValueTypesLegal(TLI))
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005616 report_fatal_error("Couldn't allocate input reg for constraint '" +
5617 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005618
Dale Johannesen66978ee2009-01-31 02:22:37 +00005619 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005620 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005621
Chris Lattnerdecc2672010-04-07 05:20:54 +00005622 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005623 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005624 break;
5625 }
5626 case InlineAsm::isClobber: {
5627 // Add the clobbered value to the operand list, so that the register
5628 // allocator is aware that the physreg got clobbered.
5629 if (!OpInfo.AssignedRegs.Regs.empty())
Chris Lattnerdecc2672010-04-07 05:20:54 +00005630 OpInfo.AssignedRegs.AddInlineAsmOperands(
5631 InlineAsm::Kind_RegDefEarlyClobber,
Bill Wendling46ada192010-03-02 01:55:18 +00005632 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005633 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005634 break;
5635 }
5636 }
5637 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005638
Chris Lattnerdecc2672010-04-07 05:20:54 +00005639 // Finish up input operands. Set the input chain and add the flag last.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005640 AsmNodeOperands[0] = Chain;
5641 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005642
Dale Johannesen66978ee2009-01-31 02:22:37 +00005643 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00005644 DAG.getVTList(MVT::Other, MVT::Flag),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005645 &AsmNodeOperands[0], AsmNodeOperands.size());
5646 Flag = Chain.getValue(1);
5647
5648 // If this asm returns a register value, copy the result from that register
5649 // and set it as the value of the call.
5650 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00005651 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005652 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005653
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005654 // FIXME: Why don't we do this for inline asms with MRVs?
5655 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00005656 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005657
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005658 // If any of the results of the inline asm is a vector, it may have the
5659 // wrong width/num elts. This can happen for register classes that can
5660 // contain multiple different value types. The preg or vreg allocated may
5661 // not have the same VT as was expected. Convert it to the right type
5662 // with bit_convert.
5663 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005664 Val = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005665 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005666
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005667 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005668 ResultType.isInteger() && Val.getValueType().isInteger()) {
5669 // If a result value was tied to an input value, the computed result may
5670 // have a wider width than the expected result. Extract the relevant
5671 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00005672 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005673 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005674
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005675 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00005676 }
Dan Gohman95915732008-10-18 01:03:45 +00005677
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005678 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00005679 // Don't need to use this as a chain in this case.
5680 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
5681 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005682 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005683
Dan Gohman46510a72010-04-15 01:51:59 +00005684 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005685
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005686 // Process indirect outputs, first output all of the flagged copies out of
5687 // physregs.
5688 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
5689 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00005690 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00005691 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005692 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005693 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
5694 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005695
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005696 // Emit the non-flagged stores from the physregs.
5697 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00005698 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
5699 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
5700 StoresToEmit[i].first,
5701 getValue(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00005702 StoresToEmit[i].second, 0,
5703 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00005704 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00005705 }
5706
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005707 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00005708 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005709 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00005710
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005711 DAG.setRoot(Chain);
5712}
5713
Dan Gohman46510a72010-04-15 01:51:59 +00005714void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005715 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
5716 MVT::Other, getRoot(),
Eric Christopher551754c2010-04-16 23:37:20 +00005717 getValue(I.getOperand(1)),
5718 DAG.getSrcValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005719}
5720
Dan Gohman46510a72010-04-15 01:51:59 +00005721void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Dale Johannesena04b7572009-02-03 23:04:43 +00005722 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
5723 getRoot(), getValue(I.getOperand(0)),
5724 DAG.getSrcValue(I.getOperand(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005725 setValue(&I, V);
5726 DAG.setRoot(V.getValue(1));
5727}
5728
Dan Gohman46510a72010-04-15 01:51:59 +00005729void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005730 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
5731 MVT::Other, getRoot(),
Eric Christopher551754c2010-04-16 23:37:20 +00005732 getValue(I.getOperand(1)),
5733 DAG.getSrcValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005734}
5735
Dan Gohman46510a72010-04-15 01:51:59 +00005736void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005737 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
5738 MVT::Other, getRoot(),
5739 getValue(I.getOperand(1)),
Eric Christopher551754c2010-04-16 23:37:20 +00005740 getValue(I.getOperand(2)),
5741 DAG.getSrcValue(I.getOperand(1)),
5742 DAG.getSrcValue(I.getOperand(2))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005743}
5744
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005745/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00005746/// implementation, which just calls LowerCall.
5747/// FIXME: When all targets are
5748/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005749std::pair<SDValue, SDValue>
5750TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
5751 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005752 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00005753 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005754 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005755 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00005756 ArgListTy &Args, SelectionDAG &DAG,
5757 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005758 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005759 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005760 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00005761 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005762 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
5763 for (unsigned Value = 0, NumValues = ValueVTs.size();
5764 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005765 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00005766 const Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005767 SDValue Op = SDValue(Args[i].Node.getNode(),
5768 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005769 ISD::ArgFlagsTy Flags;
5770 unsigned OriginalAlignment =
5771 getTargetData()->getABITypeAlignment(ArgTy);
5772
5773 if (Args[i].isZExt)
5774 Flags.setZExt();
5775 if (Args[i].isSExt)
5776 Flags.setSExt();
5777 if (Args[i].isInReg)
5778 Flags.setInReg();
5779 if (Args[i].isSRet)
5780 Flags.setSRet();
5781 if (Args[i].isByVal) {
5782 Flags.setByVal();
5783 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
5784 const Type *ElementTy = Ty->getElementType();
5785 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sands777d2302009-05-09 07:06:46 +00005786 unsigned FrameSize = getTargetData()->getTypeAllocSize(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005787 // For ByVal, alignment should come from FE. BE will guess if this
5788 // info is not there but there are cases it cannot get right.
5789 if (Args[i].Alignment)
5790 FrameAlign = Args[i].Alignment;
5791 Flags.setByValAlign(FrameAlign);
5792 Flags.setByValSize(FrameSize);
5793 }
5794 if (Args[i].isNest)
5795 Flags.setNest();
5796 Flags.setOrigAlign(OriginalAlignment);
5797
Owen Anderson23b9b192009-08-12 00:36:31 +00005798 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
5799 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005800 SmallVector<SDValue, 4> Parts(NumParts);
5801 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
5802
5803 if (Args[i].isSExt)
5804 ExtendKind = ISD::SIGN_EXTEND;
5805 else if (Args[i].isZExt)
5806 ExtendKind = ISD::ZERO_EXTEND;
5807
Bill Wendling46ada192010-03-02 01:55:18 +00005808 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00005809 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005810
Dan Gohman98ca4f22009-08-05 01:29:28 +00005811 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005812 // if it isn't first piece, alignment must be 1
Dan Gohman98ca4f22009-08-05 01:29:28 +00005813 ISD::OutputArg MyFlags(Flags, Parts[j], i < NumFixedArgs);
5814 if (NumParts > 1 && j == 0)
5815 MyFlags.Flags.setSplit();
5816 else if (j != 0)
5817 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005818
Dan Gohman98ca4f22009-08-05 01:29:28 +00005819 Outs.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005820 }
5821 }
5822 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005823
Dan Gohman98ca4f22009-08-05 01:29:28 +00005824 // Handle the incoming return values from the call.
5825 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00005826 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005827 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005828 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00005829 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00005830 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
5831 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005832 for (unsigned i = 0; i != NumRegs; ++i) {
5833 ISD::InputArg MyFlags;
5834 MyFlags.VT = RegisterVT;
5835 MyFlags.Used = isReturnValueUsed;
5836 if (RetSExt)
5837 MyFlags.Flags.setSExt();
5838 if (RetZExt)
5839 MyFlags.Flags.setZExt();
5840 if (isInreg)
5841 MyFlags.Flags.setInReg();
5842 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005843 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005844 }
5845
Dan Gohman98ca4f22009-08-05 01:29:28 +00005846 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00005847 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005848 Outs, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00005849
5850 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00005851 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00005852 "LowerCall didn't return a valid chain!");
5853 assert((!isTailCall || InVals.empty()) &&
5854 "LowerCall emitted a return value for a tail call!");
5855 assert((isTailCall || InVals.size() == Ins.size()) &&
5856 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00005857
5858 // For a tail call, the return value is merely live-out and there aren't
5859 // any nodes in the DAG representing it. Return a special value to
5860 // indicate that a tail call has been emitted and no more Instructions
5861 // should be processed in the current block.
5862 if (isTailCall) {
5863 DAG.setRoot(Chain);
5864 return std::make_pair(SDValue(), SDValue());
5865 }
5866
Evan Chengaf1871f2010-03-11 19:38:18 +00005867 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
5868 assert(InVals[i].getNode() &&
5869 "LowerCall emitted a null value!");
5870 assert(Ins[i].VT == InVals[i].getValueType() &&
5871 "LowerCall emitted a value with the wrong type!");
5872 });
5873
Dan Gohman98ca4f22009-08-05 01:29:28 +00005874 // Collect the legal value parts into potentially illegal values
5875 // that correspond to the original function's return values.
5876 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5877 if (RetSExt)
5878 AssertOp = ISD::AssertSext;
5879 else if (RetZExt)
5880 AssertOp = ISD::AssertZext;
5881 SmallVector<SDValue, 4> ReturnValues;
5882 unsigned CurReg = 0;
5883 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00005884 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00005885 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
5886 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005887
Bill Wendling46ada192010-03-02 01:55:18 +00005888 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00005889 NumRegs, RegisterVT, VT,
5890 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00005891 CurReg += NumRegs;
5892 }
5893
5894 // For a function returning void, there is no return value. We can't create
5895 // such a node, so we just return a null return value in that case. In
5896 // that case, nothing will actualy look at the value.
5897 if (ReturnValues.empty())
5898 return std::make_pair(SDValue(), Chain);
5899
5900 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
5901 DAG.getVTList(&RetTys[0], RetTys.size()),
5902 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005903 return std::make_pair(Res, Chain);
5904}
5905
Duncan Sands9fbc7e22009-01-21 09:00:29 +00005906void TargetLowering::LowerOperationWrapper(SDNode *N,
5907 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005908 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00005909 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00005910 if (Res.getNode())
5911 Results.push_back(Res);
5912}
5913
Dan Gohmand858e902010-04-17 15:26:15 +00005914SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00005915 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005916 return SDValue();
5917}
5918
Dan Gohman46510a72010-04-15 01:51:59 +00005919void
5920SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohmanfaeb0e72010-06-21 15:13:54 +00005921 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005922 assert((Op.getOpcode() != ISD::CopyFromReg ||
5923 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
5924 "Copy from a reg to the same reg!");
5925 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
5926
Owen Anderson23b9b192009-08-12 00:36:31 +00005927 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005928 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00005929 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005930 PendingExports.push_back(Chain);
5931}
5932
5933#include "llvm/CodeGen/SelectionDAGISel.h"
5934
Dan Gohman46510a72010-04-15 01:51:59 +00005935void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005936 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00005937 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00005938 SelectionDAG &DAG = SDB->DAG;
Dan Gohman98ca4f22009-08-05 01:29:28 +00005939 SDValue OldRoot = DAG.getRoot();
Dan Gohman2048b852009-11-23 18:04:58 +00005940 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00005941 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005942 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005943
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00005944 // Check whether the function can return without sret-demotion.
5945 SmallVector<EVT, 4> OutVTs;
5946 SmallVector<ISD::ArgFlagsTy, 4> OutsFlags;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005947 getReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005948 OutVTs, OutsFlags, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005949
Dan Gohman7451d3e2010-05-29 17:03:36 +00005950 FuncInfo->CanLowerReturn = TLI.CanLowerReturn(F.getCallingConv(),
5951 F.isVarArg(),
5952 OutVTs, OutsFlags, DAG);
5953 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005954 // Put in an sret pointer parameter before all the other parameters.
5955 SmallVector<EVT, 1> ValueVTs;
5956 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
5957
5958 // NOTE: Assuming that a pointer will never break down to more than one VT
5959 // or one register.
5960 ISD::ArgFlagsTy Flags;
5961 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00005962 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005963 ISD::InputArg RetArg(Flags, RegisterVT, true);
5964 Ins.push_back(RetArg);
5965 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00005966
Dan Gohman98ca4f22009-08-05 01:29:28 +00005967 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005968 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00005969 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00005970 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00005971 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00005972 ComputeValueVTs(TLI, I->getType(), ValueVTs);
5973 bool isArgValueUsed = !I->use_empty();
5974 for (unsigned Value = 0, NumValues = ValueVTs.size();
5975 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005976 EVT VT = ValueVTs[Value];
Owen Anderson1d0be152009-08-13 21:58:54 +00005977 const Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00005978 ISD::ArgFlagsTy Flags;
5979 unsigned OriginalAlignment =
5980 TD->getABITypeAlignment(ArgTy);
5981
5982 if (F.paramHasAttr(Idx, Attribute::ZExt))
5983 Flags.setZExt();
5984 if (F.paramHasAttr(Idx, Attribute::SExt))
5985 Flags.setSExt();
5986 if (F.paramHasAttr(Idx, Attribute::InReg))
5987 Flags.setInReg();
5988 if (F.paramHasAttr(Idx, Attribute::StructRet))
5989 Flags.setSRet();
5990 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
5991 Flags.setByVal();
5992 const PointerType *Ty = cast<PointerType>(I->getType());
5993 const Type *ElementTy = Ty->getElementType();
5994 unsigned FrameAlign = TLI.getByValTypeAlignment(ElementTy);
5995 unsigned FrameSize = TD->getTypeAllocSize(ElementTy);
5996 // For ByVal, alignment should be passed from FE. BE will guess if
5997 // this info is not there but there are cases it cannot get right.
5998 if (F.getParamAlignment(Idx))
5999 FrameAlign = F.getParamAlignment(Idx);
6000 Flags.setByValAlign(FrameAlign);
6001 Flags.setByValSize(FrameSize);
6002 }
6003 if (F.paramHasAttr(Idx, Attribute::Nest))
6004 Flags.setNest();
6005 Flags.setOrigAlign(OriginalAlignment);
6006
Owen Anderson23b9b192009-08-12 00:36:31 +00006007 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6008 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006009 for (unsigned i = 0; i != NumRegs; ++i) {
6010 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6011 if (NumRegs > 1 && i == 0)
6012 MyFlags.Flags.setSplit();
6013 // if it isn't first piece, alignment must be 1
6014 else if (i > 0)
6015 MyFlags.Flags.setOrigAlign(1);
6016 Ins.push_back(MyFlags);
6017 }
6018 }
6019 }
6020
6021 // Call the target to set up the argument values.
6022 SmallVector<SDValue, 8> InVals;
6023 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6024 F.isVarArg(), Ins,
6025 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006026
6027 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006028 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006029 "LowerFormalArguments didn't return a valid chain!");
6030 assert(InVals.size() == Ins.size() &&
6031 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006032 DEBUG({
6033 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6034 assert(InVals[i].getNode() &&
6035 "LowerFormalArguments emitted a null value!");
6036 assert(Ins[i].VT == InVals[i].getValueType() &&
6037 "LowerFormalArguments emitted a value with the wrong type!");
6038 }
6039 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006040
Dan Gohman5e866062009-08-06 15:37:27 +00006041 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006042 DAG.setRoot(NewRoot);
6043
6044 // Set up the argument values.
6045 unsigned i = 0;
6046 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006047 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006048 // Create a virtual register for the sret pointer, and put in a copy
6049 // from the sret argument into it.
6050 SmallVector<EVT, 1> ValueVTs;
6051 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6052 EVT VT = ValueVTs[0];
6053 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6054 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006055 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006056 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006057
Dan Gohman2048b852009-11-23 18:04:58 +00006058 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006059 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6060 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006061 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006062 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6063 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006064 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006065
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006066 // i indexes lowered arguments. Bump it past the hidden sret argument.
6067 // Idx indexes LLVM arguments. Don't touch it.
6068 ++i;
6069 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006070
Dan Gohman46510a72010-04-15 01:51:59 +00006071 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006072 ++I, ++Idx) {
6073 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006074 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006075 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006076 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006077
6078 // If this argument is unused then remember its value. It is used to generate
6079 // debugging information.
6080 if (I->use_empty() && NumValues)
6081 SDB->setUnusedArgValue(I, InVals[i]);
6082
Dan Gohman98ca4f22009-08-05 01:29:28 +00006083 for (unsigned Value = 0; Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006084 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006085 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6086 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006087
6088 if (!I->use_empty()) {
6089 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6090 if (F.paramHasAttr(Idx, Attribute::SExt))
6091 AssertOp = ISD::AssertSext;
6092 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6093 AssertOp = ISD::AssertZext;
6094
Bill Wendling46ada192010-03-02 01:55:18 +00006095 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006096 NumParts, PartVT, VT,
6097 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006098 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006099
Dan Gohman98ca4f22009-08-05 01:29:28 +00006100 i += NumParts;
6101 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006102
Dan Gohman98ca4f22009-08-05 01:29:28 +00006103 if (!I->use_empty()) {
Evan Cheng8e36a5c2010-03-29 21:27:30 +00006104 SDValue Res;
6105 if (!ArgValues.empty())
6106 Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6107 SDB->getCurDebugLoc());
Bill Wendling3ea3c242009-12-22 02:10:19 +00006108 SDB->setValue(I, Res);
6109
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006110 // If this argument is live outside of the entry block, insert a copy from
6111 // whereever we got it to the vreg that other BB's will reference it as.
Dan Gohman2048b852009-11-23 18:04:58 +00006112 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006113 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006114 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006115
Dan Gohman98ca4f22009-08-05 01:29:28 +00006116 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006117
6118 // Finally, if the target has anything special to do, allow it to do so.
6119 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006120 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006121}
6122
6123/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6124/// ensure constants are generated when needed. Remember the virtual registers
6125/// that need to be added to the Machine PHI nodes as input. We cannot just
6126/// directly add them, because expansion might result in multiple MBB's for one
6127/// BB. As such, the start of the BB might correspond to a different MBB than
6128/// the end.
6129///
6130void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006131SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006132 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006133
6134 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6135
6136 // Check successor nodes' PHI nodes that expect a constant to be available
6137 // from this block.
6138 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006139 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006140 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006141 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006142
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006143 // If this terminator has multiple identical successors (common for
6144 // switches), only handle each succ once.
6145 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006146
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006147 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006148
6149 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6150 // nodes and Machine PHI nodes, but the incoming operands have not been
6151 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006152 for (BasicBlock::const_iterator I = SuccBB->begin();
6153 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006154 // Ignore dead phi's.
6155 if (PN->use_empty()) continue;
6156
6157 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006158 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006159
Dan Gohman46510a72010-04-15 01:51:59 +00006160 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006161 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006162 if (RegOut == 0) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006163 RegOut = FuncInfo.CreateRegForValue(C);
6164 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006165 }
6166 Reg = RegOut;
6167 } else {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006168 Reg = FuncInfo.ValueMap[PHIOp];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006169 if (Reg == 0) {
6170 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006171 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006172 "Didn't codegen value into a register!??");
Dan Gohmanf81eca02010-04-22 20:46:50 +00006173 Reg = FuncInfo.CreateRegForValue(PHIOp);
6174 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006175 }
6176 }
6177
6178 // Remember that this register needs to added to the machine PHI node as
6179 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006180 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006181 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6182 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006183 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006184 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006185 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006186 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006187 Reg += NumRegisters;
6188 }
6189 }
6190 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006191 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006192}