blob: ba403e22ce3524cc38eb4f0663b5e7f3f6e483ef [file] [log] [blame]
Misha Brukman2a8350a2005-02-05 02:24:26 +00001//===- AlphaInstrInfo.cpp - Alpha Instruction Information -------*- C++ -*-===//
Misha Brukman4633f1c2005-04-21 23:13:11 +00002//
Andrew Lenharth304d0f32005-01-22 23:41:55 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman4633f1c2005-04-21 23:13:11 +00007//
Andrew Lenharth304d0f32005-01-22 23:41:55 +00008//===----------------------------------------------------------------------===//
9//
10// This file contains the Alpha implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "Alpha.h"
15#include "AlphaInstrInfo.h"
Dan Gohman99114052009-06-03 20:30:14 +000016#include "AlphaMachineFunctionInfo.h"
Andrew Lenharth304d0f32005-01-22 23:41:55 +000017#include "AlphaGenInstrInfo.inc"
Dan Gohman99114052009-06-03 20:30:14 +000018#include "llvm/CodeGen/MachineRegisterInfo.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Dan Gohmand68a0762009-01-05 17:59:02 +000020#include "llvm/ADT/SmallVector.h"
Andrew Lenharth304d0f32005-01-22 23:41:55 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
Torok Edwin804e0fe2009-07-08 19:04:27 +000022#include "llvm/Support/ErrorHandling.h"
Andrew Lenharth304d0f32005-01-22 23:41:55 +000023using namespace llvm;
24
25AlphaInstrInfo::AlphaInstrInfo()
Chris Lattner64105522008-01-01 01:03:04 +000026 : TargetInstrInfoImpl(AlphaInsts, array_lengthof(AlphaInsts)),
Evan Cheng7ce45782006-11-13 23:36:35 +000027 RI(*this) { }
Andrew Lenharth304d0f32005-01-22 23:41:55 +000028
29
30bool AlphaInstrInfo::isMoveInstr(const MachineInstr& MI,
Evan Cheng04ee5a12009-01-20 19:12:24 +000031 unsigned& sourceReg, unsigned& destReg,
32 unsigned& SrcSR, unsigned& DstSR) const {
Chris Lattnercc8cd0c2008-01-07 02:48:55 +000033 unsigned oc = MI.getOpcode();
Andrew Lenharth6bbf6b02006-10-31 23:46:56 +000034 if (oc == Alpha::BISr ||
Andrew Lenharthddc877c2006-03-09 18:18:51 +000035 oc == Alpha::CPYSS ||
36 oc == Alpha::CPYST ||
37 oc == Alpha::CPYSSt ||
38 oc == Alpha::CPYSTs) {
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +000039 // or r1, r2, r2
40 // cpys(s|t) r1 r2 r2
Evan Cheng1e3417292007-04-25 07:12:14 +000041 assert(MI.getNumOperands() >= 3 &&
Dan Gohmand735b802008-10-03 15:45:36 +000042 MI.getOperand(0).isReg() &&
43 MI.getOperand(1).isReg() &&
44 MI.getOperand(2).isReg() &&
Andrew Lenharth304d0f32005-01-22 23:41:55 +000045 "invalid Alpha BIS instruction!");
46 if (MI.getOperand(1).getReg() == MI.getOperand(2).getReg()) {
47 sourceReg = MI.getOperand(1).getReg();
48 destReg = MI.getOperand(0).getReg();
Evan Cheng04ee5a12009-01-20 19:12:24 +000049 SrcSR = DstSR = 0;
Andrew Lenharth304d0f32005-01-22 23:41:55 +000050 return true;
51 }
52 }
53 return false;
54}
Chris Lattner40839602006-02-02 20:12:32 +000055
56unsigned
Dan Gohmancbad42c2008-11-18 19:49:32 +000057AlphaInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
58 int &FrameIndex) const {
Chris Lattner40839602006-02-02 20:12:32 +000059 switch (MI->getOpcode()) {
60 case Alpha::LDL:
61 case Alpha::LDQ:
62 case Alpha::LDBU:
63 case Alpha::LDWU:
64 case Alpha::LDS:
65 case Alpha::LDT:
Dan Gohmand735b802008-10-03 15:45:36 +000066 if (MI->getOperand(1).isFI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000067 FrameIndex = MI->getOperand(1).getIndex();
Chris Lattner40839602006-02-02 20:12:32 +000068 return MI->getOperand(0).getReg();
69 }
70 break;
71 }
72 return 0;
73}
74
Andrew Lenharth133d3102006-02-03 03:07:37 +000075unsigned
Dan Gohmancbad42c2008-11-18 19:49:32 +000076AlphaInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
77 int &FrameIndex) const {
Andrew Lenharth133d3102006-02-03 03:07:37 +000078 switch (MI->getOpcode()) {
79 case Alpha::STL:
80 case Alpha::STQ:
81 case Alpha::STB:
82 case Alpha::STW:
83 case Alpha::STS:
84 case Alpha::STT:
Dan Gohmand735b802008-10-03 15:45:36 +000085 if (MI->getOperand(1).isFI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000086 FrameIndex = MI->getOperand(1).getIndex();
Andrew Lenharth133d3102006-02-03 03:07:37 +000087 return MI->getOperand(0).getReg();
88 }
89 break;
90 }
91 return 0;
92}
93
Andrew Lenharthf81173f2006-10-31 16:49:55 +000094static bool isAlphaIntCondCode(unsigned Opcode) {
95 switch (Opcode) {
96 case Alpha::BEQ:
97 case Alpha::BNE:
98 case Alpha::BGE:
99 case Alpha::BGT:
100 case Alpha::BLE:
101 case Alpha::BLT:
102 case Alpha::BLBC:
103 case Alpha::BLBS:
104 return true;
105 default:
106 return false;
107 }
108}
109
Owen Anderson44eb65c2008-08-14 22:49:33 +0000110unsigned AlphaInstrInfo::InsertBranch(MachineBasicBlock &MBB,
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000111 MachineBasicBlock *TBB,
112 MachineBasicBlock *FBB,
Owen Anderson44eb65c2008-08-14 22:49:33 +0000113 const SmallVectorImpl<MachineOperand> &Cond) const {
Dale Johannesen01b36e62009-02-13 02:30:42 +0000114 // FIXME this should probably have a DebugLoc argument
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000115 DebugLoc dl;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000116 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
117 assert((Cond.size() == 2 || Cond.size() == 0) &&
118 "Alpha branch conditions have two components!");
119
120 // One-way branch.
121 if (FBB == 0) {
122 if (Cond.empty()) // Unconditional branch
Dale Johannesen01b36e62009-02-13 02:30:42 +0000123 BuildMI(&MBB, dl, get(Alpha::BR)).addMBB(TBB);
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000124 else // Conditional branch
125 if (isAlphaIntCondCode(Cond[0].getImm()))
Dale Johannesen01b36e62009-02-13 02:30:42 +0000126 BuildMI(&MBB, dl, get(Alpha::COND_BRANCH_I))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000127 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
128 else
Dale Johannesen01b36e62009-02-13 02:30:42 +0000129 BuildMI(&MBB, dl, get(Alpha::COND_BRANCH_F))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000130 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000131 return 1;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000132 }
133
134 // Two-way Conditional Branch.
135 if (isAlphaIntCondCode(Cond[0].getImm()))
Dale Johannesen01b36e62009-02-13 02:30:42 +0000136 BuildMI(&MBB, dl, get(Alpha::COND_BRANCH_I))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000137 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
138 else
Dale Johannesen01b36e62009-02-13 02:30:42 +0000139 BuildMI(&MBB, dl, get(Alpha::COND_BRANCH_F))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000140 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Dale Johannesen01b36e62009-02-13 02:30:42 +0000141 BuildMI(&MBB, dl, get(Alpha::BR)).addMBB(FBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000142 return 2;
Rafael Espindola3d7d39a2006-10-24 17:07:11 +0000143}
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000144
Owen Anderson940f83e2008-08-26 18:03:31 +0000145bool AlphaInstrInfo::copyRegToReg(MachineBasicBlock &MBB,
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000146 MachineBasicBlock::iterator MI,
147 unsigned DestReg, unsigned SrcReg,
148 const TargetRegisterClass *DestRC,
149 const TargetRegisterClass *SrcRC) const {
Owen Andersond10fd972007-12-31 06:32:00 +0000150 //cerr << "copyRegToReg " << DestReg << " <- " << SrcReg << "\n";
151 if (DestRC != SrcRC) {
Owen Anderson940f83e2008-08-26 18:03:31 +0000152 // Not yet supported!
153 return false;
Owen Andersond10fd972007-12-31 06:32:00 +0000154 }
155
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000156 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000157 if (MI != MBB.end()) DL = MI->getDebugLoc();
158
Owen Andersond10fd972007-12-31 06:32:00 +0000159 if (DestRC == Alpha::GPRCRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000160 BuildMI(MBB, MI, DL, get(Alpha::BISr), DestReg)
161 .addReg(SrcReg)
162 .addReg(SrcReg);
Owen Andersond10fd972007-12-31 06:32:00 +0000163 } else if (DestRC == Alpha::F4RCRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000164 BuildMI(MBB, MI, DL, get(Alpha::CPYSS), DestReg)
165 .addReg(SrcReg)
166 .addReg(SrcReg);
Owen Andersond10fd972007-12-31 06:32:00 +0000167 } else if (DestRC == Alpha::F8RCRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000168 BuildMI(MBB, MI, DL, get(Alpha::CPYST), DestReg)
169 .addReg(SrcReg)
170 .addReg(SrcReg);
Owen Andersond10fd972007-12-31 06:32:00 +0000171 } else {
Owen Anderson940f83e2008-08-26 18:03:31 +0000172 // Attempt to copy register that is not GPR or FPR
173 return false;
Owen Andersond10fd972007-12-31 06:32:00 +0000174 }
Owen Anderson940f83e2008-08-26 18:03:31 +0000175
176 return true;
Owen Andersond10fd972007-12-31 06:32:00 +0000177}
178
Owen Andersonf6372aa2008-01-01 21:11:32 +0000179void
180AlphaInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000181 MachineBasicBlock::iterator MI,
182 unsigned SrcReg, bool isKill, int FrameIdx,
183 const TargetRegisterClass *RC) const {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000184 //cerr << "Trying to store " << getPrettyName(SrcReg) << " to "
185 // << FrameIdx << "\n";
186 //BuildMI(MBB, MI, Alpha::WTF, 0).addReg(SrcReg);
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000187
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000188 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000189 if (MI != MBB.end()) DL = MI->getDebugLoc();
190
Owen Andersonf6372aa2008-01-01 21:11:32 +0000191 if (RC == Alpha::F4RCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000192 BuildMI(MBB, MI, DL, get(Alpha::STS))
Bill Wendling587daed2009-05-13 21:33:08 +0000193 .addReg(SrcReg, getKillRegState(isKill))
Owen Andersonf6372aa2008-01-01 21:11:32 +0000194 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
195 else if (RC == Alpha::F8RCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000196 BuildMI(MBB, MI, DL, get(Alpha::STT))
Bill Wendling587daed2009-05-13 21:33:08 +0000197 .addReg(SrcReg, getKillRegState(isKill))
Owen Andersonf6372aa2008-01-01 21:11:32 +0000198 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
199 else if (RC == Alpha::GPRCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000200 BuildMI(MBB, MI, DL, get(Alpha::STQ))
Bill Wendling587daed2009-05-13 21:33:08 +0000201 .addReg(SrcReg, getKillRegState(isKill))
Owen Andersonf6372aa2008-01-01 21:11:32 +0000202 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
203 else
Torok Edwinc23197a2009-07-14 16:55:14 +0000204 llvm_unreachable("Unhandled register class");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000205}
206
Owen Andersonf6372aa2008-01-01 21:11:32 +0000207void
208AlphaInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
209 MachineBasicBlock::iterator MI,
210 unsigned DestReg, int FrameIdx,
211 const TargetRegisterClass *RC) const {
212 //cerr << "Trying to load " << getPrettyName(DestReg) << " to "
213 // << FrameIdx << "\n";
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000214 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000215 if (MI != MBB.end()) DL = MI->getDebugLoc();
216
Owen Andersonf6372aa2008-01-01 21:11:32 +0000217 if (RC == Alpha::F4RCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000218 BuildMI(MBB, MI, DL, get(Alpha::LDS), DestReg)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000219 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
220 else if (RC == Alpha::F8RCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000221 BuildMI(MBB, MI, DL, get(Alpha::LDT), DestReg)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000222 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
223 else if (RC == Alpha::GPRCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000224 BuildMI(MBB, MI, DL, get(Alpha::LDQ), DestReg)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000225 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
226 else
Torok Edwinc23197a2009-07-14 16:55:14 +0000227 llvm_unreachable("Unhandled register class");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000228}
229
Dan Gohmanc54baa22008-12-03 18:43:12 +0000230MachineInstr *AlphaInstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
231 MachineInstr *MI,
Dan Gohman8e8b8a22008-10-16 01:49:15 +0000232 const SmallVectorImpl<unsigned> &Ops,
Dan Gohmanc54baa22008-12-03 18:43:12 +0000233 int FrameIndex) const {
Owen Anderson43dbe052008-01-07 01:35:02 +0000234 if (Ops.size() != 1) return NULL;
235
236 // Make sure this is a reg-reg copy.
237 unsigned Opc = MI->getOpcode();
238
239 MachineInstr *NewMI = NULL;
240 switch(Opc) {
241 default:
242 break;
243 case Alpha::BISr:
244 case Alpha::CPYSS:
245 case Alpha::CPYST:
246 if (MI->getOperand(1).getReg() == MI->getOperand(2).getReg()) {
247 if (Ops[0] == 0) { // move -> store
248 unsigned InReg = MI->getOperand(1).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000249 bool isKill = MI->getOperand(1).isKill();
Evan Cheng2578ba22009-07-01 01:59:31 +0000250 bool isUndef = MI->getOperand(1).isUndef();
Owen Anderson43dbe052008-01-07 01:35:02 +0000251 Opc = (Opc == Alpha::BISr) ? Alpha::STQ :
252 ((Opc == Alpha::CPYSS) ? Alpha::STS : Alpha::STT);
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000253 NewMI = BuildMI(MF, MI->getDebugLoc(), get(Opc))
Evan Cheng2578ba22009-07-01 01:59:31 +0000254 .addReg(InReg, getKillRegState(isKill) | getUndefRegState(isUndef))
Evan Cheng9f1c8312008-07-03 09:09:37 +0000255 .addFrameIndex(FrameIndex)
Owen Anderson43dbe052008-01-07 01:35:02 +0000256 .addReg(Alpha::F31);
257 } else { // load -> move
258 unsigned OutReg = MI->getOperand(0).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000259 bool isDead = MI->getOperand(0).isDead();
Evan Cheng2578ba22009-07-01 01:59:31 +0000260 bool isUndef = MI->getOperand(0).isUndef();
Owen Anderson43dbe052008-01-07 01:35:02 +0000261 Opc = (Opc == Alpha::BISr) ? Alpha::LDQ :
262 ((Opc == Alpha::CPYSS) ? Alpha::LDS : Alpha::LDT);
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000263 NewMI = BuildMI(MF, MI->getDebugLoc(), get(Opc))
Evan Cheng2578ba22009-07-01 01:59:31 +0000264 .addReg(OutReg, RegState::Define | getDeadRegState(isDead) |
265 getUndefRegState(isUndef))
Evan Cheng9f1c8312008-07-03 09:09:37 +0000266 .addFrameIndex(FrameIndex)
Owen Anderson43dbe052008-01-07 01:35:02 +0000267 .addReg(Alpha::F31);
268 }
269 }
270 break;
271 }
Evan Cheng9f1c8312008-07-03 09:09:37 +0000272 return NewMI;
Owen Anderson43dbe052008-01-07 01:35:02 +0000273}
274
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000275static unsigned AlphaRevCondCode(unsigned Opcode) {
276 switch (Opcode) {
277 case Alpha::BEQ: return Alpha::BNE;
278 case Alpha::BNE: return Alpha::BEQ;
279 case Alpha::BGE: return Alpha::BLT;
280 case Alpha::BGT: return Alpha::BLE;
281 case Alpha::BLE: return Alpha::BGT;
282 case Alpha::BLT: return Alpha::BGE;
283 case Alpha::BLBC: return Alpha::BLBS;
284 case Alpha::BLBS: return Alpha::BLBC;
285 case Alpha::FBEQ: return Alpha::FBNE;
286 case Alpha::FBNE: return Alpha::FBEQ;
287 case Alpha::FBGE: return Alpha::FBLT;
288 case Alpha::FBGT: return Alpha::FBLE;
289 case Alpha::FBLE: return Alpha::FBGT;
290 case Alpha::FBLT: return Alpha::FBGE;
291 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000292 llvm_unreachable("Unknown opcode");
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000293 }
Chris Lattnerd27c9912008-03-30 18:22:13 +0000294 return 0; // Not reached
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000295}
296
297// Branch analysis.
298bool AlphaInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
Evan Chengdc54d312009-02-09 07:14:22 +0000299 MachineBasicBlock *&FBB,
300 SmallVectorImpl<MachineOperand> &Cond,
301 bool AllowModify) const {
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000302 // If the block has no terminators, it just falls into the block after it.
303 MachineBasicBlock::iterator I = MBB.end();
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000304 if (I == MBB.begin())
305 return false;
306 --I;
307 while (I->isDebugValue()) {
308 if (I == MBB.begin())
309 return false;
310 --I;
311 }
312 if (!isUnpredicatedTerminator(I))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000313 return false;
314
315 // Get the last instruction in the block.
316 MachineInstr *LastInst = I;
317
318 // If there is only one terminator instruction, process it.
Evan Chengbfd2ec42007-06-08 21:59:56 +0000319 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000320 if (LastInst->getOpcode() == Alpha::BR) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000321 TBB = LastInst->getOperand(0).getMBB();
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000322 return false;
323 } else if (LastInst->getOpcode() == Alpha::COND_BRANCH_I ||
324 LastInst->getOpcode() == Alpha::COND_BRANCH_F) {
325 // Block ends with fall-through condbranch.
Chris Lattner8aa797a2007-12-30 23:10:15 +0000326 TBB = LastInst->getOperand(2).getMBB();
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000327 Cond.push_back(LastInst->getOperand(0));
328 Cond.push_back(LastInst->getOperand(1));
329 return false;
330 }
331 // Otherwise, don't know what this is.
332 return true;
333 }
334
335 // Get the instruction before it if it's a terminator.
336 MachineInstr *SecondLastInst = I;
337
338 // If there are three terminators, we don't know what sort of block this is.
339 if (SecondLastInst && I != MBB.begin() &&
Evan Chengbfd2ec42007-06-08 21:59:56 +0000340 isUnpredicatedTerminator(--I))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000341 return true;
342
343 // If the block ends with Alpha::BR and Alpha::COND_BRANCH_*, handle it.
344 if ((SecondLastInst->getOpcode() == Alpha::COND_BRANCH_I ||
345 SecondLastInst->getOpcode() == Alpha::COND_BRANCH_F) &&
346 LastInst->getOpcode() == Alpha::BR) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000347 TBB = SecondLastInst->getOperand(2).getMBB();
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000348 Cond.push_back(SecondLastInst->getOperand(0));
349 Cond.push_back(SecondLastInst->getOperand(1));
Chris Lattner8aa797a2007-12-30 23:10:15 +0000350 FBB = LastInst->getOperand(0).getMBB();
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000351 return false;
352 }
353
Dale Johannesen13e8b512007-06-13 17:59:52 +0000354 // If the block ends with two Alpha::BRs, handle it. The second one is not
355 // executed, so remove it.
356 if (SecondLastInst->getOpcode() == Alpha::BR &&
357 LastInst->getOpcode() == Alpha::BR) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000358 TBB = SecondLastInst->getOperand(0).getMBB();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000359 I = LastInst;
Evan Chengdc54d312009-02-09 07:14:22 +0000360 if (AllowModify)
361 I->eraseFromParent();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000362 return false;
363 }
364
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000365 // Otherwise, can't handle this.
366 return true;
367}
368
Evan Chengb5cdaa22007-05-18 00:05:48 +0000369unsigned AlphaInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000370 MachineBasicBlock::iterator I = MBB.end();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000371 if (I == MBB.begin()) return 0;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000372 --I;
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000373 while (I->isDebugValue()) {
374 if (I == MBB.begin())
375 return 0;
376 --I;
377 }
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000378 if (I->getOpcode() != Alpha::BR &&
379 I->getOpcode() != Alpha::COND_BRANCH_I &&
380 I->getOpcode() != Alpha::COND_BRANCH_F)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000381 return 0;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000382
383 // Remove the branch.
384 I->eraseFromParent();
385
386 I = MBB.end();
387
Evan Chengb5cdaa22007-05-18 00:05:48 +0000388 if (I == MBB.begin()) return 1;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000389 --I;
390 if (I->getOpcode() != Alpha::COND_BRANCH_I &&
391 I->getOpcode() != Alpha::COND_BRANCH_F)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000392 return 1;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000393
394 // Remove the branch.
395 I->eraseFromParent();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000396 return 2;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000397}
398
399void AlphaInstrInfo::insertNoop(MachineBasicBlock &MBB,
400 MachineBasicBlock::iterator MI) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000401 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000402 if (MI != MBB.end()) DL = MI->getDebugLoc();
403 BuildMI(MBB, MI, DL, get(Alpha::BISr), Alpha::R31)
404 .addReg(Alpha::R31)
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000405 .addReg(Alpha::R31);
406}
407
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000408bool AlphaInstrInfo::
Owen Anderson44eb65c2008-08-14 22:49:33 +0000409ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000410 assert(Cond.size() == 2 && "Invalid Alpha branch opcode!");
411 Cond[0].setImm(AlphaRevCondCode(Cond[0].getImm()));
412 return false;
413}
414
Dan Gohman99114052009-06-03 20:30:14 +0000415/// getGlobalBaseReg - Return a virtual register initialized with the
416/// the global base register value. Output instructions required to
417/// initialize the register in the function entry block, if necessary.
418///
419unsigned AlphaInstrInfo::getGlobalBaseReg(MachineFunction *MF) const {
420 AlphaMachineFunctionInfo *AlphaFI = MF->getInfo<AlphaMachineFunctionInfo>();
421 unsigned GlobalBaseReg = AlphaFI->getGlobalBaseReg();
422 if (GlobalBaseReg != 0)
423 return GlobalBaseReg;
424
425 // Insert the set of GlobalBaseReg into the first MBB of the function
426 MachineBasicBlock &FirstMBB = MF->front();
427 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
428 MachineRegisterInfo &RegInfo = MF->getRegInfo();
429 const TargetInstrInfo *TII = MF->getTarget().getInstrInfo();
430
431 GlobalBaseReg = RegInfo.createVirtualRegister(&Alpha::GPRCRegClass);
432 bool Ok = TII->copyRegToReg(FirstMBB, MBBI, GlobalBaseReg, Alpha::R29,
433 &Alpha::GPRCRegClass, &Alpha::GPRCRegClass);
434 assert(Ok && "Couldn't assign to global base register!");
Duncan Sands8d8628a2009-07-03 16:03:33 +0000435 Ok = Ok; // Silence warning when assertions are turned off.
Dan Gohman99114052009-06-03 20:30:14 +0000436 RegInfo.addLiveIn(Alpha::R29);
437
438 AlphaFI->setGlobalBaseReg(GlobalBaseReg);
439 return GlobalBaseReg;
440}
441
442/// getGlobalRetAddr - Return a virtual register initialized with the
443/// the global base register value. Output instructions required to
444/// initialize the register in the function entry block, if necessary.
445///
446unsigned AlphaInstrInfo::getGlobalRetAddr(MachineFunction *MF) const {
447 AlphaMachineFunctionInfo *AlphaFI = MF->getInfo<AlphaMachineFunctionInfo>();
448 unsigned GlobalRetAddr = AlphaFI->getGlobalRetAddr();
449 if (GlobalRetAddr != 0)
450 return GlobalRetAddr;
451
452 // Insert the set of GlobalRetAddr into the first MBB of the function
453 MachineBasicBlock &FirstMBB = MF->front();
454 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
455 MachineRegisterInfo &RegInfo = MF->getRegInfo();
456 const TargetInstrInfo *TII = MF->getTarget().getInstrInfo();
457
458 GlobalRetAddr = RegInfo.createVirtualRegister(&Alpha::GPRCRegClass);
459 bool Ok = TII->copyRegToReg(FirstMBB, MBBI, GlobalRetAddr, Alpha::R26,
460 &Alpha::GPRCRegClass, &Alpha::GPRCRegClass);
461 assert(Ok && "Couldn't assign to global return address register!");
Duncan Sands8d8628a2009-07-03 16:03:33 +0000462 Ok = Ok; // Silence warning when assertions are turned off.
Dan Gohman99114052009-06-03 20:30:14 +0000463 RegInfo.addLiveIn(Alpha::R26);
464
465 AlphaFI->setGlobalRetAddr(GlobalRetAddr);
466 return GlobalRetAddr;
467}