blob: dbd3c24dc1cd06fc354afda357119438a76a786c [file] [log] [blame]
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001//===- MipsInstrInfo.cpp - Mips Instruction Information ---------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the Mips implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014#include "MipsInstrInfo.h"
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +000015#include "MipsTargetMachine.h"
Dan Gohman99114052009-06-03 20:30:14 +000016#include "MipsMachineFunction.h"
Owen Anderson718cb662007-09-07 04:06:50 +000017#include "llvm/ADT/STLExtras.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman99114052009-06-03 20:30:14 +000019#include "llvm/CodeGen/MachineRegisterInfo.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000020#include "llvm/Support/ErrorHandling.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021#include "MipsGenInstrInfo.inc"
22
23using namespace llvm;
24
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000025MipsInstrInfo::MipsInstrInfo(MipsTargetMachine &tm)
Chris Lattner64105522008-01-01 01:03:04 +000026 : TargetInstrInfoImpl(MipsInsts, array_lengthof(MipsInsts)),
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +000027 TM(tm), RI(*TM.getSubtargetImpl(), *this) {}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000028
29static bool isZeroImm(const MachineOperand &op) {
Dan Gohmand735b802008-10-03 15:45:36 +000030 return op.isImm() && op.getImm() == 0;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000031}
32
33/// Return true if the instruction is a register to register move and
34/// leave the source and dest operands in the passed parameters.
35bool MipsInstrInfo::
Evan Cheng04ee5a12009-01-20 19:12:24 +000036isMoveInstr(const MachineInstr &MI, unsigned &SrcReg, unsigned &DstReg,
37 unsigned &SrcSubIdx, unsigned &DstSubIdx) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000038{
Evan Cheng04ee5a12009-01-20 19:12:24 +000039 SrcSubIdx = DstSubIdx = 0; // No sub-registers.
40
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000041 // addu $dst, $src, $zero || addu $dst, $zero, $src
42 // or $dst, $src, $zero || or $dst, $zero, $src
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000043 if ((MI.getOpcode() == Mips::ADDu) || (MI.getOpcode() == Mips::OR)) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000044 if (MI.getOperand(1).getReg() == Mips::ZERO) {
45 DstReg = MI.getOperand(0).getReg();
46 SrcReg = MI.getOperand(2).getReg();
47 return true;
48 } else if (MI.getOperand(2).getReg() == Mips::ZERO) {
49 DstReg = MI.getOperand(0).getReg();
50 SrcReg = MI.getOperand(1).getReg();
51 return true;
52 }
53 }
54
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000055 // mov $fpDst, $fpSrc
56 // mfc $gpDst, $fpSrc
57 // mtc $fpDst, $gpSrc
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000058 if (MI.getOpcode() == Mips::FMOV_S32 ||
59 MI.getOpcode() == Mips::FMOV_D32 ||
60 MI.getOpcode() == Mips::MFC1 ||
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +000061 MI.getOpcode() == Mips::MTC1 ||
62 MI.getOpcode() == Mips::MOVCCRToCCR) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000063 DstReg = MI.getOperand(0).getReg();
64 SrcReg = MI.getOperand(1).getReg();
65 return true;
66 }
67
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000068 // addiu $dst, $src, 0
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000069 if (MI.getOpcode() == Mips::ADDiu) {
Dan Gohmand735b802008-10-03 15:45:36 +000070 if ((MI.getOperand(1).isReg()) && (isZeroImm(MI.getOperand(2)))) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000071 DstReg = MI.getOperand(0).getReg();
72 SrcReg = MI.getOperand(1).getReg();
73 return true;
74 }
75 }
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +000076
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000077 return false;
78}
79
80/// isLoadFromStackSlot - If the specified machine instruction is a direct
81/// load from a stack slot, return the virtual or physical register number of
82/// the destination along with the FrameIndex of the loaded stack slot. If
83/// not, return 0. This predicate must return 0 if the instruction has
84/// any side effects other than loading from the stack slot.
85unsigned MipsInstrInfo::
Dan Gohmancbad42c2008-11-18 19:49:32 +000086isLoadFromStackSlot(const MachineInstr *MI, int &FrameIndex) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000087{
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000088 if ((MI->getOpcode() == Mips::LW) || (MI->getOpcode() == Mips::LWC1) ||
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000089 (MI->getOpcode() == Mips::LDC1)) {
Dan Gohmand735b802008-10-03 15:45:36 +000090 if ((MI->getOperand(2).isFI()) && // is a stack slot
91 (MI->getOperand(1).isImm()) && // the imm is zero
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000092 (isZeroImm(MI->getOperand(1)))) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000093 FrameIndex = MI->getOperand(2).getIndex();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000094 return MI->getOperand(0).getReg();
95 }
96 }
97
98 return 0;
99}
100
101/// isStoreToStackSlot - If the specified machine instruction is a direct
102/// store to a stack slot, return the virtual or physical register number of
103/// the source reg along with the FrameIndex of the loaded stack slot. If
104/// not, return 0. This predicate must return 0 if the instruction has
105/// any side effects other than storing to the stack slot.
106unsigned MipsInstrInfo::
Dan Gohmancbad42c2008-11-18 19:49:32 +0000107isStoreToStackSlot(const MachineInstr *MI, int &FrameIndex) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000108{
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000109 if ((MI->getOpcode() == Mips::SW) || (MI->getOpcode() == Mips::SWC1) ||
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000110 (MI->getOpcode() == Mips::SDC1)) {
Dan Gohmand735b802008-10-03 15:45:36 +0000111 if ((MI->getOperand(2).isFI()) && // is a stack slot
112 (MI->getOperand(1).isImm()) && // the imm is zero
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000113 (isZeroImm(MI->getOperand(1)))) {
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000114 FrameIndex = MI->getOperand(2).getIndex();
115 return MI->getOperand(0).getReg();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000116 }
117 }
118 return 0;
119}
120
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000121/// insertNoop - If data hazard condition is found insert the target nop
122/// instruction.
123void MipsInstrInfo::
124insertNoop(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI) const
125{
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000126 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000127 if (MI != MBB.end()) DL = MI->getDebugLoc();
128 BuildMI(MBB, MI, DL, get(Mips::NOP));
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000129}
130
Owen Anderson940f83e2008-08-26 18:03:31 +0000131bool MipsInstrInfo::
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000132copyRegToReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
133 unsigned DestReg, unsigned SrcReg,
134 const TargetRegisterClass *DestRC,
135 const TargetRegisterClass *SrcRC) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000136 DebugLoc DL;
Bruno Cardoso Lopesa8173b92009-11-13 18:49:59 +0000137
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000138 if (I != MBB.end()) DL = I->getDebugLoc();
139
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000140 if (DestRC != SrcRC) {
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000141
142 // Copy to/from FCR31 condition register
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000143 if ((DestRC == Mips::CPURegsRegisterClass) &&
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000144 (SrcRC == Mips::CCRRegisterClass))
145 BuildMI(MBB, I, DL, get(Mips::CFC1), DestReg).addReg(SrcReg);
146 else if ((DestRC == Mips::CCRRegisterClass) &&
147 (SrcRC == Mips::CPURegsRegisterClass))
148 BuildMI(MBB, I, DL, get(Mips::CTC1), DestReg).addReg(SrcReg);
149
150 // Moves between coprocessors and cpu
151 else if ((DestRC == Mips::CPURegsRegisterClass) &&
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000152 (SrcRC == Mips::FGR32RegisterClass))
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000153 BuildMI(MBB, I, DL, get(Mips::MFC1), DestReg).addReg(SrcReg);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000154 else if ((DestRC == Mips::FGR32RegisterClass) &&
155 (SrcRC == Mips::CPURegsRegisterClass))
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000156 BuildMI(MBB, I, DL, get(Mips::MTC1), DestReg).addReg(SrcReg);
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000157
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000158 // Move from/to Hi/Lo registers
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000159 else if ((DestRC == Mips::HILORegisterClass) &&
160 (SrcRC == Mips::CPURegsRegisterClass)) {
161 unsigned Opc = (DestReg == Mips::HI) ? Mips::MTHI : Mips::MTLO;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000162 BuildMI(MBB, I, DL, get(Opc), DestReg);
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000163 } else if ((SrcRC == Mips::HILORegisterClass) &&
164 (DestRC == Mips::CPURegsRegisterClass)) {
165 unsigned Opc = (SrcReg == Mips::HI) ? Mips::MFHI : Mips::MFLO;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000166 BuildMI(MBB, I, DL, get(Opc), DestReg);
Bruno Cardoso Lopesa8173b92009-11-13 18:49:59 +0000167 } else
168 // Can't copy this register
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000169 return false;
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000170
Owen Anderson940f83e2008-08-26 18:03:31 +0000171 return true;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000172 }
173
174 if (DestRC == Mips::CPURegsRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000175 BuildMI(MBB, I, DL, get(Mips::ADDu), DestReg).addReg(Mips::ZERO)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000176 .addReg(SrcReg);
177 else if (DestRC == Mips::FGR32RegisterClass)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000178 BuildMI(MBB, I, DL, get(Mips::FMOV_S32), DestReg).addReg(SrcReg);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000179 else if (DestRC == Mips::AFGR64RegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000180 BuildMI(MBB, I, DL, get(Mips::FMOV_D32), DestReg).addReg(SrcReg);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000181 else if (DestRC == Mips::CCRRegisterClass)
182 BuildMI(MBB, I, DL, get(Mips::MOVCCRToCCR), DestReg).addReg(SrcReg);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000183 else
Owen Anderson940f83e2008-08-26 18:03:31 +0000184 // Can't copy this register
185 return false;
186
187 return true;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000188}
189
190void MipsInstrInfo::
191storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000192 unsigned SrcReg, bool isKill, int FI,
Chris Lattnere3a85832009-03-26 05:28:26 +0000193 const TargetRegisterClass *RC) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000194 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000195 if (I != MBB.end()) DL = I->getDebugLoc();
196
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000197 if (RC == Mips::CPURegsRegisterClass)
Bruno Cardoso Lopes302525b2009-11-25 00:36:00 +0000198 BuildMI(MBB, I, DL, get(Mips::SW)).addReg(SrcReg, getKillRegState(isKill))
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000199 .addImm(0).addFrameIndex(FI);
Bruno Cardoso Lopes302525b2009-11-25 00:36:00 +0000200 else if (RC == Mips::FGR32RegisterClass)
201 BuildMI(MBB, I, DL, get(Mips::SWC1)).addReg(SrcReg, getKillRegState(isKill))
202 .addImm(0).addFrameIndex(FI);
203 else if (RC == Mips::AFGR64RegisterClass) {
204 if (!TM.getSubtarget<MipsSubtarget>().isMips1()) {
205 BuildMI(MBB, I, DL, get(Mips::SDC1))
206 .addReg(SrcReg, getKillRegState(isKill))
207 .addImm(0).addFrameIndex(FI);
208 } else {
209 const TargetRegisterInfo *TRI =
210 MBB.getParent()->getTarget().getRegisterInfo();
211 const unsigned *SubSet = TRI->getSubRegisters(SrcReg);
212 BuildMI(MBB, I, DL, get(Mips::SWC1))
213 .addReg(SubSet[0], getKillRegState(isKill))
214 .addImm(0).addFrameIndex(FI);
215 BuildMI(MBB, I, DL, get(Mips::SWC1))
216 .addReg(SubSet[1], getKillRegState(isKill))
217 .addImm(4).addFrameIndex(FI);
218 }
219 } else
220 llvm_unreachable("Register class not handled!");
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000221}
222
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000223void MipsInstrInfo::
224loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
225 unsigned DestReg, int FI,
226 const TargetRegisterClass *RC) const
227{
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000228 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000229 if (I != MBB.end()) DL = I->getDebugLoc();
Bruno Cardoso Lopes302525b2009-11-25 00:36:00 +0000230
231 if (RC == Mips::CPURegsRegisterClass)
232 BuildMI(MBB, I, DL, get(Mips::LW), DestReg).addImm(0).addFrameIndex(FI);
233 else if (RC == Mips::FGR32RegisterClass)
234 BuildMI(MBB, I, DL, get(Mips::LWC1), DestReg).addImm(0).addFrameIndex(FI);
235 else if (RC == Mips::AFGR64RegisterClass) {
236 if (!TM.getSubtarget<MipsSubtarget>().isMips1()) {
237 BuildMI(MBB, I, DL, get(Mips::LDC1), DestReg).addImm(0).addFrameIndex(FI);
238 } else {
239 const TargetRegisterInfo *TRI =
240 MBB.getParent()->getTarget().getRegisterInfo();
241 const unsigned *SubSet = TRI->getSubRegisters(DestReg);
242 BuildMI(MBB, I, DL, get(Mips::LWC1), SubSet[0])
243 .addImm(0).addFrameIndex(FI);
244 BuildMI(MBB, I, DL, get(Mips::LWC1), SubSet[1])
245 .addImm(4).addFrameIndex(FI);
246 }
247 } else
248 llvm_unreachable("Register class not handled!");
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000249}
250
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000251MachineInstr *MipsInstrInfo::
Dan Gohmanc54baa22008-12-03 18:43:12 +0000252foldMemoryOperandImpl(MachineFunction &MF,
253 MachineInstr* MI,
254 const SmallVectorImpl<unsigned> &Ops, int FI) const
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000255{
256 if (Ops.size() != 1) return NULL;
257
258 MachineInstr *NewMI = NULL;
259
260 switch (MI->getOpcode()) {
261 case Mips::ADDu:
Dan Gohmand735b802008-10-03 15:45:36 +0000262 if ((MI->getOperand(0).isReg()) &&
263 (MI->getOperand(1).isReg()) &&
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000264 (MI->getOperand(1).getReg() == Mips::ZERO) &&
Dan Gohmand735b802008-10-03 15:45:36 +0000265 (MI->getOperand(2).isReg())) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000266 if (Ops[0] == 0) { // COPY -> STORE
267 unsigned SrcReg = MI->getOperand(2).getReg();
268 bool isKill = MI->getOperand(2).isKill();
Evan Cheng2578ba22009-07-01 01:59:31 +0000269 bool isUndef = MI->getOperand(2).isUndef();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000270 NewMI = BuildMI(MF, MI->getDebugLoc(), get(Mips::SW))
Evan Cheng2578ba22009-07-01 01:59:31 +0000271 .addReg(SrcReg, getKillRegState(isKill) | getUndefRegState(isUndef))
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000272 .addImm(0).addFrameIndex(FI);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000273 } else { // COPY -> LOAD
274 unsigned DstReg = MI->getOperand(0).getReg();
275 bool isDead = MI->getOperand(0).isDead();
Evan Cheng2578ba22009-07-01 01:59:31 +0000276 bool isUndef = MI->getOperand(0).isUndef();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000277 NewMI = BuildMI(MF, MI->getDebugLoc(), get(Mips::LW))
Evan Cheng2578ba22009-07-01 01:59:31 +0000278 .addReg(DstReg, RegState::Define | getDeadRegState(isDead) |
279 getUndefRegState(isUndef))
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000280 .addImm(0).addFrameIndex(FI);
281 }
282 }
283 break;
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000284 case Mips::FMOV_S32:
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000285 case Mips::FMOV_D32:
Dan Gohmand735b802008-10-03 15:45:36 +0000286 if ((MI->getOperand(0).isReg()) &&
287 (MI->getOperand(1).isReg())) {
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000288 const TargetRegisterClass
289 *RC = RI.getRegClass(MI->getOperand(0).getReg());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000290 unsigned StoreOpc, LoadOpc;
Bruno Cardoso Lopes302525b2009-11-25 00:36:00 +0000291 bool IsMips1 = TM.getSubtarget<MipsSubtarget>().isMips1();
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000292
293 if (RC == Mips::FGR32RegisterClass) {
294 LoadOpc = Mips::LWC1; StoreOpc = Mips::SWC1;
Chris Lattnere3a85832009-03-26 05:28:26 +0000295 } else {
296 assert(RC == Mips::AFGR64RegisterClass);
Bruno Cardoso Lopes302525b2009-11-25 00:36:00 +0000297 // Mips1 doesn't have ldc/sdc instructions.
298 if (IsMips1) break;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000299 LoadOpc = Mips::LDC1; StoreOpc = Mips::SDC1;
Chris Lattnere3a85832009-03-26 05:28:26 +0000300 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000301
302 if (Ops[0] == 0) { // COPY -> STORE
303 unsigned SrcReg = MI->getOperand(1).getReg();
304 bool isKill = MI->getOperand(1).isKill();
Evan Cheng2578ba22009-07-01 01:59:31 +0000305 bool isUndef = MI->getOperand(2).isUndef();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000306 NewMI = BuildMI(MF, MI->getDebugLoc(), get(StoreOpc))
Evan Cheng2578ba22009-07-01 01:59:31 +0000307 .addReg(SrcReg, getKillRegState(isKill) | getUndefRegState(isUndef))
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000308 .addImm(0).addFrameIndex(FI) ;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000309 } else { // COPY -> LOAD
310 unsigned DstReg = MI->getOperand(0).getReg();
311 bool isDead = MI->getOperand(0).isDead();
Evan Cheng2578ba22009-07-01 01:59:31 +0000312 bool isUndef = MI->getOperand(0).isUndef();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000313 NewMI = BuildMI(MF, MI->getDebugLoc(), get(LoadOpc))
Evan Cheng2578ba22009-07-01 01:59:31 +0000314 .addReg(DstReg, RegState::Define | getDeadRegState(isDead) |
315 getUndefRegState(isUndef))
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000316 .addImm(0).addFrameIndex(FI);
317 }
318 }
319 break;
320 }
321
322 return NewMI;
323}
324
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000325//===----------------------------------------------------------------------===//
326// Branch Analysis
327//===----------------------------------------------------------------------===//
328
329/// GetCondFromBranchOpc - Return the Mips CC that matches
330/// the correspondent Branch instruction opcode.
331static Mips::CondCode GetCondFromBranchOpc(unsigned BrOpc)
332{
333 switch (BrOpc) {
334 default: return Mips::COND_INVALID;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000335 case Mips::BEQ : return Mips::COND_E;
336 case Mips::BNE : return Mips::COND_NE;
337 case Mips::BGTZ : return Mips::COND_GZ;
338 case Mips::BGEZ : return Mips::COND_GEZ;
339 case Mips::BLTZ : return Mips::COND_LZ;
340 case Mips::BLEZ : return Mips::COND_LEZ;
341
342 // We dont do fp branch analysis yet!
343 case Mips::BC1T :
344 case Mips::BC1F : return Mips::COND_INVALID;
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000345 }
346}
347
348/// GetCondBranchFromCond - Return the Branch instruction
349/// opcode that matches the cc.
350unsigned Mips::GetCondBranchFromCond(Mips::CondCode CC)
351{
352 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000353 default: llvm_unreachable("Illegal condition code!");
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000354 case Mips::COND_E : return Mips::BEQ;
355 case Mips::COND_NE : return Mips::BNE;
356 case Mips::COND_GZ : return Mips::BGTZ;
357 case Mips::COND_GEZ : return Mips::BGEZ;
358 case Mips::COND_LZ : return Mips::BLTZ;
359 case Mips::COND_LEZ : return Mips::BLEZ;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000360
361 case Mips::FCOND_F:
362 case Mips::FCOND_UN:
363 case Mips::FCOND_EQ:
364 case Mips::FCOND_UEQ:
365 case Mips::FCOND_OLT:
366 case Mips::FCOND_ULT:
367 case Mips::FCOND_OLE:
368 case Mips::FCOND_ULE:
369 case Mips::FCOND_SF:
370 case Mips::FCOND_NGLE:
371 case Mips::FCOND_SEQ:
372 case Mips::FCOND_NGL:
373 case Mips::FCOND_LT:
374 case Mips::FCOND_NGE:
375 case Mips::FCOND_LE:
376 case Mips::FCOND_NGT: return Mips::BC1T;
377
378 case Mips::FCOND_T:
379 case Mips::FCOND_OR:
380 case Mips::FCOND_NEQ:
381 case Mips::FCOND_OGL:
382 case Mips::FCOND_UGE:
383 case Mips::FCOND_OGE:
384 case Mips::FCOND_UGT:
385 case Mips::FCOND_OGT:
386 case Mips::FCOND_ST:
387 case Mips::FCOND_GLE:
388 case Mips::FCOND_SNE:
389 case Mips::FCOND_GL:
390 case Mips::FCOND_NLT:
391 case Mips::FCOND_GE:
392 case Mips::FCOND_NLE:
393 case Mips::FCOND_GT: return Mips::BC1F;
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000394 }
395}
396
397/// GetOppositeBranchCondition - Return the inverse of the specified
398/// condition, e.g. turning COND_E to COND_NE.
399Mips::CondCode Mips::GetOppositeBranchCondition(Mips::CondCode CC)
400{
401 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000402 default: llvm_unreachable("Illegal condition code!");
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000403 case Mips::COND_E : return Mips::COND_NE;
404 case Mips::COND_NE : return Mips::COND_E;
405 case Mips::COND_GZ : return Mips::COND_LEZ;
406 case Mips::COND_GEZ : return Mips::COND_LZ;
407 case Mips::COND_LZ : return Mips::COND_GEZ;
408 case Mips::COND_LEZ : return Mips::COND_GZ;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000409 case Mips::FCOND_F : return Mips::FCOND_T;
410 case Mips::FCOND_UN : return Mips::FCOND_OR;
411 case Mips::FCOND_EQ : return Mips::FCOND_NEQ;
412 case Mips::FCOND_UEQ: return Mips::FCOND_OGL;
413 case Mips::FCOND_OLT: return Mips::FCOND_UGE;
414 case Mips::FCOND_ULT: return Mips::FCOND_OGE;
415 case Mips::FCOND_OLE: return Mips::FCOND_UGT;
416 case Mips::FCOND_ULE: return Mips::FCOND_OGT;
417 case Mips::FCOND_SF: return Mips::FCOND_ST;
418 case Mips::FCOND_NGLE:return Mips::FCOND_GLE;
419 case Mips::FCOND_SEQ: return Mips::FCOND_SNE;
420 case Mips::FCOND_NGL: return Mips::FCOND_GL;
421 case Mips::FCOND_LT: return Mips::FCOND_NLT;
422 case Mips::FCOND_NGE: return Mips::FCOND_GE;
423 case Mips::FCOND_LE: return Mips::FCOND_NLE;
424 case Mips::FCOND_NGT: return Mips::FCOND_GT;
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000425 }
426}
427
428bool MipsInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,
429 MachineBasicBlock *&TBB,
430 MachineBasicBlock *&FBB,
Evan Chengdc54d312009-02-09 07:14:22 +0000431 SmallVectorImpl<MachineOperand> &Cond,
432 bool AllowModify) const
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000433{
434 // If the block has no terminators, it just falls into the block after it.
435 MachineBasicBlock::iterator I = MBB.end();
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000436 if (I == MBB.begin())
437 return false;
438 --I;
439 while (I->isDebugValue()) {
440 if (I == MBB.begin())
441 return false;
442 --I;
443 }
444 if (!isUnpredicatedTerminator(I))
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000445 return false;
446
447 // Get the last instruction in the block.
448 MachineInstr *LastInst = I;
449
450 // If there is only one terminator instruction, process it.
451 unsigned LastOpc = LastInst->getOpcode();
452 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Chris Lattner749c6f62008-01-07 07:27:27 +0000453 if (!LastInst->getDesc().isBranch())
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000454 return true;
455
456 // Unconditional branch
457 if (LastOpc == Mips::J) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000458 TBB = LastInst->getOperand(0).getMBB();
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000459 return false;
460 }
461
462 Mips::CondCode BranchCode = GetCondFromBranchOpc(LastInst->getOpcode());
463 if (BranchCode == Mips::COND_INVALID)
464 return true; // Can't handle indirect branch.
465
466 // Conditional branch
467 // Block ends with fall-through condbranch.
468 if (LastOpc != Mips::COND_INVALID) {
469 int LastNumOp = LastInst->getNumOperands();
470
Chris Lattner8aa797a2007-12-30 23:10:15 +0000471 TBB = LastInst->getOperand(LastNumOp-1).getMBB();
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000472 Cond.push_back(MachineOperand::CreateImm(BranchCode));
473
474 for (int i=0; i<LastNumOp-1; i++) {
475 Cond.push_back(LastInst->getOperand(i));
476 }
477
478 return false;
479 }
480 }
481
482 // Get the instruction before it if it is a terminator.
483 MachineInstr *SecondLastInst = I;
484
485 // If there are three terminators, we don't know what sort of block this is.
486 if (SecondLastInst && I != MBB.begin() && isUnpredicatedTerminator(--I))
487 return true;
488
489 // If the block ends with Mips::J and a Mips::BNE/Mips::BEQ, handle it.
490 unsigned SecondLastOpc = SecondLastInst->getOpcode();
491 Mips::CondCode BranchCode = GetCondFromBranchOpc(SecondLastOpc);
492
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000493 if (BranchCode != Mips::COND_INVALID && LastOpc == Mips::J) {
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000494 int SecondNumOp = SecondLastInst->getNumOperands();
495
Chris Lattner8aa797a2007-12-30 23:10:15 +0000496 TBB = SecondLastInst->getOperand(SecondNumOp-1).getMBB();
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000497 Cond.push_back(MachineOperand::CreateImm(BranchCode));
498
499 for (int i=0; i<SecondNumOp-1; i++) {
500 Cond.push_back(SecondLastInst->getOperand(i));
501 }
502
Chris Lattner8aa797a2007-12-30 23:10:15 +0000503 FBB = LastInst->getOperand(0).getMBB();
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000504 return false;
505 }
506
507 // If the block ends with two unconditional branches, handle it. The last
508 // one is not executed, so remove it.
509 if ((SecondLastOpc == Mips::J) && (LastOpc == Mips::J)) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000510 TBB = SecondLastInst->getOperand(0).getMBB();
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000511 I = LastInst;
Evan Chengdc54d312009-02-09 07:14:22 +0000512 if (AllowModify)
513 I->eraseFromParent();
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000514 return false;
515 }
516
517 // Otherwise, can't handle this.
518 return true;
519}
520
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000521unsigned MipsInstrInfo::
522InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
Owen Anderson44eb65c2008-08-14 22:49:33 +0000523 MachineBasicBlock *FBB,
524 const SmallVectorImpl<MachineOperand> &Cond) const {
Dale Johannesen94817572009-02-13 02:34:39 +0000525 // FIXME this should probably have a DebugLoc argument
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000526 DebugLoc dl;
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000527 // Shouldn't be a fall through.
528 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
529 assert((Cond.size() == 3 || Cond.size() == 2 || Cond.size() == 0) &&
530 "Mips branch conditions can have two|three components!");
531
532 if (FBB == 0) { // One way branch.
533 if (Cond.empty()) {
534 // Unconditional branch?
Dale Johannesen94817572009-02-13 02:34:39 +0000535 BuildMI(&MBB, dl, get(Mips::J)).addMBB(TBB);
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000536 } else {
537 // Conditional branch.
538 unsigned Opc = GetCondBranchFromCond((Mips::CondCode)Cond[0].getImm());
Chris Lattner749c6f62008-01-07 07:27:27 +0000539 const TargetInstrDesc &TID = get(Opc);
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000540
Chris Lattner349c4952008-01-07 03:13:06 +0000541 if (TID.getNumOperands() == 3)
Dale Johannesen94817572009-02-13 02:34:39 +0000542 BuildMI(&MBB, dl, TID).addReg(Cond[1].getReg())
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000543 .addReg(Cond[2].getReg())
544 .addMBB(TBB);
545 else
Dale Johannesen94817572009-02-13 02:34:39 +0000546 BuildMI(&MBB, dl, TID).addReg(Cond[1].getReg())
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000547 .addMBB(TBB);
548
549 }
550 return 1;
551 }
552
553 // Two-way Conditional branch.
554 unsigned Opc = GetCondBranchFromCond((Mips::CondCode)Cond[0].getImm());
Chris Lattner749c6f62008-01-07 07:27:27 +0000555 const TargetInstrDesc &TID = get(Opc);
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000556
Chris Lattner349c4952008-01-07 03:13:06 +0000557 if (TID.getNumOperands() == 3)
Dale Johannesen94817572009-02-13 02:34:39 +0000558 BuildMI(&MBB, dl, TID).addReg(Cond[1].getReg()).addReg(Cond[2].getReg())
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000559 .addMBB(TBB);
560 else
Dale Johannesen94817572009-02-13 02:34:39 +0000561 BuildMI(&MBB, dl, TID).addReg(Cond[1].getReg()).addMBB(TBB);
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000562
Dale Johannesen94817572009-02-13 02:34:39 +0000563 BuildMI(&MBB, dl, get(Mips::J)).addMBB(FBB);
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000564 return 2;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000565}
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000566
567unsigned MipsInstrInfo::
568RemoveBranch(MachineBasicBlock &MBB) const
569{
570 MachineBasicBlock::iterator I = MBB.end();
571 if (I == MBB.begin()) return 0;
572 --I;
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000573 while (I->isDebugValue()) {
574 if (I == MBB.begin())
575 return 0;
576 --I;
577 }
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000578 if (I->getOpcode() != Mips::J &&
579 GetCondFromBranchOpc(I->getOpcode()) == Mips::COND_INVALID)
580 return 0;
581
582 // Remove the branch.
583 I->eraseFromParent();
584
585 I = MBB.end();
586
587 if (I == MBB.begin()) return 1;
588 --I;
589 if (GetCondFromBranchOpc(I->getOpcode()) == Mips::COND_INVALID)
590 return 1;
591
592 // Remove the branch.
593 I->eraseFromParent();
594 return 2;
595}
596
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000597/// ReverseBranchCondition - Return the inverse opcode of the
598/// specified Branch instruction.
599bool MipsInstrInfo::
Owen Anderson44eb65c2008-08-14 22:49:33 +0000600ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const
Bruno Cardoso Lopes35d2a472007-08-18 01:56:48 +0000601{
602 assert( (Cond.size() == 3 || Cond.size() == 2) &&
603 "Invalid Mips branch condition!");
604 Cond[0].setImm(GetOppositeBranchCondition((Mips::CondCode)Cond[0].getImm()));
605 return false;
606}
Dan Gohman99114052009-06-03 20:30:14 +0000607
608/// getGlobalBaseReg - Return a virtual register initialized with the
609/// the global base register value. Output instructions required to
610/// initialize the register in the function entry block, if necessary.
611///
612unsigned MipsInstrInfo::getGlobalBaseReg(MachineFunction *MF) const {
613 MipsFunctionInfo *MipsFI = MF->getInfo<MipsFunctionInfo>();
614 unsigned GlobalBaseReg = MipsFI->getGlobalBaseReg();
615 if (GlobalBaseReg != 0)
616 return GlobalBaseReg;
617
618 // Insert the set of GlobalBaseReg into the first MBB of the function
619 MachineBasicBlock &FirstMBB = MF->front();
620 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
621 MachineRegisterInfo &RegInfo = MF->getRegInfo();
622 const TargetInstrInfo *TII = MF->getTarget().getInstrInfo();
623
624 GlobalBaseReg = RegInfo.createVirtualRegister(Mips::CPURegsRegisterClass);
625 bool Ok = TII->copyRegToReg(FirstMBB, MBBI, GlobalBaseReg, Mips::GP,
626 Mips::CPURegsRegisterClass,
627 Mips::CPURegsRegisterClass);
628 assert(Ok && "Couldn't assign to global base register!");
Duncan Sands43050692009-07-03 16:11:59 +0000629 Ok = Ok; // Silence warning when assertions are turned off.
Dan Gohman99114052009-06-03 20:30:14 +0000630 RegInfo.addLiveIn(Mips::GP);
631
632 MipsFI->setGlobalBaseReg(GlobalBaseReg);
633 return GlobalBaseReg;
634}