blob: 7b03f92eef0658c1be3f843a4c1543631ed3cac3 [file] [log] [blame]
Chris Lattnerf3799972005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner51269842006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
23def SDT_PPCShiftOp : SDTypeProfile<1, 2, [ // PPCshl, PPCsra, PPCsrl
24 SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>
25]>;
26def SDT_PPCCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
Chris Lattner51269842006-03-01 05:50:56 +000027
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000028def SDT_PPCvperm : SDTypeProfile<1, 3, [
29 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
30]>;
31
Chris Lattnera17b1552006-03-31 05:13:27 +000032def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6d92cad2006-03-26 10:06:40 +000033 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
34]>;
35
Chris Lattner90564f22006-04-18 17:59:36 +000036def SDT_PPCcondbr : SDTypeProfile<0, 3, [
Chris Lattner18258c62006-11-17 22:37:34 +000037 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
Chris Lattner90564f22006-04-18 17:59:36 +000038]>;
39
Chris Lattnerd9989382006-07-10 20:56:58 +000040def SDT_PPClbrx : SDTypeProfile<1, 3, [
41 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>, SDTCisVT<3, OtherVT>
42]>;
43def SDT_PPCstbrx : SDTypeProfile<0, 4, [
44 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>, SDTCisVT<3, OtherVT>
45]>;
46
Chris Lattner51269842006-03-01 05:50:56 +000047//===----------------------------------------------------------------------===//
Chris Lattnere6115b32005-10-25 20:41:46 +000048// PowerPC specific DAG Nodes.
49//
50
51def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
52def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
53def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattner51269842006-03-01 05:50:56 +000054def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx, [SDNPHasChain]>;
Chris Lattnere6115b32005-10-25 20:41:46 +000055
Chris Lattner9c73f092005-10-25 20:55:47 +000056def PPCfsel : SDNode<"PPCISD::FSEL",
57 // Type constraint for fsel.
58 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
59 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000060
Nate Begeman993aeb22005-12-13 22:55:22 +000061def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
62def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
63def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
64def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner860e8862005-11-17 07:30:41 +000065
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000066def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +000067
Chris Lattner4172b102005-12-06 02:10:38 +000068// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
69// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattner4172b102005-12-06 02:10:38 +000070def PPCsrl : SDNode<"PPCISD::SRL" , SDT_PPCShiftOp>;
71def PPCsra : SDNode<"PPCISD::SRA" , SDT_PPCShiftOp>;
72def PPCshl : SDNode<"PPCISD::SHL" , SDT_PPCShiftOp>;
73
Chris Lattnerecfe55e2006-03-22 05:30:33 +000074def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>;
75def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore, [SDNPHasChain]>;
76
Chris Lattner937a79d2005-12-04 19:01:59 +000077// These are target-independent nodes, but have target-specific formats.
Evan Chengbb7b8442006-08-11 09:03:33 +000078def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeq,
79 [SDNPHasChain, SDNPOutFlag]>;
80def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeq,
81 [SDNPHasChain, SDNPOutFlag]>;
Chris Lattner937a79d2005-12-04 19:01:59 +000082
Chris Lattner2e6b77d2006-06-27 18:36:44 +000083def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +000084def PPCcall : SDNode<"PPCISD::CALL", SDT_PPCCall,
Chris Lattner9a2a4972006-05-17 06:01:33 +000085 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +000086def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
87 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
88def PPCbctrl : SDNode<"PPCISD::BCTRL", SDTRet,
89 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattner9a2a4972006-05-17 06:01:33 +000090
Chris Lattnerc703a8f2006-05-17 19:00:46 +000091def retflag : SDNode<"PPCISD::RET_FLAG", SDTRet,
Evan Cheng6da8d992006-01-09 18:28:21 +000092 [SDNPHasChain, SDNPOptInFlag]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +000093
Chris Lattnera17b1552006-03-31 05:13:27 +000094def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
95def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutFlag]>;
Chris Lattner6d92cad2006-03-26 10:06:40 +000096
Chris Lattner90564f22006-04-18 17:59:36 +000097def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
98 [SDNPHasChain, SDNPOptInFlag]>;
99
Chris Lattnerd9989382006-07-10 20:56:58 +0000100def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx, [SDNPHasChain]>;
101def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx, [SDNPHasChain]>;
102
Jim Laskey2f616bf2006-11-16 22:43:37 +0000103// Instructions to support dynamic alloca.
104def SDTDynOp : SDTypeProfile<1, 2, []>;
105def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
106
Chris Lattner47f01f12005-09-08 19:50:41 +0000107//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +0000108// PowerPC specific transformation functions and pattern fragments.
109//
Nate Begeman8d948322005-10-19 01:12:32 +0000110
Nate Begeman2d5aff72005-10-19 18:42:01 +0000111def SHL32 : SDNodeXForm<imm, [{
112 // Transformation function: 31 - imm
113 return getI32Imm(31 - N->getValue());
114}]>;
115
Nate Begeman2d5aff72005-10-19 18:42:01 +0000116def SRL32 : SDNodeXForm<imm, [{
117 // Transformation function: 32 - imm
118 return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0);
119}]>;
120
Chris Lattner2eb25172005-09-09 00:39:56 +0000121def LO16 : SDNodeXForm<imm, [{
122 // Transformation function: get the low 16 bits.
123 return getI32Imm((unsigned short)N->getValue());
124}]>;
125
126def HI16 : SDNodeXForm<imm, [{
127 // Transformation function: shift the immediate value down into the low bits.
128 return getI32Imm((unsigned)N->getValue() >> 16);
129}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000130
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000131def HA16 : SDNodeXForm<imm, [{
132 // Transformation function: shift the immediate value down into the low bits.
133 signed int Val = N->getValue();
134 return getI32Imm((Val - (signed short)Val) >> 16);
135}]>;
Nate Begemanf42f1332006-09-22 05:01:56 +0000136def MB : SDNodeXForm<imm, [{
137 // Transformation function: get the start bit of a mask
138 unsigned mb, me;
139 (void)isRunOfOnes((unsigned)N->getValue(), mb, me);
140 return getI32Imm(mb);
141}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000142
Nate Begemanf42f1332006-09-22 05:01:56 +0000143def ME : SDNodeXForm<imm, [{
144 // Transformation function: get the end bit of a mask
145 unsigned mb, me;
146 (void)isRunOfOnes((unsigned)N->getValue(), mb, me);
147 return getI32Imm(me);
148}]>;
149def maskimm32 : PatLeaf<(imm), [{
150 // maskImm predicate - True if immediate is a run of ones.
151 unsigned mb, me;
152 if (N->getValueType(0) == MVT::i32)
153 return isRunOfOnes((unsigned)N->getValue(), mb, me);
154 else
155 return false;
156}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000157
Chris Lattner3e63ead2005-09-08 17:33:10 +0000158def immSExt16 : PatLeaf<(imm), [{
159 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
160 // field. Used by instructions like 'addi'.
Chris Lattner7f7b346e2006-06-20 23:21:20 +0000161 if (N->getValueType(0) == MVT::i32)
162 return (int32_t)N->getValue() == (short)N->getValue();
163 else
164 return (int64_t)N->getValue() == (short)N->getValue();
Chris Lattner3e63ead2005-09-08 17:33:10 +0000165}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +0000166def immZExt16 : PatLeaf<(imm), [{
167 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
168 // field. Used by instructions like 'ori'.
Chris Lattner7f7b346e2006-06-20 23:21:20 +0000169 return (uint64_t)N->getValue() == (unsigned short)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000170}], LO16>;
171
Chris Lattner0ea70b22006-06-20 22:34:10 +0000172// imm16Shifted* - These match immediates where the low 16-bits are zero. There
173// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
174// identical in 32-bit mode, but in 64-bit mode, they return true if the
175// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
176// clear).
177def imm16ShiftedZExt : PatLeaf<(imm), [{
178 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
179 // immediate are set. Used by instructions like 'xoris'.
180 return (N->getValue() & ~uint64_t(0xFFFF0000)) == 0;
181}], HI16>;
182
183def imm16ShiftedSExt : PatLeaf<(imm), [{
184 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
185 // immediate are set. Used by instructions like 'addis'. Identical to
186 // imm16ShiftedZExt in 32-bit mode.
Chris Lattnerdd583432006-06-20 21:39:30 +0000187 if (N->getValue() & 0xFFFF) return false;
188 if (N->getValueType(0) == MVT::i32)
189 return true;
190 // For 64-bit, make sure it is sext right.
191 return N->getValue() == (uint64_t)(int)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000192}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000193
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000194
Chris Lattner47f01f12005-09-08 19:50:41 +0000195//===----------------------------------------------------------------------===//
196// PowerPC Flag Definitions.
197
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000198class isPPC64 { bit PPC64 = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000199class isDOT {
200 list<Register> Defs = [CR0];
201 bit RC = 1;
202}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000203
Chris Lattner302bf9c2006-11-08 02:13:12 +0000204class RegConstraint<string C> {
205 string Constraints = C;
206}
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000207class NoEncode<string E> {
208 string DisableEncoding = E;
209}
Chris Lattner47f01f12005-09-08 19:50:41 +0000210
211
212//===----------------------------------------------------------------------===//
213// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000214
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000215def s5imm : Operand<i32> {
216 let PrintMethod = "printS5ImmOperand";
217}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000218def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000219 let PrintMethod = "printU5ImmOperand";
220}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000221def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000222 let PrintMethod = "printU6ImmOperand";
223}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000224def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000225 let PrintMethod = "printS16ImmOperand";
226}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000227def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000228 let PrintMethod = "printU16ImmOperand";
229}
Chris Lattner841d12d2005-10-18 16:51:22 +0000230def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
231 let PrintMethod = "printS16X4ImmOperand";
232}
Chris Lattner1e484782005-12-04 18:42:54 +0000233def target : Operand<OtherVT> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000234 let PrintMethod = "printBranchOperand";
235}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000236def calltarget : Operand<iPTR> {
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000237 let PrintMethod = "printCallOperand";
238}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000239def aaddr : Operand<iPTR> {
Nate Begeman422b0ce2005-11-16 00:48:01 +0000240 let PrintMethod = "printAbsAddrOperand";
241}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000242def piclabel: Operand<iPTR> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000243 let PrintMethod = "printPICLabel";
244}
Nate Begemaned428532004-09-04 05:00:00 +0000245def symbolHi: Operand<i32> {
246 let PrintMethod = "printSymbolHi";
247}
248def symbolLo: Operand<i32> {
249 let PrintMethod = "printSymbolLo";
250}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000251def crbitm: Operand<i8> {
252 let PrintMethod = "printcrbitm";
253}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000254// Address operands
Chris Lattner059ca0f2006-06-16 21:01:35 +0000255def memri : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000256 let PrintMethod = "printMemRegImm";
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000257 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000258}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000259def memrr : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000260 let PrintMethod = "printMemRegReg";
Chris Lattner66d7ebb2006-06-16 21:29:03 +0000261 let MIOperandInfo = (ops ptr_rc, ptr_rc);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000262}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000263def memrix : Operand<iPTR> { // memri where the imm is shifted 2 bits.
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000264 let PrintMethod = "printMemRegImmShifted";
Chris Lattner0851b4f2006-11-15 19:55:13 +0000265 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000266}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000267
Chris Lattner6fc40072006-11-04 05:42:48 +0000268// PowerPC Predicate operand. 20 = (0<<5)|20 = always, CR0 is a dummy reg
Chris Lattneraf53a872006-11-04 05:27:39 +0000269// that doesn't matter.
Chris Lattner6fc40072006-11-04 05:42:48 +0000270def pred : PredicateOperand<(ops imm, CRRC), (ops (i32 20), CR0)> {
Chris Lattneraf53a872006-11-04 05:27:39 +0000271 let PrintMethod = "printPredicateOperand";
272}
Chris Lattner0638b262006-11-03 23:53:25 +0000273
Chris Lattnera613d262006-01-12 02:05:36 +0000274// Define PowerPC specific addressing mode.
Evan Chengaf9db752006-10-11 21:03:53 +0000275def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
276def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
277def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
278def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmShift", [], []>; // "std"
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000279
Chris Lattner74531e42006-11-16 00:41:37 +0000280/// This is just the offset part of iaddr, used for preinc.
281def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000282
Evan Cheng8c75ef92005-12-14 22:07:12 +0000283//===----------------------------------------------------------------------===//
284// PowerPC Instruction Predicate Definitions.
Evan Cheng6a3bfd92005-12-20 20:08:53 +0000285def FPContractions : Predicate<"!NoExcessFPPrecision">;
Chris Lattner47f01f12005-09-08 19:50:41 +0000286
Chris Lattner6a5339b2006-11-14 18:44:47 +0000287
Chris Lattner47f01f12005-09-08 19:50:41 +0000288//===----------------------------------------------------------------------===//
289// PowerPC Instruction Definitions.
290
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000291// Pseudo-instructions:
Chris Lattner47f01f12005-09-08 19:50:41 +0000292
Chris Lattner88d211f2006-03-12 09:13:49 +0000293let hasCtrlDep = 1 in {
Chris Lattner937a79d2005-12-04 19:01:59 +0000294def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt),
Chris Lattner54689662006-09-27 02:55:21 +0000295 "${:comment} ADJCALLSTACKDOWN",
Chris Lattner1e5e9742006-10-12 17:56:34 +0000296 [(callseq_start imm:$amt)]>, Imp<[R1],[R1]>;
Chris Lattner937a79d2005-12-04 19:01:59 +0000297def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt),
Chris Lattner54689662006-09-27 02:55:21 +0000298 "${:comment} ADJCALLSTACKUP",
Chris Lattner1e5e9742006-10-12 17:56:34 +0000299 [(callseq_end imm:$amt)]>, Imp<[R1],[R1]>;
Chris Lattner1877ec92006-03-13 21:52:10 +0000300
301def UPDATE_VRSAVE : Pseudo<(ops GPRC:$rD, GPRC:$rS),
302 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000303}
Jim Laskey2f616bf2006-11-16 22:43:37 +0000304
305def DYNALLOC : Pseudo<(ops GPRC:$result, GPRC:$negsize, memri:$fpsi),
306 "${:comment} DYNALLOC $result, $negsize, $fpsi",
307 [(set GPRC:$result,
308 (PPCdynalloc GPRC:$negsize, iaddr:$fpsi))]>,
309 Imp<[R1],[R1]>;
310
Chris Lattner54689662006-09-27 02:55:21 +0000311def IMPLICIT_DEF_GPRC: Pseudo<(ops GPRC:$rD),"${:comment}IMPLICIT_DEF_GPRC $rD",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000312 [(set GPRC:$rD, (undef))]>;
Chris Lattner54689662006-09-27 02:55:21 +0000313def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "${:comment} IMPLICIT_DEF_F8 $rD",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000314 [(set F8RC:$rD, (undef))]>;
Chris Lattner54689662006-09-27 02:55:21 +0000315def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "${:comment} IMPLICIT_DEF_F4 $rD",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000316 [(set F4RC:$rD, (undef))]>;
Chris Lattner7a823bd2005-02-15 20:26:49 +0000317
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000318// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
319// scheduler into a branch sequence.
Chris Lattner88d211f2006-03-12 09:13:49 +0000320let usesCustomDAGSchedInserter = 1, // Expanded by the scheduler.
321 PPC970_Single = 1 in {
Chris Lattnerc08f9022006-06-27 00:04:13 +0000322 def SELECT_CC_I4 : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000323 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
324 []>;
Chris Lattnerc08f9022006-06-27 00:04:13 +0000325 def SELECT_CC_I8 : Pseudo<(ops G8RC:$dst, CRRC:$cond, G8RC:$T, G8RC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000326 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
327 []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000328 def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000329 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
330 []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000331 def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000332 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
333 []>;
Chris Lattner710ff322006-04-08 22:45:08 +0000334 def SELECT_CC_VRRC: Pseudo<(ops VRRC:$dst, CRRC:$cond, VRRC:$T, VRRC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000335 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
336 []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000337}
338
Chris Lattner594f4c62006-10-13 19:10:34 +0000339let isTerminator = 1, isBarrier = 1, noResults = 1, PPC970_Unit = 7 in {
Evan Cheng6da8d992006-01-09 18:28:21 +0000340 let isReturn = 1 in
Chris Lattnerdf4ed632006-11-17 22:10:59 +0000341 def BLR : XLForm_2_br<19, 16, 0, (ops pred:$p),
Chris Lattner6fc40072006-11-04 05:42:48 +0000342 "b${p:cc}lr ${p:reg}", BrB,
343 [(retflag)]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000344 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr", BrB, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000345}
346
Chris Lattneraf53a872006-11-04 05:27:39 +0000347
Chris Lattner6a5339b2006-11-14 18:44:47 +0000348
Chris Lattner7a823bd2005-02-15 20:26:49 +0000349let Defs = [LR] in
Chris Lattner88d211f2006-03-12 09:13:49 +0000350 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label", []>,
351 PPC970_Unit_BRU;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000352
Chris Lattner88d211f2006-03-12 09:13:49 +0000353let isBranch = 1, isTerminator = 1, hasCtrlDep = 1,
354 noResults = 1, PPC970_Unit = 7 in {
Chris Lattner594f4c62006-10-13 19:10:34 +0000355 let isBarrier = 1 in {
Chris Lattner1e484782005-12-04 18:42:54 +0000356 def B : IForm<18, 0, 0, (ops target:$dst),
357 "b $dst", BrB,
358 [(br bb:$dst)]>;
Chris Lattner594f4c62006-10-13 19:10:34 +0000359 }
Chris Lattnerdd998852004-11-22 23:07:01 +0000360
Chris Lattner18258c62006-11-17 22:37:34 +0000361 // BCC represents an arbitrary conditional branch on a predicate.
362 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
363 // a two-value operand where a dag node expects two operands. :(
Chris Lattner54e853b2006-11-18 00:32:03 +0000364 def BCC : BForm<16, 0, 0, (ops pred:$cond, target:$dst),
365 "b${cond:cc} ${cond:reg}, $dst"
366 /*[(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)]*/>;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000367}
368
Chris Lattner88d211f2006-03-12 09:13:49 +0000369let isCall = 1, noResults = 1, PPC970_Unit = 7,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000370 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000371 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
372 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattnerbe80fc82006-03-16 22:35:59 +0000373 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
Chris Lattner1f24df62005-08-22 22:32:13 +0000374 LR,CTR,
Misha Brukmanc661c302004-06-30 22:00:45 +0000375 CR0,CR1,CR5,CR6,CR7] in {
376 // Convenient aliases for call instructions
Chris Lattner4a45abf2006-06-10 01:14:28 +0000377 def BL : IForm<18, 0, 1, (ops calltarget:$func, variable_ops),
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000378 "bl $func", BrB, []>; // See Pat patterns below.
Chris Lattner4a45abf2006-06-10 01:14:28 +0000379 def BLA : IForm<18, 1, 1, (ops aaddr:$func, variable_ops),
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000380 "bla $func", BrB, [(PPCcall (i32 imm:$func))]>;
Chris Lattner4a45abf2006-06-10 01:14:28 +0000381 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (ops variable_ops), "bctrl", BrB,
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000382 [(PPCbctrl)]>;
Misha Brukman5fa2b022004-06-29 23:37:36 +0000383}
384
Chris Lattner001db452006-06-06 21:29:23 +0000385// DCB* instructions.
Chris Lattnere90c5372006-10-24 01:08:42 +0000386def DCBA : DCB_Form<758, 0, (ops memrr:$dst),
387 "dcba $dst", LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
388 PPC970_DGroup_Single;
389def DCBF : DCB_Form<86, 0, (ops memrr:$dst),
390 "dcbf $dst", LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
391 PPC970_DGroup_Single;
392def DCBI : DCB_Form<470, 0, (ops memrr:$dst),
393 "dcbi $dst", LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
394 PPC970_DGroup_Single;
395def DCBST : DCB_Form<54, 0, (ops memrr:$dst),
396 "dcbst $dst", LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
397 PPC970_DGroup_Single;
398def DCBT : DCB_Form<278, 0, (ops memrr:$dst),
399 "dcbt $dst", LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>,
400 PPC970_DGroup_Single;
401def DCBTST : DCB_Form<246, 0, (ops memrr:$dst),
402 "dcbtst $dst", LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>,
403 PPC970_DGroup_Single;
404def DCBZ : DCB_Form<1014, 0, (ops memrr:$dst),
405 "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
406 PPC970_DGroup_Single;
407def DCBZL : DCB_Form<1014, 1, (ops memrr:$dst),
408 "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
409 PPC970_DGroup_Single;
Chris Lattner26e552b2006-11-14 19:19:53 +0000410
411//===----------------------------------------------------------------------===//
412// PPC32 Load Instructions.
Nate Begeman07aada82004-08-30 02:28:06 +0000413//
Chris Lattner26e552b2006-11-14 19:19:53 +0000414
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000415// Unindexed (r+i) Loads.
Chris Lattner88d211f2006-03-12 09:13:49 +0000416let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000417def LBZ : DForm_1<34, (ops GPRC:$rD, memri:$src),
418 "lbz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000419 [(set GPRC:$rD, (zextloadi8 iaddr:$src))]>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000420def LHA : DForm_1<42, (ops GPRC:$rD, memri:$src),
421 "lha $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000422 [(set GPRC:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000423 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000424def LHZ : DForm_1<40, (ops GPRC:$rD, memri:$src),
425 "lhz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000426 [(set GPRC:$rD, (zextloadi16 iaddr:$src))]>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000427def LWZ : DForm_1<32, (ops GPRC:$rD, memri:$src),
428 "lwz $rD, $src", LdStGeneral,
429 [(set GPRC:$rD, (load iaddr:$src))]>;
Chris Lattner302bf9c2006-11-08 02:13:12 +0000430
Chris Lattner6a944e22006-11-10 17:51:02 +0000431def LFS : DForm_1<48, (ops F4RC:$rD, memri:$src),
Chris Lattner4eab7142006-11-10 02:08:47 +0000432 "lfs $rD, $src", LdStLFDU,
433 [(set F4RC:$rD, (load iaddr:$src))]>;
Chris Lattner6a944e22006-11-10 17:51:02 +0000434def LFD : DForm_1<50, (ops F8RC:$rD, memri:$src),
Chris Lattner4eab7142006-11-10 02:08:47 +0000435 "lfd $rD, $src", LdStLFD,
436 [(set F8RC:$rD, (load iaddr:$src))]>;
437
Chris Lattner4eab7142006-11-10 02:08:47 +0000438
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000439// Unindexed (r+i) Loads with Update (preinc).
440def LBZU : DForm_1<35, (ops GPRC:$rD, ptr_rc:$ea_result, memri:$addr),
441 "lbzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000442 []>, RegConstraint<"$addr.reg = $ea_result">,
443 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000444
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000445def LHAU : DForm_1<43, (ops GPRC:$rD, ptr_rc:$ea_result, memri:$addr),
446 "lhau $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000447 []>, RegConstraint<"$addr.reg = $ea_result">,
448 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000449
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000450def LHZU : DForm_1<41, (ops GPRC:$rD, ptr_rc:$ea_result, memri:$addr),
451 "lhzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000452 []>, RegConstraint<"$addr.reg = $ea_result">,
453 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000454
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000455def LWZU : DForm_1<33, (ops GPRC:$rD, ptr_rc:$ea_result, memri:$addr),
456 "lwzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000457 []>, RegConstraint<"$addr.reg = $ea_result">,
458 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000459
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000460def LFSU : DForm_1<49, (ops F4RC:$rD, ptr_rc:$ea_result, memri:$addr),
461 "lfs $rD, $addr", LdStLFDU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000462 []>, RegConstraint<"$addr.reg = $ea_result">,
463 NoEncode<"$ea_result">;
464
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000465def LFDU : DForm_1<51, (ops F8RC:$rD, ptr_rc:$ea_result, memri:$addr),
466 "lfd $rD, $addr", LdStLFD,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000467 []>, RegConstraint<"$addr.reg = $ea_result">,
468 NoEncode<"$ea_result">;
Nate Begemanb816f022004-10-07 22:30:03 +0000469}
Chris Lattner302bf9c2006-11-08 02:13:12 +0000470
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000471// Indexed (r+r) Loads.
Chris Lattner26e552b2006-11-14 19:19:53 +0000472//
473let isLoad = 1, PPC970_Unit = 2 in {
474def LBZX : XForm_1<31, 87, (ops GPRC:$rD, memrr:$src),
475 "lbzx $rD, $src", LdStGeneral,
476 [(set GPRC:$rD, (zextloadi8 xaddr:$src))]>;
477def LHAX : XForm_1<31, 343, (ops GPRC:$rD, memrr:$src),
478 "lhax $rD, $src", LdStLHA,
479 [(set GPRC:$rD, (sextloadi16 xaddr:$src))]>,
480 PPC970_DGroup_Cracked;
481def LHZX : XForm_1<31, 279, (ops GPRC:$rD, memrr:$src),
482 "lhzx $rD, $src", LdStGeneral,
483 [(set GPRC:$rD, (zextloadi16 xaddr:$src))]>;
484def LWZX : XForm_1<31, 23, (ops GPRC:$rD, memrr:$src),
485 "lwzx $rD, $src", LdStGeneral,
486 [(set GPRC:$rD, (load xaddr:$src))]>;
487
488
489def LHBRX : XForm_1<31, 790, (ops GPRC:$rD, memrr:$src),
490 "lhbrx $rD, $src", LdStGeneral,
491 [(set GPRC:$rD, (PPClbrx xoaddr:$src, srcvalue:$sv, i16))]>;
492def LWBRX : XForm_1<31, 534, (ops GPRC:$rD, memrr:$src),
493 "lwbrx $rD, $src", LdStGeneral,
494 [(set GPRC:$rD, (PPClbrx xoaddr:$src, srcvalue:$sv, i32))]>;
495
496def LFSX : XForm_25<31, 535, (ops F4RC:$frD, memrr:$src),
497 "lfsx $frD, $src", LdStLFDU,
498 [(set F4RC:$frD, (load xaddr:$src))]>;
499def LFDX : XForm_25<31, 599, (ops F8RC:$frD, memrr:$src),
500 "lfdx $frD, $src", LdStLFDU,
501 [(set F8RC:$frD, (load xaddr:$src))]>;
502}
503
504//===----------------------------------------------------------------------===//
505// PPC32 Store Instructions.
506//
507
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000508// Unindexed (r+i) Stores.
Chris Lattner26e552b2006-11-14 19:19:53 +0000509let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000510def STB : DForm_1<38, (ops GPRC:$rS, memri:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000511 "stb $rS, $src", LdStGeneral,
512 [(truncstorei8 GPRC:$rS, iaddr:$src)]>;
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000513def STH : DForm_1<44, (ops GPRC:$rS, memri:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000514 "sth $rS, $src", LdStGeneral,
515 [(truncstorei16 GPRC:$rS, iaddr:$src)]>;
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000516def STW : DForm_1<36, (ops GPRC:$rS, memri:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000517 "stw $rS, $src", LdStGeneral,
518 [(store GPRC:$rS, iaddr:$src)]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000519def STFS : DForm_1<52, (ops F4RC:$rS, memri:$dst),
520 "stfs $rS, $dst", LdStUX,
521 [(store F4RC:$rS, iaddr:$dst)]>;
522def STFD : DForm_1<54, (ops F8RC:$rS, memri:$dst),
523 "stfd $rS, $dst", LdStUX,
524 [(store F8RC:$rS, iaddr:$dst)]>;
525}
526
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000527// Unindexed (r+i) Stores with Update (preinc).
528let isStore = 1, PPC970_Unit = 2 in {
Chris Lattneref20fef2006-11-16 00:33:34 +0000529def STBU : DForm_1<39, (ops ptr_rc:$ea_res, GPRC:$rS,
530 symbolLo:$ptroff, ptr_rc:$ptrreg),
531 "stbu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000532 [(set ptr_rc:$ea_res,
533 (pre_truncsti8 GPRC:$rS, ptr_rc:$ptrreg,
534 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000535 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattner04038622006-11-16 01:01:28 +0000536def STHU : DForm_1<45, (ops ptr_rc:$ea_res, GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000537 symbolLo:$ptroff, ptr_rc:$ptrreg),
538 "sthu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000539 [(set ptr_rc:$ea_res,
540 (pre_truncsti16 GPRC:$rS, ptr_rc:$ptrreg,
541 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000542 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
543def STWU : DForm_1<37, (ops ptr_rc:$ea_res, GPRC:$rS,
544 symbolLo:$ptroff, ptr_rc:$ptrreg),
545 "stwu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000546 [(set ptr_rc:$ea_res, (pre_store GPRC:$rS, ptr_rc:$ptrreg,
547 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000548 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
549def STFSU : DForm_1<37, (ops ptr_rc:$ea_res, F4RC:$rS,
550 symbolLo:$ptroff, ptr_rc:$ptrreg),
551 "stfsu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000552 [(set ptr_rc:$ea_res, (pre_store F4RC:$rS, ptr_rc:$ptrreg,
553 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000554 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
555def STFDU : DForm_1<37, (ops ptr_rc:$ea_res, F8RC:$rS,
556 symbolLo:$ptroff, ptr_rc:$ptrreg),
557 "stfdu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000558 [(set ptr_rc:$ea_res, (pre_store F8RC:$rS, ptr_rc:$ptrreg,
559 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000560 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000561}
562
563
Chris Lattner26e552b2006-11-14 19:19:53 +0000564// Indexed (r+r) Stores.
565//
566let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
567def STBX : XForm_8<31, 215, (ops GPRC:$rS, memrr:$dst),
568 "stbx $rS, $dst", LdStGeneral,
569 [(truncstorei8 GPRC:$rS, xaddr:$dst)]>,
570 PPC970_DGroup_Cracked;
571def STHX : XForm_8<31, 407, (ops GPRC:$rS, memrr:$dst),
572 "sthx $rS, $dst", LdStGeneral,
573 [(truncstorei16 GPRC:$rS, xaddr:$dst)]>,
574 PPC970_DGroup_Cracked;
575def STWX : XForm_8<31, 151, (ops GPRC:$rS, memrr:$dst),
576 "stwx $rS, $dst", LdStGeneral,
577 [(store GPRC:$rS, xaddr:$dst)]>,
578 PPC970_DGroup_Cracked;
579def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
580 "stwux $rS, $rA, $rB", LdStGeneral,
581 []>;
582def STHBRX: XForm_8<31, 918, (ops GPRC:$rS, memrr:$dst),
583 "sthbrx $rS, $dst", LdStGeneral,
584 [(PPCstbrx GPRC:$rS, xoaddr:$dst, srcvalue:$dummy, i16)]>,
585 PPC970_DGroup_Cracked;
586def STWBRX: XForm_8<31, 662, (ops GPRC:$rS, memrr:$dst),
587 "stwbrx $rS, $dst", LdStGeneral,
588 [(PPCstbrx GPRC:$rS, xoaddr:$dst, srcvalue:$dummy, i32)]>,
589 PPC970_DGroup_Cracked;
590
591def STFIWX: XForm_28<31, 983, (ops F8RC:$frS, memrr:$dst),
592 "stfiwx $frS, $dst", LdStUX,
593 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
594def STFSX : XForm_28<31, 663, (ops F4RC:$frS, memrr:$dst),
595 "stfsx $frS, $dst", LdStUX,
596 [(store F4RC:$frS, xaddr:$dst)]>;
597def STFDX : XForm_28<31, 727, (ops F8RC:$frS, memrr:$dst),
598 "stfdx $frS, $dst", LdStUX,
599 [(store F8RC:$frS, xaddr:$dst)]>;
600}
601
602
603//===----------------------------------------------------------------------===//
604// PPC32 Arithmetic Instructions.
605//
Chris Lattner302bf9c2006-11-08 02:13:12 +0000606
Chris Lattner88d211f2006-03-12 09:13:49 +0000607let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner57226fb2005-04-19 04:59:28 +0000608def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000609 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000610 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000611def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000612 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000613 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
614 PPC970_DGroup_Cracked;
Chris Lattner57226fb2005-04-19 04:59:28 +0000615def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000616 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000617 []>;
Nate Begeman2497e632005-07-21 20:44:43 +0000618def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000619 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000620 [(set GPRC:$rD, (add GPRC:$rA, imm16ShiftedSExt:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000621def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +0000622 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner490ad082005-11-17 17:52:01 +0000623 [(set GPRC:$rD, (add GPRC:$rA,
624 (PPClo tglobaladdr:$sym, 0)))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000625def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000626 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000627 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000628def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000629 "subfic $rD, $rA, $imm", IntGeneral,
Nate Begeman79691bc2006-03-17 22:41:37 +0000630 [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>;
Chris Lattnerbae5b3c2005-11-17 07:04:43 +0000631def LI : DForm_2_r0<14, (ops GPRC:$rD, symbolLo:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000632 "li $rD, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000633 [(set GPRC:$rD, immSExt16:$imm)]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000634def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000635 "lis $rD, $imm", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000636 [(set GPRC:$rD, imm16ShiftedSExt:$imm)]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000637}
Chris Lattner26e552b2006-11-14 19:19:53 +0000638
Chris Lattner88d211f2006-03-12 09:13:49 +0000639let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner57226fb2005-04-19 04:59:28 +0000640def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000641 "andi. $dst, $src1, $src2", IntGeneral,
Nate Begeman789fd422006-02-12 09:09:52 +0000642 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
643 isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000644def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000645 "andis. $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000646 [(set GPRC:$dst, (and GPRC:$src1,imm16ShiftedZExt:$src2))]>,
Nate Begeman789fd422006-02-12 09:09:52 +0000647 isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000648def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000649 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000650 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000651def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000652 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000653 [(set GPRC:$dst, (or GPRC:$src1, imm16ShiftedZExt:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000654def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000655 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000656 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000657def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000658 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000659 [(set GPRC:$dst, (xor GPRC:$src1,imm16ShiftedZExt:$src2))]>;
Nate Begeman09761222005-12-09 23:54:18 +0000660def NOP : DForm_4_zero<24, (ops), "nop", IntGeneral,
661 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000662def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000663 "cmpwi $crD, $rA, $imm", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000664def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000665 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000666}
Nate Begemaned428532004-09-04 05:00:00 +0000667
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000668
Chris Lattner88d211f2006-03-12 09:13:49 +0000669let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000670def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000671 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000672 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000673def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000674 "and $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000675 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000676def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000677 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000678 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Chris Lattnerb410dc92006-06-20 23:18:58 +0000679def OR : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000680 "or $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000681 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000682def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000683 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000684 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000685def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000686 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000687 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
688def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000689 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000690 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000691def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000692 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattner4e85e642006-06-20 00:39:56 +0000693 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000694def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000695 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000696 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000697def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000698 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000699 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000700def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000701 "sraw $rA, $rS, $rB", IntShift,
Chris Lattner4172b102005-12-06 02:10:38 +0000702 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000703}
Chris Lattner26e552b2006-11-14 19:19:53 +0000704
Chris Lattner88d211f2006-03-12 09:13:49 +0000705let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner883059f2005-04-19 05:15:18 +0000706def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000707 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerbd059822005-12-05 02:34:05 +0000708 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000709def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000710 "cntlzw $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000711 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000712def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000713 "extsb $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000714 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000715def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000716 "extsh $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000717 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000718
Chris Lattnere19d0b12005-04-19 04:51:30 +0000719def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000720 "cmpw $crD, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000721def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000722 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000723}
724let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000725//def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000726// "fcmpo $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000727def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000728 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000729def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000730 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000731
Chris Lattner919c0322005-10-01 01:35:02 +0000732def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000733 "fctiwz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000734 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000735def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000736 "frsp $frD, $frB", FPGeneral,
Chris Lattner7cb64912005-10-14 04:55:50 +0000737 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000738def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000739 "fsqrt $frD, $frB", FPSqrt,
Chris Lattner919c0322005-10-01 01:35:02 +0000740 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
741def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000742 "fsqrts $frD, $frB", FPSqrt,
Chris Lattnere0b2e632005-10-15 21:44:15 +0000743 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000744}
Chris Lattner919c0322005-10-01 01:35:02 +0000745
746/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
Chris Lattner88d211f2006-03-12 09:13:49 +0000747///
748/// Note that these are defined as pseudo-ops on the PPC970 because they are
Chris Lattner9d5da1d2006-03-24 07:12:19 +0000749/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner88d211f2006-03-12 09:13:49 +0000750/// that they will fill slots (which could cause the load of a LSU reject to
751/// sneak into a d-group with a store).
Chris Lattner919c0322005-10-01 01:35:02 +0000752def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000753 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000754 []>, // (set F4RC:$frD, F4RC:$frB)
755 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000756def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000757 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000758 []>, // (set F8RC:$frD, F8RC:$frB)
759 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000760def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000761 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000762 [(set F8RC:$frD, (fextend F4RC:$frB))]>,
763 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000764
Chris Lattner88d211f2006-03-12 09:13:49 +0000765let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000766// These are artificially split into two different forms, for 4/8 byte FP.
767def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000768 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000769 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
770def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000771 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000772 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
773def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000774 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000775 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
776def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000777 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000778 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
779def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000780 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000781 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
782def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000783 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000784 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000785}
Chris Lattner919c0322005-10-01 01:35:02 +0000786
Nate Begeman6b3dc552004-08-29 22:45:13 +0000787
Nate Begeman07aada82004-08-30 02:28:06 +0000788// XL-Form instructions. condition register logical ops.
789//
Chris Lattnere19d0b12005-04-19 04:51:30 +0000790def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Chris Lattner88d211f2006-03-12 09:13:49 +0000791 "mcrf $BF, $BFA", BrMCR>,
792 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +0000793
Chris Lattner88d211f2006-03-12 09:13:49 +0000794// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman07aada82004-08-30 02:28:06 +0000795//
Chris Lattner88d211f2006-03-12 09:13:49 +0000796def MFCTR : XFXForm_1_ext<31, 339, 9, (ops GPRC:$rT), "mfctr $rT", SprMFSPR>,
797 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000798let Pattern = [(PPCmtctr GPRC:$rS)] in {
Chris Lattner1877ec92006-03-13 21:52:10 +0000799def MTCTR : XFXForm_7_ext<31, 467, 9, (ops GPRC:$rS), "mtctr $rS", SprMTSPR>,
800 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000801}
Chris Lattner1877ec92006-03-13 21:52:10 +0000802
803def MTLR : XFXForm_7_ext<31, 467, 8, (ops GPRC:$rS), "mtlr $rS", SprMTSPR>,
804 PPC970_DGroup_First, PPC970_Unit_FXU;
Nate Begeman37efe672006-04-22 18:53:45 +0000805def MFLR : XFXForm_1_ext<31, 339, 8, (ops GPRC:$rT), "mflr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +0000806 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000807
808// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
809// a GPR on the PPC970. As such, copies in and out have the same performance
810// characteristics as an OR instruction.
811def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS),
812 "mtspr 256, $rS", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +0000813 PPC970_DGroup_Single, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000814def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT),
815 "mfspr $rT, 256", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +0000816 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000817
Chris Lattner28b9cc22005-08-26 22:05:54 +0000818def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Chris Lattner88d211f2006-03-12 09:13:49 +0000819 "mtcrf $FXM, $rS", BrMCRX>,
820 PPC970_MicroCode, PPC970_Unit_CRU;
Chris Lattner6d92cad2006-03-26 10:06:40 +0000821def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT", SprMFCR>,
822 PPC970_MicroCode, PPC970_Unit_CRU;
Nate Begeman7ac8e6b2005-11-29 22:42:50 +0000823def MFOCRF: XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
Chris Lattner88d211f2006-03-12 09:13:49 +0000824 "mfcr $rT, $FXM", SprMFCR>,
825 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +0000826
Chris Lattner88d211f2006-03-12 09:13:49 +0000827let PPC970_Unit = 1 in { // FXU Operations.
Nate Begeman07aada82004-08-30 02:28:06 +0000828
829// XO-Form instructions. Arithmetic instructions that can set overflow bit
830//
Nate Begeman1d9d7422005-10-18 00:28:58 +0000831def ADD4 : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000832 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000833 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000834def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000835 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000836 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
837 PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000838def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000839 "adde $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000840 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000841def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000842 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +0000843 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000844 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000845def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000846 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +0000847 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000848 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000849def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000850 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000851 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000852def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000853 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner218a15d2005-09-02 21:18:00 +0000854 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000855def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000856 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000857 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000858def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000859 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000860 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000861def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000862 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000863 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
864 PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000865def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000866 "subfe $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000867 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000868def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000869 "addme $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000870 [(set GPRC:$rT, (adde GPRC:$rA, immAllOnes))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000871def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000872 "addze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000873 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000874def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000875 "neg $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000876 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Nate Begeman551bf3f2006-02-17 05:43:56 +0000877def SUBFME : XOForm_3<31, 232, 0, (ops GPRC:$rT, GPRC:$rA),
878 "subfme $rT, $rA", IntGeneral,
879 [(set GPRC:$rT, (sube immAllOnes, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000880def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000881 "subfze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000882 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000883}
Nate Begeman07aada82004-08-30 02:28:06 +0000884
885// A-Form instructions. Most of the instructions executed in the FPU are of
886// this type.
887//
Chris Lattner88d211f2006-03-12 09:13:49 +0000888let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner14522e32005-04-19 05:21:30 +0000889def FMADD : AForm_1<63, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000890 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000891 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000892 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000893 F8RC:$FRB))]>,
894 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000895def FMADDS : AForm_1<59, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000896 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000897 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000898 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000899 F4RC:$FRB))]>,
900 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000901def FMSUB : AForm_1<63, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000902 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000903 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000904 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000905 F8RC:$FRB))]>,
906 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000907def FMSUBS : AForm_1<59, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000908 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000909 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000910 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000911 F4RC:$FRB))]>,
912 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000913def FNMADD : AForm_1<63, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000914 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000915 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000916 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000917 F8RC:$FRB)))]>,
918 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000919def FNMADDS : AForm_1<59, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000920 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000921 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000922 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000923 F4RC:$FRB)))]>,
924 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000925def FNMSUB : AForm_1<63, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000926 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000927 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000928 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000929 F8RC:$FRB)))]>,
930 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000931def FNMSUBS : AForm_1<59, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000932 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000933 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000934 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000935 F4RC:$FRB)))]>,
936 Requires<[FPContractions]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000937// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
938// having 4 of these, force the comparison to always be an 8-byte double (code
939// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +0000940// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +0000941def FSELD : AForm_1<63, 23,
942 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000943 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000944 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000945def FSELS : AForm_1<63, 23,
Chris Lattner867940d2005-10-02 06:58:23 +0000946 (ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000947 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000948 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000949def FADD : AForm_2<63, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000950 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000951 "fadd $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000952 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000953def FADDS : AForm_2<59, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000954 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000955 "fadds $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000956 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000957def FDIV : AForm_2<63, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000958 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000959 "fdiv $FRT, $FRA, $FRB", FPDivD,
Chris Lattner919c0322005-10-01 01:35:02 +0000960 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000961def FDIVS : AForm_2<59, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000962 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000963 "fdivs $FRT, $FRA, $FRB", FPDivS,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000964 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000965def FMUL : AForm_3<63, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000966 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000967 "fmul $FRT, $FRA, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000968 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000969def FMULS : AForm_3<59, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000970 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000971 "fmuls $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000972 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000973def FSUB : AForm_2<63, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000974 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000975 "fsub $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000976 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000977def FSUBS : AForm_2<59, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000978 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000979 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000980 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000981}
Nate Begeman07aada82004-08-30 02:28:06 +0000982
Chris Lattner88d211f2006-03-12 09:13:49 +0000983let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000984// M-Form instructions. rotate and mask instructions.
985//
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000986let isCommutable = 1 in {
Chris Lattner043870d2005-09-09 18:17:41 +0000987// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +0000988def RLWIMI : MForm_2<20,
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000989 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +0000990 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000991 []>, PPC970_DGroup_Cracked, RegConstraint<"$rSi = $rA">,
992 NoEncode<"$rSi">;
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000993}
Chris Lattner14522e32005-04-19 05:21:30 +0000994def RLWINM : MForm_2<21,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000995 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000996 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000997 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000998def RLWINMo : MForm_2<21,
Nate Begeman9f833d32005-04-12 00:10:02 +0000999 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001000 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001001 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +00001002def RLWNM : MForm_2<23,
Nate Begemancd08e4c2005-04-09 20:09:12 +00001003 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001004 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001005 []>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001006}
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001007
Chris Lattner3c0f9cc2006-03-20 06:15:45 +00001008
Chris Lattner2eb25172005-09-09 00:39:56 +00001009//===----------------------------------------------------------------------===//
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001010// DWARF Pseudo Instructions
1011//
1012
Jim Laskeyabf6d172006-01-05 01:25:28 +00001013def DWARF_LOC : Pseudo<(ops i32imm:$line, i32imm:$col, i32imm:$file),
Chris Lattner54689662006-09-27 02:55:21 +00001014 "${:comment} .loc $file, $line, $col",
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001015 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
Jim Laskeyabf6d172006-01-05 01:25:28 +00001016 (i32 imm:$file))]>;
1017
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001018//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +00001019// PowerPC Instruction Patterns
1020//
1021
Chris Lattner30e21a42005-09-26 22:20:16 +00001022// Arbitrary immediate support. Implement in terms of LIS/ORI.
1023def : Pat<(i32 imm:$imm),
1024 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +00001025
1026// Implement the 'not' operation with the NOR instruction.
1027def NOT : Pat<(not GPRC:$in),
1028 (NOR GPRC:$in, GPRC:$in)>;
1029
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001030// ADD an arbitrary immediate.
1031def : Pat<(add GPRC:$in, imm:$imm),
1032 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
1033// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001034def : Pat<(or GPRC:$in, imm:$imm),
1035 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001036// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001037def : Pat<(xor GPRC:$in, imm:$imm),
1038 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman551bf3f2006-02-17 05:43:56 +00001039// SUBFIC
Nate Begeman79691bc2006-03-17 22:41:37 +00001040def : Pat<(sub immSExt16:$imm, GPRC:$in),
Nate Begeman551bf3f2006-02-17 05:43:56 +00001041 (SUBFIC GPRC:$in, imm:$imm)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +00001042
Chris Lattnere5cf1222006-01-09 23:20:37 +00001043// Return void support.
1044def : Pat<(ret), (BLR)>;
1045
Chris Lattner956f43c2006-06-16 20:22:01 +00001046// SHL/SRL
Chris Lattnerbd059822005-12-05 02:34:05 +00001047def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001048 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerbd059822005-12-05 02:34:05 +00001049def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001050 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman2d5aff72005-10-19 18:42:01 +00001051
Nate Begeman35ef9132006-01-11 21:21:00 +00001052// ROTL
1053def : Pat<(rotl GPRC:$in, GPRC:$sh),
1054 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
1055def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
1056 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001057
Nate Begemanf42f1332006-09-22 05:01:56 +00001058// RLWNM
1059def : Pat<(and (rotl GPRC:$in, GPRC:$sh), maskimm32:$imm),
1060 (RLWNM GPRC:$in, GPRC:$sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
1061
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001062// Calls
Chris Lattner6a5339b2006-11-14 18:44:47 +00001063def : Pat<(PPCcall (i32 tglobaladdr:$dst)),
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001064 (BL tglobaladdr:$dst)>;
Chris Lattner6a5339b2006-11-14 18:44:47 +00001065def : Pat<(PPCcall (i32 texternalsym:$dst)),
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001066 (BL texternalsym:$dst)>;
1067
Chris Lattner860e8862005-11-17 07:30:41 +00001068// Hi and Lo for Darwin Global Addresses.
Chris Lattnerd717b192005-12-11 07:45:47 +00001069def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1070def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1071def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1072def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001073def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
1074def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Chris Lattner490ad082005-11-17 17:52:01 +00001075def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
1076 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman28a6b022005-12-10 02:36:00 +00001077def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
1078 (ADDIS GPRC:$in, tconstpool:$g)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001079def : Pat<(add GPRC:$in, (PPChi tjumptable:$g, 0)),
1080 (ADDIS GPRC:$in, tjumptable:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +00001081
Nate Begemana07da922005-12-14 22:54:33 +00001082// Fused negative multiply subtract, alternate pattern
1083def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
1084 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
1085 Requires<[FPContractions]>;
1086def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
1087 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
1088 Requires<[FPContractions]>;
1089
Chris Lattner4172b102005-12-06 02:10:38 +00001090// Standard shifts. These are represented separately from the real shifts above
1091// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1092// amounts.
1093def : Pat<(sra GPRC:$rS, GPRC:$rB),
1094 (SRAW GPRC:$rS, GPRC:$rB)>;
1095def : Pat<(srl GPRC:$rS, GPRC:$rB),
1096 (SRW GPRC:$rS, GPRC:$rB)>;
1097def : Pat<(shl GPRC:$rS, GPRC:$rB),
1098 (SLW GPRC:$rS, GPRC:$rB)>;
1099
Evan Cheng466685d2006-10-09 20:57:25 +00001100def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001101 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001102def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001103 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001104def : Pat<(extloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001105 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001106def : Pat<(extloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001107 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001108def : Pat<(extloadi8 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001109 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001110def : Pat<(extloadi8 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001111 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001112def : Pat<(extloadi16 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001113 (LHZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001114def : Pat<(extloadi16 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001115 (LHZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001116def : Pat<(extloadf32 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001117 (FMRSD (LFS iaddr:$src))>;
Evan Cheng466685d2006-10-09 20:57:25 +00001118def : Pat<(extloadf32 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001119 (FMRSD (LFSX xaddr:$src))>;
1120
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001121include "PPCInstrAltivec.td"
Chris Lattner956f43c2006-06-16 20:22:01 +00001122include "PPCInstr64Bit.td"