blob: d8bc874d377d44060e2711a9740016c88c62b2bc [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrThumb.td - Thumb support for ARM ---------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under the
6// University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
19 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
20
21// TI - Thumb instruction.
22
23// ThumbPat - Same as Pat<>, but requires that the compiler be in Thumb mode.
24class ThumbPat<dag pattern, dag result> : Pat<pattern, result> {
25 list<Predicate> Predicates = [IsThumb];
26}
27
28class ThumbV5Pat<dag pattern, dag result> : Pat<pattern, result> {
29 list<Predicate> Predicates = [IsThumb, HasV5T];
30}
31
32class ThumbI<dag ops, AddrMode am, SizeFlagVal sz,
33 string asm, string cstr, list<dag> pattern>
34 // FIXME: Set all opcodes to 0 for now.
Evan Cheng44bec522007-05-15 01:29:07 +000035 : InstARM<0, am, sz, IndexModeNone, cstr> {
Evan Cheng2c614c52007-06-06 10:17:05 +000036 let clobbersPred = 1;
Evan Cheng44bec522007-05-15 01:29:07 +000037 let OperandList = ops;
38 let AsmString = asm;
Evan Chenga8e29892007-01-19 07:51:42 +000039 let Pattern = pattern;
40 list<Predicate> Predicates = [IsThumb];
41}
42
43class TI<dag ops, string asm, list<dag> pattern>
44 : ThumbI<ops, AddrModeNone, Size2Bytes, asm, "", pattern>;
45class TI1<dag ops, string asm, list<dag> pattern>
46 : ThumbI<ops, AddrModeT1, Size2Bytes, asm, "", pattern>;
47class TI2<dag ops, string asm, list<dag> pattern>
48 : ThumbI<ops, AddrModeT2, Size2Bytes, asm, "", pattern>;
49class TI4<dag ops, string asm, list<dag> pattern>
50 : ThumbI<ops, AddrModeT4, Size2Bytes, asm, "", pattern>;
51class TIs<dag ops, string asm, list<dag> pattern>
52 : ThumbI<ops, AddrModeTs, Size2Bytes, asm, "", pattern>;
53
54// Two-address instructions
55class TIt<dag ops, string asm, list<dag> pattern>
56 : ThumbI<ops, AddrModeNone, Size2Bytes, asm, "$lhs = $dst", pattern>;
57
58// BL, BLX(1) are translated by assembler into two instructions
59class TIx2<dag ops, string asm, list<dag> pattern>
60 : ThumbI<ops, AddrModeNone, Size4Bytes, asm, "", pattern>;
61
Evan Chengd85ac4d2007-01-27 02:29:45 +000062// BR_JT instructions
63class TJTI<dag ops, string asm, list<dag> pattern>
64 : ThumbI<ops, AddrModeNone, SizeSpecial, asm, "", pattern>;
65
Evan Chenga8e29892007-01-19 07:51:42 +000066def imm_neg_XFORM : SDNodeXForm<imm, [{
67 return CurDAG->getTargetConstant(-(int)N->getValue(), MVT::i32);
68}]>;
69def imm_comp_XFORM : SDNodeXForm<imm, [{
70 return CurDAG->getTargetConstant(~((uint32_t)N->getValue()), MVT::i32);
71}]>;
72
73
74/// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7].
75def imm0_7 : PatLeaf<(i32 imm), [{
76 return (uint32_t)N->getValue() < 8;
77}]>;
78def imm0_7_neg : PatLeaf<(i32 imm), [{
79 return (uint32_t)-N->getValue() < 8;
80}], imm_neg_XFORM>;
81
82def imm0_255 : PatLeaf<(i32 imm), [{
83 return (uint32_t)N->getValue() < 256;
84}]>;
85def imm0_255_comp : PatLeaf<(i32 imm), [{
86 return ~((uint32_t)N->getValue()) < 256;
87}]>;
88
89def imm8_255 : PatLeaf<(i32 imm), [{
90 return (uint32_t)N->getValue() >= 8 && (uint32_t)N->getValue() < 256;
91}]>;
92def imm8_255_neg : PatLeaf<(i32 imm), [{
93 unsigned Val = -N->getValue();
94 return Val >= 8 && Val < 256;
95}], imm_neg_XFORM>;
96
97// Break imm's up into two pieces: an immediate + a left shift.
98// This uses thumb_immshifted to match and thumb_immshifted_val and
99// thumb_immshifted_shamt to get the val/shift pieces.
100def thumb_immshifted : PatLeaf<(imm), [{
101 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getValue());
102}]>;
103
104def thumb_immshifted_val : SDNodeXForm<imm, [{
105 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getValue());
106 return CurDAG->getTargetConstant(V, MVT::i32);
107}]>;
108
109def thumb_immshifted_shamt : SDNodeXForm<imm, [{
110 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getValue());
111 return CurDAG->getTargetConstant(V, MVT::i32);
112}]>;
113
114// Define Thumb specific addressing modes.
115
116// t_addrmode_rr := reg + reg
117//
118def t_addrmode_rr : Operand<i32>,
119 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
120 let PrintMethod = "printThumbAddrModeRROperand";
121 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg);
122}
123
Evan Chengc38f2bc2007-01-23 22:59:13 +0000124// t_addrmode_s4 := reg + reg
125// reg + imm5 * 4
Evan Chenga8e29892007-01-19 07:51:42 +0000126//
Evan Chengc38f2bc2007-01-23 22:59:13 +0000127def t_addrmode_s4 : Operand<i32>,
128 ComplexPattern<i32, 3, "SelectThumbAddrModeS4", []> {
129 let PrintMethod = "printThumbAddrModeS4Operand";
Evan Chengcea117d2007-01-30 02:35:32 +0000130 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm, GPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000131}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000132
133// t_addrmode_s2 := reg + reg
134// reg + imm5 * 2
135//
136def t_addrmode_s2 : Operand<i32>,
137 ComplexPattern<i32, 3, "SelectThumbAddrModeS2", []> {
138 let PrintMethod = "printThumbAddrModeS2Operand";
Evan Chengcea117d2007-01-30 02:35:32 +0000139 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm, GPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000140}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000141
142// t_addrmode_s1 := reg + reg
143// reg + imm5
144//
145def t_addrmode_s1 : Operand<i32>,
146 ComplexPattern<i32, 3, "SelectThumbAddrModeS1", []> {
147 let PrintMethod = "printThumbAddrModeS1Operand";
Evan Chengcea117d2007-01-30 02:35:32 +0000148 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm, GPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000149}
150
151// t_addrmode_sp := sp + imm8 * 4
152//
153def t_addrmode_sp : Operand<i32>,
154 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
155 let PrintMethod = "printThumbAddrModeSPOperand";
156 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
157}
158
159//===----------------------------------------------------------------------===//
160// Miscellaneous Instructions.
161//
162
Evan Cheng44bec522007-05-15 01:29:07 +0000163def tADJCALLSTACKUP :
164PseudoInst<(ops i32imm:$amt),
165 "@ tADJCALLSTACKUP $amt",
166 [(ARMcallseq_end imm:$amt)]>, Imp<[SP],[SP]>, Requires<[IsThumb]>;
167
168def tADJCALLSTACKDOWN :
169PseudoInst<(ops i32imm:$amt),
170 "@ tADJCALLSTACKDOWN $amt",
171 [(ARMcallseq_start imm:$amt)]>, Imp<[SP],[SP]>, Requires<[IsThumb]>;
172
Evan Chengeaa91b02007-06-19 01:26:51 +0000173let isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000174def tPICADD : TIt<(ops GPR:$dst, GPR:$lhs, pclabel:$cp),
Evan Chengc60e76d2007-01-30 20:37:08 +0000175 "$cp:\n\tadd $dst, pc",
Evan Chenga8e29892007-01-19 07:51:42 +0000176 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>;
177
178//===----------------------------------------------------------------------===//
179// Control Flow Instructions.
180//
181
Evan Cheng9d945f72007-02-01 01:49:46 +0000182let isReturn = 1, isTerminator = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000183 def tBX_RET : TI<(ops), "bx lr", [(ARMretflag)]>;
Evan Cheng9d945f72007-02-01 01:49:46 +0000184 // Alternative return instruction used by vararg functions.
185 def tBX_RET_vararg : TI<(ops GPR:$dst), "bx $dst", []>;
186}
Evan Chenga8e29892007-01-19 07:51:42 +0000187
188// FIXME: remove when we have a way to marking a MI with these properties.
189let isLoad = 1, isReturn = 1, isTerminator = 1 in
190def tPOP_RET : TI<(ops reglist:$dst1, variable_ops),
191 "pop $dst1", []>;
192
193let isCall = 1, noResults = 1,
194 Defs = [R0, R1, R2, R3, LR,
195 D0, D1, D2, D3, D4, D5, D6, D7] in {
196 def tBL : TIx2<(ops i32imm:$func, variable_ops),
197 "bl ${func:call}",
198 [(ARMtcall tglobaladdr:$func)]>;
199 // ARMv5T and above
200 def tBLXi : TIx2<(ops i32imm:$func, variable_ops),
201 "blx ${func:call}",
202 [(ARMcall tglobaladdr:$func)]>, Requires<[HasV5T]>;
203 def tBLXr : TI<(ops GPR:$dst, variable_ops),
204 "blx $dst",
205 [(ARMtcall GPR:$dst)]>, Requires<[HasV5T]>;
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000206 // ARMv4T
207 def tBX : TIx2<(ops GPR:$dst, variable_ops),
208 "cpy lr, pc\n\tbx $dst",
Evan Chenga8e29892007-01-19 07:51:42 +0000209 [(ARMcall_nolink GPR:$dst)]>;
210}
211
Evan Cheng3f8602c2007-05-16 21:53:43 +0000212let isBranch = 1, isTerminator = 1, noResults = 1 in {
213 let isBarrier = 1 in {
214 let isPredicable = 1 in
215 def tB : TI<(ops brtarget:$dst), "b $dst", [(br bb:$dst)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000216
Evan Cheng225dfe92007-01-30 01:13:37 +0000217 // Far jump
218 def tBfar : TIx2<(ops brtarget:$dst), "bl $dst\t@ far jump", []>;
219
Evan Chengd85ac4d2007-01-27 02:29:45 +0000220 def tBR_JTr : TJTI<(ops GPR:$dst, jtblock_operand:$jt, i32imm:$id),
221 "cpy pc, $dst \n\t.align\t2\n$jt",
222 [(ARMbrjt GPR:$dst, tjumptable:$jt, imm:$id)]>;
Evan Cheng3f8602c2007-05-16 21:53:43 +0000223 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000224}
225
Evan Chengc85e8322007-07-05 07:13:32 +0000226// FIXME: should be able to write a pattern for ARMBrcond, but can't use
227// a two-value operand where a dag node expects two operands. :(
Evan Chengf81dea42007-06-08 09:13:23 +0000228let isBranch = 1, isTerminator = 1, noResults = 1 in
Evan Cheng42d712b2007-05-08 21:08:43 +0000229 def tBcc : TI<(ops brtarget:$dst, ccop:$cc), "b$cc $dst",
Evan Chengc85e8322007-07-05 07:13:32 +0000230 [/*(ARMbrcond bb:$dst, imm:$cc)*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000231
232//===----------------------------------------------------------------------===//
233// Load Store Instructions.
234//
235
236let isLoad = 1 in {
Evan Chengc38f2bc2007-01-23 22:59:13 +0000237def tLDR : TI4<(ops GPR:$dst, t_addrmode_s4:$addr),
238 "ldr $dst, $addr",
239 [(set GPR:$dst, (load t_addrmode_s4:$addr))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000240
Evan Chengc38f2bc2007-01-23 22:59:13 +0000241def tLDRB : TI1<(ops GPR:$dst, t_addrmode_s1:$addr),
242 "ldrb $dst, $addr",
243 [(set GPR:$dst, (zextloadi8 t_addrmode_s1:$addr))]>;
244
245def tLDRH : TI2<(ops GPR:$dst, t_addrmode_s2:$addr),
246 "ldrh $dst, $addr",
247 [(set GPR:$dst, (zextloadi16 t_addrmode_s2:$addr))]>;
248
249def tLDRSB : TI1<(ops GPR:$dst, t_addrmode_rr:$addr),
250 "ldrsb $dst, $addr",
251 [(set GPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>;
252
253def tLDRSH : TI2<(ops GPR:$dst, t_addrmode_rr:$addr),
254 "ldrsh $dst, $addr",
255 [(set GPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>;
256
Evan Chenga8e29892007-01-19 07:51:42 +0000257def tLDRspi : TIs<(ops GPR:$dst, t_addrmode_sp:$addr),
258 "ldr $dst, $addr",
259 [(set GPR:$dst, (load t_addrmode_sp:$addr))]>;
Evan Cheng012f2d92007-01-24 08:53:17 +0000260
Evan Cheng8e59ea92007-02-07 00:06:56 +0000261// Special instruction for restore. It cannot clobber condition register
262// when it's expanded by eliminateCallFramePseudoInstr().
263def tRestore : TIs<(ops GPR:$dst, t_addrmode_sp:$addr),
264 "ldr $dst, $addr", []>;
265
Evan Cheng012f2d92007-01-24 08:53:17 +0000266// Load tconstpool
267def tLDRpci : TIs<(ops GPR:$dst, i32imm:$addr),
268 "ldr $dst, $addr",
269 [(set GPR:$dst, (load (ARMWrapper tconstpool:$addr)))]>;
Evan Chengfa775d02007-03-19 07:20:03 +0000270
271// Special LDR for loads from non-pc-relative constpools.
Dan Gohmand45eddd2007-06-26 00:48:07 +0000272let isReMaterializable = 1 in
Evan Chengfa775d02007-03-19 07:20:03 +0000273def tLDRcp : TIs<(ops GPR:$dst, i32imm:$addr),
274 "ldr $dst, $addr", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000275} // isLoad
276
277let isStore = 1 in {
Evan Chengc38f2bc2007-01-23 22:59:13 +0000278def tSTR : TI4<(ops GPR:$src, t_addrmode_s4:$addr),
279 "str $src, $addr",
280 [(store GPR:$src, t_addrmode_s4:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000281
Evan Chengc38f2bc2007-01-23 22:59:13 +0000282def tSTRB : TI1<(ops GPR:$src, t_addrmode_s1:$addr),
283 "strb $src, $addr",
284 [(truncstorei8 GPR:$src, t_addrmode_s1:$addr)]>;
285
286def tSTRH : TI2<(ops GPR:$src, t_addrmode_s2:$addr),
287 "strh $src, $addr",
288 [(truncstorei16 GPR:$src, t_addrmode_s2:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000289
290def tSTRspi : TIs<(ops GPR:$src, t_addrmode_sp:$addr),
291 "str $src, $addr",
292 [(store GPR:$src, t_addrmode_sp:$addr)]>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000293
294// Special instruction for spill. It cannot clobber condition register
295// when it's expanded by eliminateCallFramePseudoInstr().
296def tSpill : TIs<(ops GPR:$src, t_addrmode_sp:$addr),
297 "str $src, $addr", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000298}
299
300//===----------------------------------------------------------------------===//
301// Load / store multiple Instructions.
302//
303
304// TODO: A7-44: LDMIA - load multiple
305
306let isLoad = 1 in
307def tPOP : TI<(ops reglist:$dst1, variable_ops),
308 "pop $dst1", []>;
309
310let isStore = 1 in
311def tPUSH : TI<(ops reglist:$src1, variable_ops),
312 "push $src1", []>;
313
314//===----------------------------------------------------------------------===//
315// Arithmetic Instructions.
316//
317
Evan Cheng53d7dba2007-01-27 00:07:15 +0000318// Add with carry
319def tADC : TIt<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
320 "adc $dst, $rhs",
321 [(set GPR:$dst, (adde GPR:$lhs, GPR:$rhs))]>;
322
323def tADDS : TI<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
Evan Cheng3471b602007-01-31 20:12:31 +0000324 "add $dst, $lhs, $rhs",
Evan Cheng53d7dba2007-01-27 00:07:15 +0000325 [(set GPR:$dst, (addc GPR:$lhs, GPR:$rhs))]>;
326
327
Evan Chenga8e29892007-01-19 07:51:42 +0000328def tADDi3 : TI<(ops GPR:$dst, GPR:$lhs, i32imm:$rhs),
329 "add $dst, $lhs, $rhs",
330 [(set GPR:$dst, (add GPR:$lhs, imm0_7:$rhs))]>;
331
332def tADDi8 : TIt<(ops GPR:$dst, GPR:$lhs, i32imm:$rhs),
333 "add $dst, $rhs",
334 [(set GPR:$dst, (add GPR:$lhs, imm8_255:$rhs))]>;
335
336def tADDrr : TI<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
337 "add $dst, $lhs, $rhs",
338 [(set GPR:$dst, (add GPR:$lhs, GPR:$rhs))]>;
339
340def tADDhirr : TIt<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
341 "add $dst, $rhs", []>;
342
343def tADDrPCi : TI<(ops GPR:$dst, i32imm:$rhs),
344 "add $dst, pc, $rhs * 4", []>;
345def tADDrSPi : TI<(ops GPR:$dst, GPR:$sp, i32imm:$rhs),
346 "add $dst, $sp, $rhs * 4", []>;
Evan Cheng3fdadfc2007-01-26 21:33:19 +0000347def tADDspi : TIt<(ops GPR:$dst, GPR:$lhs, i32imm:$rhs),
348 "add $dst, $rhs * 4", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000349
Evan Chenga8e29892007-01-19 07:51:42 +0000350def tAND : TIt<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
351 "and $dst, $rhs",
352 [(set GPR:$dst, (and GPR:$lhs, GPR:$rhs))]>;
353
354def tASRri : TI<(ops GPR:$dst, GPR:$lhs, i32imm:$rhs),
355 "asr $dst, $lhs, $rhs",
356 [(set GPR:$dst, (sra GPR:$lhs, imm:$rhs))]>;
357
358def tASRrr : TIt<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
359 "asr $dst, $rhs",
360 [(set GPR:$dst, (sra GPR:$lhs, GPR:$rhs))]>;
361
362def tBIC : TIt<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
363 "bic $dst, $rhs",
364 [(set GPR:$dst, (and GPR:$lhs, (not GPR:$rhs)))]>;
365
366
367def tCMN : TI<(ops GPR:$lhs, GPR:$rhs),
368 "cmn $lhs, $rhs",
369 [(ARMcmp GPR:$lhs, (ineg GPR:$rhs))]>;
370
371def tCMPi8 : TI<(ops GPR:$lhs, i32imm:$rhs),
372 "cmp $lhs, $rhs",
373 [(ARMcmp GPR:$lhs, imm0_255:$rhs)]>;
374
375def tCMPr : TI<(ops GPR:$lhs, GPR:$rhs),
376 "cmp $lhs, $rhs",
377 [(ARMcmp GPR:$lhs, GPR:$rhs)]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000378
379def tTST : TI<(ops GPR:$lhs, GPR:$rhs),
380 "tst $lhs, $rhs",
381 [(ARMcmpNZ (and GPR:$lhs, GPR:$rhs), 0)]>;
382
383def tCMNNZ : TI<(ops GPR:$lhs, GPR:$rhs),
384 "cmn $lhs, $rhs",
385 [(ARMcmpNZ GPR:$lhs, (ineg GPR:$rhs))]>;
386
387def tCMPNZi8 : TI<(ops GPR:$lhs, i32imm:$rhs),
388 "cmp $lhs, $rhs",
389 [(ARMcmpNZ GPR:$lhs, imm0_255:$rhs)]>;
390
391def tCMPNZr : TI<(ops GPR:$lhs, GPR:$rhs),
392 "cmp $lhs, $rhs",
393 [(ARMcmpNZ GPR:$lhs, GPR:$rhs)]>;
394
Evan Chenga8e29892007-01-19 07:51:42 +0000395// TODO: A7-37: CMP(3) - cmp hi regs
396
397def tEOR : TIt<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
398 "eor $dst, $rhs",
399 [(set GPR:$dst, (xor GPR:$lhs, GPR:$rhs))]>;
400
401def tLSLri : TI<(ops GPR:$dst, GPR:$lhs, i32imm:$rhs),
402 "lsl $dst, $lhs, $rhs",
403 [(set GPR:$dst, (shl GPR:$lhs, imm:$rhs))]>;
404
405def tLSLrr : TIt<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
406 "lsl $dst, $rhs",
407 [(set GPR:$dst, (shl GPR:$lhs, GPR:$rhs))]>;
408
409def tLSRri : TI<(ops GPR:$dst, GPR:$lhs, i32imm:$rhs),
410 "lsr $dst, $lhs, $rhs",
411 [(set GPR:$dst, (srl GPR:$lhs, imm:$rhs))]>;
412
413def tLSRrr : TIt<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
414 "lsr $dst, $rhs",
415 [(set GPR:$dst, (srl GPR:$lhs, GPR:$rhs))]>;
416
Evan Cheng5e3c2032007-03-29 21:38:31 +0000417// FIXME: This is not rematerializable because mov changes the condition code.
Evan Cheng9f6636f2007-03-19 07:48:02 +0000418def tMOVi8 : TI<(ops GPR:$dst, i32imm:$src),
Evan Chenga8e29892007-01-19 07:51:42 +0000419 "mov $dst, $src",
420 [(set GPR:$dst, imm0_255:$src)]>;
421
422// TODO: A7-73: MOV(2) - mov setting flag.
423
424
425// Note: MOV(2) of two low regs updates the flags, so we emit this as 'cpy',
426// which is MOV(3). This also supports high registers.
Evan Cheng9f6636f2007-03-19 07:48:02 +0000427def tMOVr : TI<(ops GPR:$dst, GPR:$src),
Evan Chenga8e29892007-01-19 07:51:42 +0000428 "cpy $dst, $src", []>;
429
430def tMUL : TIt<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
431 "mul $dst, $rhs",
432 [(set GPR:$dst, (mul GPR:$lhs, GPR:$rhs))]>;
433
434def tMVN : TI<(ops GPR:$dst, GPR:$src),
435 "mvn $dst, $src",
436 [(set GPR:$dst, (not GPR:$src))]>;
437
438def tNEG : TI<(ops GPR:$dst, GPR:$src),
439 "neg $dst, $src",
440 [(set GPR:$dst, (ineg GPR:$src))]>;
441
442def tORR : TIt<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
443 "orr $dst, $rhs",
444 [(set GPR:$dst, (or GPR:$lhs, GPR:$rhs))]>;
445
446
447def tREV : TI<(ops GPR:$dst, GPR:$src),
448 "rev $dst, $src",
449 [(set GPR:$dst, (bswap GPR:$src))]>,
450 Requires<[IsThumb, HasV6]>;
451
452def tREV16 : TI<(ops GPR:$dst, GPR:$src),
453 "rev16 $dst, $src",
454 [(set GPR:$dst,
455 (or (and (srl GPR:$src, 8), 0xFF),
456 (or (and (shl GPR:$src, 8), 0xFF00),
457 (or (and (srl GPR:$src, 8), 0xFF0000),
458 (and (shl GPR:$src, 8), 0xFF000000)))))]>,
459 Requires<[IsThumb, HasV6]>;
460
461def tREVSH : TI<(ops GPR:$dst, GPR:$src),
462 "revsh $dst, $src",
463 [(set GPR:$dst,
464 (sext_inreg
465 (or (srl (and GPR:$src, 0xFFFF), 8),
466 (shl GPR:$src, 8)), i16))]>,
467 Requires<[IsThumb, HasV6]>;
468
469def tROR : TIt<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
470 "ror $dst, $rhs",
471 [(set GPR:$dst, (rotr GPR:$lhs, GPR:$rhs))]>;
472
Evan Cheng53d7dba2007-01-27 00:07:15 +0000473
474// Subtract with carry
Evan Chenga8e29892007-01-19 07:51:42 +0000475def tSBC : TIt<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
476 "sbc $dst, $rhs",
477 [(set GPR:$dst, (sube GPR:$lhs, GPR:$rhs))]>;
478
Evan Cheng53d7dba2007-01-27 00:07:15 +0000479def tSUBS : TI<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
Evan Cheng3471b602007-01-31 20:12:31 +0000480 "sub $dst, $lhs, $rhs",
Evan Cheng53d7dba2007-01-27 00:07:15 +0000481 [(set GPR:$dst, (subc GPR:$lhs, GPR:$rhs))]>;
482
483
Evan Chenga8e29892007-01-19 07:51:42 +0000484// TODO: A7-96: STMIA - store multiple.
485
486def tSUBi3 : TI<(ops GPR:$dst, GPR:$lhs, i32imm:$rhs),
487 "sub $dst, $lhs, $rhs",
488 [(set GPR:$dst, (add GPR:$lhs, imm0_7_neg:$rhs))]>;
489
490def tSUBi8 : TIt<(ops GPR:$dst, GPR:$lhs, i32imm:$rhs),
491 "sub $dst, $rhs",
492 [(set GPR:$dst, (add GPR:$lhs, imm8_255_neg:$rhs))]>;
493
494def tSUBrr : TI<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
495 "sub $dst, $lhs, $rhs",
496 [(set GPR:$dst, (sub GPR:$lhs, GPR:$rhs))]>;
497
Evan Cheng3fdadfc2007-01-26 21:33:19 +0000498def tSUBspi : TIt<(ops GPR:$dst, GPR:$lhs, i32imm:$rhs),
499 "sub $dst, $rhs * 4", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000500
501def tSXTB : TI<(ops GPR:$dst, GPR:$src),
502 "sxtb $dst, $src",
503 [(set GPR:$dst, (sext_inreg GPR:$src, i8))]>,
504 Requires<[IsThumb, HasV6]>;
505def tSXTH : TI<(ops GPR:$dst, GPR:$src),
506 "sxth $dst, $src",
507 [(set GPR:$dst, (sext_inreg GPR:$src, i16))]>,
508 Requires<[IsThumb, HasV6]>;
509
Evan Chenga8e29892007-01-19 07:51:42 +0000510
511def tUXTB : TI<(ops GPR:$dst, GPR:$src),
512 "uxtb $dst, $src",
513 [(set GPR:$dst, (and GPR:$src, 0xFF))]>,
514 Requires<[IsThumb, HasV6]>;
515def tUXTH : TI<(ops GPR:$dst, GPR:$src),
516 "uxth $dst, $src",
517 [(set GPR:$dst, (and GPR:$src, 0xFFFF))]>,
518 Requires<[IsThumb, HasV6]>;
519
520
521// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC DAG operation.
522// Expanded by the scheduler into a branch sequence.
523let usesCustomDAGSchedInserter = 1 in // Expanded by the scheduler.
524 def tMOVCCr :
Evan Cheng42d712b2007-05-08 21:08:43 +0000525 PseudoInst<(ops GPR:$dst, GPR:$false, GPR:$true, ccop:$cc),
Evan Chenga8e29892007-01-19 07:51:42 +0000526 "@ tMOVCCr $cc",
Evan Chengc85e8322007-07-05 07:13:32 +0000527 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000528
529// tLEApcrel - Load a pc-relative address into a register without offending the
530// assembler.
Evan Chengeec041a2007-04-27 07:50:02 +0000531def tLEApcrel : TIx2<(ops GPR:$dst, i32imm:$label),
Evan Chenga8e29892007-01-19 07:51:42 +0000532 !strconcat(!strconcat(".set PCRELV${:uid}, ($label-(",
Evan Cheng1b201682007-05-01 20:27:19 +0000533 "${:private}PCRELL${:uid}+4))\n"),
Evan Chenge0c2b6b2007-02-01 03:04:49 +0000534 !strconcat("\tmov $dst, #PCRELV${:uid}\n",
535 "${:private}PCRELL${:uid}:\n\tadd $dst, pc")),
Evan Chenga8e29892007-01-19 07:51:42 +0000536 []>;
537
Evan Chengeec041a2007-04-27 07:50:02 +0000538def tLEApcrelJT : TIx2<(ops GPR:$dst, i32imm:$label, i32imm:$id),
Evan Chengd85ac4d2007-01-27 02:29:45 +0000539 !strconcat(!strconcat(".set PCRELV${:uid}, (${label}_${id:no_hash}-(",
540 "${:private}PCRELL${:uid}+4))\n"),
Evan Chenge0c2b6b2007-02-01 03:04:49 +0000541 !strconcat("\tmov $dst, #PCRELV${:uid}\n",
542 "${:private}PCRELL${:uid}:\n\tadd $dst, pc")),
543 []>;
Evan Chengd85ac4d2007-01-27 02:29:45 +0000544
Evan Chenga8e29892007-01-19 07:51:42 +0000545//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000546// TLS Instructions
547//
548
549// __aeabi_read_tp preserves the registers r1-r3.
550let isCall = 1,
551 Defs = [R0, LR] in {
552 def tTPsoft : TIx2<(ops),
553 "bl __aeabi_read_tp",
554 [(set R0, ARMthread_pointer)]>;
555}
556
557//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000558// Non-Instruction Patterns
559//
560
561// ConstantPool, GlobalAddress
562def : ThumbPat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
563def : ThumbPat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +0000564
Evan Chengd85ac4d2007-01-27 02:29:45 +0000565// JumpTable
566def : ThumbPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
567 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
568
Evan Chenga8e29892007-01-19 07:51:42 +0000569// Direct calls
570def : ThumbPat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>;
571def : ThumbV5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>;
572
573// Indirect calls to ARM routines
574def : ThumbV5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>;
575
576// zextload i1 -> zextload i8
Evan Chengc38f2bc2007-01-23 22:59:13 +0000577def : ThumbPat<(zextloadi1 t_addrmode_s1:$addr),
578 (tLDRB t_addrmode_s1:$addr)>;
Evan Chenga8e29892007-01-19 07:51:42 +0000579
Evan Chengb60c02e2007-01-26 19:13:16 +0000580// extload -> zextload
581def : ThumbPat<(extloadi1 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
582def : ThumbPat<(extloadi8 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
583def : ThumbPat<(extloadi16 t_addrmode_s2:$addr), (tLDRH t_addrmode_s2:$addr)>;
584
Evan Chenga8e29892007-01-19 07:51:42 +0000585// truncstore i1 -> truncstore i8
Evan Chengc38f2bc2007-01-23 22:59:13 +0000586def : ThumbPat<(truncstorei1 GPR:$src, t_addrmode_s1:$dst),
587 (tSTRB GPR:$src, t_addrmode_s1:$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +0000588
589// Large immediate handling.
590
591// Two piece imms.
592def : ThumbPat<(i32 thumb_immshifted:$src),
Evan Cheng9f6636f2007-03-19 07:48:02 +0000593 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
Evan Chenga8e29892007-01-19 07:51:42 +0000594 (thumb_immshifted_shamt imm:$src))>;
595
596def : ThumbPat<(i32 imm0_255_comp:$src),
Evan Cheng9f6636f2007-03-19 07:48:02 +0000597 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;