blob: fde9698313f553bf9f76d3ab1b4c0268ec313f0b [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrVFP.td - VFP support for ARM -------------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under the
6// University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM VP instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// ARM VFP Instruction templates.
16//
17
18// ARM Float Instruction
Evan Cheng44bec522007-05-15 01:29:07 +000019class ASI<dag ops, string opc, string asm, list<dag> pattern>
20 : AI<ops, opc, asm, pattern> {
Evan Chenga8e29892007-01-19 07:51:42 +000021 // TODO: Mark the instructions with the appropriate subtarget info.
22}
23
Evan Cheng44bec522007-05-15 01:29:07 +000024class ASI5<dag ops, string opc, string asm, list<dag> pattern>
25 : I<ops, AddrMode5, Size4Bytes, IndexModeNone, opc, asm, "", pattern> {
Evan Chenga8e29892007-01-19 07:51:42 +000026 // TODO: Mark the instructions with the appropriate subtarget info.
27}
28
29// ARM Double Instruction
Evan Cheng44bec522007-05-15 01:29:07 +000030class ADI<dag ops, string opc, string asm, list<dag> pattern>
31 : AI<ops, opc, asm, pattern> {
Evan Chenga8e29892007-01-19 07:51:42 +000032 // TODO: Mark the instructions with the appropriate subtarget info.
33}
34
Evan Cheng44bec522007-05-15 01:29:07 +000035class ADI5<dag ops, string opc, string asm, list<dag> pattern>
36 : I<ops, AddrMode5, Size4Bytes, IndexModeNone, opc, asm, "", pattern> {
Evan Chenga8e29892007-01-19 07:51:42 +000037 // TODO: Mark the instructions with the appropriate subtarget info.
38}
39
Evan Cheng44bec522007-05-15 01:29:07 +000040// Special cases.
41class AXSI<dag ops, string asm, list<dag> pattern>
42 : XI<ops, AddrModeNone, Size4Bytes, IndexModeNone, asm, "", pattern> {
43 // TODO: Mark the instructions with the appropriate subtarget info.
44}
45
46class AXSI5<dag ops, string asm, list<dag> pattern>
47 : XI<ops, AddrMode5, Size4Bytes, IndexModeNone, asm, "", pattern> {
48 // TODO: Mark the instructions with the appropriate subtarget info.
49}
50
51class AXDI<dag ops, string asm, list<dag> pattern>
52 : XI<ops, AddrModeNone, Size4Bytes, IndexModeNone, asm, "", pattern> {
53 // TODO: Mark the instructions with the appropriate subtarget info.
54}
55
56class AXDI5<dag ops, string asm, list<dag> pattern>
57 : XI<ops, AddrMode5, Size4Bytes, IndexModeNone, asm, "", pattern> {
58 // TODO: Mark the instructions with the appropriate subtarget info.
59}
60
61
Evan Chenga8e29892007-01-19 07:51:42 +000062def SDT_FTOI :
63SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>;
64def SDT_ITOF :
65SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>;
66def SDT_CMPFP0 :
67SDTypeProfile<0, 1, [SDTCisFP<0>]>;
68def SDT_FMDRR :
69SDTypeProfile<1, 2, [SDTCisVT<0, f64>, SDTCisVT<1, i32>,
70 SDTCisSameAs<1, 2>]>;
71
72def arm_ftoui : SDNode<"ARMISD::FTOUI", SDT_FTOI>;
73def arm_ftosi : SDNode<"ARMISD::FTOSI", SDT_FTOI>;
74def arm_sitof : SDNode<"ARMISD::SITOF", SDT_ITOF>;
75def arm_uitof : SDNode<"ARMISD::UITOF", SDT_ITOF>;
76def arm_fmstat : SDNode<"ARMISD::FMSTAT", SDTRet, [SDNPInFlag,SDNPOutFlag]>;
77def arm_cmpfp : SDNode<"ARMISD::CMPFP", SDT_ARMCmp, [SDNPOutFlag]>;
78def arm_cmpfp0 : SDNode<"ARMISD::CMPFPw0", SDT_CMPFP0, [SDNPOutFlag]>;
79def arm_fmdrr : SDNode<"ARMISD::FMDRR", SDT_FMDRR>;
80
81//===----------------------------------------------------------------------===//
82// Load / store Instructions.
83//
84
85let isLoad = 1 in {
86def FLDD : ADI5<(ops DPR:$dst, addrmode5:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +000087 "fldd", " $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +000088 [(set DPR:$dst, (load addrmode5:$addr))]>;
89
90def FLDS : ASI5<(ops SPR:$dst, addrmode5:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +000091 "flds", " $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +000092 [(set SPR:$dst, (load addrmode5:$addr))]>;
93} // isLoad
94
95let isStore = 1 in {
96def FSTD : ADI5<(ops DPR:$src, addrmode5:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +000097 "fstd", " $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +000098 [(store DPR:$src, addrmode5:$addr)]>;
99
100def FSTS : ASI5<(ops SPR:$src, addrmode5:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +0000101 "fsts", " $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000102 [(store SPR:$src, addrmode5:$addr)]>;
103} // isStore
104
105//===----------------------------------------------------------------------===//
106// Load / store multiple Instructions.
107//
108
109let isLoad = 1 in {
Evan Cheng44bec522007-05-15 01:29:07 +0000110def FLDMD : AXDI5<(ops addrmode5:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Chengc6f2f6f2007-05-29 23:34:19 +0000111 "fldm${addr:submode}d${p} ${addr:base}, $dst1",
Evan Cheng44bec522007-05-15 01:29:07 +0000112 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
Evan Cheng44bec522007-05-15 01:29:07 +0000114def FLDMS : AXSI5<(ops addrmode5:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Chengc6f2f6f2007-05-29 23:34:19 +0000115 "fldm${addr:submode}s${p} ${addr:base}, $dst1",
Evan Cheng44bec522007-05-15 01:29:07 +0000116 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000117} // isLoad
118
119let isStore = 1 in {
Evan Cheng44bec522007-05-15 01:29:07 +0000120def FSTMD : AXDI5<(ops addrmode5:$addr, pred:$p, reglist:$src1, variable_ops),
Evan Chengc6f2f6f2007-05-29 23:34:19 +0000121 "fstm${addr:submode}d${p} ${addr:base}, $src1",
Evan Chenga8e29892007-01-19 07:51:42 +0000122 []>;
123
Evan Cheng44bec522007-05-15 01:29:07 +0000124def FSTMS : AXSI5<(ops addrmode5:$addr, pred:$p, reglist:$src1, variable_ops),
Evan Chengc6f2f6f2007-05-29 23:34:19 +0000125 "fstm${addr:submode}s${p} ${addr:base}, $src1",
Evan Chenga8e29892007-01-19 07:51:42 +0000126 []>;
127} // isStore
128
129// FLDMX, FSTMX - mixing S/D registers for pre-armv6 cores
130
131//===----------------------------------------------------------------------===//
132// FP Binary Operations.
133//
134
135def FADDD : ADI<(ops DPR:$dst, DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000136 "faddd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000137 [(set DPR:$dst, (fadd DPR:$a, DPR:$b))]>;
138
139def FADDS : ASI<(ops SPR:$dst, SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000140 "fadds", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000141 [(set SPR:$dst, (fadd SPR:$a, SPR:$b))]>;
142
143def FCMPED : ADI<(ops DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000144 "fcmped", " $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000145 [(arm_cmpfp DPR:$a, DPR:$b)]>;
146
147def FCMPES : ASI<(ops SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000148 "fcmpes", " $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000149 [(arm_cmpfp SPR:$a, SPR:$b)]>;
150
151def FDIVD : ADI<(ops DPR:$dst, DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000152 "fdivd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000153 [(set DPR:$dst, (fdiv DPR:$a, DPR:$b))]>;
154
155def FDIVS : ASI<(ops SPR:$dst, SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000156 "fdivs", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000157 [(set SPR:$dst, (fdiv SPR:$a, SPR:$b))]>;
158
159def FMULD : ADI<(ops DPR:$dst, DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000160 "fmuld", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000161 [(set DPR:$dst, (fmul DPR:$a, DPR:$b))]>;
162
163def FMULS : ASI<(ops SPR:$dst, SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000164 "fmuls", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000165 [(set SPR:$dst, (fmul SPR:$a, SPR:$b))]>;
Chris Lattner72939122007-05-03 00:32:00 +0000166
Evan Chenga8e29892007-01-19 07:51:42 +0000167def FNMULD : ADI<(ops DPR:$dst, DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000168 "fnmuld", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000169 [(set DPR:$dst, (fneg (fmul DPR:$a, DPR:$b)))]>;
170
171def FNMULS : ASI<(ops SPR:$dst, SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000172 "fnmuls", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000173 [(set SPR:$dst, (fneg (fmul SPR:$a, SPR:$b)))]>;
174
Chris Lattner72939122007-05-03 00:32:00 +0000175// Match reassociated forms only if not sign dependent rounding.
176def : Pat<(fmul (fneg DPR:$a), DPR:$b),
177 (FNMULD DPR:$a, DPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
178def : Pat<(fmul (fneg SPR:$a), SPR:$b),
179 (FNMULS SPR:$a, SPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
180
181
Evan Chenga8e29892007-01-19 07:51:42 +0000182def FSUBD : ADI<(ops DPR:$dst, DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000183 "fsubd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000184 [(set DPR:$dst, (fsub DPR:$a, DPR:$b))]>;
185
186def FSUBS : ASI<(ops SPR:$dst, SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000187 "fsubs", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000188 [(set SPR:$dst, (fsub SPR:$a, SPR:$b))]>;
189
190//===----------------------------------------------------------------------===//
191// FP Unary Operations.
192//
193
194def FABSD : ADI<(ops DPR:$dst, DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000195 "fabsd", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000196 [(set DPR:$dst, (fabs DPR:$a))]>;
197
198def FABSS : ASI<(ops SPR:$dst, SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000199 "fabss", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000200 [(set SPR:$dst, (fabs SPR:$a))]>;
201
202def FCMPEZD : ADI<(ops DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000203 "fcmpezd", " $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000204 [(arm_cmpfp0 DPR:$a)]>;
205
206def FCMPEZS : ASI<(ops SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000207 "fcmpezs", " $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000208 [(arm_cmpfp0 SPR:$a)]>;
209
210def FCVTDS : ADI<(ops DPR:$dst, SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000211 "fcvtds", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000212 [(set DPR:$dst, (fextend SPR:$a))]>;
213
214def FCVTSD : ADI<(ops SPR:$dst, DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000215 "fcvtsd", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000216 [(set SPR:$dst, (fround DPR:$a))]>;
217
218def FCPYD : ADI<(ops DPR:$dst, DPR:$a),
Evan Chengc85e8322007-07-05 07:13:32 +0000219 "fcpyd", " $dst, $a", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000220
221def FCPYS : ASI<(ops SPR:$dst, SPR:$a),
Evan Chengc85e8322007-07-05 07:13:32 +0000222 "fcpys", " $dst, $a", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000223
224def FNEGD : ADI<(ops DPR:$dst, DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000225 "fnegd", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000226 [(set DPR:$dst, (fneg DPR:$a))]>;
227
228def FNEGS : ASI<(ops SPR:$dst, SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000229 "fnegs", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000230 [(set SPR:$dst, (fneg SPR:$a))]>;
231
232def FSQRTD : ADI<(ops DPR:$dst, DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000233 "fsqrtd", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000234 [(set DPR:$dst, (fsqrt DPR:$a))]>;
235
236def FSQRTS : ASI<(ops SPR:$dst, SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000237 "fsqrts", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000238 [(set SPR:$dst, (fsqrt SPR:$a))]>;
239
240//===----------------------------------------------------------------------===//
241// FP <-> GPR Copies. Int <-> FP Conversions.
242//
243
Evan Cheng44bec522007-05-15 01:29:07 +0000244def IMPLICIT_DEF_SPR : PseudoInst<(ops SPR:$rD, pred:$p),
Evan Chenga8e29892007-01-19 07:51:42 +0000245 "@ IMPLICIT_DEF_SPR $rD",
246 [(set SPR:$rD, (undef))]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000247def IMPLICIT_DEF_DPR : PseudoInst<(ops DPR:$rD, pred:$p),
Evan Chenga8e29892007-01-19 07:51:42 +0000248 "@ IMPLICIT_DEF_DPR $rD",
249 [(set DPR:$rD, (undef))]>;
250
251def FMRS : ASI<(ops GPR:$dst, SPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +0000252 "fmrs", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +0000253 [(set GPR:$dst, (bitconvert SPR:$src))]>;
254
255def FMSR : ASI<(ops SPR:$dst, GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +0000256 "fmsr", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +0000257 [(set SPR:$dst, (bitconvert GPR:$src))]>;
258
259
260def FMRRD : ADI<(ops GPR:$dst1, GPR:$dst2, DPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +0000261 "fmrrd", " $dst1, $dst2, $src",
Evan Chenga8e29892007-01-19 07:51:42 +0000262 [/* FIXME: Can't write pattern for multiple result instr*/]>;
263
264// FMDHR: GPR -> SPR
265// FMDLR: GPR -> SPR
266
267def FMDRR : ADI<(ops DPR:$dst, GPR:$src1, GPR:$src2),
Evan Cheng44bec522007-05-15 01:29:07 +0000268 "fmdrr", " $dst, $src1, $src2",
Evan Chenga8e29892007-01-19 07:51:42 +0000269 [(set DPR:$dst, (arm_fmdrr GPR:$src1, GPR:$src2))]>;
270
271// FMRDH: SPR -> GPR
272// FMRDL: SPR -> GPR
273// FMRRS: SPR -> GPR
274// FMRX : SPR system reg -> GPR
275
276// FMSRR: GPR -> SPR
277
Evan Cheng2c614c52007-06-06 10:17:05 +0000278let clobbersPred = 1 in
Evan Chengc85e8322007-07-05 07:13:32 +0000279def FMSTAT : ASI<(ops), "fmstat", "", [(arm_fmstat)]>, Imp<[], [CPSR]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000280
281// FMXR: GPR -> VFP Sstem reg
282
283
284// Int to FP:
285
286def FSITOD : ADI<(ops DPR:$dst, SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000287 "fsitod", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000288 [(set DPR:$dst, (arm_sitof SPR:$a))]>;
289
290def FSITOS : ASI<(ops SPR:$dst, SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000291 "fsitos", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000292 [(set SPR:$dst, (arm_sitof SPR:$a))]>;
293
294def FUITOD : ADI<(ops DPR:$dst, SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000295 "fuitod", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000296 [(set DPR:$dst, (arm_uitof SPR:$a))]>;
297
298def FUITOS : ASI<(ops SPR:$dst, SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000299 "fuitos", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000300 [(set SPR:$dst, (arm_uitof SPR:$a))]>;
301
302// FP to Int:
303// Always set Z bit in the instruction, i.e. "round towards zero" variants.
304
305def FTOSIZD : ADI<(ops SPR:$dst, DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000306 "ftosizd", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000307 [(set SPR:$dst, (arm_ftosi DPR:$a))]>;
308
309def FTOSIZS : ASI<(ops SPR:$dst, SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000310 "ftosizs", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000311 [(set SPR:$dst, (arm_ftosi SPR:$a))]>;
312
313def FTOUIZD : ADI<(ops SPR:$dst, DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000314 "ftouizd", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000315 [(set SPR:$dst, (arm_ftoui DPR:$a))]>;
316
317def FTOUIZS : ASI<(ops SPR:$dst, SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000318 "ftouizs", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000319 [(set SPR:$dst, (arm_ftoui SPR:$a))]>;
320
321//===----------------------------------------------------------------------===//
322// FP FMA Operations.
323//
324
325def FMACD : ADI<(ops DPR:$dst, DPR:$dstin, DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000326 "fmacd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000327 [(set DPR:$dst, (fadd (fmul DPR:$a, DPR:$b), DPR:$dstin))]>,
328 RegConstraint<"$dstin = $dst">;
329
330def FMACS : ASI<(ops SPR:$dst, SPR:$dstin, SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000331 "fmacs", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000332 [(set SPR:$dst, (fadd (fmul SPR:$a, SPR:$b), SPR:$dstin))]>,
333 RegConstraint<"$dstin = $dst">;
334
335def FMSCD : ADI<(ops DPR:$dst, DPR:$dstin, DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000336 "fmscd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000337 [(set DPR:$dst, (fsub (fmul DPR:$a, DPR:$b), DPR:$dstin))]>,
338 RegConstraint<"$dstin = $dst">;
339
340def FMSCS : ASI<(ops SPR:$dst, SPR:$dstin, SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000341 "fmscs", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000342 [(set SPR:$dst, (fsub (fmul SPR:$a, SPR:$b), SPR:$dstin))]>,
343 RegConstraint<"$dstin = $dst">;
344
345def FNMACD : ADI<(ops DPR:$dst, DPR:$dstin, DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000346 "fnmacd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000347 [(set DPR:$dst, (fadd (fneg (fmul DPR:$a, DPR:$b)), DPR:$dstin))]>,
348 RegConstraint<"$dstin = $dst">;
349
350def FNMACS : ASI<(ops SPR:$dst, SPR:$dstin, SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000351 "fnmacs", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000352 [(set SPR:$dst, (fadd (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>,
353 RegConstraint<"$dstin = $dst">;
354
355def FNMSCD : ADI<(ops DPR:$dst, DPR:$dstin, DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000356 "fnmscd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000357 [(set DPR:$dst, (fsub (fneg (fmul DPR:$a, DPR:$b)), DPR:$dstin))]>,
358 RegConstraint<"$dstin = $dst">;
359
360def FNMSCS : ASI<(ops SPR:$dst, SPR:$dstin, SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000361 "fnmscs", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000362 [(set SPR:$dst, (fsub (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>,
363 RegConstraint<"$dstin = $dst">;
364
365//===----------------------------------------------------------------------===//
366// FP Conditional moves.
367//
368
Evan Cheng44bec522007-05-15 01:29:07 +0000369def FCPYDcc : AXDI<(ops DPR:$dst, DPR:$false, DPR:$true, ccop:$cc),
Evan Chengc85e8322007-07-05 07:13:32 +0000370 "fcpyd$cc $dst, $true",
371 [/*(set DPR:$dst, (ARMcmov DPR:$false, DPR:$true, imm:$cc))*/]>,
372 RegConstraint<"$false = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000373
Evan Cheng44bec522007-05-15 01:29:07 +0000374def FCPYScc : AXSI<(ops SPR:$dst, SPR:$false, SPR:$true, ccop:$cc),
Evan Chengc85e8322007-07-05 07:13:32 +0000375 "fcpys$cc $dst, $true",
376 [/*(set SPR:$dst, (ARMcmov SPR:$false, SPR:$true, imm:$cc))*/]>,
377 RegConstraint<"$false = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000378
Evan Cheng44bec522007-05-15 01:29:07 +0000379def FNEGDcc : AXDI<(ops DPR:$dst, DPR:$false, DPR:$true, ccop:$cc),
Evan Chengc85e8322007-07-05 07:13:32 +0000380 "fnegd$cc $dst, $true",
381 [/*(set DPR:$dst, (ARMcneg DPR:$false, DPR:$true, imm:$cc))*/]>,
382 RegConstraint<"$false = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000383
Evan Cheng44bec522007-05-15 01:29:07 +0000384def FNEGScc : AXSI<(ops SPR:$dst, SPR:$false, SPR:$true, ccop:$cc),
Evan Chengc85e8322007-07-05 07:13:32 +0000385 "fnegs$cc $dst, $true",
386 [/*(set SPR:$dst, (ARMcneg SPR:$false, SPR:$true, imm:$cc))*/]>,
387 RegConstraint<"$false = $dst">;