blob: d9072bd777a66dede7a9c2b0f7bca640293cdecb [file] [log] [blame]
Scott Michel7ea02ff2009-03-17 01:15:45 +00001//===-- SPUISelLowering.cpp - Cell SPU DAG Lowering Implementation --------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002// The LLVM Compiler Infrastructure
3//
Chris Lattner4ee451d2007-12-29 20:36:04 +00004// This file is distributed under the University of Illinois Open Source
5// License. See LICENSE.TXT for details.
Scott Michel266bc8f2007-12-04 22:23:35 +00006//
7//===----------------------------------------------------------------------===//
8//
9// This file implements the SPUTargetLowering class.
10//
11//===----------------------------------------------------------------------===//
12
Scott Michel266bc8f2007-12-04 22:23:35 +000013#include "SPUISelLowering.h"
14#include "SPUTargetMachine.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000015#include "SPUFrameLowering.h"
Dan Gohman1e93df62010-04-17 14:41:14 +000016#include "SPUMachineFunction.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000017#include "llvm/Constants.h"
18#include "llvm/Function.h"
19#include "llvm/Intrinsics.h"
Scott Michelc9c8b2a2009-01-26 03:31:40 +000020#include "llvm/CallingConv.h"
John Thompson44ab89e2010-10-29 17:29:13 +000021#include "llvm/Type.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000022#include "llvm/CodeGen/CallingConvLower.h"
23#include "llvm/CodeGen/MachineFrameInfo.h"
24#include "llvm/CodeGen/MachineFunction.h"
25#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000027#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000028#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000029#include "llvm/Target/TargetOptions.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000030#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000031#include "llvm/Support/ErrorHandling.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000032#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/raw_ostream.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000034
35using namespace llvm;
36
Scott Michel266bc8f2007-12-04 22:23:35 +000037namespace {
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +000038 // Byte offset of the preferred slot (counted from the MSB)
39 int prefslotOffset(EVT VT) {
40 int retval=0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +000041 if (VT==MVT::i1) retval=3;
42 if (VT==MVT::i8) retval=3;
43 if (VT==MVT::i16) retval=2;
Scott Michel266bc8f2007-12-04 22:23:35 +000044
45 return retval;
46 }
Scott Michel94bd57e2009-01-15 04:41:47 +000047
Scott Michelc9c8b2a2009-01-26 03:31:40 +000048 //! Expand a library call into an actual call DAG node
49 /*!
50 \note
51 This code is taken from SelectionDAGLegalize, since it is not exposed as
52 part of the LLVM SelectionDAG API.
53 */
54
55 SDValue
56 ExpandLibCall(RTLIB::Libcall LC, SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +000057 bool isSigned, SDValue &Hi, const SPUTargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +000058 // The input chain to this libcall is the entry node of the function.
59 // Legalizing the call will automatically add the previous call to the
60 // dependence.
61 SDValue InChain = DAG.getEntryNode();
62
63 TargetLowering::ArgListTy Args;
64 TargetLowering::ArgListEntry Entry;
65 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +000066 EVT ArgVT = Op.getOperand(i).getValueType();
Chris Lattnerdb125cf2011-07-18 04:54:35 +000067 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +000068 Entry.Node = Op.getOperand(i);
69 Entry.Ty = ArgTy;
70 Entry.isSExt = isSigned;
71 Entry.isZExt = !isSigned;
72 Args.push_back(Entry);
73 }
74 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
75 TLI.getPointerTy());
76
77 // Splice the libcall in wherever FindInputOutputChains tells us to.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000078 Type *RetTy =
Owen Anderson23b9b192009-08-12 00:36:31 +000079 Op.getNode()->getValueType(0).getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +000080 std::pair<SDValue, SDValue> CallInfo =
81 TLI.LowerCallTo(InChain, RetTy, isSigned, !isSigned, false, false,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +000082 0, TLI.getLibcallCallingConv(LC),
83 /*isTailCall=*/false,
84 /*doesNotRet=*/false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +000085 Callee, Args, DAG, Op.getDebugLoc());
Scott Michelc9c8b2a2009-01-26 03:31:40 +000086
87 return CallInfo.first;
88 }
Scott Michel266bc8f2007-12-04 22:23:35 +000089}
90
91SPUTargetLowering::SPUTargetLowering(SPUTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000092 : TargetLowering(TM, new TargetLoweringObjectFileELF()),
93 SPUTM(TM) {
Scott Michel266bc8f2007-12-04 22:23:35 +000094
95 // Use _setjmp/_longjmp instead of setjmp/longjmp.
96 setUseUnderscoreSetJmp(true);
97 setUseUnderscoreLongJmp(true);
Scott Michel5af8f0e2008-07-16 17:17:29 +000098
Scott Micheld1e8d9c2009-01-21 04:58:48 +000099 // Set RTLIB libcall names as used by SPU:
100 setLibcallName(RTLIB::DIV_F64, "__fast_divdf3");
101
Scott Michel266bc8f2007-12-04 22:23:35 +0000102 // Set up the SPU's register classes:
Owen Anderson825b72b2009-08-11 20:47:22 +0000103 addRegisterClass(MVT::i8, SPU::R8CRegisterClass);
104 addRegisterClass(MVT::i16, SPU::R16CRegisterClass);
105 addRegisterClass(MVT::i32, SPU::R32CRegisterClass);
106 addRegisterClass(MVT::i64, SPU::R64CRegisterClass);
107 addRegisterClass(MVT::f32, SPU::R32FPRegisterClass);
108 addRegisterClass(MVT::f64, SPU::R64FPRegisterClass);
109 addRegisterClass(MVT::i128, SPU::GPRCRegisterClass);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000110
Scott Michel266bc8f2007-12-04 22:23:35 +0000111 // SPU has no sign or zero extended loads for i1, i8, i16:
Owen Anderson825b72b2009-08-11 20:47:22 +0000112 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
113 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
114 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000115
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
117 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
Scott Michelb30e8f62008-12-02 19:53:53 +0000118
Owen Anderson825b72b2009-08-11 20:47:22 +0000119 setTruncStoreAction(MVT::i128, MVT::i64, Expand);
120 setTruncStoreAction(MVT::i128, MVT::i32, Expand);
121 setTruncStoreAction(MVT::i128, MVT::i16, Expand);
122 setTruncStoreAction(MVT::i128, MVT::i8, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000123
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000125
Scott Michel266bc8f2007-12-04 22:23:35 +0000126 // SPU constant load actions are custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
128 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000129
130 // SPU's loads and stores have to be custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::i128;
Scott Michel266bc8f2007-12-04 22:23:35 +0000132 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000134
Scott Michelf0569be2008-12-27 04:51:36 +0000135 setOperationAction(ISD::LOAD, VT, Custom);
136 setOperationAction(ISD::STORE, VT, Custom);
137 setLoadExtAction(ISD::EXTLOAD, VT, Custom);
138 setLoadExtAction(ISD::ZEXTLOAD, VT, Custom);
139 setLoadExtAction(ISD::SEXTLOAD, VT, Custom);
140
Owen Anderson825b72b2009-08-11 20:47:22 +0000141 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::i8; --stype) {
142 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000143 setTruncStoreAction(VT, StoreVT, Expand);
144 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000145 }
146
Owen Anderson825b72b2009-08-11 20:47:22 +0000147 for (unsigned sctype = (unsigned) MVT::f32; sctype < (unsigned) MVT::f64;
Scott Michelf0569be2008-12-27 04:51:36 +0000148 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000149 MVT::SimpleValueType VT = (MVT::SimpleValueType) sctype;
Scott Michelf0569be2008-12-27 04:51:36 +0000150
151 setOperationAction(ISD::LOAD, VT, Custom);
152 setOperationAction(ISD::STORE, VT, Custom);
153
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::f32; --stype) {
155 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000156 setTruncStoreAction(VT, StoreVT, Expand);
157 }
158 }
159
Scott Michel266bc8f2007-12-04 22:23:35 +0000160 // Expand the jumptable branches
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
162 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Scott Michel7a1c9e92008-11-22 23:50:42 +0000163
164 // Custom lower SELECT_CC for most cases, but expand by default
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
166 setOperationAction(ISD::SELECT_CC, MVT::i8, Custom);
167 setOperationAction(ISD::SELECT_CC, MVT::i16, Custom);
168 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
169 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000170
171 // SPU has no intrinsics for these particular operations:
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000173 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000174
Eli Friedman5427d712009-07-17 06:36:24 +0000175 // SPU has no division/remainder instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::SREM, MVT::i8, Expand);
177 setOperationAction(ISD::UREM, MVT::i8, Expand);
178 setOperationAction(ISD::SDIV, MVT::i8, Expand);
179 setOperationAction(ISD::UDIV, MVT::i8, Expand);
180 setOperationAction(ISD::SDIVREM, MVT::i8, Expand);
181 setOperationAction(ISD::UDIVREM, MVT::i8, Expand);
182 setOperationAction(ISD::SREM, MVT::i16, Expand);
183 setOperationAction(ISD::UREM, MVT::i16, Expand);
184 setOperationAction(ISD::SDIV, MVT::i16, Expand);
185 setOperationAction(ISD::UDIV, MVT::i16, Expand);
186 setOperationAction(ISD::SDIVREM, MVT::i16, Expand);
187 setOperationAction(ISD::UDIVREM, MVT::i16, Expand);
188 setOperationAction(ISD::SREM, MVT::i32, Expand);
189 setOperationAction(ISD::UREM, MVT::i32, Expand);
190 setOperationAction(ISD::SDIV, MVT::i32, Expand);
191 setOperationAction(ISD::UDIV, MVT::i32, Expand);
192 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
193 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
194 setOperationAction(ISD::SREM, MVT::i64, Expand);
195 setOperationAction(ISD::UREM, MVT::i64, Expand);
196 setOperationAction(ISD::SDIV, MVT::i64, Expand);
197 setOperationAction(ISD::UDIV, MVT::i64, Expand);
198 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
199 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
200 setOperationAction(ISD::SREM, MVT::i128, Expand);
201 setOperationAction(ISD::UREM, MVT::i128, Expand);
202 setOperationAction(ISD::SDIV, MVT::i128, Expand);
203 setOperationAction(ISD::UDIV, MVT::i128, Expand);
204 setOperationAction(ISD::SDIVREM, MVT::i128, Expand);
205 setOperationAction(ISD::UDIVREM, MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000206
Scott Michel266bc8f2007-12-04 22:23:35 +0000207 // We don't support sin/cos/sqrt/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 setOperationAction(ISD::FSIN , MVT::f64, Expand);
209 setOperationAction(ISD::FCOS , MVT::f64, Expand);
210 setOperationAction(ISD::FREM , MVT::f64, Expand);
211 setOperationAction(ISD::FSIN , MVT::f32, Expand);
212 setOperationAction(ISD::FCOS , MVT::f32, Expand);
213 setOperationAction(ISD::FREM , MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000214
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000215 // Expand fsqrt to the appropriate libcall (NOTE: should use h/w fsqrt
216 // for f32!)
Owen Anderson825b72b2009-08-11 20:47:22 +0000217 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
218 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000219
Cameron Zwarich33390842011-07-08 21:39:21 +0000220 setOperationAction(ISD::FMA, MVT::f64, Expand);
221 setOperationAction(ISD::FMA, MVT::f32, Expand);
222
Owen Anderson825b72b2009-08-11 20:47:22 +0000223 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
224 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000225
226 // SPU can do rotate right and left, so legalize it... but customize for i8
227 // because instructions don't exist.
Bill Wendling9440e352008-08-31 02:59:23 +0000228
229 // FIXME: Change from "expand" to appropriate type once ROTR is supported in
230 // .td files.
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setOperationAction(ISD::ROTR, MVT::i32, Expand /*Legal*/);
232 setOperationAction(ISD::ROTR, MVT::i16, Expand /*Legal*/);
233 setOperationAction(ISD::ROTR, MVT::i8, Expand /*Custom*/);
Bill Wendling9440e352008-08-31 02:59:23 +0000234
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setOperationAction(ISD::ROTL, MVT::i32, Legal);
236 setOperationAction(ISD::ROTL, MVT::i16, Legal);
237 setOperationAction(ISD::ROTL, MVT::i8, Custom);
Scott Micheldc91bea2008-11-20 16:36:33 +0000238
Scott Michel266bc8f2007-12-04 22:23:35 +0000239 // SPU has no native version of shift left/right for i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setOperationAction(ISD::SHL, MVT::i8, Custom);
241 setOperationAction(ISD::SRL, MVT::i8, Custom);
242 setOperationAction(ISD::SRA, MVT::i8, Custom);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000243
Scott Michel02d711b2008-12-30 23:28:25 +0000244 // Make these operations legal and handle them during instruction selection:
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 setOperationAction(ISD::SHL, MVT::i64, Legal);
246 setOperationAction(ISD::SRL, MVT::i64, Legal);
247 setOperationAction(ISD::SRA, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000248
Scott Michel5af8f0e2008-07-16 17:17:29 +0000249 // Custom lower i8, i32 and i64 multiplications
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 setOperationAction(ISD::MUL, MVT::i8, Custom);
251 setOperationAction(ISD::MUL, MVT::i32, Legal);
252 setOperationAction(ISD::MUL, MVT::i64, Legal);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000253
Eli Friedman6314ac22009-06-16 06:40:59 +0000254 // Expand double-width multiplication
255 // FIXME: It would probably be reasonable to support some of these operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000256 setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand);
257 setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand);
258 setOperationAction(ISD::MULHU, MVT::i8, Expand);
259 setOperationAction(ISD::MULHS, MVT::i8, Expand);
260 setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand);
261 setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand);
262 setOperationAction(ISD::MULHU, MVT::i16, Expand);
263 setOperationAction(ISD::MULHS, MVT::i16, Expand);
264 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
265 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
266 setOperationAction(ISD::MULHU, MVT::i32, Expand);
267 setOperationAction(ISD::MULHS, MVT::i32, Expand);
268 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
269 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
270 setOperationAction(ISD::MULHU, MVT::i64, Expand);
271 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Eli Friedman6314ac22009-06-16 06:40:59 +0000272
Scott Michel8bf61e82008-06-02 22:18:03 +0000273 // Need to custom handle (some) common i8, i64 math ops
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::ADD, MVT::i8, Custom);
275 setOperationAction(ISD::ADD, MVT::i64, Legal);
276 setOperationAction(ISD::SUB, MVT::i8, Custom);
277 setOperationAction(ISD::SUB, MVT::i64, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000278
Scott Michel266bc8f2007-12-04 22:23:35 +0000279 // SPU does not have BSWAP. It does have i32 support CTLZ.
280 // CTPOP has to be custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
282 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000283
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP, MVT::i8, Custom);
285 setOperationAction(ISD::CTPOP, MVT::i16, Custom);
286 setOperationAction(ISD::CTPOP, MVT::i32, Custom);
287 setOperationAction(ISD::CTPOP, MVT::i64, Custom);
288 setOperationAction(ISD::CTPOP, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000289
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 setOperationAction(ISD::CTTZ , MVT::i8, Expand);
291 setOperationAction(ISD::CTTZ , MVT::i16, Expand);
292 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
293 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
294 setOperationAction(ISD::CTTZ , MVT::i128, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000295 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i8, Expand);
296 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16, Expand);
297 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
298 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
299 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000300
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::CTLZ , MVT::i8, Promote);
302 setOperationAction(ISD::CTLZ , MVT::i16, Promote);
303 setOperationAction(ISD::CTLZ , MVT::i32, Legal);
304 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
305 setOperationAction(ISD::CTLZ , MVT::i128, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000306 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8, Expand);
307 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16, Expand);
308 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
309 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
310 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000311
Scott Michel8bf61e82008-06-02 22:18:03 +0000312 // SPU has a version of select that implements (a&~c)|(b&c), just like
Scott Michel405fba12008-03-10 23:49:09 +0000313 // select ought to work:
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::SELECT, MVT::i8, Legal);
315 setOperationAction(ISD::SELECT, MVT::i16, Legal);
316 setOperationAction(ISD::SELECT, MVT::i32, Legal);
317 setOperationAction(ISD::SELECT, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000318
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setOperationAction(ISD::SETCC, MVT::i8, Legal);
320 setOperationAction(ISD::SETCC, MVT::i16, Legal);
321 setOperationAction(ISD::SETCC, MVT::i32, Legal);
322 setOperationAction(ISD::SETCC, MVT::i64, Legal);
323 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Scott Michelad2715e2008-03-05 23:02:02 +0000324
Scott Michelf0569be2008-12-27 04:51:36 +0000325 // Custom lower i128 -> i64 truncates
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::TRUNCATE, MVT::i64, Custom);
Scott Michelb30e8f62008-12-02 19:53:53 +0000327
Scott Michel77f452d2009-08-25 22:37:34 +0000328 // Custom lower i32/i64 -> i128 sign extend
Scott Michelf1fa4fd2009-08-24 22:28:53 +0000329 setOperationAction(ISD::SIGN_EXTEND, MVT::i128, Custom);
330
Owen Anderson825b72b2009-08-11 20:47:22 +0000331 setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote);
332 setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote);
333 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
334 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000335 // SPU has a legal FP -> signed INT instruction for f32, but for f64, need
336 // to expand to a libcall, hence the custom lowering:
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
338 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
339 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Expand);
340 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
341 setOperationAction(ISD::FP_TO_SINT, MVT::i128, Expand);
342 setOperationAction(ISD::FP_TO_UINT, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000343
344 // FDIV on SPU requires custom lowering
Owen Anderson825b72b2009-08-11 20:47:22 +0000345 setOperationAction(ISD::FDIV, MVT::f64, Expand); // to libcall
Scott Michel266bc8f2007-12-04 22:23:35 +0000346
Scott Michel9de57a92009-01-26 22:33:37 +0000347 // SPU has [U|S]INT_TO_FP for f32->i32, but not for f64->i32, f64->i64:
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
349 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
350 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
351 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
352 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
353 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
354 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
355 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000356
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000357 setOperationAction(ISD::BITCAST, MVT::i32, Legal);
358 setOperationAction(ISD::BITCAST, MVT::f32, Legal);
359 setOperationAction(ISD::BITCAST, MVT::i64, Legal);
360 setOperationAction(ISD::BITCAST, MVT::f64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000361
362 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000364
Scott Michel5af8f0e2008-07-16 17:17:29 +0000365 // We want to legalize GlobalAddress and ConstantPool nodes into the
Scott Michel266bc8f2007-12-04 22:23:35 +0000366 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::f128;
Scott Michel053c1da2008-01-29 02:16:57 +0000368 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000370
Scott Michel1df30c42008-12-29 03:23:36 +0000371 setOperationAction(ISD::GlobalAddress, VT, Custom);
372 setOperationAction(ISD::ConstantPool, VT, Custom);
373 setOperationAction(ISD::JumpTable, VT, Custom);
Scott Michel053c1da2008-01-29 02:16:57 +0000374 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000375
Scott Michel266bc8f2007-12-04 22:23:35 +0000376 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000377 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000378
Scott Michel266bc8f2007-12-04 22:23:35 +0000379 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::VAARG , MVT::Other, Expand);
381 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
382 setOperationAction(ISD::VAEND , MVT::Other, Expand);
383 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
384 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
385 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
386 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000387
388 // Cell SPU has instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000389 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
390 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000391
Scott Michel266bc8f2007-12-04 22:23:35 +0000392 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000394
395 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000396 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000397
398 // First set operation action for all vector types to expand. Then we
399 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 addRegisterClass(MVT::v16i8, SPU::VECREGRegisterClass);
401 addRegisterClass(MVT::v8i16, SPU::VECREGRegisterClass);
402 addRegisterClass(MVT::v4i32, SPU::VECREGRegisterClass);
403 addRegisterClass(MVT::v2i64, SPU::VECREGRegisterClass);
404 addRegisterClass(MVT::v4f32, SPU::VECREGRegisterClass);
405 addRegisterClass(MVT::v2f64, SPU::VECREGRegisterClass);
Scott Michel266bc8f2007-12-04 22:23:35 +0000406
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
408 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
409 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Scott Michel266bc8f2007-12-04 22:23:35 +0000410
Nadav Rotem34804c42011-10-04 12:05:35 +0000411 // Set operation actions to legal types only.
412 if (!isTypeLegal(VT)) continue;
413
Duncan Sands83ec4b62008-06-06 12:08:01 +0000414 // add/sub are legal for all supported vector VT's.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000415 setOperationAction(ISD::ADD, VT, Legal);
416 setOperationAction(ISD::SUB, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000417 // mul has to be custom lowered.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000418 setOperationAction(ISD::MUL, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000419
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000420 setOperationAction(ISD::AND, VT, Legal);
421 setOperationAction(ISD::OR, VT, Legal);
422 setOperationAction(ISD::XOR, VT, Legal);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000423 setOperationAction(ISD::LOAD, VT, Custom);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000424 setOperationAction(ISD::SELECT, VT, Legal);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000425 setOperationAction(ISD::STORE, VT, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000426
Scott Michel266bc8f2007-12-04 22:23:35 +0000427 // These operations need to be expanded:
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000428 setOperationAction(ISD::SDIV, VT, Expand);
429 setOperationAction(ISD::SREM, VT, Expand);
430 setOperationAction(ISD::UDIV, VT, Expand);
431 setOperationAction(ISD::UREM, VT, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000432
Nadav Rotem4d83b792011-10-15 20:05:17 +0000433 // Expand all trunc stores
434 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
435 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
436 MVT::SimpleValueType TargetVT = (MVT::SimpleValueType)j;
437 setTruncStoreAction(VT, TargetVT, Expand);
438 }
439
Scott Michel266bc8f2007-12-04 22:23:35 +0000440 // Custom lower build_vector, constant pool spills, insert and
441 // extract vector elements:
Nadav Rotem34804c42011-10-04 12:05:35 +0000442 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
443 setOperationAction(ISD::ConstantPool, VT, Custom);
444 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
445 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
446 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
447 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000448 }
449
Nadav Rotem4d83b792011-10-15 20:05:17 +0000450 setOperationAction(ISD::SHL, MVT::v2i64, Expand);
451
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 setOperationAction(ISD::AND, MVT::v16i8, Custom);
453 setOperationAction(ISD::OR, MVT::v16i8, Custom);
454 setOperationAction(ISD::XOR, MVT::v16i8, Custom);
455 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000456
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Scott Michel1df30c42008-12-29 03:23:36 +0000458
Scott Michelf0569be2008-12-27 04:51:36 +0000459 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000460 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent); // FIXME: Is this correct?
Scott Michel5af8f0e2008-07-16 17:17:29 +0000461
Scott Michel266bc8f2007-12-04 22:23:35 +0000462 setStackPointerRegisterToSaveRestore(SPU::R1);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000463
Scott Michel266bc8f2007-12-04 22:23:35 +0000464 // We have target-specific dag combine patterns for the following nodes:
Scott Michel053c1da2008-01-29 02:16:57 +0000465 setTargetDAGCombine(ISD::ADD);
Scott Michela59d4692008-02-23 18:41:37 +0000466 setTargetDAGCombine(ISD::ZERO_EXTEND);
467 setTargetDAGCombine(ISD::SIGN_EXTEND);
468 setTargetDAGCombine(ISD::ANY_EXTEND);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000469
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000470 setMinFunctionAlignment(3);
471
Scott Michel266bc8f2007-12-04 22:23:35 +0000472 computeRegisterProperties();
Scott Michel7a1c9e92008-11-22 23:50:42 +0000473
Scott Michele07d3de2008-12-09 03:37:19 +0000474 // Set pre-RA register scheduler default to BURR, which produces slightly
475 // better code than the default (could also be TDRR, but TargetLowering.h
476 // needs a mod to support that model):
Evan Cheng211ffa12010-05-19 20:19:50 +0000477 setSchedulingPreference(Sched::RegPressure);
Scott Michel266bc8f2007-12-04 22:23:35 +0000478}
479
Benjamin Kramer57a76602012-03-11 18:12:04 +0000480const char *SPUTargetLowering::getTargetNodeName(unsigned Opcode) const {
481 switch (Opcode) {
482 default: return 0;
483 case SPUISD::RET_FLAG: return "SPUISD::RET_FLAG";
484 case SPUISD::Hi: return "SPUISD::Hi";
485 case SPUISD::Lo: return "SPUISD::Lo";
486 case SPUISD::PCRelAddr: return "SPUISD::PCRelAddr";
487 case SPUISD::AFormAddr: return "SPUISD::AFormAddr";
488 case SPUISD::IndirectAddr: return "SPUISD::IndirectAddr";
489 case SPUISD::LDRESULT: return "SPUISD::LDRESULT";
490 case SPUISD::CALL: return "SPUISD::CALL";
491 case SPUISD::SHUFB: return "SPUISD::SHUFB";
492 case SPUISD::SHUFFLE_MASK: return "SPUISD::SHUFFLE_MASK";
493 case SPUISD::CNTB: return "SPUISD::CNTB";
494 case SPUISD::PREFSLOT2VEC: return "SPUISD::PREFSLOT2VEC";
495 case SPUISD::VEC2PREFSLOT: return "SPUISD::VEC2PREFSLOT";
496 case SPUISD::SHL_BITS: return "SPUISD::SHL_BITS";
497 case SPUISD::SHL_BYTES: return "SPUISD::SHL_BYTES";
498 case SPUISD::VEC_ROTL: return "SPUISD::VEC_ROTL";
499 case SPUISD::VEC_ROTR: return "SPUISD::VEC_ROTR";
500 case SPUISD::ROTBYTES_LEFT: return "SPUISD::ROTBYTES_LEFT";
501 case SPUISD::ROTBYTES_LEFT_BITS: return "SPUISD::ROTBYTES_LEFT_BITS";
502 case SPUISD::SELECT_MASK: return "SPUISD::SELECT_MASK";
503 case SPUISD::SELB: return "SPUISD::SELB";
504 case SPUISD::ADD64_MARKER: return "SPUISD::ADD64_MARKER";
505 case SPUISD::SUB64_MARKER: return "SPUISD::SUB64_MARKER";
506 case SPUISD::MUL64_MARKER: return "SPUISD::MUL64_MARKER";
Scott Michel266bc8f2007-12-04 22:23:35 +0000507 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000508}
509
Scott Michelf0569be2008-12-27 04:51:36 +0000510//===----------------------------------------------------------------------===//
511// Return the Cell SPU's SETCC result type
512//===----------------------------------------------------------------------===//
513
Duncan Sands28b77e92011-09-06 19:07:46 +0000514EVT SPUTargetLowering::getSetCCResultType(EVT VT) const {
Kalle Raiskila7de81012010-11-24 12:59:16 +0000515 // i8, i16 and i32 are valid SETCC result types
516 MVT::SimpleValueType retval;
517
518 switch(VT.getSimpleVT().SimpleTy){
519 case MVT::i1:
520 case MVT::i8:
521 retval = MVT::i8; break;
522 case MVT::i16:
523 retval = MVT::i16; break;
524 case MVT::i32:
525 default:
526 retval = MVT::i32;
527 }
528 return retval;
Scott Michel78c47fa2008-03-10 16:58:52 +0000529}
530
Scott Michel266bc8f2007-12-04 22:23:35 +0000531//===----------------------------------------------------------------------===//
532// Calling convention code:
533//===----------------------------------------------------------------------===//
534
535#include "SPUGenCallingConv.inc"
536
537//===----------------------------------------------------------------------===//
538// LowerOperation implementation
539//===----------------------------------------------------------------------===//
540
541/// Custom lower loads for CellSPU
542/*!
543 All CellSPU loads and stores are aligned to 16-byte boundaries, so for elements
544 within a 16-byte block, we have to rotate to extract the requested element.
Scott Michel30ee7df2008-12-04 03:02:42 +0000545
546 For extending loads, we also want to ensure that the following sequence is
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 emitted, e.g. for MVT::f32 extending load to MVT::f64:
Scott Michel30ee7df2008-12-04 03:02:42 +0000548
549\verbatim
Scott Michel1df30c42008-12-29 03:23:36 +0000550%1 v16i8,ch = load
Scott Michel30ee7df2008-12-04 03:02:42 +0000551%2 v16i8,ch = rotate %1
Scott Michel1df30c42008-12-29 03:23:36 +0000552%3 v4f8, ch = bitconvert %2
Scott Michel30ee7df2008-12-04 03:02:42 +0000553%4 f32 = vec2perfslot %3
554%5 f64 = fp_extend %4
555\endverbatim
556*/
Dan Gohman475871a2008-07-27 21:46:04 +0000557static SDValue
558LowerLOAD(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000559 LoadSDNode *LN = cast<LoadSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000560 SDValue the_chain = LN->getChain();
Owen Andersone50ed302009-08-10 22:56:29 +0000561 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
562 EVT InVT = LN->getMemoryVT();
563 EVT OutVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000564 ISD::LoadExtType ExtType = LN->getExtensionType();
565 unsigned alignment = LN->getAlignment();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000566 int pso = prefslotOffset(InVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000567 DebugLoc dl = Op.getDebugLoc();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000568 EVT vecVT = InVT.isVector()? InVT: EVT::getVectorVT(*DAG.getContext(), InVT,
569 (128 / InVT.getSizeInBits()));
Scott Michel266bc8f2007-12-04 22:23:35 +0000570
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000571 // two sanity checks
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000572 assert( LN->getAddressingMode() == ISD::UNINDEXED
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000573 && "we should get only UNINDEXED adresses");
574 // clean aligned loads can be selected as-is
Kalle Raiskila8702e8b2011-01-17 11:59:20 +0000575 if (InVT.getSizeInBits() == 128 && (alignment%16) == 0)
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000576 return SDValue();
577
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000578 // Get pointerinfos to the memory chunk(s) that contain the data to load
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000579 uint64_t mpi_offset = LN->getPointerInfo().Offset;
580 mpi_offset -= mpi_offset%16;
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000581 MachinePointerInfo lowMemPtr(LN->getPointerInfo().V, mpi_offset);
582 MachinePointerInfo highMemPtr(LN->getPointerInfo().V, mpi_offset+16);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000583
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000584 SDValue result;
585 SDValue basePtr = LN->getBasePtr();
586 SDValue rotate;
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000587
Kalle Raiskila8702e8b2011-01-17 11:59:20 +0000588 if ((alignment%16) == 0) {
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000589 ConstantSDNode *CN;
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000590
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000591 // Special cases for a known aligned load to simplify the base pointer
592 // and the rotation amount:
593 if (basePtr.getOpcode() == ISD::ADD
594 && (CN = dyn_cast<ConstantSDNode > (basePtr.getOperand(1))) != 0) {
595 // Known offset into basePtr
596 int64_t offset = CN->getSExtValue();
597 int64_t rotamt = int64_t((offset & 0xf) - pso);
Scott Michel266bc8f2007-12-04 22:23:35 +0000598
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000599 if (rotamt < 0)
600 rotamt += 16;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000601
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000602 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000603
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000604 // Simplify the base pointer for this case:
605 basePtr = basePtr.getOperand(0);
606 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000607 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000608 basePtr,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000609 DAG.getConstant((offset & ~0xf), PtrVT));
Scott Michelf0569be2008-12-27 04:51:36 +0000610 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000611 } else if ((basePtr.getOpcode() == SPUISD::AFormAddr)
612 || (basePtr.getOpcode() == SPUISD::IndirectAddr
613 && basePtr.getOperand(0).getOpcode() == SPUISD::Hi
614 && basePtr.getOperand(1).getOpcode() == SPUISD::Lo)) {
615 // Plain aligned a-form address: rotate into preferred slot
616 // Same for (SPUindirect (SPUhi ...), (SPUlo ...))
617 int64_t rotamt = -pso;
618 if (rotamt < 0)
619 rotamt += 16;
620 rotate = DAG.getConstant(rotamt, MVT::i16);
621 } else {
Scott Michelf0569be2008-12-27 04:51:36 +0000622 // Offset the rotate amount by the basePtr and the preferred slot
623 // byte offset
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000624 int64_t rotamt = -pso;
625 if (rotamt < 0)
626 rotamt += 16;
Dale Johannesen33c960f2009-02-04 20:06:27 +0000627 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000628 basePtr,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000629 DAG.getConstant(rotamt, PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000630 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000631 } else {
632 // Unaligned load: must be more pessimistic about addressing modes:
633 if (basePtr.getOpcode() == ISD::ADD) {
634 MachineFunction &MF = DAG.getMachineFunction();
635 MachineRegisterInfo &RegInfo = MF.getRegInfo();
636 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
637 SDValue Flag;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000638
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000639 SDValue Op0 = basePtr.getOperand(0);
640 SDValue Op1 = basePtr.getOperand(1);
641
642 if (isa<ConstantSDNode>(Op1)) {
643 // Convert the (add <ptr>, <const>) to an indirect address contained
644 // in a register. Note that this is done because we need to avoid
645 // creating a 0(reg) d-form address due to the SPU's block loads.
646 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
647 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
648 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
649 } else {
650 // Convert the (add <arg1>, <arg2>) to an indirect address, which
651 // will likely be lowered as a reg(reg) x-form address.
652 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
653 }
654 } else {
655 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
656 basePtr,
657 DAG.getConstant(0, PtrVT));
658 }
659
660 // Offset the rotate amount by the basePtr and the preferred slot
661 // byte offset
662 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
663 basePtr,
664 DAG.getConstant(-pso, PtrVT));
665 }
666
667 // Do the load as a i128 to allow possible shifting
668 SDValue low = DAG.getLoad(MVT::i128, dl, the_chain, basePtr,
669 lowMemPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +0000670 LN->isVolatile(), LN->isNonTemporal(), false, 16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000671
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000672 // When the size is not greater than alignment we get all data with just
673 // one load
674 if (alignment >= InVT.getSizeInBits()/8) {
Scott Michelf0569be2008-12-27 04:51:36 +0000675 // Update the chain
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000676 the_chain = low.getValue(1);
Scott Michelf0569be2008-12-27 04:51:36 +0000677
678 // Rotate into the preferred slot:
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000679 result = DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, MVT::i128,
680 low.getValue(0), rotate);
Scott Michelf0569be2008-12-27 04:51:36 +0000681
Scott Michel30ee7df2008-12-04 03:02:42 +0000682 // Convert the loaded v16i8 vector to the appropriate vector type
683 // specified by the operand:
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000684 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
Owen Anderson23b9b192009-08-12 00:36:31 +0000685 InVT, (128 / InVT.getSizeInBits()));
Dale Johannesen33c960f2009-02-04 20:06:27 +0000686 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000687 DAG.getNode(ISD::BITCAST, dl, vecVT, result));
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000688 }
689 // When alignment is less than the size, we might need (known only at
690 // run-time) two loads
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000691 // TODO: if the memory address is composed only from constants, we have
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000692 // extra kowledge, and might avoid the second load
693 else {
694 // storage position offset from lower 16 byte aligned memory chunk
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000695 SDValue offset = DAG.getNode(ISD::AND, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000696 basePtr, DAG.getConstant( 0xf, MVT::i32 ) );
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000697 // get a registerfull of ones. (this implementation is a workaround: LLVM
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000698 // cannot handle 128 bit signed int constants)
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000699 SDValue ones = DAG.getConstant(-1, MVT::v4i32 );
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000700 ones = DAG.getNode(ISD::BITCAST, dl, MVT::i128, ones);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000701
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000702 SDValue high = DAG.getLoad(MVT::i128, dl, the_chain,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000703 DAG.getNode(ISD::ADD, dl, PtrVT,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000704 basePtr,
705 DAG.getConstant(16, PtrVT)),
706 highMemPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +0000707 LN->isVolatile(), LN->isNonTemporal(), false,
708 16);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000709
710 the_chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(1),
711 high.getValue(1));
712
713 // Shift the (possible) high part right to compensate the misalignemnt.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000714 // if there is no highpart (i.e. value is i64 and offset is 4), this
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000715 // will zero out the high value.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000716 high = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, high,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000717 DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000718 DAG.getConstant( 16, MVT::i32),
719 offset
720 ));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000721
Chris Lattner7a2bdde2011-04-15 05:18:47 +0000722 // Shift the low similarly
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000723 // TODO: add SPUISD::SHL_BYTES
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000724 low = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, low, offset );
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000725
726 // Merge the two parts
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000727 result = DAG.getNode(ISD::BITCAST, dl, vecVT,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000728 DAG.getNode(ISD::OR, dl, MVT::i128, low, high));
729
730 if (!InVT.isVector()) {
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000731 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT, result );
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000732 }
733
734 }
Scott Michel30ee7df2008-12-04 03:02:42 +0000735 // Handle extending loads by extending the scalar result:
736 if (ExtType == ISD::SEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000737 result = DAG.getNode(ISD::SIGN_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000738 } else if (ExtType == ISD::ZEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000739 result = DAG.getNode(ISD::ZERO_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000740 } else if (ExtType == ISD::EXTLOAD) {
741 unsigned NewOpc = ISD::ANY_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000742
Scott Michel30ee7df2008-12-04 03:02:42 +0000743 if (OutVT.isFloatingPoint())
Scott Michel19c10e62009-01-26 03:37:41 +0000744 NewOpc = ISD::FP_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000745
Dale Johannesen33c960f2009-02-04 20:06:27 +0000746 result = DAG.getNode(NewOpc, dl, OutVT, result);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000747 }
748
Owen Anderson825b72b2009-08-11 20:47:22 +0000749 SDVTList retvts = DAG.getVTList(OutVT, MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +0000750 SDValue retops[2] = {
Scott Michel58c58182008-01-17 20:38:41 +0000751 result,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000752 the_chain
Scott Michel58c58182008-01-17 20:38:41 +0000753 };
Scott Michel9de5d0d2008-01-11 02:53:15 +0000754
Dale Johannesen33c960f2009-02-04 20:06:27 +0000755 result = DAG.getNode(SPUISD::LDRESULT, dl, retvts,
Scott Michel58c58182008-01-17 20:38:41 +0000756 retops, sizeof(retops) / sizeof(retops[0]));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000757 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000758}
759
760/// Custom lower stores for CellSPU
761/*!
762 All CellSPU stores are aligned to 16-byte boundaries, so for elements
763 within a 16-byte block, we have to generate a shuffle to insert the
764 requested element into its place, then store the resulting block.
765 */
Dan Gohman475871a2008-07-27 21:46:04 +0000766static SDValue
767LowerSTORE(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000768 StoreSDNode *SN = cast<StoreSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000769 SDValue Value = SN->getValue();
Owen Andersone50ed302009-08-10 22:56:29 +0000770 EVT VT = Value.getValueType();
771 EVT StVT = (!SN->isTruncatingStore() ? VT : SN->getMemoryVT());
772 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000773 DebugLoc dl = Op.getDebugLoc();
Scott Michel9de5d0d2008-01-11 02:53:15 +0000774 unsigned alignment = SN->getAlignment();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000775 SDValue result;
776 EVT vecVT = StVT.isVector()? StVT: EVT::getVectorVT(*DAG.getContext(), StVT,
777 (128 / StVT.getSizeInBits()));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000778 // Get pointerinfos to the memory chunk(s) that contain the data to load
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000779 uint64_t mpi_offset = SN->getPointerInfo().Offset;
780 mpi_offset -= mpi_offset%16;
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000781 MachinePointerInfo lowMemPtr(SN->getPointerInfo().V, mpi_offset);
782 MachinePointerInfo highMemPtr(SN->getPointerInfo().V, mpi_offset+16);
Scott Michel266bc8f2007-12-04 22:23:35 +0000783
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000784
785 // two sanity checks
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000786 assert( SN->getAddressingMode() == ISD::UNINDEXED
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000787 && "we should get only UNINDEXED adresses");
788 // clean aligned loads can be selected as-is
Kalle Raiskila8702e8b2011-01-17 11:59:20 +0000789 if (StVT.getSizeInBits() == 128 && (alignment%16) == 0)
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000790 return SDValue();
791
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000792 SDValue alignLoadVec;
793 SDValue basePtr = SN->getBasePtr();
794 SDValue the_chain = SN->getChain();
795 SDValue insertEltOffs;
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000796
Kalle Raiskila8702e8b2011-01-17 11:59:20 +0000797 if ((alignment%16) == 0) {
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000798 ConstantSDNode *CN;
799 // Special cases for a known aligned load to simplify the base pointer
800 // and insertion byte:
801 if (basePtr.getOpcode() == ISD::ADD
802 && (CN = dyn_cast<ConstantSDNode>(basePtr.getOperand(1))) != 0) {
803 // Known offset into basePtr
804 int64_t offset = CN->getSExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000805
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000806 // Simplify the base pointer for this case:
807 basePtr = basePtr.getOperand(0);
808 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
809 basePtr,
810 DAG.getConstant((offset & 0xf), PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000811
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000812 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000813 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000814 basePtr,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000815 DAG.getConstant((offset & ~0xf), PtrVT));
Scott Michelf0569be2008-12-27 04:51:36 +0000816 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000817 } else {
818 // Otherwise, assume it's at byte 0 of basePtr
819 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
820 basePtr,
821 DAG.getConstant(0, PtrVT));
822 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000823 basePtr,
824 DAG.getConstant(0, PtrVT));
825 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000826 } else {
827 // Unaligned load: must be more pessimistic about addressing modes:
828 if (basePtr.getOpcode() == ISD::ADD) {
829 MachineFunction &MF = DAG.getMachineFunction();
830 MachineRegisterInfo &RegInfo = MF.getRegInfo();
831 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
832 SDValue Flag;
Scott Michelf0569be2008-12-27 04:51:36 +0000833
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000834 SDValue Op0 = basePtr.getOperand(0);
835 SDValue Op1 = basePtr.getOperand(1);
836
837 if (isa<ConstantSDNode>(Op1)) {
838 // Convert the (add <ptr>, <const>) to an indirect address contained
839 // in a register. Note that this is done because we need to avoid
840 // creating a 0(reg) d-form address due to the SPU's block loads.
841 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
842 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
843 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
844 } else {
845 // Convert the (add <arg1>, <arg2>) to an indirect address, which
846 // will likely be lowered as a reg(reg) x-form address.
847 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
848 }
849 } else {
850 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
851 basePtr,
852 DAG.getConstant(0, PtrVT));
853 }
854
855 // Insertion point is solely determined by basePtr's contents
856 insertEltOffs = DAG.getNode(ISD::ADD, dl, PtrVT,
857 basePtr,
858 DAG.getConstant(0, PtrVT));
859 }
860
861 // Load the lower part of the memory to which to store.
862 SDValue low = DAG.getLoad(vecVT, dl, the_chain, basePtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +0000863 lowMemPtr, SN->isVolatile(), SN->isNonTemporal(),
864 false, 16);
Scott Michelf0569be2008-12-27 04:51:36 +0000865
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000866 // if we don't need to store over the 16 byte boundary, one store suffices
867 if (alignment >= StVT.getSizeInBits()/8) {
Scott Michelf0569be2008-12-27 04:51:36 +0000868 // Update the chain
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000869 the_chain = low.getValue(1);
Scott Michel266bc8f2007-12-04 22:23:35 +0000870
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000871 LoadSDNode *LN = cast<LoadSDNode>(low);
Dan Gohman475871a2008-07-27 21:46:04 +0000872 SDValue theValue = SN->getValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000873
874 if (StVT != VT
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000875 && (theValue.getOpcode() == ISD::AssertZext
876 || theValue.getOpcode() == ISD::AssertSext)) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000877 // Drill down and get the value for zero- and sign-extended
878 // quantities
Scott Michel5af8f0e2008-07-16 17:17:29 +0000879 theValue = theValue.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +0000880 }
881
Scott Michel9de5d0d2008-01-11 02:53:15 +0000882 // If the base pointer is already a D-form address, then just create
883 // a new D-form address with a slot offset and the orignal base pointer.
884 // Otherwise generate a D-form address with the slot offset relative
885 // to the stack pointer, which is always aligned.
Scott Michelf0569be2008-12-27 04:51:36 +0000886#if !defined(NDEBUG)
887 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +0000888 errs() << "CellSPU LowerSTORE: basePtr = ";
Scott Michelf0569be2008-12-27 04:51:36 +0000889 basePtr.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +0000890 errs() << "\n";
Scott Michelf0569be2008-12-27 04:51:36 +0000891 }
892#endif
Scott Michel9de5d0d2008-01-11 02:53:15 +0000893
Kalle Raiskilaf53fdc22010-08-24 11:05:51 +0000894 SDValue insertEltOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, vecVT,
895 insertEltOffs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000896 SDValue vectorizeOp = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, vecVT,
Kalle Raiskilaf53fdc22010-08-24 11:05:51 +0000897 theValue);
898
Dale Johannesen33c960f2009-02-04 20:06:27 +0000899 result = DAG.getNode(SPUISD::SHUFB, dl, vecVT,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000900 vectorizeOp, low,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000901 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 MVT::v4i32, insertEltOp));
Scott Michel266bc8f2007-12-04 22:23:35 +0000903
Dale Johannesen33c960f2009-02-04 20:06:27 +0000904 result = DAG.getStore(the_chain, dl, result, basePtr,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000905 lowMemPtr,
David Greene73657df2010-02-15 16:55:58 +0000906 LN->isVolatile(), LN->isNonTemporal(),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000907 16);
Scott Michel266bc8f2007-12-04 22:23:35 +0000908
Scott Michel266bc8f2007-12-04 22:23:35 +0000909 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000910 // do the store when it might cross the 16 byte memory access boundary.
911 else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000912 // TODO issue a warning if SN->isVolatile()== true? This is likely not
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000913 // what the user wanted.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000914
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000915 // address offset from nearest lower 16byte alinged address
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000916 SDValue offset = DAG.getNode(ISD::AND, dl, MVT::i32,
917 SN->getBasePtr(),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000918 DAG.getConstant(0xf, MVT::i32));
919 // 16 - offset
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000920 SDValue offset_compl = DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000921 DAG.getConstant( 16, MVT::i32),
922 offset);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000923 // 16 - sizeof(Value)
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000924 SDValue surplus = DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000925 DAG.getConstant( 16, MVT::i32),
926 DAG.getConstant( VT.getSizeInBits()/8,
927 MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000928 // get a registerfull of ones
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000929 SDValue ones = DAG.getConstant(-1, MVT::v4i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000930 ones = DAG.getNode(ISD::BITCAST, dl, MVT::i128, ones);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000931
932 // Create the 128 bit masks that have ones where the data to store is
933 // located.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000934 SDValue lowmask, himask;
935 // if the value to store don't fill up the an entire 128 bits, zero
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000936 // out the last bits of the mask so that only the value we want to store
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000937 // is masked.
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000938 // this is e.g. in the case of store i32, align 2
939 if (!VT.isVector()){
940 Value = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, Value);
941 lowmask = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, ones, surplus);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000942 lowmask = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, lowmask,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000943 surplus);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000944 Value = DAG.getNode(ISD::BITCAST, dl, MVT::i128, Value);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000945 Value = DAG.getNode(ISD::AND, dl, MVT::i128, Value, lowmask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000946
Torok Edwindac237e2009-07-08 20:53:28 +0000947 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000948 else {
949 lowmask = ones;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000950 Value = DAG.getNode(ISD::BITCAST, dl, MVT::i128, Value);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000951 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000952 // this will zero, if there are no data that goes to the high quad
953 himask = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, lowmask,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000954 offset_compl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000955 lowmask = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, lowmask,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000956 offset);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000957
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000958 // Load in the old data and zero out the parts that will be overwritten with
959 // the new data to store.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000960 SDValue hi = DAG.getLoad(MVT::i128, dl, the_chain,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000961 DAG.getNode(ISD::ADD, dl, PtrVT, basePtr,
962 DAG.getConstant( 16, PtrVT)),
963 highMemPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +0000964 SN->isVolatile(), SN->isNonTemporal(),
965 false, 16);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000966 the_chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(1),
967 hi.getValue(1));
Scott Michel266bc8f2007-12-04 22:23:35 +0000968
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000969 low = DAG.getNode(ISD::AND, dl, MVT::i128,
970 DAG.getNode( ISD::BITCAST, dl, MVT::i128, low),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000971 DAG.getNode( ISD::XOR, dl, MVT::i128, lowmask, ones));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000972 hi = DAG.getNode(ISD::AND, dl, MVT::i128,
973 DAG.getNode( ISD::BITCAST, dl, MVT::i128, hi),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000974 DAG.getNode( ISD::XOR, dl, MVT::i128, himask, ones));
975
976 // Shift the Value to store into place. rlow contains the parts that go to
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000977 // the lower memory chunk, rhi has the parts that go to the upper one.
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000978 SDValue rlow = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, Value, offset);
979 rlow = DAG.getNode(ISD::AND, dl, MVT::i128, rlow, lowmask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000980 SDValue rhi = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, Value,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000981 offset_compl);
982
983 // Merge the old data and the new data and store the results
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000984 // Need to convert vectors here to integer as 'OR'ing floats assert
985 rlow = DAG.getNode(ISD::OR, dl, MVT::i128,
986 DAG.getNode(ISD::BITCAST, dl, MVT::i128, low),
987 DAG.getNode(ISD::BITCAST, dl, MVT::i128, rlow));
988 rhi = DAG.getNode(ISD::OR, dl, MVT::i128,
989 DAG.getNode(ISD::BITCAST, dl, MVT::i128, hi),
990 DAG.getNode(ISD::BITCAST, dl, MVT::i128, rhi));
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000991
992 low = DAG.getStore(the_chain, dl, rlow, basePtr,
993 lowMemPtr,
994 SN->isVolatile(), SN->isNonTemporal(), 16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000995 hi = DAG.getStore(the_chain, dl, rhi,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000996 DAG.getNode(ISD::ADD, dl, PtrVT, basePtr,
997 DAG.getConstant( 16, PtrVT)),
998 highMemPtr,
999 SN->isVolatile(), SN->isNonTemporal(), 16);
1000 result = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(0),
1001 hi.getValue(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001002 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +00001003
1004 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +00001005}
1006
Scott Michel94bd57e2009-01-15 04:41:47 +00001007//! Generate the address of a constant pool entry.
Dan Gohman7db949d2009-08-07 01:32:21 +00001008static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001009LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001010 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001011 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001012 const Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +00001013 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1014 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001015 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +00001016 // FIXME there is no actual debug info here
1017 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001018
1019 if (TM.getRelocationModel() == Reloc::Static) {
1020 if (!ST->usingLargeMem()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001021 // Just return the SDValue with the constant pool address in it.
Dale Johannesende064702009-02-06 21:50:26 +00001022 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, CPI, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001023 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001024 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, CPI, Zero);
1025 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, CPI, Zero);
1026 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel266bc8f2007-12-04 22:23:35 +00001027 }
1028 }
1029
Torok Edwinc23197a2009-07-14 16:55:14 +00001030 llvm_unreachable("LowerConstantPool: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +00001031 " not supported.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001032}
1033
Scott Michel94bd57e2009-01-15 04:41:47 +00001034//! Alternate entry point for generating the address of a constant pool entry
1035SDValue
1036SPU::LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUTargetMachine &TM) {
1037 return ::LowerConstantPool(Op, DAG, TM.getSubtargetImpl());
1038}
1039
Dan Gohman475871a2008-07-27 21:46:04 +00001040static SDValue
1041LowerJumpTable(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001042 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001043 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001044 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1045 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001046 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +00001047 // FIXME there is no actual debug info here
1048 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001049
1050 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michela59d4692008-02-23 18:41:37 +00001051 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001052 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, JTI, Zero);
Scott Michela59d4692008-02-23 18:41:37 +00001053 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001054 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, JTI, Zero);
1055 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, JTI, Zero);
1056 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michela59d4692008-02-23 18:41:37 +00001057 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001058 }
1059
Torok Edwinc23197a2009-07-14 16:55:14 +00001060 llvm_unreachable("LowerJumpTable: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +00001061 " not supported.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001062}
1063
Dan Gohman475871a2008-07-27 21:46:04 +00001064static SDValue
1065LowerGlobalAddress(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001066 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001067 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001068 const GlobalValue *GV = GSDN->getGlobal();
Devang Patel0d881da2010-07-06 22:08:15 +00001069 SDValue GA = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
1070 PtrVT, GSDN->getOffset());
Scott Michel266bc8f2007-12-04 22:23:35 +00001071 const TargetMachine &TM = DAG.getTarget();
Dan Gohman475871a2008-07-27 21:46:04 +00001072 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001073 // FIXME there is no actual debug info here
1074 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001075
Scott Michel266bc8f2007-12-04 22:23:35 +00001076 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michel053c1da2008-01-29 02:16:57 +00001077 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001078 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, GA, Zero);
Scott Michel053c1da2008-01-29 02:16:57 +00001079 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001080 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, GA, Zero);
1081 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, GA, Zero);
1082 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel053c1da2008-01-29 02:16:57 +00001083 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001084 } else {
Chris Lattner75361b62010-04-07 22:58:41 +00001085 report_fatal_error("LowerGlobalAddress: Relocation model other than static"
Torok Edwindac237e2009-07-08 20:53:28 +00001086 "not supported.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001087 /*NOTREACHED*/
1088 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001089}
1090
Nate Begemanccef5802008-02-14 18:43:04 +00001091//! Custom lower double precision floating point constants
Dan Gohman475871a2008-07-27 21:46:04 +00001092static SDValue
1093LowerConstantFP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001094 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001095 // FIXME there is no actual debug info here
1096 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001097
Owen Anderson825b72b2009-08-11 20:47:22 +00001098 if (VT == MVT::f64) {
Scott Michel1a6cdb62008-12-01 17:56:02 +00001099 ConstantFPSDNode *FP = cast<ConstantFPSDNode>(Op.getNode());
1100
1101 assert((FP != 0) &&
1102 "LowerConstantFP: Node is not ConstantFPSDNode");
Scott Michel1df30c42008-12-29 03:23:36 +00001103
Scott Michel170783a2007-12-19 20:15:47 +00001104 uint64_t dbits = DoubleToBits(FP->getValueAPF().convertToDouble());
Owen Anderson825b72b2009-08-11 20:47:22 +00001105 SDValue T = DAG.getConstant(dbits, MVT::i64);
1106 SDValue Tvec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T);
Dale Johannesende064702009-02-06 21:50:26 +00001107 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001108 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Tvec));
Scott Michel266bc8f2007-12-04 22:23:35 +00001109 }
1110
Dan Gohman475871a2008-07-27 21:46:04 +00001111 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001112}
1113
Dan Gohman98ca4f22009-08-05 01:29:28 +00001114SDValue
1115SPUTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001116 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001117 const SmallVectorImpl<ISD::InputArg>
1118 &Ins,
1119 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001120 SmallVectorImpl<SDValue> &InVals)
1121 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001122
Scott Michel266bc8f2007-12-04 22:23:35 +00001123 MachineFunction &MF = DAG.getMachineFunction();
1124 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001125 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001126 SPUFunctionInfo *FuncInfo = MF.getInfo<SPUFunctionInfo>();
Scott Michel266bc8f2007-12-04 22:23:35 +00001127
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001128 unsigned ArgOffset = SPUFrameLowering::minStackSize();
Scott Michel266bc8f2007-12-04 22:23:35 +00001129 unsigned ArgRegIdx = 0;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001130 unsigned StackSlotSize = SPUFrameLowering::stackSlotSize();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001131
Owen Andersone50ed302009-08-10 22:56:29 +00001132 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001133
Kalle Raiskilad258c492010-07-08 21:15:22 +00001134 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001135 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1136 getTargetMachine(), ArgLocs, *DAG.getContext());
Kalle Raiskilad258c492010-07-08 21:15:22 +00001137 // FIXME: allow for other calling conventions
1138 CCInfo.AnalyzeFormalArguments(Ins, CCC_SPU);
1139
Scott Michel266bc8f2007-12-04 22:23:35 +00001140 // Add DAG nodes to load the arguments or copy them out of registers.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001141 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001142 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001143 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Scott Micheld976c212008-10-30 01:51:48 +00001144 SDValue ArgVal;
Kalle Raiskilad258c492010-07-08 21:15:22 +00001145 CCValAssign &VA = ArgLocs[ArgNo];
Scott Michel266bc8f2007-12-04 22:23:35 +00001146
Kalle Raiskilad258c492010-07-08 21:15:22 +00001147 if (VA.isRegLoc()) {
Scott Micheld976c212008-10-30 01:51:48 +00001148 const TargetRegisterClass *ArgRegClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001149
Owen Anderson825b72b2009-08-11 20:47:22 +00001150 switch (ObjectVT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001151 default:
1152 report_fatal_error("LowerFormalArguments Unhandled argument type: " +
1153 Twine(ObjectVT.getEVTString()));
Owen Anderson825b72b2009-08-11 20:47:22 +00001154 case MVT::i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001155 ArgRegClass = &SPU::R8CRegClass;
1156 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001157 case MVT::i16:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001158 ArgRegClass = &SPU::R16CRegClass;
1159 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001160 case MVT::i32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001161 ArgRegClass = &SPU::R32CRegClass;
1162 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001163 case MVT::i64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001164 ArgRegClass = &SPU::R64CRegClass;
1165 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001166 case MVT::i128:
Scott Micheldd950092009-01-06 03:36:14 +00001167 ArgRegClass = &SPU::GPRCRegClass;
1168 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001169 case MVT::f32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001170 ArgRegClass = &SPU::R32FPRegClass;
1171 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001172 case MVT::f64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001173 ArgRegClass = &SPU::R64FPRegClass;
1174 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001175 case MVT::v2f64:
1176 case MVT::v4f32:
1177 case MVT::v2i64:
1178 case MVT::v4i32:
1179 case MVT::v8i16:
1180 case MVT::v16i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001181 ArgRegClass = &SPU::VECREGRegClass;
1182 break;
Scott Micheld976c212008-10-30 01:51:48 +00001183 }
1184
1185 unsigned VReg = RegInfo.createVirtualRegister(ArgRegClass);
Kalle Raiskilad258c492010-07-08 21:15:22 +00001186 RegInfo.addLiveIn(VA.getLocReg(), VReg);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001187 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Scott Micheld976c212008-10-30 01:51:48 +00001188 ++ArgRegIdx;
1189 } else {
1190 // We need to load the argument to a virtual register if we determined
1191 // above that we ran out of physical registers of the appropriate type
1192 // or we're forced to do vararg
Evan Chenged2ae132010-07-03 00:40:23 +00001193 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001194 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnere8639032010-09-21 06:22:23 +00001195 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001196 false, false, false, 0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001197 ArgOffset += StackSlotSize;
1198 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001199
Dan Gohman98ca4f22009-08-05 01:29:28 +00001200 InVals.push_back(ArgVal);
Scott Micheld976c212008-10-30 01:51:48 +00001201 // Update the chain
Dan Gohman98ca4f22009-08-05 01:29:28 +00001202 Chain = ArgVal.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001203 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001204
Scott Micheld976c212008-10-30 01:51:48 +00001205 // vararg handling:
Scott Michel266bc8f2007-12-04 22:23:35 +00001206 if (isVarArg) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001207 // FIXME: we should be able to query the argument registers from
1208 // tablegen generated code.
Craig Topperb78ca422012-03-11 07:16:55 +00001209 static const uint16_t ArgRegs[] = {
Kalle Raiskilad258c492010-07-08 21:15:22 +00001210 SPU::R3, SPU::R4, SPU::R5, SPU::R6, SPU::R7, SPU::R8, SPU::R9,
1211 SPU::R10, SPU::R11, SPU::R12, SPU::R13, SPU::R14, SPU::R15, SPU::R16,
1212 SPU::R17, SPU::R18, SPU::R19, SPU::R20, SPU::R21, SPU::R22, SPU::R23,
1213 SPU::R24, SPU::R25, SPU::R26, SPU::R27, SPU::R28, SPU::R29, SPU::R30,
1214 SPU::R31, SPU::R32, SPU::R33, SPU::R34, SPU::R35, SPU::R36, SPU::R37,
1215 SPU::R38, SPU::R39, SPU::R40, SPU::R41, SPU::R42, SPU::R43, SPU::R44,
1216 SPU::R45, SPU::R46, SPU::R47, SPU::R48, SPU::R49, SPU::R50, SPU::R51,
1217 SPU::R52, SPU::R53, SPU::R54, SPU::R55, SPU::R56, SPU::R57, SPU::R58,
1218 SPU::R59, SPU::R60, SPU::R61, SPU::R62, SPU::R63, SPU::R64, SPU::R65,
1219 SPU::R66, SPU::R67, SPU::R68, SPU::R69, SPU::R70, SPU::R71, SPU::R72,
1220 SPU::R73, SPU::R74, SPU::R75, SPU::R76, SPU::R77, SPU::R78, SPU::R79
1221 };
1222 // size of ArgRegs array
Craig Topperb78ca422012-03-11 07:16:55 +00001223 const unsigned NumArgRegs = 77;
Kalle Raiskilad258c492010-07-08 21:15:22 +00001224
Scott Micheld976c212008-10-30 01:51:48 +00001225 // We will spill (79-3)+1 registers to the stack
1226 SmallVector<SDValue, 79-3+1> MemOps;
1227
1228 // Create the frame slot
Scott Michel266bc8f2007-12-04 22:23:35 +00001229 for (; ArgRegIdx != NumArgRegs; ++ArgRegIdx) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001230 FuncInfo->setVarArgsFrameIndex(
Evan Chenged2ae132010-07-03 00:40:23 +00001231 MFI->CreateFixedObject(StackSlotSize, ArgOffset, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00001232 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Cameron Zwarich055cdfc2011-05-19 04:44:19 +00001233 unsigned VReg = MF.addLiveIn(ArgRegs[ArgRegIdx], &SPU::VECREGRegClass);
Chris Lattnere27e02b2010-03-29 17:38:47 +00001234 SDValue ArgVal = DAG.getRegister(VReg, MVT::v16i8);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001235 SDValue Store = DAG.getStore(Chain, dl, ArgVal, FIN, MachinePointerInfo(),
David Greene73657df2010-02-15 16:55:58 +00001236 false, false, 0);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001237 Chain = Store.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001238 MemOps.push_back(Store);
Scott Micheld976c212008-10-30 01:51:48 +00001239
1240 // Increment address by stack slot size for the next stored argument
1241 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001242 }
1243 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001244 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001245 &MemOps[0], MemOps.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001246 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001247
Dan Gohman98ca4f22009-08-05 01:29:28 +00001248 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001249}
1250
1251/// isLSAAddress - Return the immediate to use if the specified
1252/// value is representable as a LSA address.
Dan Gohman475871a2008-07-27 21:46:04 +00001253static SDNode *isLSAAddress(SDValue Op, SelectionDAG &DAG) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001254 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Scott Michel266bc8f2007-12-04 22:23:35 +00001255 if (!C) return 0;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001256
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001257 int Addr = C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001258 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1259 (Addr << 14 >> 14) != Addr)
1260 return 0; // Top 14 bits have to be sext of immediate.
Scott Michel5af8f0e2008-07-16 17:17:29 +00001261
Owen Anderson825b72b2009-08-11 20:47:22 +00001262 return DAG.getConstant((int)C->getZExtValue() >> 2, MVT::i32).getNode();
Scott Michel266bc8f2007-12-04 22:23:35 +00001263}
1264
Dan Gohman98ca4f22009-08-05 01:29:28 +00001265SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001266SPUTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001267 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001268 bool doesNotRet, bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001269 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001270 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001271 const SmallVectorImpl<ISD::InputArg> &Ins,
1272 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001273 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001274 // CellSPU target does not yet support tail call optimization.
1275 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001276
1277 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
1278 unsigned NumOps = Outs.size();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001279 unsigned StackSlotSize = SPUFrameLowering::stackSlotSize();
Kalle Raiskilad258c492010-07-08 21:15:22 +00001280
1281 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001282 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1283 getTargetMachine(), ArgLocs, *DAG.getContext());
Kalle Raiskilad258c492010-07-08 21:15:22 +00001284 // FIXME: allow for other calling conventions
1285 CCInfo.AnalyzeCallOperands(Outs, CCC_SPU);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001286
Kalle Raiskilad258c492010-07-08 21:15:22 +00001287 const unsigned NumArgRegs = ArgLocs.size();
1288
Scott Michel266bc8f2007-12-04 22:23:35 +00001289
1290 // Handy pointer type
Owen Andersone50ed302009-08-10 22:56:29 +00001291 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001292
Scott Michel266bc8f2007-12-04 22:23:35 +00001293 // Set up a copy of the stack pointer for use loading and storing any
1294 // arguments that may not fit in the registers available for argument
1295 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00001296 SDValue StackPtr = DAG.getRegister(SPU::R1, MVT::i32);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001297
Scott Michel266bc8f2007-12-04 22:23:35 +00001298 // Figure out which arguments are going to go in registers, and which in
1299 // memory.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001300 unsigned ArgOffset = SPUFrameLowering::minStackSize(); // Just below [LR]
Scott Michel266bc8f2007-12-04 22:23:35 +00001301 unsigned ArgRegIdx = 0;
1302
1303 // Keep track of registers passing arguments
Dan Gohman475871a2008-07-27 21:46:04 +00001304 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Scott Michel266bc8f2007-12-04 22:23:35 +00001305 // And the arguments passed on the stack
Dan Gohman475871a2008-07-27 21:46:04 +00001306 SmallVector<SDValue, 8> MemOpChains;
Scott Michel266bc8f2007-12-04 22:23:35 +00001307
Kalle Raiskilad258c492010-07-08 21:15:22 +00001308 for (; ArgRegIdx != NumOps; ++ArgRegIdx) {
1309 SDValue Arg = OutVals[ArgRegIdx];
1310 CCValAssign &VA = ArgLocs[ArgRegIdx];
Scott Michel5af8f0e2008-07-16 17:17:29 +00001311
Scott Michel266bc8f2007-12-04 22:23:35 +00001312 // PtrOff will be used to store the current argument to the stack if a
1313 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00001314 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dale Johannesen33c960f2009-02-04 20:06:27 +00001315 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Scott Michel266bc8f2007-12-04 22:23:35 +00001316
Owen Anderson825b72b2009-08-11 20:47:22 +00001317 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001318 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001319 case MVT::i8:
1320 case MVT::i16:
1321 case MVT::i32:
1322 case MVT::i64:
1323 case MVT::i128:
Owen Anderson825b72b2009-08-11 20:47:22 +00001324 case MVT::f32:
1325 case MVT::f64:
Owen Anderson825b72b2009-08-11 20:47:22 +00001326 case MVT::v2i64:
1327 case MVT::v2f64:
1328 case MVT::v4f32:
1329 case MVT::v4i32:
1330 case MVT::v8i16:
1331 case MVT::v16i8:
Scott Michel266bc8f2007-12-04 22:23:35 +00001332 if (ArgRegIdx != NumArgRegs) {
Kalle Raiskilad258c492010-07-08 21:15:22 +00001333 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Scott Michel266bc8f2007-12-04 22:23:35 +00001334 } else {
Chris Lattner6229d0a2010-09-21 18:41:36 +00001335 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
1336 MachinePointerInfo(),
David Greene73657df2010-02-15 16:55:58 +00001337 false, false, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001338 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001339 }
1340 break;
1341 }
1342 }
1343
Bill Wendlingce90c242009-12-28 01:31:11 +00001344 // Accumulate how many bytes are to be pushed on the stack, including the
1345 // linkage area, and parameter passing area. According to the SPU ABI,
1346 // we minimally need space for [LR] and [SP].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001347 unsigned NumStackBytes = ArgOffset - SPUFrameLowering::minStackSize();
Bill Wendlingce90c242009-12-28 01:31:11 +00001348
1349 // Insert a call sequence start
Chris Lattnere563bbc2008-10-11 22:08:30 +00001350 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumStackBytes,
1351 true));
Scott Michel266bc8f2007-12-04 22:23:35 +00001352
1353 if (!MemOpChains.empty()) {
1354 // Adjust the stack pointer for the stack arguments.
Owen Anderson825b72b2009-08-11 20:47:22 +00001355 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Scott Michel266bc8f2007-12-04 22:23:35 +00001356 &MemOpChains[0], MemOpChains.size());
1357 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001358
Scott Michel266bc8f2007-12-04 22:23:35 +00001359 // Build a sequence of copy-to-reg nodes chained together with token chain
1360 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001361 SDValue InFlag;
Scott Michel266bc8f2007-12-04 22:23:35 +00001362 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001363 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001364 RegsToPass[i].second, InFlag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001365 InFlag = Chain.getValue(1);
1366 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001367
Dan Gohman475871a2008-07-27 21:46:04 +00001368 SmallVector<SDValue, 8> Ops;
Scott Michel266bc8f2007-12-04 22:23:35 +00001369 unsigned CallOpc = SPUISD::CALL;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001370
Bill Wendling056292f2008-09-16 21:48:12 +00001371 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1372 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1373 // node so that legalize doesn't hack it.
Scott Michel19fd42a2008-11-11 03:06:06 +00001374 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001375 const GlobalValue *GV = G->getGlobal();
Owen Andersone50ed302009-08-10 22:56:29 +00001376 EVT CalleeVT = Callee.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001377 SDValue Zero = DAG.getConstant(0, PtrVT);
Devang Patel0d881da2010-07-06 22:08:15 +00001378 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, CalleeVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001379
Scott Michel9de5d0d2008-01-11 02:53:15 +00001380 if (!ST->usingLargeMem()) {
1381 // Turn calls to targets that are defined (i.e., have bodies) into BRSL
1382 // style calls, otherwise, external symbols are BRASL calls. This assumes
1383 // that declared/defined symbols are in the same compilation unit and can
1384 // be reached through PC-relative jumps.
1385 //
1386 // NOTE:
1387 // This may be an unsafe assumption for JIT and really large compilation
1388 // units.
1389 if (GV->isDeclaration()) {
Dale Johannesende064702009-02-06 21:50:26 +00001390 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001391 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001392 Callee = DAG.getNode(SPUISD::PCRelAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001393 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001394 } else {
Scott Michel9de5d0d2008-01-11 02:53:15 +00001395 // "Large memory" mode: Turn all calls into indirect calls with a X-form
1396 // address pairs:
Dale Johannesende064702009-02-06 21:50:26 +00001397 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, GA, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001398 }
Scott Michel1df30c42008-12-29 03:23:36 +00001399 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001400 EVT CalleeVT = Callee.getValueType();
Scott Michel1df30c42008-12-29 03:23:36 +00001401 SDValue Zero = DAG.getConstant(0, PtrVT);
1402 SDValue ExtSym = DAG.getTargetExternalSymbol(S->getSymbol(),
1403 Callee.getValueType());
1404
1405 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001406 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001407 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001408 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001409 }
1410 } else if (SDNode *Dest = isLSAAddress(Callee, DAG)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001411 // If this is an absolute destination address that appears to be a legal
1412 // local store address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00001413 Callee = SDValue(Dest, 0);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001414 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001415
1416 Ops.push_back(Chain);
1417 Ops.push_back(Callee);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001418
Scott Michel266bc8f2007-12-04 22:23:35 +00001419 // Add argument registers to the end of the list so that they are known live
1420 // into the call.
1421 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michel5af8f0e2008-07-16 17:17:29 +00001422 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Scott Michel266bc8f2007-12-04 22:23:35 +00001423 RegsToPass[i].second.getValueType()));
Scott Michel5af8f0e2008-07-16 17:17:29 +00001424
Gabor Greifba36cb52008-08-28 21:40:38 +00001425 if (InFlag.getNode())
Scott Michel266bc8f2007-12-04 22:23:35 +00001426 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001427 // Returns a chain and a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001428 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Glue),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001429 &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001430 InFlag = Chain.getValue(1);
1431
Chris Lattnere563bbc2008-10-11 22:08:30 +00001432 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumStackBytes, true),
1433 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001434 if (!Ins.empty())
Evan Chengebaaa912008-02-05 22:44:06 +00001435 InFlag = Chain.getValue(1);
1436
Dan Gohman98ca4f22009-08-05 01:29:28 +00001437 // If the function returns void, just return the chain.
1438 if (Ins.empty())
1439 return Chain;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001440
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001441 // Now handle the return value(s)
1442 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001443 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1444 getTargetMachine(), RVLocs, *DAG.getContext());
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001445 CCRetInfo.AnalyzeCallResult(Ins, CCC_SPU);
1446
1447
Scott Michel266bc8f2007-12-04 22:23:35 +00001448 // If the call has results, copy the values out of the ret val registers.
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001449 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1450 CCValAssign VA = RVLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001451
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001452 SDValue Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1453 InFlag);
1454 Chain = Val.getValue(1);
1455 InFlag = Val.getValue(2);
1456 InVals.push_back(Val);
1457 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001458
Dan Gohman98ca4f22009-08-05 01:29:28 +00001459 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001460}
1461
Dan Gohman98ca4f22009-08-05 01:29:28 +00001462SDValue
1463SPUTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001464 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001465 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001466 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001467 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001468
Scott Michel266bc8f2007-12-04 22:23:35 +00001469 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001470 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1471 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001472 CCInfo.AnalyzeReturn(Outs, RetCC_SPU);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001473
Scott Michel266bc8f2007-12-04 22:23:35 +00001474 // If this is the first return lowered for this function, add the regs to the
1475 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001476 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001477 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00001478 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Scott Michel266bc8f2007-12-04 22:23:35 +00001479 }
1480
Dan Gohman475871a2008-07-27 21:46:04 +00001481 SDValue Flag;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001482
Scott Michel266bc8f2007-12-04 22:23:35 +00001483 // Copy the result values into the output registers.
1484 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1485 CCValAssign &VA = RVLocs[i];
1486 assert(VA.isRegLoc() && "Can only return in registers!");
Dale Johannesena05dca42009-02-04 23:02:30 +00001487 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001488 OutVals[i], Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001489 Flag = Chain.getValue(1);
1490 }
1491
Gabor Greifba36cb52008-08-28 21:40:38 +00001492 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001493 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001494 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001495 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain);
Scott Michel266bc8f2007-12-04 22:23:35 +00001496}
1497
1498
1499//===----------------------------------------------------------------------===//
1500// Vector related lowering:
1501//===----------------------------------------------------------------------===//
1502
1503static ConstantSDNode *
1504getVecImm(SDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00001505 SDValue OpVal(0, 0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001506
Scott Michel266bc8f2007-12-04 22:23:35 +00001507 // Check to see if this buildvec has a single non-undef value in its elements.
1508 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1509 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +00001510 if (OpVal.getNode() == 0)
Scott Michel266bc8f2007-12-04 22:23:35 +00001511 OpVal = N->getOperand(i);
1512 else if (OpVal != N->getOperand(i))
1513 return 0;
1514 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001515
Gabor Greifba36cb52008-08-28 21:40:38 +00001516 if (OpVal.getNode() != 0) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001517 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001518 return CN;
1519 }
1520 }
1521
Scott Michel7ea02ff2009-03-17 01:15:45 +00001522 return 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001523}
1524
1525/// get_vec_i18imm - Test if this vector is a vector filled with the same value
1526/// and the value fits into an unsigned 18-bit constant, and if so, return the
1527/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001528SDValue SPU::get_vec_u18imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001529 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001530 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001531 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001532 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001533 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001534 uint32_t upper = uint32_t(UValue >> 32);
1535 uint32_t lower = uint32_t(UValue);
1536 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001537 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001538 Value = Value >> 32;
1539 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001540 if (Value <= 0x3ffff)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001541 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001542 }
1543
Dan Gohman475871a2008-07-27 21:46:04 +00001544 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001545}
1546
1547/// get_vec_i16imm - Test if this vector is a vector filled with the same value
1548/// and the value fits into a signed 16-bit constant, and if so, return the
1549/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001550SDValue SPU::get_vec_i16imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001551 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001552 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001553 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001554 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001555 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001556 uint32_t upper = uint32_t(UValue >> 32);
1557 uint32_t lower = uint32_t(UValue);
1558 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001559 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001560 Value = Value >> 32;
1561 }
Scott Michelad2715e2008-03-05 23:02:02 +00001562 if (Value >= -(1 << 15) && Value <= ((1 << 15) - 1)) {
Dan Gohmanfa210d82008-11-05 02:06:09 +00001563 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001564 }
1565 }
1566
Dan Gohman475871a2008-07-27 21:46:04 +00001567 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001568}
1569
1570/// get_vec_i10imm - Test if this vector is a vector filled with the same value
1571/// and the value fits into a signed 10-bit constant, and if so, return the
1572/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001573SDValue SPU::get_vec_i10imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001574 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001575 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001576 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001577 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001578 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001579 uint32_t upper = uint32_t(UValue >> 32);
1580 uint32_t lower = uint32_t(UValue);
1581 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001582 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001583 Value = Value >> 32;
1584 }
Benjamin Kramer7e09deb2010-03-29 19:07:58 +00001585 if (isInt<10>(Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001586 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001587 }
1588
Dan Gohman475871a2008-07-27 21:46:04 +00001589 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001590}
1591
1592/// get_vec_i8imm - Test if this vector is a vector filled with the same value
1593/// and the value fits into a signed 8-bit constant, and if so, return the
1594/// constant.
1595///
1596/// @note: The incoming vector is v16i8 because that's the only way we can load
1597/// constant vectors. Thus, we test to see if the upper and lower bytes are the
1598/// same value.
Dan Gohman475871a2008-07-27 21:46:04 +00001599SDValue SPU::get_vec_i8imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001600 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001601 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001602 int Value = (int) CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001603 if (ValueType == MVT::i16
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001604 && Value <= 0xffff /* truncated from uint64_t */
1605 && ((short) Value >> 8) == ((short) Value & 0xff))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001606 return DAG.getTargetConstant(Value & 0xff, ValueType);
Owen Anderson825b72b2009-08-11 20:47:22 +00001607 else if (ValueType == MVT::i8
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001608 && (Value & 0xff) == Value)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001609 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001610 }
1611
Dan Gohman475871a2008-07-27 21:46:04 +00001612 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001613}
1614
1615/// get_ILHUvec_imm - Test if this vector is a vector filled with the same value
1616/// and the value fits into a signed 16-bit constant, and if so, return the
1617/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001618SDValue SPU::get_ILHUvec_imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001619 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001620 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001621 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001622 if ((ValueType == MVT::i32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001623 && ((unsigned) Value & 0xffff0000) == (unsigned) Value)
Owen Anderson825b72b2009-08-11 20:47:22 +00001624 || (ValueType == MVT::i64 && (Value & 0xffff0000) == Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001625 return DAG.getTargetConstant(Value >> 16, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001626 }
1627
Dan Gohman475871a2008-07-27 21:46:04 +00001628 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001629}
1630
1631/// get_v4i32_imm - Catch-all for general 32-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001632SDValue SPU::get_v4i32_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001633 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001634 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00001635 }
1636
Dan Gohman475871a2008-07-27 21:46:04 +00001637 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001638}
1639
1640/// get_v4i32_imm - Catch-all for general 64-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001641SDValue SPU::get_v2i64_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001642 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001643 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i64);
Scott Michel266bc8f2007-12-04 22:23:35 +00001644 }
1645
Dan Gohman475871a2008-07-27 21:46:04 +00001646 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001647}
1648
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001649//! Lower a BUILD_VECTOR instruction creatively:
Dan Gohman7db949d2009-08-07 01:32:21 +00001650static SDValue
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001651LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001652 EVT VT = Op.getValueType();
1653 EVT EltVT = VT.getVectorElementType();
Dale Johannesened2eee62009-02-06 01:31:28 +00001654 DebugLoc dl = Op.getDebugLoc();
Scott Michel7ea02ff2009-03-17 01:15:45 +00001655 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(Op.getNode());
1656 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerBUILD_VECTOR");
1657 unsigned minSplatBits = EltVT.getSizeInBits();
1658
1659 if (minSplatBits < 16)
1660 minSplatBits = 16;
1661
1662 APInt APSplatBits, APSplatUndef;
1663 unsigned SplatBitSize;
1664 bool HasAnyUndefs;
1665
1666 if (!BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
1667 HasAnyUndefs, minSplatBits)
1668 || minSplatBits < SplatBitSize)
1669 return SDValue(); // Wasn't a constant vector or splat exceeded min
1670
1671 uint64_t SplatBits = APSplatBits.getZExtValue();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001672
Owen Anderson825b72b2009-08-11 20:47:22 +00001673 switch (VT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001674 default:
1675 report_fatal_error("CellSPU: Unhandled VT in LowerBUILD_VECTOR, VT = " +
1676 Twine(VT.getEVTString()));
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001677 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00001678 case MVT::v4f32: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001679 uint32_t Value32 = uint32_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001680 assert(SplatBitSize == 32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001681 && "LowerBUILD_VECTOR: Unexpected floating point vector element.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001682 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001683 SDValue T = DAG.getConstant(Value32, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001684 return DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,
Owen Anderson825b72b2009-08-11 20:47:22 +00001685 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, T,T,T,T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001686 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001687 case MVT::v2f64: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001688 uint64_t f64val = uint64_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001689 assert(SplatBitSize == 64
Scott Michel104de432008-11-24 17:11:17 +00001690 && "LowerBUILD_VECTOR: 64-bit float vector size > 8 bytes.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001691 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001692 SDValue T = DAG.getConstant(f64val, MVT::i64);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001693 return DAG.getNode(ISD::BITCAST, dl, MVT::v2f64,
Owen Anderson825b72b2009-08-11 20:47:22 +00001694 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001695 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001696 case MVT::v16i8: {
Scott Michel266bc8f2007-12-04 22:23:35 +00001697 // 8-bit constants have to be expanded to 16-bits
Scott Michel7ea02ff2009-03-17 01:15:45 +00001698 unsigned short Value16 = SplatBits /* | (SplatBits << 8) */;
1699 SmallVector<SDValue, 8> Ops;
1700
Owen Anderson825b72b2009-08-11 20:47:22 +00001701 Ops.assign(8, DAG.getConstant(Value16, MVT::i16));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001702 return DAG.getNode(ISD::BITCAST, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001703 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i16, &Ops[0], Ops.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00001704 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001705 case MVT::v8i16: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001706 unsigned short Value16 = SplatBits;
1707 SDValue T = DAG.getConstant(Value16, EltVT);
1708 SmallVector<SDValue, 8> Ops;
1709
1710 Ops.assign(8, T);
1711 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001712 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001713 case MVT::v4i32: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001714 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Chenga87008d2009-02-25 22:49:59 +00001715 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T, T, T);
Scott Michel266bc8f2007-12-04 22:23:35 +00001716 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001717 case MVT::v2i64: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001718 return SPU::LowerV2I64Splat(VT, DAG, SplatBits, dl);
Scott Michel266bc8f2007-12-04 22:23:35 +00001719 }
1720 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001721}
1722
Scott Michel7ea02ff2009-03-17 01:15:45 +00001723/*!
1724 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001725SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001726SPU::LowerV2I64Splat(EVT OpVT, SelectionDAG& DAG, uint64_t SplatVal,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001727 DebugLoc dl) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001728 uint32_t upper = uint32_t(SplatVal >> 32);
1729 uint32_t lower = uint32_t(SplatVal);
1730
1731 if (upper == lower) {
1732 // Magic constant that can be matched by IL, ILA, et. al.
Owen Anderson825b72b2009-08-11 20:47:22 +00001733 SDValue Val = DAG.getTargetConstant(upper, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001734 return DAG.getNode(ISD::BITCAST, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001735 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001736 Val, Val, Val, Val));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001737 } else {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001738 bool upper_special, lower_special;
1739
1740 // NOTE: This code creates common-case shuffle masks that can be easily
1741 // detected as common expressions. It is not attempting to create highly
1742 // specialized masks to replace any and all 0's, 0xff's and 0x80's.
1743
1744 // Detect if the upper or lower half is a special shuffle mask pattern:
1745 upper_special = (upper == 0 || upper == 0xffffffff || upper == 0x80000000);
1746 lower_special = (lower == 0 || lower == 0xffffffff || lower == 0x80000000);
1747
Scott Michel7ea02ff2009-03-17 01:15:45 +00001748 // Both upper and lower are special, lower to a constant pool load:
1749 if (lower_special && upper_special) {
Nadav Rotemc32a8c92011-10-16 10:02:06 +00001750 SDValue UpperVal = DAG.getConstant(upper, MVT::i32);
1751 SDValue LowerVal = DAG.getConstant(lower, MVT::i32);
1752 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
1753 UpperVal, LowerVal, UpperVal, LowerVal);
1754 return DAG.getNode(ISD::BITCAST, dl, OpVT, BV);
Scott Michel7ea02ff2009-03-17 01:15:45 +00001755 }
1756
1757 SDValue LO32;
1758 SDValue HI32;
1759 SmallVector<SDValue, 16> ShufBytes;
1760 SDValue Result;
1761
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001762 // Create lower vector if not a special pattern
1763 if (!lower_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001764 SDValue LO32C = DAG.getConstant(lower, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001765 LO32 = DAG.getNode(ISD::BITCAST, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001766 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001767 LO32C, LO32C, LO32C, LO32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001768 }
1769
1770 // Create upper vector if not a special pattern
1771 if (!upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001772 SDValue HI32C = DAG.getConstant(upper, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001773 HI32 = DAG.getNode(ISD::BITCAST, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001774 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001775 HI32C, HI32C, HI32C, HI32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001776 }
1777
1778 // If either upper or lower are special, then the two input operands are
1779 // the same (basically, one of them is a "don't care")
1780 if (lower_special)
1781 LO32 = HI32;
1782 if (upper_special)
1783 HI32 = LO32;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001784
1785 for (int i = 0; i < 4; ++i) {
1786 uint64_t val = 0;
1787 for (int j = 0; j < 4; ++j) {
1788 SDValue V;
1789 bool process_upper, process_lower;
1790 val <<= 8;
1791 process_upper = (upper_special && (i & 1) == 0);
1792 process_lower = (lower_special && (i & 1) == 1);
1793
1794 if (process_upper || process_lower) {
1795 if ((process_upper && upper == 0)
1796 || (process_lower && lower == 0))
1797 val |= 0x80;
1798 else if ((process_upper && upper == 0xffffffff)
1799 || (process_lower && lower == 0xffffffff))
1800 val |= 0xc0;
1801 else if ((process_upper && upper == 0x80000000)
1802 || (process_lower && lower == 0x80000000))
1803 val |= (j == 0 ? 0xe0 : 0x80);
1804 } else
1805 val |= i * 4 + j + ((i & 1) * 16);
1806 }
1807
Owen Anderson825b72b2009-08-11 20:47:22 +00001808 ShufBytes.push_back(DAG.getConstant(val, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001809 }
1810
Dale Johannesened2eee62009-02-06 01:31:28 +00001811 return DAG.getNode(SPUISD::SHUFB, dl, OpVT, HI32, LO32,
Owen Anderson825b72b2009-08-11 20:47:22 +00001812 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001813 &ShufBytes[0], ShufBytes.size()));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001814 }
1815}
1816
Scott Michel266bc8f2007-12-04 22:23:35 +00001817/// LowerVECTOR_SHUFFLE - Lower a vector shuffle (V1, V2, V3) to something on
1818/// which the Cell can operate. The code inspects V3 to ascertain whether the
1819/// permutation vector, V3, is monotonically increasing with one "exception"
1820/// element, e.g., (0, 1, _, 3). If this is the case, then generate a
Scott Michel7a1c9e92008-11-22 23:50:42 +00001821/// SHUFFLE_MASK synthetic instruction. Otherwise, spill V3 to the constant pool.
Scott Michel266bc8f2007-12-04 22:23:35 +00001822/// In either case, the net result is going to eventually invoke SHUFB to
1823/// permute/shuffle the bytes from V1 and V2.
1824/// \note
Scott Michel7a1c9e92008-11-22 23:50:42 +00001825/// SHUFFLE_MASK is eventually selected as one of the C*D instructions, generate
Scott Michel266bc8f2007-12-04 22:23:35 +00001826/// control word for byte/halfword/word insertion. This takes care of a single
1827/// element move from V2 into V1.
1828/// \note
1829/// SPUISD::SHUFB is eventually selected as Cell's <i>shufb</i> instructions.
Dan Gohman475871a2008-07-27 21:46:04 +00001830static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00001831 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001832 SDValue V1 = Op.getOperand(0);
1833 SDValue V2 = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001834 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001835
Scott Michel266bc8f2007-12-04 22:23:35 +00001836 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001837
Scott Michel266bc8f2007-12-04 22:23:35 +00001838 // If we have a single element being moved from V1 to V2, this can be handled
1839 // using the C*[DX] compute mask instructions, but the vector elements have
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001840 // to be monotonically increasing with one exception element, and the source
1841 // slot of the element to move must be the same as the destination.
Owen Andersone50ed302009-08-10 22:56:29 +00001842 EVT VecVT = V1.getValueType();
1843 EVT EltVT = VecVT.getVectorElementType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001844 unsigned EltsFromV2 = 0;
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001845 unsigned V2EltOffset = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001846 unsigned V2EltIdx0 = 0;
1847 unsigned CurrElt = 0;
Scott Michelcc188272008-12-04 21:01:44 +00001848 unsigned MaxElts = VecVT.getVectorNumElements();
1849 unsigned PrevElt = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001850 bool monotonic = true;
Scott Michelcc188272008-12-04 21:01:44 +00001851 bool rotate = true;
Kalle Raiskilabb7d33a2010-09-09 07:30:15 +00001852 int rotamt=0;
Kalle Raiskila47948072010-06-21 10:17:36 +00001853 EVT maskVT; // which of the c?d instructions to use
Scott Michelcc188272008-12-04 21:01:44 +00001854
Owen Anderson825b72b2009-08-11 20:47:22 +00001855 if (EltVT == MVT::i8) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001856 V2EltIdx0 = 16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001857 maskVT = MVT::v16i8;
Owen Anderson825b72b2009-08-11 20:47:22 +00001858 } else if (EltVT == MVT::i16) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001859 V2EltIdx0 = 8;
Kalle Raiskila47948072010-06-21 10:17:36 +00001860 maskVT = MVT::v8i16;
Owen Anderson825b72b2009-08-11 20:47:22 +00001861 } else if (EltVT == MVT::i32 || EltVT == MVT::f32) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001862 V2EltIdx0 = 4;
Kalle Raiskila47948072010-06-21 10:17:36 +00001863 maskVT = MVT::v4i32;
Owen Anderson825b72b2009-08-11 20:47:22 +00001864 } else if (EltVT == MVT::i64 || EltVT == MVT::f64) {
Scott Michelcc188272008-12-04 21:01:44 +00001865 V2EltIdx0 = 2;
Kalle Raiskila47948072010-06-21 10:17:36 +00001866 maskVT = MVT::v2i64;
Scott Michelcc188272008-12-04 21:01:44 +00001867 } else
Torok Edwinc23197a2009-07-14 16:55:14 +00001868 llvm_unreachable("Unhandled vector type in LowerVECTOR_SHUFFLE");
Scott Michel266bc8f2007-12-04 22:23:35 +00001869
Nate Begeman9008ca62009-04-27 18:41:29 +00001870 for (unsigned i = 0; i != MaxElts; ++i) {
1871 if (SVN->getMaskElt(i) < 0)
1872 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001873
Nate Begeman9008ca62009-04-27 18:41:29 +00001874 unsigned SrcElt = SVN->getMaskElt(i);
Scott Michel266bc8f2007-12-04 22:23:35 +00001875
Nate Begeman9008ca62009-04-27 18:41:29 +00001876 if (monotonic) {
1877 if (SrcElt >= V2EltIdx0) {
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001878 // TODO: optimize for the monotonic case when several consecutive
1879 // elements are taken form V2. Do we ever get such a case?
1880 if (EltsFromV2 == 0 && CurrElt == (SrcElt - V2EltIdx0))
1881 V2EltOffset = (SrcElt - V2EltIdx0) * (EltVT.getSizeInBits()/8);
1882 else
1883 monotonic = false;
1884 ++EltsFromV2;
Nate Begeman9008ca62009-04-27 18:41:29 +00001885 } else if (CurrElt != SrcElt) {
1886 monotonic = false;
Scott Michelcc188272008-12-04 21:01:44 +00001887 }
1888
Nate Begeman9008ca62009-04-27 18:41:29 +00001889 ++CurrElt;
1890 }
1891
1892 if (rotate) {
1893 if (PrevElt > 0 && SrcElt < MaxElts) {
1894 if ((PrevElt == SrcElt - 1)
1895 || (PrevElt == MaxElts - 1 && SrcElt == 0)) {
Scott Michelcc188272008-12-04 21:01:44 +00001896 PrevElt = SrcElt;
1897 } else {
Scott Michelcc188272008-12-04 21:01:44 +00001898 rotate = false;
1899 }
Kalle Raiskila0b4ab0c2010-09-08 11:53:38 +00001900 } else if (i == 0 || (PrevElt==0 && SrcElt==1)) {
1901 // First time or after a "wrap around"
Kalle Raiskilad87e5712010-11-22 16:28:26 +00001902 rotamt = SrcElt-i;
Nate Begeman9008ca62009-04-27 18:41:29 +00001903 PrevElt = SrcElt;
1904 } else {
1905 // This isn't a rotation, takes elements from vector 2
1906 rotate = false;
Scott Michelcc188272008-12-04 21:01:44 +00001907 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001908 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001909 }
1910
1911 if (EltsFromV2 == 1 && monotonic) {
1912 // Compute mask and shuffle
Owen Andersone50ed302009-08-10 22:56:29 +00001913 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Kalle Raiskila47948072010-06-21 10:17:36 +00001914
1915 // As SHUFFLE_MASK becomes a c?d instruction, feed it an address
1916 // R1 ($sp) is used here only as it is guaranteed to have last bits zero
1917 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
1918 DAG.getRegister(SPU::R1, PtrVT),
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001919 DAG.getConstant(V2EltOffset, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001920 SDValue ShufMaskOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl,
Kalle Raiskila47948072010-06-21 10:17:36 +00001921 maskVT, Pointer);
1922
Scott Michel266bc8f2007-12-04 22:23:35 +00001923 // Use shuffle mask in SHUFB synthetic instruction:
Scott Michel6e1d1472009-03-16 18:47:25 +00001924 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V2, V1,
Dale Johannesena05dca42009-02-04 23:02:30 +00001925 ShufMaskOp);
Scott Michelcc188272008-12-04 21:01:44 +00001926 } else if (rotate) {
Kalle Raiskila0b4ab0c2010-09-08 11:53:38 +00001927 if (rotamt < 0)
1928 rotamt +=MaxElts;
1929 rotamt *= EltVT.getSizeInBits()/8;
Dale Johannesena05dca42009-02-04 23:02:30 +00001930 return DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, V1.getValueType(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001931 V1, DAG.getConstant(rotamt, MVT::i16));
Scott Michel266bc8f2007-12-04 22:23:35 +00001932 } else {
Gabor Greif93c53e52008-08-31 15:37:04 +00001933 // Convert the SHUFFLE_VECTOR mask's input element units to the
1934 // actual bytes.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001935 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001936
Dan Gohman475871a2008-07-27 21:46:04 +00001937 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00001938 for (unsigned i = 0, e = MaxElts; i != e; ++i) {
1939 unsigned SrcElt = SVN->getMaskElt(i) < 0 ? 0 : SVN->getMaskElt(i);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001940
Nate Begeman9008ca62009-04-27 18:41:29 +00001941 for (unsigned j = 0; j < BytesPerElement; ++j)
Owen Anderson825b72b2009-08-11 20:47:22 +00001942 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,MVT::i8));
Scott Michel266bc8f2007-12-04 22:23:35 +00001943 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001944 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00001945 &ResultMask[0], ResultMask.size());
Dale Johannesena05dca42009-02-04 23:02:30 +00001946 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V1, V2, VPermMask);
Scott Michel266bc8f2007-12-04 22:23:35 +00001947 }
1948}
1949
Dan Gohman475871a2008-07-27 21:46:04 +00001950static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
1951 SDValue Op0 = Op.getOperand(0); // Op0 = the scalar
Dale Johannesened2eee62009-02-06 01:31:28 +00001952 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001953
Gabor Greifba36cb52008-08-28 21:40:38 +00001954 if (Op0.getNode()->getOpcode() == ISD::Constant) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001955 // For a constant, build the appropriate constant vector, which will
1956 // eventually simplify to a vector register load.
1957
Gabor Greifba36cb52008-08-28 21:40:38 +00001958 ConstantSDNode *CN = cast<ConstantSDNode>(Op0.getNode());
Dan Gohman475871a2008-07-27 21:46:04 +00001959 SmallVector<SDValue, 16> ConstVecValues;
Owen Andersone50ed302009-08-10 22:56:29 +00001960 EVT VT;
Scott Michel266bc8f2007-12-04 22:23:35 +00001961 size_t n_copies;
1962
1963 // Create a constant vector:
Owen Anderson825b72b2009-08-11 20:47:22 +00001964 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001965 default: llvm_unreachable("Unexpected constant value type in "
Torok Edwin481d15a2009-07-14 12:22:58 +00001966 "LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001967 case MVT::v16i8: n_copies = 16; VT = MVT::i8; break;
1968 case MVT::v8i16: n_copies = 8; VT = MVT::i16; break;
1969 case MVT::v4i32: n_copies = 4; VT = MVT::i32; break;
1970 case MVT::v4f32: n_copies = 4; VT = MVT::f32; break;
1971 case MVT::v2i64: n_copies = 2; VT = MVT::i64; break;
1972 case MVT::v2f64: n_copies = 2; VT = MVT::f64; break;
Scott Michel266bc8f2007-12-04 22:23:35 +00001973 }
1974
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001975 SDValue CValue = DAG.getConstant(CN->getZExtValue(), VT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001976 for (size_t j = 0; j < n_copies; ++j)
1977 ConstVecValues.push_back(CValue);
1978
Evan Chenga87008d2009-02-25 22:49:59 +00001979 return DAG.getNode(ISD::BUILD_VECTOR, dl, Op.getValueType(),
1980 &ConstVecValues[0], ConstVecValues.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001981 } else {
1982 // Otherwise, copy the value from one register to another:
Owen Anderson825b72b2009-08-11 20:47:22 +00001983 switch (Op0.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001984 default: llvm_unreachable("Unexpected value type in LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001985 case MVT::i8:
1986 case MVT::i16:
1987 case MVT::i32:
1988 case MVT::i64:
1989 case MVT::f32:
1990 case MVT::f64:
Dale Johannesened2eee62009-02-06 01:31:28 +00001991 return DAG.getNode(SPUISD::PREFSLOT2VEC, dl, Op.getValueType(), Op0, Op0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001992 }
1993 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001994}
1995
Dan Gohman475871a2008-07-27 21:46:04 +00001996static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001997 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001998 SDValue N = Op.getOperand(0);
1999 SDValue Elt = Op.getOperand(1);
Dale Johannesened2eee62009-02-06 01:31:28 +00002000 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002001 SDValue retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00002002
Scott Michel7a1c9e92008-11-22 23:50:42 +00002003 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
2004 // Constant argument:
2005 int EltNo = (int) C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002006
Scott Michel7a1c9e92008-11-22 23:50:42 +00002007 // sanity checks:
Owen Anderson825b72b2009-08-11 20:47:22 +00002008 if (VT == MVT::i8 && EltNo >= 16)
Torok Edwinc23197a2009-07-14 16:55:14 +00002009 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i8 extraction slot > 15");
Owen Anderson825b72b2009-08-11 20:47:22 +00002010 else if (VT == MVT::i16 && EltNo >= 8)
Torok Edwinc23197a2009-07-14 16:55:14 +00002011 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i16 extraction slot > 7");
Owen Anderson825b72b2009-08-11 20:47:22 +00002012 else if (VT == MVT::i32 && EltNo >= 4)
Torok Edwinc23197a2009-07-14 16:55:14 +00002013 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i32 extraction slot > 4");
Owen Anderson825b72b2009-08-11 20:47:22 +00002014 else if (VT == MVT::i64 && EltNo >= 2)
Torok Edwinc23197a2009-07-14 16:55:14 +00002015 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i64 extraction slot > 2");
Scott Michel266bc8f2007-12-04 22:23:35 +00002016
Owen Anderson825b72b2009-08-11 20:47:22 +00002017 if (EltNo == 0 && (VT == MVT::i32 || VT == MVT::i64)) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002018 // i32 and i64: Element 0 is the preferred slot
Dale Johannesened2eee62009-02-06 01:31:28 +00002019 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, N);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002020 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002021
Scott Michel7a1c9e92008-11-22 23:50:42 +00002022 // Need to generate shuffle mask and extract:
2023 int prefslot_begin = -1, prefslot_end = -1;
2024 int elt_byte = EltNo * VT.getSizeInBits() / 8;
2025
Owen Anderson825b72b2009-08-11 20:47:22 +00002026 switch (VT.getSimpleVT().SimpleTy) {
Craig Topperbc219812012-02-07 02:50:20 +00002027 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002028 case MVT::i8: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002029 prefslot_begin = prefslot_end = 3;
2030 break;
2031 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002032 case MVT::i16: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002033 prefslot_begin = 2; prefslot_end = 3;
2034 break;
2035 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002036 case MVT::i32:
2037 case MVT::f32: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002038 prefslot_begin = 0; prefslot_end = 3;
2039 break;
2040 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002041 case MVT::i64:
2042 case MVT::f64: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002043 prefslot_begin = 0; prefslot_end = 7;
2044 break;
2045 }
2046 }
2047
2048 assert(prefslot_begin != -1 && prefslot_end != -1 &&
2049 "LowerEXTRACT_VECTOR_ELT: preferred slots uninitialized");
2050
Scott Michel9b2420d2009-08-24 21:53:27 +00002051 unsigned int ShufBytes[16] = {
2052 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
2053 };
Scott Michel7a1c9e92008-11-22 23:50:42 +00002054 for (int i = 0; i < 16; ++i) {
2055 // zero fill uppper part of preferred slot, don't care about the
2056 // other slots:
2057 unsigned int mask_val;
2058 if (i <= prefslot_end) {
2059 mask_val =
2060 ((i < prefslot_begin)
2061 ? 0x80
2062 : elt_byte + (i - prefslot_begin));
2063
2064 ShufBytes[i] = mask_val;
2065 } else
2066 ShufBytes[i] = ShufBytes[i % (prefslot_end + 1)];
2067 }
2068
2069 SDValue ShufMask[4];
2070 for (unsigned i = 0; i < sizeof(ShufMask)/sizeof(ShufMask[0]); ++i) {
Scott Michelcc188272008-12-04 21:01:44 +00002071 unsigned bidx = i * 4;
Scott Michel7a1c9e92008-11-22 23:50:42 +00002072 unsigned int bits = ((ShufBytes[bidx] << 24) |
2073 (ShufBytes[bidx+1] << 16) |
2074 (ShufBytes[bidx+2] << 8) |
2075 ShufBytes[bidx+3]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002076 ShufMask[i] = DAG.getConstant(bits, MVT::i32);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002077 }
2078
Scott Michel7ea02ff2009-03-17 01:15:45 +00002079 SDValue ShufMaskVec =
Owen Anderson825b72b2009-08-11 20:47:22 +00002080 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002081 &ShufMask[0], sizeof(ShufMask)/sizeof(ShufMask[0]));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002082
Dale Johannesened2eee62009-02-06 01:31:28 +00002083 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2084 DAG.getNode(SPUISD::SHUFB, dl, N.getValueType(),
Scott Michel7a1c9e92008-11-22 23:50:42 +00002085 N, N, ShufMaskVec));
2086 } else {
2087 // Variable index: Rotate the requested element into slot 0, then replicate
2088 // slot 0 across the vector
Owen Andersone50ed302009-08-10 22:56:29 +00002089 EVT VecVT = N.getValueType();
Kalle Raiskila82fe4672010-08-02 08:54:39 +00002090 if (!VecVT.isSimple() || !VecVT.isVector()) {
Chris Lattner75361b62010-04-07 22:58:41 +00002091 report_fatal_error("LowerEXTRACT_VECTOR_ELT: Must have a simple, 128-bit"
Torok Edwindac237e2009-07-08 20:53:28 +00002092 "vector type!");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002093 }
2094
2095 // Make life easier by making sure the index is zero-extended to i32
Owen Anderson825b72b2009-08-11 20:47:22 +00002096 if (Elt.getValueType() != MVT::i32)
2097 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Elt);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002098
2099 // Scale the index to a bit/byte shift quantity
2100 APInt scaleFactor =
Scott Michel104de432008-11-24 17:11:17 +00002101 APInt(32, uint64_t(16 / N.getValueType().getVectorNumElements()), false);
2102 unsigned scaleShift = scaleFactor.logBase2();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002103 SDValue vecShift;
Scott Michel7a1c9e92008-11-22 23:50:42 +00002104
Scott Michel104de432008-11-24 17:11:17 +00002105 if (scaleShift > 0) {
2106 // Scale the shift factor:
Owen Anderson825b72b2009-08-11 20:47:22 +00002107 Elt = DAG.getNode(ISD::SHL, dl, MVT::i32, Elt,
2108 DAG.getConstant(scaleShift, MVT::i32));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002109 }
2110
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +00002111 vecShift = DAG.getNode(SPUISD::SHL_BYTES, dl, VecVT, N, Elt);
Scott Michel104de432008-11-24 17:11:17 +00002112
2113 // Replicate the bytes starting at byte 0 across the entire vector (for
2114 // consistency with the notion of a unified register set)
Scott Michel7a1c9e92008-11-22 23:50:42 +00002115 SDValue replicate;
2116
Owen Anderson825b72b2009-08-11 20:47:22 +00002117 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002118 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002119 report_fatal_error("LowerEXTRACT_VECTOR_ELT(varable): Unhandled vector"
Torok Edwindac237e2009-07-08 20:53:28 +00002120 "type");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002121 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00002122 case MVT::i8: {
2123 SDValue factor = DAG.getConstant(0x00000000, MVT::i32);
2124 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002125 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002126 break;
2127 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002128 case MVT::i16: {
2129 SDValue factor = DAG.getConstant(0x00010001, MVT::i32);
2130 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002131 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002132 break;
2133 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002134 case MVT::i32:
2135 case MVT::f32: {
2136 SDValue factor = DAG.getConstant(0x00010203, MVT::i32);
2137 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002138 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002139 break;
2140 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002141 case MVT::i64:
2142 case MVT::f64: {
2143 SDValue loFactor = DAG.getConstant(0x00010203, MVT::i32);
2144 SDValue hiFactor = DAG.getConstant(0x04050607, MVT::i32);
2145 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00002146 loFactor, hiFactor, loFactor, hiFactor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002147 break;
2148 }
2149 }
2150
Dale Johannesened2eee62009-02-06 01:31:28 +00002151 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2152 DAG.getNode(SPUISD::SHUFB, dl, VecVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002153 vecShift, vecShift, replicate));
Scott Michel266bc8f2007-12-04 22:23:35 +00002154 }
2155
Scott Michel7a1c9e92008-11-22 23:50:42 +00002156 return retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00002157}
2158
Dan Gohman475871a2008-07-27 21:46:04 +00002159static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
2160 SDValue VecOp = Op.getOperand(0);
2161 SDValue ValOp = Op.getOperand(1);
2162 SDValue IdxOp = Op.getOperand(2);
Dale Johannesened2eee62009-02-06 01:31:28 +00002163 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002164 EVT VT = Op.getValueType();
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002165 EVT eltVT = ValOp.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00002166
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002167 // use 0 when the lane to insert to is 'undef'
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002168 int64_t Offset=0;
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002169 if (IdxOp.getOpcode() != ISD::UNDEF) {
2170 ConstantSDNode *CN = cast<ConstantSDNode>(IdxOp);
2171 assert(CN != 0 && "LowerINSERT_VECTOR_ELT: Index is not constant!");
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002172 Offset = (CN->getSExtValue()) * eltVT.getSizeInBits()/8;
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002173 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002174
Owen Andersone50ed302009-08-10 22:56:29 +00002175 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel1a6cdb62008-12-01 17:56:02 +00002176 // Use $sp ($1) because it's always 16-byte aligned and it's available:
Dale Johannesened2eee62009-02-06 01:31:28 +00002177 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002178 DAG.getRegister(SPU::R1, PtrVT),
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002179 DAG.getConstant(Offset, PtrVT));
Kalle Raiskilabc2697c2010-08-04 13:59:48 +00002180 // widen the mask when dealing with half vectors
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002181 EVT maskVT = EVT::getVectorVT(*(DAG.getContext()), VT.getVectorElementType(),
Kalle Raiskilabc2697c2010-08-04 13:59:48 +00002182 128/ VT.getVectorElementType().getSizeInBits());
2183 SDValue ShufMask = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, maskVT, Pointer);
Scott Michel266bc8f2007-12-04 22:23:35 +00002184
Dan Gohman475871a2008-07-27 21:46:04 +00002185 SDValue result =
Dale Johannesened2eee62009-02-06 01:31:28 +00002186 DAG.getNode(SPUISD::SHUFB, dl, VT,
2187 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, ValOp),
Scott Michel1df30c42008-12-29 03:23:36 +00002188 VecOp,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002189 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, ShufMask));
Scott Michel266bc8f2007-12-04 22:23:35 +00002190
2191 return result;
2192}
2193
Scott Michelf0569be2008-12-27 04:51:36 +00002194static SDValue LowerI8Math(SDValue Op, SelectionDAG &DAG, unsigned Opc,
2195 const TargetLowering &TLI)
Scott Michela59d4692008-02-23 18:41:37 +00002196{
Dan Gohman475871a2008-07-27 21:46:04 +00002197 SDValue N0 = Op.getOperand(0); // Everything has at least one operand
Dale Johannesened2eee62009-02-06 01:31:28 +00002198 DebugLoc dl = Op.getDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002199 EVT ShiftVT = TLI.getShiftAmountTy(N0.getValueType());
Scott Michel266bc8f2007-12-04 22:23:35 +00002200
Owen Anderson825b72b2009-08-11 20:47:22 +00002201 assert(Op.getValueType() == MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002202 switch (Opc) {
2203 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002204 llvm_unreachable("Unhandled i8 math operator");
Scott Michel02d711b2008-12-30 23:28:25 +00002205 case ISD::ADD: {
2206 // 8-bit addition: Promote the arguments up to 16-bits and truncate
2207 // the result:
2208 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002209 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2210 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2211 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2212 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel02d711b2008-12-30 23:28:25 +00002213
2214 }
2215
Scott Michel266bc8f2007-12-04 22:23:35 +00002216 case ISD::SUB: {
2217 // 8-bit subtraction: Promote the arguments up to 16-bits and truncate
2218 // the result:
Dan Gohman475871a2008-07-27 21:46:04 +00002219 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002220 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2221 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2222 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2223 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel5af8f0e2008-07-16 17:17:29 +00002224 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002225 case ISD::ROTR:
2226 case ISD::ROTL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002227 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002228 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002229
Owen Anderson825b72b2009-08-11 20:47:22 +00002230 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002231 if (!N1VT.bitsEq(ShiftVT)) {
2232 unsigned N1Opc = N1.getValueType().bitsLT(ShiftVT)
2233 ? ISD::ZERO_EXTEND
2234 : ISD::TRUNCATE;
2235 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2236 }
2237
2238 // Replicate lower 8-bits into upper 8:
Dan Gohman475871a2008-07-27 21:46:04 +00002239 SDValue ExpandArg =
Owen Anderson825b72b2009-08-11 20:47:22 +00002240 DAG.getNode(ISD::OR, dl, MVT::i16, N0,
2241 DAG.getNode(ISD::SHL, dl, MVT::i16,
2242 N0, DAG.getConstant(8, MVT::i32)));
Scott Michel7ea02ff2009-03-17 01:15:45 +00002243
2244 // Truncate back down to i8
Owen Anderson825b72b2009-08-11 20:47:22 +00002245 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2246 DAG.getNode(Opc, dl, MVT::i16, ExpandArg, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002247 }
2248 case ISD::SRL:
2249 case ISD::SHL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002250 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002251 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002252
Owen Anderson825b72b2009-08-11 20:47:22 +00002253 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002254 if (!N1VT.bitsEq(ShiftVT)) {
2255 unsigned N1Opc = ISD::ZERO_EXTEND;
2256
2257 if (N1.getValueType().bitsGT(ShiftVT))
2258 N1Opc = ISD::TRUNCATE;
2259
2260 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2261 }
2262
Owen Anderson825b72b2009-08-11 20:47:22 +00002263 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2264 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002265 }
2266 case ISD::SRA: {
Dan Gohman475871a2008-07-27 21:46:04 +00002267 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002268 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002269
Owen Anderson825b72b2009-08-11 20:47:22 +00002270 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002271 if (!N1VT.bitsEq(ShiftVT)) {
2272 unsigned N1Opc = ISD::SIGN_EXTEND;
2273
2274 if (N1VT.bitsGT(ShiftVT))
2275 N1Opc = ISD::TRUNCATE;
2276 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2277 }
2278
Owen Anderson825b72b2009-08-11 20:47:22 +00002279 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2280 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002281 }
2282 case ISD::MUL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002283 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002284
Owen Anderson825b72b2009-08-11 20:47:22 +00002285 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2286 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2287 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2288 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002289 }
2290 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002291}
2292
2293//! Lower byte immediate operations for v16i8 vectors:
Dan Gohman475871a2008-07-27 21:46:04 +00002294static SDValue
2295LowerByteImmed(SDValue Op, SelectionDAG &DAG) {
2296 SDValue ConstVec;
2297 SDValue Arg;
Owen Andersone50ed302009-08-10 22:56:29 +00002298 EVT VT = Op.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00002299 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002300
2301 ConstVec = Op.getOperand(0);
2302 Arg = Op.getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002303 if (ConstVec.getNode()->getOpcode() != ISD::BUILD_VECTOR) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002304 if (ConstVec.getNode()->getOpcode() == ISD::BITCAST) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002305 ConstVec = ConstVec.getOperand(0);
2306 } else {
2307 ConstVec = Op.getOperand(1);
2308 Arg = Op.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002309 if (ConstVec.getNode()->getOpcode() == ISD::BITCAST) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002310 ConstVec = ConstVec.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002311 }
2312 }
2313 }
2314
Gabor Greifba36cb52008-08-28 21:40:38 +00002315 if (ConstVec.getNode()->getOpcode() == ISD::BUILD_VECTOR) {
Scott Michel7ea02ff2009-03-17 01:15:45 +00002316 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(ConstVec.getNode());
2317 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerByteImmed");
Scott Michel266bc8f2007-12-04 22:23:35 +00002318
Scott Michel7ea02ff2009-03-17 01:15:45 +00002319 APInt APSplatBits, APSplatUndef;
2320 unsigned SplatBitSize;
2321 bool HasAnyUndefs;
2322 unsigned minSplatBits = VT.getVectorElementType().getSizeInBits();
2323
2324 if (BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
2325 HasAnyUndefs, minSplatBits)
2326 && minSplatBits <= SplatBitSize) {
2327 uint64_t SplatBits = APSplatBits.getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00002328 SDValue tc = DAG.getTargetConstant(SplatBits & 0xff, MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002329
Scott Michel7ea02ff2009-03-17 01:15:45 +00002330 SmallVector<SDValue, 16> tcVec;
2331 tcVec.assign(16, tc);
Dale Johannesened2eee62009-02-06 01:31:28 +00002332 return DAG.getNode(Op.getNode()->getOpcode(), dl, VT, Arg,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002333 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &tcVec[0], tcVec.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00002334 }
2335 }
Scott Michel9de57a92009-01-26 22:33:37 +00002336
Nate Begeman24dc3462008-07-29 19:07:27 +00002337 // These operations (AND, OR, XOR) are legal, they just couldn't be custom
2338 // lowered. Return the operation, rather than a null SDValue.
2339 return Op;
Scott Michel266bc8f2007-12-04 22:23:35 +00002340}
2341
Scott Michel266bc8f2007-12-04 22:23:35 +00002342//! Custom lowering for CTPOP (count population)
2343/*!
2344 Custom lowering code that counts the number ones in the input
2345 operand. SPU has such an instruction, but it counts the number of
2346 ones per byte, which then have to be accumulated.
2347*/
Dan Gohman475871a2008-07-27 21:46:04 +00002348static SDValue LowerCTPOP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002349 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002350 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
Owen Anderson23b9b192009-08-12 00:36:31 +00002351 VT, (128 / VT.getSizeInBits()));
Dale Johannesena05dca42009-02-04 23:02:30 +00002352 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002353
Owen Anderson825b72b2009-08-11 20:47:22 +00002354 switch (VT.getSimpleVT().SimpleTy) {
Craig Topperbc219812012-02-07 02:50:20 +00002355 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002356 case MVT::i8: {
Dan Gohman475871a2008-07-27 21:46:04 +00002357 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002358 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002359
Dale Johannesena05dca42009-02-04 23:02:30 +00002360 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2361 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002362
Owen Anderson825b72b2009-08-11 20:47:22 +00002363 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i8, CNTB, Elt0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002364 }
2365
Owen Anderson825b72b2009-08-11 20:47:22 +00002366 case MVT::i16: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002367 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002368 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002369
Chris Lattner84bc5422007-12-31 04:13:23 +00002370 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R16CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002371
Dan Gohman475871a2008-07-27 21:46:04 +00002372 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002373 SDValue Elt0 = DAG.getConstant(0, MVT::i16);
2374 SDValue Mask0 = DAG.getConstant(0x0f, MVT::i16);
2375 SDValue Shift1 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002376
Dale Johannesena05dca42009-02-04 23:02:30 +00002377 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2378 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002379
2380 // CNTB_result becomes the chain to which all of the virtual registers
2381 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002382 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002383 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002384
Dan Gohman475871a2008-07-27 21:46:04 +00002385 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002386 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002387
Owen Anderson825b72b2009-08-11 20:47:22 +00002388 SDValue Tmp1 = DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i16);
Scott Michel266bc8f2007-12-04 22:23:35 +00002389
Owen Anderson825b72b2009-08-11 20:47:22 +00002390 return DAG.getNode(ISD::AND, dl, MVT::i16,
2391 DAG.getNode(ISD::ADD, dl, MVT::i16,
2392 DAG.getNode(ISD::SRL, dl, MVT::i16,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002393 Tmp1, Shift1),
2394 Tmp1),
2395 Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002396 }
2397
Owen Anderson825b72b2009-08-11 20:47:22 +00002398 case MVT::i32: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002399 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002400 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002401
Chris Lattner84bc5422007-12-31 04:13:23 +00002402 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
2403 unsigned SUM1_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002404
Dan Gohman475871a2008-07-27 21:46:04 +00002405 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002406 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
2407 SDValue Mask0 = DAG.getConstant(0xff, MVT::i32);
2408 SDValue Shift1 = DAG.getConstant(16, MVT::i32);
2409 SDValue Shift2 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002410
Dale Johannesena05dca42009-02-04 23:02:30 +00002411 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2412 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002413
2414 // CNTB_result becomes the chain to which all of the virtual registers
2415 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002416 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002417 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002418
Dan Gohman475871a2008-07-27 21:46:04 +00002419 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002420 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002421
Dan Gohman475871a2008-07-27 21:46:04 +00002422 SDValue Comp1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002423 DAG.getNode(ISD::SRL, dl, MVT::i32,
2424 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32),
Dale Johannesena05dca42009-02-04 23:02:30 +00002425 Shift1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002426
Dan Gohman475871a2008-07-27 21:46:04 +00002427 SDValue Sum1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002428 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp1,
2429 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002430
Dan Gohman475871a2008-07-27 21:46:04 +00002431 SDValue Sum1_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002432 DAG.getCopyToReg(CNTB_result, dl, SUM1_reg, Sum1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002433
Dan Gohman475871a2008-07-27 21:46:04 +00002434 SDValue Comp2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002435 DAG.getNode(ISD::SRL, dl, MVT::i32,
2436 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32),
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002437 Shift2);
Dan Gohman475871a2008-07-27 21:46:04 +00002438 SDValue Sum2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002439 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp2,
2440 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002441
Owen Anderson825b72b2009-08-11 20:47:22 +00002442 return DAG.getNode(ISD::AND, dl, MVT::i32, Sum2, Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002443 }
2444
Owen Anderson825b72b2009-08-11 20:47:22 +00002445 case MVT::i64:
Scott Michel266bc8f2007-12-04 22:23:35 +00002446 break;
2447 }
2448
Dan Gohman475871a2008-07-27 21:46:04 +00002449 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002450}
2451
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002452//! Lower ISD::FP_TO_SINT, ISD::FP_TO_UINT for i32
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002453/*!
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002454 f32->i32 passes through unchanged, whereas f64->i32 expands to a libcall.
2455 All conversions to i64 are expanded to a libcall.
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002456 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002457static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002458 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002459 EVT OpVT = Op.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002460 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002461 EVT Op0VT = Op0.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002462
Owen Anderson825b72b2009-08-11 20:47:22 +00002463 if ((OpVT == MVT::i32 && Op0VT == MVT::f64)
2464 || OpVT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002465 // Convert f32 / f64 to i32 / i64 via libcall.
2466 RTLIB::Libcall LC =
2467 (Op.getOpcode() == ISD::FP_TO_SINT)
2468 ? RTLIB::getFPTOSINT(Op0VT, OpVT)
2469 : RTLIB::getFPTOUINT(Op0VT, OpVT);
2470 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd fp-to-int conversion!");
2471 SDValue Dummy;
2472 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2473 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002474
Eli Friedman36df4992009-05-27 00:47:34 +00002475 return Op;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002476}
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002477
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002478//! Lower ISD::SINT_TO_FP, ISD::UINT_TO_FP for i32
2479/*!
2480 i32->f32 passes through unchanged, whereas i32->f64 is expanded to a libcall.
2481 All conversions from i64 are expanded to a libcall.
2482 */
2483static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002484 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002485 EVT OpVT = Op.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002486 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002487 EVT Op0VT = Op0.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002488
Owen Anderson825b72b2009-08-11 20:47:22 +00002489 if ((OpVT == MVT::f64 && Op0VT == MVT::i32)
2490 || Op0VT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002491 // Convert i32, i64 to f64 via libcall:
2492 RTLIB::Libcall LC =
2493 (Op.getOpcode() == ISD::SINT_TO_FP)
2494 ? RTLIB::getSINTTOFP(Op0VT, OpVT)
2495 : RTLIB::getUINTTOFP(Op0VT, OpVT);
2496 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd int-to-fp conversion!");
2497 SDValue Dummy;
2498 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2499 }
2500
Eli Friedman36df4992009-05-27 00:47:34 +00002501 return Op;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002502}
2503
2504//! Lower ISD::SETCC
2505/*!
Owen Anderson825b72b2009-08-11 20:47:22 +00002506 This handles MVT::f64 (double floating point) condition lowering
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002507 */
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002508static SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG,
2509 const TargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002510 CondCodeSDNode *CC = dyn_cast<CondCodeSDNode>(Op.getOperand(2));
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002511 DebugLoc dl = Op.getDebugLoc();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002512 assert(CC != 0 && "LowerSETCC: CondCodeSDNode should not be null here!\n");
2513
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002514 SDValue lhs = Op.getOperand(0);
2515 SDValue rhs = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002516 EVT lhsVT = lhs.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002517 assert(lhsVT == MVT::f64 && "LowerSETCC: type other than MVT::64\n");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002518
Owen Andersone50ed302009-08-10 22:56:29 +00002519 EVT ccResultVT = TLI.getSetCCResultType(lhs.getValueType());
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002520 APInt ccResultOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Owen Anderson825b72b2009-08-11 20:47:22 +00002521 EVT IntVT(MVT::i64);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002522
2523 // Take advantage of the fact that (truncate (sra arg, 32)) is efficiently
2524 // selected to a NOP:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002525 SDValue i64lhs = DAG.getNode(ISD::BITCAST, dl, IntVT, lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002526 SDValue lhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002527 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002528 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002529 i64lhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002530 SDValue lhsHi32abs =
Owen Anderson825b72b2009-08-11 20:47:22 +00002531 DAG.getNode(ISD::AND, dl, MVT::i32,
2532 lhsHi32, DAG.getConstant(0x7fffffff, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002533 SDValue lhsLo32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002534 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002535
2536 // SETO and SETUO only use the lhs operand:
2537 if (CC->get() == ISD::SETO) {
2538 // Evaluates to true if Op0 is not [SQ]NaN - lowers to the inverse of
2539 // SETUO
2540 APInt ccResultAllOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00002541 return DAG.getNode(ISD::XOR, dl, ccResultVT,
2542 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002543 lhs, DAG.getConstantFP(0.0, lhsVT),
2544 ISD::SETUO),
2545 DAG.getConstant(ccResultAllOnes, ccResultVT));
2546 } else if (CC->get() == ISD::SETUO) {
2547 // Evaluates to true if Op0 is [SQ]NaN
Dale Johannesenf5d97892009-02-04 01:48:28 +00002548 return DAG.getNode(ISD::AND, dl, ccResultVT,
2549 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002550 lhsHi32abs,
Owen Anderson825b72b2009-08-11 20:47:22 +00002551 DAG.getConstant(0x7ff00000, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002552 ISD::SETGE),
Dale Johannesenf5d97892009-02-04 01:48:28 +00002553 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002554 lhsLo32,
Owen Anderson825b72b2009-08-11 20:47:22 +00002555 DAG.getConstant(0, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002556 ISD::SETGT));
2557 }
2558
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002559 SDValue i64rhs = DAG.getNode(ISD::BITCAST, dl, IntVT, rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002560 SDValue rhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002561 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002562 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002563 i64rhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002564
2565 // If a value is negative, subtract from the sign magnitude constant:
2566 SDValue signMag2TC = DAG.getConstant(0x8000000000000000ULL, IntVT);
2567
2568 // Convert the sign-magnitude representation into 2's complement:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002569 SDValue lhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002570 lhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002571 SDValue lhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002572 SDValue lhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002573 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002574 lhsSelectMask, lhsSignMag2TC, i64lhs);
2575
Dale Johannesenf5d97892009-02-04 01:48:28 +00002576 SDValue rhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002577 rhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002578 SDValue rhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002579 SDValue rhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002580 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002581 rhsSelectMask, rhsSignMag2TC, i64rhs);
2582
2583 unsigned compareOp;
2584
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002585 switch (CC->get()) {
2586 case ISD::SETOEQ:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002587 case ISD::SETUEQ:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002588 compareOp = ISD::SETEQ; break;
2589 case ISD::SETOGT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002590 case ISD::SETUGT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002591 compareOp = ISD::SETGT; break;
2592 case ISD::SETOGE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002593 case ISD::SETUGE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002594 compareOp = ISD::SETGE; break;
2595 case ISD::SETOLT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002596 case ISD::SETULT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002597 compareOp = ISD::SETLT; break;
2598 case ISD::SETOLE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002599 case ISD::SETULE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002600 compareOp = ISD::SETLE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002601 case ISD::SETUNE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002602 case ISD::SETONE:
2603 compareOp = ISD::SETNE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002604 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002605 report_fatal_error("CellSPU ISel Select: unimplemented f64 condition");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002606 }
2607
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002608 SDValue result =
Scott Michel6e1d1472009-03-16 18:47:25 +00002609 DAG.getSetCC(dl, ccResultVT, lhsSelect, rhsSelect,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002610 (ISD::CondCode) compareOp);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002611
2612 if ((CC->get() & 0x8) == 0) {
2613 // Ordered comparison:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002614 SDValue lhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002615 lhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002616 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002617 SDValue rhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002618 rhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002619 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002620 SDValue ordered = DAG.getNode(ISD::AND, dl, ccResultVT, lhsNaN, rhsNaN);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002621
Dale Johannesenf5d97892009-02-04 01:48:28 +00002622 result = DAG.getNode(ISD::AND, dl, ccResultVT, ordered, result);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002623 }
2624
2625 return result;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002626}
2627
Scott Michel7a1c9e92008-11-22 23:50:42 +00002628//! Lower ISD::SELECT_CC
2629/*!
2630 ISD::SELECT_CC can (generally) be implemented directly on the SPU using the
2631 SELB instruction.
2632
2633 \note Need to revisit this in the future: if the code path through the true
2634 and false value computations is longer than the latency of a branch (6
2635 cycles), then it would be more advantageous to branch and insert a new basic
2636 block and branch on the condition. However, this code does not make that
2637 assumption, given the simplisitc uses so far.
2638 */
2639
Scott Michelf0569be2008-12-27 04:51:36 +00002640static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2641 const TargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002642 EVT VT = Op.getValueType();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002643 SDValue lhs = Op.getOperand(0);
2644 SDValue rhs = Op.getOperand(1);
2645 SDValue trueval = Op.getOperand(2);
2646 SDValue falseval = Op.getOperand(3);
2647 SDValue condition = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002648 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002649
Scott Michelf0569be2008-12-27 04:51:36 +00002650 // NOTE: SELB's arguments: $rA, $rB, $mask
2651 //
2652 // SELB selects bits from $rA where bits in $mask are 0, bits from $rB
2653 // where bits in $mask are 1. CCond will be inverted, having 1s where the
2654 // condition was true and 0s where the condition was false. Hence, the
2655 // arguments to SELB get reversed.
2656
Scott Michel7a1c9e92008-11-22 23:50:42 +00002657 // Note: Really should be ISD::SELECT instead of SPUISD::SELB, but LLVM's
2658 // legalizer insists on combining SETCC/SELECT into SELECT_CC, so we end up
2659 // with another "cannot select select_cc" assert:
2660
Dale Johannesende064702009-02-06 21:50:26 +00002661 SDValue compare = DAG.getNode(ISD::SETCC, dl,
Duncan Sands5480c042009-01-01 15:52:00 +00002662 TLI.getSetCCResultType(Op.getValueType()),
Scott Michelf0569be2008-12-27 04:51:36 +00002663 lhs, rhs, condition);
Dale Johannesende064702009-02-06 21:50:26 +00002664 return DAG.getNode(SPUISD::SELB, dl, VT, falseval, trueval, compare);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002665}
2666
Scott Michelb30e8f62008-12-02 19:53:53 +00002667//! Custom lower ISD::TRUNCATE
2668static SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG)
2669{
Scott Michel6e1d1472009-03-16 18:47:25 +00002670 // Type to truncate to
Owen Andersone50ed302009-08-10 22:56:29 +00002671 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002672 MVT simpleVT = VT.getSimpleVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002673 EVT VecVT = EVT::getVectorVT(*DAG.getContext(),
Owen Anderson23b9b192009-08-12 00:36:31 +00002674 VT, (128 / VT.getSizeInBits()));
Dale Johannesende064702009-02-06 21:50:26 +00002675 DebugLoc dl = Op.getDebugLoc();
Scott Michelb30e8f62008-12-02 19:53:53 +00002676
Scott Michel6e1d1472009-03-16 18:47:25 +00002677 // Type to truncate from
Scott Michelb30e8f62008-12-02 19:53:53 +00002678 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002679 EVT Op0VT = Op0.getValueType();
Scott Michelb30e8f62008-12-02 19:53:53 +00002680
Duncan Sandscdfad362010-11-03 12:17:33 +00002681 if (Op0VT == MVT::i128 && simpleVT == MVT::i64) {
Scott Michel52d00012009-01-03 00:27:53 +00002682 // Create shuffle mask, least significant doubleword of quadword
Scott Michelf0569be2008-12-27 04:51:36 +00002683 unsigned maskHigh = 0x08090a0b;
2684 unsigned maskLow = 0x0c0d0e0f;
2685 // Use a shuffle to perform the truncation
Owen Anderson825b72b2009-08-11 20:47:22 +00002686 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2687 DAG.getConstant(maskHigh, MVT::i32),
2688 DAG.getConstant(maskLow, MVT::i32),
2689 DAG.getConstant(maskHigh, MVT::i32),
2690 DAG.getConstant(maskLow, MVT::i32));
Scott Michelf0569be2008-12-27 04:51:36 +00002691
Scott Michel6e1d1472009-03-16 18:47:25 +00002692 SDValue truncShuffle = DAG.getNode(SPUISD::SHUFB, dl, VecVT,
2693 Op0, Op0, shufMask);
Scott Michelf0569be2008-12-27 04:51:36 +00002694
Scott Michel6e1d1472009-03-16 18:47:25 +00002695 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, truncShuffle);
Scott Michelb30e8f62008-12-02 19:53:53 +00002696 }
2697
Scott Michelf0569be2008-12-27 04:51:36 +00002698 return SDValue(); // Leave the truncate unmolested
Scott Michelb30e8f62008-12-02 19:53:53 +00002699}
2700
Scott Michel77f452d2009-08-25 22:37:34 +00002701/*!
2702 * Emit the instruction sequence for i64/i32 -> i128 sign extend. The basic
2703 * algorithm is to duplicate the sign bit using rotmai to generate at
2704 * least one byte full of sign bits. Then propagate the "sign-byte" into
2705 * the leftmost words and the i64/i32 into the rightmost words using shufb.
2706 *
2707 * @param Op The sext operand
2708 * @param DAG The current DAG
2709 * @return The SDValue with the entire instruction sequence
2710 */
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002711static SDValue LowerSIGN_EXTEND(SDValue Op, SelectionDAG &DAG)
2712{
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002713 DebugLoc dl = Op.getDebugLoc();
2714
Scott Michel77f452d2009-08-25 22:37:34 +00002715 // Type to extend to
2716 MVT OpVT = Op.getValueType().getSimpleVT();
Scott Michel77f452d2009-08-25 22:37:34 +00002717
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002718 // Type to extend from
2719 SDValue Op0 = Op.getOperand(0);
Scott Michel77f452d2009-08-25 22:37:34 +00002720 MVT Op0VT = Op0.getValueType().getSimpleVT();
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002721
Kalle Raiskila5106b842011-01-20 15:49:06 +00002722 // extend i8 & i16 via i32
2723 if (Op0VT == MVT::i8 || Op0VT == MVT::i16) {
2724 Op0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i32, Op0);
2725 Op0VT = MVT::i32;
2726 }
2727
Scott Michel77f452d2009-08-25 22:37:34 +00002728 // The type to extend to needs to be a i128 and
2729 // the type to extend from needs to be i64 or i32.
2730 assert((OpVT == MVT::i128 && (Op0VT == MVT::i64 || Op0VT == MVT::i32)) &&
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002731 "LowerSIGN_EXTEND: input and/or output operand have wrong size");
Duncan Sands1f6a3292011-08-12 14:54:45 +00002732 (void)OpVT;
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002733
2734 // Create shuffle mask
Scott Michel77f452d2009-08-25 22:37:34 +00002735 unsigned mask1 = 0x10101010; // byte 0 - 3 and 4 - 7
2736 unsigned mask2 = Op0VT == MVT::i64 ? 0x00010203 : 0x10101010; // byte 8 - 11
2737 unsigned mask3 = Op0VT == MVT::i64 ? 0x04050607 : 0x00010203; // byte 12 - 15
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002738 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2739 DAG.getConstant(mask1, MVT::i32),
2740 DAG.getConstant(mask1, MVT::i32),
2741 DAG.getConstant(mask2, MVT::i32),
2742 DAG.getConstant(mask3, MVT::i32));
2743
Scott Michel77f452d2009-08-25 22:37:34 +00002744 // Word wise arithmetic right shift to generate at least one byte
2745 // that contains sign bits.
2746 MVT mvt = Op0VT == MVT::i64 ? MVT::v2i64 : MVT::v4i32;
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002747 SDValue sraVal = DAG.getNode(ISD::SRA,
2748 dl,
Scott Michel77f452d2009-08-25 22:37:34 +00002749 mvt,
2750 DAG.getNode(SPUISD::PREFSLOT2VEC, dl, mvt, Op0, Op0),
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002751 DAG.getConstant(31, MVT::i32));
2752
Kalle Raiskila940e7962010-10-18 09:34:19 +00002753 // reinterpret as a i128 (SHUFB requires it). This gets lowered away.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002754 SDValue extended = SDValue(DAG.getMachineNode(TargetOpcode::COPY_TO_REGCLASS,
Kalle Raiskila940e7962010-10-18 09:34:19 +00002755 dl, Op0VT, Op0,
2756 DAG.getTargetConstant(
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002757 SPU::GPRCRegClass.getID(),
Kalle Raiskila940e7962010-10-18 09:34:19 +00002758 MVT::i32)), 0);
Scott Michel77f452d2009-08-25 22:37:34 +00002759 // Shuffle bytes - Copy the sign bits into the upper 64 bits
2760 // and the input value into the lower 64 bits.
2761 SDValue extShuffle = DAG.getNode(SPUISD::SHUFB, dl, mvt,
Kalle Raiskila940e7962010-10-18 09:34:19 +00002762 extended, sraVal, shufMask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002763 return DAG.getNode(ISD::BITCAST, dl, MVT::i128, extShuffle);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002764}
2765
Scott Michel7a1c9e92008-11-22 23:50:42 +00002766//! Custom (target-specific) lowering entry point
2767/*!
2768 This is where LLVM's DAG selection process calls to do target-specific
2769 lowering of nodes.
2770 */
Dan Gohman475871a2008-07-27 21:46:04 +00002771SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00002772SPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const
Scott Michel266bc8f2007-12-04 22:23:35 +00002773{
Scott Michela59d4692008-02-23 18:41:37 +00002774 unsigned Opc = (unsigned) Op.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002775 EVT VT = Op.getValueType();
Scott Michela59d4692008-02-23 18:41:37 +00002776
2777 switch (Opc) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002778 default: {
Torok Edwindac237e2009-07-08 20:53:28 +00002779#ifndef NDEBUG
Chris Lattner4437ae22009-08-23 07:05:07 +00002780 errs() << "SPUTargetLowering::LowerOperation(): need to lower this!\n";
2781 errs() << "Op.getOpcode() = " << Opc << "\n";
2782 errs() << "*Op.getNode():\n";
Gabor Greifba36cb52008-08-28 21:40:38 +00002783 Op.getNode()->dump();
Torok Edwindac237e2009-07-08 20:53:28 +00002784#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002785 llvm_unreachable(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002786 }
2787 case ISD::LOAD:
Scott Michelb30e8f62008-12-02 19:53:53 +00002788 case ISD::EXTLOAD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002789 case ISD::SEXTLOAD:
2790 case ISD::ZEXTLOAD:
2791 return LowerLOAD(Op, DAG, SPUTM.getSubtargetImpl());
2792 case ISD::STORE:
2793 return LowerSTORE(Op, DAG, SPUTM.getSubtargetImpl());
2794 case ISD::ConstantPool:
2795 return LowerConstantPool(Op, DAG, SPUTM.getSubtargetImpl());
2796 case ISD::GlobalAddress:
2797 return LowerGlobalAddress(Op, DAG, SPUTM.getSubtargetImpl());
2798 case ISD::JumpTable:
2799 return LowerJumpTable(Op, DAG, SPUTM.getSubtargetImpl());
Scott Michel266bc8f2007-12-04 22:23:35 +00002800 case ISD::ConstantFP:
2801 return LowerConstantFP(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002802
Scott Michel02d711b2008-12-30 23:28:25 +00002803 // i8, i64 math ops:
Scott Michel8bf61e82008-06-02 22:18:03 +00002804 case ISD::ADD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002805 case ISD::SUB:
2806 case ISD::ROTR:
2807 case ISD::ROTL:
2808 case ISD::SRL:
2809 case ISD::SHL:
Scott Michel8bf61e82008-06-02 22:18:03 +00002810 case ISD::SRA: {
Owen Anderson825b72b2009-08-11 20:47:22 +00002811 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002812 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michela59d4692008-02-23 18:41:37 +00002813 break;
Scott Michel8bf61e82008-06-02 22:18:03 +00002814 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002815
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002816 case ISD::FP_TO_SINT:
2817 case ISD::FP_TO_UINT:
2818 return LowerFP_TO_INT(Op, DAG, *this);
2819
2820 case ISD::SINT_TO_FP:
2821 case ISD::UINT_TO_FP:
2822 return LowerINT_TO_FP(Op, DAG, *this);
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002823
Scott Michel266bc8f2007-12-04 22:23:35 +00002824 // Vector-related lowering.
2825 case ISD::BUILD_VECTOR:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002826 return LowerBUILD_VECTOR(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002827 case ISD::SCALAR_TO_VECTOR:
2828 return LowerSCALAR_TO_VECTOR(Op, DAG);
2829 case ISD::VECTOR_SHUFFLE:
2830 return LowerVECTOR_SHUFFLE(Op, DAG);
2831 case ISD::EXTRACT_VECTOR_ELT:
2832 return LowerEXTRACT_VECTOR_ELT(Op, DAG);
2833 case ISD::INSERT_VECTOR_ELT:
2834 return LowerINSERT_VECTOR_ELT(Op, DAG);
2835
2836 // Look for ANDBI, ORBI and XORBI opportunities and lower appropriately:
2837 case ISD::AND:
2838 case ISD::OR:
2839 case ISD::XOR:
2840 return LowerByteImmed(Op, DAG);
2841
2842 // Vector and i8 multiply:
2843 case ISD::MUL:
Owen Anderson825b72b2009-08-11 20:47:22 +00002844 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002845 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel266bc8f2007-12-04 22:23:35 +00002846
Scott Michel266bc8f2007-12-04 22:23:35 +00002847 case ISD::CTPOP:
2848 return LowerCTPOP(Op, DAG);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002849
2850 case ISD::SELECT_CC:
Scott Michelf0569be2008-12-27 04:51:36 +00002851 return LowerSELECT_CC(Op, DAG, *this);
Scott Michelb30e8f62008-12-02 19:53:53 +00002852
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002853 case ISD::SETCC:
2854 return LowerSETCC(Op, DAG, *this);
2855
Scott Michelb30e8f62008-12-02 19:53:53 +00002856 case ISD::TRUNCATE:
2857 return LowerTRUNCATE(Op, DAG);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002858
2859 case ISD::SIGN_EXTEND:
2860 return LowerSIGN_EXTEND(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002861 }
2862
Dan Gohman475871a2008-07-27 21:46:04 +00002863 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002864}
2865
Duncan Sands1607f052008-12-01 11:39:25 +00002866void SPUTargetLowering::ReplaceNodeResults(SDNode *N,
2867 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00002868 SelectionDAG &DAG) const
Scott Michel73ce1c52008-11-10 23:43:06 +00002869{
2870#if 0
2871 unsigned Opc = (unsigned) N->getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002872 EVT OpVT = N->getValueType(0);
Scott Michel73ce1c52008-11-10 23:43:06 +00002873
2874 switch (Opc) {
2875 default: {
Chris Lattner4437ae22009-08-23 07:05:07 +00002876 errs() << "SPUTargetLowering::ReplaceNodeResults(): need to fix this!\n";
2877 errs() << "Op.getOpcode() = " << Opc << "\n";
2878 errs() << "*Op.getNode():\n";
Scott Michel73ce1c52008-11-10 23:43:06 +00002879 N->dump();
2880 abort();
2881 /*NOTREACHED*/
2882 }
2883 }
2884#endif
2885
2886 /* Otherwise, return unchanged */
Scott Michel73ce1c52008-11-10 23:43:06 +00002887}
2888
Scott Michel266bc8f2007-12-04 22:23:35 +00002889//===----------------------------------------------------------------------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002890// Target Optimization Hooks
2891//===----------------------------------------------------------------------===//
2892
Dan Gohman475871a2008-07-27 21:46:04 +00002893SDValue
Scott Michel266bc8f2007-12-04 22:23:35 +00002894SPUTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const
2895{
2896#if 0
2897 TargetMachine &TM = getTargetMachine();
Scott Michel053c1da2008-01-29 02:16:57 +00002898#endif
2899 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
Scott Michel266bc8f2007-12-04 22:23:35 +00002900 SelectionDAG &DAG = DCI.DAG;
Scott Michel1a6cdb62008-12-01 17:56:02 +00002901 SDValue Op0 = N->getOperand(0); // everything has at least one operand
Owen Andersone50ed302009-08-10 22:56:29 +00002902 EVT NodeVT = N->getValueType(0); // The node's value type
2903 EVT Op0VT = Op0.getValueType(); // The first operand's result
Scott Michel1a6cdb62008-12-01 17:56:02 +00002904 SDValue Result; // Initially, empty result
Dale Johannesende064702009-02-06 21:50:26 +00002905 DebugLoc dl = N->getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002906
2907 switch (N->getOpcode()) {
2908 default: break;
Scott Michel053c1da2008-01-29 02:16:57 +00002909 case ISD::ADD: {
Dan Gohman475871a2008-07-27 21:46:04 +00002910 SDValue Op1 = N->getOperand(1);
Scott Michel053c1da2008-01-29 02:16:57 +00002911
Scott Michelf0569be2008-12-27 04:51:36 +00002912 if (Op0.getOpcode() == SPUISD::IndirectAddr
2913 || Op1.getOpcode() == SPUISD::IndirectAddr) {
2914 // Normalize the operands to reduce repeated code
2915 SDValue IndirectArg = Op0, AddArg = Op1;
Scott Michel1df30c42008-12-29 03:23:36 +00002916
Scott Michelf0569be2008-12-27 04:51:36 +00002917 if (Op1.getOpcode() == SPUISD::IndirectAddr) {
2918 IndirectArg = Op1;
2919 AddArg = Op0;
2920 }
2921
2922 if (isa<ConstantSDNode>(AddArg)) {
2923 ConstantSDNode *CN0 = cast<ConstantSDNode > (AddArg);
2924 SDValue IndOp1 = IndirectArg.getOperand(1);
2925
2926 if (CN0->isNullValue()) {
2927 // (add (SPUindirect <arg>, <arg>), 0) ->
2928 // (SPUindirect <arg>, <arg>)
Scott Michel053c1da2008-01-29 02:16:57 +00002929
Scott Michel23f2ff72008-12-04 17:16:59 +00002930#if !defined(NDEBUG)
Scott Michelf0569be2008-12-27 04:51:36 +00002931 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002932 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002933 << "Replace: (add (SPUindirect <arg>, <arg>), 0)\n"
2934 << "With: (SPUindirect <arg>, <arg>)\n";
2935 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002936#endif
2937
Scott Michelf0569be2008-12-27 04:51:36 +00002938 return IndirectArg;
2939 } else if (isa<ConstantSDNode>(IndOp1)) {
2940 // (add (SPUindirect <arg>, <const>), <const>) ->
2941 // (SPUindirect <arg>, <const + const>)
2942 ConstantSDNode *CN1 = cast<ConstantSDNode > (IndOp1);
2943 int64_t combinedConst = CN0->getSExtValue() + CN1->getSExtValue();
2944 SDValue combinedValue = DAG.getConstant(combinedConst, Op0VT);
Scott Michel053c1da2008-01-29 02:16:57 +00002945
Scott Michelf0569be2008-12-27 04:51:36 +00002946#if !defined(NDEBUG)
2947 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002948 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002949 << "Replace: (add (SPUindirect <arg>, " << CN1->getSExtValue()
2950 << "), " << CN0->getSExtValue() << ")\n"
2951 << "With: (SPUindirect <arg>, "
2952 << combinedConst << ")\n";
2953 }
2954#endif
Scott Michel053c1da2008-01-29 02:16:57 +00002955
Dale Johannesende064702009-02-06 21:50:26 +00002956 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002957 IndirectArg, combinedValue);
2958 }
Scott Michel053c1da2008-01-29 02:16:57 +00002959 }
2960 }
Scott Michela59d4692008-02-23 18:41:37 +00002961 break;
2962 }
2963 case ISD::SIGN_EXTEND:
2964 case ISD::ZERO_EXTEND:
2965 case ISD::ANY_EXTEND: {
Scott Michel1a6cdb62008-12-01 17:56:02 +00002966 if (Op0.getOpcode() == SPUISD::VEC2PREFSLOT && NodeVT == Op0VT) {
Scott Michela59d4692008-02-23 18:41:37 +00002967 // (any_extend (SPUextract_elt0 <arg>)) ->
2968 // (SPUextract_elt0 <arg>)
2969 // Types must match, however...
Scott Michel23f2ff72008-12-04 17:16:59 +00002970#if !defined(NDEBUG)
2971 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002972 errs() << "\nReplace: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002973 N->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002974 errs() << "\nWith: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002975 Op0.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002976 errs() << "\n";
Scott Michel23f2ff72008-12-04 17:16:59 +00002977 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002978#endif
Scott Michela59d4692008-02-23 18:41:37 +00002979
2980 return Op0;
2981 }
2982 break;
2983 }
2984 case SPUISD::IndirectAddr: {
2985 if (!ST->usingLargeMem() && Op0.getOpcode() == SPUISD::AFormAddr) {
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002986 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1));
Dan Gohmane368b462010-06-18 14:22:04 +00002987 if (CN != 0 && CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00002988 // (SPUindirect (SPUaform <addr>, 0), 0) ->
2989 // (SPUaform <addr>, 0)
2990
Chris Lattner4437ae22009-08-23 07:05:07 +00002991 DEBUG(errs() << "Replace: ");
Scott Michela59d4692008-02-23 18:41:37 +00002992 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002993 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00002994 DEBUG(Op0.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002995 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00002996
2997 return Op0;
2998 }
Scott Michelf0569be2008-12-27 04:51:36 +00002999 } else if (Op0.getOpcode() == ISD::ADD) {
3000 SDValue Op1 = N->getOperand(1);
3001 if (ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(Op1)) {
3002 // (SPUindirect (add <arg>, <arg>), 0) ->
3003 // (SPUindirect <arg>, <arg>)
3004 if (CN1->isNullValue()) {
3005
3006#if !defined(NDEBUG)
3007 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00003008 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00003009 << "Replace: (SPUindirect (add <arg>, <arg>), 0)\n"
3010 << "With: (SPUindirect <arg>, <arg>)\n";
3011 }
3012#endif
3013
Dale Johannesende064702009-02-06 21:50:26 +00003014 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00003015 Op0.getOperand(0), Op0.getOperand(1));
3016 }
3017 }
Scott Michela59d4692008-02-23 18:41:37 +00003018 }
3019 break;
3020 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +00003021 case SPUISD::SHL_BITS:
3022 case SPUISD::SHL_BYTES:
Scott Michelf0569be2008-12-27 04:51:36 +00003023 case SPUISD::ROTBYTES_LEFT: {
Dan Gohman475871a2008-07-27 21:46:04 +00003024 SDValue Op1 = N->getOperand(1);
Scott Michela59d4692008-02-23 18:41:37 +00003025
Scott Michelf0569be2008-12-27 04:51:36 +00003026 // Kill degenerate vector shifts:
3027 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) {
3028 if (CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00003029 Result = Op0;
3030 }
3031 }
3032 break;
3033 }
Scott Michelf0569be2008-12-27 04:51:36 +00003034 case SPUISD::PREFSLOT2VEC: {
Scott Michela59d4692008-02-23 18:41:37 +00003035 switch (Op0.getOpcode()) {
3036 default:
3037 break;
3038 case ISD::ANY_EXTEND:
3039 case ISD::ZERO_EXTEND:
3040 case ISD::SIGN_EXTEND: {
Scott Michel1df30c42008-12-29 03:23:36 +00003041 // (SPUprefslot2vec (any|zero|sign_extend (SPUvec2prefslot <arg>))) ->
Scott Michela59d4692008-02-23 18:41:37 +00003042 // <arg>
Scott Michel1df30c42008-12-29 03:23:36 +00003043 // but only if the SPUprefslot2vec and <arg> types match.
Dan Gohman475871a2008-07-27 21:46:04 +00003044 SDValue Op00 = Op0.getOperand(0);
Scott Michel104de432008-11-24 17:11:17 +00003045 if (Op00.getOpcode() == SPUISD::VEC2PREFSLOT) {
Dan Gohman475871a2008-07-27 21:46:04 +00003046 SDValue Op000 = Op00.getOperand(0);
Scott Michel1a6cdb62008-12-01 17:56:02 +00003047 if (Op000.getValueType() == NodeVT) {
Scott Michela59d4692008-02-23 18:41:37 +00003048 Result = Op000;
3049 }
3050 }
3051 break;
3052 }
Scott Michel104de432008-11-24 17:11:17 +00003053 case SPUISD::VEC2PREFSLOT: {
Scott Michel1df30c42008-12-29 03:23:36 +00003054 // (SPUprefslot2vec (SPUvec2prefslot <arg>)) ->
Scott Michela59d4692008-02-23 18:41:37 +00003055 // <arg>
3056 Result = Op0.getOperand(0);
3057 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003058 }
Scott Michela59d4692008-02-23 18:41:37 +00003059 }
3060 break;
Scott Michel053c1da2008-01-29 02:16:57 +00003061 }
3062 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003063
Scott Michel58c58182008-01-17 20:38:41 +00003064 // Otherwise, return unchanged.
Scott Michel1a6cdb62008-12-01 17:56:02 +00003065#ifndef NDEBUG
Gabor Greifba36cb52008-08-28 21:40:38 +00003066 if (Result.getNode()) {
Chris Lattner4437ae22009-08-23 07:05:07 +00003067 DEBUG(errs() << "\nReplace.SPU: ");
Scott Michela59d4692008-02-23 18:41:37 +00003068 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00003069 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00003070 DEBUG(Result.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00003071 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00003072 }
3073#endif
3074
3075 return Result;
Scott Michel266bc8f2007-12-04 22:23:35 +00003076}
3077
3078//===----------------------------------------------------------------------===//
3079// Inline Assembly Support
3080//===----------------------------------------------------------------------===//
3081
3082/// getConstraintType - Given a constraint letter, return the type of
3083/// constraint it is for this target.
Scott Michel5af8f0e2008-07-16 17:17:29 +00003084SPUTargetLowering::ConstraintType
Scott Michel266bc8f2007-12-04 22:23:35 +00003085SPUTargetLowering::getConstraintType(const std::string &ConstraintLetter) const {
3086 if (ConstraintLetter.size() == 1) {
3087 switch (ConstraintLetter[0]) {
3088 default: break;
3089 case 'b':
3090 case 'r':
3091 case 'f':
3092 case 'v':
3093 case 'y':
3094 return C_RegisterClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003095 }
Scott Michel266bc8f2007-12-04 22:23:35 +00003096 }
3097 return TargetLowering::getConstraintType(ConstraintLetter);
3098}
3099
John Thompson44ab89e2010-10-29 17:29:13 +00003100/// Examine constraint type and operand type and determine a weight value.
3101/// This object must already have been set up with the operand type
3102/// and the current alternative constraint selected.
3103TargetLowering::ConstraintWeight
3104SPUTargetLowering::getSingleConstraintMatchWeight(
3105 AsmOperandInfo &info, const char *constraint) const {
3106 ConstraintWeight weight = CW_Invalid;
3107 Value *CallOperandVal = info.CallOperandVal;
3108 // If we don't have a value, we can't do a match,
3109 // but allow it at the lowest weight.
3110 if (CallOperandVal == NULL)
3111 return CW_Default;
3112 // Look at the constraint type.
3113 switch (*constraint) {
3114 default:
3115 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
Owen Anderson95771af2011-02-25 21:41:48 +00003116 break;
John Thompson44ab89e2010-10-29 17:29:13 +00003117 //FIXME: Seems like the supported constraint letters were just copied
3118 // from PPC, as the following doesn't correspond to the GCC docs.
3119 // I'm leaving it so until someone adds the corresponding lowering support.
3120 case 'b':
3121 case 'r':
3122 case 'f':
3123 case 'd':
3124 case 'v':
3125 case 'y':
3126 weight = CW_Register;
3127 break;
3128 }
3129 return weight;
3130}
3131
Scott Michel5af8f0e2008-07-16 17:17:29 +00003132std::pair<unsigned, const TargetRegisterClass*>
Scott Michel266bc8f2007-12-04 22:23:35 +00003133SPUTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003134 EVT VT) const
Scott Michel266bc8f2007-12-04 22:23:35 +00003135{
3136 if (Constraint.size() == 1) {
3137 // GCC RS6000 Constraint Letters
3138 switch (Constraint[0]) {
3139 case 'b': // R1-R31
3140 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00003141 if (VT == MVT::i64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003142 return std::make_pair(0U, SPU::R64CRegisterClass);
3143 return std::make_pair(0U, SPU::R32CRegisterClass);
3144 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003145 if (VT == MVT::f32)
Scott Michel266bc8f2007-12-04 22:23:35 +00003146 return std::make_pair(0U, SPU::R32FPRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00003147 else if (VT == MVT::f64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003148 return std::make_pair(0U, SPU::R64FPRegisterClass);
3149 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003150 case 'v':
Scott Michel266bc8f2007-12-04 22:23:35 +00003151 return std::make_pair(0U, SPU::GPRCRegisterClass);
3152 }
3153 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00003154
Scott Michel266bc8f2007-12-04 22:23:35 +00003155 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3156}
3157
Scott Michela59d4692008-02-23 18:41:37 +00003158//! Compute used/known bits for a SPU operand
Scott Michel266bc8f2007-12-04 22:23:35 +00003159void
Dan Gohman475871a2008-07-27 21:46:04 +00003160SPUTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003161 const APInt &Mask,
Scott Michel5af8f0e2008-07-16 17:17:29 +00003162 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003163 APInt &KnownOne,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00003164 const SelectionDAG &DAG,
3165 unsigned Depth ) const {
Scott Michel203b2d62008-04-30 00:30:08 +00003166#if 0
Dan Gohmande551f92009-04-01 18:45:54 +00003167 const uint64_t uint64_sizebits = sizeof(uint64_t) * CHAR_BIT;
Scott Michela59d4692008-02-23 18:41:37 +00003168
3169 switch (Op.getOpcode()) {
3170 default:
3171 // KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
3172 break;
Scott Michela59d4692008-02-23 18:41:37 +00003173 case CALL:
3174 case SHUFB:
Scott Michel7a1c9e92008-11-22 23:50:42 +00003175 case SHUFFLE_MASK:
Scott Michela59d4692008-02-23 18:41:37 +00003176 case CNTB:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003177 case SPUISD::PREFSLOT2VEC:
Scott Michela59d4692008-02-23 18:41:37 +00003178 case SPUISD::LDRESULT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003179 case SPUISD::VEC2PREFSLOT:
Scott Michel203b2d62008-04-30 00:30:08 +00003180 case SPUISD::SHLQUAD_L_BITS:
3181 case SPUISD::SHLQUAD_L_BYTES:
Scott Michel203b2d62008-04-30 00:30:08 +00003182 case SPUISD::VEC_ROTL:
3183 case SPUISD::VEC_ROTR:
Scott Michel203b2d62008-04-30 00:30:08 +00003184 case SPUISD::ROTBYTES_LEFT:
Scott Michel8bf61e82008-06-02 22:18:03 +00003185 case SPUISD::SELECT_MASK:
3186 case SPUISD::SELB:
Scott Michela59d4692008-02-23 18:41:37 +00003187 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003188#endif
Scott Michel266bc8f2007-12-04 22:23:35 +00003189}
Scott Michel02d711b2008-12-30 23:28:25 +00003190
Scott Michelf0569be2008-12-27 04:51:36 +00003191unsigned
3192SPUTargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
3193 unsigned Depth) const {
3194 switch (Op.getOpcode()) {
3195 default:
3196 return 1;
Scott Michel266bc8f2007-12-04 22:23:35 +00003197
Scott Michelf0569be2008-12-27 04:51:36 +00003198 case ISD::SETCC: {
Owen Andersone50ed302009-08-10 22:56:29 +00003199 EVT VT = Op.getValueType();
Scott Michelf0569be2008-12-27 04:51:36 +00003200
Owen Anderson825b72b2009-08-11 20:47:22 +00003201 if (VT != MVT::i8 && VT != MVT::i16 && VT != MVT::i32) {
3202 VT = MVT::i32;
Scott Michelf0569be2008-12-27 04:51:36 +00003203 }
3204 return VT.getSizeInBits();
3205 }
3206 }
3207}
Scott Michel1df30c42008-12-29 03:23:36 +00003208
Scott Michel203b2d62008-04-30 00:30:08 +00003209// LowerAsmOperandForConstraint
3210void
Dan Gohman475871a2008-07-27 21:46:04 +00003211SPUTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00003212 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00003213 std::vector<SDValue> &Ops,
Scott Michel203b2d62008-04-30 00:30:08 +00003214 SelectionDAG &DAG) const {
3215 // Default, for the time being, to the base class handler
Eric Christopher100c8332011-06-02 23:16:42 +00003216 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Scott Michel203b2d62008-04-30 00:30:08 +00003217}
3218
Scott Michel266bc8f2007-12-04 22:23:35 +00003219/// isLegalAddressImmediate - Return true if the integer value can be used
3220/// as the offset of the target addressing mode.
Gabor Greif93c53e52008-08-31 15:37:04 +00003221bool SPUTargetLowering::isLegalAddressImmediate(int64_t V,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003222 Type *Ty) const {
Scott Michel266bc8f2007-12-04 22:23:35 +00003223 // SPU's addresses are 256K:
3224 return (V > -(1 << 18) && V < (1 << 18) - 1);
3225}
3226
Craig Topperc89c7442012-03-27 07:21:54 +00003227bool SPUTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michel5af8f0e2008-07-16 17:17:29 +00003228 return false;
Scott Michel266bc8f2007-12-04 22:23:35 +00003229}
Dan Gohman6520e202008-10-18 02:06:02 +00003230
3231bool
3232SPUTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3233 // The SPU target isn't yet aware of offsets.
3234 return false;
3235}
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003236
3237// can we compare to Imm without writing it into a register?
3238bool SPUTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
3239 //ceqi, cgti, etc. all take s10 operand
3240 return isInt<10>(Imm);
3241}
3242
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003243bool
3244SPUTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003245 Type * ) const{
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003246
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003247 // A-form: 18bit absolute address.
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003248 if (AM.BaseGV && !AM.HasBaseReg && AM.Scale == 0 && AM.BaseOffs == 0)
3249 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003250
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003251 // D-form: reg + 14bit offset
3252 if (AM.BaseGV ==0 && AM.HasBaseReg && AM.Scale == 0 && isInt<14>(AM.BaseOffs))
3253 return true;
3254
3255 // X-form: reg+reg
3256 if (AM.BaseGV == 0 && AM.HasBaseReg && AM.Scale == 1 && AM.BaseOffs ==0)
3257 return true;
3258
3259 return false;
3260}